blob: b82818a2cb5df30424a8f4e44e338349068358a3 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000082 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000083 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
98 // The string to specify embedded broadcast in assembly.
99 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000100
Adam Nemet449b3f02014-10-15 23:42:09 +0000101 // 8-bit compressed displacement tuple/subvector format. This is only
102 // defined for NumElts <= 8.
103 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
104 !cast<CD8VForm>("CD8VT" # NumElts), ?);
105
Adam Nemet55536c62014-09-25 23:48:45 +0000106 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
107 !if (!eq (Size, 256), sub_ymm, ?));
108
109 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
110 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
111 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000112
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000113 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
114
Adam Nemet09377232014-10-08 23:25:31 +0000115 // A vector type of the same width with element type i32. This is used to
116 // create the canonical constant zero node ImmAllZerosV.
117 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
118 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000119
120 string ZSuffix = !if (!eq (Size, 128), "Z128",
121 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000122}
123
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000124def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
125def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000126def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
127def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000128def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
129def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000130
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000131// "x" in v32i8x_info means RC = VR256X
132def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
133def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
134def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
135def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000136def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
137def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138
139def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
140def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
141def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
142def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000143def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
144def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000146// We map scalar types to the smallest (128-bit) vector type
147// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000148def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
149def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
150
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
152 X86VectorVTInfo i128> {
153 X86VectorVTInfo info512 = i512;
154 X86VectorVTInfo info256 = i256;
155 X86VectorVTInfo info128 = i128;
156}
157
158def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
159 v16i8x_info>;
160def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
161 v8i16x_info>;
162def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
163 v4i32x_info>;
164def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
165 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000166def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
167 v4f32x_info>;
168def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
169 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000170
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000171// This multiclass generates the masking variants from the non-masking
172// variant. It only provides the assembly pieces for the masking variants.
173// It assumes custom ISel patterns for masking which can be provided as
174// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000175multiclass AVX512_maskable_custom<bits<8> O, Format F,
176 dag Outs,
177 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
178 string OpcodeStr,
179 string AttSrcAsm, string IntelSrcAsm,
180 list<dag> Pattern,
181 list<dag> MaskingPattern,
182 list<dag> ZeroMaskingPattern,
183 string MaskingConstraint = "",
184 InstrItinClass itin = NoItinerary,
185 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000186 let isCommutable = IsCommutable in
187 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000188 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
189 "$dst , "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000190 Pattern, itin>;
191
192 // Prefer over VMOV*rrk Pat<>
193 let AddedComplexity = 20 in
194 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000195 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
196 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000197 MaskingPattern, itin>,
198 EVEX_K {
199 // In case of the 3src subclass this is overridden with a let.
200 string Constraints = MaskingConstraint;
201 }
202 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
203 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000204 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
205 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000206 ZeroMaskingPattern,
207 itin>,
208 EVEX_KZ;
209}
210
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000211
Adam Nemet34801422014-10-08 23:25:39 +0000212// Common base class of AVX512_maskable and AVX512_maskable_3src.
213multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
214 dag Outs,
215 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
216 string OpcodeStr,
217 string AttSrcAsm, string IntelSrcAsm,
218 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000219 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000220 string MaskingConstraint = "",
221 InstrItinClass itin = NoItinerary,
222 bit IsCommutable = 0> :
223 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
224 AttSrcAsm, IntelSrcAsm,
225 [(set _.RC:$dst, RHS)],
226 [(set _.RC:$dst, MaskingRHS)],
227 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000228 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000229 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000230
Adam Nemet2e91ee52014-08-14 17:13:19 +0000231// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000232// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000233// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000234multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
235 dag Outs, dag Ins, string OpcodeStr,
236 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000237 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000238 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000239 bit IsCommutable = 0> :
240 AVX512_maskable_common<O, F, _, Outs, Ins,
241 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
242 !con((ins _.KRCWM:$mask), Ins),
243 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000245 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000246
247// This multiclass generates the unconditional/non-masking, the masking and
248// the zero-masking variant of the scalar instruction.
249multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
250 dag Outs, dag Ins, string OpcodeStr,
251 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000252 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000253 InstrItinClass itin = NoItinerary,
254 bit IsCommutable = 0> :
255 AVX512_maskable_common<O, F, _, Outs, Ins,
256 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
257 !con((ins _.KRCWM:$mask), Ins),
258 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
259 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000260 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000261
Adam Nemet34801422014-10-08 23:25:39 +0000262// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000263// ($src1) is already tied to $dst so we just use that for the preserved
264// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
265// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000266multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
267 dag Outs, dag NonTiedIns, string OpcodeStr,
268 string AttSrcAsm, string IntelSrcAsm,
269 dag RHS> :
270 AVX512_maskable_common<O, F, _, Outs,
271 !con((ins _.RC:$src1), NonTiedIns),
272 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
273 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
274 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
275 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000276
Igor Breger15820b02015-07-01 13:24:28 +0000277multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
278 dag Outs, dag NonTiedIns, string OpcodeStr,
279 string AttSrcAsm, string IntelSrcAsm,
280 dag RHS> :
281 AVX512_maskable_common<O, F, _, Outs,
282 !con((ins _.RC:$src1), NonTiedIns),
283 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
286 (X86select _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000287
Adam Nemet34801422014-10-08 23:25:39 +0000288multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
289 dag Outs, dag Ins,
290 string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
292 list<dag> Pattern> :
293 AVX512_maskable_custom<O, F, Outs, Ins,
294 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
295 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000296 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000297 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000298
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000299
300// Instruction with mask that puts result in mask register,
301// like "compare" and "vptest"
302multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
303 dag Outs,
304 dag Ins, dag MaskingIns,
305 string OpcodeStr,
306 string AttSrcAsm, string IntelSrcAsm,
307 list<dag> Pattern,
308 list<dag> MaskingPattern,
309 string Round = "",
310 InstrItinClass itin = NoItinerary> {
311 def NAME: AVX512<O, F, Outs, Ins,
312 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
313 "$dst "#Round#", "#IntelSrcAsm#"}",
314 Pattern, itin>;
315
316 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000317 OpcodeStr#"\t{"#Round#AttSrcAsm#", $dst {${mask}}|"#
318 "$dst {${mask}}, "#IntelSrcAsm#Round#"}",
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000319 MaskingPattern, itin>, EVEX_K;
320}
321
322multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
323 dag Outs,
324 dag Ins, dag MaskingIns,
325 string OpcodeStr,
326 string AttSrcAsm, string IntelSrcAsm,
327 dag RHS, dag MaskingRHS,
328 string Round = "",
329 InstrItinClass itin = NoItinerary> :
330 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
331 AttSrcAsm, IntelSrcAsm,
332 [(set _.KRC:$dst, RHS)],
333 [(set _.KRC:$dst, MaskingRHS)],
334 Round, NoItinerary>;
335
336multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
337 dag Outs, dag Ins, string OpcodeStr,
338 string AttSrcAsm, string IntelSrcAsm,
339 dag RHS, string Round = "",
340 InstrItinClass itin = NoItinerary> :
341 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
342 !con((ins _.KRCWM:$mask), Ins),
343 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
344 (and _.KRCWM:$mask, RHS),
345 Round, itin>;
346
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000347multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
348 dag Outs, dag Ins, string OpcodeStr,
349 string AttSrcAsm, string IntelSrcAsm> :
350 AVX512_maskable_custom_cmp<O, F, Outs,
351 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
352 AttSrcAsm, IntelSrcAsm,
353 [],[],"", NoItinerary>;
354
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000355// Bitcasts between 512-bit vector types. Return the original type since
356// no instruction is needed for the conversion
357let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000358 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000359 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000360 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
361 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
362 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000363 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000364 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
365 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
366 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000367 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000368 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000369 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
370 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000371 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000372 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
373 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000374 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000375 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
376 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000377 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000378 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
379 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
380 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
381 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
382 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
383 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
384 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
385 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
386 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
387 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
388 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000389
390 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
391 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
392 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
393 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
394 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
395 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
396 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
397 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
398 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
399 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
400 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
401 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
402 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
403 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
404 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
405 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
406 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
407 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
408 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
409 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
410 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
411 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
412 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
413 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
414 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
415 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
416 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
417 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
418 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
419 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
420
421// Bitcasts between 256-bit vector types. Return the original type since
422// no instruction is needed for the conversion
423 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
424 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
425 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
426 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
427 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
428 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
429 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
430 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
431 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
432 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
433 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
434 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
435 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
436 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
437 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
438 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
439 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
440 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
441 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
442 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
443 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
444 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
445 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
446 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
447 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
448 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
449 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
450 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
451 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
452 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
453}
454
455//
456// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
457//
458
459let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
460 isPseudo = 1, Predicates = [HasAVX512] in {
461def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
462 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
463}
464
Craig Topperfb1746b2014-01-30 06:03:19 +0000465let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000466def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
467def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
468def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000469}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470
471//===----------------------------------------------------------------------===//
472// AVX-512 - VECTOR INSERT
473//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000474
Adam Nemet4285c1f2014-10-15 23:42:17 +0000475multiclass vinsert_for_size_no_alt<int Opcode,
476 X86VectorVTInfo From, X86VectorVTInfo To,
477 PatFrag vinsert_insert,
478 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000479 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
480 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000481 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000482 "vinsert" # From.EltTypeName # "x" # From.NumElts #
483 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000484 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000485 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
486 (From.VT From.RC:$src2),
487 (iPTR imm)))]>,
488 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000489
490 let mayLoad = 1 in
491 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000492 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000493 "vinsert" # From.EltTypeName # "x" # From.NumElts #
494 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000495 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000496 []>,
497 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000498 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000499}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000500
Adam Nemet4285c1f2014-10-15 23:42:17 +0000501multiclass vinsert_for_size<int Opcode,
502 X86VectorVTInfo From, X86VectorVTInfo To,
503 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
504 PatFrag vinsert_insert,
505 SDNodeXForm INSERT_get_vinsert_imm> :
506 vinsert_for_size_no_alt<Opcode, From, To,
507 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000508 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000509 // vinserti32x4. Only add this if 64x2 and friends are not supported
510 // natively via AVX512DQ.
511 let Predicates = [NoDQI] in
512 def : Pat<(vinsert_insert:$ins
513 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
514 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
515 VR512:$src1, From.RC:$src2,
516 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000517}
518
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000519multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
520 ValueType EltVT64, int Opcode256> {
521 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000522 X86VectorVTInfo< 4, EltVT32, VR128X>,
523 X86VectorVTInfo<16, EltVT32, VR512>,
524 X86VectorVTInfo< 2, EltVT64, VR128X>,
525 X86VectorVTInfo< 8, EltVT64, VR512>,
526 vinsert128_insert,
527 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000528 let Predicates = [HasDQI] in
529 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
530 X86VectorVTInfo< 2, EltVT64, VR128X>,
531 X86VectorVTInfo< 8, EltVT64, VR512>,
532 vinsert128_insert,
533 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000534 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000535 X86VectorVTInfo< 4, EltVT64, VR256X>,
536 X86VectorVTInfo< 8, EltVT64, VR512>,
537 X86VectorVTInfo< 8, EltVT32, VR256>,
538 X86VectorVTInfo<16, EltVT32, VR512>,
539 vinsert256_insert,
540 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000541 let Predicates = [HasDQI] in
542 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
543 X86VectorVTInfo< 8, EltVT32, VR256X>,
544 X86VectorVTInfo<16, EltVT32, VR512>,
545 vinsert256_insert,
546 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000547}
548
Adam Nemet4e2ef472014-10-02 23:18:28 +0000549defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
550defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000551
552// vinsertps - insert f32 to XMM
553def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000554 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000555 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000556 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000557 EVEX_4V;
558def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000559 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000560 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000561 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000562 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
563 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
564
565//===----------------------------------------------------------------------===//
566// AVX-512 VECTOR EXTRACT
567//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000568
Adam Nemet55536c62014-09-25 23:48:45 +0000569multiclass vextract_for_size<int Opcode,
570 X86VectorVTInfo From, X86VectorVTInfo To,
571 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
572 PatFrag vextract_extract,
573 SDNodeXForm EXTRACT_get_vextract_imm> {
574 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000575 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000576 (ins VR512:$src1, u8imm:$idx),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000577 "vextract" # To.EltTypeName # "x4",
578 "$idx, $src1", "$src1, $idx",
579 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
580 (iPTR imm)))]>,
581 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000582 let mayStore = 1 in
583 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000584 (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2),
Adam Nemet55536c62014-09-25 23:48:45 +0000585 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
586 "$dst, $src1, $src2}",
587 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
588 }
589
Adam Nemet55536c62014-09-25 23:48:45 +0000590 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
591 // vextracti32x4
592 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
593 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
594 VR512:$src1,
595 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
596
597 // A 128/256-bit subvector extract from the first 512-bit vector position is
598 // a subregister copy that needs no instruction.
599 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
600 (To.VT
601 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
602
603 // And for the alternative types.
604 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
605 (AltTo.VT
606 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000607
608 // Intrinsic call with masking.
609 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
610 "x4_512")
611 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
612 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
613 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
614 VR512:$src1, imm:$idx)>;
615
616 // Intrinsic call with zero-masking.
617 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
618 "x4_512")
619 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
620 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
621 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
622 VR512:$src1, imm:$idx)>;
623
624 // Intrinsic call without masking.
625 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
626 "x4_512")
627 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
628 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
629 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000630}
631
Adam Nemet55536c62014-09-25 23:48:45 +0000632multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
633 ValueType EltVT64, int Opcode64> {
634 defm NAME # "32x4" : vextract_for_size<Opcode32,
635 X86VectorVTInfo<16, EltVT32, VR512>,
636 X86VectorVTInfo< 4, EltVT32, VR128X>,
637 X86VectorVTInfo< 8, EltVT64, VR512>,
638 X86VectorVTInfo< 2, EltVT64, VR128X>,
639 vextract128_extract,
640 EXTRACT_get_vextract128_imm>;
641 defm NAME # "64x4" : vextract_for_size<Opcode64,
642 X86VectorVTInfo< 8, EltVT64, VR512>,
643 X86VectorVTInfo< 4, EltVT64, VR256X>,
644 X86VectorVTInfo<16, EltVT32, VR512>,
645 X86VectorVTInfo< 8, EltVT32, VR256>,
646 vextract256_extract,
647 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000648}
649
Adam Nemet55536c62014-09-25 23:48:45 +0000650defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
651defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000652
653// A 128-bit subvector insert to the first 512-bit vector position
654// is a subregister copy that needs no instruction.
655def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
656 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
657 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
658 sub_ymm)>;
659def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
660 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
661 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
662 sub_ymm)>;
663def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
664 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
665 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
666 sub_ymm)>;
667def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
668 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
669 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
670 sub_ymm)>;
671
672def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
673 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
674def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
675 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
676def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
677 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
678def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
679 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
680
681// vextractps - extract 32 bits from XMM
682def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000683 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000684 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000685 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
686 EVEX;
687
688def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000689 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000690 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000691 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000692 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000693
694//===---------------------------------------------------------------------===//
695// AVX-512 BROADCAST
696//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000697multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
698 ValueType svt, X86VectorVTInfo _> {
699 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
700 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
701 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
702 T8PD, EVEX;
703
704 let mayLoad = 1 in {
705 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
706 (ins _.ScalarMemOp:$src),
707 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
708 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
709 T8PD, EVEX;
710 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000711}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000712
713multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
714 AVX512VLVectorVTInfo _> {
715 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
716 EVEX_V512;
717
718 let Predicates = [HasVLX] in {
719 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
720 EVEX_V256;
721 }
722}
723
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000724let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000725 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
726 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
727 let Predicates = [HasVLX] in {
728 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
729 v4f32, v4f32x_info>, EVEX_V128,
730 EVEX_CD8<32, CD8VT1>;
731 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000732}
733
734let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000735 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
736 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000737}
738
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000739// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
Michael Liao66233b72015-08-06 09:06:20 +0000740// Later, we can canonize broadcast instructions before ISel phase and
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000741// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000742// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
743// representations of source
744multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
745 X86VectorVTInfo _, RegisterClass SrcRC_v,
746 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000747 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000748 (!cast<Instruction>(InstName##"r")
749 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
750
751 let AddedComplexity = 30 in {
752 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000753 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000754 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
755 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
756
757 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000758 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000759 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
760 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
761 }
762}
763
764defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
765 VR128X, FR32X>;
766defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
767 VR128X, FR64X>;
768
769let Predicates = [HasVLX] in {
770 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
771 v8f32x_info, VR128X, FR32X>;
772 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
773 v4f32x_info, VR128X, FR32X>;
774 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
775 v4f64x_info, VR128X, FR64X>;
776}
777
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000778def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000779 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000780def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000781 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000782
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000783def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000784 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000785def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000786 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000787
Robert Khasanovcbc57032014-12-09 16:38:41 +0000788multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
789 RegisterClass SrcRC> {
790 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
791 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
792 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793}
794
Robert Khasanovcbc57032014-12-09 16:38:41 +0000795multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
796 RegisterClass SrcRC, Predicate prd> {
797 let Predicates = [prd] in
798 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
799 let Predicates = [prd, HasVLX] in {
800 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
801 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
802 }
803}
804
805defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
806 HasBWI>;
807defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
808 HasBWI>;
809defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
810 HasAVX512>;
811defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
812 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000813
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000815 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816
817def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000818 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000819
820def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000821 (VPBROADCASTDrZr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000823 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824
Cameron McInally394d5572013-10-31 13:56:31 +0000825def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000826 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000827def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000828 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000829
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000830def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
831 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000832 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000833def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
834 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000835 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000836
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000837multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
838 X86MemOperand x86memop, PatFrag ld_frag,
839 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
840 RegisterClass KRC> {
841 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000842 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000843 [(set DstRC:$dst,
844 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000845 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
846 VR128X:$src),
847 !strconcat(OpcodeStr,
848 "\t{$src, ${dst} {${mask}} |${dst} {${mask}}, $src}"),
849 []>, EVEX, EVEX_K;
850 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000852 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000853 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000854 []>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000855 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000856 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000857 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000858 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000859 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000860 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
861 x86memop:$src),
862 !strconcat(OpcodeStr,
863 "\t{$src, ${dst} {${mask}}|${dst} {${mask}} , $src}"),
864 []>, EVEX, EVEX_K;
865 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000866 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000867 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000868 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000869 [(set DstRC:$dst, (OpVT (vselect KRC:$mask,
Michael Liao66233b72015-08-06 09:06:20 +0000870 (X86VBroadcast (ld_frag addr:$src)),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000871 (OpVT (bitconvert (v16i32 immAllZerosV))))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000872 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000873}
874
875defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
876 loadi32, VR512, v16i32, v4i32, VK16WM>,
877 EVEX_V512, EVEX_CD8<32, CD8VT1>;
878defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
879 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
880 EVEX_CD8<64, CD8VT1>;
881
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000882multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
883 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Adam Nemet73f72e12014-06-27 00:43:38 +0000884 let mayLoad = 1 in {
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000885 def rm : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Src.MemOp:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000886 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao66233b72015-08-06 09:06:20 +0000887 [(set _Dst.RC:$dst,
888 (_Dst.VT (X86SubVBroadcast
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000889 (_Src.VT (bitconvert (_Src.LdFrag addr:$src))))))]>, EVEX;
890 def rmk : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask,
891 _Src.MemOp:$src),
Adam Nemet73f72e12014-06-27 00:43:38 +0000892 !strconcat(OpcodeStr,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000893 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
894 []>, EVEX, EVEX_K;
895 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask,
896 _Src.MemOp:$src),
897 !strconcat(OpcodeStr,
898 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000899 []>, EVEX, EVEX_KZ;
900 }
901}
902
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000903defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
904 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +0000905 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000906defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
907 v16f32_info, v4f32x_info>,
908 EVEX_V512, EVEX_CD8<32, CD8VT4>;
909defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
910 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +0000911 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000912defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
913 v8f64_info, v4f64x_info>, VEX_W,
914 EVEX_V512, EVEX_CD8<64, CD8VT4>;
915
916let Predicates = [HasVLX] in {
917defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
918 v8i32x_info, v4i32x_info>,
919 EVEX_V256, EVEX_CD8<32, CD8VT4>;
920defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
921 v8f32x_info, v4f32x_info>,
922 EVEX_V256, EVEX_CD8<32, CD8VT4>;
923}
924let Predicates = [HasVLX, HasDQI] in {
925defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
926 v4i64x_info, v2i64x_info>, VEX_W,
927 EVEX_V256, EVEX_CD8<64, CD8VT2>;
928defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
929 v4f64x_info, v2f64x_info>, VEX_W,
930 EVEX_V256, EVEX_CD8<64, CD8VT2>;
931}
932let Predicates = [HasDQI] in {
933defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
934 v8i64_info, v2i64x_info>, VEX_W,
935 EVEX_V512, EVEX_CD8<64, CD8VT2>;
936defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
937 v16i32_info, v8i32x_info>,
938 EVEX_V512, EVEX_CD8<32, CD8VT8>;
939defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
940 v8f64_info, v2f64x_info>, VEX_W,
941 EVEX_V512, EVEX_CD8<64, CD8VT2>;
942defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
943 v16f32_info, v8f32x_info>,
944 EVEX_V512, EVEX_CD8<32, CD8VT8>;
945}
Adam Nemet73f72e12014-06-27 00:43:38 +0000946
Cameron McInally394d5572013-10-31 13:56:31 +0000947def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
948 (VPBROADCASTDZrr VR128X:$src)>;
949def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
950 (VPBROADCASTQZrr VR128X:$src)>;
951
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000952def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000953 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +0000954def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
955 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
956
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000957def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000958 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +0000959def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
960 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000961
962def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
963 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +0000964def : Pat<(v16i32 (X86VBroadcast (v8i32 VR256X:$src))),
965 (VPBROADCASTDZrr (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm))>;
966
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000967def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
968 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +0000969def : Pat<(v8i64 (X86VBroadcast (v4i64 VR256X:$src))),
970 (VPBROADCASTQZrr (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000971
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000972def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000973 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000974def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000975 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000976
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000977// Provide fallback in case the load node that is used in the patterns above
978// is used by additional users, which prevents the pattern selection.
979def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000980 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000981def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000982 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000983
984
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000985//===----------------------------------------------------------------------===//
986// AVX-512 BROADCAST MASK TO VECTOR REGISTER
987//---
988
989multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000990 RegisterClass KRC> {
991let Predicates = [HasCDI] in
992def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000993 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000994 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000995
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000996let Predicates = [HasCDI, HasVLX] in {
997def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000998 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000999 []>, EVEX, EVEX_V128;
1000def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001001 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001002 []>, EVEX, EVEX_V256;
1003}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001004}
1005
Cameron McInallyc43c8f92014-06-13 11:40:31 +00001006let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001007defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
1008 VK16>;
1009defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
1010 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +00001011}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001012
1013//===----------------------------------------------------------------------===//
1014// AVX-512 - VPERM
1015//
1016// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001017multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1018 X86VectorVTInfo _> {
1019 let ExeDomain = _.ExeDomain in {
1020 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00001021 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001022 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001023 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001024 [(set _.RC:$dst,
1025 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001026 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001027 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00001028 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001029 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001030 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001031 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +00001032 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001033 (i8 imm:$src2))))]>,
1034 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
1035}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001036}
1037
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001038multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
1039 X86VectorVTInfo Ctrl> :
1040 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
1041 let ExeDomain = _.ExeDomain in {
1042 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
1043 (ins _.RC:$src1, _.RC:$src2),
1044 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001045 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001046 [(set _.RC:$dst,
1047 (_.VT (X86VPermilpv _.RC:$src1,
1048 (Ctrl.VT Ctrl.RC:$src2))))]>,
1049 EVEX_4V;
1050 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
1051 (ins _.RC:$src1, Ctrl.MemOp:$src2),
1052 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001053 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001054 [(set _.RC:$dst,
1055 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00001056 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001057 EVEX_4V;
1058 }
1059}
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001060defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001061 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001062defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001063 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +00001064
1065def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1066 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1067def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1068 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1069
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001070// -- VPERM2I - 3 source operands form --
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001071multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr,
1072 SDNode OpNode, X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001073let Constraints = "$src1 = $dst" in {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001074 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1075 (ins _.RC:$src2, _.RC:$src3),
1076 OpcodeStr, "$src3, $src2", "$src2, $src3",
1077 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
1078 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001079
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001080 let mayLoad = 1 in
1081 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1082 (ins _.RC:$src2, _.MemOp:$src3),
1083 OpcodeStr, "$src3, $src2", "$src2, $src3",
1084 (_.VT (OpNode _.RC:$src1, _.RC:$src2,
1085 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1086 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001087 }
1088}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001089multiclass avx512_perm_3src_mb<bits<8> opc, string OpcodeStr,
1090 SDNode OpNode, X86VectorVTInfo _> {
1091 let mayLoad = 1, Constraints = "$src1 = $dst" in
1092 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1093 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1094 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1095 !strconcat("$src2, ${src3}", _.BroadcastStr ),
1096 (_.VT (OpNode _.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001097 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001098 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001099}
1100
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001101multiclass avx512_perm_3src_sizes<bits<8> opc, string OpcodeStr,
1102 SDNode OpNode, AVX512VLVectorVTInfo VTInfo> {
1103 let Predicates = [HasAVX512] in
Michael Liao66233b72015-08-06 09:06:20 +00001104 defm NAME: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info512>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001105 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
1106 let Predicates = [HasVLX] in {
Michael Liao66233b72015-08-06 09:06:20 +00001107 defm NAME#128: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info128>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001108 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1109 EVEX_V128;
Michael Liao66233b72015-08-06 09:06:20 +00001110 defm NAME#256: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info256>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001111 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1112 EVEX_V256;
1113 }
1114}
Michael Liao66233b72015-08-06 09:06:20 +00001115multiclass avx512_perm_3src_sizes_w<bits<8> opc, string OpcodeStr,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001116 SDNode OpNode, AVX512VLVectorVTInfo VTInfo> {
1117 let Predicates = [HasBWI] in
Michael Liao66233b72015-08-06 09:06:20 +00001118 defm NAME: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info512>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001119 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1120 EVEX_V512;
1121 let Predicates = [HasBWI, HasVLX] in {
Michael Liao66233b72015-08-06 09:06:20 +00001122 defm NAME#128: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info128>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001123 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1124 EVEX_V128;
Michael Liao66233b72015-08-06 09:06:20 +00001125 defm NAME#256: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info256>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001126 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1127 EVEX_V256;
1128 }
1129}
1130defm VPERMI2D : avx512_perm_3src_sizes<0x76, "vpermi2d", X86VPermiv3,
1131 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1132defm VPERMI2Q : avx512_perm_3src_sizes<0x76, "vpermi2q", X86VPermiv3,
1133 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1134defm VPERMI2PS : avx512_perm_3src_sizes<0x77, "vpermi2ps", X86VPermiv3,
1135 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
1136defm VPERMI2PD : avx512_perm_3src_sizes<0x77, "vpermi2pd", X86VPermiv3,
1137 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1138
1139defm VPERMT2D : avx512_perm_3src_sizes<0x7E, "vpermt2d", X86VPermv3,
1140 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1141defm VPERMT2Q : avx512_perm_3src_sizes<0x7E, "vpermt2q", X86VPermv3,
1142 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1143defm VPERMT2PS : avx512_perm_3src_sizes<0x7F, "vpermt2ps", X86VPermv3,
1144 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
1145defm VPERMT2PD : avx512_perm_3src_sizes<0x7F, "vpermt2pd", X86VPermv3,
1146 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1147
1148defm VPERMT2W : avx512_perm_3src_sizes_w<0x7D, "vpermt2w", X86VPermv3,
1149 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
1150defm VPERMI2W : avx512_perm_3src_sizes_w<0x75, "vpermi2w", X86VPermiv3,
1151 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001152
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001153//===----------------------------------------------------------------------===//
1154// AVX-512 - BLEND using mask
1155//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001156multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1157 let ExeDomain = _.ExeDomain in {
1158 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1159 (ins _.RC:$src1, _.RC:$src2),
1160 !strconcat(OpcodeStr,
1161 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1162 []>, EVEX_4V;
1163 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1164 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001165 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001166 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001167 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1168 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1169 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1170 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1171 !strconcat(OpcodeStr,
1172 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1173 []>, EVEX_4V, EVEX_KZ;
1174 let mayLoad = 1 in {
1175 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1176 (ins _.RC:$src1, _.MemOp:$src2),
1177 !strconcat(OpcodeStr,
1178 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1179 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1180 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1181 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001182 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001183 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001184 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1185 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1186 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1187 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1188 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1189 !strconcat(OpcodeStr,
1190 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1191 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1192 }
1193 }
1194}
1195multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1196
1197 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1198 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1199 !strconcat(OpcodeStr,
1200 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1201 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1202 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1203 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001204 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001205
1206 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1207 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1208 !strconcat(OpcodeStr,
1209 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1210 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001211 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001212
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001213}
1214
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001215multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1216 AVX512VLVectorVTInfo VTInfo> {
1217 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1218 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001219
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001220 let Predicates = [HasVLX] in {
1221 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1222 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1223 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1224 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1225 }
1226}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001227
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001228multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1229 AVX512VLVectorVTInfo VTInfo> {
1230 let Predicates = [HasBWI] in
1231 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001232
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001233 let Predicates = [HasBWI, HasVLX] in {
1234 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1235 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1236 }
1237}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001238
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001239
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001240defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1241defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1242defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1243defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1244defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1245defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001246
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001247
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001248let Predicates = [HasAVX512] in {
1249def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1250 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001251 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001252 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001253 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1254 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1255
1256def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1257 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001258 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001259 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001260 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1261 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1262}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001263//===----------------------------------------------------------------------===//
1264// Compare Instructions
1265//===----------------------------------------------------------------------===//
1266
1267// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1268multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001269 SDNode OpNode, ValueType VT,
1270 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001271 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001272 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1273 !strconcat("vcmp${cc}", Suffix,
1274 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001275 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001276 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1277 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001278 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1279 !strconcat("vcmp${cc}", Suffix,
1280 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001281 [(set VK1:$dst, (OpNode (VT RC:$src1),
1282 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001283 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001284 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001285 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001286 !strconcat("vcmp", Suffix,
1287 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1288 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001289 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001290 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001291 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001292 !strconcat("vcmp", Suffix,
1293 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1294 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001295 }
1296}
1297
1298let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001299defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1300 XS;
1301defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1302 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001303}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001304
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001305multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1306 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001307 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001308 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1309 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1310 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001311 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001312 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001313 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001314 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1315 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1316 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1317 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001318 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001319 def rrk : AVX512BI<opc, MRMSrcReg,
1320 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1321 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1322 "$dst {${mask}}, $src1, $src2}"),
1323 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1324 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1325 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1326 let mayLoad = 1 in
1327 def rmk : AVX512BI<opc, MRMSrcMem,
1328 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1329 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1330 "$dst {${mask}}, $src1, $src2}"),
1331 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1332 (OpNode (_.VT _.RC:$src1),
1333 (_.VT (bitconvert
1334 (_.LdFrag addr:$src2))))))],
1335 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001336}
1337
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001338multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001339 X86VectorVTInfo _> :
1340 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001341 let mayLoad = 1 in {
1342 def rmb : AVX512BI<opc, MRMSrcMem,
1343 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1344 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1345 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1346 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1347 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1348 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1349 def rmbk : AVX512BI<opc, MRMSrcMem,
1350 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1351 _.ScalarMemOp:$src2),
1352 !strconcat(OpcodeStr,
1353 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1354 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1355 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1356 (OpNode (_.VT _.RC:$src1),
1357 (X86VBroadcast
1358 (_.ScalarLdFrag addr:$src2)))))],
1359 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1360 }
1361}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001362
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001363multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1364 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1365 let Predicates = [prd] in
1366 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1367 EVEX_V512;
1368
1369 let Predicates = [prd, HasVLX] in {
1370 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1371 EVEX_V256;
1372 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1373 EVEX_V128;
1374 }
1375}
1376
1377multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1378 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1379 Predicate prd> {
1380 let Predicates = [prd] in
1381 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1382 EVEX_V512;
1383
1384 let Predicates = [prd, HasVLX] in {
1385 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1386 EVEX_V256;
1387 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1388 EVEX_V128;
1389 }
1390}
1391
1392defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1393 avx512vl_i8_info, HasBWI>,
1394 EVEX_CD8<8, CD8VF>;
1395
1396defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1397 avx512vl_i16_info, HasBWI>,
1398 EVEX_CD8<16, CD8VF>;
1399
Robert Khasanovf70f7982014-09-18 14:06:55 +00001400defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001401 avx512vl_i32_info, HasAVX512>,
1402 EVEX_CD8<32, CD8VF>;
1403
Robert Khasanovf70f7982014-09-18 14:06:55 +00001404defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001405 avx512vl_i64_info, HasAVX512>,
1406 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1407
1408defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1409 avx512vl_i8_info, HasBWI>,
1410 EVEX_CD8<8, CD8VF>;
1411
1412defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1413 avx512vl_i16_info, HasBWI>,
1414 EVEX_CD8<16, CD8VF>;
1415
Robert Khasanovf70f7982014-09-18 14:06:55 +00001416defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001417 avx512vl_i32_info, HasAVX512>,
1418 EVEX_CD8<32, CD8VF>;
1419
Robert Khasanovf70f7982014-09-18 14:06:55 +00001420defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001421 avx512vl_i64_info, HasAVX512>,
1422 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001423
1424def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001425 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001426 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1427 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1428
1429def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001430 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001431 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1432 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1433
Robert Khasanov29e3b962014-08-27 09:34:37 +00001434multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1435 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001436 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001437 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001438 !strconcat("vpcmp${cc}", Suffix,
1439 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001440 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1441 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001442 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001443 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001444 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001445 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001446 !strconcat("vpcmp${cc}", Suffix,
1447 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001448 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1449 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001450 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001451 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1452 def rrik : AVX512AIi8<opc, MRMSrcReg,
1453 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001454 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001455 !strconcat("vpcmp${cc}", Suffix,
1456 "\t{$src2, $src1, $dst {${mask}}|",
1457 "$dst {${mask}}, $src1, $src2}"),
1458 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1459 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001460 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001461 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1462 let mayLoad = 1 in
1463 def rmik : AVX512AIi8<opc, MRMSrcMem,
1464 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001465 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001466 !strconcat("vpcmp${cc}", Suffix,
1467 "\t{$src2, $src1, $dst {${mask}}|",
1468 "$dst {${mask}}, $src1, $src2}"),
1469 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1470 (OpNode (_.VT _.RC:$src1),
1471 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001472 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001473 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1474
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001475 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001476 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001477 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001478 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001479 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1480 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001481 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001482 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001483 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001484 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001485 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1486 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001487 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001488 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1489 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001490 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001491 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001492 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1493 "$dst {${mask}}, $src1, $src2, $cc}"),
1494 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001495 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001496 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1497 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001498 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001499 !strconcat("vpcmp", Suffix,
1500 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1501 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001502 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001503 }
1504}
1505
Robert Khasanov29e3b962014-08-27 09:34:37 +00001506multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001507 X86VectorVTInfo _> :
1508 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001509 def rmib : AVX512AIi8<opc, MRMSrcMem,
1510 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001511 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001512 !strconcat("vpcmp${cc}", Suffix,
1513 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1514 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1515 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1516 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001517 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001518 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1519 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1520 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001521 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001522 !strconcat("vpcmp${cc}", Suffix,
1523 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1524 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1525 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1526 (OpNode (_.VT _.RC:$src1),
1527 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001528 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001529 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001530
Robert Khasanov29e3b962014-08-27 09:34:37 +00001531 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001532 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001533 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1534 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001535 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001536 !strconcat("vpcmp", Suffix,
1537 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1538 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1539 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1540 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1541 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001542 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001543 !strconcat("vpcmp", Suffix,
1544 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1545 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1546 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1547 }
1548}
1549
1550multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1551 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1552 let Predicates = [prd] in
1553 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1554
1555 let Predicates = [prd, HasVLX] in {
1556 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1557 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1558 }
1559}
1560
1561multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1562 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1563 let Predicates = [prd] in
1564 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1565 EVEX_V512;
1566
1567 let Predicates = [prd, HasVLX] in {
1568 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1569 EVEX_V256;
1570 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1571 EVEX_V128;
1572 }
1573}
1574
1575defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1576 HasBWI>, EVEX_CD8<8, CD8VF>;
1577defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1578 HasBWI>, EVEX_CD8<8, CD8VF>;
1579
1580defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1581 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1582defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1583 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1584
Robert Khasanovf70f7982014-09-18 14:06:55 +00001585defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001586 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001587defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001588 HasAVX512>, EVEX_CD8<32, CD8VF>;
1589
Robert Khasanovf70f7982014-09-18 14:06:55 +00001590defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001591 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001592defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001593 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001594
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001595multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001596
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001597 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1598 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1599 "vcmp${cc}"#_.Suffix,
1600 "$src2, $src1", "$src1, $src2",
1601 (X86cmpm (_.VT _.RC:$src1),
1602 (_.VT _.RC:$src2),
1603 imm:$cc)>;
1604
1605 let mayLoad = 1 in {
1606 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1607 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1608 "vcmp${cc}"#_.Suffix,
1609 "$src2, $src1", "$src1, $src2",
1610 (X86cmpm (_.VT _.RC:$src1),
1611 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1612 imm:$cc)>;
1613
1614 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1615 (outs _.KRC:$dst),
1616 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1617 "vcmp${cc}"#_.Suffix,
1618 "${src2}"##_.BroadcastStr##", $src1",
1619 "$src1, ${src2}"##_.BroadcastStr,
1620 (X86cmpm (_.VT _.RC:$src1),
1621 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1622 imm:$cc)>,EVEX_B;
1623 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001624 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001625 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001626 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1627 (outs _.KRC:$dst),
1628 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1629 "vcmp"#_.Suffix,
1630 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1631
1632 let mayLoad = 1 in {
1633 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1634 (outs _.KRC:$dst),
1635 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1636 "vcmp"#_.Suffix,
1637 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1638
1639 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1640 (outs _.KRC:$dst),
1641 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1642 "vcmp"#_.Suffix,
1643 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1644 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1645 }
1646 }
1647}
1648
1649multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1650 // comparison code form (VCMP[EQ/LT/LE/...]
1651 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1652 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1653 "vcmp${cc}"#_.Suffix,
1654 "{sae}, $src2, $src1", "$src1, $src2,{sae}",
1655 (X86cmpmRnd (_.VT _.RC:$src1),
1656 (_.VT _.RC:$src2),
1657 imm:$cc,
1658 (i32 FROUND_NO_EXC))>, EVEX_B;
1659
1660 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1661 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1662 (outs _.KRC:$dst),
1663 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1664 "vcmp"#_.Suffix,
1665 "$cc,{sae}, $src2, $src1",
1666 "$src1, $src2,{sae}, $cc">, EVEX_B;
1667 }
1668}
1669
1670multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1671 let Predicates = [HasAVX512] in {
1672 defm Z : avx512_vcmp_common<_.info512>,
1673 avx512_vcmp_sae<_.info512>, EVEX_V512;
1674
1675 }
1676 let Predicates = [HasAVX512,HasVLX] in {
1677 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1678 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001679 }
1680}
1681
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001682defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1683 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1684defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1685 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001686
1687def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1688 (COPY_TO_REGCLASS (VCMPPSZrri
1689 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1690 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1691 imm:$cc), VK8)>;
1692def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1693 (COPY_TO_REGCLASS (VPCMPDZrri
1694 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1695 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1696 imm:$cc), VK8)>;
1697def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1698 (COPY_TO_REGCLASS (VPCMPUDZrri
1699 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1700 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1701 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001702
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001703//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001704// Mask register copy, including
1705// - copy between mask registers
1706// - load/store mask registers
1707// - copy from GPR to mask register and vice versa
1708//
1709multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1710 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001711 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001712 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001713 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001714 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001715 let mayLoad = 1 in
1716 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001717 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001718 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001719 let mayStore = 1 in
1720 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001721 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1722 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001723 }
1724}
1725
1726multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1727 string OpcodeStr,
1728 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001729 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001730 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001731 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001732 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001733 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001734 }
1735}
1736
Robert Khasanov74acbb72014-07-23 14:49:42 +00001737let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001738 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001739 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1740 VEX, PD;
1741
1742let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001743 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001744 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001745 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001746
1747let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001748 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1749 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001750 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1751 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001752}
1753
Robert Khasanov74acbb72014-07-23 14:49:42 +00001754let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001755 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1756 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001757 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1758 VEX, XD, VEX_W;
1759}
1760
1761// GR from/to mask register
1762let Predicates = [HasDQI] in {
1763 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1764 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1765 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1766 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1767}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001768let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001769 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1770 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1771 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1772 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001773}
1774let Predicates = [HasBWI] in {
1775 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1776 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1777}
1778let Predicates = [HasBWI] in {
1779 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1780 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1781}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001782
Robert Khasanov74acbb72014-07-23 14:49:42 +00001783// Load/store kreg
1784let Predicates = [HasDQI] in {
1785 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1786 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001787 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1788 (KMOVBkm addr:$src)>;
1789}
1790let Predicates = [HasAVX512, NoDQI] in {
1791 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1792 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
1793 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1794 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001795}
1796let Predicates = [HasAVX512] in {
1797 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001798 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001799 def : Pat<(i1 (load addr:$src)),
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00001800 (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0),
1801 (MOV8rm addr:$src), sub_8bit)),
1802 (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001803 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
1804 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001805}
1806let Predicates = [HasBWI] in {
1807 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1808 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001809 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
1810 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001811}
1812let Predicates = [HasBWI] in {
1813 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1814 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001815 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
1816 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001817}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001818
Robert Khasanov74acbb72014-07-23 14:49:42 +00001819let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001820 def : Pat<(i1 (trunc (i64 GR64:$src))),
1821 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1822 (i32 1))), VK1)>;
1823
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001824 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001825 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001826
1827 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001828 (COPY_TO_REGCLASS
1829 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1830 VK1)>;
1831 def : Pat<(i1 (trunc (i16 GR16:$src))),
1832 (COPY_TO_REGCLASS
1833 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1834 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001835
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001836 def : Pat<(i32 (zext VK1:$src)),
1837 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00001838 def : Pat<(i32 (anyext VK1:$src)),
1839 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001840 def : Pat<(i8 (zext VK1:$src)),
1841 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001842 (AND32ri (KMOVWrk
1843 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001844 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001845 (AND64ri8 (SUBREG_TO_REG (i64 0),
1846 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001847 def : Pat<(i16 (zext VK1:$src)),
1848 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001849 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1850 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001851 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1852 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1853 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1854 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001855}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001856let Predicates = [HasBWI] in {
1857 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1858 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1859 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1860 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1861}
1862
1863
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001864// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001865let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001866 // GR from/to 8-bit mask without native support
1867 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1868 (COPY_TO_REGCLASS
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00001869 (KMOVWkr (MOVZX32rr8 GR8 :$src)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001870 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1871 (EXTRACT_SUBREG
1872 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1873 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001874}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00001875
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001876let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001877 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001878 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001879 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001880 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001881}
1882let Predicates = [HasBWI] in {
1883 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1884 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1885 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1886 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001887}
1888
1889// Mask unary operation
1890// - KNOT
1891multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001892 RegisterClass KRC, SDPatternOperator OpNode,
1893 Predicate prd> {
1894 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001895 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001896 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001897 [(set KRC:$dst, (OpNode KRC:$src))]>;
1898}
1899
Robert Khasanov74acbb72014-07-23 14:49:42 +00001900multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1901 SDPatternOperator OpNode> {
1902 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1903 HasDQI>, VEX, PD;
1904 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1905 HasAVX512>, VEX, PS;
1906 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1907 HasBWI>, VEX, PD, VEX_W;
1908 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1909 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001910}
1911
Robert Khasanov74acbb72014-07-23 14:49:42 +00001912defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001913
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001914multiclass avx512_mask_unop_int<string IntName, string InstName> {
1915 let Predicates = [HasAVX512] in
1916 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1917 (i16 GR16:$src)),
1918 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1919 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1920}
1921defm : avx512_mask_unop_int<"knot", "KNOT">;
1922
Robert Khasanov74acbb72014-07-23 14:49:42 +00001923let Predicates = [HasDQI] in
1924def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1925let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001926def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001927let Predicates = [HasBWI] in
1928def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1929let Predicates = [HasBWI] in
1930def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1931
1932// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00001933let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001934def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1935 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001936def : Pat<(not VK8:$src),
1937 (COPY_TO_REGCLASS
1938 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001939}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001940def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
1941 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
1942def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
1943 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001944
1945// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001946// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001947multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001948 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001949 Predicate prd, bit IsCommutable> {
1950 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001951 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1952 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001953 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001954 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1955}
1956
Robert Khasanov595683d2014-07-28 13:46:45 +00001957multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001958 SDPatternOperator OpNode, bit IsCommutable> {
Robert Khasanov595683d2014-07-28 13:46:45 +00001959 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001960 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00001961 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001962 HasAVX512, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00001963 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001964 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00001965 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001966 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001967}
1968
1969def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1970def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1971
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001972defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
1973defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
1974defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
1975defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
1976defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001977
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001978multiclass avx512_mask_binop_int<string IntName, string InstName> {
1979 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001980 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1981 (i16 GR16:$src1), (i16 GR16:$src2)),
1982 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1983 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1984 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001985}
1986
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001987defm : avx512_mask_binop_int<"kand", "KAND">;
1988defm : avx512_mask_binop_int<"kandn", "KANDN">;
1989defm : avx512_mask_binop_int<"kor", "KOR">;
1990defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1991defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001992
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001993multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001994 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
1995 // for the DQI set, this type is legal and KxxxB instruction is used
1996 let Predicates = [NoDQI] in
1997 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1998 (COPY_TO_REGCLASS
1999 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2000 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2001
2002 // All types smaller than 8 bits require conversion anyway
2003 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2004 (COPY_TO_REGCLASS (Inst
2005 (COPY_TO_REGCLASS VK1:$src1, VK16),
2006 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2007 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2008 (COPY_TO_REGCLASS (Inst
2009 (COPY_TO_REGCLASS VK2:$src1, VK16),
2010 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2011 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2012 (COPY_TO_REGCLASS (Inst
2013 (COPY_TO_REGCLASS VK4:$src1, VK16),
2014 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002015}
2016
2017defm : avx512_binop_pat<and, KANDWrr>;
2018defm : avx512_binop_pat<andn, KANDNWrr>;
2019defm : avx512_binop_pat<or, KORWrr>;
2020defm : avx512_binop_pat<xnor, KXNORWrr>;
2021defm : avx512_binop_pat<xor, KXORWrr>;
2022
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002023def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2024 (KXNORWrr VK16:$src1, VK16:$src2)>;
2025def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002026 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002027def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002028 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002029def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002030 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002031
2032let Predicates = [NoDQI] in
2033def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2034 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2035 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2036
2037def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2038 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2039 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2040
2041def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2042 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2043 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2044
2045def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2046 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2047 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2048
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002049// Mask unpacking
2050multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002051 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002052 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002053 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002054 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002055 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002056}
2057
2058multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002059 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00002060 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002061}
2062
2063defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002064def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
2065 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
2066 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
2067
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002068
2069multiclass avx512_mask_unpck_int<string IntName, string InstName> {
2070 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002071 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
2072 (i16 GR16:$src1), (i16 GR16:$src2)),
2073 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
2074 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2075 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002076}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002077defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002078
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079// Mask bit testing
2080multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2081 SDNode OpNode> {
2082 let Predicates = [HasAVX512], Defs = [EFLAGS] in
2083 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002084 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002085 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2086}
2087
2088multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
2089 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002090 VEX, PS;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002091 let Predicates = [HasDQI] in
2092 defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2093 VEX, PD;
2094 let Predicates = [HasBWI] in {
2095 defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2096 VEX, PS, VEX_W;
2097 defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2098 VEX, PD, VEX_W;
2099 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002100}
2101
2102defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002103
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002104// Mask shift
2105multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2106 SDNode OpNode> {
2107 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002108 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002109 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002110 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002111 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2112}
2113
2114multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2115 SDNode OpNode> {
2116 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002117 VEX, TAPD, VEX_W;
2118 let Predicates = [HasDQI] in
2119 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2120 VEX, TAPD;
2121 let Predicates = [HasBWI] in {
2122 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2123 VEX, TAPD, VEX_W;
2124 let Predicates = [HasDQI] in
2125 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2126 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002127 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002128}
2129
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002130defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2131defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002132
2133// Mask setting all 0s or 1s
2134multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2135 let Predicates = [HasAVX512] in
2136 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2137 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2138 [(set KRC:$dst, (VT Val))]>;
2139}
2140
2141multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002142 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002143 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002144 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2145 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002146}
2147
2148defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2149defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2150
2151// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2152let Predicates = [HasAVX512] in {
2153 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2154 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002155 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2156 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002157 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002158 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2159 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002160}
2161def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2162 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2163
2164def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2165 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2166
2167def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2168 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2169
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002170def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2171 (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>;
2172
2173def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2174 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2175
Robert Khasanov5aa44452014-09-30 11:41:54 +00002176let Predicates = [HasVLX] in {
2177 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2178 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2179 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2180 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002181 def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2182 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
Robert Khasanov5aa44452014-09-30 11:41:54 +00002183 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2184 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2185 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2186 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2187}
2188
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002189def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002190 (v8i1 (COPY_TO_REGCLASS
2191 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2192 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002193
2194def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002195 (v8i1 (COPY_TO_REGCLASS
2196 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2197 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002198
2199def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2200 (v4i1 (COPY_TO_REGCLASS
2201 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2202 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2203
2204def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2205 (v4i1 (COPY_TO_REGCLASS
2206 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2207 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2208
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002209//===----------------------------------------------------------------------===//
2210// AVX-512 - Aligned and unaligned load and store
2211//
2212
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002213
2214multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002215 PatFrag ld_frag, PatFrag mload,
2216 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002217 let hasSideEffects = 0 in {
2218 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002219 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002220 _.ExeDomain>, EVEX;
2221 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2222 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002223 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002224 "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>,
2225 EVEX, EVEX_KZ;
2226
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002227 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2228 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002229 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002230 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002231 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2232 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002233
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002234 let Constraints = "$src0 = $dst" in {
2235 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2236 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2237 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2238 "${dst} {${mask}}, $src1}"),
2239 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2240 (_.VT _.RC:$src1),
2241 (_.VT _.RC:$src0))))], _.ExeDomain>,
2242 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002243 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002244 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2245 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002246 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2247 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002248 [(set _.RC:$dst, (_.VT
2249 (vselect _.KRCWM:$mask,
2250 (_.VT (bitconvert (ld_frag addr:$src1))),
2251 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002252 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002253 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002254 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2255 (ins _.KRCWM:$mask, _.MemOp:$src),
2256 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2257 "${dst} {${mask}} {z}, $src}",
2258 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2259 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2260 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002261 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002262 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2263 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2264
2265 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2266 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2267
2268 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2269 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2270 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002271}
2272
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002273multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2274 AVX512VLVectorVTInfo _,
2275 Predicate prd,
2276 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002277 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002278 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002279 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002280
2281 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002282 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002283 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002284 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002285 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002286 }
2287}
2288
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002289multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2290 AVX512VLVectorVTInfo _,
2291 Predicate prd,
2292 bit IsReMaterializable = 1> {
2293 let Predicates = [prd] in
2294 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002295 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002296
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002297 let Predicates = [prd, HasVLX] in {
2298 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002299 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002300 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002301 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002302 }
2303}
2304
2305multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002306 PatFrag st_frag, PatFrag mstore> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002307 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002308 def rr_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2309 OpcodeStr # "\t{$src, $dst|$dst, $src}", [],
2310 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002311 let Constraints = "$src1 = $dst" in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002312 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2313 (ins _.RC:$src1, _.KRCWM:$mask, _.RC:$src2),
2314 OpcodeStr #
2315 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}",
2316 [], _.ExeDomain>, EVEX, EVEX_K;
2317 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2318 (ins _.KRCWM:$mask, _.RC:$src),
2319 OpcodeStr #
Michael Liao66233b72015-08-06 09:06:20 +00002320 "\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002321 "${dst} {${mask}} {z}, $src}",
2322 [], _.ExeDomain>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002323 }
2324 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002325 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002326 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002327 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002328 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002329 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2330 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2331 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002332 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002333
2334 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2335 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2336 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002337}
2338
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002339
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002340multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2341 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002342 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002343 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2344 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002345
2346 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002347 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2348 masked_store_unaligned>, EVEX_V256;
2349 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2350 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002351 }
2352}
2353
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002354multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2355 AVX512VLVectorVTInfo _, Predicate prd> {
2356 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002357 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2358 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002359
2360 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002361 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2362 masked_store_aligned256>, EVEX_V256;
2363 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2364 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002365 }
2366}
2367
2368defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2369 HasAVX512>,
2370 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2371 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2372
2373defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2374 HasAVX512>,
2375 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2376 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2377
2378defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2379 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002380 PS, EVEX_CD8<32, CD8VF>;
2381
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002382defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2383 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2384 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002385
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002386def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002387 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002388 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002389
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002390def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2391 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2392 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002393
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002394def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2395 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2396 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2397
2398def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2399 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2400 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2401
2402def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2403 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2404 (VMOVAPDZrm addr:$ptr)>;
2405
2406def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2407 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2408 (VMOVAPSZrm addr:$ptr)>;
2409
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002410def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2411 GR16:$mask),
2412 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2413 VR512:$src)>;
2414def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2415 GR8:$mask),
2416 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2417 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002418
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002419def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2420 GR16:$mask),
2421 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2422 VR512:$src)>;
2423def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2424 GR8:$mask),
2425 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2426 VR512:$src)>;
2427
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002428let Predicates = [HasAVX512, NoVLX] in {
Igor Breger074a64e2015-07-24 17:24:15 +00002429def: Pat<(X86mstore addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002430 (VMOVUPSZmrk addr:$ptr,
2431 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2432 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2433
2434def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
Michael Liao66233b72015-08-06 09:06:20 +00002435 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002436 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2437
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002438def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2439 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2440 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2441 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002442}
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002443
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002444defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2445 HasAVX512>,
2446 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2447 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002448
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002449defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2450 HasAVX512>,
2451 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2452 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002453
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002454defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2455 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002456 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2457
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002458defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2459 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002460 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2461
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002462defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2463 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002464 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2465
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002466defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2467 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002468 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002469
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002470def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2471 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002472 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002473
2474def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002475 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2476 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002477
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002478def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002479 GR16:$mask),
2480 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002481 VR512:$src)>;
2482def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002483 GR8:$mask),
2484 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002485 VR512:$src)>;
2486
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002488def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002489 (bc_v8i64 (v16i32 immAllZerosV)))),
2490 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002491
2492def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002493 (v8i64 VR512:$src))),
2494 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002495 VK8), VR512:$src)>;
2496
2497def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2498 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002499 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002500
2501def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002502 (v16i32 VR512:$src))),
2503 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002504}
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002505// NoVLX patterns
2506let Predicates = [HasAVX512, NoVLX] in {
Igor Breger074a64e2015-07-24 17:24:15 +00002507def: Pat<(X86mstore addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002508 (VMOVDQU32Zmrk addr:$ptr,
2509 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2510 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2511
2512def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
Michael Liao66233b72015-08-06 09:06:20 +00002513 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002514 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002515}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002516
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002517// Move Int Doubleword to Packed Double Int
2518//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002519def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002520 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002521 [(set VR128X:$dst,
2522 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2523 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002524def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002525 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002526 [(set VR128X:$dst,
2527 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2528 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002529def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002530 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002531 [(set VR128X:$dst,
2532 (v2i64 (scalar_to_vector GR64:$src)))],
2533 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002534let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002535def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002536 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002537 [(set FR64:$dst, (bitconvert GR64:$src))],
2538 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002539def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002540 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002541 [(set GR64:$dst, (bitconvert FR64:$src))],
2542 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002543}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002544def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002545 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002546 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2547 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2548 EVEX_CD8<64, CD8VT1>;
2549
2550// Move Int Doubleword to Single Scalar
2551//
Craig Topper88adf2a2013-10-12 05:41:08 +00002552let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002553def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002554 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002555 [(set FR32X:$dst, (bitconvert GR32:$src))],
2556 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2557
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002558def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002559 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002560 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2561 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002562}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002563
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002564// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002565//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002566def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002567 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002568 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2569 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2570 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002571def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002572 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002573 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002574 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2575 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2576 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2577
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002578// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002579//
2580def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002581 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002582 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2583 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002584 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002585 Requires<[HasAVX512, In64BitMode]>;
2586
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002587def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002588 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002589 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002590 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2591 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002592 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002593 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2594
2595// Move Scalar Single to Double Int
2596//
Craig Topper88adf2a2013-10-12 05:41:08 +00002597let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002598def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002599 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002600 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002601 [(set GR32:$dst, (bitconvert FR32X:$src))],
2602 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002603def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002604 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002605 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002606 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2607 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002608}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002609
2610// Move Quadword Int to Packed Quadword Int
2611//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002612def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002613 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002614 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002615 [(set VR128X:$dst,
2616 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2617 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2618
2619//===----------------------------------------------------------------------===//
2620// AVX-512 MOVSS, MOVSD
2621//===----------------------------------------------------------------------===//
2622
Michael Liao5bf95782014-12-04 05:20:33 +00002623multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002624 SDNode OpNode, ValueType vt,
2625 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002626 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002627 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002628 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002629 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2630 (scalar_to_vector RC:$src2))))],
2631 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002632 let Constraints = "$src1 = $dst" in
2633 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2634 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2635 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002636 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002637 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002638 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002639 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002640 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2641 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002642 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002643 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002644 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002645 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2646 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002647 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002648 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002649 [], IIC_SSE_MOV_S_MR>,
2650 EVEX, VEX_LIG, EVEX_K;
2651 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002652 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002653}
2654
2655let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002656defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002657 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2658
2659let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002660defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002661 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2662
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002663def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2664 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2665 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2666
2667def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2668 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2669 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002670
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002671def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2672 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2673 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2674
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002675// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002676let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002677 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2678 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002679 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002680 IIC_SSE_MOV_S_RR>,
2681 XS, EVEX_4V, VEX_LIG;
2682 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2683 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002684 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002685 IIC_SSE_MOV_S_RR>,
2686 XD, EVEX_4V, VEX_LIG, VEX_W;
2687}
2688
2689let Predicates = [HasAVX512] in {
2690 let AddedComplexity = 15 in {
2691 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2692 // MOVS{S,D} to the lower bits.
2693 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2694 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2695 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2696 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2697 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2698 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2699 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2700 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2701
2702 // Move low f32 and clear high bits.
2703 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2704 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002705 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002706 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2707 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2708 (SUBREG_TO_REG (i32 0),
2709 (VMOVSSZrr (v4i32 (V_SET0)),
2710 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2711 }
2712
2713 let AddedComplexity = 20 in {
2714 // MOVSSrm zeros the high parts of the register; represent this
2715 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2716 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2717 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2718 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2719 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2720 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2721 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2722
2723 // MOVSDrm zeros the high parts of the register; represent this
2724 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2725 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2726 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2727 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2728 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2729 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2730 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2731 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2732 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2733 def : Pat<(v2f64 (X86vzload addr:$src)),
2734 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2735
2736 // Represent the same patterns above but in the form they appear for
2737 // 256-bit types
2738 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2739 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002740 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002741 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2742 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2743 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2744 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2745 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2746 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2747 }
2748 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2749 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2750 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2751 FR32X:$src)), sub_xmm)>;
2752 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2753 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2754 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2755 FR64X:$src)), sub_xmm)>;
2756 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2757 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002758 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002759
2760 // Move low f64 and clear high bits.
2761 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2762 (SUBREG_TO_REG (i32 0),
2763 (VMOVSDZrr (v2f64 (V_SET0)),
2764 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2765
2766 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2767 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2768 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2769
2770 // Extract and store.
2771 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2772 addr:$dst),
2773 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2774 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2775 addr:$dst),
2776 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2777
2778 // Shuffle with VMOVSS
2779 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2780 (VMOVSSZrr (v4i32 VR128X:$src1),
2781 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2782 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2783 (VMOVSSZrr (v4f32 VR128X:$src1),
2784 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2785
2786 // 256-bit variants
2787 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2788 (SUBREG_TO_REG (i32 0),
2789 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2790 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2791 sub_xmm)>;
2792 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2793 (SUBREG_TO_REG (i32 0),
2794 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2795 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2796 sub_xmm)>;
2797
2798 // Shuffle with VMOVSD
2799 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2800 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2801 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2802 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2803 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2804 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2805 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2806 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2807
2808 // 256-bit variants
2809 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2810 (SUBREG_TO_REG (i32 0),
2811 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2812 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2813 sub_xmm)>;
2814 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2815 (SUBREG_TO_REG (i32 0),
2816 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2817 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2818 sub_xmm)>;
2819
2820 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2821 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2822 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2823 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2824 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2825 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2826 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2827 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2828}
2829
2830let AddedComplexity = 15 in
2831def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2832 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002833 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002834 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002835 (v2i64 VR128X:$src))))],
2836 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2837
2838let AddedComplexity = 20 in
2839def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2840 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002841 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002842 [(set VR128X:$dst, (v2i64 (X86vzmovl
2843 (loadv2i64 addr:$src))))],
2844 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2845 EVEX_CD8<8, CD8VT8>;
2846
2847let Predicates = [HasAVX512] in {
2848 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2849 let AddedComplexity = 20 in {
2850 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2851 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002852 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2853 (VMOV64toPQIZrr GR64:$src)>;
2854 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2855 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002856
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002857 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2858 (VMOVDI2PDIZrm addr:$src)>;
2859 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2860 (VMOVDI2PDIZrm addr:$src)>;
2861 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2862 (VMOVZPQILo2PQIZrm addr:$src)>;
2863 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2864 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002865 def : Pat<(v2i64 (X86vzload addr:$src)),
2866 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002867 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002868
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002869 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2870 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2871 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2872 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2873 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2874 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2875 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2876}
2877
2878def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2879 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2880
2881def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2882 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2883
2884def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2885 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2886
2887def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2888 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2889
2890//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002891// AVX-512 - Non-temporals
2892//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002893let SchedRW = [WriteLoad] in {
2894 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2895 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2896 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2897 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2898 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002899
Robert Khasanoved882972014-08-13 10:46:00 +00002900 let Predicates = [HasAVX512, HasVLX] in {
2901 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2902 (ins i256mem:$src),
2903 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2904 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2905 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002906
Robert Khasanoved882972014-08-13 10:46:00 +00002907 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2908 (ins i128mem:$src),
2909 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2910 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2911 EVEX_CD8<64, CD8VF>;
2912 }
Adam Nemetefd07852014-06-18 16:51:10 +00002913}
2914
Robert Khasanoved882972014-08-13 10:46:00 +00002915multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2916 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2917 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2918 let SchedRW = [WriteStore], mayStore = 1,
2919 AddedComplexity = 400 in
2920 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2921 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2922 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2923}
2924
2925multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2926 string elty, string elsz, string vsz512,
2927 string vsz256, string vsz128, Domain d,
2928 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2929 let Predicates = [prd] in
2930 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2931 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2932 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2933 EVEX_V512;
2934
2935 let Predicates = [prd, HasVLX] in {
2936 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2937 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2938 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2939 EVEX_V256;
2940
2941 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2942 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2943 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2944 EVEX_V128;
2945 }
2946}
2947
2948defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2949 "i", "64", "8", "4", "2", SSEPackedInt,
2950 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2951
2952defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2953 "f", "64", "8", "4", "2", SSEPackedDouble,
2954 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2955
2956defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2957 "f", "32", "16", "8", "4", SSEPackedSingle,
2958 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2959
Adam Nemet7f62b232014-06-10 16:39:53 +00002960//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002961// AVX-512 - Integer arithmetic
2962//
2963multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002964 X86VectorVTInfo _, OpndItins itins,
2965 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002966 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00002967 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00002968 "$src2, $src1", "$src1, $src2",
2969 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00002970 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00002971 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002972
Robert Khasanov545d1b72014-10-14 14:36:19 +00002973 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002974 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00002975 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00002976 "$src2, $src1", "$src1, $src2",
2977 (_.VT (OpNode _.RC:$src1,
2978 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00002979 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002980 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002981}
2982
2983multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2984 X86VectorVTInfo _, OpndItins itins,
2985 bit IsCommutable = 0> :
2986 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2987 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002988 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00002989 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00002990 "${src2}"##_.BroadcastStr##", $src1",
2991 "$src1, ${src2}"##_.BroadcastStr,
2992 (_.VT (OpNode _.RC:$src1,
2993 (X86VBroadcast
2994 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00002995 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002996 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002997}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002998
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002999multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3000 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3001 Predicate prd, bit IsCommutable = 0> {
3002 let Predicates = [prd] in
3003 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3004 IsCommutable>, EVEX_V512;
3005
3006 let Predicates = [prd, HasVLX] in {
3007 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3008 IsCommutable>, EVEX_V256;
3009 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3010 IsCommutable>, EVEX_V128;
3011 }
3012}
3013
Robert Khasanov545d1b72014-10-14 14:36:19 +00003014multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3015 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3016 Predicate prd, bit IsCommutable = 0> {
3017 let Predicates = [prd] in
3018 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3019 IsCommutable>, EVEX_V512;
3020
3021 let Predicates = [prd, HasVLX] in {
3022 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3023 IsCommutable>, EVEX_V256;
3024 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3025 IsCommutable>, EVEX_V128;
3026 }
3027}
3028
3029multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3030 OpndItins itins, Predicate prd,
3031 bit IsCommutable = 0> {
3032 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3033 itins, prd, IsCommutable>,
3034 VEX_W, EVEX_CD8<64, CD8VF>;
3035}
3036
3037multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3038 OpndItins itins, Predicate prd,
3039 bit IsCommutable = 0> {
3040 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3041 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3042}
3043
3044multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3045 OpndItins itins, Predicate prd,
3046 bit IsCommutable = 0> {
3047 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3048 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3049}
3050
3051multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3052 OpndItins itins, Predicate prd,
3053 bit IsCommutable = 0> {
3054 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3055 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3056}
3057
3058multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3059 SDNode OpNode, OpndItins itins, Predicate prd,
3060 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003061 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003062 IsCommutable>;
3063
Igor Bregerf2460112015-07-26 14:41:44 +00003064 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003065 IsCommutable>;
3066}
3067
3068multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3069 SDNode OpNode, OpndItins itins, Predicate prd,
3070 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003071 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003072 IsCommutable>;
3073
Igor Bregerf2460112015-07-26 14:41:44 +00003074 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003075 IsCommutable>;
3076}
3077
3078multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3079 bits<8> opc_d, bits<8> opc_q,
3080 string OpcodeStr, SDNode OpNode,
3081 OpndItins itins, bit IsCommutable = 0> {
3082 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3083 itins, HasAVX512, IsCommutable>,
3084 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3085 itins, HasBWI, IsCommutable>;
3086}
3087
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003088multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003089 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003090 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003091 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003092 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003093 "$src2, $src1","$src1, $src2",
3094 (_Dst.VT (OpNode
3095 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003096 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003097 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003098 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003099 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003100 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3101 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3102 "$src2, $src1", "$src1, $src2",
3103 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3104 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003105 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003106 AVX512BIBase, EVEX_4V;
3107
3108 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003109 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003110 OpcodeStr,
3111 "${src2}"##_Dst.BroadcastStr##", $src1",
3112 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003113 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3114 (_Dst.VT (X86VBroadcast
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003115 (_Dst.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003116 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003117 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003118 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003119}
3120
Robert Khasanov545d1b72014-10-14 14:36:19 +00003121defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3122 SSE_INTALU_ITINS_P, 1>;
3123defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3124 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003125defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3126 SSE_INTALU_ITINS_P, HasBWI, 1>;
3127defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3128 SSE_INTALU_ITINS_P, HasBWI, 0>;
3129defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003130 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003131defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003132 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003133defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003134 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003135defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003136 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003137defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003138 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003139defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003140 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003141defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003142 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003143defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003144 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003145defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003146 SSE_INTALU_ITINS_P, HasBWI, 1>;
3147
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003148multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3149 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003150
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003151 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3152 v16i32_info, v8i64_info, IsCommutable>,
3153 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3154 let Predicates = [HasVLX] in {
3155 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3156 v8i32x_info, v4i64x_info, IsCommutable>,
3157 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3158 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3159 v4i32x_info, v2i64x_info, IsCommutable>,
3160 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3161 }
Michael Liao66233b72015-08-06 09:06:20 +00003162}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003163
3164defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3165 X86pmuldq, 1>,T8PD;
3166defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3167 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003168
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003169multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3170 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3171 let mayLoad = 1 in {
3172 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003173 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003174 OpcodeStr,
3175 "${src2}"##_Src.BroadcastStr##", $src1",
3176 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003177 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3178 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003179 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003180 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3181 }
3182}
3183
Michael Liao66233b72015-08-06 09:06:20 +00003184multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3185 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003186 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003187 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003188 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003189 "$src2, $src1","$src1, $src2",
3190 (_Dst.VT (OpNode
3191 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003192 (_Src.VT _Src.RC:$src2)))>,
3193 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003194 let mayLoad = 1 in {
3195 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3196 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3197 "$src2, $src1", "$src1, $src2",
3198 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003199 (bitconvert (_Src.LdFrag addr:$src2))))>,
3200 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003201 }
3202}
3203
3204multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3205 SDNode OpNode> {
3206 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3207 v32i16_info>,
3208 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3209 v32i16_info>, EVEX_V512;
3210 let Predicates = [HasVLX] in {
3211 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3212 v16i16x_info>,
3213 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3214 v16i16x_info>, EVEX_V256;
3215 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3216 v8i16x_info>,
3217 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3218 v8i16x_info>, EVEX_V128;
3219 }
3220}
3221multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3222 SDNode OpNode> {
3223 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3224 v64i8_info>, EVEX_V512;
3225 let Predicates = [HasVLX] in {
3226 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3227 v32i8x_info>, EVEX_V256;
3228 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3229 v16i8x_info>, EVEX_V128;
3230 }
3231}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003232
3233multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3234 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3235 AVX512VLVectorVTInfo _Dst> {
3236 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3237 _Dst.info512>, EVEX_V512;
3238 let Predicates = [HasVLX] in {
3239 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3240 _Dst.info256>, EVEX_V256;
3241 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3242 _Dst.info128>, EVEX_V128;
3243 }
3244}
3245
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003246let Predicates = [HasBWI] in {
3247 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3248 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3249 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3250 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003251
3252 defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3253 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3254 defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3255 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003256}
3257
Igor Bregerf2460112015-07-26 14:41:44 +00003258defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003259 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003260defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003261 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003262defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003263 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003264
Igor Bregerf2460112015-07-26 14:41:44 +00003265defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003266 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003267defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003268 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003269defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003270 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003271
Igor Bregerf2460112015-07-26 14:41:44 +00003272defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003273 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003274defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003275 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003276defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003277 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003278
Igor Bregerf2460112015-07-26 14:41:44 +00003279defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003280 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003281defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003282 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003283defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003284 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003285//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003286// AVX-512 Logical Instructions
3287//===----------------------------------------------------------------------===//
3288
Robert Khasanov545d1b72014-10-14 14:36:19 +00003289defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3290 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3291defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3292 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3293defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3294 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3295defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003296 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003297
3298//===----------------------------------------------------------------------===//
3299// AVX-512 FP arithmetic
3300//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003301multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3302 SDNode OpNode, SDNode VecNode, OpndItins itins,
3303 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003304
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003305 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3306 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3307 "$src2, $src1", "$src1, $src2",
3308 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3309 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003310 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003311
3312 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3313 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3314 "$src2, $src1", "$src1, $src2",
3315 (VecNode (_.VT _.RC:$src1),
3316 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3317 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003318 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003319 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3320 Predicates = [HasAVX512] in {
3321 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003322 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003323 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3324 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3325 itins.rr>;
3326 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003327 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003328 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3329 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3330 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3331 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003332}
3333
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003334multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003335 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003336
3337 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3338 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3339 "$rc, $src2, $src1", "$src1, $src2, $rc",
3340 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003341 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003342 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003343}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003344multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3345 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3346
3347 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3348 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003349 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003350 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003351 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003352}
3353
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003354multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3355 SDNode VecNode,
3356 SizeItins itins, bit IsCommutable> {
3357 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3358 itins.s, IsCommutable>,
3359 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3360 itins.s, IsCommutable>,
3361 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3362 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3363 itins.d, IsCommutable>,
3364 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3365 itins.d, IsCommutable>,
3366 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3367}
3368
3369multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3370 SDNode VecNode,
3371 SizeItins itins, bit IsCommutable> {
3372 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3373 itins.s, IsCommutable>,
3374 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3375 itins.s, IsCommutable>,
3376 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3377 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3378 itins.d, IsCommutable>,
3379 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3380 itins.d, IsCommutable>,
3381 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3382}
3383defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3384defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3385defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3386defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3387defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3388defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3389
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003390multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003391 X86VectorVTInfo _, bit IsCommutable> {
3392 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3393 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3394 "$src2, $src1", "$src1, $src2",
3395 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003396 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003397 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3398 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3399 "$src2, $src1", "$src1, $src2",
3400 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3401 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3402 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3403 "${src2}"##_.BroadcastStr##", $src1",
3404 "$src1, ${src2}"##_.BroadcastStr,
3405 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3406 (_.ScalarLdFrag addr:$src2))))>,
3407 EVEX_4V, EVEX_B;
3408 }//let mayLoad = 1
3409}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003410
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003411multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003412 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003413 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3414 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3415 "$rc, $src2, $src1", "$src1, $src2, $rc",
3416 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3417 EVEX_4V, EVEX_B, EVEX_RC;
3418}
3419
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003420
3421multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003422 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003423 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3424 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3425 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3426 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3427 EVEX_4V, EVEX_B;
3428}
3429
Michael Liao66233b72015-08-06 09:06:20 +00003430multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003431 bit IsCommutable = 0> {
3432 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3433 IsCommutable>, EVEX_V512, PS,
3434 EVEX_CD8<32, CD8VF>;
3435 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3436 IsCommutable>, EVEX_V512, PD, VEX_W,
3437 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003438
Robert Khasanov595e5982014-10-29 15:43:02 +00003439 // Define only if AVX512VL feature is present.
3440 let Predicates = [HasVLX] in {
3441 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3442 IsCommutable>, EVEX_V128, PS,
3443 EVEX_CD8<32, CD8VF>;
3444 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3445 IsCommutable>, EVEX_V256, PS,
3446 EVEX_CD8<32, CD8VF>;
3447 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3448 IsCommutable>, EVEX_V128, PD, VEX_W,
3449 EVEX_CD8<64, CD8VF>;
3450 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3451 IsCommutable>, EVEX_V256, PD, VEX_W,
3452 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003453 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003454}
3455
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003456multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003457 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003458 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003459 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003460 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3461}
3462
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003463multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003464 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003465 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003466 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003467 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3468}
3469
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003470defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3471 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3472defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3473 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Michael Liao66233b72015-08-06 09:06:20 +00003474defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003475 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3476defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3477 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003478defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3479 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3480defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3481 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003482let Predicates = [HasDQI] in {
3483 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3484 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3485 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3486 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3487}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003488
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003489multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3490 X86VectorVTInfo _> {
3491 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3492 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3493 "$src2, $src1", "$src1, $src2",
3494 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3495 let mayLoad = 1 in {
3496 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3497 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3498 "$src2, $src1", "$src1, $src2",
3499 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3500 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3501 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3502 "${src2}"##_.BroadcastStr##", $src1",
3503 "$src1, ${src2}"##_.BroadcastStr,
3504 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3505 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3506 EVEX_4V, EVEX_B;
3507 }//let mayLoad = 1
3508}
3509
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003510multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3511 X86VectorVTInfo _> {
3512 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3513 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3514 "$src2, $src1", "$src1, $src2",
3515 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3516 let mayLoad = 1 in {
3517 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3518 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3519 "$src2, $src1", "$src1, $src2",
3520 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>;
3521 }//let mayLoad = 1
3522}
3523
3524multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003525 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003526 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3527 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003528 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003529 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3530 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003531 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3532 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3533 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3534 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3535 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3536 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3537
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003538 // Define only if AVX512VL feature is present.
3539 let Predicates = [HasVLX] in {
3540 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3541 EVEX_V128, EVEX_CD8<32, CD8VF>;
3542 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3543 EVEX_V256, EVEX_CD8<32, CD8VF>;
3544 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3545 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3546 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3547 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3548 }
3549}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003550defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003551
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003552//===----------------------------------------------------------------------===//
3553// AVX-512 VPTESTM instructions
3554//===----------------------------------------------------------------------===//
3555
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003556multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3557 X86VectorVTInfo _> {
3558 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3559 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3560 "$src2, $src1", "$src1, $src2",
3561 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3562 EVEX_4V;
3563 let mayLoad = 1 in
3564 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3565 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3566 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003567 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003568 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3569 EVEX_4V,
3570 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003571}
3572
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003573multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3574 X86VectorVTInfo _> {
3575 let mayLoad = 1 in
3576 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3577 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3578 "${src2}"##_.BroadcastStr##", $src1",
3579 "$src1, ${src2}"##_.BroadcastStr,
3580 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3581 (_.ScalarLdFrag addr:$src2))))>,
3582 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003583}
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003584multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3585 AVX512VLVectorVTInfo _> {
3586 let Predicates = [HasAVX512] in
3587 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3588 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3589
3590 let Predicates = [HasAVX512, HasVLX] in {
3591 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3592 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3593 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3594 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3595 }
3596}
3597
3598multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3599 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
3600 avx512vl_i32_info>;
3601 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
3602 avx512vl_i64_info>, VEX_W;
3603}
3604
3605multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3606 SDNode OpNode> {
3607 let Predicates = [HasBWI] in {
3608 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3609 EVEX_V512, VEX_W;
3610 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3611 EVEX_V512;
3612 }
3613 let Predicates = [HasVLX, HasBWI] in {
3614
3615 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3616 EVEX_V256, VEX_W;
3617 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3618 EVEX_V128, VEX_W;
3619 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3620 EVEX_V256;
3621 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3622 EVEX_V128;
3623 }
3624}
3625
3626multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3627 SDNode OpNode> :
3628 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3629 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3630
3631defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3632defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003633
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003634def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3635 (v16i32 VR512:$src2), (i16 -1))),
3636 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3637
3638def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3639 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003640 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003641
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003642//===----------------------------------------------------------------------===//
3643// AVX-512 Shift instructions
3644//===----------------------------------------------------------------------===//
3645multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003646 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003647 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003648 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003649 "$src2, $src1", "$src1, $src2",
3650 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003651 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003652 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003653 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003654 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003655 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003656 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3657 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003658 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003659}
3660
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003661multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3662 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3663 let mayLoad = 1 in
3664 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3665 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3666 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3667 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003668 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003669}
3670
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003671multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003672 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003673 // src2 is always 128-bit
3674 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3675 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3676 "$src2, $src1", "$src1, $src2",
3677 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003678 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003679 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3680 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3681 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003682 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003683 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003684 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003685}
3686
Cameron McInally5fb084e2014-12-11 17:13:05 +00003687multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003688 ValueType SrcVT, PatFrag bc_frag,
3689 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3690 let Predicates = [prd] in
3691 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3692 VTInfo.info512>, EVEX_V512,
3693 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3694 let Predicates = [prd, HasVLX] in {
3695 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3696 VTInfo.info256>, EVEX_V256,
3697 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3698 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3699 VTInfo.info128>, EVEX_V128,
3700 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3701 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003702}
3703
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003704multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3705 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003706 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003707 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003708 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003709 avx512vl_i64_info, HasAVX512>, VEX_W;
3710 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
3711 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003712}
3713
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003714multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3715 string OpcodeStr, SDNode OpNode,
3716 AVX512VLVectorVTInfo VTInfo> {
3717 let Predicates = [HasAVX512] in
3718 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3719 VTInfo.info512>,
3720 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3721 VTInfo.info512>, EVEX_V512;
3722 let Predicates = [HasAVX512, HasVLX] in {
3723 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3724 VTInfo.info256>,
3725 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3726 VTInfo.info256>, EVEX_V256;
3727 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3728 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00003729 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003730 VTInfo.info128>, EVEX_V128;
3731 }
3732}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003733
Michael Liao66233b72015-08-06 09:06:20 +00003734multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003735 Format ImmFormR, Format ImmFormM,
3736 string OpcodeStr, SDNode OpNode> {
3737 let Predicates = [HasBWI] in
3738 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3739 v32i16_info>, EVEX_V512;
3740 let Predicates = [HasVLX, HasBWI] in {
3741 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3742 v16i16x_info>, EVEX_V256;
3743 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3744 v8i16x_info>, EVEX_V128;
3745 }
3746}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003747
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003748multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
3749 Format ImmFormR, Format ImmFormM,
3750 string OpcodeStr, SDNode OpNode> {
3751 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
3752 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
3753 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
3754 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
3755}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003756
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003757defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003758 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003759
3760defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003761 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003762
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00003763defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003764 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003765
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003766defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>, AVX512BIi8Base, EVEX_4V;
3767defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003768
3769defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
3770defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
3771defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003772
3773//===-------------------------------------------------------------------===//
3774// Variable Bit Shifts
3775//===-------------------------------------------------------------------===//
3776multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003777 X86VectorVTInfo _> {
3778 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3779 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3780 "$src2, $src1", "$src1, $src2",
3781 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003782 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003783 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00003784 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3785 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3786 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00003787 (_.VT (OpNode _.RC:$src1,
3788 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003789 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003790 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003791}
3792
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003793multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3794 X86VectorVTInfo _> {
3795 let mayLoad = 1 in
3796 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3797 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3798 "${src2}"##_.BroadcastStr##", $src1",
3799 "$src1, ${src2}"##_.BroadcastStr,
3800 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3801 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003802 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003803 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
3804}
Cameron McInally5fb084e2014-12-11 17:13:05 +00003805multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3806 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003807 let Predicates = [HasAVX512] in
3808 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
3809 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3810
3811 let Predicates = [HasAVX512, HasVLX] in {
3812 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
3813 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3814 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
3815 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3816 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00003817}
3818
3819multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3820 SDNode OpNode> {
3821 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003822 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003823 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003824 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003825}
3826
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003827multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
3828 SDNode OpNode> {
3829 let Predicates = [HasBWI] in
3830 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
3831 EVEX_V512, VEX_W;
3832 let Predicates = [HasVLX, HasBWI] in {
3833
3834 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
3835 EVEX_V256, VEX_W;
3836 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
3837 EVEX_V128, VEX_W;
3838 }
3839}
3840
3841defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
3842 avx512_var_shift_w<0x12, "vpsllvw", shl>;
3843defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
3844 avx512_var_shift_w<0x11, "vpsravw", sra>;
3845defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
3846 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
3847defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
3848defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003849
Elena Demikhovsky4078c752015-06-04 07:07:13 +00003850//===-------------------------------------------------------------------===//
3851// 1-src variable permutation VPERMW/D/Q
3852//===-------------------------------------------------------------------===//
3853multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3854 AVX512VLVectorVTInfo _> {
3855 let Predicates = [HasAVX512] in
3856 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
3857 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3858
3859 let Predicates = [HasAVX512, HasVLX] in
3860 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
3861 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3862}
3863
3864multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3865 string OpcodeStr, SDNode OpNode,
3866 AVX512VLVectorVTInfo VTInfo> {
3867 let Predicates = [HasAVX512] in
3868 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3869 VTInfo.info512>,
3870 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3871 VTInfo.info512>, EVEX_V512;
3872 let Predicates = [HasAVX512, HasVLX] in
3873 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3874 VTInfo.info256>,
3875 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3876 VTInfo.info256>, EVEX_V256;
3877}
3878
3879
3880defm VPERM : avx512_var_shift_w<0x8D, "vpermw", X86VPermv>;
3881
3882defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
3883 avx512vl_i32_info>;
3884defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
3885 avx512vl_i64_info>, VEX_W;
3886defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
3887 avx512vl_f32_info>;
3888defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
3889 avx512vl_f64_info>, VEX_W;
3890
3891defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
3892 X86VPermi, avx512vl_i64_info>,
3893 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
3894defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
3895 X86VPermi, avx512vl_f64_info>,
3896 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
3897
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003898//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003899// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
3900//===----------------------------------------------------------------------===//
3901
3902defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00003903 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003904 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
3905defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
3906 X86PShufhw>, EVEX, AVX512XSIi8Base, VEX_W;
3907defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
3908 X86PShuflw>, EVEX, AVX512XDIi8Base, VEX_W;
Michael Liao66233b72015-08-06 09:06:20 +00003909
Elena Demikhovsky55a99742015-06-22 13:00:42 +00003910multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3911 let Predicates = [HasBWI] in
3912 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
3913
3914 let Predicates = [HasVLX, HasBWI] in {
3915 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
3916 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
3917 }
3918}
3919
3920defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
3921
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003922//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003923// AVX-512 - MOVDDUP
3924//===----------------------------------------------------------------------===//
3925
Michael Liao5bf95782014-12-04 05:20:33 +00003926multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003927 X86MemOperand x86memop, PatFrag memop_frag> {
3928def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003929 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003930 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3931def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003932 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003933 [(set RC:$dst,
3934 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3935}
3936
Craig Topper820d4922015-02-09 04:04:50 +00003937defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003938 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3939def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3940 (VMOVDDUPZrm addr:$src)>;
3941
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003942//===---------------------------------------------------------------------===//
3943// Replicate Single FP - MOVSHDUP and MOVSLDUP
3944//===---------------------------------------------------------------------===//
3945multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3946 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3947 X86MemOperand x86memop> {
3948 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003949 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003950 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3951 let mayLoad = 1 in
3952 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003953 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003954 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3955}
3956
3957defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00003958 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003959 EVEX_CD8<32, CD8VF>;
3960defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00003961 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003962 EVEX_CD8<32, CD8VF>;
3963
3964def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003965def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003966 (VMOVSHDUPZrm addr:$src)>;
3967def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003968def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003969 (VMOVSLDUPZrm addr:$src)>;
3970
3971//===----------------------------------------------------------------------===//
3972// Move Low to High and High to Low packed FP Instructions
3973//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003974def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3975 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003976 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003977 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3978 IIC_SSE_MOV_LH>, EVEX_4V;
3979def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3980 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003981 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003982 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3983 IIC_SSE_MOV_LH>, EVEX_4V;
3984
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003985let Predicates = [HasAVX512] in {
3986 // MOVLHPS patterns
3987 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3988 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3989 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3990 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003991
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003992 // MOVHLPS patterns
3993 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3994 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3995}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003996
3997//===----------------------------------------------------------------------===//
3998// FMA - Fused Multiply Operations
3999//
Adam Nemet26371ce2014-10-24 00:02:55 +00004000
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004001let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004002multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4003 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004004 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004005 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004006 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004007 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004008 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004009
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004010 let mayLoad = 1 in {
4011 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004012 (ins _.RC:$src2, _.MemOp:$src3),
4013 OpcodeStr, "$src3, $src2", "$src2, $src3",
4014 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004015 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004016
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004017 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004018 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004019 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4020 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4021 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004022 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004023 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004024 }
4025}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004026
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004027multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4028 X86VectorVTInfo _> {
4029 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004030 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4031 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4032 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4033 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004034}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004035} // Constraints = "$src1 = $dst"
4036
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004037multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4038 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4039 let Predicates = [HasAVX512] in {
4040 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4041 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4042 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004043 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004044 let Predicates = [HasVLX, HasAVX512] in {
4045 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4046 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4047 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4048 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004049 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004050}
4051
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004052multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4053 SDNode OpNodeRnd > {
4054 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4055 avx512vl_f32_info>;
4056 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4057 avx512vl_f64_info>, VEX_W;
4058}
4059
4060defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4061defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4062defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4063defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4064defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4065defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4066
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004067
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004068let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004069multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4070 X86VectorVTInfo _> {
4071 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4072 (ins _.RC:$src2, _.RC:$src3),
4073 OpcodeStr, "$src3, $src2", "$src2, $src3",
4074 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4075 AVX512FMA3Base;
4076
4077 let mayLoad = 1 in {
4078 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4079 (ins _.RC:$src2, _.MemOp:$src3),
4080 OpcodeStr, "$src3, $src2", "$src2, $src3",
4081 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4082 AVX512FMA3Base;
4083
4084 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4085 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4086 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4087 "$src2, ${src3}"##_.BroadcastStr,
4088 (_.VT (OpNode _.RC:$src2,
4089 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4090 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4091 }
4092}
4093
4094multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4095 X86VectorVTInfo _> {
4096 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4097 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4098 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4099 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4100 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004101}
4102} // Constraints = "$src1 = $dst"
4103
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004104multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4105 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4106 let Predicates = [HasAVX512] in {
4107 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4108 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4109 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004110 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004111 let Predicates = [HasVLX, HasAVX512] in {
4112 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4113 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4114 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4115 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004116 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004117}
4118
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004119multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4120 SDNode OpNodeRnd > {
4121 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4122 avx512vl_f32_info>;
4123 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4124 avx512vl_f64_info>, VEX_W;
4125}
4126
4127defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4128defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4129defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4130defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4131defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4132defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4133
4134let Constraints = "$src1 = $dst" in {
4135multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4136 X86VectorVTInfo _> {
4137 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4138 (ins _.RC:$src3, _.RC:$src2),
4139 OpcodeStr, "$src2, $src3", "$src3, $src2",
4140 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4141 AVX512FMA3Base;
4142
4143 let mayLoad = 1 in {
4144 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4145 (ins _.RC:$src3, _.MemOp:$src2),
4146 OpcodeStr, "$src2, $src3", "$src3, $src2",
4147 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4148 AVX512FMA3Base;
4149
4150 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4151 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4152 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4153 "$src3, ${src2}"##_.BroadcastStr,
4154 (_.VT (OpNode _.RC:$src1,
4155 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4156 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4157 }
4158}
4159
4160multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4161 X86VectorVTInfo _> {
4162 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4163 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4164 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4165 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4166 AVX512FMA3Base, EVEX_B, EVEX_RC;
4167}
4168} // Constraints = "$src1 = $dst"
4169
4170multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4171 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4172 let Predicates = [HasAVX512] in {
4173 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4174 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4175 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4176 }
4177 let Predicates = [HasVLX, HasAVX512] in {
4178 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4179 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4180 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4181 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4182 }
4183}
4184
4185multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4186 SDNode OpNodeRnd > {
4187 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4188 avx512vl_f32_info>;
4189 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4190 avx512vl_f64_info>, VEX_W;
4191}
4192
4193defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4194defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4195defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4196defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4197defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4198defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004199
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004200// Scalar FMA
4201let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004202multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4203 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4204 dag RHS_r, dag RHS_m > {
4205 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4206 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4207 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004208
Igor Breger15820b02015-07-01 13:24:28 +00004209 let mayLoad = 1 in
4210 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4211 (ins _.RC:$src2, _.MemOp:$src3), OpcodeStr,
4212 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4213
4214 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4215 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4216 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4217 AVX512FMA3Base, EVEX_B, EVEX_RC;
4218
4219 let isCodeGenOnly = 1 in {
4220 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4221 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4222 !strconcat(OpcodeStr,
4223 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4224 [RHS_r]>;
4225 let mayLoad = 1 in
4226 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4227 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4228 !strconcat(OpcodeStr,
4229 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4230 [RHS_m]>;
4231 }// isCodeGenOnly = 1
4232}
4233}// Constraints = "$src1 = $dst"
4234
4235multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4236 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4237 string SUFF> {
4238
4239 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
4240 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)),
4241 (_.VT (OpNode _.RC:$src2, _.RC:$src1,
4242 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))))),
4243 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4244 (i32 imm:$rc))),
4245 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4246 _.FRC:$src3))),
4247 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4248 (_.ScalarLdFrag addr:$src3))))>;
4249
4250 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
4251 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)),
4252 (_.VT (OpNode _.RC:$src2,
4253 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4254 _.RC:$src1)),
4255 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4256 (i32 imm:$rc))),
4257 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4258 _.FRC:$src1))),
4259 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4260 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4261
4262 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
4263 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)),
4264 (_.VT (OpNode _.RC:$src1,
4265 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4266 _.RC:$src2)),
4267 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4268 (i32 imm:$rc))),
4269 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4270 _.FRC:$src2))),
4271 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4272 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4273}
4274
4275multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4276 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4277 let Predicates = [HasAVX512] in {
4278 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4279 OpNodeRnd, f32x_info, "SS">,
4280 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4281 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4282 OpNodeRnd, f64x_info, "SD">,
4283 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4284 }
4285}
4286
4287defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4288defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4289defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4290defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004291
4292//===----------------------------------------------------------------------===//
4293// AVX-512 Scalar convert from sign integer to float/double
4294//===----------------------------------------------------------------------===//
4295
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004296multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4297 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4298 PatFrag ld_frag, string asm> {
4299 let hasSideEffects = 0 in {
4300 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4301 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004302 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004303 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004304 let mayLoad = 1 in
4305 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4306 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004307 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004308 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004309 } // hasSideEffects = 0
4310 let isCodeGenOnly = 1 in {
4311 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4312 (ins DstVT.RC:$src1, SrcRC:$src2),
4313 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4314 [(set DstVT.RC:$dst,
4315 (OpNode (DstVT.VT DstVT.RC:$src1),
4316 SrcRC:$src2,
4317 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4318
4319 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4320 (ins DstVT.RC:$src1, x86memop:$src2),
4321 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4322 [(set DstVT.RC:$dst,
4323 (OpNode (DstVT.VT DstVT.RC:$src1),
4324 (ld_frag addr:$src2),
4325 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4326 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004327}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004328
Igor Bregerabe4a792015-06-14 12:44:55 +00004329multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004330 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004331 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4332 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004333 !strconcat(asm,
4334 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004335 [(set DstVT.RC:$dst,
4336 (OpNode (DstVT.VT DstVT.RC:$src1),
4337 SrcRC:$src2,
4338 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4339}
4340
4341multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004342 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4343 PatFrag ld_frag, string asm> {
4344 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4345 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4346 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004347}
4348
Andrew Trick15a47742013-10-09 05:11:10 +00004349let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004350defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004351 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4352 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004353defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004354 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4355 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004356defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004357 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4358 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004359defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004360 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4361 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004362
4363def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4364 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4365def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004366 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004367def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4368 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4369def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004370 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004371
4372def : Pat<(f32 (sint_to_fp GR32:$src)),
4373 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4374def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004375 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004376def : Pat<(f64 (sint_to_fp GR32:$src)),
4377 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4378def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004379 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4380
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004381defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004382 v4f32x_info, i32mem, loadi32,
4383 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004384defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004385 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4386 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004387defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004388 i32mem, loadi32, "cvtusi2sd{l}">,
4389 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004390defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004391 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4392 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004393
4394def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4395 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4396def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4397 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4398def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4399 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4400def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4401 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4402
4403def : Pat<(f32 (uint_to_fp GR32:$src)),
4404 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4405def : Pat<(f32 (uint_to_fp GR64:$src)),
4406 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4407def : Pat<(f64 (uint_to_fp GR32:$src)),
4408 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4409def : Pat<(f64 (uint_to_fp GR64:$src)),
4410 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004411}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004412
4413//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004414// AVX-512 Scalar convert from float/double to integer
4415//===----------------------------------------------------------------------===//
4416multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4417 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
4418 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004419let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004420 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004421 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004422 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
4423 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004424 let mayLoad = 1 in
4425 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004426 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004427 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004428} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004429}
4430let Predicates = [HasAVX512] in {
4431// Convert float/double to signed/unsigned int 32/64
4432defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004433 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004434 XS, EVEX_CD8<32, CD8VT1>;
4435defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004436 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004437 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
4438defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004439 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004440 XS, EVEX_CD8<32, CD8VT1>;
4441defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4442 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004443 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004444 EVEX_CD8<32, CD8VT1>;
4445defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004446 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004447 XD, EVEX_CD8<64, CD8VT1>;
4448defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004449 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004450 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
4451defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004452 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004453 XD, EVEX_CD8<64, CD8VT1>;
4454defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4455 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004456 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004457 EVEX_CD8<64, CD8VT1>;
4458
Craig Topper9dd48c82014-01-02 17:28:14 +00004459let isCodeGenOnly = 1 in {
4460 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4461 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4462 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4463 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4464 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4465 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4466 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4467 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4468 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4469 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4470 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4471 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004472
Craig Topper9dd48c82014-01-02 17:28:14 +00004473 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4474 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4475 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004476} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004477
4478// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00004479let isCodeGenOnly = 1 in {
4480 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
4481 ssmem, sse_load_f32, "cvttss2si">,
4482 XS, EVEX_CD8<32, CD8VT1>;
4483 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4484 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
4485 "cvttss2si">, XS, VEX_W,
4486 EVEX_CD8<32, CD8VT1>;
4487 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
4488 sdmem, sse_load_f64, "cvttsd2si">, XD,
4489 EVEX_CD8<64, CD8VT1>;
4490 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4491 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
4492 "cvttsd2si">, XD, VEX_W,
4493 EVEX_CD8<64, CD8VT1>;
4494 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4495 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
4496 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
4497 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4498 int_x86_avx512_cvttss2usi64, ssmem,
4499 sse_load_f32, "cvttss2usi">, XS, VEX_W,
4500 EVEX_CD8<32, CD8VT1>;
4501 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4502 int_x86_avx512_cvttsd2usi,
4503 sdmem, sse_load_f64, "cvttsd2usi">, XD,
4504 EVEX_CD8<64, CD8VT1>;
4505 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4506 int_x86_avx512_cvttsd2usi64, sdmem,
4507 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
4508 EVEX_CD8<64, CD8VT1>;
4509} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004510
4511multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4512 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
4513 string asm> {
4514 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004515 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004516 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
4517 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004518 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004519 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
4520}
4521
4522defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004523 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004524 EVEX_CD8<32, CD8VT1>;
4525defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004526 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004527 EVEX_CD8<32, CD8VT1>;
4528defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004529 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004530 EVEX_CD8<32, CD8VT1>;
4531defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004532 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004533 EVEX_CD8<32, CD8VT1>;
4534defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004535 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004536 EVEX_CD8<64, CD8VT1>;
4537defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004538 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004539 EVEX_CD8<64, CD8VT1>;
4540defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004541 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004542 EVEX_CD8<64, CD8VT1>;
4543defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004544 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004545 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004546} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004547//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004548// AVX-512 Convert form float to double and back
4549//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004550let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004551def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
4552 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004553 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004554 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
4555let mayLoad = 1 in
4556def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
4557 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004558 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004559 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
4560 EVEX_CD8<32, CD8VT1>;
4561
4562// Convert scalar double to scalar single
4563def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
4564 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004565 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004566 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
4567let mayLoad = 1 in
4568def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
4569 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004570 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004571 []>, EVEX_4V, VEX_LIG, VEX_W,
4572 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
4573}
4574
4575def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
4576 Requires<[HasAVX512]>;
4577def : Pat<(fextend (loadf32 addr:$src)),
4578 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
4579
4580def : Pat<(extloadf32 addr:$src),
4581 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
4582 Requires<[HasAVX512, OptForSize]>;
4583
4584def : Pat<(extloadf32 addr:$src),
4585 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
4586 Requires<[HasAVX512, OptForSpeed]>;
4587
4588def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
4589 Requires<[HasAVX512]>;
4590
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004591//===----------------------------------------------------------------------===//
4592// AVX-512 Vector convert from signed/unsigned integer to float/double
4593// and from float/double to signed/unsigned integer
4594//===----------------------------------------------------------------------===//
4595
4596multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4597 X86VectorVTInfo _Src, SDNode OpNode,
4598 string Broadcast = _.BroadcastStr,
4599 string Alias = ""> {
4600
4601 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4602 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
4603 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
4604
4605 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4606 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
4607 (_.VT (OpNode (_Src.VT
4608 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
4609
4610 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4611 (ins _Src.MemOp:$src), OpcodeStr,
4612 "${src}"##Broadcast, "${src}"##Broadcast,
4613 (_.VT (OpNode (_Src.VT
4614 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
4615 ))>, EVEX, EVEX_B;
4616}
4617// Coversion with SAE - suppress all exceptions
4618multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4619 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
4620 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4621 (ins _Src.RC:$src), OpcodeStr,
4622 "{sae}, $src", "$src, {sae}",
4623 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
4624 (i32 FROUND_NO_EXC)))>,
4625 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004626}
4627
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004628// Conversion with rounding control (RC)
4629multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4630 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
4631 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4632 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
4633 "$rc, $src", "$src, $rc",
4634 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
4635 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004636}
4637
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004638// Extend Float to Double
4639multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
4640 let Predicates = [HasAVX512] in {
4641 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
4642 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
4643 X86vfpextRnd>, EVEX_V512;
4644 }
4645 let Predicates = [HasVLX] in {
4646 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
4647 X86vfpext, "{1to2}">, EVEX_V128;
4648 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
4649 EVEX_V256;
4650 }
4651}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004652
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004653// Truncate Double to Float
4654multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
4655 let Predicates = [HasAVX512] in {
4656 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
4657 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
4658 X86vfproundRnd>, EVEX_V512;
4659 }
4660 let Predicates = [HasVLX] in {
4661 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
4662 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
4663 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
4664 "{1to4}", "{y}">, EVEX_V256;
4665 }
4666}
4667
4668defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
4669 VEX_W, PD, EVEX_CD8<64, CD8VF>;
4670defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
4671 PS, EVEX_CD8<32, CD8VH>;
4672
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004673def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4674 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004675
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004676let Predicates = [HasVLX] in {
4677 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
4678 (VCVTPS2PDZ256rm addr:$src)>;
4679}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004680
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004681// Convert Signed/Unsigned Doubleword to Double
4682multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
4683 SDNode OpNode128> {
4684 // No rounding in this op
4685 let Predicates = [HasAVX512] in
4686 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
4687 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004688
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004689 let Predicates = [HasVLX] in {
4690 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
4691 OpNode128, "{1to2}">, EVEX_V128;
4692 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
4693 EVEX_V256;
4694 }
4695}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004696
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004697// Convert Signed/Unsigned Doubleword to Float
4698multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
4699 SDNode OpNodeRnd> {
4700 let Predicates = [HasAVX512] in
4701 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
4702 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
4703 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004704
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004705 let Predicates = [HasVLX] in {
4706 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
4707 EVEX_V128;
4708 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
4709 EVEX_V256;
4710 }
4711}
4712
4713// Convert Float to Signed/Unsigned Doubleword with truncation
4714multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
4715 SDNode OpNode, SDNode OpNodeRnd> {
4716 let Predicates = [HasAVX512] in {
4717 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
4718 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
4719 OpNodeRnd>, EVEX_V512;
4720 }
4721 let Predicates = [HasVLX] in {
4722 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
4723 EVEX_V128;
4724 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
4725 EVEX_V256;
4726 }
4727}
4728
4729// Convert Float to Signed/Unsigned Doubleword
4730multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
4731 SDNode OpNode, SDNode OpNodeRnd> {
4732 let Predicates = [HasAVX512] in {
4733 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
4734 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
4735 OpNodeRnd>, EVEX_V512;
4736 }
4737 let Predicates = [HasVLX] in {
4738 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
4739 EVEX_V128;
4740 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
4741 EVEX_V256;
4742 }
4743}
4744
4745// Convert Double to Signed/Unsigned Doubleword with truncation
4746multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
4747 SDNode OpNode, SDNode OpNodeRnd> {
4748 let Predicates = [HasAVX512] in {
4749 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
4750 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
4751 OpNodeRnd>, EVEX_V512;
4752 }
4753 let Predicates = [HasVLX] in {
4754 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
4755 // memory forms of these instructions in Asm Parcer. They have the same
4756 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
4757 // due to the same reason.
4758 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
4759 "{1to2}", "{x}">, EVEX_V128;
4760 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
4761 "{1to4}", "{y}">, EVEX_V256;
4762 }
4763}
4764
4765// Convert Double to Signed/Unsigned Doubleword
4766multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
4767 SDNode OpNode, SDNode OpNodeRnd> {
4768 let Predicates = [HasAVX512] in {
4769 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
4770 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
4771 OpNodeRnd>, EVEX_V512;
4772 }
4773 let Predicates = [HasVLX] in {
4774 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
4775 // memory forms of these instructions in Asm Parcer. They have the same
4776 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
4777 // due to the same reason.
4778 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
4779 "{1to2}", "{x}">, EVEX_V128;
4780 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
4781 "{1to4}", "{y}">, EVEX_V256;
4782 }
4783}
4784
4785// Convert Double to Signed/Unsigned Quardword
4786multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
4787 SDNode OpNode, SDNode OpNodeRnd> {
4788 let Predicates = [HasDQI] in {
4789 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
4790 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
4791 OpNodeRnd>, EVEX_V512;
4792 }
4793 let Predicates = [HasDQI, HasVLX] in {
4794 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
4795 EVEX_V128;
4796 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
4797 EVEX_V256;
4798 }
4799}
4800
4801// Convert Double to Signed/Unsigned Quardword with truncation
4802multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
4803 SDNode OpNode, SDNode OpNodeRnd> {
4804 let Predicates = [HasDQI] in {
4805 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
4806 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
4807 OpNodeRnd>, EVEX_V512;
4808 }
4809 let Predicates = [HasDQI, HasVLX] in {
4810 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
4811 EVEX_V128;
4812 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
4813 EVEX_V256;
4814 }
4815}
4816
4817// Convert Signed/Unsigned Quardword to Double
4818multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
4819 SDNode OpNode, SDNode OpNodeRnd> {
4820 let Predicates = [HasDQI] in {
4821 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
4822 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
4823 OpNodeRnd>, EVEX_V512;
4824 }
4825 let Predicates = [HasDQI, HasVLX] in {
4826 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
4827 EVEX_V128;
4828 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
4829 EVEX_V256;
4830 }
4831}
4832
4833// Convert Float to Signed/Unsigned Quardword
4834multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
4835 SDNode OpNode, SDNode OpNodeRnd> {
4836 let Predicates = [HasDQI] in {
4837 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
4838 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
4839 OpNodeRnd>, EVEX_V512;
4840 }
4841 let Predicates = [HasDQI, HasVLX] in {
4842 // Explicitly specified broadcast string, since we take only 2 elements
4843 // from v4f32x_info source
4844 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
4845 "{1to2}">, EVEX_V128;
4846 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
4847 EVEX_V256;
4848 }
4849}
4850
4851// Convert Float to Signed/Unsigned Quardword with truncation
4852multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
4853 SDNode OpNode, SDNode OpNodeRnd> {
4854 let Predicates = [HasDQI] in {
4855 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
4856 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
4857 OpNodeRnd>, EVEX_V512;
4858 }
4859 let Predicates = [HasDQI, HasVLX] in {
4860 // Explicitly specified broadcast string, since we take only 2 elements
4861 // from v4f32x_info source
4862 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
4863 "{1to2}">, EVEX_V128;
4864 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
4865 EVEX_V256;
4866 }
4867}
4868
4869// Convert Signed/Unsigned Quardword to Float
4870multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
4871 SDNode OpNode, SDNode OpNodeRnd> {
4872 let Predicates = [HasDQI] in {
4873 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
4874 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
4875 OpNodeRnd>, EVEX_V512;
4876 }
4877 let Predicates = [HasDQI, HasVLX] in {
4878 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
4879 // memory forms of these instructions in Asm Parcer. They have the same
4880 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
4881 // due to the same reason.
4882 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
4883 "{1to2}", "{x}">, EVEX_V128;
4884 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
4885 "{1to4}", "{y}">, EVEX_V256;
4886 }
4887}
4888
4889defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004890 EVEX_CD8<32, CD8VH>;
4891
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004892defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
4893 X86VSintToFpRnd>,
4894 PS, EVEX_CD8<32, CD8VF>;
4895
4896defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
4897 X86VFpToSintRnd>,
4898 XS, EVEX_CD8<32, CD8VF>;
4899
4900defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
4901 X86VFpToSintRnd>,
4902 PD, VEX_W, EVEX_CD8<64, CD8VF>;
4903
4904defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
4905 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004906 EVEX_CD8<32, CD8VF>;
4907
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004908defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
4909 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004910 EVEX_CD8<64, CD8VF>;
4911
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004912defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
4913 XS, EVEX_CD8<32, CD8VH>;
4914
4915defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
4916 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004917 EVEX_CD8<32, CD8VF>;
4918
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004919defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
4920 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004921
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004922defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
4923 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004924 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004925
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004926defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
4927 X86cvtps2UIntRnd>,
4928 PS, EVEX_CD8<32, CD8VF>;
4929defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
4930 X86cvtpd2UIntRnd>, VEX_W,
4931 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004932
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004933defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
4934 X86cvtpd2IntRnd>, VEX_W,
4935 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004936
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004937defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
4938 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004939
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004940defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
4941 X86cvtpd2UIntRnd>, VEX_W,
4942 PD, EVEX_CD8<64, CD8VF>;
4943
4944defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
4945 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
4946
4947defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
4948 X86VFpToSlongRnd>, VEX_W,
4949 PD, EVEX_CD8<64, CD8VF>;
4950
4951defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
4952 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
4953
4954defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
4955 X86VFpToUlongRnd>, VEX_W,
4956 PD, EVEX_CD8<64, CD8VF>;
4957
4958defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
4959 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
4960
4961defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
4962 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
4963
4964defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
4965 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
4966
4967defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
4968 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
4969
4970defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
4971 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
4972
4973let Predicates = [NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004974def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004975 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004976 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004977
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004978def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4979 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4980 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4981
4982def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4983 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4984 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004985
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004986def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4987 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4988 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004989
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004990def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4991 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4992 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004993}
4994
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004995let Predicates = [HasAVX512] in {
4996 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4997 (VCVTPD2PSZrm addr:$src)>;
4998 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4999 (VCVTPS2PDZrm addr:$src)>;
5000}
5001
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005002//===----------------------------------------------------------------------===//
5003// Half precision conversion instructions
5004//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005005multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
5006 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005007 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
5008 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005009 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00005010 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005011 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
5012 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
5013}
5014
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005015multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
5016 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005017 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00005018 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005019 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005020 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00005021 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005022 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00005023 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005024 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005025}
5026
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005027defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005028 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005029defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005030 EVEX_CD8<32, CD8VH>;
5031
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005032def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
5033 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
5034 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
5035
5036def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
5037 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
5038 (VCVTPH2PSZrr VR256X:$src)>;
5039
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005040let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5041 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005042 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005043 EVEX_CD8<32, CD8VT1>;
5044 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005045 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005046 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5047 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005048 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005049 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005050 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005051 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005052 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005053 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5054 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005055 let isCodeGenOnly = 1 in {
5056 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005057 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005058 EVEX_CD8<32, CD8VT1>;
5059 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005060 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005061 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005062
Craig Topper9dd48c82014-01-02 17:28:14 +00005063 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005064 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005065 EVEX_CD8<32, CD8VT1>;
5066 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005067 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005068 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5069 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005070}
Michael Liao5bf95782014-12-04 05:20:33 +00005071
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005072/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
5073multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
5074 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005075 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005076 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5077 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005078 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005079 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005080 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005081 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5082 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005083 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005084 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005085 }
5086}
5087}
5088
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005089defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
5090 EVEX_CD8<32, CD8VT1>;
5091defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
5092 VEX_W, EVEX_CD8<64, CD8VT1>;
5093defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
5094 EVEX_CD8<32, CD8VT1>;
5095defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
5096 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005097
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005098def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
5099 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
5100 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
5101 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005102
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005103def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
5104 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
5105 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
5106 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005107
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005108def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
5109 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
5110 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
5111 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005112
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005113def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
5114 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
5115 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
5116 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005117
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005118/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5119multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005120 X86VectorVTInfo _> {
5121 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5122 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5123 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5124 let mayLoad = 1 in {
5125 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5126 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5127 (OpNode (_.FloatVT
5128 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5129 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5130 (ins _.ScalarMemOp:$src), OpcodeStr,
5131 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5132 (OpNode (_.FloatVT
5133 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5134 EVEX, T8PD, EVEX_B;
5135 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005136}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005137
5138multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5139 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5140 EVEX_V512, EVEX_CD8<32, CD8VF>;
5141 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5142 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5143
5144 // Define only if AVX512VL feature is present.
5145 let Predicates = [HasVLX] in {
5146 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5147 OpNode, v4f32x_info>,
5148 EVEX_V128, EVEX_CD8<32, CD8VF>;
5149 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5150 OpNode, v8f32x_info>,
5151 EVEX_V256, EVEX_CD8<32, CD8VF>;
5152 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5153 OpNode, v2f64x_info>,
5154 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5155 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5156 OpNode, v4f64x_info>,
5157 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5158 }
5159}
5160
5161defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5162defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005163
5164def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
5165 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
5166 (VRSQRT14PSZr VR512:$src)>;
5167def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
5168 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
5169 (VRSQRT14PDZr VR512:$src)>;
5170
5171def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
5172 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
5173 (VRCP14PSZr VR512:$src)>;
5174def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
5175 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
5176 (VRCP14PDZr VR512:$src)>;
5177
5178/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005179multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5180 SDNode OpNode> {
5181
5182 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5183 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5184 "$src2, $src1", "$src1, $src2",
5185 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5186 (i32 FROUND_CURRENT))>;
5187
5188 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5189 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005190 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005191 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005192 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005193
5194 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5195 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5196 "$src2, $src1", "$src1, $src2",
5197 (OpNode (_.VT _.RC:$src1),
5198 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5199 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005200}
5201
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005202multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5203 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5204 EVEX_CD8<32, CD8VT1>;
5205 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5206 EVEX_CD8<64, CD8VT1>, VEX_W;
5207}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005208
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005209let hasSideEffects = 0, Predicates = [HasERI] in {
5210 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5211 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5212}
Igor Breger8352a0d2015-07-28 06:53:28 +00005213
5214defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005215/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005216
5217multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5218 SDNode OpNode> {
5219
5220 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5221 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5222 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5223
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005224 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5225 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5226 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005227 (bitconvert (_.LdFrag addr:$src))),
5228 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005229
5230 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouh402ebb32015-06-03 13:41:48 +00005231 (ins _.MemOp:$src), OpcodeStr,
5232 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005233 (OpNode (_.FloatVT
5234 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5235 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005236}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005237multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5238 SDNode OpNode> {
5239 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5240 (ins _.RC:$src), OpcodeStr,
5241 "{sae}, $src", "$src, {sae}",
5242 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5243}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005244
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005245multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5246 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005247 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5248 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005249 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005250 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5251 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005252}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005253
Asaf Badouh402ebb32015-06-03 13:41:48 +00005254multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5255 SDNode OpNode> {
5256 // Define only if AVX512VL feature is present.
5257 let Predicates = [HasVLX] in {
5258 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5259 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5260 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5261 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5262 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5263 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5264 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5265 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5266 }
5267}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005268let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005269
Asaf Badouh402ebb32015-06-03 13:41:48 +00005270 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5271 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5272 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5273}
5274defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5275 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5276
5277multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5278 SDNode OpNodeRnd, X86VectorVTInfo _>{
5279 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5280 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5281 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5282 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005283}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005284
Robert Khasanoveb126392014-10-28 18:15:20 +00005285multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5286 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005287 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005288 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5289 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5290 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005291 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005292 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5293 (OpNode (_.FloatVT
5294 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005295
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005296 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005297 (ins _.ScalarMemOp:$src), OpcodeStr,
5298 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5299 (OpNode (_.FloatVT
5300 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5301 EVEX, EVEX_B;
5302 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005303}
5304
5305multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
5306 Intrinsic F32Int, Intrinsic F64Int,
5307 OpndItins itins_s, OpndItins itins_d> {
5308 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
5309 (ins FR32X:$src1, FR32X:$src2),
5310 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005311 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005312 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00005313 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005314 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
5315 (ins VR128X:$src1, VR128X:$src2),
5316 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005317 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00005318 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005319 (F32Int VR128X:$src1, VR128X:$src2))],
5320 itins_s.rr>, XS, EVEX_4V;
5321 let mayLoad = 1 in {
5322 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
5323 (ins FR32X:$src1, f32mem:$src2),
5324 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005325 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005326 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00005327 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005328 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
5329 (ins VR128X:$src1, ssmem:$src2),
5330 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005331 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00005332 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005333 (F32Int VR128X:$src1, sse_load_f32:$src2))],
5334 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
5335 }
5336 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
5337 (ins FR64X:$src1, FR64X:$src2),
5338 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005339 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005340 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00005341 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005342 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
5343 (ins VR128X:$src1, VR128X:$src2),
5344 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005345 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00005346 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005347 (F64Int VR128X:$src1, VR128X:$src2))],
5348 itins_s.rr>, XD, EVEX_4V, VEX_W;
5349 let mayLoad = 1 in {
5350 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
5351 (ins FR64X:$src1, f64mem:$src2),
5352 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005353 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005354 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00005355 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005356 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
5357 (ins VR128X:$src1, sdmem:$src2),
5358 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005359 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00005360 [(set VR128X:$dst,
5361 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005362 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
5363 }
5364}
5365
Robert Khasanoveb126392014-10-28 18:15:20 +00005366multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5367 SDNode OpNode> {
5368 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5369 v16f32_info>,
5370 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5371 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5372 v8f64_info>,
5373 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5374 // Define only if AVX512VL feature is present.
5375 let Predicates = [HasVLX] in {
5376 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5377 OpNode, v4f32x_info>,
5378 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5379 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5380 OpNode, v8f32x_info>,
5381 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5382 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5383 OpNode, v2f64x_info>,
5384 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5385 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5386 OpNode, v4f64x_info>,
5387 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5388 }
5389}
5390
Asaf Badouh402ebb32015-06-03 13:41:48 +00005391multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5392 SDNode OpNodeRnd> {
5393 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5394 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5395 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5396 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5397}
5398
5399defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
5400 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005401
Michael Liao5bf95782014-12-04 05:20:33 +00005402defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
5403 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00005404 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005405
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005406let Predicates = [HasAVX512] in {
5407 def : Pat<(f32 (fsqrt FR32X:$src)),
5408 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
5409 def : Pat<(f32 (fsqrt (load addr:$src))),
5410 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
5411 Requires<[OptForSize]>;
5412 def : Pat<(f64 (fsqrt FR64X:$src)),
5413 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
5414 def : Pat<(f64 (fsqrt (load addr:$src))),
5415 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
5416 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005417
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005418 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005419 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005420 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005421 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005422 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005423
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005424 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005425 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005426 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005427 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005428 Requires<[OptForSize]>;
5429
5430 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
5431 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
5432 (COPY_TO_REGCLASS VR128X:$src, FR32)),
5433 VR128X)>;
5434 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
5435 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
5436
5437 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
5438 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
5439 (COPY_TO_REGCLASS VR128X:$src, FR64)),
5440 VR128X)>;
5441 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
5442 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
5443}
5444
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005445multiclass
5446avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005447
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005448 let ExeDomain = _.ExeDomain in {
5449 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5450 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5451 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005452 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005453 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5454
5455 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5456 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005457 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
5458 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005459 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005460
5461 let mayLoad = 1 in
5462 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5463 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
5464 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005465 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005466 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5467 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5468 }
5469 let Predicates = [HasAVX512] in {
5470 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
5471 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5472 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
5473 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
5474 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5475 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
5476 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
5477 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5478 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
5479 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
5480 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5481 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
5482 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
5483 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5484 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
5485
5486 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5487 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5488 addr:$src, (i32 0x1))), _.FRC)>;
5489 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5490 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5491 addr:$src, (i32 0x2))), _.FRC)>;
5492 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5493 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5494 addr:$src, (i32 0x3))), _.FRC)>;
5495 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5496 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5497 addr:$src, (i32 0x4))), _.FRC)>;
5498 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5499 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5500 addr:$src, (i32 0xc))), _.FRC)>;
5501 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005502}
5503
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005504defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
5505 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005506
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005507defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
5508 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00005509
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005510//-------------------------------------------------
5511// Integer truncate and extend operations
5512//-------------------------------------------------
5513
Igor Breger074a64e2015-07-24 17:24:15 +00005514multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5515 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
5516 X86MemOperand x86memop> {
5517
5518 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
5519 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
5520 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
5521 EVEX, T8XS;
5522
5523 // for intrinsic patter match
5524 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
5525 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
5526 undef)),
5527 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
5528 SrcInfo.RC:$src1)>;
5529
5530 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
5531 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
5532 DestInfo.ImmAllZerosV)),
5533 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
5534 SrcInfo.RC:$src1)>;
5535
5536 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
5537 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
5538 DestInfo.RC:$src0)),
5539 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
5540 DestInfo.KRCWM:$mask ,
5541 SrcInfo.RC:$src1)>;
5542
5543 let mayStore = 1 in {
5544 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
5545 (ins x86memop:$dst, SrcInfo.RC:$src),
5546 OpcodeStr # "\t{$src, $dst |$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005547 []>, EVEX;
5548
Igor Breger074a64e2015-07-24 17:24:15 +00005549 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
5550 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
5551 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005552 []>, EVEX, EVEX_K;
Igor Breger074a64e2015-07-24 17:24:15 +00005553 }//mayStore = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005554}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005555
Igor Breger074a64e2015-07-24 17:24:15 +00005556multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
5557 X86VectorVTInfo DestInfo,
5558 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005559
Igor Breger074a64e2015-07-24 17:24:15 +00005560 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
5561 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
5562 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005563
Igor Breger074a64e2015-07-24 17:24:15 +00005564 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
5565 (SrcInfo.VT SrcInfo.RC:$src)),
5566 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
5567 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
5568}
5569
5570multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
5571 X86VectorVTInfo DestInfo, string sat > {
5572
5573 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
5574 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
5575 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
5576 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
5577 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
5578 (SrcInfo.VT SrcInfo.RC:$src))>;
5579
5580 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
5581 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
5582 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
5583 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
5584 (SrcInfo.VT SrcInfo.RC:$src))>;
5585}
5586
5587multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
5588 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
5589 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
5590 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
5591 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
5592 Predicate prd = HasAVX512>{
5593
5594 let Predicates = [HasVLX, prd] in {
5595 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
5596 DestInfoZ128, x86memopZ128>,
5597 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
5598 truncFrag, mtruncFrag>, EVEX_V128;
5599
5600 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
5601 DestInfoZ256, x86memopZ256>,
5602 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
5603 truncFrag, mtruncFrag>, EVEX_V256;
5604 }
5605 let Predicates = [prd] in
5606 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
5607 DestInfoZ, x86memopZ>,
5608 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
5609 truncFrag, mtruncFrag>, EVEX_V512;
5610}
5611
5612multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
5613 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
5614 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
5615 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
5616 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
5617
5618 let Predicates = [HasVLX, prd] in {
5619 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
5620 DestInfoZ128, x86memopZ128>,
5621 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
5622 sat>, EVEX_V128;
5623
5624 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
5625 DestInfoZ256, x86memopZ256>,
5626 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
5627 sat>, EVEX_V256;
5628 }
5629 let Predicates = [prd] in
5630 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
5631 DestInfoZ, x86memopZ>,
5632 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
5633 sat>, EVEX_V512;
5634}
5635
5636multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5637 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
5638 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
5639 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
5640}
5641multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
5642 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
5643 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
5644 sat>, EVEX_CD8<8, CD8VO>;
5645}
5646
5647multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5648 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
5649 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
5650 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
5651}
5652multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
5653 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
5654 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
5655 sat>, EVEX_CD8<16, CD8VQ>;
5656}
5657
5658multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5659 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
5660 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
5661 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
5662}
5663multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
5664 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
5665 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
5666 sat>, EVEX_CD8<32, CD8VH>;
5667}
5668
5669multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5670 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
5671 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
5672 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
5673}
5674multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
5675 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
5676 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
5677 sat>, EVEX_CD8<8, CD8VQ>;
5678}
5679
5680multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5681 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
5682 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
5683 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
5684}
5685multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
5686 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
5687 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
5688 sat>, EVEX_CD8<16, CD8VH>;
5689}
5690
5691multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5692 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
5693 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
5694 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
5695}
5696multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
5697 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
5698 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
5699 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
5700}
5701
5702defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
5703defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
5704defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
5705
5706defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
5707defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
5708defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
5709
5710defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
5711defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
5712defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
5713
5714defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
5715defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
5716defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
5717
5718defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
5719defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
5720defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
5721
5722defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
5723defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
5724defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005725
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005726multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
5727 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
5728 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005729
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005730 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
5731 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
5732 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
5733 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005734
5735 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005736 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
5737 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
5738 (DestInfo.VT (LdFrag addr:$src))>,
5739 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005740 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005741}
5742
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005743multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
5744 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
5745 let Predicates = [HasVLX, HasBWI] in {
5746 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
5747 v16i8x_info, i64mem, LdFrag, OpNode>,
5748 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005749
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005750 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
5751 v16i8x_info, i128mem, LdFrag, OpNode>,
5752 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
5753 }
5754 let Predicates = [HasBWI] in {
5755 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
5756 v32i8x_info, i256mem, LdFrag, OpNode>,
5757 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
5758 }
5759}
5760
5761multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
5762 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
5763 let Predicates = [HasVLX, HasAVX512] in {
5764 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
5765 v16i8x_info, i32mem, LdFrag, OpNode>,
5766 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
5767
5768 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
5769 v16i8x_info, i64mem, LdFrag, OpNode>,
5770 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
5771 }
5772 let Predicates = [HasAVX512] in {
5773 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
5774 v16i8x_info, i128mem, LdFrag, OpNode>,
5775 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
5776 }
5777}
5778
5779multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
5780 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
5781 let Predicates = [HasVLX, HasAVX512] in {
5782 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
5783 v16i8x_info, i16mem, LdFrag, OpNode>,
5784 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
5785
5786 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
5787 v16i8x_info, i32mem, LdFrag, OpNode>,
5788 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
5789 }
5790 let Predicates = [HasAVX512] in {
5791 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
5792 v16i8x_info, i64mem, LdFrag, OpNode>,
5793 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
5794 }
5795}
5796
5797multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
5798 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
5799 let Predicates = [HasVLX, HasAVX512] in {
5800 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
5801 v8i16x_info, i64mem, LdFrag, OpNode>,
5802 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
5803
5804 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
5805 v8i16x_info, i128mem, LdFrag, OpNode>,
5806 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
5807 }
5808 let Predicates = [HasAVX512] in {
5809 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
5810 v16i16x_info, i256mem, LdFrag, OpNode>,
5811 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
5812 }
5813}
5814
5815multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
5816 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
5817 let Predicates = [HasVLX, HasAVX512] in {
5818 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
5819 v8i16x_info, i32mem, LdFrag, OpNode>,
5820 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
5821
5822 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
5823 v8i16x_info, i64mem, LdFrag, OpNode>,
5824 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
5825 }
5826 let Predicates = [HasAVX512] in {
5827 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
5828 v8i16x_info, i128mem, LdFrag, OpNode>,
5829 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
5830 }
5831}
5832
5833multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
5834 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
5835
5836 let Predicates = [HasVLX, HasAVX512] in {
5837 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
5838 v4i32x_info, i64mem, LdFrag, OpNode>,
5839 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
5840
5841 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
5842 v4i32x_info, i128mem, LdFrag, OpNode>,
5843 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
5844 }
5845 let Predicates = [HasAVX512] in {
5846 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
5847 v8i32x_info, i256mem, LdFrag, OpNode>,
5848 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
5849 }
5850}
5851
5852defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
5853defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
5854defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
5855defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
5856defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
5857defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
5858
5859
5860defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
5861defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
5862defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
5863defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
5864defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
5865defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005866
5867//===----------------------------------------------------------------------===//
5868// GATHER - SCATTER Operations
5869
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005870multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5871 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00005872 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
5873 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005874 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
5875 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00005876 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005877 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005878 [(set _.RC:$dst, _.KRCWM:$mask_wb,
5879 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
5880 vectoraddr:$src2))]>, EVEX, EVEX_K,
5881 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005882}
Cameron McInally45325962014-03-26 13:50:50 +00005883
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00005884multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
5885 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
5886 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
5887 vy32xmem, mgatherv8i32>, EVEX_V512, VEX_W;
5888 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
5889 vz64mem, mgatherv8i64>, EVEX_V512, VEX_W;
5890let Predicates = [HasVLX] in {
5891 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
5892 vx32xmem, mgatherv4i32>, EVEX_V256, VEX_W;
5893 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
5894 vy64xmem, mgatherv4i64>, EVEX_V256, VEX_W;
5895 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
5896 vx32xmem, mgatherv4i32>, EVEX_V128, VEX_W;
5897 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
5898 vx64xmem, mgatherv2i64>, EVEX_V128, VEX_W;
5899}
Cameron McInally45325962014-03-26 13:50:50 +00005900}
5901
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00005902multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
5903 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
5904 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz32mem,
5905 mgatherv16i32>, EVEX_V512;
5906 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz64mem,
5907 mgatherv8i64>, EVEX_V512;
5908let Predicates = [HasVLX] in {
5909 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
5910 vy32xmem, mgatherv8i32>, EVEX_V256;
5911 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
5912 vy64xmem, mgatherv4i64>, EVEX_V256;
5913 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
5914 vx32xmem, mgatherv4i32>, EVEX_V128;
5915 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
5916 vx64xmem, mgatherv2i64>, EVEX_V128;
5917}
Cameron McInally45325962014-03-26 13:50:50 +00005918}
Michael Liao5bf95782014-12-04 05:20:33 +00005919
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005920
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00005921defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
5922 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
5923
5924defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
5925 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005926
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005927multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5928 X86MemOperand memop, PatFrag ScatterNode> {
5929
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00005930let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005931
5932 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
5933 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00005934 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005935 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
5936 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
5937 _.KRCWM:$mask, vectoraddr:$dst))]>,
5938 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005939}
5940
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00005941multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
5942 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
5943 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
5944 vy32xmem, mscatterv8i32>, EVEX_V512, VEX_W;
5945 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
5946 vz64mem, mscatterv8i64>, EVEX_V512, VEX_W;
5947let Predicates = [HasVLX] in {
5948 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
5949 vx32xmem, mscatterv4i32>, EVEX_V256, VEX_W;
5950 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
5951 vy64xmem, mscatterv4i64>, EVEX_V256, VEX_W;
5952 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
5953 vx32xmem, mscatterv4i32>, EVEX_V128, VEX_W;
5954 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
5955 vx64xmem, mscatterv2i64>, EVEX_V128, VEX_W;
5956}
Cameron McInally45325962014-03-26 13:50:50 +00005957}
5958
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00005959multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
5960 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
5961 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz32mem,
5962 mscatterv16i32>, EVEX_V512;
5963 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz64mem,
5964 mscatterv8i64>, EVEX_V512;
5965let Predicates = [HasVLX] in {
5966 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
5967 vy32xmem, mscatterv8i32>, EVEX_V256;
5968 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
5969 vy64xmem, mscatterv4i64>, EVEX_V256;
5970 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
5971 vx32xmem, mscatterv4i32>, EVEX_V128;
5972 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
5973 vx64xmem, mscatterv2i64>, EVEX_V128;
5974}
Cameron McInally45325962014-03-26 13:50:50 +00005975}
5976
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00005977defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
5978 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005979
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00005980defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
5981 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005982
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005983// prefetch
5984multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
5985 RegisterClass KRC, X86MemOperand memop> {
5986 let Predicates = [HasPFI], hasSideEffects = 1 in
5987 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005988 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005989 []>, EVEX, EVEX_K;
5990}
5991
5992defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
5993 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5994
5995defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
5996 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5997
5998defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
5999 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6000
6001defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
6002 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006003
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006004defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
6005 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6006
6007defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
6008 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6009
6010defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
6011 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6012
6013defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
6014 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6015
6016defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
6017 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6018
6019defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
6020 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6021
6022defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
6023 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6024
6025defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
6026 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6027
6028defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
6029 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6030
6031defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
6032 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6033
6034defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
6035 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6036
6037defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
6038 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006039//===----------------------------------------------------------------------===//
6040// VSHUFPS - VSHUFPD Operations
6041
6042multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
6043 ValueType vt, string OpcodeStr, PatFrag mem_frag,
6044 Domain d> {
6045 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00006046 (ins RC:$src1, x86memop:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006047 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00006048 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006049 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
6050 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00006051 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006052 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00006053 (ins RC:$src1, RC:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006054 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00006055 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006056 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
6057 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00006058 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006059}
6060
Craig Topper820d4922015-02-09 04:04:50 +00006061defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006062 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00006063defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00006064 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006065
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00006066def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
6067 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
6068def : Pat<(v16i32 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00006069 (loadv16i32 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00006070 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
6071
6072def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
6073 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
6074def : Pat<(v8i64 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00006075 (loadv8i64 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00006076 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006077
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006078// Helper fragments to match sext vXi1 to vXiY.
6079def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6080def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6081
Michael Liao5bf95782014-12-04 05:20:33 +00006082multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00006083 RegisterClass RC, RegisterClass KRC,
6084 X86MemOperand x86memop,
6085 X86MemOperand x86scalar_mop, string BrdcstStr> {
Craig Topper46469aa2015-01-23 06:11:45 +00006086 let hasSideEffects = 0 in {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00006087 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
6088 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006089 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00006090 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00006091 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00006092 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
6093 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006094 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00006095 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00006096 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00006097 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
6098 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006099 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00006100 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
6101 []>, EVEX, EVEX_B;
6102 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
6103 (ins KRC:$mask, RC:$src),
6104 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00006105 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00006106 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00006107 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00006108 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
6109 (ins KRC:$mask, x86memop:$src),
6110 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00006111 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00006112 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00006113 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00006114 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
6115 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006116 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00006117 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
6118 BrdcstStr, "}"),
6119 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00006120
Elena Demikhovskydacddb02013-11-03 13:46:31 +00006121 let Constraints = "$src1 = $dst" in {
6122 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
6123 (ins RC:$src1, KRC:$mask, RC:$src2),
6124 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00006125 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00006126 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00006127 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00006128 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
6129 (ins RC:$src1, KRC:$mask, x86memop:$src2),
6130 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00006131 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00006132 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00006133 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00006134 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
6135 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00006136 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00006137 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
6138 []>, EVEX, EVEX_K, EVEX_B;
Craig Topper46469aa2015-01-23 06:11:45 +00006139 }
6140 }
Elena Demikhovskydacddb02013-11-03 13:46:31 +00006141}
6142
6143let Predicates = [HasCDI] in {
6144defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00006145 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00006146 EVEX_V512, EVEX_CD8<32, CD8VF>;
6147
Elena Demikhovsky6270b382013-12-10 11:58:35 +00006148
Elena Demikhovskydacddb02013-11-03 13:46:31 +00006149defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00006150 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00006151 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00006152
Elena Demikhovskydacddb02013-11-03 13:46:31 +00006153}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00006154
6155def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
6156 GR16:$mask),
6157 (VPCONFLICTDrrk VR512:$src1,
6158 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
6159
6160def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
6161 GR8:$mask),
6162 (VPCONFLICTQrrk VR512:$src1,
6163 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00006164
Cameron McInally5d1b7b92014-06-11 12:54:45 +00006165let Predicates = [HasCDI] in {
6166defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
6167 i512mem, i32mem, "{1to16}">,
6168 EVEX_V512, EVEX_CD8<32, CD8VF>;
6169
6170
6171defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
6172 i512mem, i64mem, "{1to8}">,
6173 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6174
6175}
6176
6177def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
6178 GR16:$mask),
6179 (VPLZCNTDrrk VR512:$src1,
6180 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
6181
6182def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
6183 GR8:$mask),
6184 (VPLZCNTQrrk VR512:$src1,
6185 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
6186
Craig Topper820d4922015-02-09 04:04:50 +00006187def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00006188 (VPLZCNTDrm addr:$src)>;
6189def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
6190 (VPLZCNTDrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00006191def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00006192 (VPLZCNTQrm addr:$src)>;
6193def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
6194 (VPLZCNTQrr VR512:$src)>;
6195
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00006196def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
6197def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
6198def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00006199
6200def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00006201 (MOV8mr addr:$dst,
6202 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
6203 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
6204
6205def : Pat<(store VK8:$src, addr:$dst),
6206 (MOV8mr addr:$dst,
6207 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
6208 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00006209
6210def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
6211 (truncstore node:$val, node:$ptr), [{
6212 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
6213}]>;
6214
6215def : Pat<(truncstorei1 GR8:$src, addr:$dst),
6216 (MOV8mr addr:$dst, GR8:$src)>;
6217
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006218multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006219def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006220 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006221 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6222}
Michael Liao5bf95782014-12-04 05:20:33 +00006223
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006224multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6225 string OpcodeStr, Predicate prd> {
6226let Predicates = [prd] in
6227 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6228
6229 let Predicates = [prd, HasVLX] in {
6230 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6231 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6232 }
6233}
6234
6235multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6236 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6237 HasBWI>;
6238 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6239 HasBWI>, VEX_W;
6240 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6241 HasDQI>;
6242 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6243 HasDQI>, VEX_W;
6244}
Michael Liao5bf95782014-12-04 05:20:33 +00006245
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006246defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006247
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006248multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
6249def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6250 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6251 [(set _.KRC:$dst, (trunc (_.VT _.RC:$src)))]>, EVEX;
6252}
6253
6254multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
6255 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6256let Predicates = [prd] in
6257 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6258 EVEX_V512;
6259
6260 let Predicates = [prd, HasVLX] in {
6261 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
6262 EVEX_V256;
6263 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
6264 EVEX_V128;
6265 }
6266}
6267
6268defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6269 avx512vl_i8_info, HasBWI>;
6270defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6271 avx512vl_i16_info, HasBWI>, VEX_W;
6272defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6273 avx512vl_i32_info, HasDQI>;
6274defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6275 avx512vl_i64_info, HasDQI>, VEX_W;
6276
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006277//===----------------------------------------------------------------------===//
6278// AVX-512 - COMPRESS and EXPAND
6279//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006280
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006281multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6282 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006283 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006284 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006285 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006286
6287 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006288 def mr : AVX5128I<opc, MRMDestMem, (outs),
6289 (ins _.MemOp:$dst, _.RC:$src),
6290 OpcodeStr # "\t{$src, $dst |$dst, $src}",
6291 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6292
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006293 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6294 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
6295 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006296 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006297 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006298 addr:$dst)]>,
6299 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6300 }
6301}
6302
6303multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6304 AVX512VLVectorVTInfo VTInfo> {
6305 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6306
6307 let Predicates = [HasVLX] in {
6308 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6309 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6310 }
6311}
6312
6313defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6314 EVEX;
6315defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6316 EVEX, VEX_W;
6317defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6318 EVEX;
6319defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6320 EVEX, VEX_W;
6321
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006322// expand
6323multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6324 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006325 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006326 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006327 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006328
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006329 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006330 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6331 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6332 (_.VT (X86expand (_.VT (bitconvert
6333 (_.LdFrag addr:$src1)))))>,
6334 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006335}
6336
6337multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6338 AVX512VLVectorVTInfo VTInfo> {
6339 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6340
6341 let Predicates = [HasVLX] in {
6342 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6343 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6344 }
6345}
6346
6347defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6348 EVEX;
6349defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6350 EVEX, VEX_W;
6351defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6352 EVEX;
6353defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6354 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006355
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006356//handle instruction reg_vec1 = op(reg_vec,imm)
6357// op(mem_vec,imm)
6358// op(broadcast(eltVt),imm)
6359//all instruction created with FROUND_CURRENT
6360multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6361 X86VectorVTInfo _>{
6362 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6363 (ins _.RC:$src1, i32u8imm:$src2),
6364 OpcodeStr##_.Suffix, "$src2, $src1", "$src2, $src2",
6365 (OpNode (_.VT _.RC:$src1),
6366 (i32 imm:$src2),
6367 (i32 FROUND_CURRENT))>;
6368 let mayLoad = 1 in {
6369 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6370 (ins _.MemOp:$src1, i32u8imm:$src2),
6371 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6372 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6373 (i32 imm:$src2),
6374 (i32 FROUND_CURRENT))>;
6375 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6376 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6377 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6378 "${src1}"##_.BroadcastStr##", $src2",
6379 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6380 (i32 imm:$src2),
6381 (i32 FROUND_CURRENT))>, EVEX_B;
6382 }
6383}
6384
6385//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6386multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6387 SDNode OpNode, X86VectorVTInfo _>{
6388 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6389 (ins _.RC:$src1, i32u8imm:$src2),
6390 OpcodeStr##_.Suffix, "$src2,{sae}, $src1",
6391 "$src1, {sae}, $src2",
6392 (OpNode (_.VT _.RC:$src1),
6393 (i32 imm:$src2),
6394 (i32 FROUND_NO_EXC))>, EVEX_B;
6395}
6396
6397multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6398 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6399 let Predicates = [prd] in {
6400 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6401 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6402 EVEX_V512;
6403 }
6404 let Predicates = [prd, HasVLX] in {
6405 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6406 EVEX_V128;
6407 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6408 EVEX_V256;
6409 }
6410}
6411
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006412//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6413// op(reg_vec2,mem_vec,imm)
6414// op(reg_vec2,broadcast(eltVt),imm)
6415//all instruction created with FROUND_CURRENT
6416multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6417 X86VectorVTInfo _>{
6418 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006419 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006420 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6421 (OpNode (_.VT _.RC:$src1),
6422 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006423 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006424 (i32 FROUND_CURRENT))>;
6425 let mayLoad = 1 in {
6426 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006427 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006428 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6429 (OpNode (_.VT _.RC:$src1),
6430 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006431 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006432 (i32 FROUND_CURRENT))>;
6433 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006434 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006435 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6436 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6437 (OpNode (_.VT _.RC:$src1),
6438 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006439 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006440 (i32 FROUND_CURRENT))>, EVEX_B;
6441 }
6442}
6443
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006444//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6445// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006446multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6447 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6448
6449 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6450 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6451 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6452 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6453 (SrcInfo.VT SrcInfo.RC:$src2),
6454 (i8 imm:$src3)))>;
6455 let mayLoad = 1 in
6456 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6457 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6458 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6459 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6460 (SrcInfo.VT (bitconvert
6461 (SrcInfo.LdFrag addr:$src2))),
6462 (i8 imm:$src3)))>;
6463}
6464
6465//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6466// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006467// op(reg_vec2,broadcast(eltVt),imm)
6468multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006469 X86VectorVTInfo _>:
6470 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6471
6472 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006473 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6474 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6475 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6476 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6477 (OpNode (_.VT _.RC:$src1),
6478 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6479 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006480}
6481
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006482//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6483// op(reg_vec2,mem_scalar,imm)
6484//all instruction created with FROUND_CURRENT
6485multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6486 X86VectorVTInfo _> {
6487
6488 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006489 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006490 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6491 (OpNode (_.VT _.RC:$src1),
6492 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006493 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006494 (i32 FROUND_CURRENT))>;
6495 let mayLoad = 1 in {
6496 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006497 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006498 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6499 (OpNode (_.VT _.RC:$src1),
6500 (_.VT (scalar_to_vector
6501 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006502 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006503 (i32 FROUND_CURRENT))>;
6504
6505 let isAsmParserOnly = 1 in {
6506 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6507 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6508 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6509 []>;
6510 }
6511 }
6512}
6513
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006514//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6515multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6516 SDNode OpNode, X86VectorVTInfo _>{
6517 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006518 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006519 OpcodeStr, "$src3,{sae}, $src2, $src1",
6520 "$src1, $src2,{sae}, $src3",
6521 (OpNode (_.VT _.RC:$src1),
6522 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006523 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006524 (i32 FROUND_NO_EXC))>, EVEX_B;
6525}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006526//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6527multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6528 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006529 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6530 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
6531 OpcodeStr, "$src3,{sae}, $src2, $src1",
6532 "$src1, $src2,{sae}, $src3",
6533 (OpNode (_.VT _.RC:$src1),
6534 (_.VT _.RC:$src2),
6535 (i32 imm:$src3),
6536 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006537}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006538
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006539multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6540 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006541 let Predicates = [prd] in {
6542 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006543 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006544 EVEX_V512;
6545
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006546 }
6547 let Predicates = [prd, HasVLX] in {
6548 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006549 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006550 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006551 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006552 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006553}
6554
Igor Breger2ae0fe32015-08-31 11:14:02 +00006555multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
6556 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
6557 let Predicates = [HasBWI] in {
6558 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
6559 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
6560 }
6561 let Predicates = [HasBWI, HasVLX] in {
6562 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
6563 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
6564 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
6565 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
6566 }
6567}
6568
Igor Breger00d9f842015-06-08 14:03:17 +00006569multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
6570 bits<8> opc, SDNode OpNode>{
6571 let Predicates = [HasAVX512] in {
6572 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6573 }
6574 let Predicates = [HasAVX512, HasVLX] in {
6575 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
6576 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6577 }
6578}
6579
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006580multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
6581 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6582 let Predicates = [prd] in {
6583 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
6584 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006585 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006586}
6587
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006588multiclass avx512_common_fp_sae_packed_imm_all<string OpcodeStr, bits<8> opcPs,
6589 bits<8> opcPd, SDNode OpNode, Predicate prd>{
Michael Liao66233b72015-08-06 09:06:20 +00006590 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info, opcPs,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006591 OpNode, prd>, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00006592 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info, opcPd,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006593 OpNode, prd>,EVEX_CD8<64, CD8VF> , VEX_W;
6594}
6595
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006596defm VFIXUPIMMPD : avx512_common_fp_sae_packed_imm<"vfixupimmpd",
6597 avx512vl_f64_info, 0x54, X86VFixupimm, HasAVX512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006598 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006599defm VFIXUPIMMPS : avx512_common_fp_sae_packed_imm<"vfixupimmps",
6600 avx512vl_f32_info, 0x54, X86VFixupimm, HasAVX512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006601 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6602
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006603defm VFIXUPIMMSD: avx512_common_fp_sae_scalar_imm<"vfixupimmsd", f64x_info,
6604 0x55, X86VFixupimm, HasAVX512>,
6605 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6606defm VFIXUPIMMSS: avx512_common_fp_sae_scalar_imm<"vfixupimmss", f32x_info,
6607 0x55, X86VFixupimm, HasAVX512>,
6608 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006609
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006610defm VREDUCE : avx512_common_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56, X86VReduce, HasDQI>,AVX512AIi8Base,EVEX;
6611defm VRNDSCALE : avx512_common_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09, X86VRndScale, HasAVX512>,AVX512AIi8Base, EVEX;
6612
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006613defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
6614 0x50, X86VRange, HasDQI>,
6615 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
6616defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
6617 0x50, X86VRange, HasDQI>,
6618 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6619
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00006620defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
6621 0x51, X86VRange, HasDQI>,
6622 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6623defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
6624 0x51, X86VRange, HasDQI>,
6625 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
6626
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006627defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
6628 0x57, X86Reduces, HasDQI>,
6629 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6630defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
6631 0x57, X86Reduces, HasDQI>,
6632 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006633
6634multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
6635 bits<8> opc, SDNode OpNode = X86Shuf128>{
6636 let Predicates = [HasAVX512] in {
6637 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6638
6639 }
6640 let Predicates = [HasAVX512, HasVLX] in {
6641 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6642 }
6643}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006644let Predicates = [HasAVX512] in {
6645def : Pat<(v16f32 (ffloor VR512:$src)),
6646 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
6647def : Pat<(v16f32 (fnearbyint VR512:$src)),
6648 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
6649def : Pat<(v16f32 (fceil VR512:$src)),
6650 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
6651def : Pat<(v16f32 (frint VR512:$src)),
6652 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
6653def : Pat<(v16f32 (ftrunc VR512:$src)),
6654 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
6655
6656def : Pat<(v8f64 (ffloor VR512:$src)),
6657 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
6658def : Pat<(v8f64 (fnearbyint VR512:$src)),
6659 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
6660def : Pat<(v8f64 (fceil VR512:$src)),
6661 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
6662def : Pat<(v8f64 (frint VR512:$src)),
6663 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
6664def : Pat<(v8f64 (ftrunc VR512:$src)),
6665 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
6666}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006667
6668defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
6669 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6670defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
6671 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
6672defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
6673 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6674defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
6675 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00006676
6677multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
6678 AVX512VLVectorVTInfo VTInfo_FP>{
6679 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
6680 AVX512AIi8Base, EVEX_4V;
6681 let isCodeGenOnly = 1 in {
6682 defm NAME#_FP: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0x03, X86VAlign>,
6683 AVX512AIi8Base, EVEX_4V;
6684 }
6685}
6686
6687defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info, avx512vl_f32_info>,
6688 EVEX_CD8<32, CD8VF>;
6689defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info, avx512vl_f64_info>,
6690 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00006691
Igor Breger2ae0fe32015-08-31 11:14:02 +00006692multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
6693 let Predicates = p in
6694 def NAME#_.VTName#rri:
6695 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
6696 (!cast<Instruction>(NAME#_.ZSuffix#rri)
6697 _.RC:$src1, _.RC:$src2, imm:$imm)>;
6698}
6699
6700multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
6701 avx512_vpalign_lowering<_.info512, [HasBWI]>,
6702 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
6703 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
6704
6705defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
6706 avx512vl_i8_info, avx512vl_i8_info>,
6707 avx512_vpalign_lowering_common<avx512vl_i16_info>,
6708 avx512_vpalign_lowering_common<avx512vl_i32_info>,
6709 avx512_vpalign_lowering_common<avx512vl_f32_info>,
6710 avx512_vpalign_lowering_common<avx512vl_i64_info>,
6711 avx512_vpalign_lowering_common<avx512vl_f64_info>,
6712 EVEX_CD8<8, CD8VF>;
6713
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00006714multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6715 X86VectorVTInfo _> {
6716 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6717 (ins _.RC:$src1), OpcodeStr##_.Suffix,
6718 "$src1", "$src1",
6719 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
6720
6721 let mayLoad = 1 in
6722 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6723 (ins _.MemOp:$src1), OpcodeStr##_.Suffix,
6724 "$src1", "$src1",
6725 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
6726 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
6727}
6728
6729multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
6730 X86VectorVTInfo _> :
6731 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
6732 let mayLoad = 1 in
6733 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6734 (ins _.ScalarMemOp:$src1), OpcodeStr##_.Suffix,
6735 "${src1}"##_.BroadcastStr,
6736 "${src1}"##_.BroadcastStr,
6737 (_.VT (OpNode (X86VBroadcast
6738 (_.ScalarLdFrag addr:$src1))))>,
6739 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
6740}
6741
6742multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
6743 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6744 let Predicates = [prd] in
6745 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
6746
6747 let Predicates = [prd, HasVLX] in {
6748 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
6749 EVEX_V256;
6750 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
6751 EVEX_V128;
6752 }
6753}
6754
6755multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
6756 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6757 let Predicates = [prd] in
6758 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
6759 EVEX_V512;
6760
6761 let Predicates = [prd, HasVLX] in {
6762 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
6763 EVEX_V256;
6764 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
6765 EVEX_V128;
6766 }
6767}
6768
6769multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
6770 SDNode OpNode, Predicate prd> {
6771 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr, OpNode, avx512vl_i64_info,
6772 prd>, VEX_W;
6773 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr, OpNode, avx512vl_i32_info, prd>;
6774}
6775
6776multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
6777 SDNode OpNode, Predicate prd> {
6778 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr, OpNode, avx512vl_i16_info, prd>;
6779 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr, OpNode, avx512vl_i8_info, prd>;
6780}
6781
6782multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
6783 bits<8> opc_d, bits<8> opc_q,
6784 string OpcodeStr, SDNode OpNode> {
6785 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
6786 HasAVX512>,
6787 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
6788 HasBWI>;
6789}
6790
6791defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
6792
6793def : Pat<(xor
6794 (bc_v16i32 (v16i1sextv16i32)),
6795 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
6796 (VPABSDZrr VR512:$src)>;
6797def : Pat<(xor
6798 (bc_v8i64 (v8i1sextv8i64)),
6799 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
6800 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00006801
6802//===----------------------------------------------------------------------===//
6803// AVX-512 - Unpack Instructions
6804//===----------------------------------------------------------------------===//
6805defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>;
6806defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>;
6807
6808defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
6809 SSE_INTALU_ITINS_P, HasBWI>;
6810defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
6811 SSE_INTALU_ITINS_P, HasBWI>;
6812defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
6813 SSE_INTALU_ITINS_P, HasBWI>;
6814defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
6815 SSE_INTALU_ITINS_P, HasBWI>;
6816
6817defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
6818 SSE_INTALU_ITINS_P, HasAVX512>;
6819defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
6820 SSE_INTALU_ITINS_P, HasAVX512>;
6821defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
6822 SSE_INTALU_ITINS_P, HasAVX512>;
6823defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
6824 SSE_INTALU_ITINS_P, HasAVX512>;