Eric Christopher | 06b32cd | 2015-02-20 00:36:53 +0000 | [diff] [blame] | 1 | //===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 AVX512 instruction set, defining the |
| 11 | // instructions, and properties of the instructions which are needed for code |
| 12 | // generation, machine code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 16 | // Group template arguments that can be derived from the vector type (EltNum x |
| 17 | // EltVT). These are things like the register class for the writemask, etc. |
| 18 | // The idea is to pass one of these as the template argument rather than the |
| 19 | // individual arguments. |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 20 | // The template is also used for scalar types, in this case numelts is 1. |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 21 | class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc, |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 22 | string suffix = ""> { |
| 23 | RegisterClass RC = rc; |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 24 | ValueType EltVT = eltvt; |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 25 | int NumElts = numelts; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 26 | |
| 27 | // Corresponding mask register class. |
| 28 | RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts); |
| 29 | |
| 30 | // Corresponding write-mask register class. |
| 31 | RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM"); |
| 32 | |
| 33 | // The GPR register class that can hold the write mask. Use GR8 for fewer |
| 34 | // than 8 elements. Use shift-right and equal to work around the lack of |
| 35 | // !lt in tablegen. |
| 36 | RegisterClass MRC = |
| 37 | !cast<RegisterClass>("GR" # |
| 38 | !if (!eq (!srl(NumElts, 3), 0), 8, NumElts)); |
| 39 | |
| 40 | // Suffix used in the instruction mnemonic. |
| 41 | string Suffix = suffix; |
| 42 | |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 43 | // VTName is a string name for vector VT. For vector types it will be |
| 44 | // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32 |
| 45 | // It is a little bit complex for scalar types, where NumElts = 1. |
| 46 | // In this case we build v4f32 or v2f64 |
| 47 | string VTName = "v" # !if (!eq (NumElts, 1), |
| 48 | !if (!eq (EltVT.Size, 32), 4, |
| 49 | !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 50 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 51 | // The vector VT. |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 52 | ValueType VT = !cast<ValueType>(VTName); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 53 | |
| 54 | string EltTypeName = !cast<string>(EltVT); |
| 55 | // Size of the element type in bits, e.g. 32 for v16i32. |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 56 | string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName)); |
| 57 | int EltSize = EltVT.Size; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 58 | |
| 59 | // "i" for integer types and "f" for floating-point types |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 60 | string TypeVariantName = !subst(EltSizeName, "", EltTypeName); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 61 | |
| 62 | // Size of RC in bits, e.g. 512 for VR512. |
| 63 | int Size = VT.Size; |
| 64 | |
| 65 | // The corresponding memory operand, e.g. i512mem for VR512. |
| 66 | X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem"); |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 67 | X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem"); |
| 68 | |
| 69 | // Load patterns |
| 70 | // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64 |
| 71 | // due to load promotion during legalization |
| 72 | PatFrag LdFrag = !cast<PatFrag>("load" # |
| 73 | !if (!eq (TypeVariantName, "i"), |
| 74 | !if (!eq (Size, 128), "v2i64", |
| 75 | !if (!eq (Size, 256), "v4i64", |
| 76 | VTName)), VTName)); |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 77 | |
| 78 | PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" # |
| 79 | !if (!eq (TypeVariantName, "i"), |
| 80 | !if (!eq (Size, 128), "v2i64", |
| 81 | !if (!eq (Size, 256), "v4i64", |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 82 | !if (!eq (Size, 512), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 83 | !if (!eq (EltSize, 64), "v8i64", "v16i32"), |
| 84 | VTName))), VTName)); |
| 85 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 86 | PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 87 | |
| 88 | // The corresponding float type, e.g. v16f32 for v16i32 |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 89 | // Note: For EltSize < 32, FloatVT is illegal and TableGen |
| 90 | // fails to compile, so we choose FloatVT = VT |
| 91 | ValueType FloatVT = !cast<ValueType>( |
| 92 | !if (!eq (!srl(EltSize,5),0), |
| 93 | VTName, |
| 94 | !if (!eq(TypeVariantName, "i"), |
| 95 | "v" # NumElts # "f" # EltSize, |
| 96 | VTName))); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 97 | |
| 98 | // The string to specify embedded broadcast in assembly. |
| 99 | string BroadcastStr = "{1to" # NumElts # "}"; |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 100 | |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 101 | // 8-bit compressed displacement tuple/subvector format. This is only |
| 102 | // defined for NumElts <= 8. |
| 103 | CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0), |
| 104 | !cast<CD8VForm>("CD8VT" # NumElts), ?); |
| 105 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 106 | SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm, |
| 107 | !if (!eq (Size, 256), sub_ymm, ?)); |
| 108 | |
| 109 | Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle, |
| 110 | !if (!eq (EltTypeName, "f64"), SSEPackedDouble, |
| 111 | SSEPackedInt)); |
Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 112 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 113 | RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X); |
| 114 | |
Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 115 | // A vector type of the same width with element type i32. This is used to |
| 116 | // create the canonical constant zero node ImmAllZerosV. |
| 117 | ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32"); |
| 118 | dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV))); |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 119 | |
| 120 | string ZSuffix = !if (!eq (Size, 128), "Z128", |
| 121 | !if (!eq (Size, 256), "Z256", "Z")); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 122 | } |
| 123 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 124 | def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">; |
| 125 | def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 126 | def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">; |
| 127 | def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">; |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 128 | def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">; |
| 129 | def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 130 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 131 | // "x" in v32i8x_info means RC = VR256X |
| 132 | def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">; |
| 133 | def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">; |
| 134 | def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">; |
| 135 | def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">; |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 136 | def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">; |
| 137 | def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 138 | |
| 139 | def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">; |
| 140 | def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">; |
| 141 | def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">; |
| 142 | def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">; |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 143 | def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">; |
| 144 | def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 145 | |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 146 | // We map scalar types to the smallest (128-bit) vector type |
| 147 | // with the appropriate element type. This allows to use the same masking logic. |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 148 | def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">; |
| 149 | def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">; |
| 150 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 151 | class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256, |
| 152 | X86VectorVTInfo i128> { |
| 153 | X86VectorVTInfo info512 = i512; |
| 154 | X86VectorVTInfo info256 = i256; |
| 155 | X86VectorVTInfo info128 = i128; |
| 156 | } |
| 157 | |
| 158 | def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info, |
| 159 | v16i8x_info>; |
| 160 | def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info, |
| 161 | v8i16x_info>; |
| 162 | def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info, |
| 163 | v4i32x_info>; |
| 164 | def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info, |
| 165 | v2i64x_info>; |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 166 | def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info, |
| 167 | v4f32x_info>; |
| 168 | def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info, |
| 169 | v2f64x_info>; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 170 | |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 171 | // This multiclass generates the masking variants from the non-masking |
| 172 | // variant. It only provides the assembly pieces for the masking variants. |
| 173 | // It assumes custom ISel patterns for masking which can be provided as |
| 174 | // template arguments. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 175 | multiclass AVX512_maskable_custom<bits<8> O, Format F, |
| 176 | dag Outs, |
| 177 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 178 | string OpcodeStr, |
| 179 | string AttSrcAsm, string IntelSrcAsm, |
| 180 | list<dag> Pattern, |
| 181 | list<dag> MaskingPattern, |
| 182 | list<dag> ZeroMaskingPattern, |
| 183 | string MaskingConstraint = "", |
| 184 | InstrItinClass itin = NoItinerary, |
| 185 | bit IsCommutable = 0> { |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 186 | let isCommutable = IsCommutable in |
| 187 | def NAME: AVX512<O, F, Outs, Ins, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 188 | OpcodeStr#"\t{"#AttSrcAsm#", $dst|"# |
| 189 | "$dst , "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 190 | Pattern, itin>; |
| 191 | |
| 192 | // Prefer over VMOV*rrk Pat<> |
| 193 | let AddedComplexity = 20 in |
| 194 | def NAME#k: AVX512<O, F, Outs, MaskingIns, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 195 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"# |
| 196 | "$dst {${mask}}, "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 197 | MaskingPattern, itin>, |
| 198 | EVEX_K { |
| 199 | // In case of the 3src subclass this is overridden with a let. |
| 200 | string Constraints = MaskingConstraint; |
| 201 | } |
| 202 | let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<> |
| 203 | def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 204 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"# |
| 205 | "$dst {${mask}} {z}, "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 206 | ZeroMaskingPattern, |
| 207 | itin>, |
| 208 | EVEX_KZ; |
| 209 | } |
| 210 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 211 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 212 | // Common base class of AVX512_maskable and AVX512_maskable_3src. |
| 213 | multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _, |
| 214 | dag Outs, |
| 215 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 216 | string OpcodeStr, |
| 217 | string AttSrcAsm, string IntelSrcAsm, |
| 218 | dag RHS, dag MaskingRHS, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 219 | SDNode Select = vselect, |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 220 | string MaskingConstraint = "", |
| 221 | InstrItinClass itin = NoItinerary, |
| 222 | bit IsCommutable = 0> : |
| 223 | AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr, |
| 224 | AttSrcAsm, IntelSrcAsm, |
| 225 | [(set _.RC:$dst, RHS)], |
| 226 | [(set _.RC:$dst, MaskingRHS)], |
| 227 | [(set _.RC:$dst, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 228 | (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))], |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 229 | MaskingConstraint, NoItinerary, IsCommutable>; |
Adam Nemet | 2e2537f | 2014-08-07 17:53:55 +0000 | [diff] [blame] | 230 | |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 231 | // This multiclass generates the unconditional/non-masking, the masking and |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 232 | // the zero-masking variant of the vector instruction. In the masking case, the |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 233 | // perserved vector elements come from a new dummy input operand tied to $dst. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 234 | multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _, |
| 235 | dag Outs, dag Ins, string OpcodeStr, |
| 236 | string AttSrcAsm, string IntelSrcAsm, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 237 | dag RHS, |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 238 | InstrItinClass itin = NoItinerary, |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 239 | bit IsCommutable = 0> : |
| 240 | AVX512_maskable_common<O, F, _, Outs, Ins, |
| 241 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 242 | !con((ins _.KRCWM:$mask), Ins), |
| 243 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 244 | (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 245 | "$src0 = $dst", itin, IsCommutable>; |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 246 | |
| 247 | // This multiclass generates the unconditional/non-masking, the masking and |
| 248 | // the zero-masking variant of the scalar instruction. |
| 249 | multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _, |
| 250 | dag Outs, dag Ins, string OpcodeStr, |
| 251 | string AttSrcAsm, string IntelSrcAsm, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 252 | dag RHS, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 253 | InstrItinClass itin = NoItinerary, |
| 254 | bit IsCommutable = 0> : |
| 255 | AVX512_maskable_common<O, F, _, Outs, Ins, |
| 256 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 257 | !con((ins _.KRCWM:$mask), Ins), |
| 258 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
| 259 | (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 260 | "$src0 = $dst", itin, IsCommutable>; |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 261 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 262 | // Similar to AVX512_maskable but in this case one of the source operands |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 263 | // ($src1) is already tied to $dst so we just use that for the preserved |
| 264 | // vector elements. NOTE that the NonTiedIns (the ins dag) should exclude |
| 265 | // $src1. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 266 | multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _, |
| 267 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 268 | string AttSrcAsm, string IntelSrcAsm, |
| 269 | dag RHS> : |
| 270 | AVX512_maskable_common<O, F, _, Outs, |
| 271 | !con((ins _.RC:$src1), NonTiedIns), |
| 272 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 273 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 274 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
| 275 | (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>; |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 276 | |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 277 | multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _, |
| 278 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 279 | string AttSrcAsm, string IntelSrcAsm, |
| 280 | dag RHS> : |
| 281 | AVX512_maskable_common<O, F, _, Outs, |
| 282 | !con((ins _.RC:$src1), NonTiedIns), |
| 283 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 284 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 285 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
| 286 | (X86select _.KRCWM:$mask, RHS, _.RC:$src1)>; |
Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 287 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 288 | multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _, |
| 289 | dag Outs, dag Ins, |
| 290 | string OpcodeStr, |
| 291 | string AttSrcAsm, string IntelSrcAsm, |
| 292 | list<dag> Pattern> : |
| 293 | AVX512_maskable_custom<O, F, Outs, Ins, |
| 294 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 295 | !con((ins _.KRCWM:$mask), Ins), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 296 | OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 297 | "$src0 = $dst">; |
Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 298 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 299 | |
| 300 | // Instruction with mask that puts result in mask register, |
| 301 | // like "compare" and "vptest" |
| 302 | multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F, |
| 303 | dag Outs, |
| 304 | dag Ins, dag MaskingIns, |
| 305 | string OpcodeStr, |
| 306 | string AttSrcAsm, string IntelSrcAsm, |
| 307 | list<dag> Pattern, |
| 308 | list<dag> MaskingPattern, |
| 309 | string Round = "", |
| 310 | InstrItinClass itin = NoItinerary> { |
| 311 | def NAME: AVX512<O, F, Outs, Ins, |
| 312 | OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"# |
| 313 | "$dst "#Round#", "#IntelSrcAsm#"}", |
| 314 | Pattern, itin>; |
| 315 | |
| 316 | def NAME#k: AVX512<O, F, Outs, MaskingIns, |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 317 | OpcodeStr#"\t{"#Round#AttSrcAsm#", $dst {${mask}}|"# |
| 318 | "$dst {${mask}}, "#IntelSrcAsm#Round#"}", |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 319 | MaskingPattern, itin>, EVEX_K; |
| 320 | } |
| 321 | |
| 322 | multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _, |
| 323 | dag Outs, |
| 324 | dag Ins, dag MaskingIns, |
| 325 | string OpcodeStr, |
| 326 | string AttSrcAsm, string IntelSrcAsm, |
| 327 | dag RHS, dag MaskingRHS, |
| 328 | string Round = "", |
| 329 | InstrItinClass itin = NoItinerary> : |
| 330 | AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr, |
| 331 | AttSrcAsm, IntelSrcAsm, |
| 332 | [(set _.KRC:$dst, RHS)], |
| 333 | [(set _.KRC:$dst, MaskingRHS)], |
| 334 | Round, NoItinerary>; |
| 335 | |
| 336 | multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _, |
| 337 | dag Outs, dag Ins, string OpcodeStr, |
| 338 | string AttSrcAsm, string IntelSrcAsm, |
| 339 | dag RHS, string Round = "", |
| 340 | InstrItinClass itin = NoItinerary> : |
| 341 | AVX512_maskable_common_cmp<O, F, _, Outs, Ins, |
| 342 | !con((ins _.KRCWM:$mask), Ins), |
| 343 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
| 344 | (and _.KRCWM:$mask, RHS), |
| 345 | Round, itin>; |
| 346 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 347 | multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _, |
| 348 | dag Outs, dag Ins, string OpcodeStr, |
| 349 | string AttSrcAsm, string IntelSrcAsm> : |
| 350 | AVX512_maskable_custom_cmp<O, F, Outs, |
| 351 | Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr, |
| 352 | AttSrcAsm, IntelSrcAsm, |
| 353 | [],[],"", NoItinerary>; |
| 354 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 355 | // Bitcasts between 512-bit vector types. Return the original type since |
| 356 | // no instruction is needed for the conversion |
| 357 | let Predicates = [HasAVX512] in { |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 358 | def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 359 | def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 360 | def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>; |
| 361 | def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>; |
| 362 | def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 363 | def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 364 | def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>; |
| 365 | def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>; |
| 366 | def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 367 | def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 368 | def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 369 | def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>; |
| 370 | def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 371 | def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 372 | def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>; |
| 373 | def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>; |
Elena Demikhovsky | 40a7714 | 2014-08-11 09:59:08 +0000 | [diff] [blame] | 374 | def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 375 | def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>; |
| 376 | def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 377 | def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 378 | def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>; |
| 379 | def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>; |
| 380 | def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>; |
| 381 | def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>; |
| 382 | def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>; |
| 383 | def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>; |
| 384 | def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>; |
| 385 | def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>; |
| 386 | def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>; |
| 387 | def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>; |
| 388 | def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 389 | |
| 390 | def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>; |
| 391 | def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>; |
| 392 | def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>; |
| 393 | def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>; |
| 394 | def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>; |
| 395 | def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>; |
| 396 | def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>; |
| 397 | def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>; |
| 398 | def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>; |
| 399 | def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>; |
| 400 | def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>; |
| 401 | def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>; |
| 402 | def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>; |
| 403 | def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>; |
| 404 | def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>; |
| 405 | def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>; |
| 406 | def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>; |
| 407 | def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>; |
| 408 | def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>; |
| 409 | def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>; |
| 410 | def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>; |
| 411 | def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>; |
| 412 | def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>; |
| 413 | def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>; |
| 414 | def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>; |
| 415 | def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>; |
| 416 | def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>; |
| 417 | def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>; |
| 418 | def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>; |
| 419 | def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>; |
| 420 | |
| 421 | // Bitcasts between 256-bit vector types. Return the original type since |
| 422 | // no instruction is needed for the conversion |
| 423 | def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>; |
| 424 | def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>; |
| 425 | def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>; |
| 426 | def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>; |
| 427 | def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>; |
| 428 | def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>; |
| 429 | def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>; |
| 430 | def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>; |
| 431 | def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>; |
| 432 | def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>; |
| 433 | def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>; |
| 434 | def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>; |
| 435 | def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>; |
| 436 | def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>; |
| 437 | def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>; |
| 438 | def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>; |
| 439 | def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>; |
| 440 | def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>; |
| 441 | def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>; |
| 442 | def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>; |
| 443 | def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>; |
| 444 | def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>; |
| 445 | def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>; |
| 446 | def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>; |
| 447 | def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>; |
| 448 | def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>; |
| 449 | def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>; |
| 450 | def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>; |
| 451 | def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>; |
| 452 | def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>; |
| 453 | } |
| 454 | |
| 455 | // |
| 456 | // AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros. |
| 457 | // |
| 458 | |
| 459 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
| 460 | isPseudo = 1, Predicates = [HasAVX512] in { |
| 461 | def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "", |
| 462 | [(set VR512:$dst, (v16f32 immAllZerosV))]>; |
| 463 | } |
| 464 | |
Craig Topper | fb1746b | 2014-01-30 06:03:19 +0000 | [diff] [blame] | 465 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 466 | def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>; |
| 467 | def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>; |
| 468 | def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>; |
Craig Topper | fb1746b | 2014-01-30 06:03:19 +0000 | [diff] [blame] | 469 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 470 | |
| 471 | //===----------------------------------------------------------------------===// |
| 472 | // AVX-512 - VECTOR INSERT |
| 473 | // |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 474 | |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 475 | multiclass vinsert_for_size_no_alt<int Opcode, |
| 476 | X86VectorVTInfo From, X86VectorVTInfo To, |
| 477 | PatFrag vinsert_insert, |
| 478 | SDNodeXForm INSERT_get_vinsert_imm> { |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 479 | let hasSideEffects = 0, ExeDomain = To.ExeDomain in { |
| 480 | def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 481 | (ins VR512:$src1, From.RC:$src2, u8imm:$src3), |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 482 | "vinsert" # From.EltTypeName # "x" # From.NumElts # |
| 483 | "\t{$src3, $src2, $src1, $dst|" |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 484 | "$dst, $src1, $src2, $src3}", |
Adam Nemet | 4dca3ce | 2014-10-02 23:18:30 +0000 | [diff] [blame] | 485 | [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1), |
| 486 | (From.VT From.RC:$src2), |
| 487 | (iPTR imm)))]>, |
| 488 | EVEX_4V, EVEX_V512; |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 489 | |
| 490 | let mayLoad = 1 in |
| 491 | def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 492 | (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3), |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 493 | "vinsert" # From.EltTypeName # "x" # From.NumElts # |
| 494 | "\t{$src3, $src2, $src1, $dst|" |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 495 | "$dst, $src1, $src2, $src3}", |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 496 | []>, |
| 497 | EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>; |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 498 | } |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 499 | } |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 500 | |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 501 | multiclass vinsert_for_size<int Opcode, |
| 502 | X86VectorVTInfo From, X86VectorVTInfo To, |
| 503 | X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo, |
| 504 | PatFrag vinsert_insert, |
| 505 | SDNodeXForm INSERT_get_vinsert_imm> : |
| 506 | vinsert_for_size_no_alt<Opcode, From, To, |
| 507 | vinsert_insert, INSERT_get_vinsert_imm> { |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 508 | // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 509 | // vinserti32x4. Only add this if 64x2 and friends are not supported |
| 510 | // natively via AVX512DQ. |
| 511 | let Predicates = [NoDQI] in |
| 512 | def : Pat<(vinsert_insert:$ins |
| 513 | (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)), |
| 514 | (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr") |
| 515 | VR512:$src1, From.RC:$src2, |
| 516 | (INSERT_get_vinsert_imm VR512:$ins)))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 517 | } |
| 518 | |
Adam Nemet | b1c3ef4 | 2014-10-15 23:42:04 +0000 | [diff] [blame] | 519 | multiclass vinsert_for_type<ValueType EltVT32, int Opcode128, |
| 520 | ValueType EltVT64, int Opcode256> { |
| 521 | defm NAME # "32x4" : vinsert_for_size<Opcode128, |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 522 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| 523 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 524 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 525 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 526 | vinsert128_insert, |
| 527 | INSERT_get_vinsert128_imm>; |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 528 | let Predicates = [HasDQI] in |
| 529 | defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128, |
| 530 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 531 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 532 | vinsert128_insert, |
| 533 | INSERT_get_vinsert128_imm>, VEX_W; |
Adam Nemet | b1c3ef4 | 2014-10-15 23:42:04 +0000 | [diff] [blame] | 534 | defm NAME # "64x4" : vinsert_for_size<Opcode256, |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 535 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 536 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 537 | X86VectorVTInfo< 8, EltVT32, VR256>, |
| 538 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 539 | vinsert256_insert, |
| 540 | INSERT_get_vinsert256_imm>, VEX_W; |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 541 | let Predicates = [HasDQI] in |
| 542 | defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256, |
| 543 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 544 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 545 | vinsert256_insert, |
| 546 | INSERT_get_vinsert256_imm>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 547 | } |
| 548 | |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 549 | defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>; |
| 550 | defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 551 | |
| 552 | // vinsertps - insert f32 to XMM |
| 553 | def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 554 | (ins VR128X:$src1, VR128X:$src2, u8imm:$src3), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 555 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 556 | [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 557 | EVEX_4V; |
| 558 | def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 559 | (ins VR128X:$src1, f32mem:$src2, u8imm:$src3), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 560 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 561 | [(set VR128X:$dst, (X86insertps VR128X:$src1, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 562 | (v4f32 (scalar_to_vector (loadf32 addr:$src2))), |
| 563 | imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 564 | |
| 565 | //===----------------------------------------------------------------------===// |
| 566 | // AVX-512 VECTOR EXTRACT |
| 567 | //--- |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 568 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 569 | multiclass vextract_for_size<int Opcode, |
| 570 | X86VectorVTInfo From, X86VectorVTInfo To, |
| 571 | X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo, |
| 572 | PatFrag vextract_extract, |
| 573 | SDNodeXForm EXTRACT_get_vextract_imm> { |
| 574 | let hasSideEffects = 0, ExeDomain = To.ExeDomain in { |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 575 | defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 576 | (ins VR512:$src1, u8imm:$idx), |
Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 577 | "vextract" # To.EltTypeName # "x4", |
| 578 | "$idx, $src1", "$src1, $idx", |
| 579 | [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1), |
| 580 | (iPTR imm)))]>, |
| 581 | AVX512AIi8Base, EVEX, EVEX_V512; |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 582 | let mayStore = 1 in |
| 583 | def rm : AVX512AIi8<Opcode, MRMDestMem, (outs), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 584 | (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2), |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 585 | "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|" |
| 586 | "$dst, $src1, $src2}", |
| 587 | []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>; |
| 588 | } |
| 589 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 590 | // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for |
| 591 | // vextracti32x4 |
| 592 | def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)), |
| 593 | (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr") |
| 594 | VR512:$src1, |
| 595 | (EXTRACT_get_vextract_imm To.RC:$ext)))>; |
| 596 | |
| 597 | // A 128/256-bit subvector extract from the first 512-bit vector position is |
| 598 | // a subregister copy that needs no instruction. |
| 599 | def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))), |
| 600 | (To.VT |
| 601 | (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>; |
| 602 | |
| 603 | // And for the alternative types. |
| 604 | def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))), |
| 605 | (AltTo.VT |
| 606 | (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>; |
Adam Nemet | 47b2d5f | 2014-10-08 23:25:37 +0000 | [diff] [blame] | 607 | |
| 608 | // Intrinsic call with masking. |
| 609 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName # |
| 610 | "x4_512") |
| 611 | VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask), |
| 612 | (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0, |
| 613 | (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)), |
| 614 | VR512:$src1, imm:$idx)>; |
| 615 | |
| 616 | // Intrinsic call with zero-masking. |
| 617 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName # |
| 618 | "x4_512") |
| 619 | VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask), |
| 620 | (!cast<Instruction>(NAME # To.EltSize # "x4rrkz") |
| 621 | (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)), |
| 622 | VR512:$src1, imm:$idx)>; |
| 623 | |
| 624 | // Intrinsic call without masking. |
| 625 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName # |
| 626 | "x4_512") |
| 627 | VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)), |
| 628 | (!cast<Instruction>(NAME # To.EltSize # "x4rr") |
| 629 | VR512:$src1, imm:$idx)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 630 | } |
| 631 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 632 | multiclass vextract_for_type<ValueType EltVT32, int Opcode32, |
| 633 | ValueType EltVT64, int Opcode64> { |
| 634 | defm NAME # "32x4" : vextract_for_size<Opcode32, |
| 635 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 636 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| 637 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 638 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 639 | vextract128_extract, |
| 640 | EXTRACT_get_vextract128_imm>; |
| 641 | defm NAME # "64x4" : vextract_for_size<Opcode64, |
| 642 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 643 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 644 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 645 | X86VectorVTInfo< 8, EltVT32, VR256>, |
| 646 | vextract256_extract, |
| 647 | EXTRACT_get_vextract256_imm>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 648 | } |
| 649 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 650 | defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>; |
| 651 | defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 652 | |
| 653 | // A 128-bit subvector insert to the first 512-bit vector position |
| 654 | // is a subregister copy that needs no instruction. |
| 655 | def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)), |
| 656 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), |
| 657 | (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 658 | sub_ymm)>; |
| 659 | def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)), |
| 660 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), |
| 661 | (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 662 | sub_ymm)>; |
| 663 | def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)), |
| 664 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), |
| 665 | (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 666 | sub_ymm)>; |
| 667 | def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)), |
| 668 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), |
| 669 | (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 670 | sub_ymm)>; |
| 671 | |
| 672 | def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)), |
| 673 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| 674 | def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)), |
| 675 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| 676 | def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)), |
| 677 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| 678 | def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)), |
| 679 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| 680 | |
| 681 | // vextractps - extract 32 bits from XMM |
| 682 | def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst), |
Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 683 | (ins VR128X:$src1, u8imm:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 684 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 685 | [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>, |
| 686 | EVEX; |
| 687 | |
| 688 | def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs), |
Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 689 | (ins f32mem:$dst, VR128X:$src1, u8imm:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 690 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 691 | [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2), |
Elena Demikhovsky | 2aafc22 | 2014-02-11 07:25:59 +0000 | [diff] [blame] | 692 | addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 693 | |
| 694 | //===---------------------------------------------------------------------===// |
| 695 | // AVX-512 BROADCAST |
| 696 | //--- |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 697 | multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
| 698 | ValueType svt, X86VectorVTInfo _> { |
| 699 | defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 700 | (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix), |
| 701 | "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>, |
| 702 | T8PD, EVEX; |
| 703 | |
| 704 | let mayLoad = 1 in { |
| 705 | defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 706 | (ins _.ScalarMemOp:$src), |
| 707 | "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src", |
| 708 | (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>, |
| 709 | T8PD, EVEX; |
| 710 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 711 | } |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 712 | |
| 713 | multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode, |
| 714 | AVX512VLVectorVTInfo _> { |
| 715 | defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>, |
| 716 | EVEX_V512; |
| 717 | |
| 718 | let Predicates = [HasVLX] in { |
| 719 | defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>, |
| 720 | EVEX_V256; |
| 721 | } |
| 722 | } |
| 723 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 724 | let ExeDomain = SSEPackedSingle in { |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 725 | defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast, |
| 726 | avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>; |
| 727 | let Predicates = [HasVLX] in { |
| 728 | defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X, |
| 729 | v4f32, v4f32x_info>, EVEX_V128, |
| 730 | EVEX_CD8<32, CD8VT1>; |
| 731 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 732 | } |
| 733 | |
| 734 | let ExeDomain = SSEPackedDouble in { |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 735 | defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast, |
| 736 | avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 737 | } |
| 738 | |
Robert Khasanov | 8d9b93e | 2014-12-16 16:12:11 +0000 | [diff] [blame] | 739 | // avx512_broadcast_pat introduces patterns for broadcast with a scalar argument. |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 740 | // Later, we can canonize broadcast instructions before ISel phase and |
Robert Khasanov | 8d9b93e | 2014-12-16 16:12:11 +0000 | [diff] [blame] | 741 | // eliminate additional patterns on ISel. |
Robert Khasanov | 8e8c399 | 2014-12-09 18:45:30 +0000 | [diff] [blame] | 742 | // SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar |
| 743 | // representations of source |
| 744 | multiclass avx512_broadcast_pat<string InstName, SDNode OpNode, |
| 745 | X86VectorVTInfo _, RegisterClass SrcRC_v, |
| 746 | RegisterClass SrcRC_s> { |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 747 | def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))), |
Robert Khasanov | 8e8c399 | 2014-12-09 18:45:30 +0000 | [diff] [blame] | 748 | (!cast<Instruction>(InstName##"r") |
| 749 | (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>; |
| 750 | |
| 751 | let AddedComplexity = 30 in { |
| 752 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 753 | (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)), |
Robert Khasanov | 8e8c399 | 2014-12-09 18:45:30 +0000 | [diff] [blame] | 754 | (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask, |
| 755 | (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>; |
| 756 | |
| 757 | def : Pat<(_.VT(vselect _.KRCWM:$mask, |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 758 | (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)), |
Robert Khasanov | 8e8c399 | 2014-12-09 18:45:30 +0000 | [diff] [blame] | 759 | (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask, |
| 760 | (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>; |
| 761 | } |
| 762 | } |
| 763 | |
| 764 | defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info, |
| 765 | VR128X, FR32X>; |
| 766 | defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info, |
| 767 | VR128X, FR64X>; |
| 768 | |
| 769 | let Predicates = [HasVLX] in { |
| 770 | defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast, |
| 771 | v8f32x_info, VR128X, FR32X>; |
| 772 | defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast, |
| 773 | v4f32x_info, VR128X, FR32X>; |
| 774 | defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast, |
| 775 | v4f64x_info, VR128X, FR64X>; |
| 776 | } |
| 777 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 778 | def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 779 | (VBROADCASTSSZm addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 780 | def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 781 | (VBROADCASTSDZm addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 782 | |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 783 | def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 784 | (VBROADCASTSSZm addr:$src)>; |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 785 | def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 786 | (VBROADCASTSDZm addr:$src)>; |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 787 | |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 788 | multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _, |
| 789 | RegisterClass SrcRC> { |
| 790 | defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 791 | (ins SrcRC:$src), "vpbroadcast"##_.Suffix, |
| 792 | "$src", "$src", []>, T8PD, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 793 | } |
| 794 | |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 795 | multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _, |
| 796 | RegisterClass SrcRC, Predicate prd> { |
| 797 | let Predicates = [prd] in |
| 798 | defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512; |
| 799 | let Predicates = [prd, HasVLX] in { |
| 800 | defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256; |
| 801 | defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128; |
| 802 | } |
| 803 | } |
| 804 | |
| 805 | defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32, |
| 806 | HasBWI>; |
| 807 | defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32, |
| 808 | HasBWI>; |
| 809 | defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32, |
| 810 | HasAVX512>; |
| 811 | defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64, |
| 812 | HasAVX512>, VEX_W; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 813 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 814 | def : Pat <(v16i32 (X86vzext VK16WM:$mask)), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 815 | (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 816 | |
| 817 | def : Pat <(v8i64 (X86vzext VK8WM:$mask)), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 818 | (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 819 | |
| 820 | def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 821 | (VPBROADCASTDrZr GR32:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 822 | def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 823 | (VPBROADCASTQrZr GR64:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 824 | |
Cameron McInally | 394d557 | 2013-10-31 13:56:31 +0000 | [diff] [blame] | 825 | def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 826 | (VPBROADCASTDrZr GR32:$src)>; |
Cameron McInally | 394d557 | 2013-10-31 13:56:31 +0000 | [diff] [blame] | 827 | def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 828 | (VPBROADCASTQrZr GR64:$src)>; |
Cameron McInally | 394d557 | 2013-10-31 13:56:31 +0000 | [diff] [blame] | 829 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 830 | def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src), |
| 831 | (v16i32 immAllZerosV), (i16 GR16:$mask))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 832 | (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 833 | def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src), |
| 834 | (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 835 | (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 836 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 837 | multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr, |
| 838 | X86MemOperand x86memop, PatFrag ld_frag, |
| 839 | RegisterClass DstRC, ValueType OpVT, ValueType SrcVT, |
| 840 | RegisterClass KRC> { |
| 841 | def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 842 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 843 | [(set DstRC:$dst, |
| 844 | (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX; |
Elena Demikhovsky | 60eb9db | 2015-05-04 12:40:50 +0000 | [diff] [blame] | 845 | def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask, |
| 846 | VR128X:$src), |
| 847 | !strconcat(OpcodeStr, |
| 848 | "\t{$src, ${dst} {${mask}} |${dst} {${mask}}, $src}"), |
| 849 | []>, EVEX, EVEX_K; |
| 850 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 851 | VR128X:$src), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 852 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 853 | "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"), |
Elena Demikhovsky | 60eb9db | 2015-05-04 12:40:50 +0000 | [diff] [blame] | 854 | []>, EVEX, EVEX_KZ; |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 855 | let mayLoad = 1 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 856 | def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 857 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 858 | [(set DstRC:$dst, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 859 | (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX; |
Elena Demikhovsky | 60eb9db | 2015-05-04 12:40:50 +0000 | [diff] [blame] | 860 | def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask, |
| 861 | x86memop:$src), |
| 862 | !strconcat(OpcodeStr, |
| 863 | "\t{$src, ${dst} {${mask}}|${dst} {${mask}} , $src}"), |
| 864 | []>, EVEX, EVEX_K; |
| 865 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 866 | x86memop:$src), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 867 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 868 | "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"), |
Elena Demikhovsky | 60eb9db | 2015-05-04 12:40:50 +0000 | [diff] [blame] | 869 | [(set DstRC:$dst, (OpVT (vselect KRC:$mask, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 870 | (X86VBroadcast (ld_frag addr:$src)), |
Elena Demikhovsky | 60eb9db | 2015-05-04 12:40:50 +0000 | [diff] [blame] | 871 | (OpVT (bitconvert (v16i32 immAllZerosV))))))]>, EVEX, EVEX_KZ; |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 872 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 873 | } |
| 874 | |
| 875 | defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem, |
| 876 | loadi32, VR512, v16i32, v4i32, VK16WM>, |
| 877 | EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| 878 | defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem, |
| 879 | loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W, |
| 880 | EVEX_CD8<64, CD8VT1>; |
| 881 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 882 | multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr, |
| 883 | X86VectorVTInfo _Dst, X86VectorVTInfo _Src> { |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 884 | let mayLoad = 1 in { |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 885 | def rm : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Src.MemOp:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 886 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 887 | [(set _Dst.RC:$dst, |
| 888 | (_Dst.VT (X86SubVBroadcast |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 889 | (_Src.VT (bitconvert (_Src.LdFrag addr:$src))))))]>, EVEX; |
| 890 | def rmk : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask, |
| 891 | _Src.MemOp:$src), |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 892 | !strconcat(OpcodeStr, |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 893 | "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"), |
| 894 | []>, EVEX, EVEX_K; |
| 895 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask, |
| 896 | _Src.MemOp:$src), |
| 897 | !strconcat(OpcodeStr, |
| 898 | "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"), |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 899 | []>, EVEX, EVEX_KZ; |
| 900 | } |
| 901 | } |
| 902 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 903 | defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", |
| 904 | v16i32_info, v4i32x_info>, |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 905 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 906 | defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4", |
| 907 | v16f32_info, v4f32x_info>, |
| 908 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
| 909 | defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4", |
| 910 | v8i64_info, v4i64x_info>, VEX_W, |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 911 | EVEX_V512, EVEX_CD8<64, CD8VT4>; |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 912 | defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4", |
| 913 | v8f64_info, v4f64x_info>, VEX_W, |
| 914 | EVEX_V512, EVEX_CD8<64, CD8VT4>; |
| 915 | |
| 916 | let Predicates = [HasVLX] in { |
| 917 | defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", |
| 918 | v8i32x_info, v4i32x_info>, |
| 919 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
| 920 | defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4", |
| 921 | v8f32x_info, v4f32x_info>, |
| 922 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
| 923 | } |
| 924 | let Predicates = [HasVLX, HasDQI] in { |
| 925 | defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2", |
| 926 | v4i64x_info, v2i64x_info>, VEX_W, |
| 927 | EVEX_V256, EVEX_CD8<64, CD8VT2>; |
| 928 | defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2", |
| 929 | v4f64x_info, v2f64x_info>, VEX_W, |
| 930 | EVEX_V256, EVEX_CD8<64, CD8VT2>; |
| 931 | } |
| 932 | let Predicates = [HasDQI] in { |
| 933 | defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2", |
| 934 | v8i64_info, v2i64x_info>, VEX_W, |
| 935 | EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| 936 | defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8", |
| 937 | v16i32_info, v8i32x_info>, |
| 938 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| 939 | defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2", |
| 940 | v8f64_info, v2f64x_info>, VEX_W, |
| 941 | EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| 942 | defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8", |
| 943 | v16f32_info, v8f32x_info>, |
| 944 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| 945 | } |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 946 | |
Cameron McInally | 394d557 | 2013-10-31 13:56:31 +0000 | [diff] [blame] | 947 | def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))), |
| 948 | (VPBROADCASTDZrr VR128X:$src)>; |
| 949 | def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))), |
| 950 | (VPBROADCASTQZrr VR128X:$src)>; |
| 951 | |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 952 | def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 953 | (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>; |
Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 954 | def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))), |
| 955 | (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>; |
| 956 | |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 957 | def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 958 | (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>; |
Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 959 | def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))), |
| 960 | (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>; |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 961 | |
| 962 | def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))), |
| 963 | (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>; |
Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 964 | def : Pat<(v16i32 (X86VBroadcast (v8i32 VR256X:$src))), |
| 965 | (VPBROADCASTDZrr (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm))>; |
| 966 | |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 967 | def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))), |
| 968 | (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>; |
Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 969 | def : Pat<(v8i64 (X86VBroadcast (v4i64 VR256X:$src))), |
| 970 | (VPBROADCASTQZrr (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm))>; |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 971 | |
Quentin Colombet | 8761a8f | 2013-10-25 18:04:12 +0000 | [diff] [blame] | 972 | def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 973 | (VBROADCASTSSZr VR128X:$src)>; |
Quentin Colombet | 8761a8f | 2013-10-25 18:04:12 +0000 | [diff] [blame] | 974 | def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 975 | (VBROADCASTSDZr VR128X:$src)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 976 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 977 | // Provide fallback in case the load node that is used in the patterns above |
| 978 | // is used by additional users, which prevents the pattern selection. |
| 979 | def : Pat<(v16f32 (X86VBroadcast FR32X:$src)), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 980 | (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 981 | def : Pat<(v8f64 (X86VBroadcast FR64X:$src)), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 982 | (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 983 | |
| 984 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 985 | //===----------------------------------------------------------------------===// |
| 986 | // AVX-512 BROADCAST MASK TO VECTOR REGISTER |
| 987 | //--- |
| 988 | |
| 989 | multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr, |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 990 | RegisterClass KRC> { |
| 991 | let Predicates = [HasCDI] in |
| 992 | def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 993 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 994 | []>, EVEX, EVEX_V512; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 995 | |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 996 | let Predicates = [HasCDI, HasVLX] in { |
| 997 | def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 998 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 999 | []>, EVEX, EVEX_V128; |
| 1000 | def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1001 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 1002 | []>, EVEX, EVEX_V256; |
| 1003 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1004 | } |
| 1005 | |
Cameron McInally | c43c8f9 | 2014-06-13 11:40:31 +0000 | [diff] [blame] | 1006 | let Predicates = [HasCDI] in { |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 1007 | defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", |
| 1008 | VK16>; |
| 1009 | defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", |
| 1010 | VK8>, VEX_W; |
Cameron McInally | c43c8f9 | 2014-06-13 11:40:31 +0000 | [diff] [blame] | 1011 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1012 | |
| 1013 | //===----------------------------------------------------------------------===// |
| 1014 | // AVX-512 - VPERM |
| 1015 | // |
| 1016 | // -- immediate form -- |
Adam Nemet | 8d85b0c | 2014-10-27 23:08:37 +0000 | [diff] [blame] | 1017 | multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1018 | X86VectorVTInfo _> { |
| 1019 | let ExeDomain = _.ExeDomain in { |
| 1020 | def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1021 | (ins _.RC:$src1, u8imm:$src2), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1022 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1023 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Adam Nemet | 8d85b0c | 2014-10-27 23:08:37 +0000 | [diff] [blame] | 1024 | [(set _.RC:$dst, |
| 1025 | (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1026 | EVEX; |
Adam Nemet | 8d85b0c | 2014-10-27 23:08:37 +0000 | [diff] [blame] | 1027 | def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1028 | (ins _.MemOp:$src1, u8imm:$src2), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1029 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1030 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Adam Nemet | 8d85b0c | 2014-10-27 23:08:37 +0000 | [diff] [blame] | 1031 | [(set _.RC:$dst, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 1032 | (_.VT (OpNode (_.LdFrag addr:$src1), |
Adam Nemet | 8d85b0c | 2014-10-27 23:08:37 +0000 | [diff] [blame] | 1033 | (i8 imm:$src2))))]>, |
| 1034 | EVEX, EVEX_CD8<_.EltSize, CD8VF>; |
| 1035 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1036 | } |
| 1037 | |
Adam Nemet | cf7a4a2 | 2014-10-27 23:08:40 +0000 | [diff] [blame] | 1038 | multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _, |
| 1039 | X86VectorVTInfo Ctrl> : |
| 1040 | avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> { |
| 1041 | let ExeDomain = _.ExeDomain in { |
| 1042 | def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst), |
| 1043 | (ins _.RC:$src1, _.RC:$src2), |
| 1044 | !strconcat("vpermil" # _.Suffix, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1045 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Adam Nemet | cf7a4a2 | 2014-10-27 23:08:40 +0000 | [diff] [blame] | 1046 | [(set _.RC:$dst, |
| 1047 | (_.VT (X86VPermilpv _.RC:$src1, |
| 1048 | (Ctrl.VT Ctrl.RC:$src2))))]>, |
| 1049 | EVEX_4V; |
| 1050 | def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst), |
| 1051 | (ins _.RC:$src1, Ctrl.MemOp:$src2), |
| 1052 | !strconcat("vpermil" # _.Suffix, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1053 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Adam Nemet | cf7a4a2 | 2014-10-27 23:08:40 +0000 | [diff] [blame] | 1054 | [(set _.RC:$dst, |
| 1055 | (_.VT (X86VPermilpv _.RC:$src1, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 1056 | (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>, |
Adam Nemet | cf7a4a2 | 2014-10-27 23:08:40 +0000 | [diff] [blame] | 1057 | EVEX_4V; |
| 1058 | } |
| 1059 | } |
Adam Nemet | cf7a4a2 | 2014-10-27 23:08:40 +0000 | [diff] [blame] | 1060 | defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>, |
Adam Nemet | 8d85b0c | 2014-10-27 23:08:37 +0000 | [diff] [blame] | 1061 | EVEX_V512; |
Adam Nemet | cf7a4a2 | 2014-10-27 23:08:40 +0000 | [diff] [blame] | 1062 | defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>, |
Adam Nemet | 8d85b0c | 2014-10-27 23:08:37 +0000 | [diff] [blame] | 1063 | EVEX_V512, VEX_W; |
Adam Nemet | 9aad131 | 2014-10-27 23:08:34 +0000 | [diff] [blame] | 1064 | |
| 1065 | def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))), |
| 1066 | (VPERMILPSZri VR512:$src1, imm:$imm)>; |
| 1067 | def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))), |
| 1068 | (VPERMILPDZri VR512:$src1, imm:$imm)>; |
| 1069 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1070 | // -- VPERM2I - 3 source operands form -- |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1071 | multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, |
| 1072 | SDNode OpNode, X86VectorVTInfo _> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1073 | let Constraints = "$src1 = $dst" in { |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1074 | defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 1075 | (ins _.RC:$src2, _.RC:$src3), |
| 1076 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 1077 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V, |
| 1078 | AVX5128IBase; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1079 | |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1080 | let mayLoad = 1 in |
| 1081 | defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 1082 | (ins _.RC:$src2, _.MemOp:$src3), |
| 1083 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 1084 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, |
| 1085 | (_.VT (bitconvert (_.LdFrag addr:$src3)))))>, |
| 1086 | EVEX_4V, AVX5128IBase; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1087 | } |
| 1088 | } |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1089 | multiclass avx512_perm_3src_mb<bits<8> opc, string OpcodeStr, |
| 1090 | SDNode OpNode, X86VectorVTInfo _> { |
| 1091 | let mayLoad = 1, Constraints = "$src1 = $dst" in |
| 1092 | defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 1093 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 1094 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 1095 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
| 1096 | (_.VT (OpNode _.RC:$src1, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1097 | _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1098 | AVX5128IBase, EVEX_4V, EVEX_B; |
Adam Nemet | efe9c98 | 2014-07-02 21:25:58 +0000 | [diff] [blame] | 1099 | } |
| 1100 | |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1101 | multiclass avx512_perm_3src_sizes<bits<8> opc, string OpcodeStr, |
| 1102 | SDNode OpNode, AVX512VLVectorVTInfo VTInfo> { |
| 1103 | let Predicates = [HasAVX512] in |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1104 | defm NAME: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info512>, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1105 | avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512; |
| 1106 | let Predicates = [HasVLX] in { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1107 | defm NAME#128: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info128>, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1108 | avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 1109 | EVEX_V128; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1110 | defm NAME#256: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info256>, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1111 | avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 1112 | EVEX_V256; |
| 1113 | } |
| 1114 | } |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1115 | multiclass avx512_perm_3src_sizes_w<bits<8> opc, string OpcodeStr, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1116 | SDNode OpNode, AVX512VLVectorVTInfo VTInfo> { |
| 1117 | let Predicates = [HasBWI] in |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1118 | defm NAME: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info512>, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1119 | avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info512>, |
| 1120 | EVEX_V512; |
| 1121 | let Predicates = [HasBWI, HasVLX] in { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1122 | defm NAME#128: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info128>, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1123 | avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 1124 | EVEX_V128; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1125 | defm NAME#256: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info256>, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1126 | avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 1127 | EVEX_V256; |
| 1128 | } |
| 1129 | } |
| 1130 | defm VPERMI2D : avx512_perm_3src_sizes<0x76, "vpermi2d", X86VPermiv3, |
| 1131 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| 1132 | defm VPERMI2Q : avx512_perm_3src_sizes<0x76, "vpermi2q", X86VPermiv3, |
| 1133 | avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
| 1134 | defm VPERMI2PS : avx512_perm_3src_sizes<0x77, "vpermi2ps", X86VPermiv3, |
| 1135 | avx512vl_f32_info>, EVEX_CD8<32, CD8VF>; |
| 1136 | defm VPERMI2PD : avx512_perm_3src_sizes<0x77, "vpermi2pd", X86VPermiv3, |
| 1137 | avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
| 1138 | |
| 1139 | defm VPERMT2D : avx512_perm_3src_sizes<0x7E, "vpermt2d", X86VPermv3, |
| 1140 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| 1141 | defm VPERMT2Q : avx512_perm_3src_sizes<0x7E, "vpermt2q", X86VPermv3, |
| 1142 | avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
| 1143 | defm VPERMT2PS : avx512_perm_3src_sizes<0x7F, "vpermt2ps", X86VPermv3, |
| 1144 | avx512vl_f32_info>, EVEX_CD8<32, CD8VF>; |
| 1145 | defm VPERMT2PD : avx512_perm_3src_sizes<0x7F, "vpermt2pd", X86VPermv3, |
| 1146 | avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
| 1147 | |
| 1148 | defm VPERMT2W : avx512_perm_3src_sizes_w<0x7D, "vpermt2w", X86VPermv3, |
| 1149 | avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>; |
| 1150 | defm VPERMI2W : avx512_perm_3src_sizes_w<0x75, "vpermi2w", X86VPermiv3, |
| 1151 | avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>; |
Elena Demikhovsky | 299cf511 | 2014-04-29 09:09:15 +0000 | [diff] [blame] | 1152 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1153 | //===----------------------------------------------------------------------===// |
| 1154 | // AVX-512 - BLEND using mask |
| 1155 | // |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1156 | multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
| 1157 | let ExeDomain = _.ExeDomain in { |
| 1158 | def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1159 | (ins _.RC:$src1, _.RC:$src2), |
| 1160 | !strconcat(OpcodeStr, |
| 1161 | "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"), |
| 1162 | []>, EVEX_4V; |
| 1163 | def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1164 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1165 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1166 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1167 | [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1), |
| 1168 | (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K; |
| 1169 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1170 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 1171 | !strconcat(OpcodeStr, |
| 1172 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), |
| 1173 | []>, EVEX_4V, EVEX_KZ; |
| 1174 | let mayLoad = 1 in { |
| 1175 | def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1176 | (ins _.RC:$src1, _.MemOp:$src2), |
| 1177 | !strconcat(OpcodeStr, |
| 1178 | "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"), |
| 1179 | []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 1180 | def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1181 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1182 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1183 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1184 | [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1), |
| 1185 | (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>, |
| 1186 | EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>; |
| 1187 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1188 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| 1189 | !strconcat(OpcodeStr, |
| 1190 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), |
| 1191 | []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>; |
| 1192 | } |
| 1193 | } |
| 1194 | } |
| 1195 | multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
| 1196 | |
| 1197 | def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1198 | (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2), |
| 1199 | !strconcat(OpcodeStr, |
| 1200 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1201 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1202 | [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1), |
| 1203 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>, |
Elena Demikhovsky | 3121449 | 2014-12-23 09:36:28 +0000 | [diff] [blame] | 1204 | EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1205 | |
| 1206 | def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1207 | (ins _.RC:$src1, _.ScalarMemOp:$src2), |
| 1208 | !strconcat(OpcodeStr, |
| 1209 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 1210 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
Elena Demikhovsky | 3121449 | 2014-12-23 09:36:28 +0000 | [diff] [blame] | 1211 | []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1212 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1213 | } |
| 1214 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1215 | multiclass blendmask_dq <bits<8> opc, string OpcodeStr, |
| 1216 | AVX512VLVectorVTInfo VTInfo> { |
| 1217 | defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, |
| 1218 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1219 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1220 | let Predicates = [HasVLX] in { |
| 1221 | defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>, |
| 1222 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 1223 | defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>, |
| 1224 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1225 | } |
| 1226 | } |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1227 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1228 | multiclass blendmask_bw <bits<8> opc, string OpcodeStr, |
| 1229 | AVX512VLVectorVTInfo VTInfo> { |
| 1230 | let Predicates = [HasBWI] in |
| 1231 | defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1232 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1233 | let Predicates = [HasBWI, HasVLX] in { |
| 1234 | defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 1235 | defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1236 | } |
| 1237 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1238 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1239 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1240 | defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>; |
| 1241 | defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W; |
| 1242 | defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>; |
| 1243 | defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W; |
| 1244 | defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>; |
| 1245 | defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1246 | |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1247 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1248 | let Predicates = [HasAVX512] in { |
| 1249 | def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1), |
| 1250 | (v8f32 VR256X:$src2))), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1251 | (EXTRACT_SUBREG |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1252 | (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1253 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1254 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 1255 | |
| 1256 | def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1), |
| 1257 | (v8i32 VR256X:$src2))), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1258 | (EXTRACT_SUBREG |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1259 | (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1260 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1261 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 1262 | } |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1263 | //===----------------------------------------------------------------------===// |
| 1264 | // Compare Instructions |
| 1265 | //===----------------------------------------------------------------------===// |
| 1266 | |
| 1267 | // avx512_cmp_scalar - AVX512 CMPSS and CMPSD |
| 1268 | multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop, |
Craig Topper | 1d60952 | 2015-01-25 08:49:19 +0000 | [diff] [blame] | 1269 | SDNode OpNode, ValueType VT, |
| 1270 | PatFrag ld_frag, string Suffix> { |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1271 | def rr : AVX512Ii8<0xC2, MRMSrcReg, |
Craig Topper | 1d60952 | 2015-01-25 08:49:19 +0000 | [diff] [blame] | 1272 | (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc), |
| 1273 | !strconcat("vcmp${cc}", Suffix, |
| 1274 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1275 | [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))], |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1276 | IIC_SSE_ALU_F32S_RR>, EVEX_4V; |
| 1277 | def rm : AVX512Ii8<0xC2, MRMSrcMem, |
Craig Topper | 1d60952 | 2015-01-25 08:49:19 +0000 | [diff] [blame] | 1278 | (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc), |
| 1279 | !strconcat("vcmp${cc}", Suffix, |
| 1280 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1281 | [(set VK1:$dst, (OpNode (VT RC:$src1), |
| 1282 | (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1283 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1284 | def rri_alt : AVX512Ii8<0xC2, MRMSrcReg, |
Craig Topper | f38dea1 | 2015-01-21 06:07:53 +0000 | [diff] [blame] | 1285 | (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc), |
Craig Topper | 1d60952 | 2015-01-25 08:49:19 +0000 | [diff] [blame] | 1286 | !strconcat("vcmp", Suffix, |
| 1287 | "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), |
| 1288 | [], IIC_SSE_ALU_F32S_RR>, EVEX_4V; |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1289 | let mayLoad = 1 in |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1290 | def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem, |
Craig Topper | f38dea1 | 2015-01-21 06:07:53 +0000 | [diff] [blame] | 1291 | (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc), |
Craig Topper | 1d60952 | 2015-01-25 08:49:19 +0000 | [diff] [blame] | 1292 | !strconcat("vcmp", Suffix, |
| 1293 | "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), |
| 1294 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1295 | } |
| 1296 | } |
| 1297 | |
| 1298 | let Predicates = [HasAVX512] in { |
Craig Topper | 1d60952 | 2015-01-25 08:49:19 +0000 | [diff] [blame] | 1299 | defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">, |
| 1300 | XS; |
| 1301 | defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">, |
| 1302 | XD, VEX_W; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1303 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1304 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1305 | multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1306 | X86VectorVTInfo _> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1307 | def rr : AVX512BI<opc, MRMSrcReg, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1308 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2), |
| 1309 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1310 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1311 | IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1312 | let mayLoad = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1313 | def rm : AVX512BI<opc, MRMSrcMem, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1314 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2), |
| 1315 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1316 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1317 | (_.VT (bitconvert (_.LdFrag addr:$src2)))))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1318 | IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1319 | def rrk : AVX512BI<opc, MRMSrcReg, |
| 1320 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 1321 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", |
| 1322 | "$dst {${mask}}, $src1, $src2}"), |
| 1323 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1324 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))], |
| 1325 | IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
| 1326 | let mayLoad = 1 in |
| 1327 | def rmk : AVX512BI<opc, MRMSrcMem, |
| 1328 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| 1329 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", |
| 1330 | "$dst {${mask}}, $src1, $src2}"), |
| 1331 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1332 | (OpNode (_.VT _.RC:$src1), |
| 1333 | (_.VT (bitconvert |
| 1334 | (_.LdFrag addr:$src2))))))], |
| 1335 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1336 | } |
| 1337 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1338 | multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1339 | X86VectorVTInfo _> : |
| 1340 | avx512_icmp_packed<opc, OpcodeStr, OpNode, _> { |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1341 | let mayLoad = 1 in { |
| 1342 | def rmb : AVX512BI<opc, MRMSrcMem, |
| 1343 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2), |
| 1344 | !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst", |
| 1345 | "|$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1346 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1347 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))))], |
| 1348 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 1349 | def rmbk : AVX512BI<opc, MRMSrcMem, |
| 1350 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
| 1351 | _.ScalarMemOp:$src2), |
| 1352 | !strconcat(OpcodeStr, |
| 1353 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1354 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1355 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1356 | (OpNode (_.VT _.RC:$src1), |
| 1357 | (X86VBroadcast |
| 1358 | (_.ScalarLdFrag addr:$src2)))))], |
| 1359 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
| 1360 | } |
| 1361 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1362 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1363 | multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1364 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 1365 | let Predicates = [prd] in |
| 1366 | defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>, |
| 1367 | EVEX_V512; |
| 1368 | |
| 1369 | let Predicates = [prd, HasVLX] in { |
| 1370 | defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 1371 | EVEX_V256; |
| 1372 | defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 1373 | EVEX_V128; |
| 1374 | } |
| 1375 | } |
| 1376 | |
| 1377 | multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr, |
| 1378 | SDNode OpNode, AVX512VLVectorVTInfo VTInfo, |
| 1379 | Predicate prd> { |
| 1380 | let Predicates = [prd] in |
| 1381 | defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>, |
| 1382 | EVEX_V512; |
| 1383 | |
| 1384 | let Predicates = [prd, HasVLX] in { |
| 1385 | defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 1386 | EVEX_V256; |
| 1387 | defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 1388 | EVEX_V128; |
| 1389 | } |
| 1390 | } |
| 1391 | |
| 1392 | defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm, |
| 1393 | avx512vl_i8_info, HasBWI>, |
| 1394 | EVEX_CD8<8, CD8VF>; |
| 1395 | |
| 1396 | defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm, |
| 1397 | avx512vl_i16_info, HasBWI>, |
| 1398 | EVEX_CD8<16, CD8VF>; |
| 1399 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1400 | defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1401 | avx512vl_i32_info, HasAVX512>, |
| 1402 | EVEX_CD8<32, CD8VF>; |
| 1403 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1404 | defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1405 | avx512vl_i64_info, HasAVX512>, |
| 1406 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 1407 | |
| 1408 | defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm, |
| 1409 | avx512vl_i8_info, HasBWI>, |
| 1410 | EVEX_CD8<8, CD8VF>; |
| 1411 | |
| 1412 | defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm, |
| 1413 | avx512vl_i16_info, HasBWI>, |
| 1414 | EVEX_CD8<16, CD8VF>; |
| 1415 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1416 | defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1417 | avx512vl_i32_info, HasAVX512>, |
| 1418 | EVEX_CD8<32, CD8VF>; |
| 1419 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1420 | defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1421 | avx512vl_i64_info, HasAVX512>, |
| 1422 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1423 | |
| 1424 | def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1425 | (COPY_TO_REGCLASS (VPCMPGTDZrr |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1426 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1427 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>; |
| 1428 | |
| 1429 | def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1430 | (COPY_TO_REGCLASS (VPCMPEQDZrr |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1431 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1432 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>; |
| 1433 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1434 | multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode, |
| 1435 | X86VectorVTInfo _> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1436 | def rri : AVX512AIi8<opc, MRMSrcReg, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1437 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1438 | !strconcat("vpcmp${cc}", Suffix, |
| 1439 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1440 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 1441 | imm:$cc))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1442 | IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1443 | let mayLoad = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1444 | def rmi : AVX512AIi8<opc, MRMSrcMem, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1445 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1446 | !strconcat("vpcmp${cc}", Suffix, |
| 1447 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1448 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1449 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1450 | imm:$cc))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1451 | IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
| 1452 | def rrik : AVX512AIi8<opc, MRMSrcReg, |
| 1453 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1454 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1455 | !strconcat("vpcmp${cc}", Suffix, |
| 1456 | "\t{$src2, $src1, $dst {${mask}}|", |
| 1457 | "$dst {${mask}}, $src1, $src2}"), |
| 1458 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1459 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1460 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1461 | IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
| 1462 | let mayLoad = 1 in |
| 1463 | def rmik : AVX512AIi8<opc, MRMSrcMem, |
| 1464 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1465 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1466 | !strconcat("vpcmp${cc}", Suffix, |
| 1467 | "\t{$src2, $src1, $dst {${mask}}|", |
| 1468 | "$dst {${mask}}, $src1, $src2}"), |
| 1469 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1470 | (OpNode (_.VT _.RC:$src1), |
| 1471 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1472 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1473 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
| 1474 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1475 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1476 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1477 | def rri_alt : AVX512AIi8<opc, MRMSrcReg, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1478 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1479 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", |
| 1480 | "$dst, $src1, $src2, $cc}"), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1481 | [], IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1482 | let mayLoad = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1483 | def rmi_alt : AVX512AIi8<opc, MRMSrcMem, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1484 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1485 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", |
| 1486 | "$dst, $src1, $src2, $cc}"), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1487 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1488 | def rrik_alt : AVX512AIi8<opc, MRMSrcReg, |
| 1489 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1490 | u8imm:$cc), |
Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 1491 | !strconcat("vpcmp", Suffix, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1492 | "\t{$cc, $src2, $src1, $dst {${mask}}|", |
| 1493 | "$dst {${mask}}, $src1, $src2, $cc}"), |
| 1494 | [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1495 | let mayLoad = 1 in |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1496 | def rmik_alt : AVX512AIi8<opc, MRMSrcMem, |
| 1497 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1498 | u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1499 | !strconcat("vpcmp", Suffix, |
| 1500 | "\t{$cc, $src2, $src1, $dst {${mask}}|", |
| 1501 | "$dst {${mask}}, $src1, $src2, $cc}"), |
Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 1502 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1503 | } |
| 1504 | } |
| 1505 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1506 | multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode, |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1507 | X86VectorVTInfo _> : |
| 1508 | avx512_icmp_cc<opc, Suffix, OpNode, _> { |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1509 | def rmib : AVX512AIi8<opc, MRMSrcMem, |
| 1510 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1511 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1512 | !strconcat("vpcmp${cc}", Suffix, |
| 1513 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 1514 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1515 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1516 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1517 | imm:$cc))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1518 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 1519 | def rmibk : AVX512AIi8<opc, MRMSrcMem, |
| 1520 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1521 | _.ScalarMemOp:$src2, AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1522 | !strconcat("vpcmp${cc}", Suffix, |
| 1523 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1524 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1525 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1526 | (OpNode (_.VT _.RC:$src1), |
| 1527 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1528 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1529 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1530 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1531 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1532 | let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in { |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1533 | def rmib_alt : AVX512AIi8<opc, MRMSrcMem, |
| 1534 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1535 | u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1536 | !strconcat("vpcmp", Suffix, |
| 1537 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 1538 | "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), |
| 1539 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 1540 | def rmibk_alt : AVX512AIi8<opc, MRMSrcMem, |
| 1541 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1542 | _.ScalarMemOp:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1543 | !strconcat("vpcmp", Suffix, |
| 1544 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1545 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), |
| 1546 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
| 1547 | } |
| 1548 | } |
| 1549 | |
| 1550 | multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode, |
| 1551 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 1552 | let Predicates = [prd] in |
| 1553 | defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512; |
| 1554 | |
| 1555 | let Predicates = [prd, HasVLX] in { |
| 1556 | defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256; |
| 1557 | defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128; |
| 1558 | } |
| 1559 | } |
| 1560 | |
| 1561 | multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode, |
| 1562 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 1563 | let Predicates = [prd] in |
| 1564 | defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>, |
| 1565 | EVEX_V512; |
| 1566 | |
| 1567 | let Predicates = [prd, HasVLX] in { |
| 1568 | defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>, |
| 1569 | EVEX_V256; |
| 1570 | defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>, |
| 1571 | EVEX_V128; |
| 1572 | } |
| 1573 | } |
| 1574 | |
| 1575 | defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info, |
| 1576 | HasBWI>, EVEX_CD8<8, CD8VF>; |
| 1577 | defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info, |
| 1578 | HasBWI>, EVEX_CD8<8, CD8VF>; |
| 1579 | |
| 1580 | defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info, |
| 1581 | HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>; |
| 1582 | defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info, |
| 1583 | HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>; |
| 1584 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1585 | defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1586 | HasAVX512>, EVEX_CD8<32, CD8VF>; |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1587 | defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1588 | HasAVX512>, EVEX_CD8<32, CD8VF>; |
| 1589 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1590 | defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1591 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1592 | defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1593 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1594 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1595 | multiclass avx512_vcmp_common<X86VectorVTInfo _> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1596 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1597 | defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1598 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc), |
| 1599 | "vcmp${cc}"#_.Suffix, |
| 1600 | "$src2, $src1", "$src1, $src2", |
| 1601 | (X86cmpm (_.VT _.RC:$src1), |
| 1602 | (_.VT _.RC:$src2), |
| 1603 | imm:$cc)>; |
| 1604 | |
| 1605 | let mayLoad = 1 in { |
| 1606 | defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 1607 | (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc), |
| 1608 | "vcmp${cc}"#_.Suffix, |
| 1609 | "$src2, $src1", "$src1, $src2", |
| 1610 | (X86cmpm (_.VT _.RC:$src1), |
| 1611 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 1612 | imm:$cc)>; |
| 1613 | |
| 1614 | defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 1615 | (outs _.KRC:$dst), |
| 1616 | (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), |
| 1617 | "vcmp${cc}"#_.Suffix, |
| 1618 | "${src2}"##_.BroadcastStr##", $src1", |
| 1619 | "$src1, ${src2}"##_.BroadcastStr, |
| 1620 | (X86cmpm (_.VT _.RC:$src1), |
| 1621 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 1622 | imm:$cc)>,EVEX_B; |
| 1623 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1624 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1625 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1626 | defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1627 | (outs _.KRC:$dst), |
| 1628 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1629 | "vcmp"#_.Suffix, |
| 1630 | "$cc, $src2, $src1", "$src1, $src2, $cc">; |
| 1631 | |
| 1632 | let mayLoad = 1 in { |
| 1633 | defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 1634 | (outs _.KRC:$dst), |
| 1635 | (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
| 1636 | "vcmp"#_.Suffix, |
| 1637 | "$cc, $src2, $src1", "$src1, $src2, $cc">; |
| 1638 | |
| 1639 | defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 1640 | (outs _.KRC:$dst), |
| 1641 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc), |
| 1642 | "vcmp"#_.Suffix, |
| 1643 | "$cc, ${src2}"##_.BroadcastStr##", $src1", |
| 1644 | "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B; |
| 1645 | } |
| 1646 | } |
| 1647 | } |
| 1648 | |
| 1649 | multiclass avx512_vcmp_sae<X86VectorVTInfo _> { |
| 1650 | // comparison code form (VCMP[EQ/LT/LE/...] |
| 1651 | defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1652 | (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 1653 | "vcmp${cc}"#_.Suffix, |
| 1654 | "{sae}, $src2, $src1", "$src1, $src2,{sae}", |
| 1655 | (X86cmpmRnd (_.VT _.RC:$src1), |
| 1656 | (_.VT _.RC:$src2), |
| 1657 | imm:$cc, |
| 1658 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 1659 | |
| 1660 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
| 1661 | defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1662 | (outs _.KRC:$dst), |
| 1663 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1664 | "vcmp"#_.Suffix, |
| 1665 | "$cc,{sae}, $src2, $src1", |
| 1666 | "$src1, $src2,{sae}, $cc">, EVEX_B; |
| 1667 | } |
| 1668 | } |
| 1669 | |
| 1670 | multiclass avx512_vcmp<AVX512VLVectorVTInfo _> { |
| 1671 | let Predicates = [HasAVX512] in { |
| 1672 | defm Z : avx512_vcmp_common<_.info512>, |
| 1673 | avx512_vcmp_sae<_.info512>, EVEX_V512; |
| 1674 | |
| 1675 | } |
| 1676 | let Predicates = [HasAVX512,HasVLX] in { |
| 1677 | defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128; |
| 1678 | defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1679 | } |
| 1680 | } |
| 1681 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1682 | defm VCMPPD : avx512_vcmp<avx512vl_f64_info>, |
| 1683 | AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 1684 | defm VCMPPS : avx512_vcmp<avx512vl_f32_info>, |
| 1685 | AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1686 | |
| 1687 | def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)), |
| 1688 | (COPY_TO_REGCLASS (VCMPPSZrri |
| 1689 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1690 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1691 | imm:$cc), VK8)>; |
| 1692 | def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)), |
| 1693 | (COPY_TO_REGCLASS (VPCMPDZrri |
| 1694 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1695 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1696 | imm:$cc), VK8)>; |
| 1697 | def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)), |
| 1698 | (COPY_TO_REGCLASS (VPCMPUDZrri |
| 1699 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1700 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1701 | imm:$cc), VK8)>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 1702 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1703 | //----------------------------------------------------------------- |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1704 | // Mask register copy, including |
| 1705 | // - copy between mask registers |
| 1706 | // - load/store mask registers |
| 1707 | // - copy from GPR to mask register and vice versa |
| 1708 | // |
| 1709 | multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk, |
| 1710 | string OpcodeStr, RegisterClass KRC, |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1711 | ValueType vvt, X86MemOperand x86memop> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 1712 | let hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1713 | def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1714 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1715 | let mayLoad = 1 in |
| 1716 | def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1717 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1718 | [(set KRC:$dst, (vvt (load addr:$src)))]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1719 | let mayStore = 1 in |
| 1720 | def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src), |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 1721 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 1722 | [(store KRC:$src, addr:$dst)]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1723 | } |
| 1724 | } |
| 1725 | |
| 1726 | multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk, |
| 1727 | string OpcodeStr, |
| 1728 | RegisterClass KRC, RegisterClass GRC> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 1729 | let hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1730 | def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1731 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1732 | def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1733 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1734 | } |
| 1735 | } |
| 1736 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1737 | let Predicates = [HasDQI] in |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1738 | defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1739 | avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>, |
| 1740 | VEX, PD; |
| 1741 | |
| 1742 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1743 | defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1744 | avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 1745 | VEX, PS; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1746 | |
| 1747 | let Predicates = [HasBWI] in { |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1748 | defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>, |
| 1749 | VEX, PD, VEX_W; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1750 | defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>, |
| 1751 | VEX, XD; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1752 | } |
| 1753 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1754 | let Predicates = [HasBWI] in { |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1755 | defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>, |
| 1756 | VEX, PS, VEX_W; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1757 | defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>, |
| 1758 | VEX, XD, VEX_W; |
| 1759 | } |
| 1760 | |
| 1761 | // GR from/to mask register |
| 1762 | let Predicates = [HasDQI] in { |
| 1763 | def : Pat<(v8i1 (bitconvert (i8 GR8:$src))), |
| 1764 | (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>; |
| 1765 | def : Pat<(i8 (bitconvert (v8i1 VK8:$src))), |
| 1766 | (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>; |
| 1767 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1768 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1769 | def : Pat<(v16i1 (bitconvert (i16 GR16:$src))), |
| 1770 | (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>; |
| 1771 | def : Pat<(i16 (bitconvert (v16i1 VK16:$src))), |
| 1772 | (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1773 | } |
| 1774 | let Predicates = [HasBWI] in { |
| 1775 | def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>; |
| 1776 | def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>; |
| 1777 | } |
| 1778 | let Predicates = [HasBWI] in { |
| 1779 | def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>; |
| 1780 | def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>; |
| 1781 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1782 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1783 | // Load/store kreg |
| 1784 | let Predicates = [HasDQI] in { |
| 1785 | def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst), |
| 1786 | (KMOVBmk addr:$dst, VK8:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1787 | def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))), |
| 1788 | (KMOVBkm addr:$src)>; |
| 1789 | } |
| 1790 | let Predicates = [HasAVX512, NoDQI] in { |
| 1791 | def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst), |
| 1792 | (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>; |
| 1793 | def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))), |
| 1794 | (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1795 | } |
| 1796 | let Predicates = [HasAVX512] in { |
| 1797 | def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1798 | (KMOVWmk addr:$dst, VK16:$src)>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1799 | def : Pat<(i1 (load addr:$src)), |
Elena Demikhovsky | f61727d | 2015-05-20 14:32:03 +0000 | [diff] [blame] | 1800 | (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0), |
| 1801 | (MOV8rm addr:$src), sub_8bit)), |
| 1802 | (i16 1)), VK1)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1803 | def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))), |
| 1804 | (KMOVWkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1805 | } |
| 1806 | let Predicates = [HasBWI] in { |
| 1807 | def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst), |
| 1808 | (KMOVDmk addr:$dst, VK32:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1809 | def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))), |
| 1810 | (KMOVDkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1811 | } |
| 1812 | let Predicates = [HasBWI] in { |
| 1813 | def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst), |
| 1814 | (KMOVQmk addr:$dst, VK64:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1815 | def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))), |
| 1816 | (KMOVQkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1817 | } |
Elena Demikhovsky | c5f6726 | 2013-12-17 08:33:15 +0000 | [diff] [blame] | 1818 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1819 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | 34d2d76 | 2014-08-18 11:59:06 +0000 | [diff] [blame] | 1820 | def : Pat<(i1 (trunc (i64 GR64:$src))), |
| 1821 | (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit), |
| 1822 | (i32 1))), VK1)>; |
| 1823 | |
Elena Demikhovsky | 64c9548 | 2013-12-24 14:24:07 +0000 | [diff] [blame] | 1824 | def : Pat<(i1 (trunc (i32 GR32:$src))), |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 1825 | (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>; |
Elena Demikhovsky | 64c9548 | 2013-12-24 14:24:07 +0000 | [diff] [blame] | 1826 | |
| 1827 | def : Pat<(i1 (trunc (i8 GR8:$src))), |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 1828 | (COPY_TO_REGCLASS |
| 1829 | (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))), |
| 1830 | VK1)>; |
| 1831 | def : Pat<(i1 (trunc (i16 GR16:$src))), |
| 1832 | (COPY_TO_REGCLASS |
| 1833 | (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))), |
| 1834 | VK1)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1835 | |
Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 1836 | def : Pat<(i32 (zext VK1:$src)), |
| 1837 | (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>; |
Elena Demikhovsky | 86c7b46 | 2015-05-27 14:09:33 +0000 | [diff] [blame] | 1838 | def : Pat<(i32 (anyext VK1:$src)), |
| 1839 | (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>; |
Elena Demikhovsky | 64c9548 | 2013-12-24 14:24:07 +0000 | [diff] [blame] | 1840 | def : Pat<(i8 (zext VK1:$src)), |
| 1841 | (EXTRACT_SUBREG |
Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 1842 | (AND32ri (KMOVWrk |
| 1843 | (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 1844 | def : Pat<(i64 (zext VK1:$src)), |
Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 1845 | (AND64ri8 (SUBREG_TO_REG (i64 0), |
| 1846 | (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>; |
Elena Demikhovsky | 750498c | 2014-02-17 07:29:33 +0000 | [diff] [blame] | 1847 | def : Pat<(i16 (zext VK1:$src)), |
| 1848 | (EXTRACT_SUBREG |
Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 1849 | (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), |
| 1850 | sub_16bit)>; |
Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 1851 | def : Pat<(v16i1 (scalar_to_vector VK1:$src)), |
| 1852 | (COPY_TO_REGCLASS VK1:$src, VK16)>; |
| 1853 | def : Pat<(v8i1 (scalar_to_vector VK1:$src)), |
| 1854 | (COPY_TO_REGCLASS VK1:$src, VK8)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1855 | } |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1856 | let Predicates = [HasBWI] in { |
| 1857 | def : Pat<(v32i1 (scalar_to_vector VK1:$src)), |
| 1858 | (COPY_TO_REGCLASS VK1:$src, VK32)>; |
| 1859 | def : Pat<(v64i1 (scalar_to_vector VK1:$src)), |
| 1860 | (COPY_TO_REGCLASS VK1:$src, VK64)>; |
| 1861 | } |
| 1862 | |
| 1863 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1864 | // With AVX-512 only, 8-bit mask is promoted to 16-bit mask. |
Elena Demikhovsky | 75d1489 | 2015-05-10 10:33:32 +0000 | [diff] [blame] | 1865 | let Predicates = [HasAVX512, NoDQI] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1866 | // GR from/to 8-bit mask without native support |
| 1867 | def : Pat<(v8i1 (bitconvert (i8 GR8:$src))), |
| 1868 | (COPY_TO_REGCLASS |
Elena Demikhovsky | f61727d | 2015-05-20 14:32:03 +0000 | [diff] [blame] | 1869 | (KMOVWkr (MOVZX32rr8 GR8 :$src)), VK8)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1870 | def : Pat<(i8 (bitconvert (v8i1 VK8:$src))), |
| 1871 | (EXTRACT_SUBREG |
| 1872 | (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)), |
| 1873 | sub_8bit)>; |
Elena Demikhovsky | 75d1489 | 2015-05-10 10:33:32 +0000 | [diff] [blame] | 1874 | } |
Elena Demikhovsky | f61727d | 2015-05-20 14:32:03 +0000 | [diff] [blame] | 1875 | |
Elena Demikhovsky | 75d1489 | 2015-05-10 10:33:32 +0000 | [diff] [blame] | 1876 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | 9f423d6 | 2014-02-10 07:02:39 +0000 | [diff] [blame] | 1877 | def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1878 | (COPY_TO_REGCLASS VK16:$src, VK1)>; |
Elena Demikhovsky | 9f423d6 | 2014-02-10 07:02:39 +0000 | [diff] [blame] | 1879 | def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1880 | (COPY_TO_REGCLASS VK8:$src, VK1)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1881 | } |
| 1882 | let Predicates = [HasBWI] in { |
| 1883 | def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), |
| 1884 | (COPY_TO_REGCLASS VK32:$src, VK1)>; |
| 1885 | def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), |
| 1886 | (COPY_TO_REGCLASS VK64:$src, VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1887 | } |
| 1888 | |
| 1889 | // Mask unary operation |
| 1890 | // - KNOT |
| 1891 | multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1892 | RegisterClass KRC, SDPatternOperator OpNode, |
| 1893 | Predicate prd> { |
| 1894 | let Predicates = [prd] in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1895 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1896 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1897 | [(set KRC:$dst, (OpNode KRC:$src))]>; |
| 1898 | } |
| 1899 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1900 | multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr, |
| 1901 | SDPatternOperator OpNode> { |
| 1902 | defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
| 1903 | HasDQI>, VEX, PD; |
| 1904 | defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
| 1905 | HasAVX512>, VEX, PS; |
| 1906 | defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
| 1907 | HasBWI>, VEX, PD, VEX_W; |
| 1908 | defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
| 1909 | HasBWI>, VEX, PS, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1910 | } |
| 1911 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1912 | defm KNOT : avx512_mask_unop_all<0x44, "knot", not>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1913 | |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 1914 | multiclass avx512_mask_unop_int<string IntName, string InstName> { |
| 1915 | let Predicates = [HasAVX512] in |
| 1916 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w") |
| 1917 | (i16 GR16:$src)), |
| 1918 | (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr") |
| 1919 | (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>; |
| 1920 | } |
| 1921 | defm : avx512_mask_unop_int<"knot", "KNOT">; |
| 1922 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1923 | let Predicates = [HasDQI] in |
| 1924 | def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>; |
| 1925 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1926 | def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1927 | let Predicates = [HasBWI] in |
| 1928 | def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>; |
| 1929 | let Predicates = [HasBWI] in |
| 1930 | def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>; |
| 1931 | |
| 1932 | // KNL does not support KMOVB, 8-bit mask is promoted to 16-bit |
Elena Demikhovsky | d2cb3c8 | 2015-02-12 08:40:34 +0000 | [diff] [blame] | 1933 | let Predicates = [HasAVX512, NoDQI] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1934 | def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), |
| 1935 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1936 | def : Pat<(not VK8:$src), |
| 1937 | (COPY_TO_REGCLASS |
| 1938 | (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1939 | } |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1940 | def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)), |
| 1941 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>; |
| 1942 | def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)), |
| 1943 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1944 | |
| 1945 | // Mask binary operation |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 1946 | // - KAND, KANDN, KOR, KXNOR, KXOR |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1947 | multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr, |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 1948 | RegisterClass KRC, SDPatternOperator OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1949 | Predicate prd, bit IsCommutable> { |
| 1950 | let Predicates = [prd], isCommutable = IsCommutable in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1951 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2), |
| 1952 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1953 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1954 | [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>; |
| 1955 | } |
| 1956 | |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 1957 | multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1958 | SDPatternOperator OpNode, bit IsCommutable> { |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 1959 | defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1960 | HasDQI, IsCommutable>, VEX_4V, VEX_L, PD; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 1961 | defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1962 | HasAVX512, IsCommutable>, VEX_4V, VEX_L, PS; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 1963 | defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1964 | HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 1965 | defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1966 | HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1967 | } |
| 1968 | |
| 1969 | def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>; |
| 1970 | def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>; |
| 1971 | |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1972 | defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>; |
| 1973 | defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>; |
| 1974 | defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>; |
| 1975 | defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>; |
| 1976 | defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>; |
Elena Demikhovsky | b64d7e8 | 2013-12-25 10:06:40 +0000 | [diff] [blame] | 1977 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1978 | multiclass avx512_mask_binop_int<string IntName, string InstName> { |
| 1979 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 1980 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w") |
| 1981 | (i16 GR16:$src1), (i16 GR16:$src2)), |
| 1982 | (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr") |
| 1983 | (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)), |
| 1984 | (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1985 | } |
| 1986 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1987 | defm : avx512_mask_binop_int<"kand", "KAND">; |
| 1988 | defm : avx512_mask_binop_int<"kandn", "KANDN">; |
| 1989 | defm : avx512_mask_binop_int<"kor", "KOR">; |
| 1990 | defm : avx512_mask_binop_int<"kxnor", "KXNOR">; |
| 1991 | defm : avx512_mask_binop_int<"kxor", "KXOR">; |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 1992 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1993 | multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> { |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1994 | // With AVX512F, 8-bit mask is promoted to 16-bit mask, |
| 1995 | // for the DQI set, this type is legal and KxxxB instruction is used |
| 1996 | let Predicates = [NoDQI] in |
| 1997 | def : Pat<(OpNode VK8:$src1, VK8:$src2), |
| 1998 | (COPY_TO_REGCLASS |
| 1999 | (Inst (COPY_TO_REGCLASS VK8:$src1, VK16), |
| 2000 | (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>; |
| 2001 | |
| 2002 | // All types smaller than 8 bits require conversion anyway |
| 2003 | def : Pat<(OpNode VK1:$src1, VK1:$src2), |
| 2004 | (COPY_TO_REGCLASS (Inst |
| 2005 | (COPY_TO_REGCLASS VK1:$src1, VK16), |
| 2006 | (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>; |
| 2007 | def : Pat<(OpNode VK2:$src1, VK2:$src2), |
| 2008 | (COPY_TO_REGCLASS (Inst |
| 2009 | (COPY_TO_REGCLASS VK2:$src1, VK16), |
| 2010 | (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>; |
| 2011 | def : Pat<(OpNode VK4:$src1, VK4:$src2), |
| 2012 | (COPY_TO_REGCLASS (Inst |
| 2013 | (COPY_TO_REGCLASS VK4:$src1, VK16), |
| 2014 | (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2015 | } |
| 2016 | |
| 2017 | defm : avx512_binop_pat<and, KANDWrr>; |
| 2018 | defm : avx512_binop_pat<andn, KANDNWrr>; |
| 2019 | defm : avx512_binop_pat<or, KORWrr>; |
| 2020 | defm : avx512_binop_pat<xnor, KXNORWrr>; |
| 2021 | defm : avx512_binop_pat<xor, KXORWrr>; |
| 2022 | |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2023 | def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)), |
| 2024 | (KXNORWrr VK16:$src1, VK16:$src2)>; |
| 2025 | def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)), |
Elena Demikhovsky | 00c9ad5 | 2015-06-10 06:49:28 +0000 | [diff] [blame] | 2026 | (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2027 | def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)), |
Elena Demikhovsky | 00c9ad5 | 2015-06-10 06:49:28 +0000 | [diff] [blame] | 2028 | (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2029 | def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)), |
Elena Demikhovsky | 00c9ad5 | 2015-06-10 06:49:28 +0000 | [diff] [blame] | 2030 | (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2031 | |
| 2032 | let Predicates = [NoDQI] in |
| 2033 | def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)), |
| 2034 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16), |
| 2035 | (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>; |
| 2036 | |
| 2037 | def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)), |
| 2038 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16), |
| 2039 | (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>; |
| 2040 | |
| 2041 | def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)), |
| 2042 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16), |
| 2043 | (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>; |
| 2044 | |
| 2045 | def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)), |
| 2046 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16), |
| 2047 | (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>; |
| 2048 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2049 | // Mask unpacking |
| 2050 | multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr, |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2051 | RegisterClass KRC> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2052 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2053 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2054 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2055 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2056 | } |
| 2057 | |
| 2058 | multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> { |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2059 | defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 2060 | VEX_4V, VEX_L, PD; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2061 | } |
| 2062 | |
| 2063 | defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">; |
Elena Demikhovsky | c5f6726 | 2013-12-17 08:33:15 +0000 | [diff] [blame] | 2064 | def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))), |
| 2065 | (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16), |
| 2066 | (COPY_TO_REGCLASS VK8:$src1, VK16))>; |
| 2067 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2068 | |
| 2069 | multiclass avx512_mask_unpck_int<string IntName, string InstName> { |
| 2070 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2071 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw") |
| 2072 | (i16 GR16:$src1), (i16 GR16:$src2)), |
| 2073 | (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr") |
| 2074 | (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)), |
| 2075 | (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2076 | } |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2077 | defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2078 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2079 | // Mask bit testing |
| 2080 | multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
| 2081 | SDNode OpNode> { |
| 2082 | let Predicates = [HasAVX512], Defs = [EFLAGS] in |
| 2083 | def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2084 | !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2085 | [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>; |
| 2086 | } |
| 2087 | |
| 2088 | multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 2089 | defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 2090 | VEX, PS; |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2091 | let Predicates = [HasDQI] in |
| 2092 | defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>, |
| 2093 | VEX, PD; |
| 2094 | let Predicates = [HasBWI] in { |
| 2095 | defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>, |
| 2096 | VEX, PS, VEX_W; |
| 2097 | defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>, |
| 2098 | VEX, PD, VEX_W; |
| 2099 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2100 | } |
| 2101 | |
| 2102 | defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2103 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2104 | // Mask shift |
| 2105 | multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
| 2106 | SDNode OpNode> { |
| 2107 | let Predicates = [HasAVX512] in |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2108 | def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2109 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2110 | "\t{$imm, $src, $dst|$dst, $src, $imm}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2111 | [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>; |
| 2112 | } |
| 2113 | |
| 2114 | multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr, |
| 2115 | SDNode OpNode> { |
| 2116 | defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>, |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2117 | VEX, TAPD, VEX_W; |
| 2118 | let Predicates = [HasDQI] in |
| 2119 | defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>, |
| 2120 | VEX, TAPD; |
| 2121 | let Predicates = [HasBWI] in { |
| 2122 | defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>, |
| 2123 | VEX, TAPD, VEX_W; |
| 2124 | let Predicates = [HasDQI] in |
| 2125 | defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>, |
| 2126 | VEX, TAPD; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 2127 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2128 | } |
| 2129 | |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2130 | defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>; |
| 2131 | defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2132 | |
| 2133 | // Mask setting all 0s or 1s |
| 2134 | multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> { |
| 2135 | let Predicates = [HasAVX512] in |
| 2136 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in |
| 2137 | def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "", |
| 2138 | [(set KRC:$dst, (VT Val))]>; |
| 2139 | } |
| 2140 | |
| 2141 | multiclass avx512_mask_setop_w<PatFrag Val> { |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2142 | defm B : avx512_mask_setop<VK8, v8i1, Val>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2143 | defm W : avx512_mask_setop<VK16, v16i1, Val>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2144 | defm D : avx512_mask_setop<VK32, v32i1, Val>; |
| 2145 | defm Q : avx512_mask_setop<VK64, v64i1, Val>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2146 | } |
| 2147 | |
| 2148 | defm KSET0 : avx512_mask_setop_w<immAllZerosV>; |
| 2149 | defm KSET1 : avx512_mask_setop_w<immAllOnesV>; |
| 2150 | |
| 2151 | // With AVX-512 only, 8-bit mask is promoted to 16-bit mask. |
| 2152 | let Predicates = [HasAVX512] in { |
| 2153 | def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>; |
| 2154 | def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2155 | def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>; |
| 2156 | def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 2157 | def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>; |
Elena Demikhovsky | 1d6a495 | 2015-05-17 07:28:51 +0000 | [diff] [blame] | 2158 | def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>; |
| 2159 | def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2160 | } |
| 2161 | def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))), |
| 2162 | (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>; |
| 2163 | |
| 2164 | def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))), |
| 2165 | (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>; |
| 2166 | |
| 2167 | def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))), |
| 2168 | (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>; |
| 2169 | |
Elena Demikhovsky | 86c7b46 | 2015-05-27 14:09:33 +0000 | [diff] [blame] | 2170 | def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))), |
| 2171 | (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>; |
| 2172 | |
| 2173 | def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))), |
| 2174 | (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>; |
| 2175 | |
Robert Khasanov | 5aa4445 | 2014-09-30 11:41:54 +0000 | [diff] [blame] | 2176 | let Predicates = [HasVLX] in { |
| 2177 | def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))), |
| 2178 | (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>; |
| 2179 | def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))), |
| 2180 | (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>; |
Elena Demikhovsky | de05f10 | 2015-03-05 15:11:35 +0000 | [diff] [blame] | 2181 | def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))), |
| 2182 | (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>; |
Robert Khasanov | 5aa4445 | 2014-09-30 11:41:54 +0000 | [diff] [blame] | 2183 | def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))), |
| 2184 | (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>; |
| 2185 | def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))), |
| 2186 | (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>; |
| 2187 | } |
| 2188 | |
Elena Demikhovsky | 9737e38 | 2014-03-02 09:19:44 +0000 | [diff] [blame] | 2189 | def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))), |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2190 | (v8i1 (COPY_TO_REGCLASS |
| 2191 | (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), |
| 2192 | (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>; |
Elena Demikhovsky | 9737e38 | 2014-03-02 09:19:44 +0000 | [diff] [blame] | 2193 | |
| 2194 | def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))), |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2195 | (v8i1 (COPY_TO_REGCLASS |
| 2196 | (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), |
| 2197 | (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>; |
Elena Demikhovsky | de05f10 | 2015-03-05 15:11:35 +0000 | [diff] [blame] | 2198 | |
| 2199 | def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))), |
| 2200 | (v4i1 (COPY_TO_REGCLASS |
| 2201 | (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16), |
| 2202 | (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>; |
| 2203 | |
| 2204 | def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))), |
| 2205 | (v4i1 (COPY_TO_REGCLASS |
| 2206 | (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), |
| 2207 | (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>; |
| 2208 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2209 | //===----------------------------------------------------------------------===// |
| 2210 | // AVX-512 - Aligned and unaligned load and store |
| 2211 | // |
| 2212 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2213 | |
| 2214 | multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2215 | PatFrag ld_frag, PatFrag mload, |
| 2216 | bit IsReMaterializable = 1> { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2217 | let hasSideEffects = 0 in { |
| 2218 | def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2219 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2220 | _.ExeDomain>, EVEX; |
| 2221 | def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), |
| 2222 | (ins _.KRCWM:$mask, _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2223 | !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|", |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2224 | "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>, |
| 2225 | EVEX, EVEX_KZ; |
| 2226 | |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2227 | let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable, |
| 2228 | SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2229 | def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2230 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2231 | [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))], |
| 2232 | _.ExeDomain>, EVEX; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2233 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2234 | let Constraints = "$src0 = $dst" in { |
| 2235 | def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), |
| 2236 | (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1), |
| 2237 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", |
| 2238 | "${dst} {${mask}}, $src1}"), |
| 2239 | [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask, |
| 2240 | (_.VT _.RC:$src1), |
| 2241 | (_.VT _.RC:$src0))))], _.ExeDomain>, |
| 2242 | EVEX, EVEX_K; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2243 | let mayLoad = 1, SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2244 | def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), |
| 2245 | (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2246 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", |
| 2247 | "${dst} {${mask}}, $src1}"), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2248 | [(set _.RC:$dst, (_.VT |
| 2249 | (vselect _.KRCWM:$mask, |
| 2250 | (_.VT (bitconvert (ld_frag addr:$src1))), |
| 2251 | (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2252 | } |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2253 | let mayLoad = 1, SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2254 | def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), |
| 2255 | (ins _.KRCWM:$mask, _.MemOp:$src), |
| 2256 | OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"# |
| 2257 | "${dst} {${mask}} {z}, $src}", |
| 2258 | [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask, |
| 2259 | (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))], |
| 2260 | _.ExeDomain>, EVEX, EVEX_KZ; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2261 | } |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2262 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)), |
| 2263 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; |
| 2264 | |
| 2265 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)), |
| 2266 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; |
| 2267 | |
| 2268 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))), |
| 2269 | (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0, |
| 2270 | _.KRCWM:$mask, addr:$ptr)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2271 | } |
| 2272 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2273 | multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr, |
| 2274 | AVX512VLVectorVTInfo _, |
| 2275 | Predicate prd, |
| 2276 | bit IsReMaterializable = 1> { |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2277 | let Predicates = [prd] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2278 | defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2279 | masked_load_aligned512, IsReMaterializable>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2280 | |
| 2281 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2282 | defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2283 | masked_load_aligned256, IsReMaterializable>, EVEX_V256; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2284 | defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2285 | masked_load_aligned128, IsReMaterializable>, EVEX_V128; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2286 | } |
| 2287 | } |
| 2288 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2289 | multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, |
| 2290 | AVX512VLVectorVTInfo _, |
| 2291 | Predicate prd, |
| 2292 | bit IsReMaterializable = 1> { |
| 2293 | let Predicates = [prd] in |
| 2294 | defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2295 | masked_load_unaligned, IsReMaterializable>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2296 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2297 | let Predicates = [prd, HasVLX] in { |
| 2298 | defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2299 | masked_load_unaligned, IsReMaterializable>, EVEX_V256; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2300 | defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2301 | masked_load_unaligned, IsReMaterializable>, EVEX_V128; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2302 | } |
| 2303 | } |
| 2304 | |
| 2305 | multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2306 | PatFrag st_frag, PatFrag mstore> { |
Craig Topper | 9fdd078 | 2015-01-15 09:37:15 +0000 | [diff] [blame] | 2307 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2308 | def rr_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src), |
| 2309 | OpcodeStr # "\t{$src, $dst|$dst, $src}", [], |
| 2310 | _.ExeDomain>, EVEX; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2311 | let Constraints = "$src1 = $dst" in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2312 | def rrk_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), |
| 2313 | (ins _.RC:$src1, _.KRCWM:$mask, _.RC:$src2), |
| 2314 | OpcodeStr # |
| 2315 | "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}", |
| 2316 | [], _.ExeDomain>, EVEX, EVEX_K; |
| 2317 | def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), |
| 2318 | (ins _.KRCWM:$mask, _.RC:$src), |
| 2319 | OpcodeStr # |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 2320 | "\t{$src, ${dst} {${mask}} {z}|" # |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2321 | "${dst} {${mask}} {z}, $src}", |
| 2322 | [], _.ExeDomain>, EVEX, EVEX_KZ; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2323 | } |
| 2324 | let mayStore = 1 in { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2325 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2326 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2327 | [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2328 | def mrk : AVX512PI<opc, MRMDestMem, (outs), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2329 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), |
| 2330 | OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}", |
| 2331 | [], _.ExeDomain>, EVEX, EVEX_K; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2332 | } |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2333 | |
| 2334 | def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)), |
| 2335 | (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr, |
| 2336 | _.KRCWM:$mask, _.RC:$src)>; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2337 | } |
| 2338 | |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2339 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2340 | multiclass avx512_store_vl< bits<8> opc, string OpcodeStr, |
| 2341 | AVX512VLVectorVTInfo _, Predicate prd> { |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2342 | let Predicates = [prd] in |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2343 | defm Z : avx512_store<opc, OpcodeStr, _.info512, store, |
| 2344 | masked_store_unaligned>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2345 | |
| 2346 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2347 | defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store, |
| 2348 | masked_store_unaligned>, EVEX_V256; |
| 2349 | defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store, |
| 2350 | masked_store_unaligned>, EVEX_V128; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2351 | } |
| 2352 | } |
| 2353 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2354 | multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr, |
| 2355 | AVX512VLVectorVTInfo _, Predicate prd> { |
| 2356 | let Predicates = [prd] in |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2357 | defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512, |
| 2358 | masked_store_aligned512>, EVEX_V512; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2359 | |
| 2360 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2361 | defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256, |
| 2362 | masked_store_aligned256>, EVEX_V256; |
| 2363 | defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore, |
| 2364 | masked_store_aligned128>, EVEX_V128; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2365 | } |
| 2366 | } |
| 2367 | |
| 2368 | defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info, |
| 2369 | HasAVX512>, |
| 2370 | avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info, |
| 2371 | HasAVX512>, PS, EVEX_CD8<32, CD8VF>; |
| 2372 | |
| 2373 | defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info, |
| 2374 | HasAVX512>, |
| 2375 | avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info, |
| 2376 | HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 2377 | |
| 2378 | defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>, |
| 2379 | avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2380 | PS, EVEX_CD8<32, CD8VF>; |
| 2381 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2382 | defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>, |
| 2383 | avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>, |
| 2384 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2385 | |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2386 | def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2387 | (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)), |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2388 | (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2389 | |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2390 | def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr, |
| 2391 | (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)), |
| 2392 | (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2393 | |
Adam Nemet | 3e8b22b | 2015-01-16 18:50:09 +0000 | [diff] [blame] | 2394 | def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr, |
| 2395 | (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)), |
| 2396 | (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>; |
| 2397 | |
| 2398 | def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr, |
| 2399 | (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)), |
| 2400 | (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>; |
| 2401 | |
| 2402 | def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr, |
| 2403 | (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))), |
| 2404 | (VMOVAPDZrm addr:$ptr)>; |
| 2405 | |
| 2406 | def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr, |
| 2407 | (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))), |
| 2408 | (VMOVAPSZrm addr:$ptr)>; |
| 2409 | |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2410 | def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src), |
| 2411 | GR16:$mask), |
| 2412 | (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), |
| 2413 | VR512:$src)>; |
| 2414 | def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src), |
| 2415 | GR8:$mask), |
| 2416 | (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), |
| 2417 | VR512:$src)>; |
Elena Demikhovsky | 1f3ed41 | 2013-10-22 09:19:28 +0000 | [diff] [blame] | 2418 | |
Adam Nemet | 3e8b22b | 2015-01-16 18:50:09 +0000 | [diff] [blame] | 2419 | def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src), |
| 2420 | GR16:$mask), |
| 2421 | (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), |
| 2422 | VR512:$src)>; |
| 2423 | def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src), |
| 2424 | GR8:$mask), |
| 2425 | (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), |
| 2426 | VR512:$src)>; |
| 2427 | |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2428 | let Predicates = [HasAVX512, NoVLX] in { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 2429 | def: Pat<(X86mstore addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)), |
Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 2430 | (VMOVUPSZmrk addr:$ptr, |
| 2431 | (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), |
| 2432 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>; |
| 2433 | |
| 2434 | def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 2435 | (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz |
Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 2436 | (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>; |
| 2437 | |
Elena Demikhovsky | fb73ca5 | 2014-12-19 23:27:57 +0000 | [diff] [blame] | 2438 | def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))), |
| 2439 | (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk |
| 2440 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm), |
| 2441 | (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>; |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2442 | } |
Elena Demikhovsky | fb73ca5 | 2014-12-19 23:27:57 +0000 | [diff] [blame] | 2443 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2444 | defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info, |
| 2445 | HasAVX512>, |
| 2446 | avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info, |
| 2447 | HasAVX512>, PD, EVEX_CD8<32, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2448 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2449 | defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info, |
| 2450 | HasAVX512>, |
| 2451 | avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info, |
| 2452 | HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2453 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2454 | defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>, |
| 2455 | avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2456 | HasBWI>, XD, EVEX_CD8<8, CD8VF>; |
| 2457 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2458 | defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>, |
| 2459 | avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2460 | HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>; |
| 2461 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2462 | defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>, |
| 2463 | avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2464 | HasAVX512>, XS, EVEX_CD8<32, CD8VF>; |
| 2465 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2466 | defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>, |
| 2467 | avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2468 | HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 1f3ed41 | 2013-10-22 09:19:28 +0000 | [diff] [blame] | 2469 | |
Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 2470 | def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr, |
| 2471 | (v16i32 immAllZerosV), GR16:$mask)), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2472 | (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>; |
Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 2473 | |
| 2474 | def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2475 | (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)), |
| 2476 | (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>; |
Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 2477 | |
Elena Demikhovsky | e73333a | 2014-05-04 13:35:37 +0000 | [diff] [blame] | 2478 | def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2479 | GR16:$mask), |
| 2480 | (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), |
Elena Demikhovsky | e73333a | 2014-05-04 13:35:37 +0000 | [diff] [blame] | 2481 | VR512:$src)>; |
| 2482 | def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2483 | GR8:$mask), |
| 2484 | (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), |
Elena Demikhovsky | e73333a | 2014-05-04 13:35:37 +0000 | [diff] [blame] | 2485 | VR512:$src)>; |
| 2486 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2487 | let AddedComplexity = 20 in { |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2488 | def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2489 | (bc_v8i64 (v16i32 immAllZerosV)))), |
| 2490 | (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2491 | |
| 2492 | def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2493 | (v8i64 VR512:$src))), |
| 2494 | (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)), |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2495 | VK8), VR512:$src)>; |
| 2496 | |
| 2497 | def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src), |
| 2498 | (v16i32 immAllZerosV))), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2499 | (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2500 | |
| 2501 | def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2502 | (v16i32 VR512:$src))), |
| 2503 | (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2504 | } |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2505 | // NoVLX patterns |
| 2506 | let Predicates = [HasAVX512, NoVLX] in { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 2507 | def: Pat<(X86mstore addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)), |
Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 2508 | (VMOVDQU32Zmrk addr:$ptr, |
| 2509 | (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), |
| 2510 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>; |
| 2511 | |
| 2512 | def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 2513 | (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz |
Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 2514 | (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>; |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2515 | } |
Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 2516 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2517 | // Move Int Doubleword to Packed Double Int |
| 2518 | // |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2519 | def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2520 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2521 | [(set VR128X:$dst, |
| 2522 | (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>, |
| 2523 | EVEX, VEX_LIG; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2524 | def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2525 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2526 | [(set VR128X:$dst, |
| 2527 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))], |
| 2528 | IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2529 | def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2530 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2531 | [(set VR128X:$dst, |
| 2532 | (v2i64 (scalar_to_vector GR64:$src)))], |
| 2533 | IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG; |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2534 | let isCodeGenOnly = 1 in { |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2535 | def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2536 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2537 | [(set FR64:$dst, (bitconvert GR64:$src))], |
| 2538 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2539 | def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2540 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2541 | [(set GR64:$dst, (bitconvert FR64:$src))], |
| 2542 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>; |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2543 | } |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2544 | def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2545 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2546 | [(store (i64 (bitconvert FR64:$src)), addr:$dst)], |
| 2547 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>, |
| 2548 | EVEX_CD8<64, CD8VT1>; |
| 2549 | |
| 2550 | // Move Int Doubleword to Single Scalar |
| 2551 | // |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2552 | let isCodeGenOnly = 1 in { |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2553 | def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2554 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2555 | [(set FR32X:$dst, (bitconvert GR32:$src))], |
| 2556 | IIC_SSE_MOVDQ>, EVEX, VEX_LIG; |
| 2557 | |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2558 | def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2559 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2560 | [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))], |
| 2561 | IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2562 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2563 | |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2564 | // Move doubleword from xmm register to r/m32 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2565 | // |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2566 | def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2567 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2568 | [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src), |
| 2569 | (iPTR 0)))], IIC_SSE_MOVD_ToGP>, |
| 2570 | EVEX, VEX_LIG; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2571 | def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2572 | (ins i32mem:$dst, VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2573 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2574 | [(store (i32 (vector_extract (v4i32 VR128X:$src), |
| 2575 | (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>, |
| 2576 | EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| 2577 | |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2578 | // Move quadword from xmm1 register to r/m64 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2579 | // |
| 2580 | def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2581 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2582 | [(set GR64:$dst, (extractelt (v2i64 VR128X:$src), |
| 2583 | (iPTR 0)))], |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 2584 | IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2585 | Requires<[HasAVX512, In64BitMode]>; |
| 2586 | |
Elena Demikhovsky | 85aeffa | 2013-10-03 12:03:26 +0000 | [diff] [blame] | 2587 | def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2588 | (ins i64mem:$dst, VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2589 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2590 | [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)), |
| 2591 | addr:$dst)], IIC_SSE_MOVDQ>, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 2592 | EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2593 | Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>; |
| 2594 | |
| 2595 | // Move Scalar Single to Double Int |
| 2596 | // |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2597 | let isCodeGenOnly = 1 in { |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2598 | def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2599 | (ins FR32X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2600 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2601 | [(set GR32:$dst, (bitconvert FR32X:$src))], |
| 2602 | IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2603 | def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2604 | (ins i32mem:$dst, FR32X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2605 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2606 | [(store (i32 (bitconvert FR32X:$src)), addr:$dst)], |
| 2607 | IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2608 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2609 | |
| 2610 | // Move Quadword Int to Packed Quadword Int |
| 2611 | // |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2612 | def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2613 | (ins i64mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2614 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2615 | [(set VR128X:$dst, |
| 2616 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, |
| 2617 | EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 2618 | |
| 2619 | //===----------------------------------------------------------------------===// |
| 2620 | // AVX-512 MOVSS, MOVSD |
| 2621 | //===----------------------------------------------------------------------===// |
| 2622 | |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 2623 | multiclass avx512_move_scalar <string asm, RegisterClass RC, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2624 | SDNode OpNode, ValueType vt, |
| 2625 | X86MemOperand x86memop, PatFrag mem_pat> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 2626 | let hasSideEffects = 0 in { |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 2627 | def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2628 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2629 | [(set VR128X:$dst, (vt (OpNode VR128X:$src1, |
| 2630 | (scalar_to_vector RC:$src2))))], |
| 2631 | IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2632 | let Constraints = "$src1 = $dst" in |
| 2633 | def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst), |
| 2634 | (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3), |
| 2635 | !strconcat(asm, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2636 | "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"), |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2637 | [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2638 | def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2639 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2640 | [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>, |
| 2641 | EVEX, VEX_LIG; |
Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 2642 | let mayStore = 1 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2643 | def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2644 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2645 | [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>, |
| 2646 | EVEX, VEX_LIG; |
Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 2647 | def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2648 | !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"), |
Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 2649 | [], IIC_SSE_MOV_S_MR>, |
| 2650 | EVEX, VEX_LIG, EVEX_K; |
| 2651 | } // mayStore |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 2652 | } //hasSideEffects = 0 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2653 | } |
| 2654 | |
| 2655 | let ExeDomain = SSEPackedSingle in |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2656 | defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2657 | loadf32>, XS, EVEX_CD8<32, CD8VT1>; |
| 2658 | |
| 2659 | let ExeDomain = SSEPackedDouble in |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2660 | defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2661 | loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 2662 | |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2663 | def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))), |
| 2664 | (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X), |
| 2665 | VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>; |
| 2666 | |
| 2667 | def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))), |
| 2668 | (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X), |
| 2669 | VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2670 | |
Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 2671 | def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask), |
| 2672 | (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)), |
| 2673 | (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 2674 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2675 | // For the disassembler |
Craig Topper | 3484fc2 | 2014-01-05 04:17:28 +0000 | [diff] [blame] | 2676 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2677 | def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst), |
| 2678 | (ins VR128X:$src1, FR32X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2679 | "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2680 | IIC_SSE_MOV_S_RR>, |
| 2681 | XS, EVEX_4V, VEX_LIG; |
| 2682 | def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst), |
| 2683 | (ins VR128X:$src1, FR64X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2684 | "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2685 | IIC_SSE_MOV_S_RR>, |
| 2686 | XD, EVEX_4V, VEX_LIG, VEX_W; |
| 2687 | } |
| 2688 | |
| 2689 | let Predicates = [HasAVX512] in { |
| 2690 | let AddedComplexity = 15 in { |
| 2691 | // Move scalar to XMM zero-extended, zeroing a VR128X then do a |
| 2692 | // MOVS{S,D} to the lower bits. |
| 2693 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))), |
| 2694 | (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>; |
| 2695 | def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))), |
| 2696 | (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 2697 | def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))), |
| 2698 | (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 2699 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))), |
| 2700 | (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>; |
| 2701 | |
| 2702 | // Move low f32 and clear high bits. |
| 2703 | def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))), |
| 2704 | (SUBREG_TO_REG (i32 0), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 2705 | (VMOVSSZrr (v4f32 (V_SET0)), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2706 | (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 2707 | def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))), |
| 2708 | (SUBREG_TO_REG (i32 0), |
| 2709 | (VMOVSSZrr (v4i32 (V_SET0)), |
| 2710 | (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 2711 | } |
| 2712 | |
| 2713 | let AddedComplexity = 20 in { |
| 2714 | // MOVSSrm zeros the high parts of the register; represent this |
| 2715 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 |
| 2716 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))), |
| 2717 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 2718 | def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))), |
| 2719 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 2720 | def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))), |
| 2721 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 2722 | |
| 2723 | // MOVSDrm zeros the high parts of the register; represent this |
| 2724 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 |
| 2725 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))), |
| 2726 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 2727 | def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))), |
| 2728 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 2729 | def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))), |
| 2730 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 2731 | def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))), |
| 2732 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 2733 | def : Pat<(v2f64 (X86vzload addr:$src)), |
| 2734 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 2735 | |
| 2736 | // Represent the same patterns above but in the form they appear for |
| 2737 | // 256-bit types |
| 2738 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, |
| 2739 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))), |
Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 2740 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2741 | def : Pat<(v8f32 (X86vzmovl (insert_subvector undef, |
| 2742 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))), |
| 2743 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
| 2744 | def : Pat<(v4f64 (X86vzmovl (insert_subvector undef, |
| 2745 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))), |
| 2746 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
| 2747 | } |
| 2748 | def : Pat<(v8f32 (X86vzmovl (insert_subvector undef, |
| 2749 | (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))), |
| 2750 | (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)), |
| 2751 | FR32X:$src)), sub_xmm)>; |
| 2752 | def : Pat<(v4f64 (X86vzmovl (insert_subvector undef, |
| 2753 | (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))), |
| 2754 | (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)), |
| 2755 | FR64X:$src)), sub_xmm)>; |
| 2756 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, |
| 2757 | (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))), |
Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 2758 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2759 | |
| 2760 | // Move low f64 and clear high bits. |
| 2761 | def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))), |
| 2762 | (SUBREG_TO_REG (i32 0), |
| 2763 | (VMOVSDZrr (v2f64 (V_SET0)), |
| 2764 | (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 2765 | |
| 2766 | def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))), |
| 2767 | (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)), |
| 2768 | (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 2769 | |
| 2770 | // Extract and store. |
| 2771 | def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))), |
| 2772 | addr:$dst), |
| 2773 | (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>; |
| 2774 | def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))), |
| 2775 | addr:$dst), |
| 2776 | (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>; |
| 2777 | |
| 2778 | // Shuffle with VMOVSS |
| 2779 | def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)), |
| 2780 | (VMOVSSZrr (v4i32 VR128X:$src1), |
| 2781 | (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>; |
| 2782 | def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)), |
| 2783 | (VMOVSSZrr (v4f32 VR128X:$src1), |
| 2784 | (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>; |
| 2785 | |
| 2786 | // 256-bit variants |
| 2787 | def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)), |
| 2788 | (SUBREG_TO_REG (i32 0), |
| 2789 | (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm), |
| 2790 | (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)), |
| 2791 | sub_xmm)>; |
| 2792 | def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)), |
| 2793 | (SUBREG_TO_REG (i32 0), |
| 2794 | (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm), |
| 2795 | (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)), |
| 2796 | sub_xmm)>; |
| 2797 | |
| 2798 | // Shuffle with VMOVSD |
| 2799 | def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 2800 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 2801 | def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 2802 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 2803 | def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 2804 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 2805 | def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 2806 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 2807 | |
| 2808 | // 256-bit variants |
| 2809 | def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)), |
| 2810 | (SUBREG_TO_REG (i32 0), |
| 2811 | (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm), |
| 2812 | (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)), |
| 2813 | sub_xmm)>; |
| 2814 | def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)), |
| 2815 | (SUBREG_TO_REG (i32 0), |
| 2816 | (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm), |
| 2817 | (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)), |
| 2818 | sub_xmm)>; |
| 2819 | |
| 2820 | def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)), |
| 2821 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 2822 | def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)), |
| 2823 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 2824 | def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)), |
| 2825 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 2826 | def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)), |
| 2827 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 2828 | } |
| 2829 | |
| 2830 | let AddedComplexity = 15 in |
| 2831 | def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst), |
| 2832 | (ins VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2833 | "vmovq\t{$src, $dst|$dst, $src}", |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 2834 | [(set VR128X:$dst, (v2i64 (X86vzmovl |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2835 | (v2i64 VR128X:$src))))], |
| 2836 | IIC_SSE_MOVQ_RR>, EVEX, VEX_W; |
| 2837 | |
| 2838 | let AddedComplexity = 20 in |
| 2839 | def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst), |
| 2840 | (ins i128mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2841 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2842 | [(set VR128X:$dst, (v2i64 (X86vzmovl |
| 2843 | (loadv2i64 addr:$src))))], |
| 2844 | IIC_SSE_MOVDQ>, EVEX, VEX_W, |
| 2845 | EVEX_CD8<8, CD8VT8>; |
| 2846 | |
| 2847 | let Predicates = [HasAVX512] in { |
| 2848 | // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part. |
| 2849 | let AddedComplexity = 20 in { |
| 2850 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))), |
| 2851 | (VMOVDI2PDIZrm addr:$src)>; |
Elena Demikhovsky | 3b75f5d | 2013-10-01 08:38:02 +0000 | [diff] [blame] | 2852 | def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))), |
| 2853 | (VMOV64toPQIZrr GR64:$src)>; |
| 2854 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))), |
| 2855 | (VMOVDI2PDIZrr GR32:$src)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 2856 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2857 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))), |
| 2858 | (VMOVDI2PDIZrm addr:$src)>; |
| 2859 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))), |
| 2860 | (VMOVDI2PDIZrm addr:$src)>; |
| 2861 | def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))), |
| 2862 | (VMOVZPQILo2PQIZrm addr:$src)>; |
| 2863 | def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))), |
| 2864 | (VMOVZPQILo2PQIZrr VR128X:$src)>; |
Cameron McInally | 30bbb21 | 2013-12-05 00:11:25 +0000 | [diff] [blame] | 2865 | def : Pat<(v2i64 (X86vzload addr:$src)), |
| 2866 | (VMOVZPQILo2PQIZrm addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2867 | } |
Elena Demikhovsky | 3b75f5d | 2013-10-01 08:38:02 +0000 | [diff] [blame] | 2868 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2869 | // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext. |
| 2870 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, |
| 2871 | (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))), |
| 2872 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>; |
| 2873 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, |
| 2874 | (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))), |
| 2875 | (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>; |
| 2876 | } |
| 2877 | |
| 2878 | def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))), |
| 2879 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>; |
| 2880 | |
| 2881 | def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))), |
| 2882 | (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>; |
| 2883 | |
| 2884 | def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))), |
| 2885 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>; |
| 2886 | |
| 2887 | def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))), |
| 2888 | (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>; |
| 2889 | |
| 2890 | //===----------------------------------------------------------------------===// |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 2891 | // AVX-512 - Non-temporals |
| 2892 | //===----------------------------------------------------------------------===// |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 2893 | let SchedRW = [WriteLoad] in { |
| 2894 | def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst), |
| 2895 | (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}", |
| 2896 | [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))], |
| 2897 | SSEPackedInt>, EVEX, T8PD, EVEX_V512, |
| 2898 | EVEX_CD8<64, CD8VF>; |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 2899 | |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 2900 | let Predicates = [HasAVX512, HasVLX] in { |
| 2901 | def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst), |
| 2902 | (ins i256mem:$src), |
| 2903 | "vmovntdqa\t{$src, $dst|$dst, $src}", [], |
| 2904 | SSEPackedInt>, EVEX, T8PD, EVEX_V256, |
| 2905 | EVEX_CD8<64, CD8VF>; |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 2906 | |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 2907 | def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst), |
| 2908 | (ins i128mem:$src), |
| 2909 | "vmovntdqa\t{$src, $dst|$dst, $src}", [], |
| 2910 | SSEPackedInt>, EVEX, T8PD, EVEX_V128, |
| 2911 | EVEX_CD8<64, CD8VF>; |
| 2912 | } |
Adam Nemet | efd0785 | 2014-06-18 16:51:10 +0000 | [diff] [blame] | 2913 | } |
| 2914 | |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 2915 | multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag, |
| 2916 | ValueType OpVT, RegisterClass RC, X86MemOperand memop, |
| 2917 | Domain d, InstrItinClass itin = IIC_SSE_MOVNT> { |
| 2918 | let SchedRW = [WriteStore], mayStore = 1, |
| 2919 | AddedComplexity = 400 in |
| 2920 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src), |
| 2921 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 2922 | [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX; |
| 2923 | } |
| 2924 | |
| 2925 | multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag, |
| 2926 | string elty, string elsz, string vsz512, |
| 2927 | string vsz256, string vsz128, Domain d, |
| 2928 | Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> { |
| 2929 | let Predicates = [prd] in |
| 2930 | defm Z : avx512_movnt<opc, OpcodeStr, st_frag, |
| 2931 | !cast<ValueType>("v"##vsz512##elty##elsz), VR512, |
| 2932 | !cast<X86MemOperand>(elty##"512mem"), d, itin>, |
| 2933 | EVEX_V512; |
| 2934 | |
| 2935 | let Predicates = [prd, HasVLX] in { |
| 2936 | defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag, |
| 2937 | !cast<ValueType>("v"##vsz256##elty##elsz), VR256X, |
| 2938 | !cast<X86MemOperand>(elty##"256mem"), d, itin>, |
| 2939 | EVEX_V256; |
| 2940 | |
| 2941 | defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag, |
| 2942 | !cast<ValueType>("v"##vsz128##elty##elsz), VR128X, |
| 2943 | !cast<X86MemOperand>(elty##"128mem"), d, itin>, |
| 2944 | EVEX_V128; |
| 2945 | } |
| 2946 | } |
| 2947 | |
| 2948 | defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore, |
| 2949 | "i", "64", "8", "4", "2", SSEPackedInt, |
| 2950 | HasAVX512>, PD, EVEX_CD8<64, CD8VF>; |
| 2951 | |
| 2952 | defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore, |
| 2953 | "f", "64", "8", "4", "2", SSEPackedDouble, |
| 2954 | HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 2955 | |
| 2956 | defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore, |
| 2957 | "f", "32", "16", "8", "4", SSEPackedSingle, |
| 2958 | HasAVX512>, PS, EVEX_CD8<32, CD8VF>; |
| 2959 | |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 2960 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2961 | // AVX-512 - Integer arithmetic |
| 2962 | // |
| 2963 | multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 2964 | X86VectorVTInfo _, OpndItins itins, |
| 2965 | bit IsCommutable = 0> { |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 2966 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 2967 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 2968 | "$src2, $src1", "$src1, $src2", |
| 2969 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 2970 | itins.rr, IsCommutable>, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 2971 | AVX512BIBase, EVEX_4V; |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 2972 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 2973 | let mayLoad = 1 in |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 2974 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 2975 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 2976 | "$src2, $src1", "$src1, $src2", |
| 2977 | (_.VT (OpNode _.RC:$src1, |
| 2978 | (bitconvert (_.LdFrag addr:$src2)))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 2979 | itins.rm>, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 2980 | AVX512BIBase, EVEX_4V; |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 2981 | } |
| 2982 | |
| 2983 | multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 2984 | X86VectorVTInfo _, OpndItins itins, |
| 2985 | bit IsCommutable = 0> : |
| 2986 | avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> { |
| 2987 | let mayLoad = 1 in |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 2988 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 2989 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 2990 | "${src2}"##_.BroadcastStr##", $src1", |
| 2991 | "$src1, ${src2}"##_.BroadcastStr, |
| 2992 | (_.VT (OpNode _.RC:$src1, |
| 2993 | (X86VBroadcast |
| 2994 | (_.ScalarLdFrag addr:$src2)))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 2995 | itins.rm>, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 2996 | AVX512BIBase, EVEX_4V, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2997 | } |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 2998 | |
Robert Khasanov | d5b14f7 | 2014-10-09 08:38:48 +0000 | [diff] [blame] | 2999 | multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3000 | AVX512VLVectorVTInfo VTInfo, OpndItins itins, |
| 3001 | Predicate prd, bit IsCommutable = 0> { |
| 3002 | let Predicates = [prd] in |
| 3003 | defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins, |
| 3004 | IsCommutable>, EVEX_V512; |
| 3005 | |
| 3006 | let Predicates = [prd, HasVLX] in { |
| 3007 | defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins, |
| 3008 | IsCommutable>, EVEX_V256; |
| 3009 | defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins, |
| 3010 | IsCommutable>, EVEX_V128; |
| 3011 | } |
| 3012 | } |
| 3013 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3014 | multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3015 | AVX512VLVectorVTInfo VTInfo, OpndItins itins, |
| 3016 | Predicate prd, bit IsCommutable = 0> { |
| 3017 | let Predicates = [prd] in |
| 3018 | defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins, |
| 3019 | IsCommutable>, EVEX_V512; |
| 3020 | |
| 3021 | let Predicates = [prd, HasVLX] in { |
| 3022 | defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins, |
| 3023 | IsCommutable>, EVEX_V256; |
| 3024 | defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins, |
| 3025 | IsCommutable>, EVEX_V128; |
| 3026 | } |
| 3027 | } |
| 3028 | |
| 3029 | multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3030 | OpndItins itins, Predicate prd, |
| 3031 | bit IsCommutable = 0> { |
| 3032 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 3033 | itins, prd, IsCommutable>, |
| 3034 | VEX_W, EVEX_CD8<64, CD8VF>; |
| 3035 | } |
| 3036 | |
| 3037 | multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3038 | OpndItins itins, Predicate prd, |
| 3039 | bit IsCommutable = 0> { |
| 3040 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 3041 | itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>; |
| 3042 | } |
| 3043 | |
| 3044 | multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3045 | OpndItins itins, Predicate prd, |
| 3046 | bit IsCommutable = 0> { |
| 3047 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info, |
| 3048 | itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>; |
| 3049 | } |
| 3050 | |
| 3051 | multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3052 | OpndItins itins, Predicate prd, |
| 3053 | bit IsCommutable = 0> { |
| 3054 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info, |
| 3055 | itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>; |
| 3056 | } |
| 3057 | |
| 3058 | multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| 3059 | SDNode OpNode, OpndItins itins, Predicate prd, |
| 3060 | bit IsCommutable = 0> { |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3061 | defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3062 | IsCommutable>; |
| 3063 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3064 | defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3065 | IsCommutable>; |
| 3066 | } |
| 3067 | |
| 3068 | multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, |
| 3069 | SDNode OpNode, OpndItins itins, Predicate prd, |
| 3070 | bit IsCommutable = 0> { |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3071 | defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3072 | IsCommutable>; |
| 3073 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3074 | defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3075 | IsCommutable>; |
| 3076 | } |
| 3077 | |
| 3078 | multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w, |
| 3079 | bits<8> opc_d, bits<8> opc_q, |
| 3080 | string OpcodeStr, SDNode OpNode, |
| 3081 | OpndItins itins, bit IsCommutable = 0> { |
| 3082 | defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, |
| 3083 | itins, HasAVX512, IsCommutable>, |
| 3084 | avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, |
| 3085 | itins, HasBWI, IsCommutable>; |
| 3086 | } |
| 3087 | |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3088 | multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3089 | SDNode OpNode,X86VectorVTInfo _Src, |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3090 | X86VectorVTInfo _Dst, bit IsCommutable = 0> { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3091 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3092 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3093 | "$src2, $src1","$src1, $src2", |
| 3094 | (_Dst.VT (OpNode |
| 3095 | (_Src.VT _Src.RC:$src1), |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3096 | (_Src.VT _Src.RC:$src2))), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3097 | itins.rr, IsCommutable>, |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3098 | AVX512BIBase, EVEX_4V; |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 3099 | let mayLoad = 1 in { |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3100 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 3101 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 3102 | "$src2, $src1", "$src1, $src2", |
| 3103 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), |
| 3104 | (bitconvert (_Src.LdFrag addr:$src2)))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3105 | itins.rm>, |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3106 | AVX512BIBase, EVEX_4V; |
| 3107 | |
| 3108 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3109 | (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2), |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3110 | OpcodeStr, |
| 3111 | "${src2}"##_Dst.BroadcastStr##", $src1", |
| 3112 | "$src1, ${src2}"##_Dst.BroadcastStr, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3113 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert |
| 3114 | (_Dst.VT (X86VBroadcast |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3115 | (_Dst.ScalarLdFrag addr:$src2)))))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3116 | itins.rm>, |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3117 | AVX512BIBase, EVEX_4V, EVEX_B; |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 3118 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3119 | } |
| 3120 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3121 | defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add, |
| 3122 | SSE_INTALU_ITINS_P, 1>; |
| 3123 | defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub, |
| 3124 | SSE_INTALU_ITINS_P, 0>; |
Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 3125 | defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds, |
| 3126 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 3127 | defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs, |
| 3128 | SSE_INTALU_ITINS_P, HasBWI, 0>; |
| 3129 | defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3130 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 3131 | defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3132 | SSE_INTALU_ITINS_P, HasBWI, 0>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3133 | defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3134 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3135 | defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3136 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3137 | defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3138 | SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3139 | defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P, |
Asaf Badouh | 73f26f8 | 2015-07-05 12:23:20 +0000 | [diff] [blame] | 3140 | HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3141 | defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3142 | HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3143 | defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3144 | HasBWI, 1>, T8PD; |
Asaf Badouh | 81f03c3 | 2015-06-18 12:30:53 +0000 | [diff] [blame] | 3145 | defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3146 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 3147 | |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3148 | multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins, |
| 3149 | SDNode OpNode, bit IsCommutable = 0> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3150 | |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3151 | defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
| 3152 | v16i32_info, v8i64_info, IsCommutable>, |
| 3153 | EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W; |
| 3154 | let Predicates = [HasVLX] in { |
| 3155 | defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
| 3156 | v8i32x_info, v4i64x_info, IsCommutable>, |
| 3157 | EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W; |
| 3158 | defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
| 3159 | v4i32x_info, v2i64x_info, IsCommutable>, |
| 3160 | EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W; |
| 3161 | } |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3162 | } |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3163 | |
| 3164 | defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P, |
| 3165 | X86pmuldq, 1>,T8PD; |
| 3166 | defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P, |
| 3167 | X86pmuludq, 1>; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 3168 | |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3169 | multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3170 | X86VectorVTInfo _Src, X86VectorVTInfo _Dst> { |
| 3171 | let mayLoad = 1 in { |
| 3172 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3173 | (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3174 | OpcodeStr, |
| 3175 | "${src2}"##_Src.BroadcastStr##", $src1", |
| 3176 | "$src1, ${src2}"##_Src.BroadcastStr, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3177 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert |
| 3178 | (_Src.VT (X86VBroadcast |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3179 | (_Src.ScalarLdFrag addr:$src2))))))>, |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3180 | EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>; |
| 3181 | } |
| 3182 | } |
| 3183 | |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3184 | multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr, |
| 3185 | SDNode OpNode,X86VectorVTInfo _Src, |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3186 | X86VectorVTInfo _Dst> { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3187 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3188 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3189 | "$src2, $src1","$src1, $src2", |
| 3190 | (_Dst.VT (OpNode |
| 3191 | (_Src.VT _Src.RC:$src1), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3192 | (_Src.VT _Src.RC:$src2)))>, |
| 3193 | EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3194 | let mayLoad = 1 in { |
| 3195 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 3196 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 3197 | "$src2, $src1", "$src1, $src2", |
| 3198 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3199 | (bitconvert (_Src.LdFrag addr:$src2))))>, |
| 3200 | EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3201 | } |
| 3202 | } |
| 3203 | |
| 3204 | multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr, |
| 3205 | SDNode OpNode> { |
| 3206 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info, |
| 3207 | v32i16_info>, |
| 3208 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info, |
| 3209 | v32i16_info>, EVEX_V512; |
| 3210 | let Predicates = [HasVLX] in { |
| 3211 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info, |
| 3212 | v16i16x_info>, |
| 3213 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info, |
| 3214 | v16i16x_info>, EVEX_V256; |
| 3215 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info, |
| 3216 | v8i16x_info>, |
| 3217 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info, |
| 3218 | v8i16x_info>, EVEX_V128; |
| 3219 | } |
| 3220 | } |
| 3221 | multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr, |
| 3222 | SDNode OpNode> { |
| 3223 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, |
| 3224 | v64i8_info>, EVEX_V512; |
| 3225 | let Predicates = [HasVLX] in { |
| 3226 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info, |
| 3227 | v32i8x_info>, EVEX_V256; |
| 3228 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info, |
| 3229 | v16i8x_info>, EVEX_V128; |
| 3230 | } |
| 3231 | } |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 3232 | |
| 3233 | multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr, |
| 3234 | SDNode OpNode, AVX512VLVectorVTInfo _Src, |
| 3235 | AVX512VLVectorVTInfo _Dst> { |
| 3236 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512, |
| 3237 | _Dst.info512>, EVEX_V512; |
| 3238 | let Predicates = [HasVLX] in { |
| 3239 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256, |
| 3240 | _Dst.info256>, EVEX_V256; |
| 3241 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128, |
| 3242 | _Dst.info128>, EVEX_V128; |
| 3243 | } |
| 3244 | } |
| 3245 | |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3246 | let Predicates = [HasBWI] in { |
| 3247 | defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD; |
| 3248 | defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD; |
| 3249 | defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W; |
| 3250 | defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W; |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 3251 | |
| 3252 | defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw, |
| 3253 | avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD; |
| 3254 | defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd, |
| 3255 | avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3256 | } |
| 3257 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3258 | defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3259 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3260 | defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3261 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 3262 | defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3263 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 3264 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3265 | defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3266 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3267 | defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3268 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 3269 | defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3270 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 3271 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3272 | defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3273 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3274 | defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3275 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 3276 | defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3277 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 3278 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3279 | defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3280 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3281 | defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3282 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 3283 | defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3284 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3285 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3286 | // AVX-512 Logical Instructions |
| 3287 | //===----------------------------------------------------------------------===// |
| 3288 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3289 | defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and, |
| 3290 | SSE_INTALU_ITINS_P, HasAVX512, 1>; |
| 3291 | defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or, |
| 3292 | SSE_INTALU_ITINS_P, HasAVX512, 1>; |
| 3293 | defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, |
| 3294 | SSE_INTALU_ITINS_P, HasAVX512, 1>; |
| 3295 | defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp, |
Elena Demikhovsky | 72e3ccc | 2015-03-29 09:14:29 +0000 | [diff] [blame] | 3296 | SSE_INTALU_ITINS_P, HasAVX512, 0>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3297 | |
| 3298 | //===----------------------------------------------------------------------===// |
| 3299 | // AVX-512 FP arithmetic |
| 3300 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3301 | multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 3302 | SDNode OpNode, SDNode VecNode, OpndItins itins, |
| 3303 | bit IsCommutable> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3304 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3305 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3306 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 3307 | "$src2, $src1", "$src1, $src2", |
| 3308 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 3309 | (i32 FROUND_CURRENT)), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3310 | itins.rr, IsCommutable>; |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3311 | |
| 3312 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3313 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 3314 | "$src2, $src1", "$src1, $src2", |
| 3315 | (VecNode (_.VT _.RC:$src1), |
| 3316 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 3317 | (i32 FROUND_CURRENT)), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3318 | itins.rm, IsCommutable>; |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3319 | let isCodeGenOnly = 1, isCommutable = IsCommutable, |
| 3320 | Predicates = [HasAVX512] in { |
| 3321 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3322 | (ins _.FRC:$src1, _.FRC:$src2), |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3323 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 3324 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))], |
| 3325 | itins.rr>; |
| 3326 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3327 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3328 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 3329 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
| 3330 | (_.ScalarLdFrag addr:$src2)))], itins.rr>; |
| 3331 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3332 | } |
| 3333 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3334 | multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 3335 | SDNode VecNode, OpndItins itins, bit IsCommutable = 0> { |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3336 | |
| 3337 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3338 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| 3339 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 3340 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3341 | (i32 imm:$rc)), itins.rr, IsCommutable>, |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3342 | EVEX_B, EVEX_RC; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3343 | } |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3344 | multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 3345 | SDNode VecNode, OpndItins itins, bit IsCommutable> { |
| 3346 | |
| 3347 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3348 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3349 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3350 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3351 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3352 | } |
| 3353 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3354 | multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3355 | SDNode VecNode, |
| 3356 | SizeItins itins, bit IsCommutable> { |
| 3357 | defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode, |
| 3358 | itins.s, IsCommutable>, |
| 3359 | avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode, |
| 3360 | itins.s, IsCommutable>, |
| 3361 | XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| 3362 | defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode, |
| 3363 | itins.d, IsCommutable>, |
| 3364 | avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode, |
| 3365 | itins.d, IsCommutable>, |
| 3366 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 3367 | } |
| 3368 | |
| 3369 | multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3370 | SDNode VecNode, |
| 3371 | SizeItins itins, bit IsCommutable> { |
| 3372 | defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode, |
| 3373 | itins.s, IsCommutable>, |
| 3374 | avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode, |
| 3375 | itins.s, IsCommutable>, |
| 3376 | XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| 3377 | defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode, |
| 3378 | itins.d, IsCommutable>, |
| 3379 | avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode, |
| 3380 | itins.d, IsCommutable>, |
| 3381 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 3382 | } |
| 3383 | defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>; |
| 3384 | defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>; |
| 3385 | defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>; |
| 3386 | defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>; |
| 3387 | defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>; |
| 3388 | defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>; |
| 3389 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3390 | multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3391 | X86VectorVTInfo _, bit IsCommutable> { |
| 3392 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3393 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 3394 | "$src2, $src1", "$src1, $src2", |
| 3395 | (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3396 | let mayLoad = 1 in { |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3397 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3398 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 3399 | "$src2, $src1", "$src1, $src2", |
| 3400 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V; |
| 3401 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3402 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 3403 | "${src2}"##_.BroadcastStr##", $src1", |
| 3404 | "$src1, ${src2}"##_.BroadcastStr, |
| 3405 | (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 3406 | (_.ScalarLdFrag addr:$src2))))>, |
| 3407 | EVEX_4V, EVEX_B; |
| 3408 | }//let mayLoad = 1 |
| 3409 | } |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 3410 | |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3411 | multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd, |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3412 | X86VectorVTInfo _> { |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3413 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3414 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix, |
| 3415 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 3416 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>, |
| 3417 | EVEX_4V, EVEX_B, EVEX_RC; |
| 3418 | } |
| 3419 | |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3420 | |
| 3421 | multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd, |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3422 | X86VectorVTInfo _> { |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3423 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3424 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 3425 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| 3426 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>, |
| 3427 | EVEX_4V, EVEX_B; |
| 3428 | } |
| 3429 | |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3430 | multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3431 | bit IsCommutable = 0> { |
| 3432 | defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info, |
| 3433 | IsCommutable>, EVEX_V512, PS, |
| 3434 | EVEX_CD8<32, CD8VF>; |
| 3435 | defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info, |
| 3436 | IsCommutable>, EVEX_V512, PD, VEX_W, |
| 3437 | EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 3438 | |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3439 | // Define only if AVX512VL feature is present. |
| 3440 | let Predicates = [HasVLX] in { |
| 3441 | defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info, |
| 3442 | IsCommutable>, EVEX_V128, PS, |
| 3443 | EVEX_CD8<32, CD8VF>; |
| 3444 | defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info, |
| 3445 | IsCommutable>, EVEX_V256, PS, |
| 3446 | EVEX_CD8<32, CD8VF>; |
| 3447 | defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info, |
| 3448 | IsCommutable>, EVEX_V128, PD, VEX_W, |
| 3449 | EVEX_CD8<64, CD8VF>; |
| 3450 | defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info, |
| 3451 | IsCommutable>, EVEX_V256, PD, VEX_W, |
| 3452 | EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 3453 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3454 | } |
| 3455 | |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3456 | multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> { |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3457 | defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3458 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3459 | defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3460 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; |
| 3461 | } |
| 3462 | |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3463 | multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> { |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3464 | defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3465 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3466 | defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3467 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; |
| 3468 | } |
| 3469 | |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3470 | defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>, |
| 3471 | avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>; |
| 3472 | defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>, |
| 3473 | avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3474 | defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3475 | avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>; |
| 3476 | defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>, |
| 3477 | avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>; |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3478 | defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>, |
| 3479 | avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>; |
| 3480 | defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>, |
| 3481 | avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>; |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3482 | let Predicates = [HasDQI] in { |
| 3483 | defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>; |
| 3484 | defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>; |
| 3485 | defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>; |
| 3486 | defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>; |
| 3487 | } |
Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 3488 | |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3489 | multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3490 | X86VectorVTInfo _> { |
| 3491 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3492 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 3493 | "$src2, $src1", "$src1, $src2", |
| 3494 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V; |
| 3495 | let mayLoad = 1 in { |
| 3496 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3497 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 3498 | "$src2, $src1", "$src1, $src2", |
| 3499 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V; |
| 3500 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3501 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 3502 | "${src2}"##_.BroadcastStr##", $src1", |
| 3503 | "$src1, ${src2}"##_.BroadcastStr, |
| 3504 | (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 3505 | (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>, |
| 3506 | EVEX_4V, EVEX_B; |
| 3507 | }//let mayLoad = 1 |
| 3508 | } |
| 3509 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 3510 | multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3511 | X86VectorVTInfo _> { |
| 3512 | defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3513 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 3514 | "$src2, $src1", "$src1, $src2", |
| 3515 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>; |
| 3516 | let mayLoad = 1 in { |
| 3517 | defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3518 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 3519 | "$src2, $src1", "$src1, $src2", |
| 3520 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>; |
| 3521 | }//let mayLoad = 1 |
| 3522 | } |
| 3523 | |
| 3524 | multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3525 | defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>, |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3526 | avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>, |
| 3527 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3528 | defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>, |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3529 | avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>, |
| 3530 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 3531 | defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>, |
| 3532 | avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>, |
| 3533 | EVEX_4V,EVEX_CD8<32, CD8VT1>; |
| 3534 | defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>, |
| 3535 | avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>, |
| 3536 | EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 3537 | |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3538 | // Define only if AVX512VL feature is present. |
| 3539 | let Predicates = [HasVLX] in { |
| 3540 | defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>, |
| 3541 | EVEX_V128, EVEX_CD8<32, CD8VF>; |
| 3542 | defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>, |
| 3543 | EVEX_V256, EVEX_CD8<32, CD8VF>; |
| 3544 | defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>, |
| 3545 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; |
| 3546 | defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>, |
| 3547 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; |
| 3548 | } |
| 3549 | } |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 3550 | defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD; |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3551 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3552 | //===----------------------------------------------------------------------===// |
| 3553 | // AVX-512 VPTESTM instructions |
| 3554 | //===----------------------------------------------------------------------===// |
| 3555 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 3556 | multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3557 | X86VectorVTInfo _> { |
| 3558 | defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst), |
| 3559 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 3560 | "$src2, $src1", "$src1, $src2", |
| 3561 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, |
| 3562 | EVEX_4V; |
| 3563 | let mayLoad = 1 in |
| 3564 | defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), |
| 3565 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 3566 | "$src2, $src1", "$src1, $src2", |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3567 | (OpNode (_.VT _.RC:$src1), |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 3568 | (_.VT (bitconvert (_.LdFrag addr:$src2))))>, |
| 3569 | EVEX_4V, |
| 3570 | EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3571 | } |
| 3572 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 3573 | multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3574 | X86VectorVTInfo _> { |
| 3575 | let mayLoad = 1 in |
| 3576 | defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), |
| 3577 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 3578 | "${src2}"##_.BroadcastStr##", $src1", |
| 3579 | "$src1, ${src2}"##_.BroadcastStr, |
| 3580 | (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast |
| 3581 | (_.ScalarLdFrag addr:$src2))))>, |
| 3582 | EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3583 | } |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 3584 | multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3585 | AVX512VLVectorVTInfo _> { |
| 3586 | let Predicates = [HasAVX512] in |
| 3587 | defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>, |
| 3588 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 3589 | |
| 3590 | let Predicates = [HasAVX512, HasVLX] in { |
| 3591 | defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>, |
| 3592 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 3593 | defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>, |
| 3594 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 3595 | } |
| 3596 | } |
| 3597 | |
| 3598 | multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 3599 | defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, |
| 3600 | avx512vl_i32_info>; |
| 3601 | defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, |
| 3602 | avx512vl_i64_info>, VEX_W; |
| 3603 | } |
| 3604 | |
| 3605 | multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr, |
| 3606 | SDNode OpNode> { |
| 3607 | let Predicates = [HasBWI] in { |
| 3608 | defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>, |
| 3609 | EVEX_V512, VEX_W; |
| 3610 | defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>, |
| 3611 | EVEX_V512; |
| 3612 | } |
| 3613 | let Predicates = [HasVLX, HasBWI] in { |
| 3614 | |
| 3615 | defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>, |
| 3616 | EVEX_V256, VEX_W; |
| 3617 | defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>, |
| 3618 | EVEX_V128, VEX_W; |
| 3619 | defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>, |
| 3620 | EVEX_V256; |
| 3621 | defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>, |
| 3622 | EVEX_V128; |
| 3623 | } |
| 3624 | } |
| 3625 | |
| 3626 | multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr, |
| 3627 | SDNode OpNode> : |
| 3628 | avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>, |
| 3629 | avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>; |
| 3630 | |
| 3631 | defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD; |
| 3632 | defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3633 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 3634 | def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1), |
| 3635 | (v16i32 VR512:$src2), (i16 -1))), |
| 3636 | (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>; |
| 3637 | |
| 3638 | def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1), |
| 3639 | (v8i64 VR512:$src2), (i8 -1))), |
Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 3640 | (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>; |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3641 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3642 | //===----------------------------------------------------------------------===// |
| 3643 | // AVX-512 Shift instructions |
| 3644 | //===----------------------------------------------------------------------===// |
| 3645 | multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM, |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 3646 | string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> { |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3647 | defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 3648 | (ins _.RC:$src1, u8imm:$src2), OpcodeStr, |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3649 | "$src2, $src1", "$src1, $src2", |
| 3650 | (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))), |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 3651 | SSE_INTSHIFT_ITINS_P.rr>; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3652 | let mayLoad = 1 in |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3653 | defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 3654 | (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr, |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3655 | "$src2, $src1", "$src1, $src2", |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3656 | (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 3657 | (i8 imm:$src2))), |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 3658 | SSE_INTSHIFT_ITINS_P.rm>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3659 | } |
| 3660 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3661 | multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM, |
| 3662 | string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> { |
| 3663 | let mayLoad = 1 in |
| 3664 | defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), |
| 3665 | (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr, |
| 3666 | "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2", |
| 3667 | (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))), |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 3668 | SSE_INTSHIFT_ITINS_P.rm>, EVEX_B; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3669 | } |
| 3670 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3671 | multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3672 | ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> { |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3673 | // src2 is always 128-bit |
| 3674 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3675 | (ins _.RC:$src1, VR128X:$src2), OpcodeStr, |
| 3676 | "$src2, $src1", "$src1, $src2", |
| 3677 | (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3678 | SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V; |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3679 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3680 | (ins _.RC:$src1, i128mem:$src2), OpcodeStr, |
| 3681 | "$src2, $src1", "$src1, $src2", |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3682 | (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3683 | SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3684 | EVEX_4V; |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3685 | } |
| 3686 | |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3687 | multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3688 | ValueType SrcVT, PatFrag bc_frag, |
| 3689 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 3690 | let Predicates = [prd] in |
| 3691 | defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 3692 | VTInfo.info512>, EVEX_V512, |
| 3693 | EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ; |
| 3694 | let Predicates = [prd, HasVLX] in { |
| 3695 | defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 3696 | VTInfo.info256>, EVEX_V256, |
| 3697 | EVEX_CD8<VTInfo.info256.EltSize, CD8VH>; |
| 3698 | defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 3699 | VTInfo.info128>, EVEX_V128, |
| 3700 | EVEX_CD8<VTInfo.info128.EltSize, CD8VF>; |
| 3701 | } |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3702 | } |
| 3703 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3704 | multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw, |
| 3705 | string OpcodeStr, SDNode OpNode> { |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3706 | defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3707 | avx512vl_i32_info, HasAVX512>; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3708 | defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3709 | avx512vl_i64_info, HasAVX512>, VEX_W; |
| 3710 | defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16, |
| 3711 | avx512vl_i16_info, HasBWI>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3712 | } |
| 3713 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3714 | multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| 3715 | string OpcodeStr, SDNode OpNode, |
| 3716 | AVX512VLVectorVTInfo VTInfo> { |
| 3717 | let Predicates = [HasAVX512] in |
| 3718 | defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 3719 | VTInfo.info512>, |
| 3720 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 3721 | VTInfo.info512>, EVEX_V512; |
| 3722 | let Predicates = [HasAVX512, HasVLX] in { |
| 3723 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 3724 | VTInfo.info256>, |
| 3725 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 3726 | VTInfo.info256>, EVEX_V256; |
| 3727 | defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 3728 | VTInfo.info128>, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3729 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3730 | VTInfo.info128>, EVEX_V128; |
| 3731 | } |
| 3732 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3733 | |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3734 | multiclass avx512_shift_rmi_w<bits<8> opcw, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3735 | Format ImmFormR, Format ImmFormM, |
| 3736 | string OpcodeStr, SDNode OpNode> { |
| 3737 | let Predicates = [HasBWI] in |
| 3738 | defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 3739 | v32i16_info>, EVEX_V512; |
| 3740 | let Predicates = [HasVLX, HasBWI] in { |
| 3741 | defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 3742 | v16i16x_info>, EVEX_V256; |
| 3743 | defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 3744 | v8i16x_info>, EVEX_V128; |
| 3745 | } |
| 3746 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3747 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3748 | multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq, |
| 3749 | Format ImmFormR, Format ImmFormM, |
| 3750 | string OpcodeStr, SDNode OpNode> { |
| 3751 | defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode, |
| 3752 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| 3753 | defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode, |
| 3754 | avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W; |
| 3755 | } |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3756 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3757 | defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 3758 | avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3759 | |
| 3760 | defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 3761 | avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3762 | |
Elena Demikhovsky | 1b2f2f1 | 2015-05-13 07:35:05 +0000 | [diff] [blame] | 3763 | defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 3764 | avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3765 | |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 3766 | defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>, AVX512BIi8Base, EVEX_4V; |
| 3767 | defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3768 | |
| 3769 | defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>; |
| 3770 | defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>; |
| 3771 | defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3772 | |
| 3773 | //===-------------------------------------------------------------------===// |
| 3774 | // Variable Bit Shifts |
| 3775 | //===-------------------------------------------------------------------===// |
| 3776 | multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3777 | X86VectorVTInfo _> { |
| 3778 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3779 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 3780 | "$src2, $src1", "$src1, $src2", |
| 3781 | (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3782 | SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3783 | let mayLoad = 1 in |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3784 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3785 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 3786 | "$src2, $src1", "$src1, $src2", |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 3787 | (_.VT (OpNode _.RC:$src1, |
| 3788 | (_.VT (bitconvert (_.LdFrag addr:$src2))))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3789 | SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3790 | EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3791 | } |
| 3792 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3793 | multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3794 | X86VectorVTInfo _> { |
| 3795 | let mayLoad = 1 in |
| 3796 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3797 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 3798 | "${src2}"##_.BroadcastStr##", $src1", |
| 3799 | "$src1, ${src2}"##_.BroadcastStr, |
| 3800 | (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 3801 | (_.ScalarLdFrag addr:$src2))))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3802 | SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3803 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 3804 | } |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3805 | multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3806 | AVX512VLVectorVTInfo _> { |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3807 | let Predicates = [HasAVX512] in |
| 3808 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 3809 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 3810 | |
| 3811 | let Predicates = [HasAVX512, HasVLX] in { |
| 3812 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 3813 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 3814 | defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>, |
| 3815 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 3816 | } |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3817 | } |
| 3818 | |
| 3819 | multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr, |
| 3820 | SDNode OpNode> { |
| 3821 | defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3822 | avx512vl_i32_info>; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3823 | defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3824 | avx512vl_i64_info>, VEX_W; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3825 | } |
| 3826 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3827 | multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr, |
| 3828 | SDNode OpNode> { |
| 3829 | let Predicates = [HasBWI] in |
| 3830 | defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>, |
| 3831 | EVEX_V512, VEX_W; |
| 3832 | let Predicates = [HasVLX, HasBWI] in { |
| 3833 | |
| 3834 | defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>, |
| 3835 | EVEX_V256, VEX_W; |
| 3836 | defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>, |
| 3837 | EVEX_V128, VEX_W; |
| 3838 | } |
| 3839 | } |
| 3840 | |
| 3841 | defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>, |
| 3842 | avx512_var_shift_w<0x12, "vpsllvw", shl>; |
| 3843 | defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>, |
| 3844 | avx512_var_shift_w<0x11, "vpsravw", sra>; |
| 3845 | defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>, |
| 3846 | avx512_var_shift_w<0x10, "vpsrlvw", srl>; |
| 3847 | defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>; |
| 3848 | defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3849 | |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 3850 | //===-------------------------------------------------------------------===// |
| 3851 | // 1-src variable permutation VPERMW/D/Q |
| 3852 | //===-------------------------------------------------------------------===// |
| 3853 | multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3854 | AVX512VLVectorVTInfo _> { |
| 3855 | let Predicates = [HasAVX512] in |
| 3856 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 3857 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 3858 | |
| 3859 | let Predicates = [HasAVX512, HasVLX] in |
| 3860 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 3861 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 3862 | } |
| 3863 | |
| 3864 | multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| 3865 | string OpcodeStr, SDNode OpNode, |
| 3866 | AVX512VLVectorVTInfo VTInfo> { |
| 3867 | let Predicates = [HasAVX512] in |
| 3868 | defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 3869 | VTInfo.info512>, |
| 3870 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 3871 | VTInfo.info512>, EVEX_V512; |
| 3872 | let Predicates = [HasAVX512, HasVLX] in |
| 3873 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 3874 | VTInfo.info256>, |
| 3875 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 3876 | VTInfo.info256>, EVEX_V256; |
| 3877 | } |
| 3878 | |
| 3879 | |
| 3880 | defm VPERM : avx512_var_shift_w<0x8D, "vpermw", X86VPermv>; |
| 3881 | |
| 3882 | defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv, |
| 3883 | avx512vl_i32_info>; |
| 3884 | defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv, |
| 3885 | avx512vl_i64_info>, VEX_W; |
| 3886 | defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv, |
| 3887 | avx512vl_f32_info>; |
| 3888 | defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv, |
| 3889 | avx512vl_f64_info>, VEX_W; |
| 3890 | |
| 3891 | defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq", |
| 3892 | X86VPermi, avx512vl_i64_info>, |
| 3893 | EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W; |
| 3894 | defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd", |
| 3895 | X86VPermi, avx512vl_f64_info>, |
| 3896 | EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W; |
| 3897 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3898 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 3899 | // AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW |
| 3900 | //===----------------------------------------------------------------------===// |
| 3901 | |
| 3902 | defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd", |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3903 | X86PShufd, avx512vl_i32_info>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 3904 | EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>; |
| 3905 | defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw", |
| 3906 | X86PShufhw>, EVEX, AVX512XSIi8Base, VEX_W; |
| 3907 | defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw", |
| 3908 | X86PShuflw>, EVEX, AVX512XDIi8Base, VEX_W; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3909 | |
Elena Demikhovsky | 55a9974 | 2015-06-22 13:00:42 +0000 | [diff] [blame] | 3910 | multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 3911 | let Predicates = [HasBWI] in |
| 3912 | defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512; |
| 3913 | |
| 3914 | let Predicates = [HasVLX, HasBWI] in { |
| 3915 | defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256; |
| 3916 | defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128; |
| 3917 | } |
| 3918 | } |
| 3919 | |
| 3920 | defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>; |
| 3921 | |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 3922 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3923 | // AVX-512 - MOVDDUP |
| 3924 | //===----------------------------------------------------------------------===// |
| 3925 | |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 3926 | multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3927 | X86MemOperand x86memop, PatFrag memop_frag> { |
| 3928 | def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3929 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3930 | [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX; |
| 3931 | def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3932 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3933 | [(set RC:$dst, |
| 3934 | (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX; |
| 3935 | } |
| 3936 | |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3937 | defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3938 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>; |
| 3939 | def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))), |
| 3940 | (VMOVDDUPZrm addr:$src)>; |
| 3941 | |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 3942 | //===---------------------------------------------------------------------===// |
| 3943 | // Replicate Single FP - MOVSHDUP and MOVSLDUP |
| 3944 | //===---------------------------------------------------------------------===// |
| 3945 | multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr, |
| 3946 | ValueType vt, RegisterClass RC, PatFrag mem_frag, |
| 3947 | X86MemOperand x86memop> { |
| 3948 | def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3949 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 3950 | [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX; |
| 3951 | let mayLoad = 1 in |
| 3952 | def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3953 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 3954 | [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX; |
| 3955 | } |
| 3956 | |
| 3957 | defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup", |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3958 | v16f32, VR512, loadv16f32, f512mem>, EVEX_V512, |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 3959 | EVEX_CD8<32, CD8VF>; |
| 3960 | defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup", |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3961 | v16f32, VR512, loadv16f32, f512mem>, EVEX_V512, |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 3962 | EVEX_CD8<32, CD8VF>; |
| 3963 | |
| 3964 | def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3965 | def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))), |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 3966 | (VMOVSHDUPZrm addr:$src)>; |
| 3967 | def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3968 | def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))), |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 3969 | (VMOVSLDUPZrm addr:$src)>; |
| 3970 | |
| 3971 | //===----------------------------------------------------------------------===// |
| 3972 | // Move Low to High and High to Low packed FP Instructions |
| 3973 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3974 | def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst), |
| 3975 | (ins VR128X:$src1, VR128X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3976 | "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3977 | [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))], |
| 3978 | IIC_SSE_MOV_LH>, EVEX_4V; |
| 3979 | def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst), |
| 3980 | (ins VR128X:$src1, VR128X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3981 | "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3982 | [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))], |
| 3983 | IIC_SSE_MOV_LH>, EVEX_4V; |
| 3984 | |
Craig Topper | dbe8b7d | 2013-09-27 07:20:47 +0000 | [diff] [blame] | 3985 | let Predicates = [HasAVX512] in { |
| 3986 | // MOVLHPS patterns |
| 3987 | def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)), |
| 3988 | (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>; |
| 3989 | def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)), |
| 3990 | (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3991 | |
Craig Topper | dbe8b7d | 2013-09-27 07:20:47 +0000 | [diff] [blame] | 3992 | // MOVHLPS patterns |
| 3993 | def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)), |
| 3994 | (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>; |
| 3995 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3996 | |
| 3997 | //===----------------------------------------------------------------------===// |
| 3998 | // FMA - Fused Multiply Operations |
| 3999 | // |
Adam Nemet | 26371ce | 2014-10-24 00:02:55 +0000 | [diff] [blame] | 4000 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4001 | let Constraints = "$src1 = $dst" in { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4002 | multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4003 | X86VectorVTInfo _> { |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 4004 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 4005 | (ins _.RC:$src2, _.RC:$src3), |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 4006 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 4007 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>, |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 4008 | AVX512FMA3Base; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4009 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4010 | let mayLoad = 1 in { |
| 4011 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4012 | (ins _.RC:$src2, _.MemOp:$src3), |
| 4013 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 4014 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4015 | AVX512FMA3Base; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4016 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4017 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4018 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4019 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 4020 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
| 4021 | (OpNode _.RC:$src1, |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 4022 | _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>, |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4023 | AVX512FMA3Base, EVEX_B; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4024 | } |
| 4025 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4026 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4027 | multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4028 | X86VectorVTInfo _> { |
| 4029 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 4030 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 4031 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
| 4032 | (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>, |
| 4033 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4034 | } |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 4035 | } // Constraints = "$src1 = $dst" |
| 4036 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4037 | multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4038 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _> { |
| 4039 | let Predicates = [HasAVX512] in { |
| 4040 | defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>, |
| 4041 | avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>, |
| 4042 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4043 | } |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4044 | let Predicates = [HasVLX, HasAVX512] in { |
| 4045 | defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>, |
| 4046 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| 4047 | defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>, |
| 4048 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4049 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4050 | } |
| 4051 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4052 | multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4053 | SDNode OpNodeRnd > { |
| 4054 | defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
| 4055 | avx512vl_f32_info>; |
| 4056 | defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
| 4057 | avx512vl_f64_info>, VEX_W; |
| 4058 | } |
| 4059 | |
| 4060 | defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>; |
| 4061 | defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>; |
| 4062 | defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>; |
| 4063 | defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>; |
| 4064 | defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>; |
| 4065 | defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>; |
| 4066 | |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4067 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4068 | let Constraints = "$src1 = $dst" in { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4069 | multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4070 | X86VectorVTInfo _> { |
| 4071 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4072 | (ins _.RC:$src2, _.RC:$src3), |
| 4073 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 4074 | (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>, |
| 4075 | AVX512FMA3Base; |
| 4076 | |
| 4077 | let mayLoad = 1 in { |
| 4078 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4079 | (ins _.RC:$src2, _.MemOp:$src3), |
| 4080 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 4081 | (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>, |
| 4082 | AVX512FMA3Base; |
| 4083 | |
| 4084 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4085 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 4086 | OpcodeStr, "${src3}"##_.BroadcastStr##", $src2", |
| 4087 | "$src2, ${src3}"##_.BroadcastStr, |
| 4088 | (_.VT (OpNode _.RC:$src2, |
| 4089 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| 4090 | _.RC:$src1))>, AVX512FMA3Base, EVEX_B; |
| 4091 | } |
| 4092 | } |
| 4093 | |
| 4094 | multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4095 | X86VectorVTInfo _> { |
| 4096 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4097 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 4098 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
| 4099 | (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>, |
| 4100 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4101 | } |
| 4102 | } // Constraints = "$src1 = $dst" |
| 4103 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4104 | multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4105 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _> { |
| 4106 | let Predicates = [HasAVX512] in { |
| 4107 | defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>, |
| 4108 | avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>, |
| 4109 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4110 | } |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4111 | let Predicates = [HasVLX, HasAVX512] in { |
| 4112 | defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>, |
| 4113 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| 4114 | defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>, |
| 4115 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4116 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4117 | } |
| 4118 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4119 | multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4120 | SDNode OpNodeRnd > { |
| 4121 | defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
| 4122 | avx512vl_f32_info>; |
| 4123 | defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
| 4124 | avx512vl_f64_info>, VEX_W; |
| 4125 | } |
| 4126 | |
| 4127 | defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>; |
| 4128 | defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>; |
| 4129 | defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>; |
| 4130 | defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>; |
| 4131 | defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>; |
| 4132 | defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>; |
| 4133 | |
| 4134 | let Constraints = "$src1 = $dst" in { |
| 4135 | multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4136 | X86VectorVTInfo _> { |
| 4137 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4138 | (ins _.RC:$src3, _.RC:$src2), |
| 4139 | OpcodeStr, "$src2, $src3", "$src3, $src2", |
| 4140 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>, |
| 4141 | AVX512FMA3Base; |
| 4142 | |
| 4143 | let mayLoad = 1 in { |
| 4144 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4145 | (ins _.RC:$src3, _.MemOp:$src2), |
| 4146 | OpcodeStr, "$src2, $src3", "$src3, $src2", |
| 4147 | (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>, |
| 4148 | AVX512FMA3Base; |
| 4149 | |
| 4150 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4151 | (ins _.RC:$src3, _.ScalarMemOp:$src2), |
| 4152 | OpcodeStr, "${src2}"##_.BroadcastStr##", $src3", |
| 4153 | "$src3, ${src2}"##_.BroadcastStr, |
| 4154 | (_.VT (OpNode _.RC:$src1, |
| 4155 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 4156 | _.RC:$src3))>, AVX512FMA3Base, EVEX_B; |
| 4157 | } |
| 4158 | } |
| 4159 | |
| 4160 | multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4161 | X86VectorVTInfo _> { |
| 4162 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4163 | (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc), |
| 4164 | OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc", |
| 4165 | (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>, |
| 4166 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
| 4167 | } |
| 4168 | } // Constraints = "$src1 = $dst" |
| 4169 | |
| 4170 | multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4171 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _> { |
| 4172 | let Predicates = [HasAVX512] in { |
| 4173 | defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>, |
| 4174 | avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>, |
| 4175 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
| 4176 | } |
| 4177 | let Predicates = [HasVLX, HasAVX512] in { |
| 4178 | defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>, |
| 4179 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| 4180 | defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>, |
| 4181 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| 4182 | } |
| 4183 | } |
| 4184 | |
| 4185 | multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4186 | SDNode OpNodeRnd > { |
| 4187 | defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
| 4188 | avx512vl_f32_info>; |
| 4189 | defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
| 4190 | avx512vl_f64_info>, VEX_W; |
| 4191 | } |
| 4192 | |
| 4193 | defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>; |
| 4194 | defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>; |
| 4195 | defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>; |
| 4196 | defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>; |
| 4197 | defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>; |
| 4198 | defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4199 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4200 | // Scalar FMA |
| 4201 | let Constraints = "$src1 = $dst" in { |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 4202 | multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 4203 | dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb, |
| 4204 | dag RHS_r, dag RHS_m > { |
| 4205 | defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4206 | (ins _.RC:$src2, _.RC:$src3), OpcodeStr, |
| 4207 | "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4208 | |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 4209 | let mayLoad = 1 in |
| 4210 | defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4211 | (ins _.RC:$src2, _.MemOp:$src3), OpcodeStr, |
| 4212 | "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base; |
| 4213 | |
| 4214 | defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4215 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 4216 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>, |
| 4217 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
| 4218 | |
| 4219 | let isCodeGenOnly = 1 in { |
| 4220 | def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst), |
| 4221 | (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3), |
| 4222 | !strconcat(OpcodeStr, |
| 4223 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4224 | [RHS_r]>; |
| 4225 | let mayLoad = 1 in |
| 4226 | def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst), |
| 4227 | (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3), |
| 4228 | !strconcat(OpcodeStr, |
| 4229 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4230 | [RHS_m]>; |
| 4231 | }// isCodeGenOnly = 1 |
| 4232 | } |
| 4233 | }// Constraints = "$src1 = $dst" |
| 4234 | |
| 4235 | multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132, |
| 4236 | string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ , |
| 4237 | string SUFF> { |
| 4238 | |
| 4239 | defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ , |
| 4240 | (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), |
| 4241 | (_.VT (OpNode _.RC:$src2, _.RC:$src1, |
| 4242 | (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))))), |
| 4243 | (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, |
| 4244 | (i32 imm:$rc))), |
| 4245 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1, |
| 4246 | _.FRC:$src3))), |
| 4247 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1, |
| 4248 | (_.ScalarLdFrag addr:$src3))))>; |
| 4249 | |
| 4250 | defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ , |
| 4251 | (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), |
| 4252 | (_.VT (OpNode _.RC:$src2, |
| 4253 | (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), |
| 4254 | _.RC:$src1)), |
| 4255 | (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, |
| 4256 | (i32 imm:$rc))), |
| 4257 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3, |
| 4258 | _.FRC:$src1))), |
| 4259 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, |
| 4260 | (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>; |
| 4261 | |
| 4262 | defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ , |
| 4263 | (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), |
| 4264 | (_.VT (OpNode _.RC:$src1, |
| 4265 | (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), |
| 4266 | _.RC:$src2)), |
| 4267 | (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, |
| 4268 | (i32 imm:$rc))), |
| 4269 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3, |
| 4270 | _.FRC:$src2))), |
| 4271 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, |
| 4272 | (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>; |
| 4273 | } |
| 4274 | |
| 4275 | multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132, |
| 4276 | string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{ |
| 4277 | let Predicates = [HasAVX512] in { |
| 4278 | defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode, |
| 4279 | OpNodeRnd, f32x_info, "SS">, |
| 4280 | EVEX_CD8<32, CD8VT1>, VEX_LIG; |
| 4281 | defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode, |
| 4282 | OpNodeRnd, f64x_info, "SD">, |
| 4283 | EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W; |
| 4284 | } |
| 4285 | } |
| 4286 | |
| 4287 | defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>; |
| 4288 | defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>; |
| 4289 | defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>; |
| 4290 | defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4291 | |
| 4292 | //===----------------------------------------------------------------------===// |
| 4293 | // AVX-512 Scalar convert from sign integer to float/double |
| 4294 | //===----------------------------------------------------------------------===// |
| 4295 | |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4296 | multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
| 4297 | X86VectorVTInfo DstVT, X86MemOperand x86memop, |
| 4298 | PatFrag ld_frag, string asm> { |
| 4299 | let hasSideEffects = 0 in { |
| 4300 | def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst), |
| 4301 | (ins DstVT.FRC:$src1, SrcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4302 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4303 | EVEX_4V; |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4304 | let mayLoad = 1 in |
| 4305 | def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst), |
| 4306 | (ins DstVT.FRC:$src1, x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4307 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4308 | EVEX_4V; |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4309 | } // hasSideEffects = 0 |
| 4310 | let isCodeGenOnly = 1 in { |
| 4311 | def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), |
| 4312 | (ins DstVT.RC:$src1, SrcRC:$src2), |
| 4313 | !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4314 | [(set DstVT.RC:$dst, |
| 4315 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 4316 | SrcRC:$src2, |
| 4317 | (i32 FROUND_CURRENT)))]>, EVEX_4V; |
| 4318 | |
| 4319 | def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), |
| 4320 | (ins DstVT.RC:$src1, x86memop:$src2), |
| 4321 | !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4322 | [(set DstVT.RC:$dst, |
| 4323 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 4324 | (ld_frag addr:$src2), |
| 4325 | (i32 FROUND_CURRENT)))]>, EVEX_4V; |
| 4326 | }//isCodeGenOnly = 1 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4327 | } |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4328 | |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4329 | multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4330 | X86VectorVTInfo DstVT, string asm> { |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4331 | def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), |
| 4332 | (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc), |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4333 | !strconcat(asm, |
| 4334 | "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"), |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4335 | [(set DstVT.RC:$dst, |
| 4336 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 4337 | SrcRC:$src2, |
| 4338 | (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC; |
| 4339 | } |
| 4340 | |
| 4341 | multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4342 | X86VectorVTInfo DstVT, X86MemOperand x86memop, |
| 4343 | PatFrag ld_frag, string asm> { |
| 4344 | defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>, |
| 4345 | avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>, |
| 4346 | VEX_LIG; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4347 | } |
| 4348 | |
Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 4349 | let Predicates = [HasAVX512] in { |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4350 | defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4351 | v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">, |
| 4352 | XS, EVEX_CD8<32, CD8VT1>; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4353 | defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4354 | v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">, |
| 4355 | XS, VEX_W, EVEX_CD8<64, CD8VT1>; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4356 | defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4357 | v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">, |
| 4358 | XD, EVEX_CD8<32, CD8VT1>; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4359 | defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4360 | v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">, |
| 4361 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4362 | |
| 4363 | def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))), |
| 4364 | (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 4365 | def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4366 | (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4367 | def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))), |
| 4368 | (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 4369 | def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4370 | (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4371 | |
| 4372 | def : Pat<(f32 (sint_to_fp GR32:$src)), |
| 4373 | (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; |
| 4374 | def : Pat<(f32 (sint_to_fp GR64:$src)), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4375 | (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4376 | def : Pat<(f64 (sint_to_fp GR32:$src)), |
| 4377 | (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; |
| 4378 | def : Pat<(f64 (sint_to_fp GR64:$src)), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4379 | (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; |
| 4380 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4381 | defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4382 | v4f32x_info, i32mem, loadi32, |
| 4383 | "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4384 | defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4385 | v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">, |
| 4386 | XS, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4387 | defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4388 | i32mem, loadi32, "cvtusi2sd{l}">, |
| 4389 | XD, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4390 | defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4391 | v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">, |
| 4392 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4393 | |
| 4394 | def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))), |
| 4395 | (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 4396 | def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))), |
| 4397 | (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 4398 | def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))), |
| 4399 | (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 4400 | def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))), |
| 4401 | (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 4402 | |
| 4403 | def : Pat<(f32 (uint_to_fp GR32:$src)), |
| 4404 | (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; |
| 4405 | def : Pat<(f32 (uint_to_fp GR64:$src)), |
| 4406 | (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; |
| 4407 | def : Pat<(f64 (uint_to_fp GR32:$src)), |
| 4408 | (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; |
| 4409 | def : Pat<(f64 (uint_to_fp GR64:$src)), |
| 4410 | (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; |
Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 4411 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4412 | |
| 4413 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4414 | // AVX-512 Scalar convert from float/double to integer |
| 4415 | //===----------------------------------------------------------------------===// |
| 4416 | multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC, |
| 4417 | Intrinsic Int, Operand memop, ComplexPattern mem_cpat, |
| 4418 | string asm> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 4419 | let hasSideEffects = 0 in { |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4420 | def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4421 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4422 | [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG, |
| 4423 | Requires<[HasAVX512]>; |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4424 | let mayLoad = 1 in |
| 4425 | def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4426 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4427 | Requires<[HasAVX512]>; |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 4428 | } // hasSideEffects = 0 |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4429 | } |
| 4430 | let Predicates = [HasAVX512] in { |
| 4431 | // Convert float/double to signed/unsigned int 32/64 |
| 4432 | defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4433 | ssmem, sse_load_f32, "cvtss2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4434 | XS, EVEX_CD8<32, CD8VT1>; |
| 4435 | defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4436 | ssmem, sse_load_f32, "cvtss2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4437 | XS, VEX_W, EVEX_CD8<32, CD8VT1>; |
| 4438 | defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4439 | ssmem, sse_load_f32, "cvtss2usi">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4440 | XS, EVEX_CD8<32, CD8VT1>; |
| 4441 | defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64, |
| 4442 | int_x86_avx512_cvtss2usi64, ssmem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4443 | sse_load_f32, "cvtss2usi">, XS, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4444 | EVEX_CD8<32, CD8VT1>; |
| 4445 | defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4446 | sdmem, sse_load_f64, "cvtsd2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4447 | XD, EVEX_CD8<64, CD8VT1>; |
| 4448 | defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4449 | sdmem, sse_load_f64, "cvtsd2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4450 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 4451 | defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4452 | sdmem, sse_load_f64, "cvtsd2usi">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4453 | XD, EVEX_CD8<64, CD8VT1>; |
| 4454 | defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64, |
| 4455 | int_x86_avx512_cvtsd2usi64, sdmem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4456 | sse_load_f64, "cvtsd2usi">, XD, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4457 | EVEX_CD8<64, CD8VT1>; |
| 4458 | |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4459 | let isCodeGenOnly = 1 in { |
| 4460 | defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X, |
| 4461 | int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}", |
| 4462 | SSE_CVT_Scalar, 0>, XS, EVEX_4V; |
| 4463 | defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X, |
| 4464 | int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}", |
| 4465 | SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W; |
| 4466 | defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X, |
| 4467 | int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}", |
| 4468 | SSE_CVT_Scalar, 0>, XD, EVEX_4V; |
| 4469 | defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X, |
| 4470 | int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}", |
| 4471 | SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W; |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4472 | |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4473 | defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X, |
| 4474 | int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}", |
| 4475 | SSE_CVT_Scalar, 0>, XD, EVEX_4V; |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4476 | } // isCodeGenOnly = 1 |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4477 | |
| 4478 | // Convert float/double to signed/unsigned int 32/64 with truncation |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4479 | let isCodeGenOnly = 1 in { |
| 4480 | defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si, |
| 4481 | ssmem, sse_load_f32, "cvttss2si">, |
| 4482 | XS, EVEX_CD8<32, CD8VT1>; |
| 4483 | defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64, |
| 4484 | int_x86_sse_cvttss2si64, ssmem, sse_load_f32, |
| 4485 | "cvttss2si">, XS, VEX_W, |
| 4486 | EVEX_CD8<32, CD8VT1>; |
| 4487 | defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si, |
| 4488 | sdmem, sse_load_f64, "cvttsd2si">, XD, |
| 4489 | EVEX_CD8<64, CD8VT1>; |
| 4490 | defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64, |
| 4491 | int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64, |
| 4492 | "cvttsd2si">, XD, VEX_W, |
| 4493 | EVEX_CD8<64, CD8VT1>; |
| 4494 | defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32, |
| 4495 | int_x86_avx512_cvttss2usi, ssmem, sse_load_f32, |
| 4496 | "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>; |
| 4497 | defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64, |
| 4498 | int_x86_avx512_cvttss2usi64, ssmem, |
| 4499 | sse_load_f32, "cvttss2usi">, XS, VEX_W, |
| 4500 | EVEX_CD8<32, CD8VT1>; |
| 4501 | defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32, |
| 4502 | int_x86_avx512_cvttsd2usi, |
| 4503 | sdmem, sse_load_f64, "cvttsd2usi">, XD, |
| 4504 | EVEX_CD8<64, CD8VT1>; |
| 4505 | defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64, |
| 4506 | int_x86_avx512_cvttsd2usi64, sdmem, |
| 4507 | sse_load_f64, "cvttsd2usi">, XD, VEX_W, |
| 4508 | EVEX_CD8<64, CD8VT1>; |
| 4509 | } // isCodeGenOnly = 1 |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4510 | |
| 4511 | multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC, |
| 4512 | SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag, |
| 4513 | string asm> { |
| 4514 | def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4515 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4516 | [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX; |
| 4517 | def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4518 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4519 | [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX; |
| 4520 | } |
| 4521 | |
| 4522 | defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4523 | loadf32, "cvttss2si">, XS, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4524 | EVEX_CD8<32, CD8VT1>; |
| 4525 | defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4526 | loadf32, "cvttss2usi">, XS, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4527 | EVEX_CD8<32, CD8VT1>; |
| 4528 | defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4529 | loadf32, "cvttss2si">, XS, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4530 | EVEX_CD8<32, CD8VT1>; |
| 4531 | defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4532 | loadf32, "cvttss2usi">, XS, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4533 | EVEX_CD8<32, CD8VT1>; |
| 4534 | defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4535 | loadf64, "cvttsd2si">, XD, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4536 | EVEX_CD8<64, CD8VT1>; |
| 4537 | defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4538 | loadf64, "cvttsd2usi">, XD, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4539 | EVEX_CD8<64, CD8VT1>; |
| 4540 | defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4541 | loadf64, "cvttsd2si">, XD, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4542 | EVEX_CD8<64, CD8VT1>; |
| 4543 | defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4544 | loadf64, "cvttsd2usi">, XD, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4545 | EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4546 | } // HasAVX512 |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4547 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4548 | // AVX-512 Convert form float to double and back |
| 4549 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 4550 | let hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4551 | def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst), |
| 4552 | (ins FR32X:$src1, FR32X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4553 | "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4554 | []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>; |
| 4555 | let mayLoad = 1 in |
| 4556 | def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst), |
| 4557 | (ins FR32X:$src1, f32mem:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4558 | "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4559 | []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>, |
| 4560 | EVEX_CD8<32, CD8VT1>; |
| 4561 | |
| 4562 | // Convert scalar double to scalar single |
| 4563 | def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst), |
| 4564 | (ins FR64X:$src1, FR64X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4565 | "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4566 | []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>; |
| 4567 | let mayLoad = 1 in |
| 4568 | def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst), |
| 4569 | (ins FR64X:$src1, f64mem:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4570 | "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4571 | []>, EVEX_4V, VEX_LIG, VEX_W, |
| 4572 | Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>; |
| 4573 | } |
| 4574 | |
| 4575 | def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>, |
| 4576 | Requires<[HasAVX512]>; |
| 4577 | def : Pat<(fextend (loadf32 addr:$src)), |
| 4578 | (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>; |
| 4579 | |
| 4580 | def : Pat<(extloadf32 addr:$src), |
| 4581 | (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, |
| 4582 | Requires<[HasAVX512, OptForSize]>; |
| 4583 | |
| 4584 | def : Pat<(extloadf32 addr:$src), |
| 4585 | (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>, |
| 4586 | Requires<[HasAVX512, OptForSpeed]>; |
| 4587 | |
| 4588 | def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>, |
| 4589 | Requires<[HasAVX512]>; |
| 4590 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4591 | //===----------------------------------------------------------------------===// |
| 4592 | // AVX-512 Vector convert from signed/unsigned integer to float/double |
| 4593 | // and from float/double to signed/unsigned integer |
| 4594 | //===----------------------------------------------------------------------===// |
| 4595 | |
| 4596 | multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 4597 | X86VectorVTInfo _Src, SDNode OpNode, |
| 4598 | string Broadcast = _.BroadcastStr, |
| 4599 | string Alias = ""> { |
| 4600 | |
| 4601 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4602 | (ins _Src.RC:$src), OpcodeStr, "$src", "$src", |
| 4603 | (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX; |
| 4604 | |
| 4605 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4606 | (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src", |
| 4607 | (_.VT (OpNode (_Src.VT |
| 4608 | (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX; |
| 4609 | |
| 4610 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4611 | (ins _Src.MemOp:$src), OpcodeStr, |
| 4612 | "${src}"##Broadcast, "${src}"##Broadcast, |
| 4613 | (_.VT (OpNode (_Src.VT |
| 4614 | (X86VBroadcast (_Src.ScalarLdFrag addr:$src))) |
| 4615 | ))>, EVEX, EVEX_B; |
| 4616 | } |
| 4617 | // Coversion with SAE - suppress all exceptions |
| 4618 | multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 4619 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| 4620 | defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4621 | (ins _Src.RC:$src), OpcodeStr, |
| 4622 | "{sae}, $src", "$src, {sae}", |
| 4623 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), |
| 4624 | (i32 FROUND_NO_EXC)))>, |
| 4625 | EVEX, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4626 | } |
| 4627 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4628 | // Conversion with rounding control (RC) |
| 4629 | multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 4630 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| 4631 | defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4632 | (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr, |
| 4633 | "$rc, $src", "$src, $rc", |
| 4634 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>, |
| 4635 | EVEX, EVEX_B, EVEX_RC; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4636 | } |
| 4637 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4638 | // Extend Float to Double |
| 4639 | multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> { |
| 4640 | let Predicates = [HasAVX512] in { |
| 4641 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>, |
| 4642 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info, |
| 4643 | X86vfpextRnd>, EVEX_V512; |
| 4644 | } |
| 4645 | let Predicates = [HasVLX] in { |
| 4646 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info, |
| 4647 | X86vfpext, "{1to2}">, EVEX_V128; |
| 4648 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>, |
| 4649 | EVEX_V256; |
| 4650 | } |
| 4651 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4652 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4653 | // Truncate Double to Float |
| 4654 | multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> { |
| 4655 | let Predicates = [HasAVX512] in { |
| 4656 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>, |
| 4657 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info, |
| 4658 | X86vfproundRnd>, EVEX_V512; |
| 4659 | } |
| 4660 | let Predicates = [HasVLX] in { |
| 4661 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info, |
| 4662 | X86vfpround, "{1to2}", "{x}">, EVEX_V128; |
| 4663 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround, |
| 4664 | "{1to4}", "{y}">, EVEX_V256; |
| 4665 | } |
| 4666 | } |
| 4667 | |
| 4668 | defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">, |
| 4669 | VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 4670 | defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">, |
| 4671 | PS, EVEX_CD8<32, CD8VH>; |
| 4672 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4673 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), |
| 4674 | (VCVTPS2PDZrm addr:$src)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4675 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4676 | let Predicates = [HasVLX] in { |
| 4677 | def : Pat<(v4f64 (extloadv4f32 addr:$src)), |
| 4678 | (VCVTPS2PDZ256rm addr:$src)>; |
| 4679 | } |
Elena Demikhovsky | 3629b4a | 2014-01-06 08:45:54 +0000 | [diff] [blame] | 4680 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4681 | // Convert Signed/Unsigned Doubleword to Double |
| 4682 | multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4683 | SDNode OpNode128> { |
| 4684 | // No rounding in this op |
| 4685 | let Predicates = [HasAVX512] in |
| 4686 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>, |
| 4687 | EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4688 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4689 | let Predicates = [HasVLX] in { |
| 4690 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info, |
| 4691 | OpNode128, "{1to2}">, EVEX_V128; |
| 4692 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>, |
| 4693 | EVEX_V256; |
| 4694 | } |
| 4695 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4696 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4697 | // Convert Signed/Unsigned Doubleword to Float |
| 4698 | multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4699 | SDNode OpNodeRnd> { |
| 4700 | let Predicates = [HasAVX512] in |
| 4701 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>, |
| 4702 | avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info, |
| 4703 | OpNodeRnd>, EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4704 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4705 | let Predicates = [HasVLX] in { |
| 4706 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>, |
| 4707 | EVEX_V128; |
| 4708 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>, |
| 4709 | EVEX_V256; |
| 4710 | } |
| 4711 | } |
| 4712 | |
| 4713 | // Convert Float to Signed/Unsigned Doubleword with truncation |
| 4714 | multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, |
| 4715 | SDNode OpNode, SDNode OpNodeRnd> { |
| 4716 | let Predicates = [HasAVX512] in { |
| 4717 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>, |
| 4718 | avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info, |
| 4719 | OpNodeRnd>, EVEX_V512; |
| 4720 | } |
| 4721 | let Predicates = [HasVLX] in { |
| 4722 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>, |
| 4723 | EVEX_V128; |
| 4724 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>, |
| 4725 | EVEX_V256; |
| 4726 | } |
| 4727 | } |
| 4728 | |
| 4729 | // Convert Float to Signed/Unsigned Doubleword |
| 4730 | multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, |
| 4731 | SDNode OpNode, SDNode OpNodeRnd> { |
| 4732 | let Predicates = [HasAVX512] in { |
| 4733 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>, |
| 4734 | avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info, |
| 4735 | OpNodeRnd>, EVEX_V512; |
| 4736 | } |
| 4737 | let Predicates = [HasVLX] in { |
| 4738 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>, |
| 4739 | EVEX_V128; |
| 4740 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>, |
| 4741 | EVEX_V256; |
| 4742 | } |
| 4743 | } |
| 4744 | |
| 4745 | // Convert Double to Signed/Unsigned Doubleword with truncation |
| 4746 | multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, |
| 4747 | SDNode OpNode, SDNode OpNodeRnd> { |
| 4748 | let Predicates = [HasAVX512] in { |
| 4749 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>, |
| 4750 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info, |
| 4751 | OpNodeRnd>, EVEX_V512; |
| 4752 | } |
| 4753 | let Predicates = [HasVLX] in { |
| 4754 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 4755 | // memory forms of these instructions in Asm Parcer. They have the same |
| 4756 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 4757 | // due to the same reason. |
| 4758 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode, |
| 4759 | "{1to2}", "{x}">, EVEX_V128; |
| 4760 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode, |
| 4761 | "{1to4}", "{y}">, EVEX_V256; |
| 4762 | } |
| 4763 | } |
| 4764 | |
| 4765 | // Convert Double to Signed/Unsigned Doubleword |
| 4766 | multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, |
| 4767 | SDNode OpNode, SDNode OpNodeRnd> { |
| 4768 | let Predicates = [HasAVX512] in { |
| 4769 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>, |
| 4770 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info, |
| 4771 | OpNodeRnd>, EVEX_V512; |
| 4772 | } |
| 4773 | let Predicates = [HasVLX] in { |
| 4774 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 4775 | // memory forms of these instructions in Asm Parcer. They have the same |
| 4776 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 4777 | // due to the same reason. |
| 4778 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode, |
| 4779 | "{1to2}", "{x}">, EVEX_V128; |
| 4780 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode, |
| 4781 | "{1to4}", "{y}">, EVEX_V256; |
| 4782 | } |
| 4783 | } |
| 4784 | |
| 4785 | // Convert Double to Signed/Unsigned Quardword |
| 4786 | multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, |
| 4787 | SDNode OpNode, SDNode OpNodeRnd> { |
| 4788 | let Predicates = [HasDQI] in { |
| 4789 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>, |
| 4790 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info, |
| 4791 | OpNodeRnd>, EVEX_V512; |
| 4792 | } |
| 4793 | let Predicates = [HasDQI, HasVLX] in { |
| 4794 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>, |
| 4795 | EVEX_V128; |
| 4796 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>, |
| 4797 | EVEX_V256; |
| 4798 | } |
| 4799 | } |
| 4800 | |
| 4801 | // Convert Double to Signed/Unsigned Quardword with truncation |
| 4802 | multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, |
| 4803 | SDNode OpNode, SDNode OpNodeRnd> { |
| 4804 | let Predicates = [HasDQI] in { |
| 4805 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>, |
| 4806 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info, |
| 4807 | OpNodeRnd>, EVEX_V512; |
| 4808 | } |
| 4809 | let Predicates = [HasDQI, HasVLX] in { |
| 4810 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>, |
| 4811 | EVEX_V128; |
| 4812 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>, |
| 4813 | EVEX_V256; |
| 4814 | } |
| 4815 | } |
| 4816 | |
| 4817 | // Convert Signed/Unsigned Quardword to Double |
| 4818 | multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, |
| 4819 | SDNode OpNode, SDNode OpNodeRnd> { |
| 4820 | let Predicates = [HasDQI] in { |
| 4821 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>, |
| 4822 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info, |
| 4823 | OpNodeRnd>, EVEX_V512; |
| 4824 | } |
| 4825 | let Predicates = [HasDQI, HasVLX] in { |
| 4826 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>, |
| 4827 | EVEX_V128; |
| 4828 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>, |
| 4829 | EVEX_V256; |
| 4830 | } |
| 4831 | } |
| 4832 | |
| 4833 | // Convert Float to Signed/Unsigned Quardword |
| 4834 | multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, |
| 4835 | SDNode OpNode, SDNode OpNodeRnd> { |
| 4836 | let Predicates = [HasDQI] in { |
| 4837 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>, |
| 4838 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info, |
| 4839 | OpNodeRnd>, EVEX_V512; |
| 4840 | } |
| 4841 | let Predicates = [HasDQI, HasVLX] in { |
| 4842 | // Explicitly specified broadcast string, since we take only 2 elements |
| 4843 | // from v4f32x_info source |
| 4844 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode, |
| 4845 | "{1to2}">, EVEX_V128; |
| 4846 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>, |
| 4847 | EVEX_V256; |
| 4848 | } |
| 4849 | } |
| 4850 | |
| 4851 | // Convert Float to Signed/Unsigned Quardword with truncation |
| 4852 | multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, |
| 4853 | SDNode OpNode, SDNode OpNodeRnd> { |
| 4854 | let Predicates = [HasDQI] in { |
| 4855 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>, |
| 4856 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info, |
| 4857 | OpNodeRnd>, EVEX_V512; |
| 4858 | } |
| 4859 | let Predicates = [HasDQI, HasVLX] in { |
| 4860 | // Explicitly specified broadcast string, since we take only 2 elements |
| 4861 | // from v4f32x_info source |
| 4862 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode, |
| 4863 | "{1to2}">, EVEX_V128; |
| 4864 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>, |
| 4865 | EVEX_V256; |
| 4866 | } |
| 4867 | } |
| 4868 | |
| 4869 | // Convert Signed/Unsigned Quardword to Float |
| 4870 | multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, |
| 4871 | SDNode OpNode, SDNode OpNodeRnd> { |
| 4872 | let Predicates = [HasDQI] in { |
| 4873 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>, |
| 4874 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info, |
| 4875 | OpNodeRnd>, EVEX_V512; |
| 4876 | } |
| 4877 | let Predicates = [HasDQI, HasVLX] in { |
| 4878 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 4879 | // memory forms of these instructions in Asm Parcer. They have the same |
| 4880 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 4881 | // due to the same reason. |
| 4882 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode, |
| 4883 | "{1to2}", "{x}">, EVEX_V128; |
| 4884 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode, |
| 4885 | "{1to4}", "{y}">, EVEX_V256; |
| 4886 | } |
| 4887 | } |
| 4888 | |
| 4889 | defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4890 | EVEX_CD8<32, CD8VH>; |
| 4891 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4892 | defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp, |
| 4893 | X86VSintToFpRnd>, |
| 4894 | PS, EVEX_CD8<32, CD8VF>; |
| 4895 | |
| 4896 | defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint, |
| 4897 | X86VFpToSintRnd>, |
| 4898 | XS, EVEX_CD8<32, CD8VF>; |
| 4899 | |
| 4900 | defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, |
| 4901 | X86VFpToSintRnd>, |
| 4902 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 4903 | |
| 4904 | defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint, |
| 4905 | X86VFpToUintRnd>, PS, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4906 | EVEX_CD8<32, CD8VF>; |
| 4907 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4908 | defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint, |
| 4909 | X86VFpToUintRnd>, PS, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4910 | EVEX_CD8<64, CD8VF>; |
| 4911 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4912 | defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>, |
| 4913 | XS, EVEX_CD8<32, CD8VH>; |
| 4914 | |
| 4915 | defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp, |
| 4916 | X86VUintToFpRnd>, XD, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4917 | EVEX_CD8<32, CD8VF>; |
| 4918 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4919 | defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int, |
| 4920 | X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4921 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4922 | defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int, |
| 4923 | X86cvtpd2IntRnd>, XD, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4924 | EVEX_CD8<64, CD8VF>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4925 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4926 | defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt, |
| 4927 | X86cvtps2UIntRnd>, |
| 4928 | PS, EVEX_CD8<32, CD8VF>; |
| 4929 | defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt, |
| 4930 | X86cvtpd2UIntRnd>, VEX_W, |
| 4931 | PS, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4932 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4933 | defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int, |
| 4934 | X86cvtpd2IntRnd>, VEX_W, |
| 4935 | PD, EVEX_CD8<64, CD8VF>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4936 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4937 | defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int, |
| 4938 | X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4939 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4940 | defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt, |
| 4941 | X86cvtpd2UIntRnd>, VEX_W, |
| 4942 | PD, EVEX_CD8<64, CD8VF>; |
| 4943 | |
| 4944 | defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt, |
| 4945 | X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>; |
| 4946 | |
| 4947 | defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint, |
| 4948 | X86VFpToSlongRnd>, VEX_W, |
| 4949 | PD, EVEX_CD8<64, CD8VF>; |
| 4950 | |
| 4951 | defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, |
| 4952 | X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>; |
| 4953 | |
| 4954 | defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint, |
| 4955 | X86VFpToUlongRnd>, VEX_W, |
| 4956 | PD, EVEX_CD8<64, CD8VF>; |
| 4957 | |
| 4958 | defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, |
| 4959 | X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>; |
| 4960 | |
| 4961 | defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp, |
| 4962 | X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>; |
| 4963 | |
| 4964 | defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp, |
| 4965 | X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>; |
| 4966 | |
| 4967 | defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, |
| 4968 | X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>; |
| 4969 | |
| 4970 | defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, |
| 4971 | X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>; |
| 4972 | |
| 4973 | let Predicates = [NoVLX] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4974 | def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4975 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4976 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4977 | |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 4978 | def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))), |
| 4979 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr |
| 4980 | (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 4981 | |
| 4982 | def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))), |
| 4983 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr |
| 4984 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4985 | |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 4986 | def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))), |
| 4987 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr |
| 4988 | (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4989 | |
Cameron McInally | f10a7c9 | 2014-06-18 14:04:37 +0000 | [diff] [blame] | 4990 | def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))), |
| 4991 | (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr |
| 4992 | (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4993 | } |
| 4994 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4995 | let Predicates = [HasAVX512] in { |
| 4996 | def : Pat<(v8f32 (fround (loadv8f64 addr:$src))), |
| 4997 | (VCVTPD2PSZrm addr:$src)>; |
| 4998 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), |
| 4999 | (VCVTPS2PDZrm addr:$src)>; |
| 5000 | } |
| 5001 | |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5002 | //===----------------------------------------------------------------------===// |
| 5003 | // Half precision conversion instructions |
| 5004 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 5005 | multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC, |
| 5006 | X86MemOperand x86memop> { |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5007 | def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src), |
| 5008 | "vcvtph2ps\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 5009 | []>, EVEX; |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 5010 | let hasSideEffects = 0, mayLoad = 1 in |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5011 | def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src), |
| 5012 | "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX; |
| 5013 | } |
| 5014 | |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 5015 | multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC, |
| 5016 | X86MemOperand x86memop> { |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5017 | def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst), |
Craig Topper | 53a8467 | 2015-01-25 02:21:16 +0000 | [diff] [blame] | 5018 | (ins srcRC:$src1, i32u8imm:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5019 | "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 5020 | []>, EVEX; |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 5021 | let hasSideEffects = 0, mayStore = 1 in |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5022 | def mr : AVX512AIi8<0x1D, MRMDestMem, (outs), |
Craig Topper | 53a8467 | 2015-01-25 02:21:16 +0000 | [diff] [blame] | 5023 | (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5024 | "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX; |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5025 | } |
| 5026 | |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 5027 | defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512, |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5028 | EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 5029 | defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512, |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5030 | EVEX_CD8<32, CD8VH>; |
| 5031 | |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 5032 | def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src), |
| 5033 | imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))), |
| 5034 | (VCVTPS2PHZrr VR512:$src, imm:$rc)>; |
| 5035 | |
| 5036 | def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src), |
| 5037 | (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))), |
| 5038 | (VCVTPH2PSZrr VR256X:$src)>; |
| 5039 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5040 | let Defs = [EFLAGS], Predicates = [HasAVX512] in { |
| 5041 | defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 5042 | "ucomiss">, PS, EVEX, VEX_LIG, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5043 | EVEX_CD8<32, CD8VT1>; |
| 5044 | defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 5045 | "ucomisd">, PD, EVEX, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5046 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 5047 | let Pattern = []<dag> in { |
Marina Yatsina | 7a4e1ba | 2015-08-20 11:21:36 +0000 | [diff] [blame] | 5048 | defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 5049 | "comiss">, PS, EVEX, VEX_LIG, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5050 | EVEX_CD8<32, CD8VT1>; |
Marina Yatsina | 7a4e1ba | 2015-08-20 11:21:36 +0000 | [diff] [blame] | 5051 | defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 5052 | "comisd">, PD, EVEX, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5053 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 5054 | } |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5055 | let isCodeGenOnly = 1 in { |
| 5056 | defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 5057 | load, "ucomiss">, PS, EVEX, VEX_LIG, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5058 | EVEX_CD8<32, CD8VT1>; |
| 5059 | defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 5060 | load, "ucomisd">, PD, EVEX, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5061 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5062 | |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5063 | defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 5064 | load, "comiss">, PS, EVEX, VEX_LIG, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5065 | EVEX_CD8<32, CD8VT1>; |
| 5066 | defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 5067 | load, "comisd">, PD, EVEX, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5068 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 5069 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5070 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5071 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5072 | /// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd |
| 5073 | multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC, |
| 5074 | X86MemOperand x86memop> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5075 | let hasSideEffects = 0 in { |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5076 | def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), |
| 5077 | (ins RC:$src1, RC:$src2), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5078 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5079 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5080 | let mayLoad = 1 in { |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5081 | def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 5082 | (ins RC:$src1, x86memop:$src2), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5083 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5084 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5085 | } |
| 5086 | } |
| 5087 | } |
| 5088 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5089 | defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>, |
| 5090 | EVEX_CD8<32, CD8VT1>; |
| 5091 | defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>, |
| 5092 | VEX_W, EVEX_CD8<64, CD8VT1>; |
| 5093 | defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>, |
| 5094 | EVEX_CD8<32, CD8VT1>; |
| 5095 | defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>, |
| 5096 | VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5097 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5098 | def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1), |
| 5099 | (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))), |
| 5100 | (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X), |
| 5101 | (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5102 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5103 | def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1), |
| 5104 | (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))), |
| 5105 | (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X), |
| 5106 | (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5107 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5108 | def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1), |
| 5109 | (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))), |
| 5110 | (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X), |
| 5111 | (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5112 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5113 | def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1), |
| 5114 | (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))), |
| 5115 | (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X), |
| 5116 | (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5117 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5118 | /// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd |
| 5119 | multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 5120 | X86VectorVTInfo _> { |
| 5121 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5122 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 5123 | (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD; |
| 5124 | let mayLoad = 1 in { |
| 5125 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5126 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 5127 | (OpNode (_.FloatVT |
| 5128 | (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD; |
| 5129 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5130 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| 5131 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| 5132 | (OpNode (_.FloatVT |
| 5133 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, |
| 5134 | EVEX, T8PD, EVEX_B; |
| 5135 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5136 | } |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 5137 | |
| 5138 | multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5139 | defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>, |
| 5140 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
| 5141 | defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>, |
| 5142 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
| 5143 | |
| 5144 | // Define only if AVX512VL feature is present. |
| 5145 | let Predicates = [HasVLX] in { |
| 5146 | defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), |
| 5147 | OpNode, v4f32x_info>, |
| 5148 | EVEX_V128, EVEX_CD8<32, CD8VF>; |
| 5149 | defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), |
| 5150 | OpNode, v8f32x_info>, |
| 5151 | EVEX_V256, EVEX_CD8<32, CD8VF>; |
| 5152 | defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), |
| 5153 | OpNode, v2f64x_info>, |
| 5154 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; |
| 5155 | defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), |
| 5156 | OpNode, v4f64x_info>, |
| 5157 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; |
| 5158 | } |
| 5159 | } |
| 5160 | |
| 5161 | defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>; |
| 5162 | defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5163 | |
| 5164 | def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src), |
| 5165 | (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))), |
| 5166 | (VRSQRT14PSZr VR512:$src)>; |
| 5167 | def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src), |
| 5168 | (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))), |
| 5169 | (VRSQRT14PDZr VR512:$src)>; |
| 5170 | |
| 5171 | def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src), |
| 5172 | (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))), |
| 5173 | (VRCP14PSZr VR512:$src)>; |
| 5174 | def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src), |
| 5175 | (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))), |
| 5176 | (VRCP14PDZr VR512:$src)>; |
| 5177 | |
| 5178 | /// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5179 | multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 5180 | SDNode OpNode> { |
| 5181 | |
| 5182 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5183 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 5184 | "$src2, $src1", "$src1, $src2", |
| 5185 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 5186 | (i32 FROUND_CURRENT))>; |
| 5187 | |
| 5188 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5189 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5190 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5191 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5192 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5193 | |
| 5194 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5195 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 5196 | "$src2, $src1", "$src1, $src2", |
| 5197 | (OpNode (_.VT _.RC:$src1), |
| 5198 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 5199 | (i32 FROUND_CURRENT))>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5200 | } |
| 5201 | |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5202 | multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5203 | defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>, |
| 5204 | EVEX_CD8<32, CD8VT1>; |
| 5205 | defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>, |
| 5206 | EVEX_CD8<64, CD8VT1>, VEX_W; |
| 5207 | } |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5208 | |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5209 | let hasSideEffects = 0, Predicates = [HasERI] in { |
| 5210 | defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V; |
| 5211 | defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V; |
| 5212 | } |
Igor Breger | 8352a0d | 2015-07-28 06:53:28 +0000 | [diff] [blame] | 5213 | |
| 5214 | defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5215 | /// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5216 | |
| 5217 | multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5218 | SDNode OpNode> { |
| 5219 | |
| 5220 | defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5221 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 5222 | (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>; |
| 5223 | |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5224 | defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5225 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 5226 | (OpNode (_.FloatVT |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5227 | (bitconvert (_.LdFrag addr:$src))), |
| 5228 | (i32 FROUND_CURRENT))>; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5229 | |
| 5230 | defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5231 | (ins _.MemOp:$src), OpcodeStr, |
| 5232 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5233 | (OpNode (_.FloatVT |
| 5234 | (X86VBroadcast (_.ScalarLdFrag addr:$src))), |
| 5235 | (i32 FROUND_CURRENT))>, EVEX_B; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5236 | } |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5237 | multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5238 | SDNode OpNode> { |
| 5239 | defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5240 | (ins _.RC:$src), OpcodeStr, |
| 5241 | "{sae}, $src", "$src, {sae}", |
| 5242 | (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B; |
| 5243 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5244 | |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5245 | multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5246 | defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>, |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5247 | avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>, |
| 5248 | T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5249 | defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>, |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5250 | avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>, |
| 5251 | T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5252 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5253 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5254 | multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr, |
| 5255 | SDNode OpNode> { |
| 5256 | // Define only if AVX512VL feature is present. |
| 5257 | let Predicates = [HasVLX] in { |
| 5258 | defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>, |
| 5259 | EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>; |
| 5260 | defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>, |
| 5261 | EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>; |
| 5262 | defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>, |
| 5263 | EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>; |
| 5264 | defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>, |
| 5265 | EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>; |
| 5266 | } |
| 5267 | } |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5268 | let Predicates = [HasERI], hasSideEffects = 0 in { |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5269 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5270 | defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX; |
| 5271 | defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX; |
| 5272 | defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX; |
| 5273 | } |
| 5274 | defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>, |
| 5275 | avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX; |
| 5276 | |
| 5277 | multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr, |
| 5278 | SDNode OpNodeRnd, X86VectorVTInfo _>{ |
| 5279 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5280 | (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc", |
| 5281 | (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>, |
| 5282 | EVEX, EVEX_B, EVEX_RC; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5283 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5284 | |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 5285 | multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, |
| 5286 | SDNode OpNode, X86VectorVTInfo _>{ |
Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 5287 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 5288 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 5289 | (_.FloatVT (OpNode _.RC:$src))>, EVEX; |
| 5290 | let mayLoad = 1 in { |
Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 5291 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 5292 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 5293 | (OpNode (_.FloatVT |
| 5294 | (bitconvert (_.LdFrag addr:$src))))>, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5295 | |
Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 5296 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 5297 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| 5298 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| 5299 | (OpNode (_.FloatVT |
| 5300 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, |
| 5301 | EVEX, EVEX_B; |
| 5302 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5303 | } |
| 5304 | |
| 5305 | multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, |
| 5306 | Intrinsic F32Int, Intrinsic F64Int, |
| 5307 | OpndItins itins_s, OpndItins itins_d> { |
| 5308 | def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst), |
| 5309 | (ins FR32X:$src1, FR32X:$src2), |
| 5310 | !strconcat(OpcodeStr, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 5311 | "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5312 | [], itins_s.rr>, XS, EVEX_4V; |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5313 | let isCodeGenOnly = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5314 | def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst), |
| 5315 | (ins VR128X:$src1, VR128X:$src2), |
| 5316 | !strconcat(OpcodeStr, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 5317 | "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5318 | [(set VR128X:$dst, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5319 | (F32Int VR128X:$src1, VR128X:$src2))], |
| 5320 | itins_s.rr>, XS, EVEX_4V; |
| 5321 | let mayLoad = 1 in { |
| 5322 | def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst), |
| 5323 | (ins FR32X:$src1, f32mem:$src2), |
| 5324 | !strconcat(OpcodeStr, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 5325 | "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5326 | [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5327 | let isCodeGenOnly = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5328 | def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst), |
| 5329 | (ins VR128X:$src1, ssmem:$src2), |
| 5330 | !strconcat(OpcodeStr, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 5331 | "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5332 | [(set VR128X:$dst, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5333 | (F32Int VR128X:$src1, sse_load_f32:$src2))], |
| 5334 | itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 5335 | } |
| 5336 | def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst), |
| 5337 | (ins FR64X:$src1, FR64X:$src2), |
| 5338 | !strconcat(OpcodeStr, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 5339 | "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5340 | XD, EVEX_4V, VEX_W; |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5341 | let isCodeGenOnly = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5342 | def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst), |
| 5343 | (ins VR128X:$src1, VR128X:$src2), |
| 5344 | !strconcat(OpcodeStr, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 5345 | "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5346 | [(set VR128X:$dst, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5347 | (F64Int VR128X:$src1, VR128X:$src2))], |
| 5348 | itins_s.rr>, XD, EVEX_4V, VEX_W; |
| 5349 | let mayLoad = 1 in { |
| 5350 | def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst), |
| 5351 | (ins FR64X:$src1, f64mem:$src2), |
| 5352 | !strconcat(OpcodeStr, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 5353 | "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5354 | XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>; |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5355 | let isCodeGenOnly = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5356 | def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst), |
| 5357 | (ins VR128X:$src1, sdmem:$src2), |
| 5358 | !strconcat(OpcodeStr, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 5359 | "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5360 | [(set VR128X:$dst, |
| 5361 | (F64Int VR128X:$src1, sse_load_f64:$src2))]>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5362 | XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 5363 | } |
| 5364 | } |
| 5365 | |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 5366 | multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr, |
| 5367 | SDNode OpNode> { |
| 5368 | defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, |
| 5369 | v16f32_info>, |
| 5370 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| 5371 | defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, |
| 5372 | v8f64_info>, |
| 5373 | EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 5374 | // Define only if AVX512VL feature is present. |
| 5375 | let Predicates = [HasVLX] in { |
| 5376 | defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| 5377 | OpNode, v4f32x_info>, |
| 5378 | EVEX_V128, PS, EVEX_CD8<32, CD8VF>; |
| 5379 | defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| 5380 | OpNode, v8f32x_info>, |
| 5381 | EVEX_V256, PS, EVEX_CD8<32, CD8VF>; |
| 5382 | defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| 5383 | OpNode, v2f64x_info>, |
| 5384 | EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 5385 | defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| 5386 | OpNode, v4f64x_info>, |
| 5387 | EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 5388 | } |
| 5389 | } |
| 5390 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5391 | multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr, |
| 5392 | SDNode OpNodeRnd> { |
| 5393 | defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd, |
| 5394 | v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| 5395 | defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd, |
| 5396 | v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 5397 | } |
| 5398 | |
| 5399 | defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>, |
| 5400 | avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5401 | |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5402 | defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt", |
| 5403 | int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd, |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 5404 | SSE_SQRTSS, SSE_SQRTSD>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5405 | |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5406 | let Predicates = [HasAVX512] in { |
| 5407 | def : Pat<(f32 (fsqrt FR32X:$src)), |
| 5408 | (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>; |
| 5409 | def : Pat<(f32 (fsqrt (load addr:$src))), |
| 5410 | (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>, |
| 5411 | Requires<[OptForSize]>; |
| 5412 | def : Pat<(f64 (fsqrt FR64X:$src)), |
| 5413 | (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>; |
| 5414 | def : Pat<(f64 (fsqrt (load addr:$src))), |
| 5415 | (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>, |
| 5416 | Requires<[OptForSize]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5417 | |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5418 | def : Pat<(f32 (X86frsqrt FR32X:$src)), |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5419 | (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5420 | def : Pat<(f32 (X86frsqrt (load addr:$src))), |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5421 | (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>, |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5422 | Requires<[OptForSize]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5423 | |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5424 | def : Pat<(f32 (X86frcp FR32X:$src)), |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5425 | (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5426 | def : Pat<(f32 (X86frcp (load addr:$src))), |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5427 | (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>, |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5428 | Requires<[OptForSize]>; |
| 5429 | |
| 5430 | def : Pat<(int_x86_sse_sqrt_ss VR128X:$src), |
| 5431 | (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)), |
| 5432 | (COPY_TO_REGCLASS VR128X:$src, FR32)), |
| 5433 | VR128X)>; |
| 5434 | def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src), |
| 5435 | (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>; |
| 5436 | |
| 5437 | def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src), |
| 5438 | (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)), |
| 5439 | (COPY_TO_REGCLASS VR128X:$src, FR64)), |
| 5440 | VR128X)>; |
| 5441 | def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src), |
| 5442 | (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>; |
| 5443 | } |
| 5444 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5445 | multiclass |
| 5446 | avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5447 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5448 | let ExeDomain = _.ExeDomain in { |
| 5449 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5450 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, |
| 5451 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5452 | (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5453 | (i32 imm:$src3), (i32 FROUND_CURRENT)))>; |
| 5454 | |
| 5455 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5456 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5457 | "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3", |
| 5458 | (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5459 | (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5460 | |
| 5461 | let mayLoad = 1 in |
| 5462 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5463 | (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr, |
| 5464 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5465 | (_.VT (X86RndScales (_.VT _.RC:$src1), |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5466 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 5467 | (i32 imm:$src3), (i32 FROUND_CURRENT)))>; |
| 5468 | } |
| 5469 | let Predicates = [HasAVX512] in { |
| 5470 | def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS |
| 5471 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 5472 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>; |
| 5473 | def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS |
| 5474 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 5475 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>; |
| 5476 | def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS |
| 5477 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 5478 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>; |
| 5479 | def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS |
| 5480 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 5481 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>; |
| 5482 | def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS |
| 5483 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 5484 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>; |
| 5485 | |
| 5486 | def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 5487 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 5488 | addr:$src, (i32 0x1))), _.FRC)>; |
| 5489 | def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 5490 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 5491 | addr:$src, (i32 0x2))), _.FRC)>; |
| 5492 | def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 5493 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 5494 | addr:$src, (i32 0x3))), _.FRC)>; |
| 5495 | def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 5496 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 5497 | addr:$src, (i32 0x4))), _.FRC)>; |
| 5498 | def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 5499 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 5500 | addr:$src, (i32 0xc))), _.FRC)>; |
| 5501 | } |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5502 | } |
| 5503 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5504 | defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>, |
| 5505 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5506 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5507 | defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W, |
| 5508 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>; |
Eric Christopher | 0d94fa9 | 2015-02-20 00:45:28 +0000 | [diff] [blame] | 5509 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5510 | //------------------------------------------------- |
| 5511 | // Integer truncate and extend operations |
| 5512 | //------------------------------------------------- |
| 5513 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 5514 | multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5515 | X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo, |
| 5516 | X86MemOperand x86memop> { |
| 5517 | |
| 5518 | defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst), |
| 5519 | (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1", |
| 5520 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>, |
| 5521 | EVEX, T8XS; |
| 5522 | |
| 5523 | // for intrinsic patter match |
| 5524 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, |
| 5525 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), |
| 5526 | undef)), |
| 5527 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask , |
| 5528 | SrcInfo.RC:$src1)>; |
| 5529 | |
| 5530 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, |
| 5531 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), |
| 5532 | DestInfo.ImmAllZerosV)), |
| 5533 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask , |
| 5534 | SrcInfo.RC:$src1)>; |
| 5535 | |
| 5536 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, |
| 5537 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), |
| 5538 | DestInfo.RC:$src0)), |
| 5539 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0, |
| 5540 | DestInfo.KRCWM:$mask , |
| 5541 | SrcInfo.RC:$src1)>; |
| 5542 | |
| 5543 | let mayStore = 1 in { |
| 5544 | def mr : AVX512XS8I<opc, MRMDestMem, (outs), |
| 5545 | (ins x86memop:$dst, SrcInfo.RC:$src), |
| 5546 | OpcodeStr # "\t{$src, $dst |$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5547 | []>, EVEX; |
| 5548 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 5549 | def mrk : AVX512XS8I<opc, MRMDestMem, (outs), |
| 5550 | (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src), |
| 5551 | OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}", |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5552 | []>, EVEX, EVEX_K; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 5553 | }//mayStore = 1 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5554 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5555 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 5556 | multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo, |
| 5557 | X86VectorVTInfo DestInfo, |
| 5558 | PatFrag truncFrag, PatFrag mtruncFrag > { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5559 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 5560 | def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst), |
| 5561 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) |
| 5562 | addr:$dst, SrcInfo.RC:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5563 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 5564 | def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask, |
| 5565 | (SrcInfo.VT SrcInfo.RC:$src)), |
| 5566 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) |
| 5567 | addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>; |
| 5568 | } |
| 5569 | |
| 5570 | multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo, |
| 5571 | X86VectorVTInfo DestInfo, string sat > { |
| 5572 | |
| 5573 | def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix# |
| 5574 | DestInfo.Suffix#"_mem_"#SrcInfo.Size) |
| 5575 | addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask), |
| 5576 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr, |
| 5577 | (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM), |
| 5578 | (SrcInfo.VT SrcInfo.RC:$src))>; |
| 5579 | |
| 5580 | def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix# |
| 5581 | DestInfo.Suffix#"_mem_"#SrcInfo.Size) |
| 5582 | addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1), |
| 5583 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr, |
| 5584 | (SrcInfo.VT SrcInfo.RC:$src))>; |
| 5585 | } |
| 5586 | |
| 5587 | multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5588 | AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128, |
| 5589 | X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ, |
| 5590 | X86MemOperand x86memopZ128, X86MemOperand x86memopZ256, |
| 5591 | X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag, |
| 5592 | Predicate prd = HasAVX512>{ |
| 5593 | |
| 5594 | let Predicates = [HasVLX, prd] in { |
| 5595 | defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128, |
| 5596 | DestInfoZ128, x86memopZ128>, |
| 5597 | avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128, |
| 5598 | truncFrag, mtruncFrag>, EVEX_V128; |
| 5599 | |
| 5600 | defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256, |
| 5601 | DestInfoZ256, x86memopZ256>, |
| 5602 | avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256, |
| 5603 | truncFrag, mtruncFrag>, EVEX_V256; |
| 5604 | } |
| 5605 | let Predicates = [prd] in |
| 5606 | defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512, |
| 5607 | DestInfoZ, x86memopZ>, |
| 5608 | avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ, |
| 5609 | truncFrag, mtruncFrag>, EVEX_V512; |
| 5610 | } |
| 5611 | |
| 5612 | multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5613 | AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128, |
| 5614 | X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ, |
| 5615 | X86MemOperand x86memopZ128, X86MemOperand x86memopZ256, |
| 5616 | X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{ |
| 5617 | |
| 5618 | let Predicates = [HasVLX, prd] in { |
| 5619 | defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128, |
| 5620 | DestInfoZ128, x86memopZ128>, |
| 5621 | avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128, |
| 5622 | sat>, EVEX_V128; |
| 5623 | |
| 5624 | defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256, |
| 5625 | DestInfoZ256, x86memopZ256>, |
| 5626 | avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256, |
| 5627 | sat>, EVEX_V256; |
| 5628 | } |
| 5629 | let Predicates = [prd] in |
| 5630 | defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512, |
| 5631 | DestInfoZ, x86memopZ>, |
| 5632 | avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ, |
| 5633 | sat>, EVEX_V512; |
| 5634 | } |
| 5635 | |
| 5636 | multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5637 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 5638 | v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem, |
| 5639 | truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>; |
| 5640 | } |
| 5641 | multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> { |
| 5642 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info, |
| 5643 | v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem, |
| 5644 | sat>, EVEX_CD8<8, CD8VO>; |
| 5645 | } |
| 5646 | |
| 5647 | multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5648 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 5649 | v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem, |
| 5650 | truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>; |
| 5651 | } |
| 5652 | multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> { |
| 5653 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info, |
| 5654 | v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem, |
| 5655 | sat>, EVEX_CD8<16, CD8VQ>; |
| 5656 | } |
| 5657 | |
| 5658 | multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5659 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 5660 | v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem, |
| 5661 | truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>; |
| 5662 | } |
| 5663 | multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> { |
| 5664 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info, |
| 5665 | v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem, |
| 5666 | sat>, EVEX_CD8<32, CD8VH>; |
| 5667 | } |
| 5668 | |
| 5669 | multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5670 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 5671 | v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem, |
| 5672 | truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>; |
| 5673 | } |
| 5674 | multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> { |
| 5675 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info, |
| 5676 | v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem, |
| 5677 | sat>, EVEX_CD8<8, CD8VQ>; |
| 5678 | } |
| 5679 | |
| 5680 | multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5681 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 5682 | v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem, |
| 5683 | truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>; |
| 5684 | } |
| 5685 | multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> { |
| 5686 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info, |
| 5687 | v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem, |
| 5688 | sat>, EVEX_CD8<16, CD8VH>; |
| 5689 | } |
| 5690 | |
| 5691 | multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5692 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info, |
| 5693 | v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem, |
| 5694 | truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>; |
| 5695 | } |
| 5696 | multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> { |
| 5697 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info, |
| 5698 | v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem, |
| 5699 | sat, HasBWI>, EVEX_CD8<16, CD8VH>; |
| 5700 | } |
| 5701 | |
| 5702 | defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>; |
| 5703 | defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>; |
| 5704 | defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>; |
| 5705 | |
| 5706 | defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>; |
| 5707 | defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>; |
| 5708 | defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>; |
| 5709 | |
| 5710 | defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>; |
| 5711 | defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>; |
| 5712 | defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>; |
| 5713 | |
| 5714 | defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>; |
| 5715 | defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>; |
| 5716 | defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>; |
| 5717 | |
| 5718 | defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>; |
| 5719 | defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>; |
| 5720 | defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>; |
| 5721 | |
| 5722 | defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>; |
| 5723 | defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>; |
| 5724 | defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5725 | |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 5726 | multiclass avx512_extend_common<bits<8> opc, string OpcodeStr, |
| 5727 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo, |
| 5728 | X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{ |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5729 | |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 5730 | defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 5731 | (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src", |
| 5732 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>, |
| 5733 | EVEX; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5734 | |
| 5735 | let mayLoad = 1 in { |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 5736 | defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
| 5737 | (ins x86memop:$src), OpcodeStr ,"$src", "$src", |
| 5738 | (DestInfo.VT (LdFrag addr:$src))>, |
| 5739 | EVEX; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5740 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5741 | } |
| 5742 | |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 5743 | multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5744 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 5745 | let Predicates = [HasVLX, HasBWI] in { |
| 5746 | defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info, |
| 5747 | v16i8x_info, i64mem, LdFrag, OpNode>, |
| 5748 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5749 | |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 5750 | defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info, |
| 5751 | v16i8x_info, i128mem, LdFrag, OpNode>, |
| 5752 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256; |
| 5753 | } |
| 5754 | let Predicates = [HasBWI] in { |
| 5755 | defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info, |
| 5756 | v32i8x_info, i256mem, LdFrag, OpNode>, |
| 5757 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512; |
| 5758 | } |
| 5759 | } |
| 5760 | |
| 5761 | multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5762 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 5763 | let Predicates = [HasVLX, HasAVX512] in { |
| 5764 | defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info, |
| 5765 | v16i8x_info, i32mem, LdFrag, OpNode>, |
| 5766 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128; |
| 5767 | |
| 5768 | defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info, |
| 5769 | v16i8x_info, i64mem, LdFrag, OpNode>, |
| 5770 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256; |
| 5771 | } |
| 5772 | let Predicates = [HasAVX512] in { |
| 5773 | defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info, |
| 5774 | v16i8x_info, i128mem, LdFrag, OpNode>, |
| 5775 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512; |
| 5776 | } |
| 5777 | } |
| 5778 | |
| 5779 | multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5780 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 5781 | let Predicates = [HasVLX, HasAVX512] in { |
| 5782 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
| 5783 | v16i8x_info, i16mem, LdFrag, OpNode>, |
| 5784 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128; |
| 5785 | |
| 5786 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
| 5787 | v16i8x_info, i32mem, LdFrag, OpNode>, |
| 5788 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256; |
| 5789 | } |
| 5790 | let Predicates = [HasAVX512] in { |
| 5791 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
| 5792 | v16i8x_info, i64mem, LdFrag, OpNode>, |
| 5793 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512; |
| 5794 | } |
| 5795 | } |
| 5796 | |
| 5797 | multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5798 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> { |
| 5799 | let Predicates = [HasVLX, HasAVX512] in { |
| 5800 | defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info, |
| 5801 | v8i16x_info, i64mem, LdFrag, OpNode>, |
| 5802 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128; |
| 5803 | |
| 5804 | defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info, |
| 5805 | v8i16x_info, i128mem, LdFrag, OpNode>, |
| 5806 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256; |
| 5807 | } |
| 5808 | let Predicates = [HasAVX512] in { |
| 5809 | defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info, |
| 5810 | v16i16x_info, i256mem, LdFrag, OpNode>, |
| 5811 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512; |
| 5812 | } |
| 5813 | } |
| 5814 | |
| 5815 | multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5816 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> { |
| 5817 | let Predicates = [HasVLX, HasAVX512] in { |
| 5818 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
| 5819 | v8i16x_info, i32mem, LdFrag, OpNode>, |
| 5820 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128; |
| 5821 | |
| 5822 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
| 5823 | v8i16x_info, i64mem, LdFrag, OpNode>, |
| 5824 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256; |
| 5825 | } |
| 5826 | let Predicates = [HasAVX512] in { |
| 5827 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
| 5828 | v8i16x_info, i128mem, LdFrag, OpNode>, |
| 5829 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512; |
| 5830 | } |
| 5831 | } |
| 5832 | |
| 5833 | multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5834 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> { |
| 5835 | |
| 5836 | let Predicates = [HasVLX, HasAVX512] in { |
| 5837 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
| 5838 | v4i32x_info, i64mem, LdFrag, OpNode>, |
| 5839 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128; |
| 5840 | |
| 5841 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
| 5842 | v4i32x_info, i128mem, LdFrag, OpNode>, |
| 5843 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256; |
| 5844 | } |
| 5845 | let Predicates = [HasAVX512] in { |
| 5846 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
| 5847 | v8i32x_info, i256mem, LdFrag, OpNode>, |
| 5848 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512; |
| 5849 | } |
| 5850 | } |
| 5851 | |
| 5852 | defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">; |
| 5853 | defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">; |
| 5854 | defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">; |
| 5855 | defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">; |
| 5856 | defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">; |
| 5857 | defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">; |
| 5858 | |
| 5859 | |
| 5860 | defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">; |
| 5861 | defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">; |
| 5862 | defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">; |
| 5863 | defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">; |
| 5864 | defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">; |
| 5865 | defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5866 | |
| 5867 | //===----------------------------------------------------------------------===// |
| 5868 | // GATHER - SCATTER Operations |
| 5869 | |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5870 | multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5871 | X86MemOperand memop, PatFrag GatherNode> { |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 5872 | let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb", |
| 5873 | ExeDomain = _.ExeDomain in |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5874 | def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb), |
| 5875 | (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2), |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 5876 | !strconcat(OpcodeStr#_.Suffix, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5877 | "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5878 | [(set _.RC:$dst, _.KRCWM:$mask_wb, |
| 5879 | (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask, |
| 5880 | vectoraddr:$src2))]>, EVEX, EVEX_K, |
| 5881 | EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5882 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 5883 | |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 5884 | multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc, |
| 5885 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 5886 | defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, |
| 5887 | vy32xmem, mgatherv8i32>, EVEX_V512, VEX_W; |
| 5888 | defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512, |
| 5889 | vz64mem, mgatherv8i64>, EVEX_V512, VEX_W; |
| 5890 | let Predicates = [HasVLX] in { |
| 5891 | defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256, |
| 5892 | vx32xmem, mgatherv4i32>, EVEX_V256, VEX_W; |
| 5893 | defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256, |
| 5894 | vy64xmem, mgatherv4i64>, EVEX_V256, VEX_W; |
| 5895 | defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128, |
| 5896 | vx32xmem, mgatherv4i32>, EVEX_V128, VEX_W; |
| 5897 | defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
| 5898 | vx64xmem, mgatherv2i64>, EVEX_V128, VEX_W; |
| 5899 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 5900 | } |
| 5901 | |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 5902 | multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc, |
| 5903 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 5904 | defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz32mem, |
| 5905 | mgatherv16i32>, EVEX_V512; |
| 5906 | defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz64mem, |
| 5907 | mgatherv8i64>, EVEX_V512; |
| 5908 | let Predicates = [HasVLX] in { |
| 5909 | defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256, |
| 5910 | vy32xmem, mgatherv8i32>, EVEX_V256; |
| 5911 | defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
| 5912 | vy64xmem, mgatherv4i64>, EVEX_V256; |
| 5913 | defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128, |
| 5914 | vx32xmem, mgatherv4i32>, EVEX_V128; |
| 5915 | defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
| 5916 | vx64xmem, mgatherv2i64>, EVEX_V128; |
| 5917 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 5918 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5919 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5920 | |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 5921 | defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">, |
| 5922 | avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">; |
| 5923 | |
| 5924 | defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">, |
| 5925 | avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5926 | |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5927 | multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5928 | X86MemOperand memop, PatFrag ScatterNode> { |
| 5929 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 5930 | let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5931 | |
| 5932 | def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb), |
| 5933 | (ins memop:$dst, _.KRCWM:$mask, _.RC:$src), |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 5934 | !strconcat(OpcodeStr#_.Suffix, |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5935 | "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"), |
| 5936 | [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src), |
| 5937 | _.KRCWM:$mask, vectoraddr:$dst))]>, |
| 5938 | EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5939 | } |
| 5940 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 5941 | multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc, |
| 5942 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 5943 | defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, |
| 5944 | vy32xmem, mscatterv8i32>, EVEX_V512, VEX_W; |
| 5945 | defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512, |
| 5946 | vz64mem, mscatterv8i64>, EVEX_V512, VEX_W; |
| 5947 | let Predicates = [HasVLX] in { |
| 5948 | defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256, |
| 5949 | vx32xmem, mscatterv4i32>, EVEX_V256, VEX_W; |
| 5950 | defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256, |
| 5951 | vy64xmem, mscatterv4i64>, EVEX_V256, VEX_W; |
| 5952 | defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128, |
| 5953 | vx32xmem, mscatterv4i32>, EVEX_V128, VEX_W; |
| 5954 | defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
| 5955 | vx64xmem, mscatterv2i64>, EVEX_V128, VEX_W; |
| 5956 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 5957 | } |
| 5958 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 5959 | multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc, |
| 5960 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 5961 | defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz32mem, |
| 5962 | mscatterv16i32>, EVEX_V512; |
| 5963 | defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz64mem, |
| 5964 | mscatterv8i64>, EVEX_V512; |
| 5965 | let Predicates = [HasVLX] in { |
| 5966 | defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256, |
| 5967 | vy32xmem, mscatterv8i32>, EVEX_V256; |
| 5968 | defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
| 5969 | vy64xmem, mscatterv4i64>, EVEX_V256; |
| 5970 | defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128, |
| 5971 | vx32xmem, mscatterv4i32>, EVEX_V128; |
| 5972 | defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
| 5973 | vx64xmem, mscatterv2i64>, EVEX_V128; |
| 5974 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 5975 | } |
| 5976 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 5977 | defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">, |
| 5978 | avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5979 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 5980 | defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">, |
| 5981 | avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5982 | |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 5983 | // prefetch |
| 5984 | multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr, |
| 5985 | RegisterClass KRC, X86MemOperand memop> { |
| 5986 | let Predicates = [HasPFI], hasSideEffects = 1 in |
| 5987 | def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5988 | !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 5989 | []>, EVEX, EVEX_K; |
| 5990 | } |
| 5991 | |
| 5992 | defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps", |
| 5993 | VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| 5994 | |
| 5995 | defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps", |
| 5996 | VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| 5997 | |
| 5998 | defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd", |
| 5999 | VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| 6000 | |
| 6001 | defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd", |
| 6002 | VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6003 | |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6004 | defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps", |
| 6005 | VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| 6006 | |
| 6007 | defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps", |
| 6008 | VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| 6009 | |
| 6010 | defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd", |
| 6011 | VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| 6012 | |
| 6013 | defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd", |
| 6014 | VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 6015 | |
| 6016 | defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps", |
| 6017 | VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| 6018 | |
| 6019 | defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps", |
| 6020 | VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| 6021 | |
| 6022 | defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd", |
| 6023 | VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| 6024 | |
| 6025 | defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd", |
| 6026 | VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 6027 | |
| 6028 | defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps", |
| 6029 | VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| 6030 | |
| 6031 | defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps", |
| 6032 | VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| 6033 | |
| 6034 | defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd", |
| 6035 | VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| 6036 | |
| 6037 | defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd", |
| 6038 | VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6039 | //===----------------------------------------------------------------------===// |
| 6040 | // VSHUFPS - VSHUFPD Operations |
| 6041 | |
| 6042 | multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop, |
| 6043 | ValueType vt, string OpcodeStr, PatFrag mem_frag, |
| 6044 | Domain d> { |
| 6045 | def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 6046 | (ins RC:$src1, x86memop:$src2, u8imm:$src3), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6047 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6048 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6049 | [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2), |
| 6050 | (i8 imm:$src3))))], d, IIC_SSE_SHUFP>, |
Elena Demikhovsky | b30371c | 2013-10-02 06:39:07 +0000 | [diff] [blame] | 6051 | EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6052 | def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 6053 | (ins RC:$src1, RC:$src2, u8imm:$src3), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6054 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6055 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6056 | [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2, |
| 6057 | (i8 imm:$src3))))], d, IIC_SSE_SHUFP>, |
Elena Demikhovsky | b30371c | 2013-10-02 06:39:07 +0000 | [diff] [blame] | 6058 | EVEX_4V, Sched<[WriteShuffle]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6059 | } |
| 6060 | |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 6061 | defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 6062 | SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 6063 | defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 6064 | SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6065 | |
Elena Demikhovsky | 462a2d2 | 2013-10-06 06:11:18 +0000 | [diff] [blame] | 6066 | def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))), |
| 6067 | (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>; |
| 6068 | def : Pat<(v16i32 (X86Shufp VR512:$src1, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 6069 | (loadv16i32 addr:$src2), (i8 imm:$imm))), |
Elena Demikhovsky | 462a2d2 | 2013-10-06 06:11:18 +0000 | [diff] [blame] | 6070 | (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>; |
| 6071 | |
| 6072 | def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))), |
| 6073 | (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>; |
| 6074 | def : Pat<(v8i64 (X86Shufp VR512:$src1, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 6075 | (loadv8i64 addr:$src2), (i8 imm:$imm))), |
Elena Demikhovsky | 462a2d2 | 2013-10-06 06:11:18 +0000 | [diff] [blame] | 6076 | (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6077 | |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 6078 | // Helper fragments to match sext vXi1 to vXiY. |
| 6079 | def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>; |
| 6080 | def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>; |
| 6081 | |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6082 | multiclass avx512_conflict<bits<8> opc, string OpcodeStr, |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 6083 | RegisterClass RC, RegisterClass KRC, |
| 6084 | X86MemOperand x86memop, |
| 6085 | X86MemOperand x86scalar_mop, string BrdcstStr> { |
Craig Topper | 46469aa | 2015-01-23 06:11:45 +0000 | [diff] [blame] | 6086 | let hasSideEffects = 0 in { |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 6087 | def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), |
| 6088 | (ins RC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6089 | !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"), |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 6090 | []>, EVEX; |
Craig Topper | 46469aa | 2015-01-23 06:11:45 +0000 | [diff] [blame] | 6091 | let mayLoad = 1 in |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 6092 | def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 6093 | (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6094 | !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"), |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 6095 | []>, EVEX; |
Craig Topper | 46469aa | 2015-01-23 06:11:45 +0000 | [diff] [blame] | 6096 | let mayLoad = 1 in |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 6097 | def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 6098 | (ins x86scalar_mop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6099 | !strconcat(OpcodeStr, "\t{${src}", BrdcstStr, |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 6100 | ", ${dst}|${dst}, ${src}", BrdcstStr, "}"), |
| 6101 | []>, EVEX, EVEX_B; |
| 6102 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), |
| 6103 | (ins KRC:$mask, RC:$src), |
| 6104 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6105 | "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"), |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 6106 | []>, EVEX, EVEX_KZ; |
Craig Topper | 46469aa | 2015-01-23 06:11:45 +0000 | [diff] [blame] | 6107 | let mayLoad = 1 in |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 6108 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 6109 | (ins KRC:$mask, x86memop:$src), |
| 6110 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6111 | "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"), |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 6112 | []>, EVEX, EVEX_KZ; |
Craig Topper | 46469aa | 2015-01-23 06:11:45 +0000 | [diff] [blame] | 6113 | let mayLoad = 1 in |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 6114 | def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 6115 | (ins KRC:$mask, x86scalar_mop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6116 | !strconcat(OpcodeStr, "\t{${src}", BrdcstStr, |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 6117 | ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}", |
| 6118 | BrdcstStr, "}"), |
| 6119 | []>, EVEX, EVEX_KZ, EVEX_B; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6120 | |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 6121 | let Constraints = "$src1 = $dst" in { |
| 6122 | def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), |
| 6123 | (ins RC:$src1, KRC:$mask, RC:$src2), |
| 6124 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6125 | "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 6126 | []>, EVEX, EVEX_K; |
Craig Topper | 46469aa | 2015-01-23 06:11:45 +0000 | [diff] [blame] | 6127 | let mayLoad = 1 in |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 6128 | def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 6129 | (ins RC:$src1, KRC:$mask, x86memop:$src2), |
| 6130 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6131 | "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 6132 | []>, EVEX, EVEX_K; |
Craig Topper | 46469aa | 2015-01-23 06:11:45 +0000 | [diff] [blame] | 6133 | let mayLoad = 1 in |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 6134 | def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 6135 | (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6136 | !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr, |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 6137 | ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"), |
| 6138 | []>, EVEX, EVEX_K, EVEX_B; |
Craig Topper | 46469aa | 2015-01-23 06:11:45 +0000 | [diff] [blame] | 6139 | } |
| 6140 | } |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 6141 | } |
| 6142 | |
| 6143 | let Predicates = [HasCDI] in { |
| 6144 | defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM, |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 6145 | i512mem, i32mem, "{1to16}">, |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 6146 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
| 6147 | |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 6148 | |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 6149 | defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM, |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 6150 | i512mem, i64mem, "{1to8}">, |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 6151 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 6152 | |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 6153 | } |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 6154 | |
| 6155 | def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1, |
| 6156 | GR16:$mask), |
| 6157 | (VPCONFLICTDrrk VR512:$src1, |
| 6158 | (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>; |
| 6159 | |
| 6160 | def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1, |
| 6161 | GR8:$mask), |
| 6162 | (VPCONFLICTQrrk VR512:$src1, |
| 6163 | (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>; |
Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 6164 | |
Cameron McInally | 5d1b7b9 | 2014-06-11 12:54:45 +0000 | [diff] [blame] | 6165 | let Predicates = [HasCDI] in { |
| 6166 | defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM, |
| 6167 | i512mem, i32mem, "{1to16}">, |
| 6168 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
| 6169 | |
| 6170 | |
| 6171 | defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM, |
| 6172 | i512mem, i64mem, "{1to8}">, |
| 6173 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
| 6174 | |
| 6175 | } |
| 6176 | |
| 6177 | def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1, |
| 6178 | GR16:$mask), |
| 6179 | (VPLZCNTDrrk VR512:$src1, |
| 6180 | (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>; |
| 6181 | |
| 6182 | def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1, |
| 6183 | GR8:$mask), |
| 6184 | (VPLZCNTQrrk VR512:$src1, |
| 6185 | (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>; |
| 6186 | |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 6187 | def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))), |
Cameron McInally | 0d0489c | 2014-06-16 14:12:28 +0000 | [diff] [blame] | 6188 | (VPLZCNTDrm addr:$src)>; |
| 6189 | def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))), |
| 6190 | (VPLZCNTDrr VR512:$src)>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 6191 | def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))), |
Cameron McInally | 0d0489c | 2014-06-16 14:12:28 +0000 | [diff] [blame] | 6192 | (VPLZCNTQrm addr:$src)>; |
| 6193 | def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))), |
| 6194 | (VPLZCNTQrr VR512:$src)>; |
| 6195 | |
Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 6196 | def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>; |
| 6197 | def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>; |
| 6198 | def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>; |
Elena Demikhovsky | acc5c9e | 2014-04-22 14:13:10 +0000 | [diff] [blame] | 6199 | |
| 6200 | def : Pat<(store VK1:$src, addr:$dst), |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 6201 | (MOV8mr addr:$dst, |
| 6202 | (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), |
| 6203 | sub_8bit))>, Requires<[HasAVX512, NoDQI]>; |
| 6204 | |
| 6205 | def : Pat<(store VK8:$src, addr:$dst), |
| 6206 | (MOV8mr addr:$dst, |
| 6207 | (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)), |
| 6208 | sub_8bit))>, Requires<[HasAVX512, NoDQI]>; |
Elena Demikhovsky | acc5c9e | 2014-04-22 14:13:10 +0000 | [diff] [blame] | 6209 | |
| 6210 | def truncstorei1 : PatFrag<(ops node:$val, node:$ptr), |
| 6211 | (truncstore node:$val, node:$ptr), [{ |
| 6212 | return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1; |
| 6213 | }]>; |
| 6214 | |
| 6215 | def : Pat<(truncstorei1 GR8:$src, addr:$dst), |
| 6216 | (MOV8mr addr:$dst, GR8:$src)>; |
| 6217 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 6218 | multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > { |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 6219 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6220 | !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 6221 | [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX; |
| 6222 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6223 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 6224 | multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo, |
| 6225 | string OpcodeStr, Predicate prd> { |
| 6226 | let Predicates = [prd] in |
| 6227 | defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; |
| 6228 | |
| 6229 | let Predicates = [prd, HasVLX] in { |
| 6230 | defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; |
| 6231 | defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; |
| 6232 | } |
| 6233 | } |
| 6234 | |
| 6235 | multiclass avx512_convert_mask_to_vector<string OpcodeStr> { |
| 6236 | defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr, |
| 6237 | HasBWI>; |
| 6238 | defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr, |
| 6239 | HasBWI>, VEX_W; |
| 6240 | defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr, |
| 6241 | HasDQI>; |
| 6242 | defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr, |
| 6243 | HasDQI>, VEX_W; |
| 6244 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6245 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 6246 | defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6247 | |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 6248 | multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > { |
| 6249 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src), |
| 6250 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 6251 | [(set _.KRC:$dst, (trunc (_.VT _.RC:$src)))]>, EVEX; |
| 6252 | } |
| 6253 | |
| 6254 | multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr, |
| 6255 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 6256 | let Predicates = [prd] in |
| 6257 | defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>, |
| 6258 | EVEX_V512; |
| 6259 | |
| 6260 | let Predicates = [prd, HasVLX] in { |
| 6261 | defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>, |
| 6262 | EVEX_V256; |
| 6263 | defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>, |
| 6264 | EVEX_V128; |
| 6265 | } |
| 6266 | } |
| 6267 | |
| 6268 | defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m", |
| 6269 | avx512vl_i8_info, HasBWI>; |
| 6270 | defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m", |
| 6271 | avx512vl_i16_info, HasBWI>, VEX_W; |
| 6272 | defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m", |
| 6273 | avx512vl_i32_info, HasDQI>; |
| 6274 | defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m", |
| 6275 | avx512vl_i64_info, HasDQI>, VEX_W; |
| 6276 | |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6277 | //===----------------------------------------------------------------------===// |
| 6278 | // AVX-512 - COMPRESS and EXPAND |
| 6279 | // |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6280 | |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6281 | multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _, |
| 6282 | string OpcodeStr> { |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6283 | defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 6284 | (ins _.RC:$src1), OpcodeStr, "$src1", "$src1", |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6285 | (_.VT (X86compress _.RC:$src1))>, AVX5128IBase; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6286 | |
| 6287 | let mayStore = 1 in { |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6288 | def mr : AVX5128I<opc, MRMDestMem, (outs), |
| 6289 | (ins _.MemOp:$dst, _.RC:$src), |
| 6290 | OpcodeStr # "\t{$src, $dst |$dst, $src}", |
| 6291 | []>, EVEX_CD8<_.EltSize, CD8VT1>; |
| 6292 | |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6293 | def mrk : AVX5128I<opc, MRMDestMem, (outs), |
| 6294 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), |
| 6295 | OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}", |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 6296 | [(store (_.VT (vselect _.KRCWM:$mask, |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6297 | (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)), |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6298 | addr:$dst)]>, |
| 6299 | EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; |
| 6300 | } |
| 6301 | } |
| 6302 | |
| 6303 | multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr, |
| 6304 | AVX512VLVectorVTInfo VTInfo> { |
| 6305 | defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; |
| 6306 | |
| 6307 | let Predicates = [HasVLX] in { |
| 6308 | defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; |
| 6309 | defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; |
| 6310 | } |
| 6311 | } |
| 6312 | |
| 6313 | defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>, |
| 6314 | EVEX; |
| 6315 | defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>, |
| 6316 | EVEX, VEX_W; |
| 6317 | defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>, |
| 6318 | EVEX; |
| 6319 | defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>, |
| 6320 | EVEX, VEX_W; |
| 6321 | |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 6322 | // expand |
| 6323 | multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _, |
| 6324 | string OpcodeStr> { |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6325 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 6326 | (ins _.RC:$src1), OpcodeStr, "$src1", "$src1", |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6327 | (_.VT (X86expand _.RC:$src1))>, AVX5128IBase; |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 6328 | |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 6329 | let mayLoad = 1 in |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6330 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6331 | (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1", |
| 6332 | (_.VT (X86expand (_.VT (bitconvert |
| 6333 | (_.LdFrag addr:$src1)))))>, |
| 6334 | AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 6335 | } |
| 6336 | |
| 6337 | multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr, |
| 6338 | AVX512VLVectorVTInfo VTInfo> { |
| 6339 | defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; |
| 6340 | |
| 6341 | let Predicates = [HasVLX] in { |
| 6342 | defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; |
| 6343 | defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; |
| 6344 | } |
| 6345 | } |
| 6346 | |
| 6347 | defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>, |
| 6348 | EVEX; |
| 6349 | defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>, |
| 6350 | EVEX, VEX_W; |
| 6351 | defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>, |
| 6352 | EVEX; |
| 6353 | defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>, |
| 6354 | EVEX, VEX_W; |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6355 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6356 | //handle instruction reg_vec1 = op(reg_vec,imm) |
| 6357 | // op(mem_vec,imm) |
| 6358 | // op(broadcast(eltVt),imm) |
| 6359 | //all instruction created with FROUND_CURRENT |
| 6360 | multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6361 | X86VectorVTInfo _>{ |
| 6362 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6363 | (ins _.RC:$src1, i32u8imm:$src2), |
| 6364 | OpcodeStr##_.Suffix, "$src2, $src1", "$src2, $src2", |
| 6365 | (OpNode (_.VT _.RC:$src1), |
| 6366 | (i32 imm:$src2), |
| 6367 | (i32 FROUND_CURRENT))>; |
| 6368 | let mayLoad = 1 in { |
| 6369 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6370 | (ins _.MemOp:$src1, i32u8imm:$src2), |
| 6371 | OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2", |
| 6372 | (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 6373 | (i32 imm:$src2), |
| 6374 | (i32 FROUND_CURRENT))>; |
| 6375 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6376 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 6377 | OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr, |
| 6378 | "${src1}"##_.BroadcastStr##", $src2", |
| 6379 | (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))), |
| 6380 | (i32 imm:$src2), |
| 6381 | (i32 FROUND_CURRENT))>, EVEX_B; |
| 6382 | } |
| 6383 | } |
| 6384 | |
| 6385 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 6386 | multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr, |
| 6387 | SDNode OpNode, X86VectorVTInfo _>{ |
| 6388 | defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6389 | (ins _.RC:$src1, i32u8imm:$src2), |
| 6390 | OpcodeStr##_.Suffix, "$src2,{sae}, $src1", |
| 6391 | "$src1, {sae}, $src2", |
| 6392 | (OpNode (_.VT _.RC:$src1), |
| 6393 | (i32 imm:$src2), |
| 6394 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 6395 | } |
| 6396 | |
| 6397 | multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr, |
| 6398 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
| 6399 | let Predicates = [prd] in { |
| 6400 | defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
| 6401 | avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
| 6402 | EVEX_V512; |
| 6403 | } |
| 6404 | let Predicates = [prd, HasVLX] in { |
| 6405 | defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>, |
| 6406 | EVEX_V128; |
| 6407 | defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>, |
| 6408 | EVEX_V256; |
| 6409 | } |
| 6410 | } |
| 6411 | |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6412 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 6413 | // op(reg_vec2,mem_vec,imm) |
| 6414 | // op(reg_vec2,broadcast(eltVt),imm) |
| 6415 | //all instruction created with FROUND_CURRENT |
| 6416 | multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6417 | X86VectorVTInfo _>{ |
| 6418 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6419 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6420 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 6421 | (OpNode (_.VT _.RC:$src1), |
| 6422 | (_.VT _.RC:$src2), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6423 | (i32 imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6424 | (i32 FROUND_CURRENT))>; |
| 6425 | let mayLoad = 1 in { |
| 6426 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6427 | (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6428 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 6429 | (OpNode (_.VT _.RC:$src1), |
| 6430 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6431 | (i32 imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6432 | (i32 FROUND_CURRENT))>; |
| 6433 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6434 | (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6435 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", |
| 6436 | "$src1, ${src2}"##_.BroadcastStr##", $src3", |
| 6437 | (OpNode (_.VT _.RC:$src1), |
| 6438 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6439 | (i32 imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6440 | (i32 FROUND_CURRENT))>, EVEX_B; |
| 6441 | } |
| 6442 | } |
| 6443 | |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6444 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 6445 | // op(reg_vec2,mem_vec,imm) |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame^] | 6446 | multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6447 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{ |
| 6448 | |
| 6449 | defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 6450 | (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3), |
| 6451 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 6452 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1), |
| 6453 | (SrcInfo.VT SrcInfo.RC:$src2), |
| 6454 | (i8 imm:$src3)))>; |
| 6455 | let mayLoad = 1 in |
| 6456 | defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
| 6457 | (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3), |
| 6458 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 6459 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1), |
| 6460 | (SrcInfo.VT (bitconvert |
| 6461 | (SrcInfo.LdFrag addr:$src2))), |
| 6462 | (i8 imm:$src3)))>; |
| 6463 | } |
| 6464 | |
| 6465 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 6466 | // op(reg_vec2,mem_vec,imm) |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6467 | // op(reg_vec2,broadcast(eltVt),imm) |
| 6468 | multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame^] | 6469 | X86VectorVTInfo _>: |
| 6470 | avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{ |
| 6471 | |
| 6472 | let mayLoad = 1 in |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6473 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6474 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 6475 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", |
| 6476 | "$src1, ${src2}"##_.BroadcastStr##", $src3", |
| 6477 | (OpNode (_.VT _.RC:$src1), |
| 6478 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 6479 | (i8 imm:$src3))>, EVEX_B; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6480 | } |
| 6481 | |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6482 | //handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 6483 | // op(reg_vec2,mem_scalar,imm) |
| 6484 | //all instruction created with FROUND_CURRENT |
| 6485 | multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6486 | X86VectorVTInfo _> { |
| 6487 | |
| 6488 | defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6489 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6490 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 6491 | (OpNode (_.VT _.RC:$src1), |
| 6492 | (_.VT _.RC:$src2), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6493 | (i32 imm:$src3), |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6494 | (i32 FROUND_CURRENT))>; |
| 6495 | let mayLoad = 1 in { |
| 6496 | defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6497 | (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6498 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 6499 | (OpNode (_.VT _.RC:$src1), |
| 6500 | (_.VT (scalar_to_vector |
| 6501 | (_.ScalarLdFrag addr:$src2))), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6502 | (i32 imm:$src3), |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6503 | (i32 FROUND_CURRENT))>; |
| 6504 | |
| 6505 | let isAsmParserOnly = 1 in { |
| 6506 | defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst), |
| 6507 | (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 6508 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 6509 | []>; |
| 6510 | } |
| 6511 | } |
| 6512 | } |
| 6513 | |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6514 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 6515 | multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr, |
| 6516 | SDNode OpNode, X86VectorVTInfo _>{ |
| 6517 | defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6518 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6519 | OpcodeStr, "$src3,{sae}, $src2, $src1", |
| 6520 | "$src1, $src2,{sae}, $src3", |
| 6521 | (OpNode (_.VT _.RC:$src1), |
| 6522 | (_.VT _.RC:$src2), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6523 | (i32 imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6524 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 6525 | } |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6526 | //handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 6527 | multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, |
| 6528 | SDNode OpNode, X86VectorVTInfo _> { |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6529 | defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6530 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
| 6531 | OpcodeStr, "$src3,{sae}, $src2, $src1", |
| 6532 | "$src1, $src2,{sae}, $src3", |
| 6533 | (OpNode (_.VT _.RC:$src1), |
| 6534 | (_.VT _.RC:$src2), |
| 6535 | (i32 imm:$src3), |
| 6536 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6537 | } |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6538 | |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 6539 | multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr, |
| 6540 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6541 | let Predicates = [prd] in { |
| 6542 | defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 6543 | avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6544 | EVEX_V512; |
| 6545 | |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6546 | } |
| 6547 | let Predicates = [prd, HasVLX] in { |
| 6548 | defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6549 | EVEX_V128; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6550 | defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6551 | EVEX_V256; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6552 | } |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6553 | } |
| 6554 | |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame^] | 6555 | multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr, |
| 6556 | AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{ |
| 6557 | let Predicates = [HasBWI] in { |
| 6558 | defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512, |
| 6559 | SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V; |
| 6560 | } |
| 6561 | let Predicates = [HasBWI, HasVLX] in { |
| 6562 | defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128, |
| 6563 | SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V; |
| 6564 | defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256, |
| 6565 | SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V; |
| 6566 | } |
| 6567 | } |
| 6568 | |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 6569 | multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _, |
| 6570 | bits<8> opc, SDNode OpNode>{ |
| 6571 | let Predicates = [HasAVX512] in { |
| 6572 | defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 6573 | } |
| 6574 | let Predicates = [HasAVX512, HasVLX] in { |
| 6575 | defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 6576 | defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 6577 | } |
| 6578 | } |
| 6579 | |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6580 | multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr, |
| 6581 | X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
| 6582 | let Predicates = [prd] in { |
| 6583 | defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>, |
| 6584 | avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6585 | } |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6586 | } |
| 6587 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6588 | multiclass avx512_common_fp_sae_packed_imm_all<string OpcodeStr, bits<8> opcPs, |
| 6589 | bits<8> opcPd, SDNode OpNode, Predicate prd>{ |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 6590 | defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info, opcPs, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6591 | OpNode, prd>, EVEX_CD8<32, CD8VF>; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 6592 | defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info, opcPd, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6593 | OpNode, prd>,EVEX_CD8<64, CD8VF> , VEX_W; |
| 6594 | } |
| 6595 | |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 6596 | defm VFIXUPIMMPD : avx512_common_fp_sae_packed_imm<"vfixupimmpd", |
| 6597 | avx512vl_f64_info, 0x54, X86VFixupimm, HasAVX512>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6598 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 6599 | defm VFIXUPIMMPS : avx512_common_fp_sae_packed_imm<"vfixupimmps", |
| 6600 | avx512vl_f32_info, 0x54, X86VFixupimm, HasAVX512>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6601 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 6602 | |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6603 | defm VFIXUPIMMSD: avx512_common_fp_sae_scalar_imm<"vfixupimmsd", f64x_info, |
| 6604 | 0x55, X86VFixupimm, HasAVX512>, |
| 6605 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 6606 | defm VFIXUPIMMSS: avx512_common_fp_sae_scalar_imm<"vfixupimmss", f32x_info, |
| 6607 | 0x55, X86VFixupimm, HasAVX512>, |
| 6608 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 6609 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6610 | defm VREDUCE : avx512_common_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56, X86VReduce, HasDQI>,AVX512AIi8Base,EVEX; |
| 6611 | defm VRNDSCALE : avx512_common_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09, X86VRndScale, HasAVX512>,AVX512AIi8Base, EVEX; |
| 6612 | |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 6613 | defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info, |
| 6614 | 0x50, X86VRange, HasDQI>, |
| 6615 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 6616 | defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info, |
| 6617 | 0x50, X86VRange, HasDQI>, |
| 6618 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 6619 | |
Elena Demikhovsky | 8938f5a | 2015-06-02 14:12:54 +0000 | [diff] [blame] | 6620 | defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info, |
| 6621 | 0x51, X86VRange, HasDQI>, |
| 6622 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 6623 | defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info, |
| 6624 | 0x51, X86VRange, HasDQI>, |
| 6625 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 6626 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6627 | defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info, |
| 6628 | 0x57, X86Reduces, HasDQI>, |
| 6629 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 6630 | defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info, |
| 6631 | 0x57, X86Reduces, HasDQI>, |
| 6632 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6633 | |
| 6634 | multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _, |
| 6635 | bits<8> opc, SDNode OpNode = X86Shuf128>{ |
| 6636 | let Predicates = [HasAVX512] in { |
| 6637 | defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 6638 | |
| 6639 | } |
| 6640 | let Predicates = [HasAVX512, HasVLX] in { |
| 6641 | defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 6642 | } |
| 6643 | } |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6644 | let Predicates = [HasAVX512] in { |
| 6645 | def : Pat<(v16f32 (ffloor VR512:$src)), |
| 6646 | (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>; |
| 6647 | def : Pat<(v16f32 (fnearbyint VR512:$src)), |
| 6648 | (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>; |
| 6649 | def : Pat<(v16f32 (fceil VR512:$src)), |
| 6650 | (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>; |
| 6651 | def : Pat<(v16f32 (frint VR512:$src)), |
| 6652 | (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>; |
| 6653 | def : Pat<(v16f32 (ftrunc VR512:$src)), |
| 6654 | (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>; |
| 6655 | |
| 6656 | def : Pat<(v8f64 (ffloor VR512:$src)), |
| 6657 | (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>; |
| 6658 | def : Pat<(v8f64 (fnearbyint VR512:$src)), |
| 6659 | (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>; |
| 6660 | def : Pat<(v8f64 (fceil VR512:$src)), |
| 6661 | (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>; |
| 6662 | def : Pat<(v8f64 (frint VR512:$src)), |
| 6663 | (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>; |
| 6664 | def : Pat<(v8f64 (ftrunc VR512:$src)), |
| 6665 | (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>; |
| 6666 | } |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6667 | |
| 6668 | defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>, |
| 6669 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 6670 | defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>, |
| 6671 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 6672 | defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>, |
| 6673 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 6674 | defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>, |
| 6675 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 6676 | |
| 6677 | multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I, |
| 6678 | AVX512VLVectorVTInfo VTInfo_FP>{ |
| 6679 | defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>, |
| 6680 | AVX512AIi8Base, EVEX_4V; |
| 6681 | let isCodeGenOnly = 1 in { |
| 6682 | defm NAME#_FP: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0x03, X86VAlign>, |
| 6683 | AVX512AIi8Base, EVEX_4V; |
| 6684 | } |
| 6685 | } |
| 6686 | |
| 6687 | defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info, avx512vl_f32_info>, |
| 6688 | EVEX_CD8<32, CD8VF>; |
| 6689 | defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info, avx512vl_f64_info>, |
| 6690 | EVEX_CD8<64, CD8VF>, VEX_W; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 6691 | |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame^] | 6692 | multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{ |
| 6693 | let Predicates = p in |
| 6694 | def NAME#_.VTName#rri: |
| 6695 | Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))), |
| 6696 | (!cast<Instruction>(NAME#_.ZSuffix#rri) |
| 6697 | _.RC:$src1, _.RC:$src2, imm:$imm)>; |
| 6698 | } |
| 6699 | |
| 6700 | multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>: |
| 6701 | avx512_vpalign_lowering<_.info512, [HasBWI]>, |
| 6702 | avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>, |
| 6703 | avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>; |
| 6704 | |
| 6705 | defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" , |
| 6706 | avx512vl_i8_info, avx512vl_i8_info>, |
| 6707 | avx512_vpalign_lowering_common<avx512vl_i16_info>, |
| 6708 | avx512_vpalign_lowering_common<avx512vl_i32_info>, |
| 6709 | avx512_vpalign_lowering_common<avx512vl_f32_info>, |
| 6710 | avx512_vpalign_lowering_common<avx512vl_i64_info>, |
| 6711 | avx512_vpalign_lowering_common<avx512vl_f64_info>, |
| 6712 | EVEX_CD8<8, CD8VF>; |
| 6713 | |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 6714 | multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6715 | X86VectorVTInfo _> { |
| 6716 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6717 | (ins _.RC:$src1), OpcodeStr##_.Suffix, |
| 6718 | "$src1", "$src1", |
| 6719 | (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase; |
| 6720 | |
| 6721 | let mayLoad = 1 in |
| 6722 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6723 | (ins _.MemOp:$src1), OpcodeStr##_.Suffix, |
| 6724 | "$src1", "$src1", |
| 6725 | (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>, |
| 6726 | EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>; |
| 6727 | } |
| 6728 | |
| 6729 | multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6730 | X86VectorVTInfo _> : |
| 6731 | avx512_unary_rm<opc, OpcodeStr, OpNode, _> { |
| 6732 | let mayLoad = 1 in |
| 6733 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6734 | (ins _.ScalarMemOp:$src1), OpcodeStr##_.Suffix, |
| 6735 | "${src1}"##_.BroadcastStr, |
| 6736 | "${src1}"##_.BroadcastStr, |
| 6737 | (_.VT (OpNode (X86VBroadcast |
| 6738 | (_.ScalarLdFrag addr:$src1))))>, |
| 6739 | EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
| 6740 | } |
| 6741 | |
| 6742 | multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6743 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 6744 | let Predicates = [prd] in |
| 6745 | defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512; |
| 6746 | |
| 6747 | let Predicates = [prd, HasVLX] in { |
| 6748 | defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 6749 | EVEX_V256; |
| 6750 | defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 6751 | EVEX_V128; |
| 6752 | } |
| 6753 | } |
| 6754 | |
| 6755 | multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6756 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 6757 | let Predicates = [prd] in |
| 6758 | defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>, |
| 6759 | EVEX_V512; |
| 6760 | |
| 6761 | let Predicates = [prd, HasVLX] in { |
| 6762 | defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 6763 | EVEX_V256; |
| 6764 | defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 6765 | EVEX_V128; |
| 6766 | } |
| 6767 | } |
| 6768 | |
| 6769 | multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| 6770 | SDNode OpNode, Predicate prd> { |
| 6771 | defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr, OpNode, avx512vl_i64_info, |
| 6772 | prd>, VEX_W; |
| 6773 | defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr, OpNode, avx512vl_i32_info, prd>; |
| 6774 | } |
| 6775 | |
| 6776 | multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, |
| 6777 | SDNode OpNode, Predicate prd> { |
| 6778 | defm W : avx512_unary_rm_vl<opc_w, OpcodeStr, OpNode, avx512vl_i16_info, prd>; |
| 6779 | defm B : avx512_unary_rm_vl<opc_b, OpcodeStr, OpNode, avx512vl_i8_info, prd>; |
| 6780 | } |
| 6781 | |
| 6782 | multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w, |
| 6783 | bits<8> opc_d, bits<8> opc_q, |
| 6784 | string OpcodeStr, SDNode OpNode> { |
| 6785 | defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, |
| 6786 | HasAVX512>, |
| 6787 | avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, |
| 6788 | HasBWI>; |
| 6789 | } |
| 6790 | |
| 6791 | defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>; |
| 6792 | |
| 6793 | def : Pat<(xor |
| 6794 | (bc_v16i32 (v16i1sextv16i32)), |
| 6795 | (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))), |
| 6796 | (VPABSDZrr VR512:$src)>; |
| 6797 | def : Pat<(xor |
| 6798 | (bc_v8i64 (v8i1sextv8i64)), |
| 6799 | (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))), |
| 6800 | (VPABSQZrr VR512:$src)>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 6801 | |
| 6802 | //===----------------------------------------------------------------------===// |
| 6803 | // AVX-512 - Unpack Instructions |
| 6804 | //===----------------------------------------------------------------------===// |
| 6805 | defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>; |
| 6806 | defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>; |
| 6807 | |
| 6808 | defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl, |
| 6809 | SSE_INTALU_ITINS_P, HasBWI>; |
| 6810 | defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh, |
| 6811 | SSE_INTALU_ITINS_P, HasBWI>; |
| 6812 | defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl, |
| 6813 | SSE_INTALU_ITINS_P, HasBWI>; |
| 6814 | defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh, |
| 6815 | SSE_INTALU_ITINS_P, HasBWI>; |
| 6816 | |
| 6817 | defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl, |
| 6818 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 6819 | defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh, |
| 6820 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 6821 | defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl, |
| 6822 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 6823 | defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh, |
| 6824 | SSE_INTALU_ITINS_P, HasAVX512>; |