blob: 89692ab71f4d899813281f1c22d1fd84f9f73081 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Eric Christopher7792e322015-01-30 23:24:40 +000029def isGCN : Predicate<"Subtarget->getGeneration() "
Tom Stellardd7e6f132015-04-08 01:09:26 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">,
31 AssemblerPredicate<"FeatureGCN">;
Marek Olsak7d777282015-03-24 13:40:15 +000032def isSI : Predicate<"Subtarget->getGeneration() "
Matt Arsenaultd6adfb42015-09-24 19:52:21 +000033 "== AMDGPUSubtarget::SOUTHERN_ISLANDS">,
34 AssemblerPredicate<"FeatureSouthernIslands">;
35
Marek Olsak5df00d62014-12-07 12:18:57 +000036
Tom Stellardec87f842015-05-25 16:15:54 +000037def has16BankLDS : Predicate<"Subtarget->getLDSBankCount() == 16">;
38def has32BankLDS : Predicate<"Subtarget->getLDSBankCount() == 32">;
39
Tom Stellard9d7ddd52014-11-14 14:08:00 +000040def SWaitMatchClass : AsmOperandClass {
41 let Name = "SWaitCnt";
42 let RenderMethod = "addImmOperands";
43 let ParserMethod = "parseSWaitCntOps";
44}
45
46def WAIT_FLAG : InstFlag<"printWaitFlag"> {
47 let ParserMatchClass = SWaitMatchClass;
48}
Tom Stellard75aadc22012-12-11 21:25:42 +000049
Marek Olsak5df00d62014-12-07 12:18:57 +000050let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000051
Tom Stellard8d6d4492014-04-22 16:33:57 +000052//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000053// EXP Instructions
54//===----------------------------------------------------------------------===//
55
56defm EXP : EXP_m;
57
58//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000059// SMRD Instructions
60//===----------------------------------------------------------------------===//
61
Tom Stellard8d6d4492014-04-22 16:33:57 +000062// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
63// SMRD instructions, because the SGPR_32 register class does not include M0
64// and writing to M0 from an SMRD instruction will hang the GPU.
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000065defm S_LOAD_DWORD : SMRD_Helper <smrd<0x00>, "s_load_dword", SReg_64, SGPR_32>;
66defm S_LOAD_DWORDX2 : SMRD_Helper <smrd<0x01>, "s_load_dwordx2", SReg_64, SReg_64>;
67defm S_LOAD_DWORDX4 : SMRD_Helper <smrd<0x02>, "s_load_dwordx4", SReg_64, SReg_128>;
68defm S_LOAD_DWORDX8 : SMRD_Helper <smrd<0x03>, "s_load_dwordx8", SReg_64, SReg_256>;
69defm S_LOAD_DWORDX16 : SMRD_Helper <smrd<0x04>, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000070
71defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000072 smrd<0x08>, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000073>;
74
75defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000076 smrd<0x09>, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000077>;
78
79defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000080 smrd<0x0a>, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000081>;
82
83defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000084 smrd<0x0b>, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000085>;
86
87defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000088 smrd<0x0c>, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000089>;
90
Tom Stellard326d6ec2014-11-05 14:50:53 +000091//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
Matt Arsenaulte66621b2015-09-24 19:52:27 +000092
93defm S_DCACHE_INV : SMRD_Inval <smrd<0x1f, 0x20>, "s_dcache_inv",
94 int_amdgcn_s_dcache_inv>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000095
96//===----------------------------------------------------------------------===//
97// SOP1 Instructions
98//===----------------------------------------------------------------------===//
99
Christian Konig76edd4f2013-02-26 17:52:29 +0000100let isMoveImm = 1 in {
Matthias Braune1a67412015-04-24 00:25:50 +0000101 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000102 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
103 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000104 } // let isRematerializeable = 1
105
106 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000107 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
108 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000109 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000110} // End isMoveImm = 1
111
Marek Olsakb08604c2014-12-07 12:18:45 +0000112let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000113 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000114 [(set i32:$dst, (not i32:$src0))]
115 >;
Matt Arsenault2c335622014-04-09 07:16:16 +0000116
Marek Olsak5df00d62014-12-07 12:18:57 +0000117 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Marek Olsakb08604c2014-12-07 12:18:45 +0000118 [(set i64:$dst, (not i64:$src0))]
119 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000120 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
121 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000122} // End Defs = [SCC]
123
124
Marek Olsak5df00d62014-12-07 12:18:57 +0000125defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Matt Arsenaultd0792852015-12-14 17:25:38 +0000126 [(set i32:$dst, (bitreverse i32:$src0))]
Matt Arsenault43160e72014-06-18 17:13:57 +0000127>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000128defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000129
Marek Olsakb08604c2014-12-07 12:18:45 +0000130let Defs = [SCC] in {
Tom Stellardce449ad2015-02-18 16:08:11 +0000131 defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
132 defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000133 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000134 [(set i32:$dst, (ctpop i32:$src0))]
135 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000136 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000137} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000138
Tom Stellardce449ad2015-02-18 16:08:11 +0000139defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
140defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000141defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000142 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
143>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000144defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000145
Marek Olsak5df00d62014-12-07 12:18:57 +0000146defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000147 [(set i32:$dst, (AMDGPUffbh_u32 i32:$src0))]
Matt Arsenault85796012014-06-17 17:36:24 +0000148>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000149
Tom Stellardce449ad2015-02-18 16:08:11 +0000150defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
Marek Olsakd2af89d2015-03-04 17:33:45 +0000151defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32",
152 [(set i32:$dst, (int_AMDGPU_flbit_i32 i32:$src0))]
153>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000154defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000155defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000156 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
157>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000158defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000159 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
160>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000161
Tom Stellardce449ad2015-02-18 16:08:11 +0000162defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
163defm S_BITSET0_B64 : SOP1_64 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
164defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
165defm S_BITSET1_B64 : SOP1_64 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000166defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
167defm S_SETPC_B64 : SOP1_64 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
168defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
169defm S_RFE_B64 : SOP1_64 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000170
Marek Olsakb08604c2014-12-07 12:18:45 +0000171let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000172
Marek Olsak5df00d62014-12-07 12:18:57 +0000173defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
174defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
175defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
176defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
177defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
178defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
179defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
180defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000181
Marek Olsakb08604c2014-12-07 12:18:45 +0000182} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000183
Marek Olsak5df00d62014-12-07 12:18:57 +0000184defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
185defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000186
187let Uses = [M0] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000188defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
189defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
190defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
191defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000192} // End Uses = [M0]
193
Tom Stellardce449ad2015-02-18 16:08:11 +0000194defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000195defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000196let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000197 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000198} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000199defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000200
201//===----------------------------------------------------------------------===//
202// SOP2 Instructions
203//===----------------------------------------------------------------------===//
204
205let Defs = [SCC] in { // Carry out goes to SCC
206let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000207defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
208defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000209 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
210>;
211} // End isCommutable = 1
212
Marek Olsak5df00d62014-12-07 12:18:57 +0000213defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
214defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000215 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
216>;
217
218let Uses = [SCC] in { // Carry in comes from SCC
219let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000220defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000221 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
222} // End isCommutable = 1
223
Marek Olsak5df00d62014-12-07 12:18:57 +0000224defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000225 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
226} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000227
Marek Olsak5df00d62014-12-07 12:18:57 +0000228defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000229 [(set i32:$dst, (smin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000230>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000231defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000232 [(set i32:$dst, (umin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000233>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000234defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000235 [(set i32:$dst, (smax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000236>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000237defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000238 [(set i32:$dst, (umax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000239>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000240} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000241
Tom Stellard8d6d4492014-04-22 16:33:57 +0000242
Marek Olsakb08604c2014-12-07 12:18:45 +0000243let Uses = [SCC] in {
Tom Stellardd7e6f132015-04-08 01:09:26 +0000244 defm S_CSELECT_B32 : SOP2_32 <sop2<0x0a>, "s_cselect_b32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000245 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000246} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000247
Marek Olsakb08604c2014-12-07 12:18:45 +0000248let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000249defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000250 [(set i32:$dst, (and i32:$src0, i32:$src1))]
251>;
252
Marek Olsak5df00d62014-12-07 12:18:57 +0000253defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000254 [(set i64:$dst, (and i64:$src0, i64:$src1))]
255>;
256
Marek Olsak5df00d62014-12-07 12:18:57 +0000257defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000258 [(set i32:$dst, (or i32:$src0, i32:$src1))]
259>;
260
Marek Olsak5df00d62014-12-07 12:18:57 +0000261defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000262 [(set i64:$dst, (or i64:$src0, i64:$src1))]
263>;
264
Marek Olsak5df00d62014-12-07 12:18:57 +0000265defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000266 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
267>;
268
Marek Olsak5df00d62014-12-07 12:18:57 +0000269defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000270 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000271>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000272defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
273defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
274defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
275defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
276defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
277defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
278defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
279defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
280defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
281defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000282} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000283
284// Use added complexity so these patterns are preferred to the VALU patterns.
285let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000286let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000287
Marek Olsak5df00d62014-12-07 12:18:57 +0000288defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000289 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
290>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000291defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000292 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
293>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000294defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000295 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
296>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000297defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000298 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
299>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000300defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000301 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
302>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000303defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000304 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
305>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000306} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000307
Marek Olsak63a7b082015-03-24 13:40:21 +0000308defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32",
309 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000310defm S_BFM_B64 : SOP2_64 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
311defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000312 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
313>;
314
315} // End AddedComplexity = 1
316
Marek Olsakb08604c2014-12-07 12:18:45 +0000317let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000318defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
319defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
320defm S_BFE_U64 : SOP2_64 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
321defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000322} // End Defs = [SCC]
323
Tom Stellard0c0008c2015-02-18 16:08:13 +0000324let sdst = 0 in {
325defm S_CBRANCH_G_FORK : SOP2_m <
326 sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs),
327 (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", []
328>;
329}
330
Marek Olsakb08604c2014-12-07 12:18:45 +0000331let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000332defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000333} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000334
335//===----------------------------------------------------------------------===//
336// SOPC Instructions
337//===----------------------------------------------------------------------===//
338
Tom Stellard326d6ec2014-11-05 14:50:53 +0000339def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">;
340def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">;
341def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">;
342def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">;
343def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">;
344def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">;
345def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">;
346def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">;
347def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">;
348def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">;
349def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">;
350def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">;
351////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
352////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
353////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
354////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
355//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000356
357//===----------------------------------------------------------------------===//
358// SOPK Instructions
359//===----------------------------------------------------------------------===//
360
Matt Arsenaultf849bb42015-07-21 00:40:08 +0000361let isReMaterializable = 1, isMoveImm = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000362defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000363} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000364let Uses = [SCC] in {
365 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
366}
367
368let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000369
370/*
371This instruction is disabled for now until we can figure out how to teach
372the instruction selector to correctly use the S_CMP* vs V_CMP*
373instructions.
374
375When this instruction is enabled the code generator sometimes produces this
376invalid sequence:
377
378SCC = S_CMPK_EQ_I32 SGPR0, imm
379VCC = COPY SCC
380VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
381
Marek Olsak5df00d62014-12-07 12:18:57 +0000382defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000383 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000384>;
385*/
386
Tom Stellard8980dc32015-04-08 01:09:22 +0000387defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000388defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
389defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
390defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
391defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
392defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
393defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
394defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
395defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
396defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
397defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
398defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
399} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000400
Tom Stellard8980dc32015-04-08 01:09:22 +0000401let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
402 Constraints = "$sdst = $src0" in {
403 defm S_ADDK_I32 : SOPK_32TIE <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
404 defm S_MULK_I32 : SOPK_32TIE <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000405}
406
Tom Stellard8980dc32015-04-08 01:09:22 +0000407defm S_CBRANCH_I_FORK : SOPK_m <
408 sopk<0x11, 0x10>, "s_cbranch_i_fork", (outs),
409 (ins SReg_64:$sdst, u16imm:$simm16), " $sdst, $simm16"
410>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000411defm S_GETREG_B32 : SOPK_32 <sopk<0x12, 0x11>, "s_getreg_b32", []>;
Tom Stellard8980dc32015-04-08 01:09:22 +0000412defm S_SETREG_B32 : SOPK_m <
413 sopk<0x13, 0x12>, "s_setreg_b32", (outs),
414 (ins SReg_32:$sdst, u16imm:$simm16), " $sdst, $simm16"
415>;
416// FIXME: Not on SI?
417//defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
418defm S_SETREG_IMM32_B32 : SOPK_IMM32 <
419 sopk<0x15, 0x14>, "s_setreg_imm32_b32", (outs),
420 (ins i32imm:$imm, u16imm:$simm16), " $imm, $simm16"
421>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000422
Tom Stellard8d6d4492014-04-22 16:33:57 +0000423//===----------------------------------------------------------------------===//
424// SOPP Instructions
425//===----------------------------------------------------------------------===//
426
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000427def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000428
429let isTerminator = 1 in {
430
Tom Stellard326d6ec2014-11-05 14:50:53 +0000431def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000432 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000433 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000434 let isBarrier = 1;
435 let hasCtrlDep = 1;
436}
437
438let isBranch = 1 in {
439def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000440 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000441 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000442 let isBarrier = 1;
443}
444
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000445let Uses = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000446def S_CBRANCH_SCC0 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000447 0x00000004, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000448 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000449>;
450def S_CBRANCH_SCC1 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000451 0x00000005, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000452 "s_cbranch_scc1 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000453>;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000454} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000455
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000456let Uses = [VCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000457def S_CBRANCH_VCCZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000458 0x00000006, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000459 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000460>;
461def S_CBRANCH_VCCNZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000462 0x00000007, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000463 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000464>;
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000465} // End Uses = [VCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000466
Matt Arsenault95f06062015-08-05 16:42:57 +0000467let Uses = [EXEC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000468def S_CBRANCH_EXECZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000469 0x00000008, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000470 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000471>;
472def S_CBRANCH_EXECNZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000473 0x00000009, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000474 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000475>;
Matt Arsenault95f06062015-08-05 16:42:57 +0000476} // End Uses = [EXEC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000477
478
479} // End isBranch = 1
480} // End isTerminator = 1
481
482let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000483def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000484 [(int_AMDGPU_barrier_local)]
485> {
Matt Arsenault8ac35cd2015-09-08 19:54:32 +0000486 let SchedRW = [WriteBarrier];
Tom Stellarde08fe682014-07-21 14:01:05 +0000487 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000488 let mayLoad = 1;
489 let mayStore = 1;
Matt Arsenault8fb810a2015-09-08 19:54:25 +0000490 let isConvergent = 1;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000491}
492
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000493def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
494def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
495def S_SLEEP : SOPP <0x0000000e, (ins i16imm:$simm16), "s_sleep $simm16">;
496def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$sim16), "s_setprio $sim16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000497
Tom Stellardfc92e772015-05-12 14:18:14 +0000498let Uses = [EXEC, M0] in {
499 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
500 [(AMDGPUsendmsg (i32 imm:$simm16))]
501 >;
502} // End Uses = [EXEC, M0]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000503
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000504def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">;
505def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
506def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
507 let simm16 = 0;
508}
509def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
510def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
511def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
512 let simm16 = 0;
513}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000514} // End hasSideEffects
515
516//===----------------------------------------------------------------------===//
517// VOPC Instructions
518//===----------------------------------------------------------------------===//
519
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000520let isCompare = 1, isCommutable = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000521
Marek Olsak5df00d62014-12-07 12:18:57 +0000522defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000523defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT, "v_cmp_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000524defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000525defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE, "v_cmp_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000526defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000527defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000528defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
529defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
530defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000531defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT, "v_cmp_nle_f32">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000532defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000533defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE, "v_cmp_nlt_f32">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000534defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000535defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000536defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000537defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000538
Tom Stellard75aadc22012-12-11 21:25:42 +0000539
Marek Olsak5df00d62014-12-07 12:18:57 +0000540defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000541defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32", "v_cmpx_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000542defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000543defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32", "v_cmpx_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000544defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
545defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
546defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
547defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
548defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
549defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
550defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
551defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
552defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
553defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
554defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
555defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000556
Tom Stellard75aadc22012-12-11 21:25:42 +0000557
Marek Olsak5df00d62014-12-07 12:18:57 +0000558defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000559defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT, "v_cmp_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000560defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000561defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE, "v_cmp_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000562defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000563defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000564defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
565defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
566defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000567defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT, "v_cmp_nle_f64">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000568defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000569defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE, "v_cmp_nlt_f64">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000570defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000571defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000572defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000573defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000574
Tom Stellard75aadc22012-12-11 21:25:42 +0000575
Marek Olsak5df00d62014-12-07 12:18:57 +0000576defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000577defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64", "v_cmpx_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000578defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000579defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64", "v_cmpx_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000580defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
581defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
582defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
583defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
584defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000585defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64", "v_cmpx_nle_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000586defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000587defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64", "v_cmpx_nlt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000588defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
589defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
590defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
591defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000592
Tom Stellard75aadc22012-12-11 21:25:42 +0000593
Marek Olsak5df00d62014-12-07 12:18:57 +0000594let SubtargetPredicate = isSICI in {
595
Tom Stellard326d6ec2014-11-05 14:50:53 +0000596defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000597defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32", COND_NULL, "v_cmps_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000598defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000599defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32", COND_NULL, "v_cmps_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000600defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
601defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
602defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
603defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
604defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000605defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32", COND_NULL, "v_cmps_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000606defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000607defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32", COND_NULL, "v_cmps_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000608defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
609defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
610defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
611defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000612
Christian Konig76edd4f2013-02-26 17:52:29 +0000613
Tom Stellard326d6ec2014-11-05 14:50:53 +0000614defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000615defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32", "v_cmpsx_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000616defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000617defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32", "v_cmpsx_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000618defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
619defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
620defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
621defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
622defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000623defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32", "v_cmpsx_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000624defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000625defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32", "v_cmpsx_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000626defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
627defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
628defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
629defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000630
Christian Konig76edd4f2013-02-26 17:52:29 +0000631
Tom Stellard326d6ec2014-11-05 14:50:53 +0000632defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000633defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64", COND_NULL, "v_cmps_gt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000634defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000635defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64", COND_NULL, "v_cmps_ge_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000636defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
637defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
638defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
639defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
640defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000641defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64", COND_NULL, "v_cmps_nle_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000642defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000643defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64", COND_NULL, "v_cmps_nlt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000644defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
645defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
646defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
647defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000648
Christian Konig76edd4f2013-02-26 17:52:29 +0000649
Matt Arsenault05b617f2015-03-23 18:45:23 +0000650defm V_CMPSX_F_F64 : VOPCX_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000651defm V_CMPSX_LT_F64 : VOPCX_F64 <vopc<0x71>, "v_cmpsx_lt_f64", "v_cmpsx_gt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000652defm V_CMPSX_EQ_F64 : VOPCX_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000653defm V_CMPSX_LE_F64 : VOPCX_F64 <vopc<0x73>, "v_cmpsx_le_f64", "v_cmpsx_ge_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000654defm V_CMPSX_GT_F64 : VOPCX_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
655defm V_CMPSX_LG_F64 : VOPCX_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
656defm V_CMPSX_GE_F64 : VOPCX_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
657defm V_CMPSX_O_F64 : VOPCX_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
658defm V_CMPSX_U_F64 : VOPCX_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000659defm V_CMPSX_NGE_F64 : VOPCX_F64 <vopc<0x79>, "v_cmpsx_nge_f64", "v_cmpsx_nle_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000660defm V_CMPSX_NLG_F64 : VOPCX_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000661defm V_CMPSX_NGT_F64 : VOPCX_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64", "v_cmpsx_nlt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000662defm V_CMPSX_NLE_F64 : VOPCX_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
663defm V_CMPSX_NEQ_F64 : VOPCX_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
664defm V_CMPSX_NLT_F64 : VOPCX_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
665defm V_CMPSX_TRU_F64 : VOPCX_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000666
Marek Olsak5df00d62014-12-07 12:18:57 +0000667} // End SubtargetPredicate = isSICI
668
669defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000670defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT, "v_cmp_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000671defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000672defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE, "v_cmp_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000673defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
674defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
675defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
676defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000677
Tom Stellard75aadc22012-12-11 21:25:42 +0000678
Marek Olsak5df00d62014-12-07 12:18:57 +0000679defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000680defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32", "v_cmpx_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000681defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000682defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32", "v_cmpx_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000683defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
684defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
685defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
686defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000687
Tom Stellard75aadc22012-12-11 21:25:42 +0000688
Marek Olsak5df00d62014-12-07 12:18:57 +0000689defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000690defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT, "v_cmp_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000691defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000692defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE, "v_cmp_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000693defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
694defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
695defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
696defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000697
Tom Stellard75aadc22012-12-11 21:25:42 +0000698
Marek Olsak5df00d62014-12-07 12:18:57 +0000699defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000700defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64", "v_cmpx_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000701defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000702defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64", "v_cmpx_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000703defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
704defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
705defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
706defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000707
Tom Stellard75aadc22012-12-11 21:25:42 +0000708
Marek Olsak5df00d62014-12-07 12:18:57 +0000709defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000710defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT, "v_cmp_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000711defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000712defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE, "v_cmp_ge_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000713defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
714defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
715defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
716defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000717
Tom Stellard75aadc22012-12-11 21:25:42 +0000718
Marek Olsak5df00d62014-12-07 12:18:57 +0000719defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000720defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32", "v_cmpx_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000721defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000722defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32", "v_cmpx_le_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000723defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
724defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
725defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
726defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000727
Tom Stellard75aadc22012-12-11 21:25:42 +0000728
Marek Olsak5df00d62014-12-07 12:18:57 +0000729defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000730defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT, "v_cmp_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000731defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000732defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE, "v_cmp_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000733defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
734defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
735defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
736defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000737
Marek Olsak5df00d62014-12-07 12:18:57 +0000738defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000739defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64", "v_cmpx_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000740defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000741defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64", "v_cmpx_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000742defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
743defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
744defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
745defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000746
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000747} // End isCompare = 1, isCommutable = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000748
Matt Arsenault4831ce52015-01-06 23:00:37 +0000749defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000750defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000751defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000752defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault42f39e12015-03-23 18:45:35 +0000753
Tom Stellard8d6d4492014-04-22 16:33:57 +0000754//===----------------------------------------------------------------------===//
755// DS Instructions
756//===----------------------------------------------------------------------===//
757
Marek Olsak0c1f8812015-01-27 17:25:07 +0000758defm DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VGPR_32>;
759defm DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VGPR_32>;
760defm DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VGPR_32>;
761defm DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VGPR_32>;
762defm DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VGPR_32>;
763defm DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VGPR_32>;
764defm DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VGPR_32>;
765defm DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VGPR_32>;
766defm DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VGPR_32>;
767defm DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VGPR_32>;
768defm DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VGPR_32>;
769defm DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000770defm DS_MSKOR_B32 : DS_1A2D_NORET <0xc, "ds_mskor_b32", VGPR_32>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000771let mayLoad = 0 in {
772defm DS_WRITE_B32 : DS_1A1D_NORET <0xd, "ds_write_b32", VGPR_32>;
773defm DS_WRITE2_B32 : DS_1A1D_Off8_NORET <0xe, "ds_write2_b32", VGPR_32>;
774defm DS_WRITE2ST64_B32 : DS_1A1D_Off8_NORET <0xf, "ds_write2st64_b32", VGPR_32>;
775}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000776defm DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VGPR_32>;
777defm DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000778defm DS_MIN_F32 : DS_1A2D_NORET <0x12, "ds_min_f32", VGPR_32>;
779defm DS_MAX_F32 : DS_1A2D_NORET <0x13, "ds_max_f32", VGPR_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000780
Tom Stellarddb4995a2015-03-09 16:03:45 +0000781defm DS_GWS_INIT : DS_1A_GDS <0x19, "ds_gws_init">;
782defm DS_GWS_SEMA_V : DS_1A_GDS <0x1a, "ds_gws_sema_v">;
783defm DS_GWS_SEMA_BR : DS_1A_GDS <0x1b, "ds_gws_sema_br">;
784defm DS_GWS_SEMA_P : DS_1A_GDS <0x1c, "ds_gws_sema_p">;
785defm DS_GWS_BARRIER : DS_1A_GDS <0x1d, "ds_gws_barrier">;
Tom Stellardcf051f42015-03-09 18:49:45 +0000786let mayLoad = 0 in {
787defm DS_WRITE_B8 : DS_1A1D_NORET <0x1e, "ds_write_b8", VGPR_32>;
788defm DS_WRITE_B16 : DS_1A1D_NORET <0x1f, "ds_write_b16", VGPR_32>;
789}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000790defm DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VGPR_32, "ds_add_u32">;
791defm DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">;
792defm DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">;
793defm DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">;
794defm DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">;
795defm DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VGPR_32, "ds_min_i32">;
796defm DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VGPR_32, "ds_max_i32">;
797defm DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VGPR_32, "ds_min_u32">;
798defm DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VGPR_32, "ds_max_u32">;
799defm DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VGPR_32, "ds_and_b32">;
800defm DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VGPR_32, "ds_or_b32">;
801defm DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000802defm DS_MSKOR_RTN_B32 : DS_1A2D_RET <0x2c, "ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000803defm DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000804defm DS_WRXCHG2_RTN_B32 : DS_1A2D_RET <
805 0x2e, "ds_wrxchg2_rtn_b32", VReg_64, "", VGPR_32
806>;
807defm DS_WRXCHG2ST64_RTN_B32 : DS_1A2D_RET <
808 0x2f, "ds_wrxchg2st64_rtn_b32", VReg_64, "", VGPR_32
809>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000810defm DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">;
811defm DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000812defm DS_MIN_RTN_F32 : DS_1A2D_RET <0x32, "ds_min_rtn_f32", VGPR_32, "ds_min_f32">;
813defm DS_MAX_RTN_F32 : DS_1A2D_RET <0x33, "ds_max_rtn_f32", VGPR_32, "ds_max_f32">;
Tom Stellardcf051f42015-03-09 18:49:45 +0000814defm DS_SWIZZLE_B32 : DS_1A_RET <0x35, "ds_swizzle_b32", VGPR_32>;
815let mayStore = 0 in {
816defm DS_READ_B32 : DS_1A_RET <0x36, "ds_read_b32", VGPR_32>;
817defm DS_READ2_B32 : DS_1A_Off8_RET <0x37, "ds_read2_b32", VReg_64>;
818defm DS_READ2ST64_B32 : DS_1A_Off8_RET <0x38, "ds_read2st64_b32", VReg_64>;
819defm DS_READ_I8 : DS_1A_RET <0x39, "ds_read_i8", VGPR_32>;
820defm DS_READ_U8 : DS_1A_RET <0x3a, "ds_read_u8", VGPR_32>;
821defm DS_READ_I16 : DS_1A_RET <0x3b, "ds_read_i16", VGPR_32>;
822defm DS_READ_U16 : DS_1A_RET <0x3c, "ds_read_u16", VGPR_32>;
823}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000824defm DS_CONSUME : DS_0A_RET <0x3d, "ds_consume">;
825defm DS_APPEND : DS_0A_RET <0x3e, "ds_append">;
826defm DS_ORDERED_COUNT : DS_1A_RET_GDS <0x3f, "ds_ordered_count">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000827defm DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
828defm DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
829defm DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
830defm DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
831defm DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
832defm DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
833defm DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
834defm DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
835defm DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
836defm DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
837defm DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
838defm DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000839defm DS_MSKOR_B64 : DS_1A2D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000840let mayLoad = 0 in {
841defm DS_WRITE_B64 : DS_1A1D_NORET <0x4d, "ds_write_b64", VReg_64>;
842defm DS_WRITE2_B64 : DS_1A1D_Off8_NORET <0x4E, "ds_write2_b64", VReg_64>;
843defm DS_WRITE2ST64_B64 : DS_1A1D_Off8_NORET <0x4f, "ds_write2st64_b64", VReg_64>;
844}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000845defm DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
846defm DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
847defm DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
848defm DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000849
Marek Olsak0c1f8812015-01-27 17:25:07 +0000850defm DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
851defm DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
852defm DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
853defm DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
854defm DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
855defm DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
856defm DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
857defm DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
858defm DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
859defm DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
860defm DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
861defm DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000862defm DS_MSKOR_RTN_B64 : DS_1A2D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000863defm DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000864defm DS_WRXCHG2_RTN_B64 : DS_1A2D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_128, "ds_wrxchg2_b64", VReg_64>;
865defm DS_WRXCHG2ST64_RTN_B64 : DS_1A2D_RET <0x6f, "ds_wrxchg2st64_rtn_b64", VReg_128, "ds_wrxchg2st64_b64", VReg_64>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000866defm DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
867defm DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
868defm DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_rtn_f64", VReg_64, "ds_min_f64">;
869defm DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_rtn_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000870
Tom Stellardcf051f42015-03-09 18:49:45 +0000871let mayStore = 0 in {
872defm DS_READ_B64 : DS_1A_RET <0x76, "ds_read_b64", VReg_64>;
873defm DS_READ2_B64 : DS_1A_Off8_RET <0x77, "ds_read2_b64", VReg_128>;
874defm DS_READ2ST64_B64 : DS_1A_Off8_RET <0x78, "ds_read2st64_b64", VReg_128>;
875}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000876
877defm DS_ADD_SRC2_U32 : DS_1A <0x80, "ds_add_src2_u32">;
878defm DS_SUB_SRC2_U32 : DS_1A <0x81, "ds_sub_src2_u32">;
879defm DS_RSUB_SRC2_U32 : DS_1A <0x82, "ds_rsub_src2_u32">;
880defm DS_INC_SRC2_U32 : DS_1A <0x83, "ds_inc_src2_u32">;
881defm DS_DEC_SRC2_U32 : DS_1A <0x84, "ds_dec_src2_u32">;
882defm DS_MIN_SRC2_I32 : DS_1A <0x85, "ds_min_src2_i32">;
883defm DS_MAX_SRC2_I32 : DS_1A <0x86, "ds_max_src2_i32">;
884defm DS_MIN_SRC2_U32 : DS_1A <0x87, "ds_min_src2_u32">;
885defm DS_MAX_SRC2_U32 : DS_1A <0x88, "ds_max_src2_u32">;
886defm DS_AND_SRC2_B32 : DS_1A <0x89, "ds_and_src_b32">;
887defm DS_OR_SRC2_B32 : DS_1A <0x8a, "ds_or_src2_b32">;
888defm DS_XOR_SRC2_B32 : DS_1A <0x8b, "ds_xor_src2_b32">;
889defm DS_WRITE_SRC2_B32 : DS_1A <0x8c, "ds_write_src2_b32">;
890
891defm DS_MIN_SRC2_F32 : DS_1A <0x92, "ds_min_src2_f32">;
892defm DS_MAX_SRC2_F32 : DS_1A <0x93, "ds_max_src2_f32">;
893
894defm DS_ADD_SRC2_U64 : DS_1A <0xc0, "ds_add_src2_u64">;
895defm DS_SUB_SRC2_U64 : DS_1A <0xc1, "ds_sub_src2_u64">;
896defm DS_RSUB_SRC2_U64 : DS_1A <0xc2, "ds_rsub_src2_u64">;
897defm DS_INC_SRC2_U64 : DS_1A <0xc3, "ds_inc_src2_u64">;
898defm DS_DEC_SRC2_U64 : DS_1A <0xc4, "ds_dec_src2_u64">;
899defm DS_MIN_SRC2_I64 : DS_1A <0xc5, "ds_min_src2_i64">;
900defm DS_MAX_SRC2_I64 : DS_1A <0xc6, "ds_max_src2_i64">;
901defm DS_MIN_SRC2_U64 : DS_1A <0xc7, "ds_min_src2_u64">;
902defm DS_MAX_SRC2_U64 : DS_1A <0xc8, "ds_max_src2_u64">;
903defm DS_AND_SRC2_B64 : DS_1A <0xc9, "ds_and_src2_b64">;
904defm DS_OR_SRC2_B64 : DS_1A <0xca, "ds_or_src2_b64">;
905defm DS_XOR_SRC2_B64 : DS_1A <0xcb, "ds_xor_src2_b64">;
906defm DS_WRITE_SRC2_B64 : DS_1A <0xcc, "ds_write_src2_b64">;
907
908defm DS_MIN_SRC2_F64 : DS_1A <0xd2, "ds_min_src2_f64">;
909defm DS_MAX_SRC2_F64 : DS_1A <0xd3, "ds_max_src2_f64">;
910
Tom Stellard8d6d4492014-04-22 16:33:57 +0000911//===----------------------------------------------------------------------===//
912// MUBUF Instructions
913//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000914
Tom Stellardaec94b32015-02-27 14:59:46 +0000915defm BUFFER_LOAD_FORMAT_X : MUBUF_Load_Helper <
916 mubuf<0x00>, "buffer_load_format_x", VGPR_32
917>;
918defm BUFFER_LOAD_FORMAT_XY : MUBUF_Load_Helper <
919 mubuf<0x01>, "buffer_load_format_xy", VReg_64
920>;
921defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Load_Helper <
922 mubuf<0x02>, "buffer_load_format_xyz", VReg_96
923>;
924defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <
925 mubuf<0x03>, "buffer_load_format_xyzw", VReg_128
926>;
927defm BUFFER_STORE_FORMAT_X : MUBUF_Store_Helper <
928 mubuf<0x04>, "buffer_store_format_x", VGPR_32
929>;
930defm BUFFER_STORE_FORMAT_XY : MUBUF_Store_Helper <
931 mubuf<0x05>, "buffer_store_format_xy", VReg_64
932>;
933defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Store_Helper <
934 mubuf<0x06>, "buffer_store_format_xyz", VReg_96
935>;
936defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Store_Helper <
937 mubuf<0x07>, "buffer_store_format_xyzw", VReg_128
938>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000939defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000940 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000941>;
942defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000943 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000944>;
945defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000946 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000947>;
948defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000949 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000950>;
951defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000952 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000953>;
954defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000955 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000956>;
957defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000958 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000959>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000960
Tom Stellardb02094e2014-07-21 15:45:01 +0000961defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000962 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000963>;
964
Tom Stellardb02094e2014-07-21 15:45:01 +0000965defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000966 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000967>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000968
Tom Stellardb02094e2014-07-21 15:45:01 +0000969defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000970 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000971>;
972
Tom Stellardb02094e2014-07-21 15:45:01 +0000973defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000974 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000975>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000976
Tom Stellardb02094e2014-07-21 15:45:01 +0000977defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000978 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000979>;
Marek Olsakee98b112015-01-27 17:24:58 +0000980
Aaron Watry81144372014-10-17 23:33:03 +0000981defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000982 mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000983>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000984//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000985defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000986 mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000987>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000988defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000989 mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000990>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000991//def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI
Aaron Watry58c99922014-10-17 23:32:57 +0000992defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000993 mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000994>;
995defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000996 mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000997>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000998defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000999 mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001000>;
1001defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001002 mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001003>;
Aaron Watry62127802014-10-17 23:32:54 +00001004defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001005 mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +00001006>;
Aaron Watry8a911e62014-10-17 23:32:59 +00001007defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001008 mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +00001009>;
Aaron Watryd672ee22014-10-17 23:33:01 +00001010defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001011 mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +00001012>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001013//def BUFFER_ATOMIC_INC : MUBUF_ <mubuf<0x3c, 0x4b>, "buffer_atomic_inc", []>;
1014//def BUFFER_ATOMIC_DEC : MUBUF_ <mubuf<0x3d, 0x4c>, "buffer_atomic_dec", []>;
1015//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI
1016//def BUFFER_ATOMIC_FMIN : MUBUF_ <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI
1017//def BUFFER_ATOMIC_FMAX : MUBUF_ <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI
1018//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", []>;
1019//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", []>;
1020//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <mubuf<0x52, 0x62>, "buffer_atomic_add_x2", []>;
1021//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", []>;
1022//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI
1023//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", []>;
1024//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", []>;
1025//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", []>;
1026//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", []>;
1027//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <mubuf<0x59, 0x68>, "buffer_atomic_and_x2", []>;
1028//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", []>;
1029//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", []>;
1030//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", []>;
1031//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", []>;
1032//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI
1033//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI
1034//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI
Matt Arsenaultd6adfb42015-09-24 19:52:21 +00001035
1036let SubtargetPredicate = isSI in {
1037defm BUFFER_WBINVL1_SC : MUBUF_Invalidate <mubuf<0x70>, "buffer_wbinvl1_sc", int_amdgcn_buffer_wbinvl1_sc>; // isn't on CI & VI
1038}
1039
1040defm BUFFER_WBINVL1 : MUBUF_Invalidate <mubuf<0x71, 0x3e>, "buffer_wbinvl1", int_amdgcn_buffer_wbinvl1>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001041
Tom Stellard8d6d4492014-04-22 16:33:57 +00001042//===----------------------------------------------------------------------===//
1043// MTBUF Instructions
1044//===----------------------------------------------------------------------===//
1045
Tom Stellard326d6ec2014-11-05 14:50:53 +00001046//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
1047//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
1048//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
1049defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001050defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001051defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
1052defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
1053defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001054
Tom Stellard8d6d4492014-04-22 16:33:57 +00001055//===----------------------------------------------------------------------===//
1056// MIMG Instructions
1057//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +00001058
Tom Stellard326d6ec2014-11-05 14:50:53 +00001059defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
1060defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
1061//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
1062//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
1063//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
1064//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
1065//def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>;
1066//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>;
1067//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
1068//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
1069defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
1070//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
1071//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
1072//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
1073//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
1074//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
1075//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
1076//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
1077//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
1078//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
1079//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
1080//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
1081//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
1082//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
1083//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
1084//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
1085//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
1086//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
Michel Danzer494391b2015-02-06 02:51:20 +00001087defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
1088defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001089defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1090defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1091defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001092defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
1093defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001094defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001095defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
1096defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001097defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1098defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1099defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001100defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
1101defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001102defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001103defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
1104defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001105defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1106defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1107defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001108defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
1109defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001110defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001111defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
1112defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001113defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1114defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1115defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001116defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
1117defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001118defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001119defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
1120defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001121defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001122defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
1123defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001124defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001125defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
1126defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001127defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001128defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
1129defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001130defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001131defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
1132defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001133defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001134defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001135defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1136defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001137defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
1138defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001139defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001140defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
1141defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001142defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001143defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001144defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1145defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1146defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1147defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1148defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1149defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1150defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1151defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1152//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1153//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001154
Tom Stellard8d6d4492014-04-22 16:33:57 +00001155//===----------------------------------------------------------------------===//
1156// VOP1 Instructions
1157//===----------------------------------------------------------------------===//
1158
Tom Stellard88e0b252015-10-06 15:57:53 +00001159let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
1160defm V_NOP : VOP1Inst <vop1<0x0>, "v_nop", VOP_NONE>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001161}
Christian Konig76edd4f2013-02-26 17:52:29 +00001162
Matthias Braune1a67412015-04-24 00:25:50 +00001163let isMoveImm = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001164defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001165} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001166
Tom Stellardfbe435d2014-03-17 17:03:51 +00001167let Uses = [EXEC] in {
1168
Tom Stellardae38f302015-01-14 01:13:19 +00001169// FIXME: Specify SchedRW for READFIRSTLANE_B32
1170
Tom Stellardfbe435d2014-03-17 17:03:51 +00001171def V_READFIRSTLANE_B32 : VOP1 <
1172 0x00000002,
1173 (outs SReg_32:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001174 (ins VGPR_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001175 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001176 []
1177>;
1178
1179}
1180
Tom Stellardae38f302015-01-14 01:13:19 +00001181let SchedRW = [WriteQuarterRate32] in {
1182
Tom Stellard326d6ec2014-11-05 14:50:53 +00001183defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001184 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001185>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001186defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001187 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001188>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001189defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001190 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001191>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001192defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001193 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001194>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001195defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001196 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001197>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001198defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001199 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001200>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001201defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001202 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001203>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001204defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001205 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001206>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001207defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1208 VOP_I32_F32, cvt_rpi_i32_f32>;
1209defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1210 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001211defm V_CVT_OFF_F32_I4 : VOP1Inst <vop1<0x0e>, "v_cvt_off_f32_i4", VOP_F32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001212defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001213 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001214>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001215defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001216 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001217>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001218defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001219 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001220>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001221defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001222 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001223>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001224defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001225 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001226>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001227defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001228 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001229>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001230defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001231 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001232>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001233defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001234 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001235>;
Tom Stellardae38f302015-01-14 01:13:19 +00001236
1237} // let SchedRW = [WriteQuarterRate32]
1238
Marek Olsak5df00d62014-12-07 12:18:57 +00001239defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001240 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001241>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001242defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001243 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001244>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001245defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001246 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001247>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001248defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001249 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001250>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001251defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001252 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001253>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001254defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001255 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001256>;
Tom Stellardae38f302015-01-14 01:13:19 +00001257
1258let SchedRW = [WriteQuarterRate32] in {
1259
Marek Olsak5df00d62014-12-07 12:18:57 +00001260defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001261 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001262>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001263defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001264 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001265>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001266defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1267 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001268>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001269defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001270 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001271>;
Tom Stellardae38f302015-01-14 01:13:19 +00001272
1273} //let SchedRW = [WriteQuarterRate32]
1274
1275let SchedRW = [WriteDouble] in {
1276
Marek Olsak5df00d62014-12-07 12:18:57 +00001277defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001278 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001279>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001280defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001281 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001282>;
Tom Stellardae38f302015-01-14 01:13:19 +00001283
1284} // let SchedRW = [WriteDouble];
1285
Marek Olsak5df00d62014-12-07 12:18:57 +00001286defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001287 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001288>;
Tom Stellardae38f302015-01-14 01:13:19 +00001289
1290let SchedRW = [WriteDouble] in {
1291
Marek Olsak5df00d62014-12-07 12:18:57 +00001292defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001293 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001294>;
Tom Stellardae38f302015-01-14 01:13:19 +00001295
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001296} // End SchedRW = [WriteDouble]
1297
1298let SchedRW = [WriteQuarterRate32] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001299
Marek Olsak5df00d62014-12-07 12:18:57 +00001300defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001301 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001302>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001303defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001304 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001305>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001306
1307} // End SchedRW = [WriteQuarterRate32]
1308
Marek Olsak5df00d62014-12-07 12:18:57 +00001309defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1310defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1311defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1312defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1313defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001314defm V_FREXP_EXP_I32_F64 : VOP1Inst <vop1<0x3c,0x30>, "v_frexp_exp_i32_f64",
1315 VOP_I32_F64
1316>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001317
1318let SchedRW = [WriteDoubleAdd] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001319defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
1320 VOP_F64_F64
1321>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001322
1323defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64",
1324 VOP_F64_F64
1325>;
1326} // End SchedRW = [WriteDoubleAdd]
1327
1328
Tom Stellardc34c37a2015-02-18 16:08:15 +00001329defm V_FREXP_EXP_I32_F32 : VOP1Inst <vop1<0x3f, 0x33>, "v_frexp_exp_i32_f32",
1330 VOP_I32_F32
1331>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001332defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
1333 VOP_F32_F32
1334>;
Tom Stellard88e0b252015-10-06 15:57:53 +00001335let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
1336defm V_CLREXCP : VOP1Inst <vop1<0x41,0x35>, "v_clrexcp", VOP_NONE>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001337}
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001338
1339let Uses = [M0, EXEC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001340defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_I32_I32>;
1341defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_I32>;
1342defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_I32_I32>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001343} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001344
Marek Olsak5df00d62014-12-07 12:18:57 +00001345// These instruction only exist on SI and CI
1346let SubtargetPredicate = isSICI in {
1347
Tom Stellardae38f302015-01-14 01:13:19 +00001348let SchedRW = [WriteQuarterRate32] in {
1349
Tom Stellard4b3e7552015-04-23 19:33:52 +00001350defm V_MOV_FED_B32 : VOP1InstSI <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001351defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>;
1352defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1353defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1354defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
1355 VOP_F32_F32, AMDGPUrsq_clamped
1356>;
1357defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1358 VOP_F32_F32, AMDGPUrsq_legacy
1359>;
Tom Stellardae38f302015-01-14 01:13:19 +00001360
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001361} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001362
1363let SchedRW = [WriteDouble] in {
1364
Marek Olsak5df00d62014-12-07 12:18:57 +00001365defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1366defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
1367 VOP_F64_F64, AMDGPUrsq_clamped
1368>;
1369
Tom Stellardae38f302015-01-14 01:13:19 +00001370} // End SchedRW = [WriteDouble]
1371
Marek Olsak5df00d62014-12-07 12:18:57 +00001372} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001373
1374//===----------------------------------------------------------------------===//
1375// VINTRP Instructions
1376//===----------------------------------------------------------------------===//
1377
Matt Arsenault80f766a2015-09-10 01:23:28 +00001378let Uses = [M0, EXEC] in {
Tom Stellard2a9d9472015-05-12 15:00:46 +00001379
Tom Stellardae38f302015-01-14 01:13:19 +00001380// FIXME: Specify SchedRW for VINTRP insturctions.
Tom Stellardec87f842015-05-25 16:15:54 +00001381
1382multiclass V_INTERP_P1_F32_m : VINTRP_m <
1383 0x00000000,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001384 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001385 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr),
1386 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [m0]",
1387 [(set f32:$dst, (AMDGPUinterp_p1 i32:$i, (i32 imm:$attr_chan),
Tom Stellardec87f842015-05-25 16:15:54 +00001388 (i32 imm:$attr)))]
1389>;
1390
1391let OtherPredicates = [has32BankLDS] in {
1392
1393defm V_INTERP_P1_F32 : V_INTERP_P1_F32_m;
1394
1395} // End OtherPredicates = [has32BankLDS]
1396
1397let OtherPredicates = [has16BankLDS], Constraints = "@earlyclobber $dst" in {
1398
1399defm V_INTERP_P1_F32_16bank : V_INTERP_P1_F32_m;
1400
1401} // End OtherPredicates = [has32BankLDS], Constraints = "@earlyclobber $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +00001402
Tom Stellard50828162015-05-25 16:15:56 +00001403let DisableEncoding = "$src0", Constraints = "$src0 = $dst" in {
1404
Marek Olsak5df00d62014-12-07 12:18:57 +00001405defm V_INTERP_P2_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001406 0x00000001,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001407 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001408 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr),
1409 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [m0]",
1410 [(set f32:$dst, (AMDGPUinterp_p2 f32:$src0, i32:$j, (i32 imm:$attr_chan),
Tom Stellard50828162015-05-25 16:15:56 +00001411 (i32 imm:$attr)))]>;
1412
1413} // End DisableEncoding = "$src0", Constraints = "$src0 = $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +00001414
Marek Olsak5df00d62014-12-07 12:18:57 +00001415defm V_INTERP_MOV_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001416 0x00000002,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001417 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001418 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr),
1419 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [m0]",
1420 [(set f32:$dst, (AMDGPUinterp_mov (i32 imm:$src0), (i32 imm:$attr_chan),
1421 (i32 imm:$attr)))]>;
1422
Matt Arsenault80f766a2015-09-10 01:23:28 +00001423} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001424
Tom Stellard8d6d4492014-04-22 16:33:57 +00001425//===----------------------------------------------------------------------===//
1426// VOP2 Instructions
1427//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001428
Tom Stellard5224df32015-03-10 16:16:44 +00001429multiclass V_CNDMASK <vop2 op, string name> {
Tom Stellard41b7e632015-11-06 20:56:18 +00001430 defm _e32 : VOP2_m <op, name, VOP_CNDMASK, [], name>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001431
Tom Stellard5224df32015-03-10 16:16:44 +00001432 defm _e64 : VOP3_m <
1433 op, VOP_CNDMASK.Outs, VOP_CNDMASK.Ins64,
Tom Stellardc0503922015-03-12 21:34:22 +00001434 name#!cast<string>(VOP_CNDMASK.Asm64), [], name, 3>;
Tom Stellard5224df32015-03-10 16:16:44 +00001435}
1436
1437defm V_CNDMASK_B32 : V_CNDMASK<vop2<0x0>, "v_cndmask_b32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001438
1439let isCommutable = 1 in {
1440defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1441 VOP_F32_F32_F32, fadd
1442>;
1443
1444defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1445defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1446 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1447>;
1448} // End isCommutable = 1
1449
1450let isCommutable = 1 in {
1451
1452defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
1453 VOP_F32_F32_F32, int_AMDGPU_mul
1454>;
1455
1456defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1457 VOP_F32_F32_F32, fmul
1458>;
1459
1460defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1461 VOP_I32_I32_I32, AMDGPUmul_i24
1462>;
Tom Stellard894b9882015-02-18 16:08:14 +00001463
1464defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24",
1465 VOP_I32_I32_I32
1466>;
1467
Marek Olsak5df00d62014-12-07 12:18:57 +00001468defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1469 VOP_I32_I32_I32, AMDGPUmul_u24
1470>;
Tom Stellard894b9882015-02-18 16:08:14 +00001471
1472defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24",
1473 VOP_I32_I32_I32
1474>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001475
1476defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1477 fminnum>;
1478defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1479 fmaxnum>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001480defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>;
1481defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>;
1482defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>;
1483defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001484
Marek Olsak5df00d62014-12-07 12:18:57 +00001485defm V_LSHRREV_B32 : VOP2Inst <
1486 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001487 "v_lshr_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001488>;
1489
Marek Olsak5df00d62014-12-07 12:18:57 +00001490defm V_ASHRREV_I32 : VOP2Inst <
1491 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001492 "v_ashr_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001493>;
1494
Marek Olsak5df00d62014-12-07 12:18:57 +00001495defm V_LSHLREV_B32 : VOP2Inst <
1496 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001497 "v_lshl_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001498>;
1499
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001500defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>;
1501defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>;
1502defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001503
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001504let Constraints = "$dst = $src2", DisableEncoding="$src2",
1505 isConvertibleToThreeAddress = 1 in {
1506defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_MAC>;
1507}
Marek Olsak5df00d62014-12-07 12:18:57 +00001508} // End isCommutable = 1
1509
Matt Arsenault70120fa2015-02-21 21:29:00 +00001510defm V_MADMK_F32 : VOP2MADK <vop2<0x20, 0x17>, "v_madmk_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001511
1512let isCommutable = 1 in {
Matt Arsenault70120fa2015-02-21 21:29:00 +00001513defm V_MADAK_F32 : VOP2MADK <vop2<0x21, 0x18>, "v_madak_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001514} // End isCommutable = 1
1515
Matt Arsenault86d336e2015-09-08 21:15:00 +00001516let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001517// No patterns so that the scalar instructions are always selected.
1518// The scalar versions will be replaced with vector when needed later.
1519
1520// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1521// but the VI instructions behave the same as the SI versions.
1522defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001523 VOP2b_I32_I1_I32_I32
Marek Olsak5df00d62014-12-07 12:18:57 +00001524>;
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001525defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP2b_I32_I1_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001526
1527defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001528 VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001529>;
1530
Marek Olsak5df00d62014-12-07 12:18:57 +00001531defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001532 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001533>;
1534defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001535 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001536>;
1537defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001538 VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001539>;
1540
Matt Arsenault86d336e2015-09-08 21:15:00 +00001541} // End isCommutable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +00001542
Marek Olsak15e4a592015-01-15 18:42:55 +00001543defm V_READLANE_B32 : VOP2SI_3VI_m <
1544 vop3 <0x001, 0x289>,
1545 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001546 (outs SReg_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001547 (ins VGPR_32:$src0, SCSrc_32:$src1),
1548 "v_readlane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001549>;
1550
Marek Olsak15e4a592015-01-15 18:42:55 +00001551defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1552 vop3 <0x002, 0x28a>,
1553 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001554 (outs VGPR_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001555 (ins SReg_32:$src0, SCSrc_32:$src1),
1556 "v_writelane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001557>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001558
Marek Olsak15e4a592015-01-15 18:42:55 +00001559// These instructions only exist on SI and CI
1560let SubtargetPredicate = isSICI in {
1561
Tom Stellard85656ca2015-08-07 15:34:30 +00001562let isCommutable = 1 in {
1563defm V_MAC_LEGACY_F32 : VOP2InstSI <vop2<0x6>, "v_mac_legacy_f32",
1564 VOP_F32_F32_F32
1565>;
1566} // End isCommutable = 1
1567
Marek Olsak191507e2015-02-03 17:38:12 +00001568defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001569 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001570>;
Marek Olsak191507e2015-02-03 17:38:12 +00001571defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001572 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001573>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001574
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001575let isCommutable = 1 in {
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001576defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>;
1577defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>;
1578defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001579} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001580} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001581
Marek Olsak63a7b082015-03-24 13:40:21 +00001582defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32",
1583 VOP_I32_I32_I32
Marek Olsakf0b130a2015-01-15 18:43:06 +00001584>;
1585defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001586 VOP_I32_I32_I32
1587>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001588defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellard43f52df2015-12-15 17:02:52 +00001589 VOP_I32_I32_I32, int_amdgcn_mbcnt_lo
Tom Stellardb4a313a2014-08-01 00:32:39 +00001590>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001591defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
Tom Stellard43f52df2015-12-15 17:02:52 +00001592 VOP_I32_I32_I32, int_amdgcn_mbcnt_hi
Marek Olsakf0b130a2015-01-15 18:43:06 +00001593>;
1594defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001595 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001596>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001597
Marek Olsak11057ee2015-02-03 17:38:01 +00001598defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32",
1599 VOP_I32_F32_I32>; // TODO: set "Uses = dst"
1600
1601defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32",
1602 VOP_I32_F32_F32
Tom Stellard75aadc22012-12-11 21:25:42 +00001603>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001604defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32",
1605 VOP_I32_F32_F32
1606>;
1607defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
1608 VOP_I32_F32_F32, int_SI_packf16
1609>;
1610defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32",
1611 VOP_I32_I32_I32
1612>;
1613defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32",
1614 VOP_I32_I32_I32
1615>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001616
1617//===----------------------------------------------------------------------===//
1618// VOP3 Instructions
1619//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001620
Matt Arsenault95e48662014-11-13 19:26:47 +00001621let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001622defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001623 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001624>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001625
Marek Olsak5df00d62014-12-07 12:18:57 +00001626defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001627 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001628>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001629
Marek Olsak5df00d62014-12-07 12:18:57 +00001630defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001631 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1632>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001633defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001634 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001635>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001636} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001637
Marek Olsak5df00d62014-12-07 12:18:57 +00001638defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001639 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001640>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001641defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001642 VOP_F32_F32_F32_F32
1643>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001644defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001645 VOP_F32_F32_F32_F32
1646>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001647defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001648 VOP_F32_F32_F32_F32
1649>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001650
Marek Olsak5df00d62014-12-07 12:18:57 +00001651defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001652 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1653>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001654defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001655 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1656>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001657
1658defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001659 VOP_I32_I32_I32_I32, AMDGPUbfi
1660>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001661
1662let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001663defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001664 VOP_F32_F32_F32_F32, fma
1665>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001666defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001667 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001668>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001669} // End isCommutable = 1
1670
Tom Stellard326d6ec2014-11-05 14:50:53 +00001671//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001672defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001673 VOP_I32_I32_I32_I32
1674>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001675defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001676 VOP_I32_I32_I32_I32
1677>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001678
Marek Olsak794ff832015-01-27 17:25:15 +00001679defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001680 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1681
Marek Olsak794ff832015-01-27 17:25:15 +00001682defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001683 VOP_I32_I32_I32_I32, AMDGPUsmin3
1684>;
Marek Olsak794ff832015-01-27 17:25:15 +00001685defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001686 VOP_I32_I32_I32_I32, AMDGPUumin3
1687>;
Marek Olsak794ff832015-01-27 17:25:15 +00001688defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001689 VOP_F32_F32_F32_F32, AMDGPUfmax3
1690>;
Marek Olsak794ff832015-01-27 17:25:15 +00001691defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001692 VOP_I32_I32_I32_I32, AMDGPUsmax3
1693>;
Marek Olsak794ff832015-01-27 17:25:15 +00001694defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001695 VOP_I32_I32_I32_I32, AMDGPUumax3
1696>;
Marek Olsak794ff832015-01-27 17:25:15 +00001697defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32",
1698 VOP_F32_F32_F32_F32
1699>;
1700defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32",
1701 VOP_I32_I32_I32_I32
1702>;
1703defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32",
1704 VOP_I32_I32_I32_I32
1705>;
1706
Tom Stellard326d6ec2014-11-05 14:50:53 +00001707//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1708//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1709//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001710defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001711 VOP_I32_I32_I32_I32
1712>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001713////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001714defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001715 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001716>;
Tom Stellardae38f302015-01-14 01:13:19 +00001717
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001718let SchedRW = [WriteDoubleAdd] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001719
Tom Stellardb4a313a2014-08-01 00:32:39 +00001720defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001721 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001722>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001723
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001724} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001725
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001726let SchedRW = [WriteDoubleAdd] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001727let isCommutable = 1 in {
1728
Marek Olsak5df00d62014-12-07 12:18:57 +00001729defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001730 VOP_F64_F64_F64, fadd
1731>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001732defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001733 VOP_F64_F64_F64, fmul
1734>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001735
Marek Olsak5df00d62014-12-07 12:18:57 +00001736defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001737 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001738>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001739defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001740 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001741>;
Tom Stellard7512c082013-07-12 18:14:56 +00001742
1743} // isCommutable = 1
1744
Marek Olsak5df00d62014-12-07 12:18:57 +00001745defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001746 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001747>;
Christian Konig70a50322013-03-27 09:12:51 +00001748
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001749} // let SchedRW = [WriteDoubleAdd]
Tom Stellardae38f302015-01-14 01:13:19 +00001750
1751let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001752
Marek Olsak5df00d62014-12-07 12:18:57 +00001753defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001754 VOP_I32_I32_I32
1755>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001756defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001757 VOP_I32_I32_I32
1758>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001759
1760defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001761 VOP_I32_I32_I32
1762>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001763defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001764 VOP_I32_I32_I32
1765>;
Christian Konig70a50322013-03-27 09:12:51 +00001766
Tom Stellardae38f302015-01-14 01:13:19 +00001767} // isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001768
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001769let SchedRW = [WriteFloatFMA, WriteSALU] in {
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001770defm V_DIV_SCALE_F32 : VOP3bInst <vop3<0x16d, 0x1e0>, "v_div_scale_f32",
1771 VOP3b_F32_I1_F32_F32_F32
1772>;
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001773}
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001774
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001775let SchedRW = [WriteDouble, WriteSALU] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001776// Double precision division pre-scale.
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001777defm V_DIV_SCALE_F64 : VOP3bInst <vop3<0x16e, 0x1e1>, "v_div_scale_f64",
1778 VOP3b_F64_I1_F64_F64_F64
1779>;
Tom Stellardae38f302015-01-14 01:13:19 +00001780} // let SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001781
Matt Arsenault80f766a2015-09-10 01:23:28 +00001782let isCommutable = 1, Uses = [VCC, EXEC] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001783
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001784let SchedRW = [WriteFloatFMA] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001785// v_div_fmas_f32:
1786// result = src0 * src1 + src2
1787// if (vcc)
1788// result *= 2^32
1789//
1790defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001791 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001792>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001793}
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001794
Tom Stellardae38f302015-01-14 01:13:19 +00001795let SchedRW = [WriteDouble] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001796// v_div_fmas_f64:
1797// result = src0 * src1 + src2
1798// if (vcc)
1799// result *= 2^64
1800//
1801defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001802 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001803>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001804
Tom Stellardae38f302015-01-14 01:13:19 +00001805} // End SchedRW = [WriteDouble]
Matt Arsenault80f766a2015-09-10 01:23:28 +00001806} // End isCommutable = 1, Uses = [VCC, EXEC]
Matt Arsenault95e48662014-11-13 19:26:47 +00001807
Tom Stellard326d6ec2014-11-05 14:50:53 +00001808//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1809//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1810//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001811
Tom Stellardae38f302015-01-14 01:13:19 +00001812let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001813defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001814 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001815>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001816
Tom Stellardae38f302015-01-14 01:13:19 +00001817} // let SchedRW = [WriteDouble]
1818
Marek Olsakeae20ab2015-01-15 18:42:40 +00001819// These instructions only exist on SI and CI
1820let SubtargetPredicate = isSICI in {
1821
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001822defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>;
1823defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>;
1824defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>;
Marek Olsakeae20ab2015-01-15 18:42:40 +00001825
1826defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1827 VOP_F32_F32_F32_F32>;
1828
1829} // End SubtargetPredicate = isSICI
1830
Marek Olsak707a6d02015-02-03 21:53:01 +00001831let SubtargetPredicate = isVI in {
1832
1833defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64",
1834 VOP_I64_I32_I64
1835>;
1836defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64",
1837 VOP_I64_I32_I64
1838>;
1839defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64",
1840 VOP_I64_I32_I64
1841>;
1842
1843} // End SubtargetPredicate = isVI
1844
Tom Stellard8d6d4492014-04-22 16:33:57 +00001845//===----------------------------------------------------------------------===//
1846// Pseudo Instructions
1847//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001848let isCodeGenOnly = 1, isPseudo = 1 in {
1849
Marek Olsak7d777282015-03-24 13:40:15 +00001850// For use in patterns
1851def V_CNDMASK_B64_PSEUDO : VOP3Common <(outs VReg_64:$dst),
1852 (ins VSrc_64:$src0, VSrc_64:$src1, SSrc_64:$src2), "", []
1853>;
1854
Matt Arsenault80f766a2015-09-10 01:23:28 +00001855let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC] in {
Tom Stellard4842c052015-01-07 20:27:25 +00001856// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1857// pass to enable folding of inline immediates.
1858def V_MOV_B64_PSEUDO : InstSI <(outs VReg_64:$dst), (ins VSrc_64:$src0), "", []>;
1859} // end let hasSideEffects = 0, mayLoad = 0, mayStore = 0
1860
Matt Arsenaultd092a062015-10-02 18:58:37 +00001861let hasSideEffects = 1, SALU = 1 in {
Tom Stellard60024a02014-09-24 01:33:24 +00001862def SGPR_USE : InstSI <(outs),(ins), "", []>;
1863}
1864
Matt Arsenault8fb37382013-10-11 21:03:36 +00001865// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001866// and should be lowered to ISA instructions prior to codegen.
1867
Tom Stellardaa798342015-05-01 03:44:09 +00001868let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in {
1869let Uses = [EXEC], Defs = [EXEC] in {
Tom Stellardf8794352012-12-19 22:10:31 +00001870
1871let isBranch = 1, isTerminator = 1 in {
1872
Tom Stellard919bb6b2014-04-29 23:12:53 +00001873def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001874 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001875 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001876 "",
1877 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001878>;
1879
Tom Stellardf8794352012-12-19 22:10:31 +00001880def SI_ELSE : InstSI <
1881 (outs SReg_64:$dst),
1882 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001883 "",
1884 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001885> {
Tom Stellardf8794352012-12-19 22:10:31 +00001886 let Constraints = "$src = $dst";
1887}
1888
1889def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001890 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001891 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001892 "si_loop $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001893 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001894>;
Tom Stellardf8794352012-12-19 22:10:31 +00001895
1896} // end isBranch = 1, isTerminator = 1
1897
1898def SI_BREAK : InstSI <
1899 (outs SReg_64:$dst),
1900 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001901 "si_else $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001902 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001903>;
1904
1905def SI_IF_BREAK : InstSI <
1906 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001907 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001908 "si_if_break $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001909 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001910>;
1911
1912def SI_ELSE_BREAK : InstSI <
1913 (outs SReg_64:$dst),
1914 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001915 "si_else_break $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001916 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001917>;
1918
1919def SI_END_CF : InstSI <
1920 (outs),
1921 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001922 "si_end_cf $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001923 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001924>;
1925
Tom Stellardaa798342015-05-01 03:44:09 +00001926} // End Uses = [EXEC], Defs = [EXEC]
1927
1928let Uses = [EXEC], Defs = [EXEC,VCC] in {
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001929def SI_KILL : InstSI <
1930 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001931 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001932 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001933 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001934>;
Tom Stellardaa798342015-05-01 03:44:09 +00001935} // End Uses = [EXEC], Defs = [EXEC,VCC]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001936
Tom Stellardf8794352012-12-19 22:10:31 +00001937} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001938
Christian Konig2989ffc2013-03-18 11:34:16 +00001939let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1940
Matt Arsenault28419272015-10-07 00:42:51 +00001941class SI_INDIRECT_SRC<RegisterClass rc> : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001942 (outs VGPR_32:$dst, SReg_64:$temp),
Matt Arsenault28419272015-10-07 00:42:51 +00001943 (ins rc:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001944 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00001945 []
1946>;
1947
1948class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1949 (outs rc:$dst, SReg_64:$temp),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001950 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VGPR_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001951 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00001952 []
1953> {
1954 let Constraints = "$src = $dst";
1955}
1956
Matt Arsenault28419272015-10-07 00:42:51 +00001957// TODO: We can support indirect SGPR access.
1958def SI_INDIRECT_SRC_V1 : SI_INDIRECT_SRC<VGPR_32>;
1959def SI_INDIRECT_SRC_V2 : SI_INDIRECT_SRC<VReg_64>;
1960def SI_INDIRECT_SRC_V4 : SI_INDIRECT_SRC<VReg_128>;
1961def SI_INDIRECT_SRC_V8 : SI_INDIRECT_SRC<VReg_256>;
1962def SI_INDIRECT_SRC_V16 : SI_INDIRECT_SRC<VReg_512>;
1963
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001964def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001965def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1966def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1967def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1968def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1969
1970} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1971
Tom Stellardeba61072014-05-02 15:41:42 +00001972multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1973
Matt Arsenault80f766a2015-09-10 01:23:28 +00001974 let UseNamedOperandTable = 1, Uses = [EXEC] in {
Tom Stellard42fb60e2015-01-14 15:42:31 +00001975 def _SAVE : InstSI <
1976 (outs),
Matt Arsenault08f14de2015-11-06 18:07:53 +00001977 (ins sgpr_class:$src, i32imm:$frame_idx),
Tom Stellard42fb60e2015-01-14 15:42:31 +00001978 "", []
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001979 > {
1980 let mayStore = 1;
1981 let mayLoad = 0;
1982 }
Tom Stellardeba61072014-05-02 15:41:42 +00001983
Tom Stellard42fb60e2015-01-14 15:42:31 +00001984 def _RESTORE : InstSI <
1985 (outs sgpr_class:$dst),
Matt Arsenault08f14de2015-11-06 18:07:53 +00001986 (ins i32imm:$frame_idx),
Tom Stellard42fb60e2015-01-14 15:42:31 +00001987 "", []
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001988 > {
1989 let mayStore = 0;
1990 let mayLoad = 1;
1991 }
Tom Stellard42fb60e2015-01-14 15:42:31 +00001992 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00001993}
1994
Tom Stellardc2743492015-05-12 15:00:53 +00001995// It's unclear whether you can use M0 as the output of v_readlane_b32
1996// instructions, so use SGPR_32 register class for spills to prevent
1997// this from happening.
1998defm SI_SPILL_S32 : SI_SPILL_SGPR <SGPR_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001999defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
2000defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
2001defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
2002defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
2003
Tom Stellard96468902014-09-24 01:33:17 +00002004multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Matt Arsenault80f766a2015-09-10 01:23:28 +00002005 let UseNamedOperandTable = 1, VGPRSpill = 1, Uses = [EXEC] in {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002006 def _SAVE : InstSI <
2007 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00002008 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00002009 SReg_32:$scratch_offset),
2010 "", []
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002011 > {
2012 let mayStore = 1;
2013 let mayLoad = 0;
2014 }
Tom Stellard96468902014-09-24 01:33:17 +00002015
Tom Stellard42fb60e2015-01-14 15:42:31 +00002016 def _RESTORE : InstSI <
2017 (outs vgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00002018 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00002019 "", []
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002020 > {
2021 let mayStore = 0;
2022 let mayLoad = 1;
2023 }
Tom Stellarda77c3f72015-05-12 18:59:17 +00002024 } // End UseNamedOperandTable = 1, VGPRSpill = 1
Tom Stellard96468902014-09-24 01:33:17 +00002025}
2026
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002027defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00002028defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
2029defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
2030defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
2031defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
2032defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
2033
Tom Stellard067c8152014-07-21 14:01:14 +00002034let Defs = [SCC] in {
2035
2036def SI_CONSTDATA_PTR : InstSI <
2037 (outs SReg_64:$dst),
Tom Stellardc93fc112015-12-10 02:13:01 +00002038 (ins const_ga:$ptr),
2039 "", [(set SReg_64:$dst, (i64 (SIconstdata_ptr (tglobaladdr:$ptr))))]
Matt Arsenaultd092a062015-10-02 18:58:37 +00002040> {
2041 let SALU = 1;
2042}
Tom Stellard067c8152014-07-21 14:01:14 +00002043
2044} // End Defs = [SCC]
2045
Tom Stellard75aadc22012-12-11 21:25:42 +00002046} // end IsCodeGenOnly, isPseudo
2047
Marek Olsak5df00d62014-12-07 12:18:57 +00002048} // end SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00002049
Marek Olsak5df00d62014-12-07 12:18:57 +00002050let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00002051
Christian Konig2aca0432013-02-21 15:17:32 +00002052def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002053 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002054 (V_CNDMASK_B32_e64 $src2, $src1,
2055 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
2056 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00002057>;
2058
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002059def : Pat <
2060 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00002061 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002062>;
2063
Tom Stellard75aadc22012-12-11 21:25:42 +00002064/* int_SI_vs_load_input */
2065def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00002066 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardc229baa2015-03-10 16:16:49 +00002067 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $buf_idx_vgpr, $tlst, 0, imm:$attr_offset, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002068>;
2069
2070/* int_SI_export */
2071def : Pat <
2072 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002073 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00002074 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002075 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002076>;
2077
Tom Stellard8d6d4492014-04-22 16:33:57 +00002078//===----------------------------------------------------------------------===//
2079// SMRD Patterns
2080//===----------------------------------------------------------------------===//
2081
Tom Stellard217361c2015-08-06 19:28:38 +00002082multiclass SMRD_Pattern <string Instr, ValueType vt> {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002083
Tom Stellarddee26a22015-08-06 19:28:30 +00002084 // 1. IMM offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002085 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002086 (smrd_load (SMRDImm i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002087 (vt (!cast<SMRD>(Instr#"_IMM") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002088 >;
2089
Tom Stellarddee26a22015-08-06 19:28:30 +00002090 // 2. SGPR offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002091 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002092 (smrd_load (SMRDSgpr i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002093 (vt (!cast<SMRD>(Instr#"_SGPR") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002094 >;
Tom Stellard217361c2015-08-06 19:28:38 +00002095
2096 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002097 (smrd_load (SMRDImm32 i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002098 (vt (!cast<SMRD>(Instr#"_IMM_ci") $sbase, $offset))
2099 > {
2100 let Predicates = [isCIOnly];
2101 }
Tom Stellard8d6d4492014-04-22 16:33:57 +00002102}
2103
Tom Stellarda6f24c62015-12-15 20:55:55 +00002104// Global and constant loads can be selected to either MUBUF or SMRD
2105// instructions, but SMRD instructions are faster so we want the instruction
2106// selector to prefer those.
2107let AddedComplexity = 100 in {
2108
Tom Stellard217361c2015-08-06 19:28:38 +00002109defm : SMRD_Pattern <"S_LOAD_DWORD", i32>;
2110defm : SMRD_Pattern <"S_LOAD_DWORDX2", v2i32>;
2111defm : SMRD_Pattern <"S_LOAD_DWORDX4", v4i32>;
2112defm : SMRD_Pattern <"S_LOAD_DWORDX8", v32i8>;
2113defm : SMRD_Pattern <"S_LOAD_DWORDX8", v8i32>;
2114defm : SMRD_Pattern <"S_LOAD_DWORDX16", v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002115
Tom Stellarddee26a22015-08-06 19:28:30 +00002116// 1. Offset as an immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002117def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002118 (SIload_constant v4i32:$sbase, (SMRDBufferImm i32:$offset)),
2119 (S_BUFFER_LOAD_DWORD_IMM $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002120>;
2121
2122// 2. Offset loaded in an 32bit SGPR
2123def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002124 (SIload_constant v4i32:$sbase, (SMRDBufferSgpr i32:$offset)),
2125 (S_BUFFER_LOAD_DWORD_SGPR $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002126>;
2127
Tom Stellard217361c2015-08-06 19:28:38 +00002128let Predicates = [isCI] in {
2129
2130def : Pat <
2131 (SIload_constant v4i32:$sbase, (SMRDBufferImm32 i32:$offset)),
2132 (S_BUFFER_LOAD_DWORD_IMM_ci $sbase, $offset)
2133>;
2134
2135} // End Predicates = [isCI]
2136
Tom Stellarda6f24c62015-12-15 20:55:55 +00002137} // End let AddedComplexity = 10000
2138
Tom Stellardae4c9e72014-06-20 17:06:11 +00002139//===----------------------------------------------------------------------===//
2140// SOP1 Patterns
2141//===----------------------------------------------------------------------===//
2142
Tom Stellardae4c9e72014-06-20 17:06:11 +00002143def : Pat <
2144 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002145 (i64 (REG_SEQUENCE SReg_64,
2146 (S_BCNT1_I32_B64 $src), sub0,
2147 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002148>;
2149
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002150def : Pat <
2151 (i32 (smax i32:$x, (i32 (ineg i32:$x)))),
2152 (S_ABS_I32 $x)
2153>;
2154
Tom Stellard58ac7442014-04-29 23:12:48 +00002155//===----------------------------------------------------------------------===//
2156// SOP2 Patterns
2157//===----------------------------------------------------------------------===//
2158
Tom Stellard80942a12014-09-05 14:07:59 +00002159// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002160// case, the sgpr-copies pass will fix this to use the vector version.
2161def : Pat <
2162 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002163 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002164>;
2165
Tom Stellard58ac7442014-04-29 23:12:48 +00002166//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002167// SOPP Patterns
2168//===----------------------------------------------------------------------===//
2169
2170def : Pat <
2171 (int_AMDGPU_barrier_global),
2172 (S_BARRIER)
2173>;
2174
2175//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002176// VOP1 Patterns
2177//===----------------------------------------------------------------------===//
2178
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002179let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00002180
2181//def : RcpPat<V_RCP_F64_e32, f64>;
2182//defm : RsqPat<V_RSQ_F64_e32, f64>;
2183//defm : RsqPat<V_RSQ_F32_e32, f32>;
2184
2185def : RsqPat<V_RSQ_F32_e32, f32>;
2186def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002187}
2188
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002189//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002190// VOP2 Patterns
2191//===----------------------------------------------------------------------===//
2192
Tom Stellardae4c9e72014-06-20 17:06:11 +00002193def : Pat <
2194 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002195 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002196>;
2197
Tom Stellard5224df32015-03-10 16:16:44 +00002198def : Pat <
2199 (i32 (select i1:$src0, i32:$src1, i32:$src2)),
2200 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
2201>;
2202
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002203// Pattern for V_MAC_F32
2204def : Pat <
2205 (fmad (VOP3NoMods0 f32:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
2206 (VOP3NoMods f32:$src1, i32:$src1_modifiers),
2207 (VOP3NoMods f32:$src2, i32:$src2_modifiers)),
2208 (V_MAC_F32_e64 $src0_modifiers, $src0, $src1_modifiers, $src1,
2209 $src2_modifiers, $src2, $clamp, $omod)
2210>;
2211
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002212/********** ======================= **********/
2213/********** Image sampling patterns **********/
2214/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002215
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002216// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002217class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002218 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002219 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2220 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2221 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2222 $addr, $rsrc, $sampler)
2223>;
2224
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002225multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2226 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2227 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2228 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2229 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2230 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2231}
2232
2233// Image only
2234class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002235 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002236 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2237 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2238 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2239 $addr, $rsrc)
2240>;
2241
2242multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2243 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2244 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2245 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2246}
2247
2248// Basic sample
2249defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2250defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2251defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2252defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2253defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2254defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2255defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2256defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2257defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2258defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2259
2260// Sample with comparison
2261defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2262defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2263defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2264defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2265defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2266defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2267defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2268defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2269defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2270defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2271
2272// Sample with offsets
2273defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2274defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2275defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2276defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2277defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2278defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2279defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2280defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2281defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2282defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2283
2284// Sample with comparison and offsets
2285defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2286defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2287defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2288defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2289defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2290defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2291defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2292defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2293defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2294defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2295
2296// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002297// Only the variants which make sense are defined.
2298def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2299def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2300def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2301def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2302def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2303def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2304def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2305def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2306def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2307
2308def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2309def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2310def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2311def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2312def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2313def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2314def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2315def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2316def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2317
2318def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2319def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2320def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2321def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2322def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2323def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2324def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2325def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2326def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2327
2328def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2329def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2330def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2331def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2332def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2333def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2334def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2335def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2336
2337def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2338def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2339def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2340
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002341def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2342defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2343defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2344
Tom Stellard9fa17912013-08-14 23:24:45 +00002345/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002346def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002347 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002348 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002349>;
2350
Tom Stellard9fa17912013-08-14 23:24:45 +00002351class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002352 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002353 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002354>;
2355
Tom Stellard9fa17912013-08-14 23:24:45 +00002356class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002357 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002358 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002359>;
2360
Tom Stellard9fa17912013-08-14 23:24:45 +00002361class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002362 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002363 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002364>;
2365
Tom Stellard9fa17912013-08-14 23:24:45 +00002366class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002367 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002368 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002369 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002370>;
2371
Tom Stellard9fa17912013-08-14 23:24:45 +00002372class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002373 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002374 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002375 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002376>;
2377
Tom Stellard9fa17912013-08-14 23:24:45 +00002378/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002379multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2380 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2381MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002382 def : SamplePattern <SIsample, sample, addr_type>;
2383 def : SampleRectPattern <SIsample, sample, addr_type>;
2384 def : SampleArrayPattern <SIsample, sample, addr_type>;
2385 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2386 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002387
Tom Stellard9fa17912013-08-14 23:24:45 +00002388 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2389 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2390 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2391 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002392
Tom Stellard9fa17912013-08-14 23:24:45 +00002393 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2394 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2395 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2396 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002397
Tom Stellard9fa17912013-08-14 23:24:45 +00002398 def : SamplePattern <SIsampled, sample_d, addr_type>;
2399 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2400 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2401 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002402}
2403
Tom Stellard682bfbc2013-10-10 17:11:24 +00002404defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2405 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2406 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2407 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002408 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002409defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2410 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2411 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2412 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002413 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002414defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2415 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2416 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2417 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002418 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002419defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2420 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2421 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2422 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002423 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002424
Tom Stellard353b3362013-05-06 23:02:12 +00002425/* int_SI_imageload for texture fetches consuming varying address parameters */
2426class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2427 (name addr_type:$addr, v32i8:$rsrc, imm),
2428 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2429>;
2430
2431class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2432 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2433 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2434>;
2435
Tom Stellard3494b7e2013-08-14 22:22:14 +00002436class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2437 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2438 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2439>;
2440
2441class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2442 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2443 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2444>;
2445
Tom Stellard16a9a202013-08-14 23:24:17 +00002446multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2447 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2448 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002449}
2450
Tom Stellard16a9a202013-08-14 23:24:17 +00002451multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2452 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2453 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2454}
2455
Tom Stellard682bfbc2013-10-10 17:11:24 +00002456defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2457defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002458
Tom Stellard682bfbc2013-10-10 17:11:24 +00002459defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2460defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002461
Tom Stellardf787ef12013-05-06 23:02:19 +00002462/* Image resource information */
2463def : Pat <
2464 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002465 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002466>;
2467
2468def : Pat <
2469 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002470 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002471>;
2472
Tom Stellard3494b7e2013-08-14 22:22:14 +00002473def : Pat <
2474 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002475 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002476>;
2477
Christian Konig4a1b9c32013-03-18 11:34:10 +00002478/********** ============================================ **********/
2479/********** Extraction, Insertion, Building and Casting **********/
2480/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002481
Matt Arsenault61001bb2015-11-25 19:58:34 +00002482//def : Extract_Element<i64, v2i64, 0, sub0_sub1>;
2483//def : Extract_Element<i64, v2i64, 1, sub2_sub3>;
2484//def : Extract_Element<f64, v2f64, 0, sub0_sub1>;
2485//def : Extract_Element<f64, v2f64, 1, sub2_sub3>;
2486
Christian Konig4a1b9c32013-03-18 11:34:10 +00002487foreach Index = 0-2 in {
2488 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002489 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002490 >;
2491 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002492 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002493 >;
2494
2495 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002496 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002497 >;
2498 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002499 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002500 >;
2501}
2502
2503foreach Index = 0-3 in {
2504 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002505 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002506 >;
2507 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002508 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002509 >;
2510
2511 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002512 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002513 >;
2514 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002515 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002516 >;
2517}
2518
2519foreach Index = 0-7 in {
2520 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002521 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002522 >;
2523 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002524 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002525 >;
2526
2527 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002528 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002529 >;
2530 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002531 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002532 >;
2533}
2534
2535foreach Index = 0-15 in {
2536 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002537 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002538 >;
2539 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002540 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002541 >;
2542
2543 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002544 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002545 >;
2546 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002547 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002548 >;
2549}
Tom Stellard75aadc22012-12-11 21:25:42 +00002550
Tom Stellard75aadc22012-12-11 21:25:42 +00002551def : BitConvert <i32, f32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002552def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002553
2554def : BitConvert <f32, i32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002555def : BitConvert <f32, i32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002556
Tom Stellard7512c082013-07-12 18:14:56 +00002557def : BitConvert <i64, f64, VReg_64>;
2558
2559def : BitConvert <f64, i64, VReg_64>;
2560
Tom Stellarded2f6142013-07-18 21:43:42 +00002561def : BitConvert <v2f32, v2i32, VReg_64>;
2562def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002563def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002564def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002565def : BitConvert <v2f32, i64, VReg_64>;
2566def : BitConvert <i64, v2f32, VReg_64>;
Tom Stellard8f307212015-12-15 17:11:17 +00002567def : BitConvert <v2f32, f64, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002568def : BitConvert <v2i32, f64, VReg_64>;
Tom Stellard8f307212015-12-15 17:11:17 +00002569def : BitConvert <f64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002570def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002571def : BitConvert <v4f32, v4i32, VReg_128>;
2572def : BitConvert <v4i32, v4f32, VReg_128>;
2573
Matt Arsenault61001bb2015-11-25 19:58:34 +00002574
2575def : BitConvert <v2i64, v4i32, SReg_128>;
2576def : BitConvert <v4i32, v2i64, SReg_128>;
2577
Tom Stellard8f307212015-12-15 17:11:17 +00002578def : BitConvert <v2f64, v4f32, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002579def : BitConvert <v2f64, v4i32, VReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +00002580def : BitConvert <v4f32, v2f64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002581def : BitConvert <v4i32, v2f64, VReg_128>;
2582
2583
2584
2585
Tom Stellard967bf582014-02-13 23:34:15 +00002586def : BitConvert <v8f32, v8i32, SReg_256>;
2587def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002588def : BitConvert <v8i32, v32i8, SReg_256>;
2589def : BitConvert <v32i8, v8i32, SReg_256>;
2590def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002591def : BitConvert <v8i32, v8f32, VReg_256>;
2592def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002593def : BitConvert <v32i8, v8i32, VReg_256>;
2594
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002595def : BitConvert <v16i32, v16f32, VReg_512>;
2596def : BitConvert <v16f32, v16i32, VReg_512>;
2597
Christian Konig8dbe6f62013-02-21 15:17:27 +00002598/********** =================== **********/
2599/********** Src & Dst modifiers **********/
2600/********** =================== **********/
2601
2602def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002603 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2604 (f32 FP_ZERO), (f32 FP_ONE)),
2605 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002606>;
2607
Michel Danzer624b02a2014-02-04 07:12:38 +00002608/********** ================================ **********/
2609/********** Floating point absolute/negative **********/
2610/********** ================================ **********/
2611
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002612// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002613
Michel Danzer624b02a2014-02-04 07:12:38 +00002614def : Pat <
2615 (fneg (fabs f32:$src)),
Marek Olsak74d084f2015-10-29 15:29:05 +00002616 (S_OR_B32 $src, 0x80000000) /* Set sign bit */
Michel Danzer624b02a2014-02-04 07:12:38 +00002617>;
2618
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002619// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002620def : Pat <
2621 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002622 (REG_SEQUENCE VReg_64,
2623 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2624 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002625 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002626 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2627 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002628>;
2629
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002630def : Pat <
2631 (fabs f32:$src),
2632 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2633>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002634
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002635def : Pat <
2636 (fneg f32:$src),
2637 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2638>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002639
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002640def : Pat <
2641 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002642 (REG_SEQUENCE VReg_64,
2643 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2644 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002645 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002646 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2647 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002648>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002649
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002650def : Pat <
2651 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002652 (REG_SEQUENCE VReg_64,
2653 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2654 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002655 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002656 (V_MOV_B32_e32 0x80000000)),
2657 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002658>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002659
Christian Konigc756cb992013-02-16 11:28:22 +00002660/********** ================== **********/
2661/********** Immediate Patterns **********/
2662/********** ================== **********/
2663
2664def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002665 (SGPRImm<(i32 imm)>:$imm),
2666 (S_MOV_B32 imm:$imm)
2667>;
2668
2669def : Pat <
2670 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002671 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00002672>;
2673
2674def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002675 (i32 imm:$imm),
2676 (V_MOV_B32_e32 imm:$imm)
2677>;
2678
2679def : Pat <
2680 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002681 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00002682>;
2683
2684def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002685 (i64 InlineImm<i64>:$imm),
2686 (S_MOV_B64 InlineImm<i64>:$imm)
2687>;
2688
Matt Arsenaultbecd6562014-12-03 05:22:35 +00002689// XXX - Should this use a s_cmp to set SCC?
2690
2691// Set to sign-extended 64-bit value (true = -1, false = 0)
2692def : Pat <
2693 (i1 imm:$imm),
2694 (S_MOV_B64 (i64 (as_i64imm $imm)))
2695>;
2696
Matt Arsenault303011a2014-12-17 21:04:08 +00002697def : Pat <
2698 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002699 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00002700>;
2701
Tom Stellard75aadc22012-12-11 21:25:42 +00002702/********** ================== **********/
2703/********** Intrinsic Patterns **********/
2704/********** ================== **********/
2705
2706/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002707def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002708
2709def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002710 (int_AMDGPU_div f32:$src0, f32:$src1),
2711 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002712>;
2713
Tom Stellard75aadc22012-12-11 21:25:42 +00002714def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002715 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002716 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002717 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2718 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2719 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002720 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002721 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2722 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2723 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002724 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002725 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2726 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2727 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002728 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002729 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2730 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2731 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002732 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002733>;
2734
Michel Danzer0cc991e2013-02-22 11:22:58 +00002735def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002736 (i32 (sext i1:$src0)),
2737 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002738>;
2739
Tom Stellardf16d38c2014-02-13 23:34:13 +00002740class Ext32Pat <SDNode ext> : Pat <
2741 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002742 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2743>;
2744
Tom Stellardf16d38c2014-02-13 23:34:13 +00002745def : Ext32Pat <zext>;
2746def : Ext32Pat <anyext>;
2747
Tom Stellard8d6d4492014-04-22 16:33:57 +00002748// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002749def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002750 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardc229baa2015-03-10 16:16:49 +00002751 (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002752>;
2753
Michel Danzer8caa9042013-04-10 17:17:56 +00002754// The multiplication scales from [0,1] to the unsigned integer range
2755def : Pat <
2756 (AMDGPUurecip i32:$src0),
2757 (V_CVT_U32_F32_e32
2758 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2759 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2760>;
2761
Michel Danzer8d696172013-07-10 16:36:52 +00002762def : Pat <
2763 (int_SI_tid),
Marek Olsakc5368502015-01-15 18:43:01 +00002764 (V_MBCNT_HI_U32_B32_e64 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002765 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002766>;
2767
Tom Stellard0289ff42014-05-16 20:56:44 +00002768//===----------------------------------------------------------------------===//
2769// VOP3 Patterns
2770//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002771
Matt Arsenaulteb260202014-05-22 18:00:15 +00002772def : IMad24Pat<V_MAD_I32_I24>;
2773def : UMad24Pat<V_MAD_U32_U24>;
2774
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002775def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002776 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002777 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002778>;
2779
2780def : Pat <
2781 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002782 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002783>;
2784
Matt Arsenault7d858d82014-11-02 23:46:54 +00002785defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002786def : ROTRPattern <V_ALIGNBIT_B32>;
2787
Michel Danzer49812b52013-07-10 16:37:07 +00002788/********** ======================= **********/
2789/********** Load/Store Patterns **********/
2790/********** ======================= **********/
2791
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002792class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2793 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellard381a94a2015-05-12 15:00:49 +00002794 (inst $ptr, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002795>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002796
Tom Stellard381a94a2015-05-12 15:00:49 +00002797def : DSReadPat <DS_READ_I8, i32, si_sextload_local_i8>;
2798def : DSReadPat <DS_READ_U8, i32, si_az_extload_local_i8>;
2799def : DSReadPat <DS_READ_I16, i32, si_sextload_local_i16>;
2800def : DSReadPat <DS_READ_U16, i32, si_az_extload_local_i16>;
2801def : DSReadPat <DS_READ_B32, i32, si_load_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002802
2803let AddedComplexity = 100 in {
2804
Tom Stellard381a94a2015-05-12 15:00:49 +00002805def : DSReadPat <DS_READ_B64, v2i32, si_load_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002806
2807} // End AddedComplexity = 100
2808
2809def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00002810 (v2i32 (si_load_local (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
Tom Stellardf3fc5552014-08-22 18:49:35 +00002811 i8:$offset1))),
Tom Stellard381a94a2015-05-12 15:00:49 +00002812 (DS_READ2_B32 $ptr, $offset0, $offset1, (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002813>;
Michel Danzer49812b52013-07-10 16:37:07 +00002814
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002815class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2816 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellard381a94a2015-05-12 15:00:49 +00002817 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002818>;
Michel Danzer49812b52013-07-10 16:37:07 +00002819
Tom Stellard381a94a2015-05-12 15:00:49 +00002820def : DSWritePat <DS_WRITE_B8, i32, si_truncstore_local_i8>;
2821def : DSWritePat <DS_WRITE_B16, i32, si_truncstore_local_i16>;
2822def : DSWritePat <DS_WRITE_B32, i32, si_store_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002823
2824let AddedComplexity = 100 in {
2825
Tom Stellard381a94a2015-05-12 15:00:49 +00002826def : DSWritePat <DS_WRITE_B64, v2i32, si_store_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002827} // End AddedComplexity = 100
2828
2829def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00002830 (si_store_local v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2831 i8:$offset1)),
Tom Stellard065e3d42015-03-09 18:49:54 +00002832 (DS_WRITE2_B32 $ptr, (EXTRACT_SUBREG $value, sub0),
2833 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00002834 (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002835>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002836
Matt Arsenault8ae59612014-09-05 16:24:58 +00002837class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2838 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellard381a94a2015-05-12 15:00:49 +00002839 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002840>;
Matt Arsenault72574102014-06-11 18:08:34 +00002841
Matt Arsenault9e874542014-06-11 18:08:45 +00002842// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002843//
2844// We need to use something for the data0, so we set a register to
2845// -1. For the non-rtn variants, the manual says it does
2846// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2847// will always do the increment so I'm assuming it's the same.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002848class DSAtomicIncRetPat<DS inst, ValueType vt,
2849 Instruction LoadImm, PatFrag frag> : Pat <
2850 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
Tom Stellard381a94a2015-05-12 15:00:49 +00002851 (inst $ptr, (LoadImm (vt -1)), (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002852>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002853
Matt Arsenault9e874542014-06-11 18:08:45 +00002854
Matt Arsenault8ae59612014-09-05 16:24:58 +00002855class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2856 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellard381a94a2015-05-12 15:00:49 +00002857 (inst $ptr, $cmp, $swap, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002858>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002859
2860
2861// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002862def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
Matt Arsenault8a067122015-08-26 20:48:08 +00002863 V_MOV_B32_e32, si_atomic_load_add_local>;
Matt Arsenault8ae59612014-09-05 16:24:58 +00002864def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
Matt Arsenault8a067122015-08-26 20:48:08 +00002865 V_MOV_B32_e32, si_atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002866
Tom Stellard381a94a2015-05-12 15:00:49 +00002867def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, si_atomic_swap_local>;
2868def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, si_atomic_load_add_local>;
2869def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, si_atomic_load_sub_local>;
2870def : DSAtomicRetPat<DS_AND_RTN_B32, i32, si_atomic_load_and_local>;
2871def : DSAtomicRetPat<DS_OR_RTN_B32, i32, si_atomic_load_or_local>;
2872def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, si_atomic_load_xor_local>;
2873def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, si_atomic_load_min_local>;
2874def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, si_atomic_load_max_local>;
2875def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, si_atomic_load_umin_local>;
2876def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, si_atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002877
Tom Stellard381a94a2015-05-12 15:00:49 +00002878def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, si_atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002879
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002880// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002881def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
Matt Arsenault8a067122015-08-26 20:48:08 +00002882 V_MOV_B64_PSEUDO, si_atomic_load_add_local>;
Matt Arsenault8ae59612014-09-05 16:24:58 +00002883def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
Matt Arsenault8a067122015-08-26 20:48:08 +00002884 V_MOV_B64_PSEUDO, si_atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002885
Tom Stellard381a94a2015-05-12 15:00:49 +00002886def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, si_atomic_swap_local>;
2887def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, si_atomic_load_add_local>;
2888def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, si_atomic_load_sub_local>;
2889def : DSAtomicRetPat<DS_AND_RTN_B64, i64, si_atomic_load_and_local>;
2890def : DSAtomicRetPat<DS_OR_RTN_B64, i64, si_atomic_load_or_local>;
2891def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, si_atomic_load_xor_local>;
2892def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, si_atomic_load_min_local>;
2893def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, si_atomic_load_max_local>;
2894def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, si_atomic_load_umin_local>;
2895def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, si_atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002896
Tom Stellard381a94a2015-05-12 15:00:49 +00002897def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, si_atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002898
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002899
Tom Stellard556d9aa2013-06-03 17:39:37 +00002900//===----------------------------------------------------------------------===//
2901// MUBUF Patterns
2902//===----------------------------------------------------------------------===//
2903
Tom Stellard07a10a32013-06-03 17:39:43 +00002904multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002905 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002906 def : Pat <
Tom Stellard1f9939f2015-02-27 14:59:41 +00002907 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2908 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
Tom Stellardc229baa2015-03-10 16:16:49 +00002909 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
Tom Stellard07a10a32013-06-03 17:39:43 +00002910 >;
2911}
2912
Marek Olsak5df00d62014-12-07 12:18:57 +00002913let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002914defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2915defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2916defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2917defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002918} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002919
2920class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2921 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2922 i32:$soffset, u16imm:$offset))),
Tom Stellardc229baa2015-03-10 16:16:49 +00002923 (Instr $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002924>;
2925
2926def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2927def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2928def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2929def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2930def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2931def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2932def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002933
Michel Danzer13736222014-01-27 07:20:51 +00002934// BUFFER_LOAD_DWORD*, addr64=0
2935multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2936 MUBUF bothen> {
2937
2938 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002939 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002940 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2941 imm:$tfe)),
Tom Stellard49282c92015-02-27 14:59:44 +00002942 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002943 (as_i1imm $slc), (as_i1imm $tfe))
2944 >;
2945
2946 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002947 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002948 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002949 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002950 (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002951 (as_i1imm $tfe))
2952 >;
2953
2954 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002955 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002956 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2957 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002958 (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002959 (as_i1imm $slc), (as_i1imm $tfe))
2960 >;
2961
2962 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002963 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002964 imm:$offset, 1, 1, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002965 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002966 (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002967 (as_i1imm $tfe))
2968 >;
2969}
2970
2971defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2972 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2973defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2974 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2975defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2976 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2977
Tom Stellardb02094e2014-07-21 15:45:01 +00002978class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002979 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2980 u16imm:$offset)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002981 (Instr $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002982>;
2983
Tom Stellardddea4862014-08-11 22:18:14 +00002984def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2985def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2986def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2987def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2988def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002989
2990/*
2991class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2992 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2993 (Instr $value, $srsrc, $vaddr, $offset)
2994>;
2995
Marek Olsak5df00d62014-12-07 12:18:57 +00002996let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002997def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2998def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2999def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
3000def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
3001def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
Marek Olsak5df00d62014-12-07 12:18:57 +00003002} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00003003
3004*/
3005
Tom Stellardafcf12f2013-09-12 02:55:14 +00003006//===----------------------------------------------------------------------===//
3007// MTBUF Patterns
3008//===----------------------------------------------------------------------===//
3009
3010// TBUFFER_STORE_FORMAT_*, addr64=0
3011class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00003012 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00003013 i32:$soffset, imm:$inst_offset, imm:$dfmt,
3014 imm:$nfmt, imm:$offen, imm:$idxen,
3015 imm:$glc, imm:$slc, imm:$tfe),
3016 (opcode
3017 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
3018 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
3019 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
3020>;
3021
3022def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
3023def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
3024def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
3025def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
3026
Christian Konig2989ffc2013-03-18 11:34:16 +00003027/********** ====================== **********/
3028/********** Indirect adressing **********/
3029/********** ====================== **********/
3030
Matt Arsenault28419272015-10-07 00:42:51 +00003031multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, string VecSize> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003032
Christian Konig2989ffc2013-03-18 11:34:16 +00003033 // 1. Extract with offset
3034 def : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003035 (eltvt (extractelt vt:$vec, (add i32:$idx, imm:$off))),
Matt Arsenault28419272015-10-07 00:42:51 +00003036 (!cast<Instruction>("SI_INDIRECT_SRC_"#VecSize) $vec, $idx, imm:$off)
Christian Konig2989ffc2013-03-18 11:34:16 +00003037 >;
3038
3039 // 2. Extract without offset
3040 def : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003041 (eltvt (extractelt vt:$vec, i32:$idx)),
Matt Arsenault28419272015-10-07 00:42:51 +00003042 (!cast<Instruction>("SI_INDIRECT_SRC_"#VecSize) $vec, $idx, 0)
Christian Konig2989ffc2013-03-18 11:34:16 +00003043 >;
3044
3045 // 3. Insert with offset
3046 def : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003047 (insertelt vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Matt Arsenault28419272015-10-07 00:42:51 +00003048 (!cast<Instruction>("SI_INDIRECT_DST_"#VecSize) $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003049 >;
3050
3051 // 4. Insert without offset
3052 def : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003053 (insertelt vt:$vec, eltvt:$val, i32:$idx),
Matt Arsenault28419272015-10-07 00:42:51 +00003054 (!cast<Instruction>("SI_INDIRECT_DST_"#VecSize) $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003055 >;
3056}
3057
Matt Arsenault28419272015-10-07 00:42:51 +00003058defm : SI_INDIRECT_Pattern <v2f32, f32, "V2">;
3059defm : SI_INDIRECT_Pattern <v4f32, f32, "V4">;
3060defm : SI_INDIRECT_Pattern <v8f32, f32, "V8">;
3061defm : SI_INDIRECT_Pattern <v16f32, f32, "V16">;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003062
Matt Arsenault28419272015-10-07 00:42:51 +00003063defm : SI_INDIRECT_Pattern <v2i32, i32, "V2">;
3064defm : SI_INDIRECT_Pattern <v4i32, i32, "V4">;
3065defm : SI_INDIRECT_Pattern <v8i32, i32, "V8">;
3066defm : SI_INDIRECT_Pattern <v16i32, i32, "V16">;
Christian Konig2989ffc2013-03-18 11:34:16 +00003067
Tom Stellard81d871d2013-11-13 23:36:50 +00003068//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003069// Conversion Patterns
3070//===----------------------------------------------------------------------===//
3071
3072def : Pat<(i32 (sext_inreg i32:$src, i1)),
3073 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3074
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003075// Handle sext_inreg in i64
3076def : Pat <
3077 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003078 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003079>;
3080
3081def : Pat <
3082 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003083 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003084>;
3085
3086def : Pat <
3087 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003088 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3089>;
3090
3091def : Pat <
3092 (i64 (sext_inreg i64:$src, i32)),
3093 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003094>;
3095
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003096class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3097 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003098 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003099>;
3100
3101class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3102 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003103 (REG_SEQUENCE VReg_64,
3104 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3105 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003106>;
3107
3108
3109def : ZExt_i64_i32_Pat<zext>;
3110def : ZExt_i64_i32_Pat<anyext>;
3111def : ZExt_i64_i1_Pat<zext>;
3112def : ZExt_i64_i1_Pat<anyext>;
3113
3114def : Pat <
3115 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003116 (REG_SEQUENCE SReg_64, $src, sub0,
3117 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003118>;
3119
3120def : Pat <
3121 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003122 (REG_SEQUENCE VReg_64,
3123 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003124 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3125>;
3126
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003127// If we need to perform a logical operation on i1 values, we need to
3128// use vector comparisons since there is only one SCC register. Vector
3129// comparisions still write to a pair of SGPRs, so treat these as
3130// 64-bit comparisons. When legalizing SGPR copies, instructions
3131// resulting in the copies from SCC to these instructions will be
3132// moved to the VALU.
3133def : Pat <
3134 (i1 (and i1:$src0, i1:$src1)),
3135 (S_AND_B64 $src0, $src1)
3136>;
3137
3138def : Pat <
3139 (i1 (or i1:$src0, i1:$src1)),
3140 (S_OR_B64 $src0, $src1)
3141>;
3142
3143def : Pat <
3144 (i1 (xor i1:$src0, i1:$src1)),
3145 (S_XOR_B64 $src0, $src1)
3146>;
3147
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003148def : Pat <
3149 (f32 (sint_to_fp i1:$src)),
3150 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3151>;
3152
3153def : Pat <
3154 (f32 (uint_to_fp i1:$src)),
3155 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3156>;
3157
3158def : Pat <
3159 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003160 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003161>;
3162
3163def : Pat <
3164 (f64 (uint_to_fp i1:$src)),
3165 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3166>;
3167
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003168//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003169// Miscellaneous Patterns
3170//===----------------------------------------------------------------------===//
3171
3172def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003173 (i32 (trunc i64:$a)),
3174 (EXTRACT_SUBREG $a, sub0)
3175>;
3176
Michel Danzerbf1a6412014-01-28 03:01:16 +00003177def : Pat <
3178 (i1 (trunc i32:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003179 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003180>;
3181
Matt Arsenaulte306a322014-10-21 16:25:08 +00003182def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003183 (i1 (trunc i64:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003184 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1),
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003185 (EXTRACT_SUBREG $a, sub0)), 1)
3186>;
3187
3188def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +00003189 (i32 (bswap i32:$a)),
3190 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3191 (V_ALIGNBIT_B32 $a, $a, 24),
3192 (V_ALIGNBIT_B32 $a, $a, 8))
3193>;
3194
Matt Arsenault477b17822014-12-12 02:30:29 +00003195def : Pat <
3196 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3197 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3198>;
3199
Marek Olsak63a7b082015-03-24 13:40:21 +00003200multiclass BFMPatterns <ValueType vt, InstSI BFM, InstSI MOV> {
3201 def : Pat <
3202 (vt (shl (vt (add (vt (shl 1, vt:$a)), -1)), vt:$b)),
3203 (BFM $a, $b)
3204 >;
3205
3206 def : Pat <
3207 (vt (add (vt (shl 1, vt:$a)), -1)),
3208 (BFM $a, (MOV 0))
3209 >;
3210}
3211
3212defm : BFMPatterns <i32, S_BFM_B32, S_MOV_B32>;
3213// FIXME: defm : BFMPatterns <i64, S_BFM_B64, S_MOV_B64>;
3214
Marek Olsak949f5da2015-03-24 13:40:34 +00003215def : BFEPattern <V_BFE_U32, S_MOV_B32>;
3216
Marek Olsak43650e42015-03-24 13:40:08 +00003217//===----------------------------------------------------------------------===//
3218// Fract Patterns
3219//===----------------------------------------------------------------------===//
3220
Marek Olsak7d777282015-03-24 13:40:15 +00003221let Predicates = [isSI] in {
3222
3223// V_FRACT is buggy on SI, so the F32 version is never used and (x-floor(x)) is
3224// used instead. However, SI doesn't have V_FLOOR_F64, so the most efficient
3225// way to implement it is using V_FRACT_F64.
3226// The workaround for the V_FRACT bug is:
3227// fract(x) = isnan(x) ? x : min(V_FRACT(x), 0.99999999999999999)
3228
3229// Convert (x + (-floor(x)) to fract(x)
3230def : Pat <
3231 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
3232 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
3233 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +00003234 (V_MIN_F64
3235 SRCMODS.NONE,
3236 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3237 SRCMODS.NONE,
3238 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3239 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +00003240 $x,
Marek Olsak7d777282015-03-24 13:40:15 +00003241 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/))
3242>;
3243
3244// Convert floor(x) to (x - fract(x))
3245def : Pat <
3246 (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))),
3247 (V_ADD_F64
3248 $mods,
3249 $x,
3250 SRCMODS.NEG,
3251 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +00003252 (V_MIN_F64
3253 SRCMODS.NONE,
3254 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3255 SRCMODS.NONE,
3256 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3257 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +00003258 $x,
Marek Olsak7d777282015-03-24 13:40:15 +00003259 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/)),
3260 DSTCLAMP.NONE, DSTOMOD.NONE)
3261>;
3262
3263} // End Predicates = [isSI]
3264
Tom Stellardfb961692013-10-23 00:44:19 +00003265//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003266// Miscellaneous Optimization Patterns
3267//============================================================================//
3268
Matt Arsenault49dd4282014-09-15 17:15:02 +00003269def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003270
Tom Stellard245c15f2015-05-26 15:55:52 +00003271//============================================================================//
3272// Assembler aliases
3273//============================================================================//
3274
3275def : MnemonicAlias<"v_add_u32", "v_add_i32">;
3276def : MnemonicAlias<"v_sub_u32", "v_sub_i32">;
3277def : MnemonicAlias<"v_subrev_u32", "v_subrev_i32">;
3278
Marek Olsak5df00d62014-12-07 12:18:57 +00003279} // End isGCN predicate