blob: 7d45d29996982e476a8c1d6a75cd40b0fc7230cb [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000200 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 return SDValue();
210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
356 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000357 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
359 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
360 }
361 } else if (PartBits == ValueVT.getSizeInBits()) {
362 // Different types of the same size.
363 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000364 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000365 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
366 // If the parts cover less bits than value has, truncate the value.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Unknown mismatch!");
369 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
370 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
371 }
372
373 // The value may have changed - recompute ValueVT.
374 ValueVT = Val.getValueType();
375 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
376 "Failed to tile the value with PartVT!");
377
378 if (NumParts == 1) {
379 assert(PartVT == ValueVT && "Type conversion failed!");
380 Parts[0] = Val;
381 return;
382 }
383
384 // Expand the value into multiple parts.
385 if (NumParts & (NumParts - 1)) {
386 // The number of parts is not a power of 2. Split off and copy the tail.
387 assert(PartVT.isInteger() && ValueVT.isInteger() &&
388 "Do not know what to expand to!");
389 unsigned RoundParts = 1 << Log2_32(NumParts);
390 unsigned RoundBits = RoundParts * PartBits;
391 unsigned OddParts = NumParts - RoundParts;
392 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
393 DAG.getIntPtrConstant(RoundBits));
394 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
395
396 if (TLI.isBigEndian())
397 // The odd parts were reversed by getCopyToParts - unreverse them.
398 std::reverse(Parts + RoundParts, Parts + NumParts);
399
400 NumParts = RoundParts;
401 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
402 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
403 }
404
405 // The number of parts is a power of 2. Repeatedly bisect the value using
406 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000407 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 EVT::getIntegerVT(*DAG.getContext(),
409 ValueVT.getSizeInBits()),
410 Val);
411
412 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
413 for (unsigned i = 0; i < NumParts; i += StepSize) {
414 unsigned ThisBits = StepSize * PartBits / 2;
415 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
416 SDValue &Part0 = Parts[i];
417 SDValue &Part1 = Parts[i+StepSize/2];
418
419 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
420 ThisVT, Part0, DAG.getIntPtrConstant(1));
421 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
422 ThisVT, Part0, DAG.getIntPtrConstant(0));
423
424 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000425 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
426 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000427 }
428 }
429 }
430
431 if (TLI.isBigEndian())
432 std::reverse(Parts, Parts + OrigNumParts);
433}
434
435
436/// getCopyToPartsVector - Create a series of nodes that contain the specified
437/// value split into legal parts.
438static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
439 SDValue Val, SDValue *Parts, unsigned NumParts,
440 EVT PartVT) {
441 EVT ValueVT = Val.getValueType();
442 assert(ValueVT.isVector() && "Not a vector");
443 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000444
Chris Lattnera13b8602010-08-24 23:10:06 +0000445 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000446 if (PartVT == ValueVT) {
447 // Nothing to do.
448 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
449 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000450 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000452 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000453 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
454 EVT ElementVT = PartVT.getVectorElementType();
455 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
456 // undef elements.
457 SmallVector<SDValue, 16> Ops;
458 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
459 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
460 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnere6f7c262010-08-25 22:49:25 +0000462 for (unsigned i = ValueVT.getVectorNumElements(),
463 e = PartVT.getVectorNumElements(); i != e; ++i)
464 Ops.push_back(DAG.getUNDEF(ElementVT));
465
466 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
467
468 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000469
Chris Lattnere6f7c262010-08-25 22:49:25 +0000470 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
471 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000472 } else if (PartVT.isVector() &&
473 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000474 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000475 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
476
477 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000478 bool Smaller = PartVT.bitsLE(ValueVT);
479 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
480 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000482 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000483 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 "Only trivial vector-to-scalar conversions should get here!");
485 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
486 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000487
488 bool Smaller = ValueVT.bitsLE(PartVT);
489 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
490 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000491 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000492
Chris Lattnera13b8602010-08-24 23:10:06 +0000493 Parts[0] = Val;
494 return;
495 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000497 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000498 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000499 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000500 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000501 IntermediateVT,
502 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
506 NumParts = NumRegs; // Silence a compiler warning.
507 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 // Split the vector into intermediate operands.
510 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000511 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000513 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000514 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000515 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000516 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000517 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000518 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000519 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000521 // Split the intermediate operands into legal parts.
522 if (NumParts == NumIntermediates) {
523 // If the register was not expanded, promote or copy the value,
524 // as appropriate.
525 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000526 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 } else if (NumParts > 0) {
528 // If the intermediate type was expanded, split each the value into
529 // legal parts.
530 assert(NumParts % NumIntermediates == 0 &&
531 "Must expand into a divisible number of parts!");
532 unsigned Factor = NumParts / NumIntermediates;
533 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000534 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000535 }
536}
537
Chris Lattnera13b8602010-08-24 23:10:06 +0000538
539
540
Dan Gohman462f6b52010-05-29 17:53:24 +0000541namespace {
542 /// RegsForValue - This struct represents the registers (physical or virtual)
543 /// that a particular set of values is assigned, and the type information
544 /// about the value. The most common situation is to represent one value at a
545 /// time, but struct or array values are handled element-wise as multiple
546 /// values. The splitting of aggregates is performed recursively, so that we
547 /// never have aggregate-typed registers. The values at this point do not
548 /// necessarily have legal types, so each value may require one or more
549 /// registers of some legal type.
550 ///
551 struct RegsForValue {
552 /// ValueVTs - The value types of the values, which may not be legal, and
553 /// may need be promoted or synthesized from one or more registers.
554 ///
555 SmallVector<EVT, 4> ValueVTs;
556
557 /// RegVTs - The value types of the registers. This is the same size as
558 /// ValueVTs and it records, for each value, what the type of the assigned
559 /// register or registers are. (Individual values are never synthesized
560 /// from more than one type of register.)
561 ///
562 /// With virtual registers, the contents of RegVTs is redundant with TLI's
563 /// getRegisterType member function, however when with physical registers
564 /// it is necessary to have a separate record of the types.
565 ///
566 SmallVector<EVT, 4> RegVTs;
567
568 /// Regs - This list holds the registers assigned to the values.
569 /// Each legal or promoted value requires one register, and each
570 /// expanded value requires multiple registers.
571 ///
572 SmallVector<unsigned, 4> Regs;
573
574 RegsForValue() {}
575
576 RegsForValue(const SmallVector<unsigned, 4> &regs,
577 EVT regvt, EVT valuevt)
578 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
579
Dan Gohman462f6b52010-05-29 17:53:24 +0000580 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000581 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000582 ComputeValueVTs(tli, Ty, ValueVTs);
583
584 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
585 EVT ValueVT = ValueVTs[Value];
586 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
587 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
588 for (unsigned i = 0; i != NumRegs; ++i)
589 Regs.push_back(Reg + i);
590 RegVTs.push_back(RegisterVT);
591 Reg += NumRegs;
592 }
593 }
594
595 /// areValueTypesLegal - Return true if types of all the values are legal.
596 bool areValueTypesLegal(const TargetLowering &TLI) {
597 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
598 EVT RegisterVT = RegVTs[Value];
599 if (!TLI.isTypeLegal(RegisterVT))
600 return false;
601 }
602 return true;
603 }
604
605 /// append - Add the specified values to this one.
606 void append(const RegsForValue &RHS) {
607 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
608 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
609 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
610 }
611
612 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
613 /// this value and returns the result as a ValueVTs value. This uses
614 /// Chain/Flag as the input and updates them for the output Chain/Flag.
615 /// If the Flag pointer is NULL, no flag is used.
616 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
617 DebugLoc dl,
618 SDValue &Chain, SDValue *Flag) const;
619
620 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
621 /// specified value into the registers specified by this object. This uses
622 /// Chain/Flag as the input and updates them for the output Chain/Flag.
623 /// If the Flag pointer is NULL, no flag is used.
624 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
625 SDValue &Chain, SDValue *Flag) const;
626
627 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
628 /// operand list. This adds the code marker, matching input operand index
629 /// (if applicable), and includes the number of values added into it.
630 void AddInlineAsmOperands(unsigned Kind,
631 bool HasMatching, unsigned MatchingIdx,
632 SelectionDAG &DAG,
633 std::vector<SDValue> &Ops) const;
634 };
635}
636
637/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
638/// this value and returns the result as a ValueVT value. This uses
639/// Chain/Flag as the input and updates them for the output Chain/Flag.
640/// If the Flag pointer is NULL, no flag is used.
641SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
642 FunctionLoweringInfo &FuncInfo,
643 DebugLoc dl,
644 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000645 // A Value with type {} or [0 x %t] needs no registers.
646 if (ValueVTs.empty())
647 return SDValue();
648
Dan Gohman462f6b52010-05-29 17:53:24 +0000649 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
650
651 // Assemble the legal parts into the final values.
652 SmallVector<SDValue, 4> Values(ValueVTs.size());
653 SmallVector<SDValue, 8> Parts;
654 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
655 // Copy the legal parts from the registers.
656 EVT ValueVT = ValueVTs[Value];
657 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
658 EVT RegisterVT = RegVTs[Value];
659
660 Parts.resize(NumRegs);
661 for (unsigned i = 0; i != NumRegs; ++i) {
662 SDValue P;
663 if (Flag == 0) {
664 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
665 } else {
666 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
667 *Flag = P.getValue(2);
668 }
669
670 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000671 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000672
673 // If the source register was virtual and if we know something about it,
674 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000675 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000676 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000678
679 const FunctionLoweringInfo::LiveOutInfo *LOI =
680 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
681 if (!LOI)
682 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000683
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000684 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000685 unsigned NumSignBits = LOI->NumSignBits;
686 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000687
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000688 // FIXME: We capture more information than the dag can represent. For
689 // now, just use the tightest assertzext/assertsext possible.
690 bool isSExt = true;
691 EVT FromVT(MVT::Other);
692 if (NumSignBits == RegSize)
693 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
694 else if (NumZeroBits >= RegSize-1)
695 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
696 else if (NumSignBits > RegSize-8)
697 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
698 else if (NumZeroBits >= RegSize-8)
699 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
700 else if (NumSignBits > RegSize-16)
701 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
702 else if (NumZeroBits >= RegSize-16)
703 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
704 else if (NumSignBits > RegSize-32)
705 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
706 else if (NumZeroBits >= RegSize-32)
707 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
708 else
709 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000710
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000711 // Add an assertion node.
712 assert(FromVT != MVT::Other);
713 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
714 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000715 }
716
717 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
718 NumRegs, RegisterVT, ValueVT);
719 Part += NumRegs;
720 Parts.clear();
721 }
722
723 return DAG.getNode(ISD::MERGE_VALUES, dl,
724 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
725 &Values[0], ValueVTs.size());
726}
727
728/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
729/// specified value into the registers specified by this object. This uses
730/// Chain/Flag as the input and updates them for the output Chain/Flag.
731/// If the Flag pointer is NULL, no flag is used.
732void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
733 SDValue &Chain, SDValue *Flag) const {
734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
735
736 // Get the list of the values's legal parts.
737 unsigned NumRegs = Regs.size();
738 SmallVector<SDValue, 8> Parts(NumRegs);
739 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
740 EVT ValueVT = ValueVTs[Value];
741 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
742 EVT RegisterVT = RegVTs[Value];
743
Chris Lattner3ac18842010-08-24 23:20:40 +0000744 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000745 &Parts[Part], NumParts, RegisterVT);
746 Part += NumParts;
747 }
748
749 // Copy the parts into the registers.
750 SmallVector<SDValue, 8> Chains(NumRegs);
751 for (unsigned i = 0; i != NumRegs; ++i) {
752 SDValue Part;
753 if (Flag == 0) {
754 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
755 } else {
756 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
757 *Flag = Part.getValue(1);
758 }
759
760 Chains[i] = Part.getValue(0);
761 }
762
763 if (NumRegs == 1 || Flag)
764 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
765 // flagged to it. That is the CopyToReg nodes and the user are considered
766 // a single scheduling unit. If we create a TokenFactor and return it as
767 // chain, then the TokenFactor is both a predecessor (operand) of the
768 // user as well as a successor (the TF operands are flagged to the user).
769 // c1, f1 = CopyToReg
770 // c2, f2 = CopyToReg
771 // c3 = TokenFactor c1, c2
772 // ...
773 // = op c3, ..., f2
774 Chain = Chains[NumRegs-1];
775 else
776 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
777}
778
779/// AddInlineAsmOperands - Add this value to the specified inlineasm node
780/// operand list. This adds the code marker and includes the number of
781/// values added into it.
782void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
783 unsigned MatchingIdx,
784 SelectionDAG &DAG,
785 std::vector<SDValue> &Ops) const {
786 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
787
788 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
789 if (HasMatching)
790 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
791 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
792 Ops.push_back(Res);
793
794 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
795 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
796 EVT RegisterVT = RegVTs[Value];
797 for (unsigned i = 0; i != NumRegs; ++i) {
798 assert(Reg < Regs.size() && "Mismatch in # registers expected");
799 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
800 }
801 }
802}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000803
Dan Gohman2048b852009-11-23 18:04:58 +0000804void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000805 AA = &aa;
806 GFI = gfi;
807 TD = DAG.getTarget().getTargetData();
808}
809
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000810/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000811/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000812/// for a new block. This doesn't clear out information about
813/// additional blocks that are needed to complete switch lowering
814/// or PHI node updating; that information is cleared out as it is
815/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000816void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000817 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000818 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000819 PendingLoads.clear();
820 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000821 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000822 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000823}
824
Devang Patel23385752011-05-23 17:44:13 +0000825/// clearDanglingDebugInfo - Clear the dangling debug information
826/// map. This function is seperated from the clear so that debug
827/// information that is dangling in a basic block can be properly
828/// resolved in a different basic block. This allows the
829/// SelectionDAG to resolve dangling debug information attached
830/// to PHI nodes.
831void SelectionDAGBuilder::clearDanglingDebugInfo() {
832 DanglingDebugInfoMap.clear();
833}
834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000835/// getRoot - Return the current virtual root of the Selection DAG,
836/// flushing any PendingLoad items. This must be done before emitting
837/// a store or any other node that may need to be ordered after any
838/// prior load instructions.
839///
Dan Gohman2048b852009-11-23 18:04:58 +0000840SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000841 if (PendingLoads.empty())
842 return DAG.getRoot();
843
844 if (PendingLoads.size() == 1) {
845 SDValue Root = PendingLoads[0];
846 DAG.setRoot(Root);
847 PendingLoads.clear();
848 return Root;
849 }
850
851 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853 &PendingLoads[0], PendingLoads.size());
854 PendingLoads.clear();
855 DAG.setRoot(Root);
856 return Root;
857}
858
859/// getControlRoot - Similar to getRoot, but instead of flushing all the
860/// PendingLoad items, flush all the PendingExports items. It is necessary
861/// to do this before emitting a terminator instruction.
862///
Dan Gohman2048b852009-11-23 18:04:58 +0000863SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000864 SDValue Root = DAG.getRoot();
865
866 if (PendingExports.empty())
867 return Root;
868
869 // Turn all of the CopyToReg chains into one factored node.
870 if (Root.getOpcode() != ISD::EntryToken) {
871 unsigned i = 0, e = PendingExports.size();
872 for (; i != e; ++i) {
873 assert(PendingExports[i].getNode()->getNumOperands() > 1);
874 if (PendingExports[i].getNode()->getOperand(0) == Root)
875 break; // Don't add the root if we already indirectly depend on it.
876 }
877
878 if (i == e)
879 PendingExports.push_back(Root);
880 }
881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883 &PendingExports[0],
884 PendingExports.size());
885 PendingExports.clear();
886 DAG.setRoot(Root);
887 return Root;
888}
889
Bill Wendling4533cac2010-01-28 21:51:40 +0000890void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
891 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
892 DAG.AssignOrdering(Node, SDNodeOrder);
893
894 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
895 AssignOrderingToNode(Node->getOperand(I).getNode());
896}
897
Dan Gohman46510a72010-04-15 01:51:59 +0000898void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000899 // Set up outgoing PHI node register values before emitting the terminator.
900 if (isa<TerminatorInst>(&I))
901 HandlePHINodesInSuccessorBlocks(I.getParent());
902
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000903 CurDebugLoc = I.getDebugLoc();
904
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000906
Dan Gohman92884f72010-04-20 15:03:56 +0000907 if (!isa<TerminatorInst>(&I) && !HasTailCall)
908 CopyToExportRegsIfNeeded(&I);
909
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000910 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000911}
912
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000913void SelectionDAGBuilder::visitPHI(const PHINode &) {
914 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
915}
916
Dan Gohman46510a72010-04-15 01:51:59 +0000917void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000918 // Note: this doesn't use InstVisitor, because it has to work with
919 // ConstantExpr's in addition to instructions.
920 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000921 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000922 // Build the switch statement using the Instruction.def file.
923#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000924 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925#include "llvm/Instruction.def"
926 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000927
928 // Assign the ordering to the freshly created DAG nodes.
929 if (NodeMap.count(&I)) {
930 ++SDNodeOrder;
931 AssignOrderingToNode(getValue(&I).getNode());
932 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000933}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000935// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
936// generate the debug data structures now that we've seen its definition.
937void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
938 SDValue Val) {
939 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000940 if (DDI.getDI()) {
941 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000942 DebugLoc dl = DDI.getdl();
943 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000944 MDNode *Variable = DI->getVariable();
945 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000946 SDDbgValue *SDV;
947 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000948 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000949 SDV = DAG.getDbgValue(Variable, Val.getNode(),
950 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
951 DAG.AddDbgValue(SDV, Val.getNode(), false);
952 }
Owen Anderson95771af2011-02-25 21:41:48 +0000953 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000954 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000955 DanglingDebugInfoMap[V] = DanglingDebugInfo();
956 }
957}
958
Dan Gohman28a17352010-07-01 01:59:43 +0000959// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000960SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000961 // If we already have an SDValue for this value, use it. It's important
962 // to do this first, so that we don't create a CopyFromReg if we already
963 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000964 SDValue &N = NodeMap[V];
965 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000966
Dan Gohman28a17352010-07-01 01:59:43 +0000967 // If there's a virtual register allocated and initialized for this
968 // value, use it.
969 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
970 if (It != FuncInfo.ValueMap.end()) {
971 unsigned InReg = It->second;
972 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
973 SDValue Chain = DAG.getEntryNode();
Devang Patel8f314282011-01-25 18:09:58 +0000974 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
975 resolveDanglingDebugInfo(V, N);
976 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000977 }
978
979 // Otherwise create a new SDValue and remember it.
980 SDValue Val = getValueImpl(V);
981 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000982 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000983 return Val;
984}
985
986/// getNonRegisterValue - Return an SDValue for the given Value, but
987/// don't look in FuncInfo.ValueMap for a virtual register.
988SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
989 // If we already have an SDValue for this value, use it.
990 SDValue &N = NodeMap[V];
991 if (N.getNode()) return N;
992
993 // Otherwise create a new SDValue and remember it.
994 SDValue Val = getValueImpl(V);
995 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000996 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000997 return Val;
998}
999
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001000/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001001/// Create an SDValue for the given value.
1002SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001003 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001004 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001005
Dan Gohman383b5f62010-04-17 15:32:28 +00001006 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001007 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001008
Dan Gohman383b5f62010-04-17 15:32:28 +00001009 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001010 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001011
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001012 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001013 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001014
Dan Gohman383b5f62010-04-17 15:32:28 +00001015 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001016 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001017
Nate Begeman9008ca62009-04-27 18:41:29 +00001018 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001019 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001020
Dan Gohman383b5f62010-04-17 15:32:28 +00001021 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001022 visit(CE->getOpcode(), *CE);
1023 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001024 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001025 return N1;
1026 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1029 SmallVector<SDValue, 4> Constants;
1030 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1031 OI != OE; ++OI) {
1032 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001033 // If the operand is an empty aggregate, there are no values.
1034 if (!Val) continue;
1035 // Add each leaf value from the operand to the Constants list
1036 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1038 Constants.push_back(SDValue(Val, i));
1039 }
Bill Wendling87710f02009-12-21 23:47:40 +00001040
Bill Wendling4533cac2010-01-28 21:51:40 +00001041 return DAG.getMergeValues(&Constants[0], Constants.size(),
1042 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 }
1044
Duncan Sands1df98592010-02-16 11:11:14 +00001045 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1047 "Unknown struct or array constant!");
1048
Owen Andersone50ed302009-08-10 22:56:29 +00001049 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001050 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1051 unsigned NumElts = ValueVTs.size();
1052 if (NumElts == 0)
1053 return SDValue(); // empty struct
1054 SmallVector<SDValue, 4> Constants(NumElts);
1055 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001056 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001058 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059 else if (EltVT.isFloatingPoint())
1060 Constants[i] = DAG.getConstantFP(0, EltVT);
1061 else
1062 Constants[i] = DAG.getConstant(0, EltVT);
1063 }
Bill Wendling87710f02009-12-21 23:47:40 +00001064
Bill Wendling4533cac2010-01-28 21:51:40 +00001065 return DAG.getMergeValues(&Constants[0], NumElts,
1066 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001067 }
1068
Dan Gohman383b5f62010-04-17 15:32:28 +00001069 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001070 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001071
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001072 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001074
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001075 // Now that we know the number and type of the elements, get that number of
1076 // elements into the Ops array based on what kind of constant it is.
1077 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001078 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001079 for (unsigned i = 0; i != NumElements; ++i)
1080 Ops.push_back(getValue(CP->getOperand(i)));
1081 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001082 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001083 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001084
1085 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001086 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001087 Op = DAG.getConstantFP(0, EltVT);
1088 else
1089 Op = DAG.getConstant(0, EltVT);
1090 Ops.assign(NumElements, Op);
1091 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001093 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001094 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1095 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001096 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001097
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001098 // If this is a static alloca, generate it as the frameindex instead of
1099 // computation.
1100 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1101 DenseMap<const AllocaInst*, int>::iterator SI =
1102 FuncInfo.StaticAllocaMap.find(AI);
1103 if (SI != FuncInfo.StaticAllocaMap.end())
1104 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1105 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001106
Dan Gohman28a17352010-07-01 01:59:43 +00001107 // If this is an instruction which fast-isel has deferred, select it now.
1108 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001109 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1110 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1111 SDValue Chain = DAG.getEntryNode();
1112 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001113 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001114
Dan Gohman28a17352010-07-01 01:59:43 +00001115 llvm_unreachable("Can't get register for value!");
1116 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001117}
1118
Dan Gohman46510a72010-04-15 01:51:59 +00001119void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120 SDValue Chain = getControlRoot();
1121 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001122 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001123
Dan Gohman7451d3e2010-05-29 17:03:36 +00001124 if (!FuncInfo.CanLowerReturn) {
1125 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001126 const Function *F = I.getParent()->getParent();
1127
1128 // Emit a store of the return value through the virtual register.
1129 // Leave Outs empty so that LowerReturn won't try to load return
1130 // registers the usual way.
1131 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001132 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001133 PtrValueVTs);
1134
1135 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1136 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001137
Owen Andersone50ed302009-08-10 22:56:29 +00001138 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001139 SmallVector<uint64_t, 4> Offsets;
1140 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001141 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001142
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001143 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001144 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001145 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1146 RetPtr.getValueType(), RetPtr,
1147 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001148 Chains[i] =
1149 DAG.getStore(Chain, getCurDebugLoc(),
1150 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001151 // FIXME: better loc info would be nice.
1152 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001153 }
1154
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001155 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1156 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001157 } else if (I.getNumOperands() != 0) {
1158 SmallVector<EVT, 4> ValueVTs;
1159 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1160 unsigned NumValues = ValueVTs.size();
1161 if (NumValues) {
1162 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001163 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1164 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001165
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001166 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001167
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001168 const Function *F = I.getParent()->getParent();
1169 if (F->paramHasAttr(0, Attribute::SExt))
1170 ExtendKind = ISD::SIGN_EXTEND;
1171 else if (F->paramHasAttr(0, Attribute::ZExt))
1172 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001173
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001174 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1175 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001176
1177 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1178 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1179 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001180 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001181 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1182 &Parts[0], NumParts, PartVT, ExtendKind);
1183
1184 // 'inreg' on function refers to return value
1185 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1186 if (F->paramHasAttr(0, Attribute::InReg))
1187 Flags.setInReg();
1188
1189 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001190 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001191 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001192 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001193 Flags.setZExt();
1194
Dan Gohmanc9403652010-07-07 15:54:55 +00001195 for (unsigned i = 0; i < NumParts; ++i) {
1196 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1197 /*isfixed=*/true));
1198 OutVals.push_back(Parts[i]);
1199 }
Evan Cheng3927f432009-03-25 20:20:11 +00001200 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001201 }
1202 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001203
1204 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001205 CallingConv::ID CallConv =
1206 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001207 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001208 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001209
1210 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001212 "LowerReturn didn't return a valid chain!");
1213
1214 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001216}
1217
Dan Gohmanad62f532009-04-23 23:13:24 +00001218/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1219/// created for it, emit nodes to copy the value into the virtual
1220/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001221void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001222 // Skip empty types
1223 if (V->getType()->isEmptyTy())
1224 return;
1225
Dan Gohman33b7a292010-04-16 17:15:02 +00001226 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1227 if (VMI != FuncInfo.ValueMap.end()) {
1228 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1229 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001230 }
1231}
1232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001233/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1234/// the current basic block, add it to ValueMap now so that we'll get a
1235/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001236void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001237 // No need to export constants.
1238 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001240 // Already exported?
1241 if (FuncInfo.isExportedInst(V)) return;
1242
1243 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1244 CopyValueToVirtualRegister(V, Reg);
1245}
1246
Dan Gohman46510a72010-04-15 01:51:59 +00001247bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001248 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001249 // The operands of the setcc have to be in this block. We don't know
1250 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001251 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 // Can export from current BB.
1253 if (VI->getParent() == FromBB)
1254 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001255
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001256 // Is already exported, noop.
1257 return FuncInfo.isExportedInst(V);
1258 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001259
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001260 // If this is an argument, we can export it if the BB is the entry block or
1261 // if it is already exported.
1262 if (isa<Argument>(V)) {
1263 if (FromBB == &FromBB->getParent()->getEntryBlock())
1264 return true;
1265
1266 // Otherwise, can only export this if it is already exported.
1267 return FuncInfo.isExportedInst(V);
1268 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270 // Otherwise, constants can always be exported.
1271 return true;
1272}
1273
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001274/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1275uint32_t SelectionDAGBuilder::getEdgeWeight(MachineBasicBlock *Src,
1276 MachineBasicBlock *Dst) {
1277 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1278 if (!BPI)
1279 return 0;
1280 BasicBlock *SrcBB = const_cast<BasicBlock*>(Src->getBasicBlock());
1281 BasicBlock *DstBB = const_cast<BasicBlock*>(Dst->getBasicBlock());
1282 return BPI->getEdgeWeight(SrcBB, DstBB);
1283}
1284
1285void SelectionDAGBuilder::addSuccessorWithWeight(MachineBasicBlock *Src,
1286 MachineBasicBlock *Dst) {
1287 uint32_t weight = getEdgeWeight(Src, Dst);
1288 Src->addSuccessor(Dst, weight);
1289}
1290
1291
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001292static bool InBlock(const Value *V, const BasicBlock *BB) {
1293 if (const Instruction *I = dyn_cast<Instruction>(V))
1294 return I->getParent() == BB;
1295 return true;
1296}
1297
Dan Gohmanc2277342008-10-17 21:16:08 +00001298/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1299/// This function emits a branch and is used at the leaves of an OR or an
1300/// AND operator tree.
1301///
1302void
Dan Gohman46510a72010-04-15 01:51:59 +00001303SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001304 MachineBasicBlock *TBB,
1305 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001306 MachineBasicBlock *CurBB,
1307 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001308 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001309
Dan Gohmanc2277342008-10-17 21:16:08 +00001310 // If the leaf of the tree is a comparison, merge the condition into
1311 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001312 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001313 // The operands of the cmp have to be in this block. We don't know
1314 // how to export them from some other block. If this is the first block
1315 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001316 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001317 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1318 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001320 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001321 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001322 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001323 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324 } else {
1325 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001326 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001327 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001328
1329 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001330 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1331 SwitchCases.push_back(CB);
1332 return;
1333 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001334 }
1335
1336 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001337 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001338 NULL, TBB, FBB, CurBB);
1339 SwitchCases.push_back(CB);
1340}
1341
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001342/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001343void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001344 MachineBasicBlock *TBB,
1345 MachineBasicBlock *FBB,
1346 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001347 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001348 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001349 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001350 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001351 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001352 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1353 BOp->getParent() != CurBB->getBasicBlock() ||
1354 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1355 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001356 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001357 return;
1358 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001359
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001360 // Create TmpBB after CurBB.
1361 MachineFunction::iterator BBI = CurBB;
1362 MachineFunction &MF = DAG.getMachineFunction();
1363 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1364 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001365
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001366 if (Opc == Instruction::Or) {
1367 // Codegen X | Y as:
1368 // jmp_if_X TBB
1369 // jmp TmpBB
1370 // TmpBB:
1371 // jmp_if_Y TBB
1372 // jmp FBB
1373 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001374
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001375 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001376 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001377
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001378 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001379 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 } else {
1381 assert(Opc == Instruction::And && "Unknown merge op!");
1382 // Codegen X & Y as:
1383 // jmp_if_X TmpBB
1384 // jmp FBB
1385 // TmpBB:
1386 // jmp_if_Y TBB
1387 // jmp FBB
1388 //
1389 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001390
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001391 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001392 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001394 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001395 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 }
1397}
1398
1399/// If the set of cases should be emitted as a series of branches, return true.
1400/// If we should emit this as a bunch of and/or'd together conditions, return
1401/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001402bool
Dan Gohman2048b852009-11-23 18:04:58 +00001403SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001405
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406 // If this is two comparisons of the same values or'd or and'd together, they
1407 // will get folded into a single comparison, so don't emit two blocks.
1408 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1409 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1410 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1411 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1412 return false;
1413 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001414
Chris Lattner133ce872010-01-02 00:00:03 +00001415 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1416 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1417 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1418 Cases[0].CC == Cases[1].CC &&
1419 isa<Constant>(Cases[0].CmpRHS) &&
1420 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1421 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1422 return false;
1423 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1424 return false;
1425 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 return true;
1428}
1429
Dan Gohman46510a72010-04-15 01:51:59 +00001430void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001431 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001433 // Update machine-CFG edges.
1434 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1435
1436 // Figure out which block is immediately after the current one.
1437 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001438 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001439 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001440 NextBlock = BBI;
1441
1442 if (I.isUnconditional()) {
1443 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001444 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001445
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001447 if (Succ0MBB != NextBlock)
1448 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001449 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001450 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452 return;
1453 }
1454
1455 // If this condition is one of the special cases we handle, do special stuff
1456 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001457 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001458 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1459
1460 // If this is a series of conditions that are or'd or and'd together, emit
1461 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001462 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001463 // For example, instead of something like:
1464 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001465 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001466 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001467 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 // or C, F
1469 // jnz foo
1470 // Emit:
1471 // cmp A, B
1472 // je foo
1473 // cmp D, E
1474 // jle foo
1475 //
Dan Gohman46510a72010-04-15 01:51:59 +00001476 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001477 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001478 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479 (BOp->getOpcode() == Instruction::And ||
1480 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001481 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1482 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001483 // If the compares in later blocks need to use values not currently
1484 // exported from this block, export them now. This block should always
1485 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001486 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001487
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001488 // Allow some cases to be rejected.
1489 if (ShouldEmitAsBranches(SwitchCases)) {
1490 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1491 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1492 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1493 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001495 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001496 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001497 SwitchCases.erase(SwitchCases.begin());
1498 return;
1499 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001500
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001501 // Okay, we decided not to do this, remove any inserted MBB's and clear
1502 // SwitchCases.
1503 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001504 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001505
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001506 SwitchCases.clear();
1507 }
1508 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001509
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001510 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001511 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001512 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001513
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001514 // Use visitSwitchCase to actually insert the fast branch sequence for this
1515 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001516 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001517}
1518
1519/// visitSwitchCase - Emits the necessary code to represent a single node in
1520/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001521void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1522 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001523 SDValue Cond;
1524 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001525 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001526
1527 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001528 if (CB.CmpMHS == NULL) {
1529 // Fold "(X == true)" to X and "(X == false)" to !X to
1530 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001531 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001532 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001533 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001534 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001535 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001537 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001539 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540 } else {
1541 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1542
Anton Korobeynikov23218582008-12-23 22:25:27 +00001543 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1544 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001545
1546 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001547 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001548
1549 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001551 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001553 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001554 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001555 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001556 DAG.getConstant(High-Low, VT), ISD::SETULE);
1557 }
1558 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001559
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001560 // Update successor info
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001561 addSuccessorWithWeight(SwitchBB, CB.TrueBB);
1562 addSuccessorWithWeight(SwitchBB, CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001563
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564 // Set NextBlock to be the MBB immediately after the current one, if any.
1565 // This is used to avoid emitting unnecessary branches to the next block.
1566 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001567 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001568 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001569 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001570
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 // If the lhs block is the next block, invert the condition so that we can
1572 // fall through to the lhs instead of the rhs block.
1573 if (CB.TrueBB == NextBlock) {
1574 std::swap(CB.TrueBB, CB.FalseBB);
1575 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001576 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001577 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001578
Dale Johannesenf5d97892009-02-04 01:48:28 +00001579 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001581 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001582
Evan Cheng266a99d2010-09-23 06:51:55 +00001583 // Insert the false branch. Do this even if it's a fall through branch,
1584 // this makes it easier to do DAG optimizations which require inverting
1585 // the branch condition.
1586 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1587 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001588
1589 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001590}
1591
1592/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001593void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001594 // Emit the code for the jump table
1595 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001596 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001597 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1598 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001599 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001600 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1601 MVT::Other, Index.getValue(1),
1602 Table, Index);
1603 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001604}
1605
1606/// visitJumpTableHeader - This function emits necessary code to produce index
1607/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001608void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001609 JumpTableHeader &JTH,
1610 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001611 // Subtract the lowest switch case value from the value being switched on and
1612 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613 // difference between smallest and largest cases.
1614 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001615 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001616 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001617 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001618
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001619 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001620 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001621 // can be used as an index into the jump table in a subsequent basic block.
1622 // This value may be smaller or larger than the target's pointer type, and
1623 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001624 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001625
Dan Gohman89496d02010-07-02 00:10:16 +00001626 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001627 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1628 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001629 JT.Reg = JumpTableReg;
1630
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001631 // Emit the range check for the jump table, and branch to the default block
1632 // for the switch statement if the value being switched on exceeds the largest
1633 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001634 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001635 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001636 DAG.getConstant(JTH.Last-JTH.First,VT),
1637 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001638
1639 // Set NextBlock to be the MBB immediately after the current one, if any.
1640 // This is used to avoid emitting unnecessary branches to the next block.
1641 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001642 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001643
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001644 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001645 NextBlock = BBI;
1646
Dale Johannesen66978ee2009-01-31 02:22:37 +00001647 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001648 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001649 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001650
Bill Wendling4533cac2010-01-28 21:51:40 +00001651 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001652 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1653 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001654
Bill Wendling87710f02009-12-21 23:47:40 +00001655 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001656}
1657
1658/// visitBitTestHeader - This function emits necessary code to produce value
1659/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001660void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1661 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001662 // Subtract the minimum value
1663 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001664 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001665 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001666 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001667
1668 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001669 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001670 TLI.getSetCCResultType(Sub.getValueType()),
1671 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001672 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001673
Evan Chengd08e5b42011-01-06 01:02:44 +00001674 // Determine the type of the test operands.
1675 bool UsePtrType = false;
1676 if (!TLI.isTypeLegal(VT))
1677 UsePtrType = true;
1678 else {
1679 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1680 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1681 // Switch table case range are encoded into series of masks.
1682 // Just use pointer type, it's guaranteed to fit.
1683 UsePtrType = true;
1684 break;
1685 }
1686 }
1687 if (UsePtrType) {
1688 VT = TLI.getPointerTy();
1689 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1690 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001691
Evan Chengd08e5b42011-01-06 01:02:44 +00001692 B.RegVT = VT;
1693 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001694 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001695 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001696
1697 // Set NextBlock to be the MBB immediately after the current one, if any.
1698 // This is used to avoid emitting unnecessary branches to the next block.
1699 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001700 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001701 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001702 NextBlock = BBI;
1703
1704 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1705
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001706 addSuccessorWithWeight(SwitchBB, B.Default);
1707 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001708
Dale Johannesen66978ee2009-01-31 02:22:37 +00001709 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001710 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001711 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001712
Evan Cheng8c1f4322010-09-23 18:32:19 +00001713 if (MBB != NextBlock)
1714 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1715 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001716
Bill Wendling87710f02009-12-21 23:47:40 +00001717 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001718}
1719
1720/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001721void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1722 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001723 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001724 BitTestCase &B,
1725 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001726 EVT VT = BB.RegVT;
1727 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1728 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001729 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001730 unsigned PopCount = CountPopulation_64(B.Mask);
1731 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001732 // Testing for a single bit; just compare the shift count with what it
1733 // would need to be to shift a 1 bit in that position.
1734 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001735 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001736 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001737 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001738 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001739 } else if (PopCount == BB.Range) {
1740 // There is only one zero bit in the range, test for it directly.
1741 Cmp = DAG.getSetCC(getCurDebugLoc(),
1742 TLI.getSetCCResultType(VT),
1743 ShiftOp,
1744 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1745 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001746 } else {
1747 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001748 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1749 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001750
Dan Gohman8e0163a2010-06-24 02:06:24 +00001751 // Emit bit tests and jumps
1752 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001753 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001754 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001755 TLI.getSetCCResultType(VT),
1756 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001757 ISD::SETNE);
1758 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001759
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001760 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1761 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001762
Dale Johannesen66978ee2009-01-31 02:22:37 +00001763 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001764 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001765 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001766
1767 // Set NextBlock to be the MBB immediately after the current one, if any.
1768 // This is used to avoid emitting unnecessary branches to the next block.
1769 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001770 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001771 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001772 NextBlock = BBI;
1773
Evan Cheng8c1f4322010-09-23 18:32:19 +00001774 if (NextMBB != NextBlock)
1775 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1776 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001777
Bill Wendling87710f02009-12-21 23:47:40 +00001778 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001779}
1780
Dan Gohman46510a72010-04-15 01:51:59 +00001781void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001782 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001783
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001784 // Retrieve successors.
1785 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1786 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1787
Gabor Greifb67e6b32009-01-15 11:10:44 +00001788 const Value *Callee(I.getCalledValue());
1789 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001790 visitInlineAsm(&I);
1791 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001792 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001793
1794 // If the value of the invoke is used outside of its defining block, make it
1795 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001796 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001797
1798 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001799 InvokeMBB->addSuccessor(Return);
1800 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001801
1802 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001803 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1804 MVT::Other, getControlRoot(),
1805 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001806}
1807
Dan Gohman46510a72010-04-15 01:51:59 +00001808void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001809}
1810
Bill Wendling772fe172011-07-27 20:18:04 +00001811void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
Bill Wendling7379b662011-07-28 21:14:13 +00001812 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1813}
1814
Bill Wendling36785372011-07-28 23:44:58 +00001815void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
Bill Wendling772fe172011-07-27 20:18:04 +00001816 // FIXME: Handle this
Bill Wendling7379b662011-07-28 21:14:13 +00001817 assert(FuncInfo.MBB->isLandingPad() &&
1818 "Call to landingpad not in landing pad!");
Bill Wendling36785372011-07-28 23:44:58 +00001819
1820 MachineBasicBlock *MBB = FuncInfo.MBB;
1821 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1822 AddLandingPadInfo(LP, MMI, MBB);
1823
1824 SmallVector<EVT, 2> ValueVTs;
Bill Wendling744b4bd2011-07-29 01:11:14 +00001825 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
Bill Wendling36785372011-07-28 23:44:58 +00001826
1827 // Insert the EXCEPTIONADDR instruction.
1828 assert(FuncInfo.MBB->isLandingPad() &&
1829 "Call to eh.exception not in landing pad!");
1830 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1831 SDValue Ops[2];
1832 Ops[0] = DAG.getRoot();
1833 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1834 SDValue Chain = Op1.getValue(1);
1835
1836 // Insert the EHSELECTION instruction.
Bill Wendling741bf792011-07-29 01:15:29 +00001837 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Bill Wendling36785372011-07-28 23:44:58 +00001838 Ops[0] = Op1;
1839 Ops[1] = Chain;
1840 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1841 Chain = Op2.getValue(1);
Bill Wendling7d44c452011-07-29 01:11:33 +00001842 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
Bill Wendling36785372011-07-28 23:44:58 +00001843
1844 Ops[0] = Op1;
1845 Ops[1] = Op2;
Bill Wendling36785372011-07-28 23:44:58 +00001846 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1847 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1848 &Ops[0], 2);
1849
1850 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1851 setValue(&LP, RetPair.first);
1852 DAG.setRoot(RetPair.second);
Bill Wendling772fe172011-07-27 20:18:04 +00001853}
1854
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001855/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1856/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001857bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1858 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001859 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001860 MachineBasicBlock *Default,
1861 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001862 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001863
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001864 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001865 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001866 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001867 return false;
1868
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001869 // Get the MachineFunction which holds the current MBB. This is used when
1870 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001871 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001872
1873 // Figure out which block is immediately after the current one.
1874 MachineBasicBlock *NextBlock = 0;
1875 MachineFunction::iterator BBI = CR.CaseBB;
1876
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001877 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001878 NextBlock = BBI;
1879
Benjamin Kramerce750f02010-11-22 09:45:38 +00001880 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001881 // is the same as the other, but has one bit unset that the other has set,
1882 // use bit manipulation to do two compares at once. For example:
1883 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001884 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1885 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1886 if (Size == 2 && CR.CaseBB == SwitchBB) {
1887 Case &Small = *CR.Range.first;
1888 Case &Big = *(CR.Range.second-1);
1889
1890 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1891 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1892 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1893
1894 // Check that there is only one bit different.
1895 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1896 (SmallValue | BigValue) == BigValue) {
1897 // Isolate the common bit.
1898 APInt CommonBit = BigValue & ~SmallValue;
1899 assert((SmallValue | CommonBit) == BigValue &&
1900 CommonBit.countPopulation() == 1 && "Not a common bit?");
1901
1902 SDValue CondLHS = getValue(SV);
1903 EVT VT = CondLHS.getValueType();
1904 DebugLoc DL = getCurDebugLoc();
1905
1906 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1907 DAG.getConstant(CommonBit, VT));
1908 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1909 Or, DAG.getConstant(BigValue, VT),
1910 ISD::SETEQ);
1911
1912 // Update successor info.
1913 SwitchBB->addSuccessor(Small.BB);
1914 SwitchBB->addSuccessor(Default);
1915
1916 // Insert the true branch.
1917 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1918 getControlRoot(), Cond,
1919 DAG.getBasicBlock(Small.BB));
1920
1921 // Insert the false branch.
1922 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1923 DAG.getBasicBlock(Default));
1924
1925 DAG.setRoot(BrCond);
1926 return true;
1927 }
1928 }
1929 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001930
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001931 // Rearrange the case blocks so that the last one falls through if possible.
1932 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1933 // The last case block won't fall through into 'NextBlock' if we emit the
1934 // branches in this order. See if rearranging a case value would help.
1935 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1936 if (I->BB == NextBlock) {
1937 std::swap(*I, BackCase);
1938 break;
1939 }
1940 }
1941 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001942
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001943 // Create a CaseBlock record representing a conditional branch to
1944 // the Case's target mbb if the value being switched on SV is equal
1945 // to C.
1946 MachineBasicBlock *CurBlock = CR.CaseBB;
1947 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1948 MachineBasicBlock *FallThrough;
1949 if (I != E-1) {
1950 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1951 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001952
1953 // Put SV in a virtual register to make it available from the new blocks.
1954 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001955 } else {
1956 // If the last case doesn't match, go to the default block.
1957 FallThrough = Default;
1958 }
1959
Dan Gohman46510a72010-04-15 01:51:59 +00001960 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001961 ISD::CondCode CC;
1962 if (I->High == I->Low) {
1963 // This is just small small case range :) containing exactly 1 case
1964 CC = ISD::SETEQ;
1965 LHS = SV; RHS = I->High; MHS = NULL;
1966 } else {
1967 CC = ISD::SETLE;
1968 LHS = I->Low; MHS = SV; RHS = I->High;
1969 }
1970 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001971
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001972 // If emitting the first comparison, just call visitSwitchCase to emit the
1973 // code into the current block. Otherwise, push the CaseBlock onto the
1974 // vector to be later processed by SDISel, and insert the node's MBB
1975 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001976 if (CurBlock == SwitchBB)
1977 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001978 else
1979 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001980
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001981 CurBlock = FallThrough;
1982 }
1983
1984 return true;
1985}
1986
1987static inline bool areJTsAllowed(const TargetLowering &TLI) {
1988 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1990 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001991}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001992
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001993static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001994 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001995 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001996 return (LastExt - FirstExt + 1ULL);
1997}
1998
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001999/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00002000bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
2001 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002002 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002003 MachineBasicBlock* Default,
2004 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002005 Case& FrontCase = *CR.Range.first;
2006 Case& BackCase = *(CR.Range.second-1);
2007
Chris Lattnere880efe2009-11-07 07:50:34 +00002008 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2009 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002010
Chris Lattnere880efe2009-11-07 07:50:34 +00002011 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002012 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2013 I!=E; ++I)
2014 TSize += I->size();
2015
Dan Gohmane0567812010-04-08 23:03:40 +00002016 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002017 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002018
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002019 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00002020 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002021 if (Density < 0.4)
2022 return false;
2023
David Greene4b69d992010-01-05 01:24:57 +00002024 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002025 << "First entry: " << First << ". Last entry: " << Last << '\n'
2026 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00002027 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002028
2029 // Get the MachineFunction which holds the current MBB. This is used when
2030 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002031 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002032
2033 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002034 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002035 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002036
2037 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2038
2039 // Create a new basic block to hold the code for loading the address
2040 // of the jump table, and jumping to it. Update successor information;
2041 // we will either branch to the default case for the switch, or the jump
2042 // table.
2043 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2044 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002045
2046 addSuccessorWithWeight(CR.CaseBB, Default);
2047 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002048
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002049 // Build a vector of destination BBs, corresponding to each target
2050 // of the jump table. If the value of the jump table slot corresponds to
2051 // a case statement, push the case's BB onto the vector, otherwise, push
2052 // the default BB.
2053 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002054 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002055 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002056 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2057 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002058
2059 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002060 DestBBs.push_back(I->BB);
2061 if (TEI==High)
2062 ++I;
2063 } else {
2064 DestBBs.push_back(Default);
2065 }
2066 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002067
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002068 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002069 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2070 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071 E = DestBBs.end(); I != E; ++I) {
2072 if (!SuccsHandled[(*I)->getNumber()]) {
2073 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002074 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002075 }
2076 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002077
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002078 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002079 unsigned JTEncoding = TLI.getJumpTableEncoding();
2080 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002081 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002082
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002083 // Set the jump table information so that we can codegen it as a second
2084 // MachineBasicBlock
2085 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002086 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2087 if (CR.CaseBB == SwitchBB)
2088 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002090 JTCases.push_back(JumpTableBlock(JTH, JT));
2091
2092 return true;
2093}
2094
2095/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2096/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002097bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2098 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002099 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002100 MachineBasicBlock *Default,
2101 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002102 // Get the MachineFunction which holds the current MBB. This is used when
2103 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002104 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002105
2106 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002107 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002108 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002109
2110 Case& FrontCase = *CR.Range.first;
2111 Case& BackCase = *(CR.Range.second-1);
2112 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2113
2114 // Size is the number of Cases represented by this range.
2115 unsigned Size = CR.Range.second - CR.Range.first;
2116
Chris Lattnere880efe2009-11-07 07:50:34 +00002117 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2118 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002119 double FMetric = 0;
2120 CaseItr Pivot = CR.Range.first + Size/2;
2121
2122 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2123 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002124 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002125 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2126 I!=E; ++I)
2127 TSize += I->size();
2128
Chris Lattnere880efe2009-11-07 07:50:34 +00002129 APInt LSize = FrontCase.size();
2130 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002131 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002132 << "First: " << First << ", Last: " << Last <<'\n'
2133 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002134 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2135 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002136 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2137 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002138 APInt Range = ComputeRange(LEnd, RBegin);
2139 assert((Range - 2ULL).isNonNegative() &&
2140 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002141 // Use volatile double here to avoid excess precision issues on some hosts,
2142 // e.g. that use 80-bit X87 registers.
2143 volatile double LDensity =
2144 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002145 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002146 volatile double RDensity =
2147 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002148 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002149 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002151 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002152 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2153 << "LDensity: " << LDensity
2154 << ", RDensity: " << RDensity << '\n'
2155 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002156 if (FMetric < Metric) {
2157 Pivot = J;
2158 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002159 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002160 }
2161
2162 LSize += J->size();
2163 RSize -= J->size();
2164 }
2165 if (areJTsAllowed(TLI)) {
2166 // If our case is dense we *really* should handle it earlier!
2167 assert((FMetric > 0) && "Should handle dense range earlier!");
2168 } else {
2169 Pivot = CR.Range.first + Size/2;
2170 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002171
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172 CaseRange LHSR(CR.Range.first, Pivot);
2173 CaseRange RHSR(Pivot, CR.Range.second);
2174 Constant *C = Pivot->Low;
2175 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002176
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002177 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002178 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002179 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002180 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002181 // Pivot's Value, then we can branch directly to the LHS's Target,
2182 // rather than creating a leaf node for it.
2183 if ((LHSR.second - LHSR.first) == 1 &&
2184 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002185 cast<ConstantInt>(C)->getValue() ==
2186 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002187 TrueBB = LHSR.first->BB;
2188 } else {
2189 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2190 CurMF->insert(BBI, TrueBB);
2191 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002192
2193 // Put SV in a virtual register to make it available from the new blocks.
2194 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002195 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002196
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002197 // Similar to the optimization above, if the Value being switched on is
2198 // known to be less than the Constant CR.LT, and the current Case Value
2199 // is CR.LT - 1, then we can branch directly to the target block for
2200 // the current Case Value, rather than emitting a RHS leaf node for it.
2201 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002202 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2203 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002204 FalseBB = RHSR.first->BB;
2205 } else {
2206 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2207 CurMF->insert(BBI, FalseBB);
2208 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002209
2210 // Put SV in a virtual register to make it available from the new blocks.
2211 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002212 }
2213
2214 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002215 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002216 // Otherwise, branch to LHS.
2217 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2218
Dan Gohman99be8ae2010-04-19 22:41:47 +00002219 if (CR.CaseBB == SwitchBB)
2220 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002221 else
2222 SwitchCases.push_back(CB);
2223
2224 return true;
2225}
2226
2227/// handleBitTestsSwitchCase - if current case range has few destination and
2228/// range span less, than machine word bitwidth, encode case range into series
2229/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002230bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2231 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002232 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002233 MachineBasicBlock* Default,
2234 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002235 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002236 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237
2238 Case& FrontCase = *CR.Range.first;
2239 Case& BackCase = *(CR.Range.second-1);
2240
2241 // Get the MachineFunction which holds the current MBB. This is used when
2242 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002243 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002245 // If target does not have legal shift left, do not emit bit tests at all.
2246 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2247 return false;
2248
Anton Korobeynikov23218582008-12-23 22:25:27 +00002249 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002250 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2251 I!=E; ++I) {
2252 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002253 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002254 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002255
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002256 // Count unique destinations
2257 SmallSet<MachineBasicBlock*, 4> Dests;
2258 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2259 Dests.insert(I->BB);
2260 if (Dests.size() > 3)
2261 // Don't bother the code below, if there are too much unique destinations
2262 return false;
2263 }
David Greene4b69d992010-01-05 01:24:57 +00002264 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002265 << Dests.size() << '\n'
2266 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002267
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002268 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002269 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2270 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002271 APInt cmpRange = maxValue - minValue;
2272
David Greene4b69d992010-01-05 01:24:57 +00002273 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002274 << "Low bound: " << minValue << '\n'
2275 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002276
Dan Gohmane0567812010-04-08 23:03:40 +00002277 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002278 (!(Dests.size() == 1 && numCmps >= 3) &&
2279 !(Dests.size() == 2 && numCmps >= 5) &&
2280 !(Dests.size() >= 3 && numCmps >= 6)))
2281 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002282
David Greene4b69d992010-01-05 01:24:57 +00002283 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002284 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2285
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002286 // Optimize the case where all the case values fit in a
2287 // word without having to subtract minValue. In this case,
2288 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002289 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002290 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002292 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002293 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002294
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002295 CaseBitsVector CasesBits;
2296 unsigned i, count = 0;
2297
2298 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2299 MachineBasicBlock* Dest = I->BB;
2300 for (i = 0; i < count; ++i)
2301 if (Dest == CasesBits[i].BB)
2302 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002303
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002304 if (i == count) {
2305 assert((count < 3) && "Too much destinations to test!");
2306 CasesBits.push_back(CaseBits(0, Dest, 0));
2307 count++;
2308 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002309
2310 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2311 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2312
2313 uint64_t lo = (lowValue - lowBound).getZExtValue();
2314 uint64_t hi = (highValue - lowBound).getZExtValue();
2315
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002316 for (uint64_t j = lo; j <= hi; j++) {
2317 CasesBits[i].Mask |= 1ULL << j;
2318 CasesBits[i].Bits++;
2319 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002321 }
2322 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002324 BitTestInfo BTC;
2325
2326 // Figure out which block is immediately after the current one.
2327 MachineFunction::iterator BBI = CR.CaseBB;
2328 ++BBI;
2329
2330 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2331
David Greene4b69d992010-01-05 01:24:57 +00002332 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002333 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002334 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002335 << ", Bits: " << CasesBits[i].Bits
2336 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002337
2338 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2339 CurMF->insert(BBI, CaseBB);
2340 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2341 CaseBB,
2342 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002343
2344 // Put SV in a virtual register to make it available from the new blocks.
2345 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002347
2348 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002349 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002350 CR.CaseBB, Default, BTC);
2351
Dan Gohman99be8ae2010-04-19 22:41:47 +00002352 if (CR.CaseBB == SwitchBB)
2353 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002354
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002355 BitTestCases.push_back(BTB);
2356
2357 return true;
2358}
2359
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002360/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002361size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2362 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002363 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002364
2365 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002366 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002367 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2368 Cases.push_back(Case(SI.getSuccessorValue(i),
2369 SI.getSuccessorValue(i),
2370 SMBB));
2371 }
2372 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2373
2374 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002375 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002376 // Must recompute end() each iteration because it may be
2377 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002378 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2379 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002380 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2381 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002382 MachineBasicBlock* nextBB = J->BB;
2383 MachineBasicBlock* currentBB = I->BB;
2384
2385 // If the two neighboring cases go to the same destination, merge them
2386 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002387 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002388 I->High = J->High;
2389 J = Cases.erase(J);
2390 } else {
2391 I = J++;
2392 }
2393 }
2394
2395 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2396 if (I->Low != I->High)
2397 // A range counts double, since it requires two compares.
2398 ++numCmps;
2399 }
2400
2401 return numCmps;
2402}
2403
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002404void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2405 MachineBasicBlock *Last) {
2406 // Update JTCases.
2407 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2408 if (JTCases[i].first.HeaderBB == First)
2409 JTCases[i].first.HeaderBB = Last;
2410
2411 // Update BitTestCases.
2412 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2413 if (BitTestCases[i].Parent == First)
2414 BitTestCases[i].Parent = Last;
2415}
2416
Dan Gohman46510a72010-04-15 01:51:59 +00002417void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002418 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002419
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002420 // Figure out which block is immediately after the current one.
2421 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002422 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2423
2424 // If there is only the default destination, branch to it if it is not the
2425 // next basic block. Otherwise, just fall through.
2426 if (SI.getNumOperands() == 2) {
2427 // Update machine-CFG edges.
2428
2429 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002430 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002431 if (Default != NextBlock)
2432 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2433 MVT::Other, getControlRoot(),
2434 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002435
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002436 return;
2437 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002438
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002439 // If there are any non-default case statements, create a vector of Cases
2440 // representing each one, and sort the vector so that we can efficiently
2441 // create a binary search tree from them.
2442 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002443 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002444 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002445 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002446 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002447
2448 // Get the Value to be switched on and default basic blocks, which will be
2449 // inserted into CaseBlock records, representing basic blocks in the binary
2450 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002451 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002452
2453 // Push the initial CaseRec onto the worklist
2454 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002455 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2456 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002457
2458 while (!WorkList.empty()) {
2459 // Grab a record representing a case range to process off the worklist
2460 CaseRec CR = WorkList.back();
2461 WorkList.pop_back();
2462
Dan Gohman99be8ae2010-04-19 22:41:47 +00002463 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002464 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002466 // If the range has few cases (two or less) emit a series of specific
2467 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002468 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002469 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002470
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002471 // If the switch has more than 5 blocks, and at least 40% dense, and the
2472 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002473 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002474 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002475 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002476
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002477 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2478 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002479 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002480 }
2481}
2482
Dan Gohman46510a72010-04-15 01:51:59 +00002483void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002484 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002485
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002486 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002487 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002488 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002489 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002490 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002491 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002492 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002493 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2494 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2495 addSuccessorWithWeight(IndirectBrMBB, Succ);
2496 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002497
Bill Wendling4533cac2010-01-28 21:51:40 +00002498 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2499 MVT::Other, getControlRoot(),
2500 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002501}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002502
Dan Gohman46510a72010-04-15 01:51:59 +00002503void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002504 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002505 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002506 if (isa<Constant>(I.getOperand(0)) &&
2507 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2508 SDValue Op2 = getValue(I.getOperand(1));
2509 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2510 Op2.getValueType(), Op2));
2511 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002512 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002513
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002514 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002515}
2516
Dan Gohman46510a72010-04-15 01:51:59 +00002517void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002518 SDValue Op1 = getValue(I.getOperand(0));
2519 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002520 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2521 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002522}
2523
Dan Gohman46510a72010-04-15 01:51:59 +00002524void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002525 SDValue Op1 = getValue(I.getOperand(0));
2526 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002527
2528 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2529
Chris Lattnerd3027732011-02-13 09:02:52 +00002530 // Coerce the shift amount to the right type if we can.
2531 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002532 unsigned ShiftSize = ShiftTy.getSizeInBits();
2533 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002534 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002535
Dan Gohman57fc82d2009-04-09 03:51:29 +00002536 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002537 if (ShiftSize > Op2Size)
2538 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002539
Dan Gohman57fc82d2009-04-09 03:51:29 +00002540 // If the operand is larger than the shift count type but the shift
2541 // count type has enough bits to represent any shift value, truncate
2542 // it now. This is a common case and it exposes the truncate to
2543 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002544 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2545 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2546 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002547 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002548 else
Chris Lattnere0751182011-02-13 19:09:16 +00002549 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002550 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002551
Bill Wendling4533cac2010-01-28 21:51:40 +00002552 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2553 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002554}
2555
Benjamin Kramer9c640302011-07-08 10:31:30 +00002556void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002557 SDValue Op1 = getValue(I.getOperand(0));
2558 SDValue Op2 = getValue(I.getOperand(1));
2559
2560 // Turn exact SDivs into multiplications.
2561 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2562 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002563 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2564 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002565 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2566 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2567 else
2568 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2569 Op1, Op2));
2570}
2571
Dan Gohman46510a72010-04-15 01:51:59 +00002572void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002573 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002574 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002575 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002576 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002577 predicate = ICmpInst::Predicate(IC->getPredicate());
2578 SDValue Op1 = getValue(I.getOperand(0));
2579 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002580 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002581
Owen Andersone50ed302009-08-10 22:56:29 +00002582 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002583 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002584}
2585
Dan Gohman46510a72010-04-15 01:51:59 +00002586void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002587 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002588 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002589 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002590 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002591 predicate = FCmpInst::Predicate(FC->getPredicate());
2592 SDValue Op1 = getValue(I.getOperand(0));
2593 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002594 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002595 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002596 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002597}
2598
Dan Gohman46510a72010-04-15 01:51:59 +00002599void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002600 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002601 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2602 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002603 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002604
Bill Wendling49fcff82009-12-21 22:30:11 +00002605 SmallVector<SDValue, 4> Values(NumValues);
2606 SDValue Cond = getValue(I.getOperand(0));
2607 SDValue TrueVal = getValue(I.getOperand(1));
2608 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002609
Bill Wendling4533cac2010-01-28 21:51:40 +00002610 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002611 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002612 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2613 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002614 SDValue(TrueVal.getNode(),
2615 TrueVal.getResNo() + i),
2616 SDValue(FalseVal.getNode(),
2617 FalseVal.getResNo() + i));
2618
Bill Wendling4533cac2010-01-28 21:51:40 +00002619 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2620 DAG.getVTList(&ValueVTs[0], NumValues),
2621 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002622}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002623
Dan Gohman46510a72010-04-15 01:51:59 +00002624void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002625 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2626 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002627 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002628 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002629}
2630
Dan Gohman46510a72010-04-15 01:51:59 +00002631void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002632 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2633 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2634 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002635 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002636 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002637}
2638
Dan Gohman46510a72010-04-15 01:51:59 +00002639void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002640 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2641 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2642 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002643 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002644 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002645}
2646
Dan Gohman46510a72010-04-15 01:51:59 +00002647void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002648 // FPTrunc is never a no-op cast, no need to check
2649 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002650 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002651 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2652 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002653}
2654
Dan Gohman46510a72010-04-15 01:51:59 +00002655void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002656 // FPTrunc is never a no-op cast, no need to check
2657 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002658 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002659 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002660}
2661
Dan Gohman46510a72010-04-15 01:51:59 +00002662void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002663 // FPToUI is never a no-op cast, no need to check
2664 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002665 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002666 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002667}
2668
Dan Gohman46510a72010-04-15 01:51:59 +00002669void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002670 // FPToSI is never a no-op cast, no need to check
2671 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002672 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002673 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002674}
2675
Dan Gohman46510a72010-04-15 01:51:59 +00002676void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002677 // UIToFP is never a no-op cast, no need to check
2678 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002679 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002680 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002681}
2682
Dan Gohman46510a72010-04-15 01:51:59 +00002683void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002684 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002685 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002686 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002687 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002688}
2689
Dan Gohman46510a72010-04-15 01:51:59 +00002690void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002691 // What to do depends on the size of the integer and the size of the pointer.
2692 // We can either truncate, zero extend, or no-op, accordingly.
2693 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002694 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002695 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002696}
2697
Dan Gohman46510a72010-04-15 01:51:59 +00002698void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002699 // What to do depends on the size of the integer and the size of the pointer.
2700 // We can either truncate, zero extend, or no-op, accordingly.
2701 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002702 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002703 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002704}
2705
Dan Gohman46510a72010-04-15 01:51:59 +00002706void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002707 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002708 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709
Bill Wendling49fcff82009-12-21 22:30:11 +00002710 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002711 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002712 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002713 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002714 DestVT, N)); // convert types.
2715 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002716 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002717}
2718
Dan Gohman46510a72010-04-15 01:51:59 +00002719void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002720 SDValue InVec = getValue(I.getOperand(0));
2721 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002722 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002723 TLI.getPointerTy(),
2724 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002725 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2726 TLI.getValueType(I.getType()),
2727 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002728}
2729
Dan Gohman46510a72010-04-15 01:51:59 +00002730void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002731 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002732 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002733 TLI.getPointerTy(),
2734 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002735 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2736 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737}
2738
Mon P Wangaeb06d22008-11-10 04:46:22 +00002739// Utility for visitShuffleVector - Returns true if the mask is mask starting
2740// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002741static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2742 unsigned MaskNumElts = Mask.size();
2743 for (unsigned i = 0; i != MaskNumElts; ++i)
2744 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002745 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002746 return true;
2747}
2748
Dan Gohman46510a72010-04-15 01:51:59 +00002749void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002750 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002751 SDValue Src1 = getValue(I.getOperand(0));
2752 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002753
Nate Begeman9008ca62009-04-27 18:41:29 +00002754 // Convert the ConstantVector mask operand into an array of ints, with -1
2755 // representing undef values.
2756 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002757 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002758 unsigned MaskNumElts = MaskElts.size();
2759 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002760 if (isa<UndefValue>(MaskElts[i]))
2761 Mask.push_back(-1);
2762 else
2763 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2764 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002765
Owen Andersone50ed302009-08-10 22:56:29 +00002766 EVT VT = TLI.getValueType(I.getType());
2767 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002768 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002769
Mon P Wangc7849c22008-11-16 05:06:27 +00002770 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002771 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2772 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002773 return;
2774 }
2775
2776 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002777 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2778 // Mask is longer than the source vectors and is a multiple of the source
2779 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002780 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002781 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2782 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002783 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2784 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002785 return;
2786 }
2787
Mon P Wangc7849c22008-11-16 05:06:27 +00002788 // Pad both vectors with undefs to make them the same length as the mask.
2789 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002790 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2791 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002792 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002793
Nate Begeman9008ca62009-04-27 18:41:29 +00002794 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2795 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002796 MOps1[0] = Src1;
2797 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002798
2799 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2800 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002801 &MOps1[0], NumConcat);
2802 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002803 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002804 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002805
Mon P Wangaeb06d22008-11-10 04:46:22 +00002806 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002807 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002808 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002809 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002810 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002811 MappedOps.push_back(Idx);
2812 else
2813 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002814 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002815
Bill Wendling4533cac2010-01-28 21:51:40 +00002816 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2817 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002818 return;
2819 }
2820
Mon P Wangc7849c22008-11-16 05:06:27 +00002821 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002822 // Analyze the access pattern of the vector to see if we can extract
2823 // two subvectors and do the shuffle. The analysis is done by calculating
2824 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002825 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2826 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002827 int MaxRange[2] = {-1, -1};
2828
Nate Begeman5a5ca152009-04-29 05:20:52 +00002829 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002830 int Idx = Mask[i];
2831 int Input = 0;
2832 if (Idx < 0)
2833 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002834
Nate Begeman5a5ca152009-04-29 05:20:52 +00002835 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002836 Input = 1;
2837 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002838 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002839 if (Idx > MaxRange[Input])
2840 MaxRange[Input] = Idx;
2841 if (Idx < MinRange[Input])
2842 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002843 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002844
Mon P Wangc7849c22008-11-16 05:06:27 +00002845 // Check if the access is smaller than the vector size and can we find
2846 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002847 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2848 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002849 int StartIdx[2]; // StartIdx to extract from
2850 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002851 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002852 RangeUse[Input] = 0; // Unused
2853 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002854 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002855 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002856 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002857 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002858 RangeUse[Input] = 1; // Extract from beginning of the vector
2859 StartIdx[Input] = 0;
2860 } else {
2861 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002862 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002863 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002864 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002865 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002866 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002867 }
2868
Bill Wendling636e2582009-08-21 18:16:06 +00002869 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002870 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002871 return;
2872 }
2873 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2874 // Extract appropriate subvector and generate a vector shuffle
2875 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002876 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002877 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002878 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002879 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002880 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002881 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002882 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002883
Mon P Wangc7849c22008-11-16 05:06:27 +00002884 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002885 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002886 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002887 int Idx = Mask[i];
2888 if (Idx < 0)
2889 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002890 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002891 MappedOps.push_back(Idx - StartIdx[0]);
2892 else
2893 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002894 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002895
Bill Wendling4533cac2010-01-28 21:51:40 +00002896 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2897 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002898 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002899 }
2900 }
2901
Mon P Wangc7849c22008-11-16 05:06:27 +00002902 // We can't use either concat vectors or extract subvectors so fall back to
2903 // replacing the shuffle with extract and build vector.
2904 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002905 EVT EltVT = VT.getVectorElementType();
2906 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002907 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002908 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002909 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002910 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002911 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002912 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002913 SDValue Res;
2914
Nate Begeman5a5ca152009-04-29 05:20:52 +00002915 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002916 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2917 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002918 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002919 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2920 EltVT, Src2,
2921 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2922
2923 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002924 }
2925 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002926
Bill Wendling4533cac2010-01-28 21:51:40 +00002927 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2928 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002929}
2930
Dan Gohman46510a72010-04-15 01:51:59 +00002931void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002932 const Value *Op0 = I.getOperand(0);
2933 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002934 Type *AggTy = I.getType();
2935 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002936 bool IntoUndef = isa<UndefValue>(Op0);
2937 bool FromUndef = isa<UndefValue>(Op1);
2938
Jay Foadfc6d3a42011-07-13 10:26:04 +00002939 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002940
Owen Andersone50ed302009-08-10 22:56:29 +00002941 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002942 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002943 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002944 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2945
2946 unsigned NumAggValues = AggValueVTs.size();
2947 unsigned NumValValues = ValValueVTs.size();
2948 SmallVector<SDValue, 4> Values(NumAggValues);
2949
2950 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002951 unsigned i = 0;
2952 // Copy the beginning value(s) from the original aggregate.
2953 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002954 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002955 SDValue(Agg.getNode(), Agg.getResNo() + i);
2956 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00002957 if (NumValValues) {
2958 SDValue Val = getValue(Op1);
2959 for (; i != LinearIndex + NumValValues; ++i)
2960 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2961 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2962 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002963 // Copy remaining value(s) from the original aggregate.
2964 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002965 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002966 SDValue(Agg.getNode(), Agg.getResNo() + i);
2967
Bill Wendling4533cac2010-01-28 21:51:40 +00002968 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2969 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2970 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002971}
2972
Dan Gohman46510a72010-04-15 01:51:59 +00002973void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002974 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002975 Type *AggTy = Op0->getType();
2976 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002977 bool OutOfUndef = isa<UndefValue>(Op0);
2978
Jay Foadfc6d3a42011-07-13 10:26:04 +00002979 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002980
Owen Andersone50ed302009-08-10 22:56:29 +00002981 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002982 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2983
2984 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00002985
2986 // Ignore a extractvalue that produces an empty object
2987 if (!NumValValues) {
2988 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2989 return;
2990 }
2991
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002992 SmallVector<SDValue, 4> Values(NumValValues);
2993
2994 SDValue Agg = getValue(Op0);
2995 // Copy out the selected value(s).
2996 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2997 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002998 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002999 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003000 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003001
Bill Wendling4533cac2010-01-28 21:51:40 +00003002 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3003 DAG.getVTList(&ValValueVTs[0], NumValValues),
3004 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003005}
3006
Dan Gohman46510a72010-04-15 01:51:59 +00003007void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003008 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003009 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003010
Dan Gohman46510a72010-04-15 01:51:59 +00003011 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003012 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003013 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003014 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003015 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3016 if (Field) {
3017 // N = N + Offset
3018 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003019 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003020 DAG.getIntPtrConstant(Offset));
3021 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003022
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003023 Ty = StTy->getElementType(Field);
3024 } else {
3025 Ty = cast<SequentialType>(Ty)->getElementType();
3026
3027 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003028 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003029 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003030 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003031 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003032 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003033 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003034 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003035 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003036 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3037 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003038 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003039 else
Evan Chengb1032a82009-02-09 20:54:38 +00003040 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003041
Dale Johannesen66978ee2009-01-31 02:22:37 +00003042 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003043 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003044 continue;
3045 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003046
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003047 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003048 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3049 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003050 SDValue IdxN = getValue(Idx);
3051
3052 // If the index is smaller or larger than intptr_t, truncate or extend
3053 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003054 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003055
3056 // If this is a multiply by a power of two, turn it into a shl
3057 // immediately. This is a very common case.
3058 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003059 if (ElementSize.isPowerOf2()) {
3060 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003061 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003062 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00003063 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003064 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003065 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003066 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003067 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003068 }
3069 }
3070
Scott Michelfdc40a02009-02-17 22:15:04 +00003071 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003072 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003073 }
3074 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003075
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003076 setValue(&I, N);
3077}
3078
Dan Gohman46510a72010-04-15 01:51:59 +00003079void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003080 // If this is a fixed sized alloca in the entry block of the function,
3081 // allocate it statically on the stack.
3082 if (FuncInfo.StaticAllocaMap.count(&I))
3083 return; // getValue will auto-populate this.
3084
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003085 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003086 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003087 unsigned Align =
3088 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3089 I.getAlignment());
3090
3091 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003092
Owen Andersone50ed302009-08-10 22:56:29 +00003093 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003094 if (AllocSize.getValueType() != IntPtr)
3095 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3096
3097 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3098 AllocSize,
3099 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003100
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003101 // Handle alignment. If the requested alignment is less than or equal to
3102 // the stack alignment, ignore it. If the size is greater than or equal to
3103 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003104 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003105 if (Align <= StackAlign)
3106 Align = 0;
3107
3108 // Round the size of the allocation up to the stack alignment size
3109 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003110 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003111 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003112 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003113
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003114 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003115 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003116 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003117 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3118
3119 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003120 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003121 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003122 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003123 setValue(&I, DSA);
3124 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003125
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003126 // Inform the Frame Information that we have just allocated a variable-sized
3127 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003128 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003129}
3130
Dan Gohman46510a72010-04-15 01:51:59 +00003131void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003132 const Value *SV = I.getOperand(0);
3133 SDValue Ptr = getValue(SV);
3134
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003135 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003136
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003137 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003138 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003139 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003140 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003141
Owen Andersone50ed302009-08-10 22:56:29 +00003142 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003143 SmallVector<uint64_t, 4> Offsets;
3144 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3145 unsigned NumValues = ValueVTs.size();
3146 if (NumValues == 0)
3147 return;
3148
3149 SDValue Root;
3150 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003151 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003152 // Serialize volatile loads with other side effects.
3153 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003154 else if (AA->pointsToConstantMemory(
3155 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003156 // Do not serialize (non-volatile) loads of constant memory with anything.
3157 Root = DAG.getEntryNode();
3158 ConstantMemory = true;
3159 } else {
3160 // Do not serialize non-volatile loads against each other.
3161 Root = DAG.getRoot();
3162 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003163
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003164 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003165 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3166 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003167 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003168 unsigned ChainI = 0;
3169 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3170 // Serializing loads here may result in excessive register pressure, and
3171 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3172 // could recover a bit by hoisting nodes upward in the chain by recognizing
3173 // they are side-effect free or do not alias. The optimizer should really
3174 // avoid this case by converting large object/array copies to llvm.memcpy
3175 // (MaxParallelChains should always remain as failsafe).
3176 if (ChainI == MaxParallelChains) {
3177 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3178 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3179 MVT::Other, &Chains[0], ChainI);
3180 Root = Chain;
3181 ChainI = 0;
3182 }
Bill Wendling856ff412009-12-22 00:12:37 +00003183 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3184 PtrVT, Ptr,
3185 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003186 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003187 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003188 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003189
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003190 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003191 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003192 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003193
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003194 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003195 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003196 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003197 if (isVolatile)
3198 DAG.setRoot(Chain);
3199 else
3200 PendingLoads.push_back(Chain);
3201 }
3202
Bill Wendling4533cac2010-01-28 21:51:40 +00003203 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3204 DAG.getVTList(&ValueVTs[0], NumValues),
3205 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003206}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003207
Dan Gohman46510a72010-04-15 01:51:59 +00003208void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3209 const Value *SrcV = I.getOperand(0);
3210 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003211
Owen Andersone50ed302009-08-10 22:56:29 +00003212 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003213 SmallVector<uint64_t, 4> Offsets;
3214 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3215 unsigned NumValues = ValueVTs.size();
3216 if (NumValues == 0)
3217 return;
3218
3219 // Get the lowered operands. Note that we do this after
3220 // checking if NumResults is zero, because with zero results
3221 // the operands won't have values in the map.
3222 SDValue Src = getValue(SrcV);
3223 SDValue Ptr = getValue(PtrV);
3224
3225 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003226 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3227 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003228 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003229 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003230 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003231 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003232 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003233
Andrew Trickde91f3c2010-11-12 17:50:46 +00003234 unsigned ChainI = 0;
3235 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3236 // See visitLoad comments.
3237 if (ChainI == MaxParallelChains) {
3238 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3239 MVT::Other, &Chains[0], ChainI);
3240 Root = Chain;
3241 ChainI = 0;
3242 }
Bill Wendling856ff412009-12-22 00:12:37 +00003243 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3244 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003245 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3246 SDValue(Src.getNode(), Src.getResNo() + i),
3247 Add, MachinePointerInfo(PtrV, Offsets[i]),
3248 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3249 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003250 }
3251
Devang Patel7e13efa2010-10-26 22:14:52 +00003252 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003253 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003254 ++SDNodeOrder;
3255 AssignOrderingToNode(StoreNode.getNode());
3256 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003257}
3258
Eli Friedmanff030482011-07-28 21:48:00 +00003259void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman55ba8162011-07-29 03:05:32 +00003260 SDValue Root = getRoot();
3261 SDValue L =
3262 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
3263 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
3264 Root,
3265 getValue(I.getPointerOperand()),
3266 getValue(I.getCompareOperand()),
3267 getValue(I.getNewValOperand()),
3268 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
3269 I.getOrdering(), I.getSynchScope());
3270 setValue(&I, L);
3271 DAG.setRoot(L.getValue(1));
Eli Friedmanff030482011-07-28 21:48:00 +00003272}
3273
3274void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman55ba8162011-07-29 03:05:32 +00003275 ISD::NodeType NT;
3276 switch (I.getOperation()) {
3277 default: llvm_unreachable("Unknown atomicrmw operation"); return;
3278 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3279 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3280 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3281 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3282 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3283 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3284 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3285 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3286 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3287 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3288 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3289 }
3290 SDValue L =
3291 DAG.getAtomic(NT, getCurDebugLoc(),
3292 getValue(I.getValOperand()).getValueType().getSimpleVT(),
3293 getRoot(),
3294 getValue(I.getPointerOperand()),
3295 getValue(I.getValOperand()),
3296 I.getPointerOperand(), 0 /* Alignment */,
3297 I.getOrdering(), I.getSynchScope());
3298 setValue(&I, L);
3299 DAG.setRoot(L.getValue(1));
Eli Friedmanff030482011-07-28 21:48:00 +00003300}
3301
Eli Friedman47f35132011-07-25 23:16:38 +00003302void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003303 DebugLoc dl = getCurDebugLoc();
3304 SDValue Ops[3];
3305 Ops[0] = getRoot();
3306 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3307 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3308 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003309}
3310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003311/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3312/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003313void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003314 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003315 bool HasChain = !I.doesNotAccessMemory();
3316 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3317
3318 // Build the operand list.
3319 SmallVector<SDValue, 8> Ops;
3320 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3321 if (OnlyLoad) {
3322 // We don't need to serialize loads against other loads.
3323 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003324 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003325 Ops.push_back(getRoot());
3326 }
3327 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003328
3329 // Info is set by getTgtMemInstrinsic
3330 TargetLowering::IntrinsicInfo Info;
3331 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3332
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003333 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003334 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3335 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003336 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003337
3338 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003339 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3340 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003341 assert(TLI.isTypeLegal(Op.getValueType()) &&
3342 "Intrinsic uses a non-legal type?");
3343 Ops.push_back(Op);
3344 }
3345
Owen Andersone50ed302009-08-10 22:56:29 +00003346 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003347 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3348#ifndef NDEBUG
3349 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3350 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3351 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003352 }
Bob Wilson8d919552009-07-31 22:41:21 +00003353#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003354
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003355 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003356 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003357
Bob Wilson8d919552009-07-31 22:41:21 +00003358 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003359
3360 // Create the node.
3361 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003362 if (IsTgtIntrinsic) {
3363 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003364 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003365 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003366 Info.memVT,
3367 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003368 Info.align, Info.vol,
3369 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003370 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003371 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003372 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003373 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003374 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003375 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003376 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003377 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003378 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003379 }
3380
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003381 if (HasChain) {
3382 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3383 if (OnlyLoad)
3384 PendingLoads.push_back(Chain);
3385 else
3386 DAG.setRoot(Chain);
3387 }
Bill Wendling856ff412009-12-22 00:12:37 +00003388
Benjamin Kramerf0127052010-01-05 13:12:22 +00003389 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003390 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003391 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003392 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003393 }
Bill Wendling856ff412009-12-22 00:12:37 +00003394
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003395 setValue(&I, Result);
3396 }
3397}
3398
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003399/// GetSignificand - Get the significand and build it into a floating-point
3400/// number with exponent of 1:
3401///
3402/// Op = (Op & 0x007fffff) | 0x3f800000;
3403///
3404/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003405static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003406GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003407 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3408 DAG.getConstant(0x007fffff, MVT::i32));
3409 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3410 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003411 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003412}
3413
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003414/// GetExponent - Get the exponent:
3415///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003416/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003417///
3418/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003419static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003420GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003421 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003422 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3423 DAG.getConstant(0x7f800000, MVT::i32));
3424 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003425 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003426 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3427 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003428 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003429}
3430
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003431/// getF32Constant - Get 32-bit floating point constant.
3432static SDValue
3433getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003434 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003435}
3436
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003437/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003438/// visitIntrinsicCall: I is a call instruction
3439/// Op is the associated NodeType for I
3440const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003441SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3442 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003443 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003444 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003445 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003446 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003447 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003448 getValue(I.getArgOperand(0)),
3449 getValue(I.getArgOperand(1)),
Eli Friedman55ba8162011-07-29 03:05:32 +00003450 I.getArgOperand(0), 0 /* Alignment */,
3451 Monotonic, CrossThread);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003452 setValue(&I, L);
3453 DAG.setRoot(L.getValue(1));
3454 return 0;
3455}
3456
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003457// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003458const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003459SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003460 SDValue Op1 = getValue(I.getArgOperand(0));
3461 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003462
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003464 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003465 return 0;
3466}
Bill Wendling74c37652008-12-09 22:08:41 +00003467
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003468/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3469/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003470void
Dan Gohman46510a72010-04-15 01:51:59 +00003471SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003472 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003473 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003474
Gabor Greif0635f352010-06-25 09:38:13 +00003475 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003476 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003477 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003478
3479 // Put the exponent in the right bit position for later addition to the
3480 // final result:
3481 //
3482 // #define LOG2OFe 1.4426950f
3483 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003485 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003486 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003487
3488 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3490 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003491
3492 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003494 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003495
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003496 if (LimitFloatPrecision <= 6) {
3497 // For floating-point precision of 6:
3498 //
3499 // TwoToFractionalPartOfX =
3500 // 0.997535578f +
3501 // (0.735607626f + 0.252464424f * x) * x;
3502 //
3503 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003504 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003505 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003507 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003508 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3509 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003510 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003511 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003512
3513 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003514 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003515 TwoToFracPartOfX, IntegerPartOfX);
3516
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003517 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003518 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3519 // For floating-point precision of 12:
3520 //
3521 // TwoToFractionalPartOfX =
3522 // 0.999892986f +
3523 // (0.696457318f +
3524 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3525 //
3526 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003527 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003528 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003529 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003530 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003531 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3532 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003533 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003534 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3535 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003536 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003537 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003538
3539 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003540 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003541 TwoToFracPartOfX, IntegerPartOfX);
3542
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003543 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003544 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3545 // For floating-point precision of 18:
3546 //
3547 // TwoToFractionalPartOfX =
3548 // 0.999999982f +
3549 // (0.693148872f +
3550 // (0.240227044f +
3551 // (0.554906021e-1f +
3552 // (0.961591928e-2f +
3553 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3554 //
3555 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003557 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003559 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3561 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003562 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3564 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003565 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3567 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003568 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3570 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003571 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003572 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3573 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003574 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003575 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003576 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003577
3578 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003580 TwoToFracPartOfX, IntegerPartOfX);
3581
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003582 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003583 }
3584 } else {
3585 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003586 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003587 getValue(I.getArgOperand(0)).getValueType(),
3588 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003589 }
3590
Dale Johannesen59e577f2008-09-05 18:38:42 +00003591 setValue(&I, result);
3592}
3593
Bill Wendling39150252008-09-09 20:39:27 +00003594/// visitLog - Lower a log intrinsic. Handles the special sequences for
3595/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003596void
Dan Gohman46510a72010-04-15 01:51:59 +00003597SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003598 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003599 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003600
Gabor Greif0635f352010-06-25 09:38:13 +00003601 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003602 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003603 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003604 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003605
3606 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003607 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003608 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003609 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003610
3611 // Get the significand and build it into a floating-point number with
3612 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003613 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003614
3615 if (LimitFloatPrecision <= 6) {
3616 // For floating-point precision of 6:
3617 //
3618 // LogofMantissa =
3619 // -1.1609546f +
3620 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003621 //
Bill Wendling39150252008-09-09 20:39:27 +00003622 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003623 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003624 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003626 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3628 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003629 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003630
Scott Michelfdc40a02009-02-17 22:15:04 +00003631 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003632 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003633 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3634 // For floating-point precision of 12:
3635 //
3636 // LogOfMantissa =
3637 // -1.7417939f +
3638 // (2.8212026f +
3639 // (-1.4699568f +
3640 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3641 //
3642 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003644 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003646 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3648 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003649 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3651 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003652 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3654 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003655 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003656
Scott Michelfdc40a02009-02-17 22:15:04 +00003657 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003659 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3660 // For floating-point precision of 18:
3661 //
3662 // LogOfMantissa =
3663 // -2.1072184f +
3664 // (4.2372794f +
3665 // (-3.7029485f +
3666 // (2.2781945f +
3667 // (-0.87823314f +
3668 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3669 //
3670 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003672 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003674 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003675 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3676 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003677 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3679 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003680 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3682 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003683 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3685 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003686 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3688 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003689 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003690
Scott Michelfdc40a02009-02-17 22:15:04 +00003691 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003693 }
3694 } else {
3695 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003696 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003697 getValue(I.getArgOperand(0)).getValueType(),
3698 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003699 }
3700
Dale Johannesen59e577f2008-09-05 18:38:42 +00003701 setValue(&I, result);
3702}
3703
Bill Wendling3eb59402008-09-09 00:28:24 +00003704/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3705/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003706void
Dan Gohman46510a72010-04-15 01:51:59 +00003707SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003708 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003709 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003710
Gabor Greif0635f352010-06-25 09:38:13 +00003711 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003712 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003713 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003714 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003715
Bill Wendling39150252008-09-09 20:39:27 +00003716 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003717 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003718
Bill Wendling3eb59402008-09-09 00:28:24 +00003719 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003720 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003721 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003722
Bill Wendling3eb59402008-09-09 00:28:24 +00003723 // Different possible minimax approximations of significand in
3724 // floating-point for various degrees of accuracy over [1,2].
3725 if (LimitFloatPrecision <= 6) {
3726 // For floating-point precision of 6:
3727 //
3728 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3729 //
3730 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003732 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003733 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003734 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3736 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003737 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003738
Scott Michelfdc40a02009-02-17 22:15:04 +00003739 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003741 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3742 // For floating-point precision of 12:
3743 //
3744 // Log2ofMantissa =
3745 // -2.51285454f +
3746 // (4.07009056f +
3747 // (-2.12067489f +
3748 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003749 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003750 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003752 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003754 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3756 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003757 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3759 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003760 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3762 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003763 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003764
Scott Michelfdc40a02009-02-17 22:15:04 +00003765 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003767 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3768 // For floating-point precision of 18:
3769 //
3770 // Log2ofMantissa =
3771 // -3.0400495f +
3772 // (6.1129976f +
3773 // (-5.3420409f +
3774 // (3.2865683f +
3775 // (-1.2669343f +
3776 // (0.27515199f -
3777 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3778 //
3779 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003781 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003783 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3785 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003786 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3788 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003789 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3791 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003792 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3794 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003795 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3797 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003798 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003799
Scott Michelfdc40a02009-02-17 22:15:04 +00003800 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003802 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003803 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003804 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003805 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003806 getValue(I.getArgOperand(0)).getValueType(),
3807 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003808 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003809
Dale Johannesen59e577f2008-09-05 18:38:42 +00003810 setValue(&I, result);
3811}
3812
Bill Wendling3eb59402008-09-09 00:28:24 +00003813/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3814/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003815void
Dan Gohman46510a72010-04-15 01:51:59 +00003816SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003817 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003818 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003819
Gabor Greif0635f352010-06-25 09:38:13 +00003820 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003821 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003822 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003823 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003824
Bill Wendling39150252008-09-09 20:39:27 +00003825 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003826 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003828 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003829
3830 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003831 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003832 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003833
3834 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003835 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003836 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003837 // Log10ofMantissa =
3838 // -0.50419619f +
3839 // (0.60948995f - 0.10380950f * x) * x;
3840 //
3841 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003843 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003844 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003845 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3847 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003848 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003849
Scott Michelfdc40a02009-02-17 22:15:04 +00003850 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003852 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3853 // For floating-point precision of 12:
3854 //
3855 // Log10ofMantissa =
3856 // -0.64831180f +
3857 // (0.91751397f +
3858 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3859 //
3860 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003862 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003864 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3866 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003867 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003868 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3869 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003870 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003871
Scott Michelfdc40a02009-02-17 22:15:04 +00003872 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003874 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003875 // For floating-point precision of 18:
3876 //
3877 // Log10ofMantissa =
3878 // -0.84299375f +
3879 // (1.5327582f +
3880 // (-1.0688956f +
3881 // (0.49102474f +
3882 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3883 //
3884 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003886 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003888 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003889 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3890 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003891 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3893 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003894 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003895 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3896 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003897 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3899 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003900 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003901
Scott Michelfdc40a02009-02-17 22:15:04 +00003902 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003904 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003905 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003906 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003907 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003908 getValue(I.getArgOperand(0)).getValueType(),
3909 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003910 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003911
Dale Johannesen59e577f2008-09-05 18:38:42 +00003912 setValue(&I, result);
3913}
3914
Bill Wendlinge10c8142008-09-09 22:39:21 +00003915/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3916/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003917void
Dan Gohman46510a72010-04-15 01:51:59 +00003918SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003919 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003920 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003921
Gabor Greif0635f352010-06-25 09:38:13 +00003922 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003923 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003924 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003925
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003927
3928 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003929 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3930 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003931
3932 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003934 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003935
3936 if (LimitFloatPrecision <= 6) {
3937 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003938 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003939 // TwoToFractionalPartOfX =
3940 // 0.997535578f +
3941 // (0.735607626f + 0.252464424f * x) * x;
3942 //
3943 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003945 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003946 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003947 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3949 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003950 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003951 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003952 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003954
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003955 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003957 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3958 // For floating-point precision of 12:
3959 //
3960 // TwoToFractionalPartOfX =
3961 // 0.999892986f +
3962 // (0.696457318f +
3963 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3964 //
3965 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003967 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003968 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003969 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003970 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3971 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003972 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3974 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003975 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003976 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003977 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003978 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003979
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003980 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003981 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003982 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3983 // For floating-point precision of 18:
3984 //
3985 // TwoToFractionalPartOfX =
3986 // 0.999999982f +
3987 // (0.693148872f +
3988 // (0.240227044f +
3989 // (0.554906021e-1f +
3990 // (0.961591928e-2f +
3991 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3992 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003993 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003994 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003995 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003996 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003997 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3998 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003999 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004000 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4001 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004002 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004003 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4004 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004005 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004006 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4007 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004008 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004009 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4010 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004011 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004012 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004013 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004014 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004015
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004016 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004017 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004018 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004019 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004020 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004021 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004022 getValue(I.getArgOperand(0)).getValueType(),
4023 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004024 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004025
Dale Johannesen601d3c02008-09-05 01:48:15 +00004026 setValue(&I, result);
4027}
4028
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004029/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4030/// limited-precision mode with x == 10.0f.
4031void
Dan Gohman46510a72010-04-15 01:51:59 +00004032SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004033 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004034 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004035 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004036 bool IsExp10 = false;
4037
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004039 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004040 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4041 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4042 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4043 APFloat Ten(10.0f);
4044 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4045 }
4046 }
4047 }
4048
4049 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004050 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004051
4052 // Put the exponent in the right bit position for later addition to the
4053 // final result:
4054 //
4055 // #define LOG2OF10 3.3219281f
4056 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004057 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004058 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004059 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004060
4061 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004062 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4063 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004064
4065 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004066 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004067 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004068
4069 if (LimitFloatPrecision <= 6) {
4070 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004071 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004072 // twoToFractionalPartOfX =
4073 // 0.997535578f +
4074 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004075 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004076 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004077 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004078 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004079 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004080 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004081 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4082 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004083 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004084 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004085 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004086 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004087
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004088 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004089 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004090 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4091 // For floating-point precision of 12:
4092 //
4093 // TwoToFractionalPartOfX =
4094 // 0.999892986f +
4095 // (0.696457318f +
4096 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4097 //
4098 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004099 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004100 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004102 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4104 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004105 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004106 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4107 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004108 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004109 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004110 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004112
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004113 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004114 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004115 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4116 // For floating-point precision of 18:
4117 //
4118 // TwoToFractionalPartOfX =
4119 // 0.999999982f +
4120 // (0.693148872f +
4121 // (0.240227044f +
4122 // (0.554906021e-1f +
4123 // (0.961591928e-2f +
4124 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4125 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004127 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004129 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4131 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004132 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4134 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004135 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004136 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4137 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004138 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004139 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4140 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004141 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004142 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4143 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004144 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004145 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004146 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004148
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004149 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004150 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004151 }
4152 } else {
4153 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004154 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004155 getValue(I.getArgOperand(0)).getValueType(),
4156 getValue(I.getArgOperand(0)),
4157 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004158 }
4159
4160 setValue(&I, result);
4161}
4162
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004163
4164/// ExpandPowI - Expand a llvm.powi intrinsic.
4165static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4166 SelectionDAG &DAG) {
4167 // If RHS is a constant, we can expand this out to a multiplication tree,
4168 // otherwise we end up lowering to a call to __powidf2 (for example). When
4169 // optimizing for size, we only want to do this if the expansion would produce
4170 // a small number of multiplies, otherwise we do the full expansion.
4171 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4172 // Get the exponent as a positive value.
4173 unsigned Val = RHSC->getSExtValue();
4174 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004175
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004176 // powi(x, 0) -> 1.0
4177 if (Val == 0)
4178 return DAG.getConstantFP(1.0, LHS.getValueType());
4179
Dan Gohmanae541aa2010-04-15 04:33:49 +00004180 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004181 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4182 // If optimizing for size, don't insert too many multiplies. This
4183 // inserts up to 5 multiplies.
4184 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4185 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004186 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004187 // powi(x,15) generates one more multiply than it should), but this has
4188 // the benefit of being both really simple and much better than a libcall.
4189 SDValue Res; // Logically starts equal to 1.0
4190 SDValue CurSquare = LHS;
4191 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004192 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004193 if (Res.getNode())
4194 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4195 else
4196 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004197 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004198
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004199 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4200 CurSquare, CurSquare);
4201 Val >>= 1;
4202 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004203
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004204 // If the original was negative, invert the result, producing 1/(x*x*x).
4205 if (RHSC->getSExtValue() < 0)
4206 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4207 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4208 return Res;
4209 }
4210 }
4211
4212 // Otherwise, expand to a libcall.
4213 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4214}
4215
Devang Patel227dfdb2011-05-16 21:24:05 +00004216// getTruncatedArgReg - Find underlying register used for an truncated
4217// argument.
4218static unsigned getTruncatedArgReg(const SDValue &N) {
4219 if (N.getOpcode() != ISD::TRUNCATE)
4220 return 0;
4221
4222 const SDValue &Ext = N.getOperand(0);
4223 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4224 const SDValue &CFR = Ext.getOperand(0);
4225 if (CFR.getOpcode() == ISD::CopyFromReg)
4226 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4227 else
4228 if (CFR.getOpcode() == ISD::TRUNCATE)
4229 return getTruncatedArgReg(CFR);
4230 }
4231 return 0;
4232}
4233
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004234/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4235/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4236/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004237bool
Devang Patel78a06e52010-08-25 20:39:26 +00004238SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004239 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004240 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004241 const Argument *Arg = dyn_cast<Argument>(V);
4242 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004243 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004244
Devang Patel719f6a92010-04-29 20:40:36 +00004245 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004246 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4247 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4248
Devang Patela83ce982010-04-29 18:50:36 +00004249 // Ignore inlined function arguments here.
4250 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004251 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004252 return false;
4253
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004254 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004255 if (Arg->hasByValAttr()) {
4256 // Byval arguments' frame index is recorded during argument lowering.
4257 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004258 Reg = TRI->getFrameRegister(MF);
4259 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004260 // If byval argument ofset is not recorded then ignore this.
4261 if (!Offset)
4262 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004263 }
4264
Devang Patel227dfdb2011-05-16 21:24:05 +00004265 if (N.getNode()) {
4266 if (N.getOpcode() == ISD::CopyFromReg)
4267 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4268 else
4269 Reg = getTruncatedArgReg(N);
4270 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004271 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4272 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4273 if (PR)
4274 Reg = PR;
4275 }
4276 }
4277
Evan Chenga36acad2010-04-29 06:33:38 +00004278 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004279 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004280 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004281 if (VMI != FuncInfo.ValueMap.end())
4282 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004283 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004284
Devang Patel8bc9ef72010-11-02 17:19:03 +00004285 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004286 // Check if frame index is available.
4287 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004288 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004289 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4290 Reg = TRI->getFrameRegister(MF);
4291 Offset = FINode->getIndex();
4292 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004293 }
4294
4295 if (!Reg)
4296 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004297
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004298 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4299 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004300 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004301 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004302 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004303}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004304
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004305// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004306#if defined(_MSC_VER) && defined(setjmp) && \
4307 !defined(setjmp_undefined_for_msvc)
4308# pragma push_macro("setjmp")
4309# undef setjmp
4310# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004311#endif
4312
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004313/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4314/// we want to emit this as a call to a named external function, return the name
4315/// otherwise lower it and return null.
4316const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004317SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004318 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004319 SDValue Res;
4320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004321 switch (Intrinsic) {
4322 default:
4323 // By default, turn this into a target intrinsic node.
4324 visitTargetIntrinsic(I, Intrinsic);
4325 return 0;
4326 case Intrinsic::vastart: visitVAStart(I); return 0;
4327 case Intrinsic::vaend: visitVAEnd(I); return 0;
4328 case Intrinsic::vacopy: visitVACopy(I); return 0;
4329 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004330 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004331 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004332 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004333 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004334 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004335 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004336 return 0;
4337 case Intrinsic::setjmp:
4338 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004339 case Intrinsic::longjmp:
4340 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004341 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004342 // Assert for address < 256 since we support only user defined address
4343 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004344 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004345 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004346 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004347 < 256 &&
4348 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004349 SDValue Op1 = getValue(I.getArgOperand(0));
4350 SDValue Op2 = getValue(I.getArgOperand(1));
4351 SDValue Op3 = getValue(I.getArgOperand(2));
4352 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4353 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004354 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004355 MachinePointerInfo(I.getArgOperand(0)),
4356 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004357 return 0;
4358 }
Chris Lattner824b9582008-11-21 16:42:48 +00004359 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004360 // Assert for address < 256 since we support only user defined address
4361 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004362 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004363 < 256 &&
4364 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004365 SDValue Op1 = getValue(I.getArgOperand(0));
4366 SDValue Op2 = getValue(I.getArgOperand(1));
4367 SDValue Op3 = getValue(I.getArgOperand(2));
4368 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4369 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004370 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004371 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004372 return 0;
4373 }
Chris Lattner824b9582008-11-21 16:42:48 +00004374 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004375 // Assert for address < 256 since we support only user defined address
4376 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004377 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004378 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004379 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004380 < 256 &&
4381 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004382 SDValue Op1 = getValue(I.getArgOperand(0));
4383 SDValue Op2 = getValue(I.getArgOperand(1));
4384 SDValue Op3 = getValue(I.getArgOperand(2));
4385 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4386 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004387 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004388 MachinePointerInfo(I.getArgOperand(0)),
4389 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004390 return 0;
4391 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004392 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004393 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004394 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004395 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004396 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004397 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004398
4399 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4400 // but do not always have a corresponding SDNode built. The SDNodeOrder
4401 // absolute, but not relative, values are different depending on whether
4402 // debug info exists.
4403 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004404
4405 // Check if address has undef value.
4406 if (isa<UndefValue>(Address) ||
4407 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004408 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004409 return 0;
4410 }
4411
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004412 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004413 if (!N.getNode() && isa<Argument>(Address))
4414 // Check unused arguments map.
4415 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004416 SDDbgValue *SDV;
4417 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004418 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004419 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004420 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4421 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4422 Address = BCI->getOperand(0);
4423 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4424
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004425 if (isParameter && !AI) {
4426 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4427 if (FINode)
4428 // Byval parameter. We have a frame index at this point.
4429 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4430 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004431 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004432 // Address is an argument, so try to emit its dbg value using
4433 // virtual register info from the FuncInfo.ValueMap.
4434 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004435 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004436 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004437 } else if (AI)
4438 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4439 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004440 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004441 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004442 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004443 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004444 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004445 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4446 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004447 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004448 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004449 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004450 // If variable is pinned by a alloca in dominating bb then
4451 // use StaticAllocaMap.
4452 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004453 if (AI->getParent() != DI.getParent()) {
4454 DenseMap<const AllocaInst*, int>::iterator SI =
4455 FuncInfo.StaticAllocaMap.find(AI);
4456 if (SI != FuncInfo.StaticAllocaMap.end()) {
4457 SDV = DAG.getDbgValue(Variable, SI->second,
4458 0, dl, SDNodeOrder);
4459 DAG.AddDbgValue(SDV, 0, false);
4460 return 0;
4461 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004462 }
4463 }
Devang Patelafeaae72010-12-06 22:39:26 +00004464 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004465 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004466 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004467 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004468 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004469 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004470 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004471 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004472 return 0;
4473
4474 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004475 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004476 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004477 if (!V)
4478 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004479
4480 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4481 // but do not always have a corresponding SDNode built. The SDNodeOrder
4482 // absolute, but not relative, values are different depending on whether
4483 // debug info exists.
4484 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004485 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004486 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004487 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4488 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004489 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004490 // Do not use getValue() in here; we don't want to generate code at
4491 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004492 SDValue N = NodeMap[V];
4493 if (!N.getNode() && isa<Argument>(V))
4494 // Check unused arguments map.
4495 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004496 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004497 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004498 SDV = DAG.getDbgValue(Variable, N.getNode(),
4499 N.getResNo(), Offset, dl, SDNodeOrder);
4500 DAG.AddDbgValue(SDV, N.getNode(), false);
4501 }
Devang Patela778f5c2011-02-18 22:43:42 +00004502 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004503 // Do not call getValue(V) yet, as we don't want to generate code.
4504 // Remember it for later.
4505 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4506 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004507 } else {
Devang Patel00190342010-03-15 19:15:44 +00004508 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004509 // data available is an unreferenced parameter.
4510 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004511 }
Devang Patel00190342010-03-15 19:15:44 +00004512 }
4513
4514 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004515 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004516 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004517 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004518 // Don't handle byval struct arguments or VLAs, for example.
4519 if (!AI)
4520 return 0;
4521 DenseMap<const AllocaInst*, int>::iterator SI =
4522 FuncInfo.StaticAllocaMap.find(AI);
4523 if (SI == FuncInfo.StaticAllocaMap.end())
4524 return 0; // VLAs.
4525 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004526
Chris Lattner512063d2010-04-05 06:19:28 +00004527 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4528 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4529 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004530 return 0;
4531 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004532 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004533 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004534 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004535 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004536 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004537 SDValue Ops[1];
4538 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004539 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004540 setValue(&I, Op);
4541 DAG.setRoot(Op.getValue(1));
4542 return 0;
4543 }
4544
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004545 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004546 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004547 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004548 if (CallMBB->isLandingPad())
4549 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004550 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004551#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004552 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004553#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004554 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4555 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004556 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004557 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004558
Chris Lattner3a5815f2009-09-17 23:54:54 +00004559 // Insert the EHSELECTION instruction.
4560 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4561 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004562 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004563 Ops[1] = getRoot();
4564 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004565 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004566 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004567 return 0;
4568 }
4569
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004570 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004571 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004572 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004573 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4574 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004575 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004576 return 0;
4577 }
4578
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004579 case Intrinsic::eh_return_i32:
4580 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004581 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4582 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4583 MVT::Other,
4584 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004585 getValue(I.getArgOperand(0)),
4586 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004587 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004588 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004589 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004590 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004591 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004592 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004593 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004594 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004595 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004596 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004597 TLI.getPointerTy()),
4598 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004599 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004600 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004601 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004602 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4603 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004604 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004605 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004606 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004607 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004608 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004609 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004610 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004611
Chris Lattner512063d2010-04-05 06:19:28 +00004612 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004613 return 0;
4614 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004615 case Intrinsic::eh_sjlj_setjmp: {
4616 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004617 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004618 return 0;
4619 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004620 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004621 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004622 getRoot(), getValue(I.getArgOperand(0))));
4623 return 0;
4624 }
4625 case Intrinsic::eh_sjlj_dispatch_setup: {
4626 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00004627 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004628 return 0;
4629 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004630
Dale Johannesen0488fb62010-09-30 23:57:10 +00004631 case Intrinsic::x86_mmx_pslli_w:
4632 case Intrinsic::x86_mmx_pslli_d:
4633 case Intrinsic::x86_mmx_pslli_q:
4634 case Intrinsic::x86_mmx_psrli_w:
4635 case Intrinsic::x86_mmx_psrli_d:
4636 case Intrinsic::x86_mmx_psrli_q:
4637 case Intrinsic::x86_mmx_psrai_w:
4638 case Intrinsic::x86_mmx_psrai_d: {
4639 SDValue ShAmt = getValue(I.getArgOperand(1));
4640 if (isa<ConstantSDNode>(ShAmt)) {
4641 visitTargetIntrinsic(I, Intrinsic);
4642 return 0;
4643 }
4644 unsigned NewIntrinsic = 0;
4645 EVT ShAmtVT = MVT::v2i32;
4646 switch (Intrinsic) {
4647 case Intrinsic::x86_mmx_pslli_w:
4648 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4649 break;
4650 case Intrinsic::x86_mmx_pslli_d:
4651 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4652 break;
4653 case Intrinsic::x86_mmx_pslli_q:
4654 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4655 break;
4656 case Intrinsic::x86_mmx_psrli_w:
4657 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4658 break;
4659 case Intrinsic::x86_mmx_psrli_d:
4660 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4661 break;
4662 case Intrinsic::x86_mmx_psrli_q:
4663 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4664 break;
4665 case Intrinsic::x86_mmx_psrai_w:
4666 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4667 break;
4668 case Intrinsic::x86_mmx_psrai_d:
4669 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4670 break;
4671 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4672 }
4673
4674 // The vector shift intrinsics with scalars uses 32b shift amounts but
4675 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4676 // to be zero.
4677 // We must do this early because v2i32 is not a legal type.
4678 DebugLoc dl = getCurDebugLoc();
4679 SDValue ShOps[2];
4680 ShOps[0] = ShAmt;
4681 ShOps[1] = DAG.getConstant(0, MVT::i32);
4682 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4683 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004684 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004685 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4686 DAG.getConstant(NewIntrinsic, MVT::i32),
4687 getValue(I.getArgOperand(0)), ShAmt);
4688 setValue(&I, Res);
4689 return 0;
4690 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004691 case Intrinsic::convertff:
4692 case Intrinsic::convertfsi:
4693 case Intrinsic::convertfui:
4694 case Intrinsic::convertsif:
4695 case Intrinsic::convertuif:
4696 case Intrinsic::convertss:
4697 case Intrinsic::convertsu:
4698 case Intrinsic::convertus:
4699 case Intrinsic::convertuu: {
4700 ISD::CvtCode Code = ISD::CVT_INVALID;
4701 switch (Intrinsic) {
4702 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4703 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4704 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4705 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4706 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4707 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4708 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4709 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4710 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4711 }
Owen Andersone50ed302009-08-10 22:56:29 +00004712 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004713 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004714 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4715 DAG.getValueType(DestVT),
4716 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004717 getValue(I.getArgOperand(1)),
4718 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004719 Code);
4720 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004721 return 0;
4722 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004723 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004724 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004725 getValue(I.getArgOperand(0)).getValueType(),
4726 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004727 return 0;
4728 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004729 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4730 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004731 return 0;
4732 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004733 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004734 getValue(I.getArgOperand(0)).getValueType(),
4735 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004736 return 0;
4737 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004738 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004739 getValue(I.getArgOperand(0)).getValueType(),
4740 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004741 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004742 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004743 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004744 return 0;
4745 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004746 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004747 return 0;
4748 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004749 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004750 return 0;
4751 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004752 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004753 return 0;
4754 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004755 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004756 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004757 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004758 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004759 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004760 case Intrinsic::fma:
4761 setValue(&I, DAG.getNode(ISD::FMA, dl,
4762 getValue(I.getArgOperand(0)).getValueType(),
4763 getValue(I.getArgOperand(0)),
4764 getValue(I.getArgOperand(1)),
4765 getValue(I.getArgOperand(2))));
4766 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004767 case Intrinsic::convert_to_fp16:
4768 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004769 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004770 return 0;
4771 case Intrinsic::convert_from_fp16:
4772 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004773 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004774 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004775 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004776 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004777 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004778 return 0;
4779 }
4780 case Intrinsic::readcyclecounter: {
4781 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004782 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4783 DAG.getVTList(MVT::i64, MVT::Other),
4784 &Op, 1);
4785 setValue(&I, Res);
4786 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004787 return 0;
4788 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004789 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004790 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004791 getValue(I.getArgOperand(0)).getValueType(),
4792 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004793 return 0;
4794 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004795 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004796 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004797 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004798 return 0;
4799 }
4800 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004801 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004802 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004803 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004804 return 0;
4805 }
4806 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004807 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004808 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004809 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004810 return 0;
4811 }
4812 case Intrinsic::stacksave: {
4813 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004814 Res = DAG.getNode(ISD::STACKSAVE, dl,
4815 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4816 setValue(&I, Res);
4817 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004818 return 0;
4819 }
4820 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004821 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004822 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004823 return 0;
4824 }
Bill Wendling57344502008-11-18 11:01:33 +00004825 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004826 // Emit code into the DAG to store the stack guard onto the stack.
4827 MachineFunction &MF = DAG.getMachineFunction();
4828 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004829 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004830
Gabor Greif0635f352010-06-25 09:38:13 +00004831 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4832 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004833
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004834 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004835 MFI->setStackProtectorIndex(FI);
4836
4837 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4838
4839 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004840 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004841 MachinePointerInfo::getFixedStack(FI),
4842 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004843 setValue(&I, Res);
4844 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004845 return 0;
4846 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004847 case Intrinsic::objectsize: {
4848 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004849 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004850
4851 assert(CI && "Non-constant type in __builtin_object_size?");
4852
Gabor Greif0635f352010-06-25 09:38:13 +00004853 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004854 EVT Ty = Arg.getValueType();
4855
Dan Gohmane368b462010-06-18 14:22:04 +00004856 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004857 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004858 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004859 Res = DAG.getConstant(0, Ty);
4860
4861 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004862 return 0;
4863 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004864 case Intrinsic::var_annotation:
4865 // Discard annotate attributes
4866 return 0;
4867
4868 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004869 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004870
4871 SDValue Ops[6];
4872 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004873 Ops[1] = getValue(I.getArgOperand(0));
4874 Ops[2] = getValue(I.getArgOperand(1));
4875 Ops[3] = getValue(I.getArgOperand(2));
4876 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004877 Ops[5] = DAG.getSrcValue(F);
4878
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004879 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4880 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4881 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004882
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004883 setValue(&I, Res);
4884 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004885 return 0;
4886 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004887 case Intrinsic::gcroot:
4888 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004889 const Value *Alloca = I.getArgOperand(0);
4890 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004891
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004892 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4893 GFI->addStackRoot(FI->getIndex(), TypeMap);
4894 }
4895 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004896 case Intrinsic::gcread:
4897 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004898 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004899 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004900 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004901 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004902 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00004903
4904 case Intrinsic::expect: {
4905 // Just replace __builtin_expect(exp, c) with EXP.
4906 setValue(&I, getValue(I.getArgOperand(0)));
4907 return 0;
4908 }
4909
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004910 case Intrinsic::trap: {
4911 StringRef TrapFuncName = getTrapFunctionName();
4912 if (TrapFuncName.empty()) {
4913 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
4914 return 0;
4915 }
4916 TargetLowering::ArgListTy Args;
4917 std::pair<SDValue, SDValue> Result =
4918 TLI.LowerCallTo(getRoot(), I.getType(),
4919 false, false, false, false, 0, CallingConv::C,
4920 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
4921 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
4922 Args, DAG, getCurDebugLoc());
4923 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004924 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004925 }
Bill Wendlingef375462008-11-21 02:38:44 +00004926 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004927 return implVisitAluOverflow(I, ISD::UADDO);
4928 case Intrinsic::sadd_with_overflow:
4929 return implVisitAluOverflow(I, ISD::SADDO);
4930 case Intrinsic::usub_with_overflow:
4931 return implVisitAluOverflow(I, ISD::USUBO);
4932 case Intrinsic::ssub_with_overflow:
4933 return implVisitAluOverflow(I, ISD::SSUBO);
4934 case Intrinsic::umul_with_overflow:
4935 return implVisitAluOverflow(I, ISD::UMULO);
4936 case Intrinsic::smul_with_overflow:
4937 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004938
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004939 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004940 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004941 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004942 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004943 Ops[1] = getValue(I.getArgOperand(0));
4944 Ops[2] = getValue(I.getArgOperand(1));
4945 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004946 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004947 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4948 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004949 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004950 EVT::getIntegerVT(*Context, 8),
4951 MachinePointerInfo(I.getArgOperand(0)),
4952 0, /* align */
4953 false, /* volatile */
4954 rw==0, /* read */
4955 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004956 return 0;
4957 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004958 case Intrinsic::memory_barrier: {
4959 SDValue Ops[6];
4960 Ops[0] = getRoot();
4961 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004962 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963
Bill Wendling4533cac2010-01-28 21:51:40 +00004964 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004965 return 0;
4966 }
4967 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004968 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004969 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004970 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004971 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004972 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004973 getValue(I.getArgOperand(0)),
4974 getValue(I.getArgOperand(1)),
4975 getValue(I.getArgOperand(2)),
Eli Friedman55ba8162011-07-29 03:05:32 +00004976 MachinePointerInfo(I.getArgOperand(0)), 0 /* Alignment */,
4977 Monotonic, CrossThread);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004978 setValue(&I, L);
4979 DAG.setRoot(L.getValue(1));
4980 return 0;
4981 }
4982 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004983 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004984 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004985 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004986 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004987 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004988 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004989 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004990 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004991 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004992 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004993 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004994 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004995 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004996 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004997 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004998 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004999 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005000 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005001 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005002 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005003 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00005004
5005 case Intrinsic::invariant_start:
5006 case Intrinsic::lifetime_start:
5007 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005008 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005009 return 0;
5010 case Intrinsic::invariant_end:
5011 case Intrinsic::lifetime_end:
5012 // Discard region information.
5013 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005014 }
5015}
5016
Dan Gohman46510a72010-04-15 01:51:59 +00005017void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005018 bool isTailCall,
5019 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005020 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5021 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5022 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005023 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005024 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005025
5026 TargetLowering::ArgListTy Args;
5027 TargetLowering::ArgListEntry Entry;
5028 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005029
5030 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005031 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005032 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005033 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5034 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005035
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005036 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005037 DAG.getMachineFunction(),
5038 FTy->isVarArg(), Outs,
5039 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005040
5041 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005042 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005043
5044 if (!CanLowerReturn) {
5045 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5046 FTy->getReturnType());
5047 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5048 FTy->getReturnType());
5049 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005050 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005051 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005052
Chris Lattnerecf42c42010-09-21 16:36:31 +00005053 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005054 Entry.Node = DemoteStackSlot;
5055 Entry.Ty = StackSlotPtrType;
5056 Entry.isSExt = false;
5057 Entry.isZExt = false;
5058 Entry.isInReg = false;
5059 Entry.isSRet = true;
5060 Entry.isNest = false;
5061 Entry.isByVal = false;
5062 Entry.Alignment = Align;
5063 Args.push_back(Entry);
5064 RetTy = Type::getVoidTy(FTy->getContext());
5065 }
5066
Dan Gohman46510a72010-04-15 01:51:59 +00005067 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005068 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005069 const Value *V = *i;
5070
5071 // Skip empty types
5072 if (V->getType()->isEmptyTy())
5073 continue;
5074
5075 SDValue ArgNode = getValue(V);
5076 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005077
5078 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005079 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5080 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5081 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5082 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5083 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5084 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005085 Entry.Alignment = CS.getParamAlignment(attrInd);
5086 Args.push_back(Entry);
5087 }
5088
Chris Lattner512063d2010-04-05 06:19:28 +00005089 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005090 // Insert a label before the invoke call to mark the try range. This can be
5091 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005092 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005093
Jim Grosbachca752c92010-01-28 01:45:32 +00005094 // For SjLj, keep track of which landing pads go with which invokes
5095 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005096 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005097 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005098 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00005099 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005100 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005101 }
5102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005103 // Both PendingLoads and PendingExports must be flushed here;
5104 // this call might not return.
5105 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005106 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005107 }
5108
Dan Gohman98ca4f22009-08-05 01:29:28 +00005109 // Check if target-independent constraints permit a tail call here.
5110 // Target-dependent constraints are checked within TLI.LowerCallTo.
5111 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005112 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005113 isTailCall = false;
5114
Dan Gohmanbadcda42010-08-28 00:51:03 +00005115 // If there's a possibility that fast-isel has already selected some amount
5116 // of the current basic block, don't emit a tail call.
5117 if (isTailCall && EnableFastISel)
5118 isTailCall = false;
5119
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005120 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005121 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005122 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005123 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005124 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005125 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005126 isTailCall,
5127 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005128 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005129 assert((isTailCall || Result.second.getNode()) &&
5130 "Non-null chain expected with non-tail call!");
5131 assert((Result.second.getNode() || !Result.first.getNode()) &&
5132 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005133 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005134 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005135 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005136 // The instruction result is the result of loading from the
5137 // hidden sret parameter.
5138 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005139 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005140
5141 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5142 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5143 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005144 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005145 SmallVector<SDValue, 4> Values(NumValues);
5146 SmallVector<SDValue, 4> Chains(NumValues);
5147
5148 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005149 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5150 DemoteStackSlot,
5151 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005152 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005153 Add,
5154 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
5155 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005156 Values[i] = L;
5157 Chains[i] = L.getValue(1);
5158 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005159
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005160 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5161 MVT::Other, &Chains[0], NumValues);
5162 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005163
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005164 // Collect the legal value parts into potentially illegal values
5165 // that correspond to the original function's return values.
5166 SmallVector<EVT, 4> RetTys;
5167 RetTy = FTy->getReturnType();
5168 ComputeValueVTs(TLI, RetTy, RetTys);
5169 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5170 SmallVector<SDValue, 4> ReturnValues;
5171 unsigned CurReg = 0;
5172 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5173 EVT VT = RetTys[I];
5174 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5175 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005176
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005177 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005178 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005179 RegisterVT, VT, AssertOp);
5180 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005181 CurReg += NumRegs;
5182 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005183
Bill Wendling4533cac2010-01-28 21:51:40 +00005184 setValue(CS.getInstruction(),
5185 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5186 DAG.getVTList(&RetTys[0], RetTys.size()),
5187 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005188 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005189
Evan Chengc249e482011-04-01 19:57:01 +00005190 // Assign order to nodes here. If the call does not produce a result, it won't
5191 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005192 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005193 // As a special case, a null chain means that a tail call has been emitted and
5194 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005195 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005196 ++SDNodeOrder;
5197 AssignOrderingToNode(DAG.getRoot().getNode());
5198 } else {
5199 DAG.setRoot(Result.second);
5200 ++SDNodeOrder;
5201 AssignOrderingToNode(Result.second.getNode());
5202 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005203
Chris Lattner512063d2010-04-05 06:19:28 +00005204 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005205 // Insert a label at the end of the invoke call to mark the try range. This
5206 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005207 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005208 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005209
5210 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005211 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212 }
5213}
5214
Chris Lattner8047d9a2009-12-24 00:37:38 +00005215/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5216/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005217static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5218 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005219 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005220 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005221 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005222 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005223 if (C->isNullValue())
5224 continue;
5225 // Unknown instruction.
5226 return false;
5227 }
5228 return true;
5229}
5230
Dan Gohman46510a72010-04-15 01:51:59 +00005231static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005232 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005233 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005234
Chris Lattner8047d9a2009-12-24 00:37:38 +00005235 // Check to see if this load can be trivially constant folded, e.g. if the
5236 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005237 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005238 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005239 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005240 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005241
Dan Gohman46510a72010-04-15 01:51:59 +00005242 if (const Constant *LoadCst =
5243 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5244 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005245 return Builder.getValue(LoadCst);
5246 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005247
Chris Lattner8047d9a2009-12-24 00:37:38 +00005248 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5249 // still constant memory, the input chain can be the entry node.
5250 SDValue Root;
5251 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005252
Chris Lattner8047d9a2009-12-24 00:37:38 +00005253 // Do not serialize (non-volatile) loads of constant memory with anything.
5254 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5255 Root = Builder.DAG.getEntryNode();
5256 ConstantMemory = true;
5257 } else {
5258 // Do not serialize non-volatile loads against each other.
5259 Root = Builder.DAG.getRoot();
5260 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005261
Chris Lattner8047d9a2009-12-24 00:37:38 +00005262 SDValue Ptr = Builder.getValue(PtrVal);
5263 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005264 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005265 false /*volatile*/,
5266 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005267
Chris Lattner8047d9a2009-12-24 00:37:38 +00005268 if (!ConstantMemory)
5269 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5270 return LoadVal;
5271}
5272
5273
5274/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5275/// If so, return true and lower it, otherwise return false and it will be
5276/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005277bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005278 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005279 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005280 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005281
Gabor Greif0635f352010-06-25 09:38:13 +00005282 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005283 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005284 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005285 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005286 return false;
5287
Gabor Greif0635f352010-06-25 09:38:13 +00005288 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005289
Chris Lattner8047d9a2009-12-24 00:37:38 +00005290 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5291 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005292 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5293 bool ActuallyDoIt = true;
5294 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005295 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005296 switch (Size->getZExtValue()) {
5297 default:
5298 LoadVT = MVT::Other;
5299 LoadTy = 0;
5300 ActuallyDoIt = false;
5301 break;
5302 case 2:
5303 LoadVT = MVT::i16;
5304 LoadTy = Type::getInt16Ty(Size->getContext());
5305 break;
5306 case 4:
5307 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005308 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005309 break;
5310 case 8:
5311 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005312 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005313 break;
5314 /*
5315 case 16:
5316 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005317 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005318 LoadTy = VectorType::get(LoadTy, 4);
5319 break;
5320 */
5321 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005322
Chris Lattner04b091a2009-12-24 01:07:17 +00005323 // This turns into unaligned loads. We only do this if the target natively
5324 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5325 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005326
Chris Lattner04b091a2009-12-24 01:07:17 +00005327 // Require that we can find a legal MVT, and only do this if the target
5328 // supports unaligned loads of that type. Expanding into byte loads would
5329 // bloat the code.
5330 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5331 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5332 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5333 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5334 ActuallyDoIt = false;
5335 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005336
Chris Lattner04b091a2009-12-24 01:07:17 +00005337 if (ActuallyDoIt) {
5338 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5339 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005340
Chris Lattner04b091a2009-12-24 01:07:17 +00005341 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5342 ISD::SETNE);
5343 EVT CallVT = TLI.getValueType(I.getType(), true);
5344 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5345 return true;
5346 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005347 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005348
5349
Chris Lattner8047d9a2009-12-24 00:37:38 +00005350 return false;
5351}
5352
5353
Dan Gohman46510a72010-04-15 01:51:59 +00005354void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005355 // Handle inline assembly differently.
5356 if (isa<InlineAsm>(I.getCalledValue())) {
5357 visitInlineAsm(&I);
5358 return;
5359 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005360
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005361 // See if any floating point values are being passed to this function. This is
5362 // used to emit an undefined reference to fltused on Windows.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005363 FunctionType *FT =
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005364 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5365 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5366 if (FT->isVarArg() &&
5367 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5368 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005369 Type* T = I.getArgOperand(i)->getType();
5370 for (po_iterator<Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005371 i != e; ++i) {
5372 if (!i->isFloatingPointTy()) continue;
5373 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5374 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005375 }
5376 }
5377 }
5378
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005379 const char *RenameFn = 0;
5380 if (Function *F = I.getCalledFunction()) {
5381 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005382 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005383 if (unsigned IID = II->getIntrinsicID(F)) {
5384 RenameFn = visitIntrinsicCall(I, IID);
5385 if (!RenameFn)
5386 return;
5387 }
5388 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005389 if (unsigned IID = F->getIntrinsicID()) {
5390 RenameFn = visitIntrinsicCall(I, IID);
5391 if (!RenameFn)
5392 return;
5393 }
5394 }
5395
5396 // Check for well-known libc/libm calls. If the function is internal, it
5397 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005398 if (!F->hasLocalLinkage() && F->hasName()) {
5399 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005400 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005401 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005402 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5403 I.getType() == I.getArgOperand(0)->getType() &&
5404 I.getType() == I.getArgOperand(1)->getType()) {
5405 SDValue LHS = getValue(I.getArgOperand(0));
5406 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005407 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5408 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005409 return;
5410 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005411 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005412 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005413 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5414 I.getType() == I.getArgOperand(0)->getType()) {
5415 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005416 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5417 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005418 return;
5419 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005420 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005421 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005422 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5423 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005424 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005425 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005426 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5427 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005428 return;
5429 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005430 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005431 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005432 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5433 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005434 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005435 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005436 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5437 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005438 return;
5439 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005440 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005441 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005442 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5443 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005444 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005445 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005446 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5447 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005448 return;
5449 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005450 } else if (Name == "memcmp") {
5451 if (visitMemCmpCall(I))
5452 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005453 }
5454 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005455 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005456
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005457 SDValue Callee;
5458 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005459 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005460 else
Bill Wendling056292f2008-09-16 21:48:12 +00005461 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005462
Bill Wendling0d580132009-12-23 01:28:19 +00005463 // Check if we can potentially perform a tail call. More detailed checking is
5464 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005465 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005466}
5467
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005468namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005469
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005470/// AsmOperandInfo - This contains information for each constraint that we are
5471/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005472class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005473public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005474 /// CallOperand - If this is the result output operand or a clobber
5475 /// this is null, otherwise it is the incoming operand to the CallInst.
5476 /// This gets modified as the asm is processed.
5477 SDValue CallOperand;
5478
5479 /// AssignedRegs - If this is a register or register class operand, this
5480 /// contains the set of register corresponding to the operand.
5481 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005482
John Thompsoneac6e1d2010-09-13 18:15:37 +00005483 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005484 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5485 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005487 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5488 /// busy in OutputRegs/InputRegs.
5489 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005490 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005491 std::set<unsigned> &InputRegs,
5492 const TargetRegisterInfo &TRI) const {
5493 if (isOutReg) {
5494 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5495 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5496 }
5497 if (isInReg) {
5498 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5499 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5500 }
5501 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005502
Owen Andersone50ed302009-08-10 22:56:29 +00005503 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005504 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005505 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005506 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005507 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005508 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005509 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005510
Chris Lattner81249c92008-10-17 17:05:25 +00005511 if (isa<BasicBlock>(CallOperandVal))
5512 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005513
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005514 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005515
Eric Christophercef81b72011-05-09 20:04:43 +00005516 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005517 // If this is an indirect operand, the operand is a pointer to the
5518 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005519 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005520 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005521 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005522 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005523 OpTy = PtrTy->getElementType();
5524 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005525
Eric Christophercef81b72011-05-09 20:04:43 +00005526 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005527 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005528 if (STy->getNumElements() == 1)
5529 OpTy = STy->getElementType(0);
5530
Chris Lattner81249c92008-10-17 17:05:25 +00005531 // If OpTy is not a single value, it may be a struct/union that we
5532 // can tile with integers.
5533 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5534 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5535 switch (BitSize) {
5536 default: break;
5537 case 1:
5538 case 8:
5539 case 16:
5540 case 32:
5541 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005542 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005543 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005544 break;
5545 }
5546 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005547
Chris Lattner81249c92008-10-17 17:05:25 +00005548 return TLI.getValueType(OpTy, true);
5549 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005550
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005551private:
5552 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5553 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005554 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005555 const TargetRegisterInfo &TRI) {
5556 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5557 Regs.insert(Reg);
5558 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5559 for (; *Aliases; ++Aliases)
5560 Regs.insert(*Aliases);
5561 }
5562};
Dan Gohman462f6b52010-05-29 17:53:24 +00005563
John Thompson44ab89e2010-10-29 17:29:13 +00005564typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5565
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005566} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005567
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005568/// GetRegistersForValue - Assign registers (virtual or physical) for the
5569/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005570/// register allocator to handle the assignment process. However, if the asm
5571/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005572/// allocation. This produces generally horrible, but correct, code.
5573///
5574/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005575/// Input and OutputRegs are the set of already allocated physical registers.
5576///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005577static void GetRegistersForValue(SelectionDAG &DAG,
5578 const TargetLowering &TLI,
5579 DebugLoc DL,
5580 SDISelAsmOperandInfo &OpInfo,
5581 std::set<unsigned> &OutputRegs,
5582 std::set<unsigned> &InputRegs) {
5583 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005584
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005585 // Compute whether this value requires an input register, an output register,
5586 // or both.
5587 bool isOutReg = false;
5588 bool isInReg = false;
5589 switch (OpInfo.Type) {
5590 case InlineAsm::isOutput:
5591 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005592
5593 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005594 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005595 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005596 break;
5597 case InlineAsm::isInput:
5598 isInReg = true;
5599 isOutReg = false;
5600 break;
5601 case InlineAsm::isClobber:
5602 isOutReg = true;
5603 isInReg = true;
5604 break;
5605 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005606
5607
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005608 MachineFunction &MF = DAG.getMachineFunction();
5609 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005610
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005611 // If this is a constraint for a single physreg, or a constraint for a
5612 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005613 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005614 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5615 OpInfo.ConstraintVT);
5616
5617 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005619 // If this is a FP input in an integer register (or visa versa) insert a bit
5620 // cast of the input value. More generally, handle any case where the input
5621 // value disagrees with the register class we plan to stick this in.
5622 if (OpInfo.Type == InlineAsm::isInput &&
5623 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005624 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005625 // types are identical size, use a bitcast to convert (e.g. two differing
5626 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005627 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005628 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005629 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005630 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005631 OpInfo.ConstraintVT = RegVT;
5632 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5633 // If the input is a FP value and we want it in FP registers, do a
5634 // bitcast to the corresponding integer type. This turns an f64 value
5635 // into i64, which can be passed with two i32 values on a 32-bit
5636 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005637 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005638 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005639 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005640 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005641 OpInfo.ConstraintVT = RegVT;
5642 }
5643 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005644
Owen Anderson23b9b192009-08-12 00:36:31 +00005645 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005646 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005647
Owen Andersone50ed302009-08-10 22:56:29 +00005648 EVT RegVT;
5649 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005650
5651 // If this is a constraint for a specific physical register, like {r17},
5652 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005653 if (unsigned AssignedReg = PhysReg.first) {
5654 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005656 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005657
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658 // Get the actual register value type. This is important, because the user
5659 // may have asked for (e.g.) the AX register in i32 type. We need to
5660 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005661 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005662
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005663 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005664 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005665
5666 // If this is an expanded reference, add the rest of the regs to Regs.
5667 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005668 TargetRegisterClass::iterator I = RC->begin();
5669 for (; *I != AssignedReg; ++I)
5670 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005671
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005672 // Already added the first reg.
5673 --NumRegs; ++I;
5674 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005675 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005676 Regs.push_back(*I);
5677 }
5678 }
Bill Wendling651ad132009-12-22 01:25:10 +00005679
Dan Gohman7451d3e2010-05-29 17:03:36 +00005680 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005681 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5682 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5683 return;
5684 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005685
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005686 // Otherwise, if this was a reference to an LLVM register class, create vregs
5687 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005688 if (const TargetRegisterClass *RC = PhysReg.second) {
5689 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005691 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005692
Evan Chengfb112882009-03-23 08:01:15 +00005693 // Create the appropriate number of virtual registers.
5694 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5695 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005696 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005697
Dan Gohman7451d3e2010-05-29 17:03:36 +00005698 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005699 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005700 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005701
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005702 // Otherwise, we couldn't allocate enough registers for this.
5703}
5704
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005705/// visitInlineAsm - Handle a call to an InlineAsm object.
5706///
Dan Gohman46510a72010-04-15 01:51:59 +00005707void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5708 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005709
5710 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005711 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005712
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005713 std::set<unsigned> OutputRegs, InputRegs;
5714
Evan Chengce1cdac2011-05-06 20:52:23 +00005715 TargetLowering::AsmOperandInfoVector
5716 TargetConstraints = TLI.ParseConstraints(CS);
5717
John Thompsoneac6e1d2010-09-13 18:15:37 +00005718 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005719
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005720 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5721 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005722 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5723 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005724 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005725
Owen Anderson825b72b2009-08-11 20:47:22 +00005726 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005727
5728 // Compute the value type for each operand.
5729 switch (OpInfo.Type) {
5730 case InlineAsm::isOutput:
5731 // Indirect outputs just consume an argument.
5732 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005733 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005734 break;
5735 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005736
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005737 // The return value of the call is this value. As such, there is no
5738 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005739 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005740 "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005741 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005742 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5743 } else {
5744 assert(ResNo == 0 && "Asm only has one result!");
5745 OpVT = TLI.getValueType(CS.getType());
5746 }
5747 ++ResNo;
5748 break;
5749 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005750 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005751 break;
5752 case InlineAsm::isClobber:
5753 // Nothing to do.
5754 break;
5755 }
5756
5757 // If this is an input or an indirect output, process the call argument.
5758 // BasicBlocks are labels, currently appearing only in asm's.
5759 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005760 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005761 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005762 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005763 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005764 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005765
Owen Anderson1d0be152009-08-13 21:58:54 +00005766 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005767 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005768
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005769 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005770
John Thompsoneac6e1d2010-09-13 18:15:37 +00005771 // Indirect operand accesses access memory.
5772 if (OpInfo.isIndirect)
5773 hasMemory = true;
5774 else {
5775 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005776 TargetLowering::ConstraintType
5777 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005778 if (CType == TargetLowering::C_Memory) {
5779 hasMemory = true;
5780 break;
5781 }
5782 }
5783 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005784 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005785
John Thompsoneac6e1d2010-09-13 18:15:37 +00005786 SDValue Chain, Flag;
5787
5788 // We won't need to flush pending loads if this asm doesn't touch
5789 // memory and is nonvolatile.
5790 if (hasMemory || IA->hasSideEffects())
5791 Chain = getRoot();
5792 else
5793 Chain = DAG.getRoot();
5794
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005795 // Second pass over the constraints: compute which constraint option to use
5796 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005797 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005798 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005799
John Thompson54584742010-09-24 22:24:05 +00005800 // If this is an output operand with a matching input operand, look up the
5801 // matching input. If their types mismatch, e.g. one is an integer, the
5802 // other is floating point, or their sizes are different, flag it as an
5803 // error.
5804 if (OpInfo.hasMatchingInput()) {
5805 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005806
John Thompson54584742010-09-24 22:24:05 +00005807 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005808 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
5809 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode, OpInfo.ConstraintVT);
5810 std::pair<unsigned, const TargetRegisterClass*> InputRC =
5811 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode, Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005812 if ((OpInfo.ConstraintVT.isInteger() !=
5813 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005814 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005815 report_fatal_error("Unsupported asm: input constraint"
5816 " with a matching output constraint of"
5817 " incompatible type!");
5818 }
5819 Input.ConstraintVT = OpInfo.ConstraintVT;
5820 }
5821 }
5822
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005823 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005824 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005826 // If this is a memory input, and if the operand is not indirect, do what we
5827 // need to to provide an address for the memory input.
5828 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5829 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005830 assert((OpInfo.isMultipleAlternative ||
5831 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005832 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005833
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005834 // Memory operands really want the address of the value. If we don't have
5835 // an indirect input, put it in the constpool if we can, otherwise spill
5836 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005837 // TODO: This isn't quite right. We need to handle these according to
5838 // the addressing mode that the constraint wants. Also, this may take
5839 // an additional register for the computation and we don't want that
5840 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005841
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005842 // If the operand is a float, integer, or vector constant, spill to a
5843 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005844 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005845 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5846 isa<ConstantVector>(OpVal)) {
5847 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5848 TLI.getPointerTy());
5849 } else {
5850 // Otherwise, create a stack slot and emit a store to it before the
5851 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005852 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005853 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005854 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5855 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005856 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005857 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005858 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005859 OpInfo.CallOperand, StackSlot,
5860 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005861 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005862 OpInfo.CallOperand = StackSlot;
5863 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005864
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005865 // There is no longer a Value* corresponding to this operand.
5866 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005867
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005868 // It is now an indirect operand.
5869 OpInfo.isIndirect = true;
5870 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005871
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005872 // If this constraint is for a specific register, allocate it before
5873 // anything else.
5874 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005875 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5876 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005877 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005878
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005879 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005880 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5882 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005883
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005884 // C_Register operands have already been allocated, Other/Memory don't need
5885 // to be.
5886 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005887 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5888 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005889 }
5890
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005891 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5892 std::vector<SDValue> AsmNodeOperands;
5893 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5894 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005895 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5896 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005897
Chris Lattnerdecc2672010-04-07 05:20:54 +00005898 // If we have a !srcloc metadata node associated with it, we want to attach
5899 // this to the ultimately generated inline asm machineinstr. To do this, we
5900 // pass in the third operand as this (potentially null) inline asm MDNode.
5901 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5902 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005903
Evan Chengc36b7062011-01-07 23:50:32 +00005904 // Remember the HasSideEffect and AlignStack bits as operand 3.
5905 unsigned ExtraInfo = 0;
5906 if (IA->hasSideEffects())
5907 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5908 if (IA->isAlignStack())
5909 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5910 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5911 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005912
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005913 // Loop over all of the inputs, copying the operand values into the
5914 // appropriate registers and processing the output regs.
5915 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005916
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005917 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5918 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005919
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005920 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5921 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5922
5923 switch (OpInfo.Type) {
5924 case InlineAsm::isOutput: {
5925 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5926 OpInfo.ConstraintType != TargetLowering::C_Register) {
5927 // Memory output, or 'other' output (e.g. 'X' constraint).
5928 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5929
5930 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005931 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5932 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005933 TLI.getPointerTy()));
5934 AsmNodeOperands.push_back(OpInfo.CallOperand);
5935 break;
5936 }
5937
5938 // Otherwise, this is a register or register class output.
5939
5940 // Copy the output from the appropriate register. Find a register that
5941 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005942 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005943 report_fatal_error("Couldn't allocate output reg for constraint '" +
5944 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005945
5946 // If this is an indirect operand, store through the pointer after the
5947 // asm.
5948 if (OpInfo.isIndirect) {
5949 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5950 OpInfo.CallOperandVal));
5951 } else {
5952 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005953 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005954 // Concatenate this output onto the outputs list.
5955 RetValRegs.append(OpInfo.AssignedRegs);
5956 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005957
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005958 // Add information to the INLINEASM node to know that this register is
5959 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005960 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005961 InlineAsm::Kind_RegDefEarlyClobber :
5962 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005963 false,
5964 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005965 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005966 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005967 break;
5968 }
5969 case InlineAsm::isInput: {
5970 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005971
Chris Lattner6bdcda32008-10-17 16:47:46 +00005972 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005973 // If this is required to match an output register we have already set,
5974 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005975 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005976
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005977 // Scan until we find the definition we already emitted of this operand.
5978 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005979 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005980 for (; OperandNo; --OperandNo) {
5981 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005982 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005983 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005984 assert((InlineAsm::isRegDefKind(OpFlag) ||
5985 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5986 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005987 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005988 }
5989
Evan Cheng697cbbf2009-03-20 18:03:34 +00005990 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005991 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005992 if (InlineAsm::isRegDefKind(OpFlag) ||
5993 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005994 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005995 if (OpInfo.isIndirect) {
5996 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005997 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005998 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5999 " don't know how to handle tied "
6000 "indirect register inputs");
6001 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006002
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006003 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006004 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006005 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006006 MatchedRegs.RegVTs.push_back(RegVT);
6007 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006008 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006009 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006010 MatchedRegs.Regs.push_back
6011 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006012
6013 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006014 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006015 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006016 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006017 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006018 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006019 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006020 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006021
Chris Lattnerdecc2672010-04-07 05:20:54 +00006022 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6023 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6024 "Unexpected number of operands");
6025 // Add information to the INLINEASM node to know about this input.
6026 // See InlineAsm.h isUseOperandTiedToDef.
6027 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6028 OpInfo.getMatchedOperand());
6029 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6030 TLI.getPointerTy()));
6031 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6032 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006033 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006034
Dale Johannesenb5611a62010-07-13 20:17:05 +00006035 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006036 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6037 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006038 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006039
Dale Johannesenb5611a62010-07-13 20:17:05 +00006040 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006041 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006042 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006043 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00006044 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006045 report_fatal_error("Invalid operand for inline asm constraint '" +
6046 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006047
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006048 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006049 unsigned ResOpType =
6050 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006051 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006052 TLI.getPointerTy()));
6053 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6054 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006055 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006056
Chris Lattnerdecc2672010-04-07 05:20:54 +00006057 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006058 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6059 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6060 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006061
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006062 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006063 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006064 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006065 TLI.getPointerTy()));
6066 AsmNodeOperands.push_back(InOperandVal);
6067 break;
6068 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006069
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006070 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6071 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6072 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006073 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006074 "Don't know how to handle indirect register inputs yet!");
6075
6076 // Copy the input into the appropriate registers.
Eric Christopher5427ede2011-07-14 20:13:52 +00006077 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006078 report_fatal_error("Couldn't allocate input reg for constraint '" +
6079 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006080
Dale Johannesen66978ee2009-01-31 02:22:37 +00006081 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006082 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006083
Chris Lattnerdecc2672010-04-07 05:20:54 +00006084 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006085 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006086 break;
6087 }
6088 case InlineAsm::isClobber: {
6089 // Add the clobbered value to the operand list, so that the register
6090 // allocator is aware that the physreg got clobbered.
6091 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006092 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006093 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006094 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006095 break;
6096 }
6097 }
6098 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006099
Chris Lattnerdecc2672010-04-07 05:20:54 +00006100 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006101 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006102 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006103
Dale Johannesen66978ee2009-01-31 02:22:37 +00006104 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006105 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006106 &AsmNodeOperands[0], AsmNodeOperands.size());
6107 Flag = Chain.getValue(1);
6108
6109 // If this asm returns a register value, copy the result from that register
6110 // and set it as the value of the call.
6111 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006112 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006113 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006114
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006115 // FIXME: Why don't we do this for inline asms with MRVs?
6116 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006117 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006118
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006119 // If any of the results of the inline asm is a vector, it may have the
6120 // wrong width/num elts. This can happen for register classes that can
6121 // contain multiple different value types. The preg or vreg allocated may
6122 // not have the same VT as was expected. Convert it to the right type
6123 // with bit_convert.
6124 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006125 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006126 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006127
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006128 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006129 ResultType.isInteger() && Val.getValueType().isInteger()) {
6130 // If a result value was tied to an input value, the computed result may
6131 // have a wider width than the expected result. Extract the relevant
6132 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006133 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006134 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006135
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006136 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006137 }
Dan Gohman95915732008-10-18 01:03:45 +00006138
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006139 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006140 // Don't need to use this as a chain in this case.
6141 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6142 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006144
Dan Gohman46510a72010-04-15 01:51:59 +00006145 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006146
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006147 // Process indirect outputs, first output all of the flagged copies out of
6148 // physregs.
6149 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6150 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006151 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006152 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006153 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006154 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6155 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006157 // Emit the non-flagged stores from the physregs.
6158 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006159 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6160 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6161 StoresToEmit[i].first,
6162 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006163 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006164 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006165 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006166 }
6167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006168 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006169 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006170 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006171
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006172 DAG.setRoot(Chain);
6173}
6174
Dan Gohman46510a72010-04-15 01:51:59 +00006175void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006176 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6177 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006178 getValue(I.getArgOperand(0)),
6179 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006180}
6181
Dan Gohman46510a72010-04-15 01:51:59 +00006182void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006183 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006184 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6185 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006186 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006187 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006188 setValue(&I, V);
6189 DAG.setRoot(V.getValue(1));
6190}
6191
Dan Gohman46510a72010-04-15 01:51:59 +00006192void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006193 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6194 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006195 getValue(I.getArgOperand(0)),
6196 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006197}
6198
Dan Gohman46510a72010-04-15 01:51:59 +00006199void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006200 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6201 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006202 getValue(I.getArgOperand(0)),
6203 getValue(I.getArgOperand(1)),
6204 DAG.getSrcValue(I.getArgOperand(0)),
6205 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006206}
6207
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006208/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006209/// implementation, which just calls LowerCall.
6210/// FIXME: When all targets are
6211/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006212std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006213TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006214 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006215 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006216 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006217 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006218 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006219 ArgListTy &Args, SelectionDAG &DAG,
6220 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006221 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006222 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006223 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006224 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006225 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006226 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6227 for (unsigned Value = 0, NumValues = ValueVTs.size();
6228 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006229 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006230 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006231 SDValue Op = SDValue(Args[i].Node.getNode(),
6232 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006233 ISD::ArgFlagsTy Flags;
6234 unsigned OriginalAlignment =
6235 getTargetData()->getABITypeAlignment(ArgTy);
6236
6237 if (Args[i].isZExt)
6238 Flags.setZExt();
6239 if (Args[i].isSExt)
6240 Flags.setSExt();
6241 if (Args[i].isInReg)
6242 Flags.setInReg();
6243 if (Args[i].isSRet)
6244 Flags.setSRet();
6245 if (Args[i].isByVal) {
6246 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006247 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6248 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006249 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006250 // For ByVal, alignment should come from FE. BE will guess if this
6251 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006252 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006253 if (Args[i].Alignment)
6254 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006255 else
6256 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006257 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006258 }
6259 if (Args[i].isNest)
6260 Flags.setNest();
6261 Flags.setOrigAlign(OriginalAlignment);
6262
Owen Anderson23b9b192009-08-12 00:36:31 +00006263 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6264 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006265 SmallVector<SDValue, 4> Parts(NumParts);
6266 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6267
6268 if (Args[i].isSExt)
6269 ExtendKind = ISD::SIGN_EXTEND;
6270 else if (Args[i].isZExt)
6271 ExtendKind = ISD::ZERO_EXTEND;
6272
Bill Wendling46ada192010-03-02 01:55:18 +00006273 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006274 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006275
Dan Gohman98ca4f22009-08-05 01:29:28 +00006276 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006277 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006278 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6279 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006280 if (NumParts > 1 && j == 0)
6281 MyFlags.Flags.setSplit();
6282 else if (j != 0)
6283 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006284
Dan Gohman98ca4f22009-08-05 01:29:28 +00006285 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006286 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006287 }
6288 }
6289 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006290
Dan Gohman98ca4f22009-08-05 01:29:28 +00006291 // Handle the incoming return values from the call.
6292 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006293 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006294 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006295 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006296 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006297 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6298 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006299 for (unsigned i = 0; i != NumRegs; ++i) {
6300 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006301 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006302 MyFlags.Used = isReturnValueUsed;
6303 if (RetSExt)
6304 MyFlags.Flags.setSExt();
6305 if (RetZExt)
6306 MyFlags.Flags.setZExt();
6307 if (isInreg)
6308 MyFlags.Flags.setInReg();
6309 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006310 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006311 }
6312
Dan Gohman98ca4f22009-08-05 01:29:28 +00006313 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006314 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006315 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006316
6317 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006318 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006319 "LowerCall didn't return a valid chain!");
6320 assert((!isTailCall || InVals.empty()) &&
6321 "LowerCall emitted a return value for a tail call!");
6322 assert((isTailCall || InVals.size() == Ins.size()) &&
6323 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006324
6325 // For a tail call, the return value is merely live-out and there aren't
6326 // any nodes in the DAG representing it. Return a special value to
6327 // indicate that a tail call has been emitted and no more Instructions
6328 // should be processed in the current block.
6329 if (isTailCall) {
6330 DAG.setRoot(Chain);
6331 return std::make_pair(SDValue(), SDValue());
6332 }
6333
Evan Chengaf1871f2010-03-11 19:38:18 +00006334 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6335 assert(InVals[i].getNode() &&
6336 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006337 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006338 "LowerCall emitted a value with the wrong type!");
6339 });
6340
Dan Gohman98ca4f22009-08-05 01:29:28 +00006341 // Collect the legal value parts into potentially illegal values
6342 // that correspond to the original function's return values.
6343 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6344 if (RetSExt)
6345 AssertOp = ISD::AssertSext;
6346 else if (RetZExt)
6347 AssertOp = ISD::AssertZext;
6348 SmallVector<SDValue, 4> ReturnValues;
6349 unsigned CurReg = 0;
6350 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006351 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006352 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6353 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006354
Bill Wendling46ada192010-03-02 01:55:18 +00006355 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006356 NumRegs, RegisterVT, VT,
6357 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006358 CurReg += NumRegs;
6359 }
6360
6361 // For a function returning void, there is no return value. We can't create
6362 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006363 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006364 if (ReturnValues.empty())
6365 return std::make_pair(SDValue(), Chain);
6366
6367 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6368 DAG.getVTList(&RetTys[0], RetTys.size()),
6369 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006370 return std::make_pair(Res, Chain);
6371}
6372
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006373void TargetLowering::LowerOperationWrapper(SDNode *N,
6374 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006375 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006376 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006377 if (Res.getNode())
6378 Results.push_back(Res);
6379}
6380
Dan Gohmand858e902010-04-17 15:26:15 +00006381SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006382 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006383 return SDValue();
6384}
6385
Dan Gohman46510a72010-04-15 01:51:59 +00006386void
6387SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006388 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006389 assert((Op.getOpcode() != ISD::CopyFromReg ||
6390 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6391 "Copy from a reg to the same reg!");
6392 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6393
Owen Anderson23b9b192009-08-12 00:36:31 +00006394 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006395 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006396 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006397 PendingExports.push_back(Chain);
6398}
6399
6400#include "llvm/CodeGen/SelectionDAGISel.h"
6401
Eli Friedman23d32432011-05-05 16:53:34 +00006402/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6403/// entry block, return true. This includes arguments used by switches, since
6404/// the switch may expand into multiple basic blocks.
6405static bool isOnlyUsedInEntryBlock(const Argument *A) {
6406 // With FastISel active, we may be splitting blocks, so force creation
6407 // of virtual registers for all non-dead arguments.
6408 if (EnableFastISel)
6409 return A->use_empty();
6410
6411 const BasicBlock *Entry = A->getParent()->begin();
6412 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6413 UI != E; ++UI) {
6414 const User *U = *UI;
6415 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6416 return false; // Use not in entry block.
6417 }
6418 return true;
6419}
6420
Dan Gohman46510a72010-04-15 01:51:59 +00006421void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006422 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006423 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006424 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006425 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006426 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006427 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006428
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006429 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006430 SmallVector<ISD::OutputArg, 4> Outs;
6431 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6432 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006433
Dan Gohman7451d3e2010-05-29 17:03:36 +00006434 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006435 // Put in an sret pointer parameter before all the other parameters.
6436 SmallVector<EVT, 1> ValueVTs;
6437 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6438
6439 // NOTE: Assuming that a pointer will never break down to more than one VT
6440 // or one register.
6441 ISD::ArgFlagsTy Flags;
6442 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006443 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006444 ISD::InputArg RetArg(Flags, RegisterVT, true);
6445 Ins.push_back(RetArg);
6446 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006447
Dan Gohman98ca4f22009-08-05 01:29:28 +00006448 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006449 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006450 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006451 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006452 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006453 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6454 bool isArgValueUsed = !I->use_empty();
6455 for (unsigned Value = 0, NumValues = ValueVTs.size();
6456 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006457 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006458 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006459 ISD::ArgFlagsTy Flags;
6460 unsigned OriginalAlignment =
6461 TD->getABITypeAlignment(ArgTy);
6462
6463 if (F.paramHasAttr(Idx, Attribute::ZExt))
6464 Flags.setZExt();
6465 if (F.paramHasAttr(Idx, Attribute::SExt))
6466 Flags.setSExt();
6467 if (F.paramHasAttr(Idx, Attribute::InReg))
6468 Flags.setInReg();
6469 if (F.paramHasAttr(Idx, Attribute::StructRet))
6470 Flags.setSRet();
6471 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6472 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006473 PointerType *Ty = cast<PointerType>(I->getType());
6474 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006475 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006476 // For ByVal, alignment should be passed from FE. BE will guess if
6477 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006478 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006479 if (F.getParamAlignment(Idx))
6480 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006481 else
6482 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006483 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006484 }
6485 if (F.paramHasAttr(Idx, Attribute::Nest))
6486 Flags.setNest();
6487 Flags.setOrigAlign(OriginalAlignment);
6488
Owen Anderson23b9b192009-08-12 00:36:31 +00006489 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6490 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006491 for (unsigned i = 0; i != NumRegs; ++i) {
6492 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6493 if (NumRegs > 1 && i == 0)
6494 MyFlags.Flags.setSplit();
6495 // if it isn't first piece, alignment must be 1
6496 else if (i > 0)
6497 MyFlags.Flags.setOrigAlign(1);
6498 Ins.push_back(MyFlags);
6499 }
6500 }
6501 }
6502
6503 // Call the target to set up the argument values.
6504 SmallVector<SDValue, 8> InVals;
6505 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6506 F.isVarArg(), Ins,
6507 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006508
6509 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006510 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006511 "LowerFormalArguments didn't return a valid chain!");
6512 assert(InVals.size() == Ins.size() &&
6513 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006514 DEBUG({
6515 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6516 assert(InVals[i].getNode() &&
6517 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006518 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006519 "LowerFormalArguments emitted a value with the wrong type!");
6520 }
6521 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006522
Dan Gohman5e866062009-08-06 15:37:27 +00006523 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006524 DAG.setRoot(NewRoot);
6525
6526 // Set up the argument values.
6527 unsigned i = 0;
6528 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006529 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006530 // Create a virtual register for the sret pointer, and put in a copy
6531 // from the sret argument into it.
6532 SmallVector<EVT, 1> ValueVTs;
6533 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6534 EVT VT = ValueVTs[0];
6535 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6536 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006537 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006538 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006539
Dan Gohman2048b852009-11-23 18:04:58 +00006540 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006541 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6542 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006543 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006544 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6545 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006546 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006547
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006548 // i indexes lowered arguments. Bump it past the hidden sret argument.
6549 // Idx indexes LLVM arguments. Don't touch it.
6550 ++i;
6551 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006552
Dan Gohman46510a72010-04-15 01:51:59 +00006553 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006554 ++I, ++Idx) {
6555 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006556 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006557 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006558 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006559
6560 // If this argument is unused then remember its value. It is used to generate
6561 // debugging information.
6562 if (I->use_empty() && NumValues)
6563 SDB->setUnusedArgValue(I, InVals[i]);
6564
Eli Friedman23d32432011-05-05 16:53:34 +00006565 for (unsigned Val = 0; Val != NumValues; ++Val) {
6566 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006567 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6568 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006569
6570 if (!I->use_empty()) {
6571 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6572 if (F.paramHasAttr(Idx, Attribute::SExt))
6573 AssertOp = ISD::AssertSext;
6574 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6575 AssertOp = ISD::AssertZext;
6576
Bill Wendling46ada192010-03-02 01:55:18 +00006577 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006578 NumParts, PartVT, VT,
6579 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006580 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006581
Dan Gohman98ca4f22009-08-05 01:29:28 +00006582 i += NumParts;
6583 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006584
Eli Friedman23d32432011-05-05 16:53:34 +00006585 // We don't need to do anything else for unused arguments.
6586 if (ArgValues.empty())
6587 continue;
6588
Devang Patel0b48ead2010-08-31 22:22:42 +00006589 // Note down frame index for byval arguments.
Eli Friedman23d32432011-05-05 16:53:34 +00006590 if (I->hasByValAttr())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006591 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006592 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6593 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6594
Eli Friedman23d32432011-05-05 16:53:34 +00006595 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6596 SDB->getCurDebugLoc());
6597 SDB->setValue(I, Res);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006598
Eli Friedman23d32432011-05-05 16:53:34 +00006599 // If this argument is live outside of the entry block, insert a copy from
6600 // wherever we got it to the vreg that other BB's will reference it as.
Eli Friedman7f33d672011-05-10 21:50:58 +00006601 if (!EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006602 // If we can, though, try to skip creating an unnecessary vreg.
6603 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006604 // general. It's also subtly incompatible with the hacks FastISel
6605 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006606 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6607 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6608 FuncInfo->ValueMap[I] = Reg;
6609 continue;
6610 }
6611 }
6612 if (!isOnlyUsedInEntryBlock(I)) {
6613 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006614 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006615 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006616 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006617
Dan Gohman98ca4f22009-08-05 01:29:28 +00006618 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006619
6620 // Finally, if the target has anything special to do, allow it to do so.
6621 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006622 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006623}
6624
6625/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6626/// ensure constants are generated when needed. Remember the virtual registers
6627/// that need to be added to the Machine PHI nodes as input. We cannot just
6628/// directly add them, because expansion might result in multiple MBB's for one
6629/// BB. As such, the start of the BB might correspond to a different MBB than
6630/// the end.
6631///
6632void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006633SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006634 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006635
6636 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6637
6638 // Check successor nodes' PHI nodes that expect a constant to be available
6639 // from this block.
6640 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006641 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006642 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006643 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006644
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006645 // If this terminator has multiple identical successors (common for
6646 // switches), only handle each succ once.
6647 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006648
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006649 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006650
6651 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6652 // nodes and Machine PHI nodes, but the incoming operands have not been
6653 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006654 for (BasicBlock::const_iterator I = SuccBB->begin();
6655 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006656 // Ignore dead phi's.
6657 if (PN->use_empty()) continue;
6658
Rafael Espindola3fa82832011-05-13 15:18:06 +00006659 // Skip empty types
6660 if (PN->getType()->isEmptyTy())
6661 continue;
6662
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006663 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006664 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006665
Dan Gohman46510a72010-04-15 01:51:59 +00006666 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006667 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006668 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006669 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006670 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006671 }
6672 Reg = RegOut;
6673 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006674 DenseMap<const Value *, unsigned>::iterator I =
6675 FuncInfo.ValueMap.find(PHIOp);
6676 if (I != FuncInfo.ValueMap.end())
6677 Reg = I->second;
6678 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006679 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006680 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006681 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006682 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006683 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006684 }
6685 }
6686
6687 // Remember that this register needs to added to the machine PHI node as
6688 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006689 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006690 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6691 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006692 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006693 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006694 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006695 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006696 Reg += NumRegisters;
6697 }
6698 }
6699 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006700 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006701}