blob: 101c07b4db623c4fedef3492f26827d3b1f63223 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Bill Wendlingcf590262010-12-01 21:54:50 +0000170 unsigned VFPThumb2PostEncoder(const MachineInstr&MI, unsigned Val)
171 const { return 0; }
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000172 unsigned getAdrLabelOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbach662a8162010-12-06 23:57:07 +0000174 unsigned getThumbBLTargetOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Bill Wendling09aa3f02010-12-09 00:39:08 +0000176 unsigned getThumbBLXTargetOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbache2467172010-12-10 18:21:33 +0000178 unsigned getThumbBRTargetOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Jim Grosbach01086452010-12-10 17:13:40 +0000180 unsigned getThumbBCCTargetOpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
Jim Grosbach027d6e82010-12-09 19:04:53 +0000182 unsigned getThumbCBTargetOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendlingdff2f712010-12-08 23:01:43 +0000183 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000184 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
185 const { return 0; }
Owen Andersonc2666002010-12-13 19:31:11 +0000186 unsigned getUnconditionalBranchTargetOpValue(const MachineInstr &MI,
187 unsigned Op) const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000188 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
189 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000190 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
191 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000192 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
193 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000194 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
195 const { return 0; }
Owen Anderson0f4b60d2010-12-10 22:11:13 +0000196 unsigned getTAddrModeRegRegOpValue(const MachineInstr &MI, unsigned Op)
197 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000198 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
199 const { return 0; }
200 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
201 const { return 0; }
Owen Anderson9d63d902010-12-01 19:18:46 +0000202 unsigned getT2AddrModeImm8s4OpValue(const MachineInstr &MI, unsigned Op)
203 const { return 0; }
Owen Anderson6af50f72010-11-30 00:14:31 +0000204 unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op)
205 const { return 0; }
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000206 unsigned getT2AddrModeImm12OffsetOpValue(const MachineInstr &MI,unsigned Op)
207 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000208 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
209 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000210 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
211 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000212 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
213 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000214 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
215 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000216 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000217 const { return 0; }
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000218 unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op)
219 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000220 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000221 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000222 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
223 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000224 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
225 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000226 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
227 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000228
229 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
230 const {
231 // {17-13} = reg
232 // {12} = (U)nsigned (add == '1', sub == '0')
233 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000234 const MachineOperand &MO = MI.getOperand(Op);
235 const MachineOperand &MO1 = MI.getOperand(Op + 1);
236 if (!MO.isReg()) {
237 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
238 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000239 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000240 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000241 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000242 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000243 Binary = Imm12 & 0xfff;
244 if (Imm12 >= 0)
245 Binary |= (1 << 12);
246 Binary |= (Reg << 13);
247 return Binary;
248 }
Jason W Kim837caa92010-11-18 23:37:15 +0000249
250 unsigned getMovtImmOpValue(const MachineInstr &MI, unsigned Op) const {
251 return 0;
252 }
253
Jim Grosbach99f53d12010-11-15 20:47:07 +0000254 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
255 const { return 0;}
256 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
257 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000258 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
259 const { return 0;}
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000260 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op)
261 const { return 0; }
Jim Grosbachd967cd02010-12-07 21:50:47 +0000262 uint32_t getAddrModeThumbSPOpValue(const MachineInstr &MI, unsigned Op)
263 const { return 0; }
Bill Wendling272df512010-12-09 21:49:07 +0000264 uint32_t getAddrModeSOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendling1fd374e2010-11-30 22:57:21 +0000265 const { return 0; }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000266 uint32_t getAddrModePCOpValue(const MachineInstr &MI, unsigned Op)
267 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000268 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000269 // {17-13} = reg
270 // {12} = (U)nsigned (add == '1', sub == '0')
271 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000272 const MachineOperand &MO = MI.getOperand(Op);
273 const MachineOperand &MO1 = MI.getOperand(Op + 1);
274 if (!MO.isReg()) {
275 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
276 return 0;
277 }
278 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000279 int32_t Imm12 = MO1.getImm();
280
281 // Special value for #-0
282 if (Imm12 == INT32_MIN)
283 Imm12 = 0;
284
285 // Immediate is always encoded as positive. The 'U' bit controls add vs
286 // sub.
287 bool isAdd = true;
288 if (Imm12 < 0) {
289 Imm12 = -Imm12;
290 isAdd = false;
291 }
292
293 uint32_t Binary = Imm12 & 0xfff;
294 if (isAdd)
295 Binary |= (1 << 12);
296 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000297 return Binary;
298 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000299 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
300 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000301
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000302 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
303 const { return 0; }
304
Shih-wei Liao5170b712010-05-26 00:02:28 +0000305 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000306 /// machine operand requires relocation, record the relocation and return
307 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000308 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000309 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000310
Evan Cheng83b5cf02008-11-05 23:22:34 +0000311 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000312 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000313 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000314
315 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000316 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000317 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000318 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000319 intptr_t ACPV = 0) const;
320 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
321 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
322 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000323 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000324 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000325 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000326}
327
Chris Lattner33fabd72010-02-02 21:48:51 +0000328char ARMCodeEmitter::ID = 0;
329
Bob Wilson87949d42010-03-17 21:16:45 +0000330/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000331/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000332FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
333 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000334 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000335}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000336
Chris Lattner33fabd72010-02-02 21:48:51 +0000337bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000338 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
339 MF.getTarget().getRelocationModel() != Reloc::Static) &&
340 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000341 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
342 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
343 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000344 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000345 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000346 MJTEs = 0;
347 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000348 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000349 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000350 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000351 MMI = &getAnalysis<MachineModuleInfo>();
352 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000353
354 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000355 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000356 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000357 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000358 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000359 MBB != E; ++MBB) {
360 MCE.StartMachineBasicBlock(MBB);
361 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
362 I != E; ++I)
363 emitInstruction(*I);
364 }
365 } while (MCE.finishFunction(MF));
366
367 return false;
368}
369
Evan Cheng83b5cf02008-11-05 23:22:34 +0000370/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000371///
Chris Lattner33fabd72010-02-02 21:48:51 +0000372unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000373 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000374 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000375 case ARM_AM::asr: return 2;
376 case ARM_AM::lsl: return 0;
377 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000378 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000379 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000380 }
Evan Cheng7602e112008-09-02 06:52:38 +0000381 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000382}
383
Shih-wei Liao5170b712010-05-26 00:02:28 +0000384/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000385/// machine operand requires relocation, record the relocation and return zero.
386unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000387 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000388 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000389 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000390 && "Relocation to this function should be for movt or movw");
391
392 if (MO.isImm())
393 return static_cast<unsigned>(MO.getImm());
394 else if (MO.isGlobal())
395 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
396 else if (MO.isSymbol())
397 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
398 else if (MO.isMBB())
399 emitMachineBasicBlock(MO.getMBB(), Reloc);
400 else {
401#ifndef NDEBUG
402 errs() << MO;
403#endif
404 llvm_unreachable("Unsupported operand type for movw/movt");
405 }
406 return 0;
407}
408
Evan Cheng7602e112008-09-02 06:52:38 +0000409/// getMachineOpValue - Return binary encoding of operand. If the machine
410/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000411unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000412 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000413 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000414 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000415 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000416 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000417 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000418 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000419 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000420 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000421 else if (MO.isCPI()) {
422 const TargetInstrDesc &TID = MI.getDesc();
423 // For VFP load, the immediate offset is multiplied by 4.
424 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
425 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
426 emitConstPoolAddress(MO.getIndex(), Reloc);
427 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000428 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000429 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000430 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000431 else
432 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000433 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000434}
435
Evan Cheng057d0c32008-09-18 07:28:19 +0000436/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000437///
Dan Gohman46510a72010-04-15 01:51:59 +0000438void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000439 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000440 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000441 MachineRelocation MR = Indirect
442 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000443 const_cast<GlobalValue *>(GV),
444 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000445 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000446 const_cast<GlobalValue *>(GV), ACPV,
447 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000448 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000449}
450
451/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
452/// be emitted to the current location in the function, and allow it to be PC
453/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000454void ARMCodeEmitter::
455emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000456 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
457 Reloc, ES));
458}
459
460/// emitConstPoolAddress - Arrange for the address of an constant pool
461/// to be emitted to the current location in the function, and allow it to be PC
462/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000463void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000464 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000465 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000466 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000467}
468
469/// emitJumpTableAddress - Arrange for the address of a jump table to
470/// be emitted to the current location in the function, and allow it to be PC
471/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000472void ARMCodeEmitter::
473emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000474 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000475 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000476}
477
Raul Herbster9c1a3822007-08-30 23:29:26 +0000478/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000479void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000480 unsigned Reloc,
481 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000482 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000483 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000484}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000485
Chris Lattner33fabd72010-02-02 21:48:51 +0000486void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000487 DEBUG(errs() << " 0x";
488 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000489 MCE.emitWordLE(Binary);
490}
491
Chris Lattner33fabd72010-02-02 21:48:51 +0000492void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000493 DEBUG(errs() << " 0x";
494 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000495 MCE.emitDWordLE(Binary);
496}
497
Chris Lattner33fabd72010-02-02 21:48:51 +0000498void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000499 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000500
Devang Patelaf0e2722009-10-06 02:19:11 +0000501 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000502
Dan Gohmanfe601042010-06-22 15:08:57 +0000503 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000504 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000505 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000506 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000507 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000508 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000509 case ARMII::MiscFrm:
510 if (MI.getOpcode() == ARM::LEApcrelJT) {
511 // Materialize jumptable address.
512 emitLEApcrelJTInstruction(MI);
513 break;
514 }
515 llvm_unreachable("Unhandled instruction encoding!");
516 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000517 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000518 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000519 break;
520 case ARMII::DPFrm:
521 case ARMII::DPSoRegFrm:
522 emitDataProcessingInstruction(MI);
523 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000524 case ARMII::LdFrm:
525 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000526 emitLoadStoreInstruction(MI);
527 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000528 case ARMII::LdMiscFrm:
529 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000530 emitMiscLoadStoreInstruction(MI);
531 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000532 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000533 emitLoadStoreMultipleInstruction(MI);
534 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000535 case ARMII::MulFrm:
536 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000537 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000538 case ARMII::ExtFrm:
539 emitExtendInstruction(MI);
540 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000541 case ARMII::ArithMiscFrm:
542 emitMiscArithInstruction(MI);
543 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000544 case ARMII::SatFrm:
545 emitSaturateInstruction(MI);
546 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000547 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000548 emitBranchInstruction(MI);
549 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000550 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000551 emitMiscBranchInstruction(MI);
552 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000553 // VFP instructions.
554 case ARMII::VFPUnaryFrm:
555 case ARMII::VFPBinaryFrm:
556 emitVFPArithInstruction(MI);
557 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000558 case ARMII::VFPConv1Frm:
559 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000560 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000561 case ARMII::VFPConv4Frm:
562 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000563 emitVFPConversionInstruction(MI);
564 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000565 case ARMII::VFPLdStFrm:
566 emitVFPLoadStoreInstruction(MI);
567 break;
568 case ARMII::VFPLdStMulFrm:
569 emitVFPLoadStoreMultipleInstruction(MI);
570 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000571
Bob Wilson1a913ed2010-06-11 21:34:50 +0000572 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000573 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000574 case ARMII::NSetLnFrm:
575 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000576 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000577 case ARMII::NDupFrm:
578 emitNEONDupInstruction(MI);
579 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000580 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000581 emitNEON1RegModImmInstruction(MI);
582 break;
583 case ARMII::N2RegFrm:
584 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000585 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000586 case ARMII::N3RegFrm:
587 emitNEON3RegInstruction(MI);
588 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000589 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000590 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000591}
592
Chris Lattner33fabd72010-02-02 21:48:51 +0000593void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000594 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
595 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000596 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000597
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000598 // Remember the CONSTPOOL_ENTRY address for later relocation.
599 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
600
601 // Emit constpool island entry. In most cases, the actual values will be
602 // resolved and relocated after code emission.
603 if (MCPE.isMachineConstantPoolEntry()) {
604 ARMConstantPoolValue *ACPV =
605 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
606
Chris Lattner705e07f2009-08-23 03:41:05 +0000607 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
608 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000609
Bob Wilson28989a82009-11-02 16:59:06 +0000610 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000611 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000612 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000613 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000614 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000615 isa<Function>(GV),
616 Subtarget->GVIsIndirectSymbol(GV, RelocM),
617 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000618 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000619 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
620 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000621 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000622 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000623 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000624
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000625 DEBUG({
626 errs() << " ** Constant pool #" << CPI << " @ "
627 << (void*)MCE.getCurrentPCValue() << " ";
628 if (const Function *F = dyn_cast<Function>(CV))
629 errs() << F->getName();
630 else
631 errs() << *CV;
632 errs() << '\n';
633 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000634
Dan Gohman46510a72010-04-15 01:51:59 +0000635 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000636 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000637 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000638 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000639 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000640 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000641 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000642 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000643 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000644 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000645 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
646 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000647 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000648 }
649 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000650 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000651 }
652 }
653}
654
Zonr Changf86399b2010-05-25 08:42:45 +0000655void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
656 const MachineOperand &MO0 = MI.getOperand(0);
657 const MachineOperand &MO1 = MI.getOperand(1);
658
659 // Emit the 'movw' instruction.
660 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
661
662 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
663
664 // Set the conditional execution predicate.
665 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
666
667 // Encode Rd.
668 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
669
670 // Encode imm16 as imm4:imm12
671 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
672 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
673 emitWordLE(Binary);
674
675 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
676 // Emit the 'movt' instruction.
677 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
678
679 // Set the conditional execution predicate.
680 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
681
682 // Encode Rd.
683 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
684
685 // Encode imm16 as imm4:imm1, same as movw above.
686 Binary |= Hi16 & 0xFFF;
687 Binary |= ((Hi16 >> 12) & 0xF) << 16;
688 emitWordLE(Binary);
689}
690
Chris Lattner33fabd72010-02-02 21:48:51 +0000691void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000692 const MachineOperand &MO0 = MI.getOperand(0);
693 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000694 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
695 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000696 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
697 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
698
699 // Emit the 'mov' instruction.
700 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
701
702 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000703 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000704
705 // Encode Rd.
706 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
707
708 // Encode so_imm.
709 // Set bit I(25) to identify this is the immediate form of <shifter_op>
710 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000711 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000712 emitWordLE(Binary);
713
714 // Now the 'orr' instruction.
715 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
716
717 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000718 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000719
720 // Encode Rd.
721 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
722
723 // Encode Rn.
724 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
725
726 // Encode so_imm.
727 // Set bit I(25) to identify this is the immediate form of <shifter_op>
728 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000729 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000730 emitWordLE(Binary);
731}
732
Chris Lattner33fabd72010-02-02 21:48:51 +0000733void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000734 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000735
Evan Cheng4df60f52008-11-07 09:06:08 +0000736 const TargetInstrDesc &TID = MI.getDesc();
737
738 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000739 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000740
741 // Set the conditional execution predicate
742 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
743
744 // Encode S bit if MI modifies CPSR.
745 Binary |= getAddrModeSBit(MI, TID);
746
747 // Encode Rd.
748 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
749
750 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000751 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000752
753 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000754 Binary |= 1 << ARMII::I_BitShift;
755 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
756
757 emitWordLE(Binary);
758}
759
Chris Lattner33fabd72010-02-02 21:48:51 +0000760void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000761 unsigned Opcode = MI.getDesc().Opcode;
762
763 // Part of binary is determined by TableGn.
764 unsigned Binary = getBinaryCodeForInstr(MI);
765
766 // Set the conditional execution predicate
767 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
768
769 // Encode S bit if MI modifies CPSR.
770 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
771 Binary |= 1 << ARMII::S_BitShift;
772
773 // Encode register def if there is one.
774 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
775
776 // Encode the shift operation.
777 switch (Opcode) {
778 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000779 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000780 // rrx
781 Binary |= 0x6 << 4;
782 break;
783 case ARM::MOVsrl_flag:
784 // lsr #1
785 Binary |= (0x2 << 4) | (1 << 7);
786 break;
787 case ARM::MOVsra_flag:
788 // asr #1
789 Binary |= (0x4 << 4) | (1 << 7);
790 break;
791 }
792
793 // Encode register Rm.
794 Binary |= getMachineOpValue(MI, 1);
795
796 emitWordLE(Binary);
797}
798
Chris Lattner33fabd72010-02-02 21:48:51 +0000799void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000800 DEBUG(errs() << " ** LPC" << LabelID << " @ "
801 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000802 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
803}
804
Chris Lattner33fabd72010-02-02 21:48:51 +0000805void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000806 unsigned Opcode = MI.getDesc().Opcode;
807 switch (Opcode) {
808 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000809 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Jim Grosbach532c2f12010-11-30 00:24:05 +0000810 case ARM::BX_CALL:
811 case ARM::BMOVPCRX_CALL:
812 case ARM::BXr9_CALL:
813 case ARM::BMOVPCRXr9_CALL: {
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000814 // First emit mov lr, pc
815 unsigned Binary = 0x01a0e00f;
816 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
817 emitWordLE(Binary);
818
819 // and then emit the branch.
820 emitMiscBranchInstruction(MI);
821 break;
822 }
Chris Lattner518bb532010-02-09 19:54:29 +0000823 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000824 // We allow inline assembler nodes with empty bodies - they can
825 // implicitly define registers, which is ok for JIT.
826 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000827 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000828 }
Evan Chengffa6d962008-11-13 23:36:57 +0000829 break;
830 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000831 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000832 case TargetOpcode::EH_LABEL:
833 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
834 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000835 case TargetOpcode::IMPLICIT_DEF:
836 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000837 // Do nothing.
838 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000839 case ARM::CONSTPOOL_ENTRY:
840 emitConstPoolInstruction(MI);
841 break;
842 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000843 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000844 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000845 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000846 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000847 break;
848 }
849 case ARM::PICLDR:
850 case ARM::PICLDRB:
851 case ARM::PICSTR:
852 case ARM::PICSTRB: {
853 // Remember of the address of the PC label for relocation later.
854 addPCLabel(MI.getOperand(2).getImm());
855 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000856 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000857 break;
858 }
859 case ARM::PICLDRH:
860 case ARM::PICLDRSH:
861 case ARM::PICLDRSB:
862 case ARM::PICSTRH: {
863 // Remember of the address of the PC label for relocation later.
864 addPCLabel(MI.getOperand(2).getImm());
865 // These are just load / store instructions that implicitly read pc.
866 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000867 break;
868 }
Zonr Changf86399b2010-05-25 08:42:45 +0000869
870 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000871 // Two instructions to materialize a constant.
872 if (Subtarget->hasV6T2Ops())
873 emitMOVi32immInstruction(MI);
874 else
875 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000876 break;
877
Evan Cheng4df60f52008-11-07 09:06:08 +0000878 case ARM::LEApcrelJT:
879 // Materialize jumptable address.
880 emitLEApcrelJTInstruction(MI);
881 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000882 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000883 case ARM::MOVsrl_flag:
884 case ARM::MOVsra_flag:
885 emitPseudoMoveInstruction(MI);
886 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000887 }
888}
889
Bob Wilson87949d42010-03-17 21:16:45 +0000890unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000891 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000892 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000893 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000894 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000895
896 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
897 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
898 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
899
900 // Encode the shift opcode.
901 unsigned SBits = 0;
902 unsigned Rs = MO1.getReg();
903 if (Rs) {
904 // Set shift operand (bit[7:4]).
905 // LSL - 0001
906 // LSR - 0011
907 // ASR - 0101
908 // ROR - 0111
909 // RRX - 0110 and bit[11:8] clear.
910 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000911 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000912 case ARM_AM::lsl: SBits = 0x1; break;
913 case ARM_AM::lsr: SBits = 0x3; break;
914 case ARM_AM::asr: SBits = 0x5; break;
915 case ARM_AM::ror: SBits = 0x7; break;
916 case ARM_AM::rrx: SBits = 0x6; break;
917 }
918 } else {
919 // Set shift operand (bit[6:4]).
920 // LSL - 000
921 // LSR - 010
922 // ASR - 100
923 // ROR - 110
924 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000925 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000926 case ARM_AM::lsl: SBits = 0x0; break;
927 case ARM_AM::lsr: SBits = 0x2; break;
928 case ARM_AM::asr: SBits = 0x4; break;
929 case ARM_AM::ror: SBits = 0x6; break;
930 }
931 }
932 Binary |= SBits << 4;
933 if (SOpc == ARM_AM::rrx)
934 return Binary;
935
936 // Encode the shift operation Rs or shift_imm (except rrx).
937 if (Rs) {
938 // Encode Rs bit[11:8].
939 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000940 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000941 }
942
943 // Encode shift_imm bit[11:7].
944 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
945}
946
Chris Lattner33fabd72010-02-02 21:48:51 +0000947unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000948 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
949 assert(SoImmVal != -1 && "Not a valid so_imm value!");
950
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000951 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000952 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000953 << ARMII::SoRotImmShift;
954
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000955 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000956 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000957 return Binary;
958}
959
Chris Lattner33fabd72010-02-02 21:48:51 +0000960unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000961 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000962 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000963 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000964 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000965 return 1 << ARMII::S_BitShift;
966 }
967 return 0;
968}
969
Bob Wilson87949d42010-03-17 21:16:45 +0000970void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000971 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000972 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000973 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000974
975 // Part of binary is determined by TableGn.
976 unsigned Binary = getBinaryCodeForInstr(MI);
977
Jim Grosbach33412622008-10-07 19:05:35 +0000978 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000979 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000980
Evan Cheng49a9f292008-09-12 22:45:55 +0000981 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000982 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000983
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000984 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000985 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000986 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000987 if (NumDefs)
988 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
989 else if (ImplicitRd)
990 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000991 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000992
Zonr Changf86399b2010-05-25 08:42:45 +0000993 if (TID.Opcode == ARM::MOVi16) {
994 // Get immediate from MI.
995 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
996 ARM::reloc_arm_movw);
997 // Encode imm which is the same as in emitMOVi32immInstruction().
998 Binary |= Lo16 & 0xFFF;
999 Binary |= ((Lo16 >> 12) & 0xF) << 16;
1000 emitWordLE(Binary);
1001 return;
1002 } else if(TID.Opcode == ARM::MOVTi16) {
1003 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
1004 ARM::reloc_arm_movt) >> 16);
1005 Binary |= Hi16 & 0xFFF;
1006 Binary |= ((Hi16 >> 12) & 0xF) << 16;
1007 emitWordLE(Binary);
1008 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +00001009 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001010 uint32_t v = ~MI.getOperand(2).getImm();
1011 int32_t lsb = CountTrailingZeros_32(v);
1012 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001013 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001014 Binary |= (msb & 0x1F) << 16;
1015 Binary |= (lsb & 0x1F) << 7;
1016 emitWordLE(Binary);
1017 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001018 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
1019 // Encode Rn in Instr{0-3}
1020 Binary |= getMachineOpValue(MI, OpIdx++);
1021
1022 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
1023 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
1024
1025 // Instr{20-16} = widthm1, Instr{11-7} = lsb
1026 Binary |= (widthm1 & 0x1F) << 16;
1027 Binary |= (lsb & 0x1F) << 7;
1028 emitWordLE(Binary);
1029 return;
Zonr Changf86399b2010-05-25 08:42:45 +00001030 }
1031
Evan Chengd87293c2008-11-06 08:47:38 +00001032 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1033 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1034 ++OpIdx;
1035
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001036 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001037 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1038 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001039 if (ImplicitRn)
1040 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001041 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001042 else {
1043 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1044 ++OpIdx;
1045 }
Evan Cheng7602e112008-09-02 06:52:38 +00001046 }
1047
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001048 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001049 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001050 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001051 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001052 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001053 return;
1054 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001055
Evan Chengedda31c2008-11-05 18:35:52 +00001056 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001057 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001058 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001059 return;
1060 }
Evan Cheng7602e112008-09-02 06:52:38 +00001061
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001062 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001063 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001064
Evan Cheng83b5cf02008-11-05 23:22:34 +00001065 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001066}
1067
Bob Wilson87949d42010-03-17 21:16:45 +00001068void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001069 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001070 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001071 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001072 unsigned Form = TID.TSFlags & ARMII::FormMask;
1073 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001074
Evan Chengedda31c2008-11-05 18:35:52 +00001075 // Part of binary is determined by TableGn.
1076 unsigned Binary = getBinaryCodeForInstr(MI);
1077
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001078 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1079 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1080 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001081 emitWordLE(Binary);
1082 return;
1083 }
1084
Jim Grosbach33412622008-10-07 19:05:35 +00001085 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001086 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001087
Evan Cheng4df60f52008-11-07 09:06:08 +00001088 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001089
1090 // Operand 0 of a pre- and post-indexed store is the address base
1091 // writeback. Skip it.
1092 bool Skipped = false;
1093 if (IsPrePost && Form == ARMII::StFrm) {
1094 ++OpIdx;
1095 Skipped = true;
1096 }
1097
1098 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001099 if (ImplicitRd)
1100 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001101 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001102 else
1103 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001104
1105 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001106 if (ImplicitRn)
1107 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001108 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001109 else
1110 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001111
Evan Cheng05c356e2008-11-08 01:44:13 +00001112 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001113 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001114 ++OpIdx;
1115
Evan Cheng83b5cf02008-11-05 23:22:34 +00001116 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001117 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001118 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001119
Evan Chenge7de7e32008-09-13 01:44:01 +00001120 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001121 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001122 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001123 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001124 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001125 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001126 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1127 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001128 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001129 }
1130
Bill Wendling7d31a162010-10-20 22:44:54 +00001131 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001132 Binary |= 1 << ARMII::I_BitShift;
1133 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1134 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001135 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001136
Evan Cheng70632912008-11-12 07:34:37 +00001137 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001138 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001139 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001140 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1141 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001142 }
1143
Evan Cheng83b5cf02008-11-05 23:22:34 +00001144 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001145}
1146
Chris Lattner33fabd72010-02-02 21:48:51 +00001147void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001148 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001149 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001150 unsigned Form = TID.TSFlags & ARMII::FormMask;
1151 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001152
Evan Chengedda31c2008-11-05 18:35:52 +00001153 // Part of binary is determined by TableGn.
1154 unsigned Binary = getBinaryCodeForInstr(MI);
1155
Jim Grosbach33412622008-10-07 19:05:35 +00001156 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001157 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001158
Evan Cheng148cad82008-11-13 07:34:59 +00001159 unsigned OpIdx = 0;
1160
1161 // Operand 0 of a pre- and post-indexed store is the address base
1162 // writeback. Skip it.
1163 bool Skipped = false;
1164 if (IsPrePost && Form == ARMII::StMiscFrm) {
1165 ++OpIdx;
1166 Skipped = true;
1167 }
1168
Evan Cheng7602e112008-09-02 06:52:38 +00001169 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001170 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001171
Evan Cheng358dec52009-06-15 08:28:29 +00001172 // Skip LDRD and STRD's second operand.
1173 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1174 ++OpIdx;
1175
Evan Cheng7602e112008-09-02 06:52:38 +00001176 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001177 if (ImplicitRn)
1178 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001179 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001180 else
1181 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001182
Evan Cheng05c356e2008-11-08 01:44:13 +00001183 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001184 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001185 ++OpIdx;
1186
Evan Cheng83b5cf02008-11-05 23:22:34 +00001187 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001188 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001189 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001190
Evan Chenge7de7e32008-09-13 01:44:01 +00001191 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001192 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001193 ARMII::U_BitShift);
1194
1195 // If this instr is in register offset/index encoding, set bit[3:0]
1196 // to the corresponding Rm register.
1197 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001198 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001199 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001200 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001201 }
1202
Evan Chengd87293c2008-11-06 08:47:38 +00001203 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001204 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001205 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001206 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001207 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1208 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001209 }
1210
Evan Cheng83b5cf02008-11-05 23:22:34 +00001211 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001212}
1213
Evan Chengcd8e66a2008-11-11 21:48:44 +00001214static unsigned getAddrModeUPBits(unsigned Mode) {
1215 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001216
1217 // Set addressing mode by modifying bits U(23) and P(24)
1218 // IA - Increment after - bit U = 1 and bit P = 0
1219 // IB - Increment before - bit U = 1 and bit P = 1
1220 // DA - Decrement after - bit U = 0 and bit P = 0
1221 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001222 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001223 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001224 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001225 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1226 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1227 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001228 }
1229
Evan Chengcd8e66a2008-11-11 21:48:44 +00001230 return Binary;
1231}
1232
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001233void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1234 const TargetInstrDesc &TID = MI.getDesc();
1235 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1236
Evan Chengcd8e66a2008-11-11 21:48:44 +00001237 // Part of binary is determined by TableGn.
1238 unsigned Binary = getBinaryCodeForInstr(MI);
1239
1240 // Set the conditional execution predicate
1241 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1242
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001243 // Skip operand 0 of an instruction with base register update.
1244 unsigned OpIdx = 0;
1245 if (IsUpdating)
1246 ++OpIdx;
1247
Evan Chengcd8e66a2008-11-11 21:48:44 +00001248 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001249 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001250
1251 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001252 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1253 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001254
Evan Cheng7602e112008-09-02 06:52:38 +00001255 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001256 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001257 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001258
1259 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001260 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001261 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001262 if (!MO.isReg() || MO.isImplicit())
1263 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001264 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001265 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1266 RegNum < 16);
1267 Binary |= 0x1 << RegNum;
1268 }
1269
Evan Cheng83b5cf02008-11-05 23:22:34 +00001270 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001271}
1272
Chris Lattner33fabd72010-02-02 21:48:51 +00001273void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001274 const TargetInstrDesc &TID = MI.getDesc();
1275
1276 // Part of binary is determined by TableGn.
1277 unsigned Binary = getBinaryCodeForInstr(MI);
1278
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001279 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001280 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001281
1282 // Encode S bit if MI modifies CPSR.
1283 Binary |= getAddrModeSBit(MI, TID);
1284
1285 // 32x32->64bit operations have two destination registers. The number
1286 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001287 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001288 if (TID.getNumDefs() == 2)
1289 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1290
1291 // Encode Rd
1292 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1293
1294 // Encode Rm
1295 Binary |= getMachineOpValue(MI, OpIdx++);
1296
1297 // Encode Rs
1298 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1299
Evan Chengfbc9d412008-11-06 01:21:28 +00001300 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1301 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001302 if (TID.getNumOperands() > OpIdx &&
1303 !TID.OpInfo[OpIdx].isPredicate() &&
1304 !TID.OpInfo[OpIdx].isOptionalDef())
1305 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1306
1307 emitWordLE(Binary);
1308}
1309
Chris Lattner33fabd72010-02-02 21:48:51 +00001310void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001311 const TargetInstrDesc &TID = MI.getDesc();
1312
1313 // Part of binary is determined by TableGn.
1314 unsigned Binary = getBinaryCodeForInstr(MI);
1315
1316 // Set the conditional execution predicate
1317 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1318
1319 unsigned OpIdx = 0;
1320
1321 // Encode Rd
1322 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1323
1324 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1325 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1326 if (MO2.isReg()) {
1327 // Two register operand form.
1328 // Encode Rn.
1329 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1330
1331 // Encode Rm.
1332 Binary |= getMachineOpValue(MI, MO2);
1333 ++OpIdx;
1334 } else {
1335 Binary |= getMachineOpValue(MI, MO1);
1336 }
1337
1338 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1339 if (MI.getOperand(OpIdx).isImm() &&
1340 !TID.OpInfo[OpIdx].isPredicate() &&
1341 !TID.OpInfo[OpIdx].isOptionalDef())
1342 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001343
Evan Cheng83b5cf02008-11-05 23:22:34 +00001344 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001345}
1346
Chris Lattner33fabd72010-02-02 21:48:51 +00001347void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001348 const TargetInstrDesc &TID = MI.getDesc();
1349
1350 // Part of binary is determined by TableGn.
1351 unsigned Binary = getBinaryCodeForInstr(MI);
1352
1353 // Set the conditional execution predicate
1354 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1355
1356 unsigned OpIdx = 0;
1357
1358 // Encode Rd
1359 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1360
1361 const MachineOperand &MO = MI.getOperand(OpIdx++);
1362 if (OpIdx == TID.getNumOperands() ||
1363 TID.OpInfo[OpIdx].isPredicate() ||
1364 TID.OpInfo[OpIdx].isOptionalDef()) {
1365 // Encode Rm and it's done.
1366 Binary |= getMachineOpValue(MI, MO);
1367 emitWordLE(Binary);
1368 return;
1369 }
1370
1371 // Encode Rn.
1372 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1373
1374 // Encode Rm.
1375 Binary |= getMachineOpValue(MI, OpIdx++);
1376
1377 // Encode shift_imm.
1378 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001379 if (TID.Opcode == ARM::PKHTB) {
1380 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1381 if (ShiftAmt == 32)
1382 ShiftAmt = 0;
1383 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001384 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1385 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001386
Evan Cheng8b59db32008-11-07 01:41:35 +00001387 emitWordLE(Binary);
1388}
1389
Bob Wilson9a1c1892010-08-11 00:01:18 +00001390void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1391 const TargetInstrDesc &TID = MI.getDesc();
1392
1393 // Part of binary is determined by TableGen.
1394 unsigned Binary = getBinaryCodeForInstr(MI);
1395
1396 // Set the conditional execution predicate
1397 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1398
1399 // Encode Rd
1400 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1401
1402 // Encode saturate bit position.
1403 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001404 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001405 Pos -= 1;
1406 assert((Pos < 16 || (Pos < 32 &&
1407 TID.Opcode != ARM::SSAT16 &&
1408 TID.Opcode != ARM::USAT16)) &&
1409 "saturate bit position out of range");
1410 Binary |= Pos << 16;
1411
1412 // Encode Rm
1413 Binary |= getMachineOpValue(MI, 2);
1414
1415 // Encode shift_imm.
1416 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001417 unsigned ShiftOp = MI.getOperand(3).getImm();
1418 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1419 if (Opc == ARM_AM::asr)
1420 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001421 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001422 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001423 ShiftAmt = 0;
1424 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1425 Binary |= ShiftAmt << ARMII::ShiftShift;
1426 }
1427
1428 emitWordLE(Binary);
1429}
1430
Chris Lattner33fabd72010-02-02 21:48:51 +00001431void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001432 const TargetInstrDesc &TID = MI.getDesc();
1433
Torok Edwindac237e2009-07-08 20:53:28 +00001434 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001435 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001436 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001437
Evan Cheng7602e112008-09-02 06:52:38 +00001438 // Part of binary is determined by TableGn.
1439 unsigned Binary = getBinaryCodeForInstr(MI);
1440
Evan Chengedda31c2008-11-05 18:35:52 +00001441 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001442 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001443
1444 // Set signed_immed_24 field
1445 Binary |= getMachineOpValue(MI, 0);
1446
Evan Cheng83b5cf02008-11-05 23:22:34 +00001447 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001448}
1449
Chris Lattner33fabd72010-02-02 21:48:51 +00001450void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001451 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001452 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001453 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001454 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1455 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001456
1457 // Now emit the jump table entries.
1458 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1459 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1460 if (IsPIC)
1461 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001462 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001463 else
1464 // Absolute DestBB address.
1465 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1466 emitWordLE(0);
1467 }
1468}
1469
Chris Lattner33fabd72010-02-02 21:48:51 +00001470void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001471 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001472
Evan Cheng437c1732008-11-07 22:30:53 +00001473 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001474 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001475 // First emit a ldr pc, [] instruction.
1476 emitDataProcessingInstruction(MI, ARM::PC);
1477
1478 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001479 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001480 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001481 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1482 emitInlineJumpTable(JTIndex);
1483 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001484 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001485 // First emit a ldr pc, [] instruction.
1486 emitLoadStoreInstruction(MI, ARM::PC);
1487
1488 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001489 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001490 return;
1491 }
1492
Evan Chengedda31c2008-11-05 18:35:52 +00001493 // Part of binary is determined by TableGn.
1494 unsigned Binary = getBinaryCodeForInstr(MI);
1495
1496 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001497 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001498
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001499 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001500 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001501 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001502 else
Evan Chengedda31c2008-11-05 18:35:52 +00001503 // otherwise, set the return register
1504 Binary |= getMachineOpValue(MI, 0);
1505
Evan Cheng83b5cf02008-11-05 23:22:34 +00001506 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001507}
Evan Cheng7602e112008-09-02 06:52:38 +00001508
Evan Cheng80a11982008-11-12 06:41:41 +00001509static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001510 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001511 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001512 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001513 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001514 if (!isSPVFP)
1515 Binary |= RegD << ARMII::RegRdShift;
1516 else {
1517 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1518 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1519 }
Evan Cheng80a11982008-11-12 06:41:41 +00001520 return Binary;
1521}
Evan Cheng78be83d2008-11-11 19:40:26 +00001522
Evan Cheng80a11982008-11-12 06:41:41 +00001523static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001524 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001525 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001526 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001527 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001528 if (!isSPVFP)
1529 Binary |= RegN << ARMII::RegRnShift;
1530 else {
1531 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1532 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1533 }
Evan Cheng80a11982008-11-12 06:41:41 +00001534 return Binary;
1535}
Evan Chengd06d48d2008-11-12 02:19:38 +00001536
Evan Cheng80a11982008-11-12 06:41:41 +00001537static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1538 unsigned RegM = MI.getOperand(OpIdx).getReg();
1539 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001540 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001541 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001542 if (!isSPVFP)
1543 Binary |= RegM;
1544 else {
1545 Binary |= ((RegM & 0x1E) >> 1);
1546 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001547 }
Evan Cheng80a11982008-11-12 06:41:41 +00001548 return Binary;
1549}
1550
Chris Lattner33fabd72010-02-02 21:48:51 +00001551void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001552 const TargetInstrDesc &TID = MI.getDesc();
1553
1554 // Part of binary is determined by TableGn.
1555 unsigned Binary = getBinaryCodeForInstr(MI);
1556
1557 // Set the conditional execution predicate
1558 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1559
1560 unsigned OpIdx = 0;
1561 assert((Binary & ARMII::D_BitShift) == 0 &&
1562 (Binary & ARMII::N_BitShift) == 0 &&
1563 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1564
1565 // Encode Dd / Sd.
1566 Binary |= encodeVFPRd(MI, OpIdx++);
1567
1568 // If this is a two-address operand, skip it, e.g. FMACD.
1569 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1570 ++OpIdx;
1571
1572 // Encode Dn / Sn.
1573 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001574 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001575
1576 if (OpIdx == TID.getNumOperands() ||
1577 TID.OpInfo[OpIdx].isPredicate() ||
1578 TID.OpInfo[OpIdx].isOptionalDef()) {
1579 // FCMPEZD etc. has only one operand.
1580 emitWordLE(Binary);
1581 return;
1582 }
1583
1584 // Encode Dm / Sm.
1585 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001586
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001587 emitWordLE(Binary);
1588}
1589
Bob Wilson87949d42010-03-17 21:16:45 +00001590void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001591 const TargetInstrDesc &TID = MI.getDesc();
1592 unsigned Form = TID.TSFlags & ARMII::FormMask;
1593
1594 // Part of binary is determined by TableGn.
1595 unsigned Binary = getBinaryCodeForInstr(MI);
1596
1597 // Set the conditional execution predicate
1598 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1599
1600 switch (Form) {
1601 default: break;
1602 case ARMII::VFPConv1Frm:
1603 case ARMII::VFPConv2Frm:
1604 case ARMII::VFPConv3Frm:
1605 // Encode Dd / Sd.
1606 Binary |= encodeVFPRd(MI, 0);
1607 break;
1608 case ARMII::VFPConv4Frm:
1609 // Encode Dn / Sn.
1610 Binary |= encodeVFPRn(MI, 0);
1611 break;
1612 case ARMII::VFPConv5Frm:
1613 // Encode Dm / Sm.
1614 Binary |= encodeVFPRm(MI, 0);
1615 break;
1616 }
1617
1618 switch (Form) {
1619 default: break;
1620 case ARMII::VFPConv1Frm:
1621 // Encode Dm / Sm.
1622 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001623 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001624 case ARMII::VFPConv2Frm:
1625 case ARMII::VFPConv3Frm:
1626 // Encode Dn / Sn.
1627 Binary |= encodeVFPRn(MI, 1);
1628 break;
1629 case ARMII::VFPConv4Frm:
1630 case ARMII::VFPConv5Frm:
1631 // Encode Dd / Sd.
1632 Binary |= encodeVFPRd(MI, 1);
1633 break;
1634 }
1635
1636 if (Form == ARMII::VFPConv5Frm)
1637 // Encode Dn / Sn.
1638 Binary |= encodeVFPRn(MI, 2);
1639 else if (Form == ARMII::VFPConv3Frm)
1640 // Encode Dm / Sm.
1641 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001642
1643 emitWordLE(Binary);
1644}
1645
Chris Lattner33fabd72010-02-02 21:48:51 +00001646void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001647 // Part of binary is determined by TableGn.
1648 unsigned Binary = getBinaryCodeForInstr(MI);
1649
1650 // Set the conditional execution predicate
1651 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1652
1653 unsigned OpIdx = 0;
1654
1655 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001656 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001657
1658 // Encode address base.
1659 const MachineOperand &Base = MI.getOperand(OpIdx++);
1660 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1661
1662 // If there is a non-zero immediate offset, encode it.
1663 if (Base.isReg()) {
1664 const MachineOperand &Offset = MI.getOperand(OpIdx);
1665 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1666 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1667 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001668 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001669 emitWordLE(Binary);
1670 return;
1671 }
1672 }
1673
1674 // If immediate offset is omitted, default to +0.
1675 Binary |= 1 << ARMII::U_BitShift;
1676
1677 emitWordLE(Binary);
1678}
1679
Bob Wilson87949d42010-03-17 21:16:45 +00001680void
1681ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001682 const TargetInstrDesc &TID = MI.getDesc();
1683 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1684
Evan Chengcd8e66a2008-11-11 21:48:44 +00001685 // Part of binary is determined by TableGn.
1686 unsigned Binary = getBinaryCodeForInstr(MI);
1687
1688 // Set the conditional execution predicate
1689 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1690
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001691 // Skip operand 0 of an instruction with base register update.
1692 unsigned OpIdx = 0;
1693 if (IsUpdating)
1694 ++OpIdx;
1695
Evan Chengcd8e66a2008-11-11 21:48:44 +00001696 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001697 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001698
1699 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001700 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1701 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001702
1703 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001704 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001705 Binary |= 0x1 << ARMII::W_BitShift;
1706
1707 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001708 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001709
Bob Wilsond4bfd542010-08-27 23:18:17 +00001710 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001711 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001712 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001713 const MachineOperand &MO = MI.getOperand(i);
1714 if (!MO.isReg() || MO.isImplicit())
1715 break;
1716 ++NumRegs;
1717 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001718 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1719 // Otherwise, it will be 0, in the case of 32-bit registers.
1720 if(Binary & 0x100)
1721 Binary |= NumRegs * 2;
1722 else
1723 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001724
1725 emitWordLE(Binary);
1726}
1727
Bob Wilson1a913ed2010-06-11 21:34:50 +00001728static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1729 unsigned RegD = MI.getOperand(OpIdx).getReg();
1730 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001731 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001732 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1733 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1734 return Binary;
1735}
1736
Bob Wilson5e7b6072010-06-25 22:40:46 +00001737static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1738 unsigned RegN = MI.getOperand(OpIdx).getReg();
1739 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001740 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001741 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1742 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1743 return Binary;
1744}
1745
Bob Wilson583a2a02010-06-25 21:17:19 +00001746static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1747 unsigned RegM = MI.getOperand(OpIdx).getReg();
1748 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001749 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001750 Binary |= (RegM & 0xf);
1751 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1752 return Binary;
1753}
1754
Bob Wilsond896a972010-06-28 21:12:19 +00001755/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1756/// data-processing instruction to the corresponding Thumb encoding.
1757static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1758 assert((Binary & 0xfe000000) == 0xf2000000 &&
1759 "not an ARM NEON data-processing instruction");
1760 unsigned UBit = (Binary >> 24) & 1;
1761 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1762}
1763
Bob Wilsond5a563d2010-06-29 17:34:07 +00001764void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001765 unsigned Binary = getBinaryCodeForInstr(MI);
1766
Bob Wilsond5a563d2010-06-29 17:34:07 +00001767 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1768 const TargetInstrDesc &TID = MI.getDesc();
1769 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1770 RegTOpIdx = 0;
1771 RegNOpIdx = 1;
1772 LnOpIdx = 2;
1773 } else { // ARMII::NSetLnFrm
1774 RegTOpIdx = 2;
1775 RegNOpIdx = 0;
1776 LnOpIdx = 3;
1777 }
1778
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001779 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001780 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001781
Bob Wilsond5a563d2010-06-29 17:34:07 +00001782 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001783 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001784 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001785 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001786
1787 unsigned LaneShift;
1788 if ((Binary & (1 << 22)) != 0)
1789 LaneShift = 0; // 8-bit elements
1790 else if ((Binary & (1 << 5)) != 0)
1791 LaneShift = 1; // 16-bit elements
1792 else
1793 LaneShift = 2; // 32-bit elements
1794
Bob Wilsond5a563d2010-06-29 17:34:07 +00001795 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001796 unsigned Opc1 = Lane >> 2;
1797 unsigned Opc2 = Lane & 3;
1798 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1799 Binary |= (Opc1 << 21);
1800 Binary |= (Opc2 << 5);
1801
1802 emitWordLE(Binary);
1803}
1804
Bob Wilson21773e72010-06-29 20:13:29 +00001805void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1806 unsigned Binary = getBinaryCodeForInstr(MI);
1807
1808 // Set the conditional execution predicate
1809 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1810
1811 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001812 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001813 Binary |= (RegT << ARMII::RegRdShift);
1814 Binary |= encodeNEONRn(MI, 0);
1815 emitWordLE(Binary);
1816}
1817
Bob Wilson583a2a02010-06-25 21:17:19 +00001818void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001819 unsigned Binary = getBinaryCodeForInstr(MI);
1820 // Destination register is encoded in Dd.
1821 Binary |= encodeNEONRd(MI, 0);
1822 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1823 unsigned Imm = MI.getOperand(1).getImm();
1824 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001825 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001826 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001827 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001828 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001829 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001830 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001831 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001832 emitWordLE(Binary);
1833}
1834
Bob Wilson583a2a02010-06-25 21:17:19 +00001835void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001836 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001837 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001838 // Destination register is encoded in Dd; source register in Dm.
1839 unsigned OpIdx = 0;
1840 Binary |= encodeNEONRd(MI, OpIdx++);
1841 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1842 ++OpIdx;
1843 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001844 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001845 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001846 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1847 emitWordLE(Binary);
1848}
1849
Bob Wilson5e7b6072010-06-25 22:40:46 +00001850void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1851 const TargetInstrDesc &TID = MI.getDesc();
1852 unsigned Binary = getBinaryCodeForInstr(MI);
1853 // Destination register is encoded in Dd; source registers in Dn and Dm.
1854 unsigned OpIdx = 0;
1855 Binary |= encodeNEONRd(MI, OpIdx++);
1856 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1857 ++OpIdx;
1858 Binary |= encodeNEONRn(MI, OpIdx++);
1859 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1860 ++OpIdx;
1861 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001862 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001863 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001864 // FIXME: This does not handle VMOVDneon or VMOVQ.
1865 emitWordLE(Binary);
1866}
1867
Evan Cheng7602e112008-09-02 06:52:38 +00001868#include "ARMGenCodeEmitter.inc"