blob: 66daa1cb693d23b5205be37927522dbbbe44d4af [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMInstrThumb.td - Thumb support for ARM -----------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Jim Grosbach70939ee2011-08-17 21:51:27 +000022def imm_sr_XFORM: SDNodeXForm<imm, [{
23 unsigned Imm = N->getZExtValue();
24 return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), MVT::i32);
25}]>;
26def ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; }
27def imm_sr : Operand<i32>, PatLeaf<(imm), [{
28 uint64_t Imm = N->getZExtValue();
Owen Anderson6d746312011-08-08 20:42:17 +000029 return Imm > 0 && Imm <= 32;
Jim Grosbach70939ee2011-08-17 21:51:27 +000030}], imm_sr_XFORM> {
31 let PrintMethod = "printThumbSRImm";
32 let ParserMatchClass = ThumbSRImmAsmOperand;
Owen Anderson6d746312011-08-08 20:42:17 +000033}
34
Evan Chenga8e29892007-01-19 07:51:42 +000035def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000037}]>;
38def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000039 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41
Evan Chenga8e29892007-01-19 07:51:42 +000042def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000043 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000044}], imm_neg_XFORM>;
45
Evan Chenga8e29892007-01-19 07:51:42 +000046def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000047 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000048}]>;
49
Eric Christopher8f232d32011-04-28 05:49:04 +000050def imm8_255 : ImmLeaf<i32, [{
51 return Imm >= 8 && Imm < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000052}]>;
53def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000054 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000055 return Val >= 8 && Val < 256;
56}], imm_neg_XFORM>;
57
Bill Wendling0480e282010-12-01 02:36:55 +000058// Break imm's up into two pieces: an immediate + a left shift. This uses
59// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
60// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000061def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000062 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
70def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000071 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000072 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000073}]>;
74
Jim Grosbachd40963c2010-12-14 22:28:03 +000075// ADR instruction labels.
76def t_adrlabel : Operand<i32> {
77 let EncoderMethod = "getThumbAdrLabelOpValue";
78}
79
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000080// Scaled 4 immediate.
Jim Grosbach72f39f82011-08-24 21:22:15 +000081def t_imm0_1020s4_asmoperand: AsmOperandClass { let Name = "Imm0_1020s4"; }
82def t_imm0_1020s4 : Operand<i32> {
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000083 let PrintMethod = "printThumbS4ImmOperand";
Jim Grosbach72f39f82011-08-24 21:22:15 +000084 let ParserMatchClass = t_imm0_1020s4_asmoperand;
85 let OperandType = "OPERAND_IMMEDIATE";
86}
87
88def t_imm0_508s4_asmoperand: AsmOperandClass { let Name = "Imm0_508s4"; }
89def t_imm0_508s4 : Operand<i32> {
90 let PrintMethod = "printThumbS4ImmOperand";
91 let ParserMatchClass = t_imm0_508s4_asmoperand;
Benjamin Kramer151bd172011-07-14 21:47:24 +000092 let OperandType = "OPERAND_IMMEDIATE";
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000093}
Jim Grosbach4e53fe82012-04-05 20:57:13 +000094// Alias use only, so no printer is necessary.
95def t_imm0_508s4_neg_asmoperand: AsmOperandClass { let Name = "Imm0_508s4Neg"; }
96def t_imm0_508s4_neg : Operand<i32> {
97 let ParserMatchClass = t_imm0_508s4_neg_asmoperand;
98 let OperandType = "OPERAND_IMMEDIATE";
99}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000100
Evan Chenga8e29892007-01-19 07:51:42 +0000101// Define Thumb specific addressing modes.
102
Benjamin Kramer151bd172011-07-14 21:47:24 +0000103let OperandType = "OPERAND_PCREL" in {
Jim Grosbache2467172010-12-10 18:21:33 +0000104def t_brtarget : Operand<OtherVT> {
105 let EncoderMethod = "getThumbBRTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000106 let DecoderMethod = "DecodeThumbBROperand";
Jim Grosbache2467172010-12-10 18:21:33 +0000107}
108
Jim Grosbach01086452010-12-10 17:13:40 +0000109def t_bcctarget : Operand<i32> {
110 let EncoderMethod = "getThumbBCCTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000111 let DecoderMethod = "DecodeThumbBCCTargetOperand";
Jim Grosbach01086452010-12-10 17:13:40 +0000112}
113
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000114def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +0000115 let EncoderMethod = "getThumbCBTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000116 let DecoderMethod = "DecodeThumbCmpBROperand";
Bill Wendlingdff2f712010-12-08 23:01:43 +0000117}
118
Jim Grosbach662a8162010-12-06 23:57:07 +0000119def t_bltarget : Operand<i32> {
120 let EncoderMethod = "getThumbBLTargetOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000121 let DecoderMethod = "DecodeThumbBLTargetOperand";
Jim Grosbach662a8162010-12-06 23:57:07 +0000122}
123
Bill Wendling09aa3f02010-12-09 00:39:08 +0000124def t_blxtarget : Operand<i32> {
125 let EncoderMethod = "getThumbBLXTargetOpValue";
Owen Anderson6d746312011-08-08 20:42:17 +0000126 let DecoderMethod = "DecodeThumbBLXOffset";
Bill Wendling09aa3f02010-12-09 00:39:08 +0000127}
Benjamin Kramer151bd172011-07-14 21:47:24 +0000128}
Bill Wendling09aa3f02010-12-09 00:39:08 +0000129
Evan Chenga8e29892007-01-19 07:51:42 +0000130// t_addrmode_rr := reg + reg
131//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000132def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000133def t_addrmode_rr : Operand<i32>,
134 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000135 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000136 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson305e0462011-08-15 19:00:06 +0000137 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach05b01562011-08-19 19:17:58 +0000138 let ParserMatchClass = t_addrmode_rr_asm_operand;
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000139 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000140}
141
Bill Wendlingf4caf692010-12-14 03:36:38 +0000142// t_addrmode_rrs := reg + reg
Evan Chenga8e29892007-01-19 07:51:42 +0000143//
Jim Grosbachc6d7c652011-08-19 16:52:32 +0000144// We use separate scaled versions because the Select* functions need
145// to explicitly check for a matching constant and return false here so that
146// the reg+imm forms will match instead. This is a horrible way to do that,
147// as it forces tight coupling between the methods, but it's how selectiondag
148// currently works.
Bill Wendlingf4caf692010-12-14 03:36:38 +0000149def t_addrmode_rrs1 : Operand<i32>,
150 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
151 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
152 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000153 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000154 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000155 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000156}
Bill Wendlingf4caf692010-12-14 03:36:38 +0000157def t_addrmode_rrs2 : Operand<i32>,
158 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
159 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000160 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000161 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000162 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000163 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000164}
165def t_addrmode_rrs4 : Operand<i32>,
166 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
167 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000168 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000169 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000170 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000171 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000172}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000173
Bill Wendlingf4caf692010-12-14 03:36:38 +0000174// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc38f2bc2007-01-23 22:59:13 +0000175//
Jim Grosbach60f91a32011-08-19 17:55:24 +0000176def t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000177def t_addrmode_is4 : Operand<i32>,
178 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
179 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000180 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000181 let PrintMethod = "printThumbAddrModeImm5S4Operand";
Jim Grosbach60f91a32011-08-19 17:55:24 +0000182 let ParserMatchClass = t_addrmode_is4_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000183 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000184}
185
186// t_addrmode_is2 := reg + imm5 * 2
187//
Jim Grosbach38466302011-08-19 18:55:51 +0000188def t_addrmode_is2_asm_operand : AsmOperandClass { let Name = "MemThumbRIs2"; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000189def t_addrmode_is2 : Operand<i32>,
190 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
191 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000192 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000193 let PrintMethod = "printThumbAddrModeImm5S2Operand";
Jim Grosbach38466302011-08-19 18:55:51 +0000194 let ParserMatchClass = t_addrmode_is2_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000195 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000196}
197
198// t_addrmode_is1 := reg + imm5
199//
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000200def t_addrmode_is1_asm_operand : AsmOperandClass { let Name = "MemThumbRIs1"; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000201def t_addrmode_is1 : Operand<i32>,
202 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
203 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000204 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000205 let PrintMethod = "printThumbAddrModeImm5S1Operand";
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000206 let ParserMatchClass = t_addrmode_is1_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000207 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000208}
209
210// t_addrmode_sp := sp + imm8 * 4
211//
Jim Grosbach803b1aa2011-08-23 18:39:41 +0000212// FIXME: This really shouldn't have an explicit SP operand at all. It should
213// be implicit, just like in the instruction encoding itself.
Jim Grosbachecd85892011-08-19 18:13:48 +0000214def t_addrmode_sp_asm_operand : AsmOperandClass { let Name = "MemThumbSPI"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000215def t_addrmode_sp : Operand<i32>,
216 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000217 let EncoderMethod = "getAddrModeThumbSPOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000218 let DecoderMethod = "DecodeThumbAddrModeSP";
Evan Chenga8e29892007-01-19 07:51:42 +0000219 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbachecd85892011-08-19 18:13:48 +0000220 let ParserMatchClass = t_addrmode_sp_asm_operand;
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000221 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000222}
223
Bill Wendlingb8958b02010-12-08 01:57:09 +0000224// t_addrmode_pc := <label> => pc + imm8 * 4
225//
226def t_addrmode_pc : Operand<i32> {
227 let EncoderMethod = "getAddrModePCOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000228 let DecoderMethod = "DecodeThumbAddrModePC";
Bill Wendlingb8958b02010-12-08 01:57:09 +0000229}
230
Evan Chenga8e29892007-01-19 07:51:42 +0000231//===----------------------------------------------------------------------===//
232// Miscellaneous Instructions.
233//
234
Jim Grosbach4642ad32010-02-22 23:10:38 +0000235// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
236// from removing one half of the matched pairs. That breaks PEI, which assumes
237// these will always be in pairs, and asserts if it finds otherwise. Better way?
238let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000239def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000240 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
241 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
242 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000243
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000244def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000245 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
246 [(ARMcallseq_start imm:$amt)]>,
247 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000248}
Evan Cheng44bec522007-05-15 01:29:07 +0000249
Jim Grosbach421993f2011-08-17 23:08:57 +0000250class T1SystemEncoding<bits<8> opc>
Bill Wendlinga46a4932010-11-29 22:15:03 +0000251 : T1Encoding<0b101111> {
Jim Grosbach421993f2011-08-17 23:08:57 +0000252 let Inst{9-8} = 0b11;
253 let Inst{7-0} = opc;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000254}
255
Jim Grosbach421993f2011-08-17 23:08:57 +0000256def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", []>,
Jim Grosbach0780b632011-08-19 23:24:36 +0000257 T1SystemEncoding<0x00>, // A8.6.110
258 Requires<[IsThumb2]>;
Johnny Chenbd2c6232010-02-25 03:28:51 +0000259
Jim Grosbach421993f2011-08-17 23:08:57 +0000260def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", []>,
Richard Barton0a552d62012-05-02 09:43:18 +0000261 T1SystemEncoding<0x10>, // A8.6.410
262 Requires<[IsThumb2]>;
Johnny Chend86d2692010-02-25 17:51:03 +0000263
Jim Grosbach421993f2011-08-17 23:08:57 +0000264def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", []>,
Richard Barton0a552d62012-05-02 09:43:18 +0000265 T1SystemEncoding<0x20>, // A8.6.408
266 Requires<[IsThumb2]>;
Johnny Chend86d2692010-02-25 17:51:03 +0000267
Jim Grosbach421993f2011-08-17 23:08:57 +0000268def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", []>,
Richard Barton0a552d62012-05-02 09:43:18 +0000269 T1SystemEncoding<0x30>, // A8.6.409
270 Requires<[IsThumb2]>;
Johnny Chend86d2692010-02-25 17:51:03 +0000271
Jim Grosbach421993f2011-08-17 23:08:57 +0000272def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", []>,
Richard Barton0a552d62012-05-02 09:43:18 +0000273 T1SystemEncoding<0x40>, // A8.6.157
274 Requires<[IsThumb2]>;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000275
Jim Grosbach421993f2011-08-17 23:08:57 +0000276// The imm operand $val can be used by a debugger to store more information
Bill Wendlinga46a4932010-11-29 22:15:03 +0000277// about the breakpoint.
Jim Grosbach421993f2011-08-17 23:08:57 +0000278def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val",
279 []>,
280 T1Encoding<0b101111> {
281 let Inst{9-8} = 0b10;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000282 // A8.6.22
283 bits<8> val;
284 let Inst{7-0} = val;
285}
Johnny Chend86d2692010-02-25 17:51:03 +0000286
Jim Grosbach06322472011-07-22 17:52:23 +0000287def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end",
288 []>, T1Encoding<0b101101> {
289 bits<1> end;
Bill Wendling7d0affd2010-11-21 10:55:23 +0000290 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000291 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000292 let Inst{4} = 1;
Jim Grosbach06322472011-07-22 17:52:23 +0000293 let Inst{3} = end;
Bill Wendlinga8981662010-11-19 22:02:18 +0000294 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000295}
296
Johnny Chen93042d12010-03-02 18:14:57 +0000297// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000298def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
Jim Grosbach26215422011-09-20 00:00:06 +0000299 NoItinerary, "cps$imod $iflags", []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000300 T1Misc<0b0110011> {
301 // A8.6.38 & B6.1.1
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000302 bit imod;
303 bits<3> iflags;
304
305 let Inst{4} = imod;
306 let Inst{3} = 0;
307 let Inst{2-0} = iflags;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000308 let DecoderMethod = "DecodeThumbCPS";
Bill Wendling849f2e32010-11-29 00:18:15 +0000309}
Johnny Chen93042d12010-03-02 18:14:57 +0000310
Evan Cheng35d6c412009-08-04 23:47:55 +0000311// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000312let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000313def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000314 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000315 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000316 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000317 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000318 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000319 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000320}
Evan Chenga8e29892007-01-19 07:51:42 +0000321
Bill Wendling0ae28e42010-11-19 22:37:33 +0000322// ADD <Rd>, sp, #<imm8>
Jakob Stoklund Olesen53484962011-10-15 00:57:13 +0000323// FIXME: This should not be marked as having side effects, and it should be
324// rematerializable. Clearing the side effect bit causes miscompilations,
325// probably because the instruction can be moved around.
Jim Grosbach72f39f82011-08-24 21:22:15 +0000326def tADDrSPi : T1pI<(outs tGPR:$dst), (ins GPRsp:$sp, t_imm0_1020s4:$imm),
327 IIC_iALUi, "add", "\t$dst, $sp, $imm", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000328 T1Encoding<{1,0,1,0,1,?}> {
329 // A6.2 & A8.6.8
330 bits<3> dst;
Jim Grosbach72f39f82011-08-24 21:22:15 +0000331 bits<8> imm;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000332 let Inst{10-8} = dst;
Jim Grosbach72f39f82011-08-24 21:22:15 +0000333 let Inst{7-0} = imm;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000334 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000335}
336
337// ADD sp, sp, #<imm7>
Jim Grosbach72f39f82011-08-24 21:22:15 +0000338def tADDspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm),
339 IIC_iALUi, "add", "\t$Rdn, $imm", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000340 T1Misc<{0,0,0,0,0,?,?}> {
341 // A6.2.5 & A8.6.8
Jim Grosbach72f39f82011-08-24 21:22:15 +0000342 bits<7> imm;
343 let Inst{6-0} = imm;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000344 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000345}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000346
Bill Wendling0ae28e42010-11-19 22:37:33 +0000347// SUB sp, sp, #<imm7>
348// FIXME: The encoding and the ASM string don't match up.
Jim Grosbach72f39f82011-08-24 21:22:15 +0000349def tSUBspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm),
350 IIC_iALUi, "sub", "\t$Rdn, $imm", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000351 T1Misc<{0,0,0,0,1,?,?}> {
352 // A6.2.5 & A8.6.214
Jim Grosbach72f39f82011-08-24 21:22:15 +0000353 bits<7> imm;
354 let Inst{6-0} = imm;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000355 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000356}
Evan Cheng86198642009-08-07 00:34:42 +0000357
Jim Grosbach4e53fe82012-04-05 20:57:13 +0000358def : tInstAlias<"add${p} sp, $imm",
359 (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>;
360def : tInstAlias<"add${p} sp, sp, $imm",
361 (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>;
362
Jim Grosbachf69c8042011-08-24 21:42:27 +0000363// Can optionally specify SP as a three operand instruction.
364def : tInstAlias<"add${p} sp, sp, $imm",
365 (tADDspi SP, t_imm0_508s4:$imm, pred:$p)>;
366def : tInstAlias<"sub${p} sp, sp, $imm",
367 (tSUBspi SP, t_imm0_508s4:$imm, pred:$p)>;
368
Bill Wendling0ae28e42010-11-19 22:37:33 +0000369// ADD <Rm>, sp
Jim Grosbacha9cc08f2012-04-27 23:51:36 +0000370def tADDrSP : T1pI<(outs GPR:$Rdn), (ins GPRsp:$sp, GPR:$Rn), IIC_iALUr,
371 "add", "\t$Rdn, $sp, $Rn", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000372 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000373 // A8.6.9 Encoding T1
Jim Grosbach5b815842011-08-24 17:46:13 +0000374 bits<4> Rdn;
375 let Inst{7} = Rdn{3};
Bill Wendling0ae28e42010-11-19 22:37:33 +0000376 let Inst{6-3} = 0b1101;
Jim Grosbach5b815842011-08-24 17:46:13 +0000377 let Inst{2-0} = Rdn{2-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000378 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000379}
Evan Cheng86198642009-08-07 00:34:42 +0000380
Bill Wendling0ae28e42010-11-19 22:37:33 +0000381// ADD sp, <Rm>
Jim Grosbach72f39f82011-08-24 21:22:15 +0000382def tADDspr : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, GPR:$Rm), IIC_iALUr,
383 "add", "\t$Rdn, $Rm", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000384 T1Special<{0,0,?,?}> {
385 // A8.6.9 Encoding T2
Jim Grosbach72f39f82011-08-24 21:22:15 +0000386 bits<4> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +0000387 let Inst{7} = 1;
Jim Grosbach72f39f82011-08-24 21:22:15 +0000388 let Inst{6-3} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +0000389 let Inst{2-0} = 0b101;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000390 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000391}
Evan Cheng86198642009-08-07 00:34:42 +0000392
Evan Chenga8e29892007-01-19 07:51:42 +0000393//===----------------------------------------------------------------------===//
394// Control Flow Instructions.
395//
396
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000397// Indirect branches
398let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich421b1062011-05-26 03:41:12 +0000399 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
400 T1Special<{1,1,0,?}> {
401 // A6.2.3 & A8.6.25
402 bits<4> Rm;
403 let Inst{6-3} = Rm;
404 let Inst{2-0} = 0b000;
James Molloy3015dfb2012-02-09 10:56:31 +0000405 let Unpredictable{2-0} = 0b111;
Cameron Zwarich421b1062011-05-26 03:41:12 +0000406 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000407}
408
Jim Grosbachead77cd2011-07-08 21:04:05 +0000409let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson16884412011-07-13 23:22:26 +0000410 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Jim Grosbach25e6d482011-07-08 21:50:04 +0000411 [(ARMretflag)], (tBX LR, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000412
413 // Alternative return instruction used by vararg functions.
Jim Grosbach25e6d482011-07-08 21:50:04 +0000414 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +0000415 2, IIC_Br, [],
Jim Grosbach25e6d482011-07-08 21:50:04 +0000416 (tBX GPR:$Rm, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000417}
418
Bill Wendling0480e282010-12-01 02:36:55 +0000419// All calls clobber the non-callee saved registers. SP is marked as a use to
420// prevent stack-pointer assignments that appear immediately before calls from
421// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000422let isCall = 1,
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +0000423 Defs = [LR], Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000424 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000425 def tBL : TIx2<0b11110, 0b11, 1,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000426 (outs), (ins pred:$p, t_bltarget:$func, variable_ops), IIC_Br,
427 "bl${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000428 [(ARMtcall tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +0000429 Requires<[IsThumb]> {
Kevin Enderby2d524b02012-05-03 22:41:56 +0000430 bits<24> func;
431 let Inst{26} = func{23};
Jim Grosbach662a8162010-12-06 23:57:07 +0000432 let Inst{25-16} = func{20-11};
Kevin Enderby2d524b02012-05-03 22:41:56 +0000433 let Inst{13} = func{22};
434 let Inst{11} = func{21};
Jim Grosbach662a8162010-12-06 23:57:07 +0000435 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000436 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000437
Evan Chengb6207242009-08-01 00:16:10 +0000438 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000439 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach5f687de2011-08-18 16:50:45 +0000440 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops), IIC_Br,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000441 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000442 [(ARMcall tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +0000443 Requires<[IsThumb, HasV5T]> {
Kevin Enderby2d524b02012-05-03 22:41:56 +0000444 bits<24> func;
445 let Inst{26} = func{23};
Jim Grosbach662a8162010-12-06 23:57:07 +0000446 let Inst{25-16} = func{20-11};
Kevin Enderby2d524b02012-05-03 22:41:56 +0000447 let Inst{13} = func{22};
448 let Inst{11} = func{21};
Jim Grosbach662a8162010-12-06 23:57:07 +0000449 let Inst{10-1} = func{10-1};
450 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000451 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000452
Evan Chengb6207242009-08-01 00:16:10 +0000453 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000454 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
455 "blx${p}\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000456 [(ARMtcall GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +0000457 Requires<[IsThumb, HasV5T]>,
Owen Anderson18901d62011-05-11 17:00:48 +0000458 T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24;
459 bits<4> func;
460 let Inst{6-3} = func;
461 let Inst{2-0} = 0b000;
462 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000463
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000464 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000465 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000466 4, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000467 [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +0000468 Requires<[IsThumb, IsThumb1Only]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000469}
470
Bill Wendling0480e282010-12-01 02:36:55 +0000471let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
472 let isPredicable = 1 in
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000473 def tB : T1pI<(outs), (ins t_brtarget:$target), IIC_Br,
474 "b", "\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000475 T1Encoding<{1,1,1,0,0,?}> {
476 bits<11> target;
477 let Inst{10-0} = target;
478 }
Evan Chenga8e29892007-01-19 07:51:42 +0000479
Evan Cheng225dfe92007-01-30 01:13:37 +0000480 // Far jump
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000481 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
482 // the clobber of LR.
Evan Cheng53c67c02009-08-07 05:45:07 +0000483 let Defs = [LR] in
Owen Anderson0af0dc82011-07-18 18:50:52 +0000484 def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p),
485 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000486
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000487 def tBR_JTr : tPseudoInst<(outs),
488 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +0000489 0, IIC_Br,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000490 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
491 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000492 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000493}
494
Evan Chengc85e8322007-07-05 07:13:32 +0000495// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000496// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000497let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000498 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000499 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000500 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Eric Christopher33281b22011-05-27 03:50:53 +0000501 T1BranchCond<{1,1,0,1}> {
Jim Grosbachceab5012010-12-04 00:20:40 +0000502 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000503 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000504 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000505 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000506}
Evan Chenga8e29892007-01-19 07:51:42 +0000507
Jim Grosbache36e21e2011-07-08 20:13:35 +0000508// Tail calls
509let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
Evan Chengafff9412011-12-20 18:26:50 +0000510 // IOS versions.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +0000511 let Uses = [SP] in {
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000512 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000513 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000514 (tBX GPR:$dst, (ops 14, zero_reg))>,
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +0000515 Requires<[IsThumb]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000516 }
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +0000517 // tTAILJMPd: IOS version uses a Thumb2 branch (no Thumb1 tail calls
518 // on IOS), so it's in ARMInstrThumb2.td.
519 // Non-IOS version:
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +0000520 let Uses = [SP] in {
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000521 def tTAILJMPdND : tPseudoExpand<(outs),
522 (ins t_brtarget:$dst, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000523 4, IIC_Br, [],
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000524 (tB t_brtarget:$dst, pred:$p)>,
Evan Chengafff9412011-12-20 18:26:50 +0000525 Requires<[IsThumb, IsNotIOS]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000526 }
527}
528
529
Jim Grosbachec8b8662011-08-23 19:49:10 +0000530// A8.6.218 Supervisor Call (Software Interrupt)
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000531// A8.6.16 B: Encoding T1
532// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000533let isCall = 1, Uses = [SP] in
Jim Grosbached838482011-07-26 16:24:27 +0000534def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br,
Bill Wendling6179c312010-11-20 00:53:35 +0000535 "svc", "\t$imm", []>, Encoding16 {
536 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000537 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000538 let Inst{11-8} = 0b1111;
539 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000540}
541
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000542// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000543let isBarrier = 1, isTerminator = 1 in
Owen Anderson18901d62011-05-11 17:00:48 +0000544def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000545 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000546 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000547}
548
Evan Chenga8e29892007-01-19 07:51:42 +0000549//===----------------------------------------------------------------------===//
550// Load Store Instructions.
551//
552
Bill Wendlingb6faf652010-12-14 22:10:49 +0000553// Loads: reg/reg and reg/imm5
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000554let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb6faf652010-12-14 22:10:49 +0000555multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
556 Operand AddrMode_r, Operand AddrMode_i,
557 AddrMode am, InstrItinClass itin_r,
558 InstrItinClass itin_i, string asm,
559 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000560 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000561 T1pILdStEncode<reg_opc,
562 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
563 am, itin_r, asm, "\t$Rt, $addr",
564 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000565 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000566 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
567 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
568 am, itin_i, asm, "\t$Rt, $addr",
569 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
570}
571// Stores: reg/reg and reg/imm5
572multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
573 Operand AddrMode_r, Operand AddrMode_i,
574 AddrMode am, InstrItinClass itin_r,
575 InstrItinClass itin_i, string asm,
576 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000577 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000578 T1pILdStEncode<reg_opc,
579 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
580 am, itin_r, asm, "\t$Rt, $addr",
581 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000582 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000583 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
584 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
585 am, itin_i, asm, "\t$Rt, $addr",
586 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
587}
Bill Wendling6179c312010-11-20 00:53:35 +0000588
Bill Wendlingb6faf652010-12-14 22:10:49 +0000589// A8.6.57 & A8.6.60
590defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
591 t_addrmode_is4, AddrModeT1_4,
592 IIC_iLoad_r, IIC_iLoad_i, "ldr",
593 UnOpFrag<(load node:$Src)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000594
Bill Wendlingb6faf652010-12-14 22:10:49 +0000595// A8.6.64 & A8.6.61
596defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
597 t_addrmode_is1, AddrModeT1_1,
598 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
599 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000600
Bill Wendlingb6faf652010-12-14 22:10:49 +0000601// A8.6.76 & A8.6.73
602defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
603 t_addrmode_is2, AddrModeT1_2,
604 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
605 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000606
Evan Cheng2f297df2009-07-11 07:08:13 +0000607let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000608def tLDRSB : // A8.6.80
Owen Anderson305e0462011-08-15 19:00:06 +0000609 T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000610 AddrModeT1_1, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000611 "ldrsb", "\t$Rt, $addr",
612 [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000613
Evan Cheng2f297df2009-07-11 07:08:13 +0000614let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000615def tLDRSH : // A8.6.84
Owen Anderson305e0462011-08-15 19:00:06 +0000616 T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000617 AddrModeT1_2, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000618 "ldrsh", "\t$Rt, $addr",
619 [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000620
Dan Gohman15511cf2008-12-03 18:15:48 +0000621let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000622def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000623 "ldr", "\t$Rt, $addr",
624 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000625 T1LdStSP<{1,?,?}> {
626 bits<3> Rt;
627 bits<8> addr;
628 let Inst{10-8} = Rt;
629 let Inst{7-0} = addr;
630}
Evan Cheng012f2d92007-01-24 08:53:17 +0000631
632// Load tconstpool
Evan Chengafff9412011-12-20 18:26:50 +0000633// FIXME: Use ldr.n to work around a darwin assembler bug.
Owen Anderson91614ae2011-07-18 22:14:02 +0000634let canFoldAsLoad = 1, isReMaterializable = 1, isCodeGenOnly = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000635def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000636 "ldr", ".n\t$Rt, $addr",
637 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
638 T1Encoding<{0,1,0,0,1,?}> {
639 // A6.2 & A8.6.59
640 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000641 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000642 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000643 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000644}
Evan Chengfa775d02007-03-19 07:20:03 +0000645
Johnny Chen597fa652011-04-22 19:12:43 +0000646// FIXME: Remove this entry when the above ldr.n workaround is fixed.
Jim Grosbacha2ee0fa2012-01-18 21:54:09 +0000647// For assembly/disassembly use only.
648def tLDRpciASM : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
649 "ldr", "\t$Rt, $addr", []>,
Johnny Chen597fa652011-04-22 19:12:43 +0000650 T1Encoding<{0,1,0,0,1,?}> {
651 // A6.2 & A8.6.59
652 bits<3> Rt;
653 bits<8> addr;
654 let Inst{10-8} = Rt;
655 let Inst{7-0} = addr;
656}
657
Bill Wendlingb6faf652010-12-14 22:10:49 +0000658// A8.6.194 & A8.6.192
659defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
660 t_addrmode_is4, AddrModeT1_4,
661 IIC_iStore_r, IIC_iStore_i, "str",
662 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000663
Bill Wendlingb6faf652010-12-14 22:10:49 +0000664// A8.6.197 & A8.6.195
665defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
666 t_addrmode_is1, AddrModeT1_1,
667 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
668 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000669
Bill Wendlingb6faf652010-12-14 22:10:49 +0000670// A8.6.207 & A8.6.205
671defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000672 t_addrmode_is2, AddrModeT1_2,
673 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
674 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000675
Evan Chenga8e29892007-01-19 07:51:42 +0000676
Jim Grosbachd967cd02010-12-07 21:50:47 +0000677def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000678 "str", "\t$Rt, $addr",
679 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000680 T1LdStSP<{0,?,?}> {
681 bits<3> Rt;
682 bits<8> addr;
683 let Inst{10-8} = Rt;
684 let Inst{7-0} = addr;
685}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000686
Evan Chenga8e29892007-01-19 07:51:42 +0000687//===----------------------------------------------------------------------===//
688// Load / store multiple Instructions.
689//
690
Bill Wendling73fe34a2010-11-16 01:16:36 +0000691// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000692let neverHasSideEffects = 1 in {
693
694let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbachcefe4c92011-08-23 17:41:15 +0000695def tLDMIA : T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
696 IIC_iLoad_m, "ldm${p}\t$Rn, $regs", []>, T1Encoding<{1,1,0,0,1,?}> {
697 bits<3> Rn;
698 bits<8> regs;
699 let Inst{10-8} = Rn;
700 let Inst{7-0} = regs;
701}
Bill Wendlingddc918b2010-11-13 10:57:02 +0000702
Jim Grosbachcefe4c92011-08-23 17:41:15 +0000703// Writeback version is just a pseudo, as there's no encoding difference.
704// Writeback happens iff the base register is not in the destination register
705// list.
706def tLDMIA_UPD :
707 InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
708 "$Rn = $wb", IIC_iLoad_mu>,
709 PseudoInstExpansion<(tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)> {
710 let Size = 2;
711 let OutOperandList = (outs GPR:$wb);
712 let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops);
713 let Pattern = [];
714 let isCodeGenOnly = 1;
715 let isPseudo = 1;
716 list<Predicate> Predicates = [IsThumb];
717}
718
719// There is no non-writeback version of STM for Thumb.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000720let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbachf95aaf92011-08-24 18:19:42 +0000721def tSTMIA_UPD : Thumb1I<(outs GPR:$wb),
722 (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
723 AddrModeNone, 2, IIC_iStore_mu,
724 "stm${p}\t$Rn!, $regs", "$Rn = $wb", []>,
Jim Grosbachcefe4c92011-08-23 17:41:15 +0000725 T1Encoding<{1,1,0,0,0,?}> {
726 bits<3> Rn;
727 bits<8> regs;
728 let Inst{10-8} = Rn;
729 let Inst{7-0} = regs;
730}
Owen Anderson18901d62011-05-11 17:00:48 +0000731
Bill Wendlingddc918b2010-11-13 10:57:02 +0000732} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000733
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000734def : InstAlias<"ldm${p} $Rn!, $regs",
735 (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)>,
736 Requires<[IsThumb, IsThumb1Only]>;
737
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000738let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000739def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000740 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000741 "pop${p}\t$regs", []>,
742 T1Misc<{1,1,0,?,?,?,?}> {
743 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000744 let Inst{8} = regs{15};
745 let Inst{7-0} = regs{7-0};
746}
Evan Cheng4b322e52009-08-11 21:11:32 +0000747
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000748let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000749def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000750 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000751 "push${p}\t$regs", []>,
752 T1Misc<{0,1,0,?,?,?,?}> {
753 bits<16> regs;
754 let Inst{8} = regs{14};
755 let Inst{7-0} = regs{7-0};
756}
Evan Chenga8e29892007-01-19 07:51:42 +0000757
758//===----------------------------------------------------------------------===//
759// Arithmetic Instructions.
760//
761
Bill Wendling1d045ee2010-12-01 02:28:08 +0000762// Helper classes for encoding T1pI patterns:
763class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
764 string opc, string asm, list<dag> pattern>
765 : T1pI<oops, iops, itin, opc, asm, pattern>,
766 T1DataProcessing<opA> {
767 bits<3> Rm;
768 bits<3> Rn;
769 let Inst{5-3} = Rm;
770 let Inst{2-0} = Rn;
771}
772class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
773 string opc, string asm, list<dag> pattern>
774 : T1pI<oops, iops, itin, opc, asm, pattern>,
775 T1Misc<opA> {
776 bits<3> Rm;
777 bits<3> Rd;
778 let Inst{5-3} = Rm;
779 let Inst{2-0} = Rd;
780}
781
Bill Wendling76f4e102010-12-01 01:20:15 +0000782// Helper classes for encoding T1sI patterns:
783class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
784 string opc, string asm, list<dag> pattern>
785 : T1sI<oops, iops, itin, opc, asm, pattern>,
786 T1DataProcessing<opA> {
787 bits<3> Rd;
788 bits<3> Rn;
789 let Inst{5-3} = Rn;
790 let Inst{2-0} = Rd;
791}
792class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
793 string opc, string asm, list<dag> pattern>
794 : T1sI<oops, iops, itin, opc, asm, pattern>,
795 T1General<opA> {
796 bits<3> Rm;
797 bits<3> Rn;
798 bits<3> Rd;
799 let Inst{8-6} = Rm;
800 let Inst{5-3} = Rn;
801 let Inst{2-0} = Rd;
802}
803class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
804 string opc, string asm, list<dag> pattern>
805 : T1sI<oops, iops, itin, opc, asm, pattern>,
806 T1General<opA> {
807 bits<3> Rd;
808 bits<3> Rm;
809 let Inst{5-3} = Rm;
810 let Inst{2-0} = Rd;
811}
812
813// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000814class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
815 string opc, string asm, list<dag> pattern>
816 : T1sIt<oops, iops, itin, opc, asm, pattern>,
817 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000818 bits<3> Rdn;
819 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000820 let Inst{5-3} = Rm;
821 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000822}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000823class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
824 string opc, string asm, list<dag> pattern>
825 : T1sIt<oops, iops, itin, opc, asm, pattern>,
826 T1General<opA> {
827 bits<3> Rdn;
828 bits<8> imm8;
829 let Inst{10-8} = Rdn;
830 let Inst{7-0} = imm8;
831}
832
833// Add with carry register
834let isCommutable = 1, Uses = [CPSR] in
835def tADC : // A8.6.2
836 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
837 "adc", "\t$Rdn, $Rm",
838 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000839
David Goodwinc9ee1182009-06-25 22:49:55 +0000840// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000841def tADDi3 : // A8.6.4 T1
Jim Grosbach89e2aa62011-08-16 23:57:34 +0000842 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000843 IIC_iALUi,
Bill Wendling76f4e102010-12-01 01:20:15 +0000844 "add", "\t$Rd, $Rm, $imm3",
845 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000846 bits<3> imm3;
847 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000848}
Evan Chenga8e29892007-01-19 07:51:42 +0000849
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000850def tADDi8 : // A8.6.4 T2
Jim Grosbach89e2aa62011-08-16 23:57:34 +0000851 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn),
852 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000853 "add", "\t$Rdn, $imm8",
854 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000855
David Goodwinc9ee1182009-06-25 22:49:55 +0000856// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000857let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000858def tADDrr : // A8.6.6 T1
859 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
860 IIC_iALUr,
861 "add", "\t$Rd, $Rn, $Rm",
862 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000863
Evan Chengcd799b92009-06-12 20:46:18 +0000864let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000865def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
866 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000867 T1Special<{0,0,?,?}> {
868 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000869 bits<4> Rdn;
870 bits<4> Rm;
871 let Inst{7} = Rdn{3};
872 let Inst{6-3} = Rm;
873 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000874}
Evan Chenga8e29892007-01-19 07:51:42 +0000875
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000876// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000877let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000878def tAND : // A8.6.12
879 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
880 IIC_iBITr,
881 "and", "\t$Rdn, $Rm",
882 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000883
David Goodwinc9ee1182009-06-25 22:49:55 +0000884// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000885def tASRri : // A8.6.14
Owen Anderson6d746312011-08-08 20:42:17 +0000886 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000887 IIC_iMOVsi,
888 "asr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000889 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000890 bits<5> imm5;
891 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000892}
Evan Chenga8e29892007-01-19 07:51:42 +0000893
David Goodwinc9ee1182009-06-25 22:49:55 +0000894// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000895def tASRrr : // A8.6.15
896 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
897 IIC_iMOVsr,
898 "asr", "\t$Rdn, $Rm",
899 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000900
David Goodwinc9ee1182009-06-25 22:49:55 +0000901// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000902def tBIC : // A8.6.20
903 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
904 IIC_iBITr,
905 "bic", "\t$Rdn, $Rm",
906 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000907
David Goodwinc9ee1182009-06-25 22:49:55 +0000908// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000909let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000910//FIXME: Disable CMN, as CCodes are backwards from compare expectations
911// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000912//def tCMN : // A8.6.33
913// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
914// IIC_iCMPr,
915// "cmn", "\t$lhs, $rhs",
916// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000917
918def tCMNz : // A8.6.33
919 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
920 IIC_iCMPr,
921 "cmn", "\t$Rn, $Rm",
922 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
923
924} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000925
David Goodwinc9ee1182009-06-25 22:49:55 +0000926// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000927let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach0d1511c2011-08-18 18:08:29 +0000928def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi,
Bill Wendling5cc88a22010-11-20 22:52:33 +0000929 "cmp", "\t$Rn, $imm8",
930 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
931 T1General<{1,0,1,?,?}> {
932 // A8.6.35
933 bits<3> Rn;
934 bits<8> imm8;
935 let Inst{10-8} = Rn;
936 let Inst{7-0} = imm8;
937}
938
David Goodwinc9ee1182009-06-25 22:49:55 +0000939// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000940def tCMPr : // A8.6.36 T1
941 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
942 IIC_iCMPr,
943 "cmp", "\t$Rn, $Rm",
944 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
945
Bill Wendling849f2e32010-11-29 00:18:15 +0000946def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
947 "cmp", "\t$Rn, $Rm", []>,
948 T1Special<{0,1,?,?}> {
949 // A8.6.36 T2
950 bits<4> Rm;
951 bits<4> Rn;
952 let Inst{7} = Rn{3};
953 let Inst{6-3} = Rm;
954 let Inst{2-0} = Rn{2-0};
955}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000956} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000957
Evan Chenga8e29892007-01-19 07:51:42 +0000958
David Goodwinc9ee1182009-06-25 22:49:55 +0000959// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000960let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000961def tEOR : // A8.6.45
962 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
963 IIC_iBITr,
964 "eor", "\t$Rdn, $Rm",
965 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000966
David Goodwinc9ee1182009-06-25 22:49:55 +0000967// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000968def tLSLri : // A8.6.88
Jim Grosbach1b7b68f2011-08-19 19:29:25 +0000969 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_31:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000970 IIC_iMOVsi,
971 "lsl", "\t$Rd, $Rm, $imm5",
972 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000973 bits<5> imm5;
974 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000975}
Evan Chenga8e29892007-01-19 07:51:42 +0000976
David Goodwinc9ee1182009-06-25 22:49:55 +0000977// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000978def tLSLrr : // A8.6.89
979 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
980 IIC_iMOVsr,
981 "lsl", "\t$Rdn, $Rm",
982 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000983
David Goodwinc9ee1182009-06-25 22:49:55 +0000984// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000985def tLSRri : // A8.6.90
Owen Anderson6d746312011-08-08 20:42:17 +0000986 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000987 IIC_iMOVsi,
988 "lsr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000989 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000990 bits<5> imm5;
991 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000992}
Evan Chenga8e29892007-01-19 07:51:42 +0000993
David Goodwinc9ee1182009-06-25 22:49:55 +0000994// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000995def tLSRrr : // A8.6.91
996 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
997 IIC_iMOVsr,
998 "lsr", "\t$Rdn, $Rm",
999 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001000
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001001// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001002let isMoveImm = 1 in
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001003def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001004 "mov", "\t$Rd, $imm8",
1005 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1006 T1General<{1,0,0,?,?}> {
1007 // A8.6.96
1008 bits<3> Rd;
1009 bits<8> imm8;
1010 let Inst{10-8} = Rd;
1011 let Inst{7-0} = imm8;
1012}
Jim Grosbach4ec6e882011-08-19 20:46:54 +00001013// Because we have an explicit tMOVSr below, we need an alias to handle
1014// the immediate "movs" form here. Blech.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001015def : tInstAlias <"movs $Rdn, $imm",
1016 (tMOVi8 tGPR:$Rdn, CPSR, imm0_255:$imm, 14, 0)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001017
Jim Grosbachefeedce2011-07-01 17:14:11 +00001018// A7-73: MOV(2) - mov setting flag.
Evan Chenga8e29892007-01-19 07:51:42 +00001019
Evan Chengcd799b92009-06-12 20:46:18 +00001020let neverHasSideEffects = 1 in {
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001021def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson16884412011-07-13 23:22:26 +00001022 2, IIC_iMOVr,
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001023 "mov", "\t$Rd, $Rm", "", []>,
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001024 T1Special<{1,0,?,?}> {
Bill Wendling534a5e42010-12-03 01:55:47 +00001025 // A8.6.97
1026 bits<4> Rd;
1027 bits<4> Rm;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001028 let Inst{7} = Rd{3};
1029 let Inst{6-3} = Rm;
Bill Wendling534a5e42010-12-03 01:55:47 +00001030 let Inst{2-0} = Rd{2-0};
1031}
Evan Cheng446c4282009-07-11 06:43:01 +00001032let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001033def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1034 "movs\t$Rd, $Rm", []>, Encoding16 {
1035 // A8.6.97
1036 bits<3> Rd;
1037 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001038 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001039 let Inst{5-3} = Rm;
1040 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001041}
Evan Chengcd799b92009-06-12 20:46:18 +00001042} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001043
Bill Wendling0480e282010-12-01 02:36:55 +00001044// Multiply register
Jim Grosbach86b5d2b2011-08-22 23:25:48 +00001045let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001046def tMUL : // A8.6.105 T1
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00001047 Thumb1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), AddrModeNone, 2,
1048 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", "$Rm = $Rd",
1049 [(set tGPR:$Rd, (mul tGPR:$Rn, tGPR:$Rm))]>,
1050 T1DataProcessing<0b1101> {
1051 bits<3> Rd;
1052 bits<3> Rn;
1053 let Inst{5-3} = Rn;
1054 let Inst{2-0} = Rd;
1055 let AsmMatchConverter = "cvtThumbMultiply";
1056}
1057
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001058def :tInstAlias<"mul${s}${p} $Rdm, $Rn", (tMUL tGPR:$Rdm, s_cc_out:$s, tGPR:$Rn,
1059 pred:$p)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001060
Bill Wendling76f4e102010-12-01 01:20:15 +00001061// Move inverse register
1062def tMVN : // A8.6.107
1063 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1064 "mvn", "\t$Rd, $Rn",
1065 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001066
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001067// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001068let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001069def tORR : // A8.6.114
1070 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1071 IIC_iBITr,
1072 "orr", "\t$Rdn, $Rm",
1073 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001074
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001075// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001076def tREV : // A8.6.134
1077 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1078 IIC_iUNAr,
1079 "rev", "\t$Rd, $Rm",
1080 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1081 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001082
Bill Wendling1d045ee2010-12-01 02:28:08 +00001083def tREV16 : // A8.6.135
1084 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1085 IIC_iUNAr,
1086 "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001087 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001088 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001089
Bill Wendling1d045ee2010-12-01 02:28:08 +00001090def tREVSH : // A8.6.136
1091 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1092 IIC_iUNAr,
1093 "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001094 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001095 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001096
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001097// Rotate right register
1098def tROR : // A8.6.139
1099 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1100 IIC_iMOVsr,
1101 "ror", "\t$Rdn, $Rm",
1102 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001103
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001104// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001105def tRSB : // A8.6.141
1106 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1107 IIC_iALUi,
1108 "rsb", "\t$Rd, $Rn, #0",
1109 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001110
David Goodwinc9ee1182009-06-25 22:49:55 +00001111// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001112let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001113def tSBC : // A8.6.151
1114 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1115 IIC_iALUr,
1116 "sbc", "\t$Rdn, $Rm",
1117 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001118
David Goodwinc9ee1182009-06-25 22:49:55 +00001119// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001120def tSUBi3 : // A8.6.210 T1
Jim Grosbachf67e8552011-09-16 22:58:42 +00001121 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Bill Wendling76f4e102010-12-01 01:20:15 +00001122 IIC_iALUi,
1123 "sub", "\t$Rd, $Rm, $imm3",
1124 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001125 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001126 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001127}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001128
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001129def tSUBi8 : // A8.6.210 T2
Jim Grosbachf67e8552011-09-16 22:58:42 +00001130 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn),
1131 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001132 "sub", "\t$Rdn, $imm8",
1133 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001134
Bill Wendling76f4e102010-12-01 01:20:15 +00001135// Subtract register
1136def tSUBrr : // A8.6.212
1137 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1138 IIC_iALUr,
1139 "sub", "\t$Rd, $Rn, $Rm",
1140 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001141
Bill Wendling76f4e102010-12-01 01:20:15 +00001142// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001143def tSXTB : // A8.6.222
1144 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1145 IIC_iUNAr,
1146 "sxtb", "\t$Rd, $Rm",
1147 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1148 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001149
Bill Wendling1d045ee2010-12-01 02:28:08 +00001150// Sign-extend short
1151def tSXTH : // A8.6.224
1152 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1153 IIC_iUNAr,
1154 "sxth", "\t$Rd, $Rm",
1155 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1156 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001157
Bill Wendling1d045ee2010-12-01 02:28:08 +00001158// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001159let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001160def tTST : // A8.6.230
1161 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1162 "tst", "\t$Rn, $Rm",
1163 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001164
Bill Wendling1d045ee2010-12-01 02:28:08 +00001165// Zero-extend byte
1166def tUXTB : // A8.6.262
1167 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1168 IIC_iUNAr,
1169 "uxtb", "\t$Rd, $Rm",
1170 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1171 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001172
Bill Wendling1d045ee2010-12-01 02:28:08 +00001173// Zero-extend short
1174def tUXTH : // A8.6.264
1175 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1176 IIC_iUNAr,
1177 "uxth", "\t$Rd, $Rm",
1178 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1179 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001180
Jim Grosbach80dc1162010-02-16 21:23:02 +00001181// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001182// Expanded after instruction selection into a branch sequence.
1183let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001184 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001185 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001186 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001187 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001188
1189// tLEApcrel - Load a pc-relative address into a register without offending the
1190// assembler.
Jim Grosbachd40963c2010-12-14 22:28:03 +00001191
1192def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
Jim Grosbach5a1cd042011-08-17 20:37:40 +00001193 IIC_iALUi, "adr{$p}\t$Rd, $addr", []>,
Jim Grosbachd40963c2010-12-14 22:28:03 +00001194 T1Encoding<{1,0,1,0,0,?}> {
Bill Wendling67077412010-11-30 00:18:30 +00001195 bits<3> Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001196 bits<8> addr;
Bill Wendling67077412010-11-30 00:18:30 +00001197 let Inst{10-8} = Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001198 let Inst{7-0} = addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001199 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling67077412010-11-30 00:18:30 +00001200}
Evan Chenga8e29892007-01-19 07:51:42 +00001201
Jim Grosbachd40963c2010-12-14 22:28:03 +00001202let neverHasSideEffects = 1, isReMaterializable = 1 in
1203def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001204 2, IIC_iALUi, []>;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001205
1206def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1207 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001208 2, IIC_iALUi, []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001209
Evan Chenga8e29892007-01-19 07:51:42 +00001210//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001211// TLS Instructions
1212//
1213
1214// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachff97eb02011-06-30 19:38:01 +00001215// This is a pseudo inst so that we can get the encoding right,
1216// complete with fixup for the aeabi_read_tp function.
1217let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson16884412011-07-13 23:22:26 +00001218def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Jim Grosbachff97eb02011-06-30 19:38:01 +00001219 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001220
Bill Wendling0480e282010-12-01 02:36:55 +00001221//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001222// SJLJ Exception handling intrinsics
Owen Anderson18901d62011-05-11 17:00:48 +00001223//
Bill Wendling0480e282010-12-01 02:36:55 +00001224
1225// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1226// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1227// from some other function to get here, and we're using the stack frame for the
1228// containing function to save/restore registers, we can't keep anything live in
1229// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001230// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling0480e282010-12-01 02:36:55 +00001231// registers except for our own input by listing the relevant registers in
1232// Defs. By doing so, we also cause the prologue/epilogue code to actively
1233// preserve all of the callee-saved resgisters, which is exactly what we want.
1234// $val is a scratch register for our use.
Andrew Tricka1099f12011-06-07 00:08:49 +00001235let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendling13a71212011-10-17 22:26:23 +00001236 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
1237 usesCustomInserter = 1 in
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001238def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00001239 AddrModeNone, 0, NoItinerary, "","",
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001240 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001241
Evan Chengafff9412011-12-20 18:26:50 +00001242// FIXME: Non-IOS version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001243let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001244 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001245def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Owen Anderson16884412011-07-13 23:22:26 +00001246 AddrModeNone, 0, IndexModeNone,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001247 Pseudo, NoItinerary, "", "",
1248 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001249 Requires<[IsThumb, IsIOS]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001250
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00001251let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
1252 isBarrier = 1 in
1253def tInt_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
1254
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001255//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001256// Non-Instruction Patterns
1257//
1258
Jim Grosbach97a884d2010-12-07 20:41:06 +00001259// Comparisons
1260def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1261 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1262def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1263 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1264
Evan Cheng892837a2009-07-10 02:09:04 +00001265// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001266def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1267 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1268def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001269 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001270def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1271 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001272
1273// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001274def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1275 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1276def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1277 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1278def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1279 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001280
Evan Chenga8e29892007-01-19 07:51:42 +00001281// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001282def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1283def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001284
Evan Chengd85ac4d2007-01-27 02:29:45 +00001285// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001286def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1287 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001288
Evan Chenga8e29892007-01-19 07:51:42 +00001289// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001290def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001291 Requires<[IsThumb]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001292
1293def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001294 Requires<[IsThumb, HasV5T]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001295
1296// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001297def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001298 Requires<[IsThumb, HasV5T]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001299
1300// zextload i1 -> zextload i8
Bill Wendlingf4caf692010-12-14 03:36:38 +00001301def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1302 (tLDRBr t_addrmode_rrs1:$addr)>;
1303def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1304 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001305
Evan Chengb60c02e2007-01-26 19:13:16 +00001306// extload -> zextload
Bill Wendlingf4caf692010-12-14 03:36:38 +00001307def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1308def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1309def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1310def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1311def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1312def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001313
Evan Cheng0e87e232009-08-28 00:31:43 +00001314// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001315// ldr{b|h} + sxt{b|h} instead.
Bill Wendling415af342010-12-15 00:58:57 +00001316def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1317 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1318 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001319def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1320 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001321 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling415af342010-12-15 00:58:57 +00001322def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1323 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1324 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001325def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1326 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001327 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001328
Bill Wendlingf4caf692010-12-14 03:36:38 +00001329def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1330 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling415af342010-12-15 00:58:57 +00001331def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1332 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1333def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1334 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1335def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1336 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001337
Eli Friedman7cc15662011-09-15 22:18:49 +00001338def : T1Pat<(atomic_load_8 t_addrmode_is1:$src),
1339 (tLDRBi t_addrmode_is1:$src)>;
1340def : T1Pat<(atomic_load_8 t_addrmode_rrs1:$src),
1341 (tLDRBr t_addrmode_rrs1:$src)>;
1342def : T1Pat<(atomic_load_16 t_addrmode_is2:$src),
1343 (tLDRHi t_addrmode_is2:$src)>;
1344def : T1Pat<(atomic_load_16 t_addrmode_rrs2:$src),
1345 (tLDRHr t_addrmode_rrs2:$src)>;
1346def : T1Pat<(atomic_load_32 t_addrmode_is4:$src),
1347 (tLDRi t_addrmode_is4:$src)>;
1348def : T1Pat<(atomic_load_32 t_addrmode_rrs4:$src),
1349 (tLDRr t_addrmode_rrs4:$src)>;
1350def : T1Pat<(atomic_store_8 t_addrmode_is1:$ptr, tGPR:$val),
1351 (tSTRBi tGPR:$val, t_addrmode_is1:$ptr)>;
1352def : T1Pat<(atomic_store_8 t_addrmode_rrs1:$ptr, tGPR:$val),
1353 (tSTRBr tGPR:$val, t_addrmode_rrs1:$ptr)>;
1354def : T1Pat<(atomic_store_16 t_addrmode_is2:$ptr, tGPR:$val),
1355 (tSTRHi tGPR:$val, t_addrmode_is2:$ptr)>;
1356def : T1Pat<(atomic_store_16 t_addrmode_rrs2:$ptr, tGPR:$val),
1357 (tSTRHr tGPR:$val, t_addrmode_rrs2:$ptr)>;
1358def : T1Pat<(atomic_store_32 t_addrmode_is4:$ptr, tGPR:$val),
1359 (tSTRi tGPR:$val, t_addrmode_is4:$ptr)>;
1360def : T1Pat<(atomic_store_32 t_addrmode_rrs4:$ptr, tGPR:$val),
1361 (tSTRr tGPR:$val, t_addrmode_rrs4:$ptr)>;
1362
Evan Chenga8e29892007-01-19 07:51:42 +00001363// Large immediate handling.
1364
1365// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001366def : T1Pat<(i32 thumb_immshifted:$src),
1367 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1368 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001369
Evan Cheng9cb9e672009-06-27 02:26:13 +00001370def : T1Pat<(i32 imm0_255_comp:$src),
1371 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001372
1373// Pseudo instruction that combines ldr from constpool and add pc. This should
1374// be expanded into two instructions late to allow if-conversion and
1375// scheduling.
1376let isReMaterializable = 1 in
1377def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001378 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001379 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1380 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001381 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001382
1383// Pseudo-instruction for merged POP and return.
1384// FIXME: remove when we have a way to marking a MI with these properties.
1385let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1386 hasExtraDefRegAllocReq = 1 in
1387def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001388 2, IIC_iPop_Br, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001389 (tPOP pred:$p, reglist:$regs)>;
1390
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001391// Indirect branch using "mov pc, $Rm"
1392let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach7e61a312011-07-08 22:33:49 +00001393 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001394 2, IIC_Br, [(brind GPR:$Rm)],
Jim Grosbach7e61a312011-07-08 22:33:49 +00001395 (tMOVr PC, GPR:$Rm, pred:$p)>;
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001396}
Jim Grosbach0780b632011-08-19 23:24:36 +00001397
1398
1399// In Thumb1, "nop" is encoded as a "mov r8, r8". Technically, the bf00
1400// encoding is available on ARMv6K, but we don't differentiate that finely.
1401def : InstAlias<"nop", (tMOVr R8, R8, 14, 0)>,Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbachabb8aac2011-09-20 00:10:37 +00001402
1403
1404// For round-trip assembly/disassembly, we have to handle a CPS instruction
1405// without any iflags. That's not, strictly speaking, valid syntax, but it's
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00001406// a useful extension and assembles to defined behaviour (the insn does
Jim Grosbachabb8aac2011-09-20 00:10:37 +00001407// nothing).
1408def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>;
1409def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>;
Jim Grosbache91e7bc2011-12-13 20:23:22 +00001410
1411// "neg" is and alias for "rsb rd, rn, #0"
1412def : tInstAlias<"neg${s}${p} $Rd, $Rm",
1413 (tRSB tGPR:$Rd, s_cc_out:$s, tGPR:$Rm, pred:$p)>;
1414
Jim Grosbacha5378eb2012-04-11 00:15:16 +00001415
1416// Implied destination operand forms for shifts.
1417def : tInstAlias<"lsl${s}${p} $Rdm, $imm",
1418 (tLSLri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm0_31:$imm, pred:$p)>;
1419def : tInstAlias<"lsr${s}${p} $Rdm, $imm",
1420 (tLSRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>;
1421def : tInstAlias<"asr${s}${p} $Rdm, $imm",
1422 (tASRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>;