blob: 1d4efe5406044b17889a6fa45449379c292cdb96 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020041#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050042#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090043#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040048#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090051#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010054 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080055 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010056 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090057};
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Tejun Heo441577e2010-03-29 10:32:39 +090059enum board_ids {
60 /* board IDs by feature in alphabetical order */
61 board_ahci,
62 board_ahci_ign_iferr,
63 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020064 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090065
66 /* board IDs for specific chipsets in alphabetical order */
67 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090068 board_ahci_mcp77,
69 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090070 board_ahci_mv,
71 board_ahci_sb600,
72 board_ahci_sb700, /* for SB700 and SB800 */
73 board_ahci_vt8251,
74
75 /* aliases */
76 board_ahci_mcp_linux = board_ahci_mcp65,
77 board_ahci_mcp67 = board_ahci_mcp65,
78 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090079 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070080};
81
Jeff Garzik2dcb4072007-10-19 06:42:56 -040082static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090083static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
84 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110085static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
86static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090087static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
88 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090089#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090090static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
91static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090092#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Tejun Heofad16e72010-09-21 09:25:48 +020094static struct scsi_host_template ahci_sht = {
95 AHCI_SHT("ahci"),
96};
97
Tejun Heo029cfd62008-03-25 12:22:49 +090098static struct ata_port_operations ahci_vt8251_ops = {
99 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900100 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900101};
102
Tejun Heo029cfd62008-03-25 12:22:49 +0900103static struct ata_port_operations ahci_p5wdh_ops = {
104 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900105 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900106};
107
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100108static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900109 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530110 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900111 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100112 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400113 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 .port_ops = &ahci_ops,
115 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530116 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900117 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
118 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100119 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400120 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900121 .port_ops = &ahci_ops,
122 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530123 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900124 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
125 .flags = AHCI_FLAG_COMMON,
126 .pio_mask = ATA_PIO4,
127 .udma_mask = ATA_UDMA6,
128 .port_ops = &ahci_ops,
129 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530130 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200131 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
132 .flags = AHCI_FLAG_COMMON,
133 .pio_mask = ATA_PIO4,
134 .udma_mask = ATA_UDMA6,
135 .port_ops = &ahci_ops,
136 },
Tejun Heo441577e2010-03-29 10:32:39 +0900137 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530138 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900139 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
140 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100141 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900142 .pio_mask = ATA_PIO4,
143 .udma_mask = ATA_UDMA6,
144 .port_ops = &ahci_ops,
145 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530146 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900147 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
148 .flags = AHCI_FLAG_COMMON,
149 .pio_mask = ATA_PIO4,
150 .udma_mask = ATA_UDMA6,
151 .port_ops = &ahci_ops,
152 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530153 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900154 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900155 .flags = AHCI_FLAG_COMMON,
156 .pio_mask = ATA_PIO4,
157 .udma_mask = ATA_UDMA6,
158 .port_ops = &ahci_ops,
159 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530160 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900161 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
162 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300163 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900164 .pio_mask = ATA_PIO4,
165 .udma_mask = ATA_UDMA6,
166 .port_ops = &ahci_ops,
167 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530168 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900169 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900170 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
171 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900172 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100173 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400174 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800175 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800176 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530177 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800178 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800179 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100180 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800181 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800182 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800183 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530184 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900185 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900186 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100187 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900188 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900189 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800190 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191};
192
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500193static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400194 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400195 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
196 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
197 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
198 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
199 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900200 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400201 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
202 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
203 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
204 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900205 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800206 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900207 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
208 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
209 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
210 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
211 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
212 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
213 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
214 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
215 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
216 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
217 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
218 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
219 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
220 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400222 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
223 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800224 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500225 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800226 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500227 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
228 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700229 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700230 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500231 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700232 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700233 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500234 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800235 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
236 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
237 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
238 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
239 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
240 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700241 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
242 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
243 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800244 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800245 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700246 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
247 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
248 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
249 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
250 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
251 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700252 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800253 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
254 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
255 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
256 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
257 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
258 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
259 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
260 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700261 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
262 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
263 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
264 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
265 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
266 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
267 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
268 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800269 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
270 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
271 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
272 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
273 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
274 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
275 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
276 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
277 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
278 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
279 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
280 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
281 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
282 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
283 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
284 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800285 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
286 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800287 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
288 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
289 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
290 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
291 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
292 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
293 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
294 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700295 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800296 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
297 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
298 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
299 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400300
Tejun Heoe34bb372007-02-26 20:24:03 +0900301 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
302 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
303 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100304 /* JMicron 362B and 362C have an AHCI function with IDE class code */
305 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
306 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400307
308 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800309 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800310 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
311 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
312 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
313 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
314 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
315 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400316
Shane Huange2dd90b2009-07-29 11:34:49 +0800317 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800318 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800319 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800320 /* AMD is using RAID class only for ahci controllers */
321 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
322 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
323
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400324 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400325 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900326 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400327
328 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900329 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
330 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
331 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
332 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
333 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
334 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
335 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
336 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900337 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
338 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
339 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
340 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
341 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
342 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
343 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
344 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
345 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
346 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
347 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
348 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
349 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
350 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
351 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
352 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
353 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
354 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
355 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
356 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
357 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
358 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
359 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
360 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
361 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
362 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
363 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
364 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
365 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
366 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
367 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
368 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
369 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
370 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
371 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
372 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
373 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
374 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
375 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
376 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
377 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
378 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
379 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
380 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
381 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
382 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
383 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
384 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
385 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
386 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
387 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
388 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
389 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
390 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
391 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
392 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
393 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
394 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
395 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
396 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
397 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
398 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
399 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
400 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
401 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
402 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
403 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
404 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
405 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
406 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
407 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
408 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
409 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
410 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
411 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
412 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400413
Jeff Garzik95916ed2006-07-29 04:10:14 -0400414 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900415 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
416 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
417 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400418
Alessandro Rubini318893e2012-01-06 13:33:39 +0100419 /* ST Microelectronics */
420 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
421
Jeff Garzikcd70c262007-07-08 02:29:42 -0400422 /* Marvell */
423 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100424 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600425 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500426 .class = PCI_CLASS_STORAGE_SATA_AHCI,
427 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200428 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600429 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100430 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100431 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
432 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
433 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600434 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500435 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900436 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
437 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600438 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100439 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Myron Stowe69fd3152013-04-08 11:32:49 -0600440 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100441 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100442 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
443 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400444
Mark Nelsonc77a0362008-10-23 14:08:16 +1100445 /* Promise */
446 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
447
Keng-Yu Linc9703762011-11-09 01:47:36 -0500448 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100449 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
450 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
451 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
452 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500453
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800454 /* Enmotus */
455 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
456
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500457 /* Generic, PCI class code for AHCI */
458 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500459 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500460
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 { } /* terminate list */
462};
463
464
465static struct pci_driver ahci_pci_driver = {
466 .name = DRV_NAME,
467 .id_table = ahci_pci_tbl,
468 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900469 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900470#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900471 .suspend = ahci_pci_device_suspend,
472 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900473#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474};
475
Alan Cox5b66c822008-09-03 14:48:34 +0100476#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
477static int marvell_enable;
478#else
479static int marvell_enable = 1;
480#endif
481module_param(marvell_enable, int, 0644);
482MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
483
484
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300485static void ahci_pci_save_initial_config(struct pci_dev *pdev,
486 struct ahci_host_priv *hpriv)
487{
488 unsigned int force_port_map = 0;
489 unsigned int mask_port_map = 0;
490
491 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
492 dev_info(&pdev->dev, "JMB361 has only one port\n");
493 force_port_map = 1;
494 }
495
496 /*
497 * Temporary Marvell 6145 hack: PATA port presence
498 * is asserted through the standard AHCI port
499 * presence register, as bit 4 (counting from 0)
500 */
501 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
502 if (pdev->device == 0x6121)
503 mask_port_map = 0x3;
504 else
505 mask_port_map = 0xf;
506 dev_info(&pdev->dev,
507 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
508 }
509
Anton Vorontsov1d513352010-03-03 20:17:37 +0300510 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
511 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300512}
513
Anton Vorontsov33030402010-03-03 20:17:39 +0300514static int ahci_pci_reset_controller(struct ata_host *host)
515{
516 struct pci_dev *pdev = to_pci_dev(host->dev);
517
518 ahci_reset_controller(host);
519
Tejun Heod91542c2006-07-26 15:59:26 +0900520 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300521 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900522 u16 tmp16;
523
524 /* configure PCS */
525 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900526 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
527 tmp16 |= hpriv->port_map;
528 pci_write_config_word(pdev, 0x92, tmp16);
529 }
Tejun Heod91542c2006-07-26 15:59:26 +0900530 }
531
532 return 0;
533}
534
Anton Vorontsov781d6552010-03-03 20:17:42 +0300535static void ahci_pci_init_controller(struct ata_host *host)
536{
537 struct ahci_host_priv *hpriv = host->private_data;
538 struct pci_dev *pdev = to_pci_dev(host->dev);
539 void __iomem *port_mmio;
540 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100541 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900542
Tejun Heo417a1a62007-09-23 13:19:55 +0900543 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100544 if (pdev->device == 0x6121)
545 mv = 2;
546 else
547 mv = 4;
548 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400549
550 writel(0, port_mmio + PORT_IRQ_MASK);
551
552 /* clear port IRQ */
553 tmp = readl(port_mmio + PORT_IRQ_STAT);
554 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
555 if (tmp)
556 writel(tmp, port_mmio + PORT_IRQ_STAT);
557 }
558
Anton Vorontsov781d6552010-03-03 20:17:42 +0300559 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900560}
561
Tejun Heocc0680a2007-08-06 18:36:23 +0900562static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900563 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900564{
Tejun Heocc0680a2007-08-06 18:36:23 +0900565 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100566 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900567 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900568 int rc;
569
570 DPRINTK("ENTER\n");
571
Tejun Heo4447d352007-04-17 23:44:08 +0900572 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900573
Tejun Heocc0680a2007-08-06 18:36:23 +0900574 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900575 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900576
Hans de Goede039ece32014-02-22 16:53:30 +0100577 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900578
579 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
580
581 /* vt8251 doesn't clear BSY on signature FIS reception,
582 * request follow-up softreset.
583 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900584 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900585}
586
Tejun Heoedc93052007-10-25 14:59:16 +0900587static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
588 unsigned long deadline)
589{
590 struct ata_port *ap = link->ap;
591 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100592 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900593 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
594 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900595 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900596 int rc;
597
598 ahci_stop_engine(ap);
599
600 /* clear D2H reception area to properly wait for D2H FIS */
601 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400602 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900603 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
604
605 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900606 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900607
Hans de Goede039ece32014-02-22 16:53:30 +0100608 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900609
Tejun Heoedc93052007-10-25 14:59:16 +0900610 /* The pseudo configuration device on SIMG4726 attached to
611 * ASUS P5W-DH Deluxe doesn't send signature FIS after
612 * hardreset if no device is attached to the first downstream
613 * port && the pseudo device locks up on SRST w/ PMP==0. To
614 * work around this, wait for !BSY only briefly. If BSY isn't
615 * cleared, perform CLO and proceed to IDENTIFY (achieved by
616 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
617 *
618 * Wait for two seconds. Devices attached to downstream port
619 * which can't process the following IDENTIFY after this will
620 * have to be reset again. For most cases, this should
621 * suffice while making probing snappish enough.
622 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900623 if (online) {
624 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
625 ahci_check_ready);
626 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800627 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900628 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900629 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900630}
631
Tejun Heo438ac6d2007-03-02 17:31:26 +0900632#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900633static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
634{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900635 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900636 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300637 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900638 u32 ctl;
639
Tejun Heo9b10ae82009-05-30 20:50:12 +0900640 if (mesg.event & PM_EVENT_SUSPEND &&
641 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700642 dev_err(&pdev->dev,
643 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900644 return -EIO;
645 }
646
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100647 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900648 /* AHCI spec rev1.1 section 8.3.3:
649 * Software must disable interrupts prior to requesting a
650 * transition of the HBA to D3 state.
651 */
652 ctl = readl(mmio + HOST_CTL);
653 ctl &= ~HOST_IRQ_EN;
654 writel(ctl, mmio + HOST_CTL);
655 readl(mmio + HOST_CTL); /* flush */
656 }
657
658 return ata_pci_device_suspend(pdev, mesg);
659}
660
661static int ahci_pci_device_resume(struct pci_dev *pdev)
662{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900663 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900664 int rc;
665
Tejun Heo553c4aa2006-12-26 19:39:50 +0900666 rc = ata_pci_device_do_resume(pdev);
667 if (rc)
668 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900669
James Lairdcb856962013-11-19 11:06:38 +1100670 /* Apple BIOS helpfully mangles the registers on resume */
671 if (is_mcp89_apple(pdev))
672 ahci_mcp89_apple_enable(pdev);
673
Tejun Heoc1332872006-07-26 15:59:26 +0900674 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300675 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900676 if (rc)
677 return rc;
678
Anton Vorontsov781d6552010-03-03 20:17:42 +0300679 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900680 }
681
Jeff Garzikcca39742006-08-24 03:19:22 -0400682 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900683
684 return 0;
685}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900686#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900687
Tejun Heo4447d352007-04-17 23:44:08 +0900688static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691
Alessandro Rubini318893e2012-01-06 13:33:39 +0100692 /*
693 * If the device fixup already set the dma_mask to some non-standard
694 * value, don't extend it here. This happens on STA2X11, for example.
695 */
696 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
697 return 0;
698
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700700 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
701 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700703 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700705 dev_err(&pdev->dev,
706 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 return rc;
708 }
709 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700711 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700713 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 return rc;
715 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700716 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700718 dev_err(&pdev->dev,
719 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 return rc;
721 }
722 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 return 0;
724}
725
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300726static void ahci_pci_print_info(struct ata_host *host)
727{
728 struct pci_dev *pdev = to_pci_dev(host->dev);
729 u16 cc;
730 const char *scc_s;
731
732 pci_read_config_word(pdev, 0x0a, &cc);
733 if (cc == PCI_CLASS_STORAGE_IDE)
734 scc_s = "IDE";
735 else if (cc == PCI_CLASS_STORAGE_SATA)
736 scc_s = "SATA";
737 else if (cc == PCI_CLASS_STORAGE_RAID)
738 scc_s = "RAID";
739 else
740 scc_s = "unknown";
741
742 ahci_print_info(host, scc_s);
743}
744
Tejun Heoedc93052007-10-25 14:59:16 +0900745/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
746 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
747 * support PMP and the 4726 either directly exports the device
748 * attached to the first downstream port or acts as a hardware storage
749 * controller and emulate a single ATA device (can be RAID 0/1 or some
750 * other configuration).
751 *
752 * When there's no device attached to the first downstream port of the
753 * 4726, "Config Disk" appears, which is a pseudo ATA device to
754 * configure the 4726. However, ATA emulation of the device is very
755 * lame. It doesn't send signature D2H Reg FIS after the initial
756 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
757 *
758 * The following function works around the problem by always using
759 * hardreset on the port and not depending on receiving signature FIS
760 * afterward. If signature FIS isn't received soon, ATA class is
761 * assumed without follow-up softreset.
762 */
763static void ahci_p5wdh_workaround(struct ata_host *host)
764{
765 static struct dmi_system_id sysids[] = {
766 {
767 .ident = "P5W DH Deluxe",
768 .matches = {
769 DMI_MATCH(DMI_SYS_VENDOR,
770 "ASUSTEK COMPUTER INC"),
771 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
772 },
773 },
774 { }
775 };
776 struct pci_dev *pdev = to_pci_dev(host->dev);
777
778 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
779 dmi_check_system(sysids)) {
780 struct ata_port *ap = host->ports[1];
781
Joe Perchesa44fec12011-04-15 15:51:58 -0700782 dev_info(&pdev->dev,
783 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900784
785 ap->ops = &ahci_p5wdh_ops;
786 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
787 }
788}
789
James Lairdcb856962013-11-19 11:06:38 +1100790/*
791 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
792 * booting in BIOS compatibility mode. We restore the registers but not ID.
793 */
794static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
795{
796 u32 val;
797
798 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
799
800 pci_read_config_dword(pdev, 0xf8, &val);
801 val |= 1 << 0x1b;
802 /* the following changes the device ID, but appears not to affect function */
803 /* val = (val & ~0xf0000000) | 0x80000000; */
804 pci_write_config_dword(pdev, 0xf8, val);
805
806 pci_read_config_dword(pdev, 0x54c, &val);
807 val |= 1 << 0xc;
808 pci_write_config_dword(pdev, 0x54c, val);
809
810 pci_read_config_dword(pdev, 0x4a4, &val);
811 val &= 0xff;
812 val |= 0x01060100;
813 pci_write_config_dword(pdev, 0x4a4, val);
814
815 pci_read_config_dword(pdev, 0x54c, &val);
816 val &= ~(1 << 0xc);
817 pci_write_config_dword(pdev, 0x54c, val);
818
819 pci_read_config_dword(pdev, 0xf8, &val);
820 val &= ~(1 << 0x1b);
821 pci_write_config_dword(pdev, 0xf8, val);
822}
823
824static bool is_mcp89_apple(struct pci_dev *pdev)
825{
826 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
827 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
828 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
829 pdev->subsystem_device == 0xcb89;
830}
831
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900832/* only some SB600 ahci controllers can do 64bit DMA */
833static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800834{
835 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900836 /*
837 * The oldest version known to be broken is 0901 and
838 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900839 * Enable 64bit DMA on 1501 and anything newer.
840 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900841 * Please read bko#9412 for more info.
842 */
Shane Huang58a09b32009-05-27 15:04:43 +0800843 {
844 .ident = "ASUS M2A-VM",
845 .matches = {
846 DMI_MATCH(DMI_BOARD_VENDOR,
847 "ASUSTeK Computer INC."),
848 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
849 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900850 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800851 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100852 /*
853 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
854 * support 64bit DMA.
855 *
856 * BIOS versions earlier than 1.5 had the Manufacturer DMI
857 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
858 * This spelling mistake was fixed in BIOS version 1.5, so
859 * 1.5 and later have the Manufacturer as
860 * "MICRO-STAR INTERNATIONAL CO.,LTD".
861 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
862 *
863 * BIOS versions earlier than 1.9 had a Board Product Name
864 * DMI field of "MS-7376". This was changed to be
865 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
866 * match on DMI_BOARD_NAME of "MS-7376".
867 */
868 {
869 .ident = "MSI K9A2 Platinum",
870 .matches = {
871 DMI_MATCH(DMI_BOARD_VENDOR,
872 "MICRO-STAR INTER"),
873 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
874 },
875 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000876 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000877 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
878 * 64bit DMA.
879 *
880 * This board also had the typo mentioned above in the
881 * Manufacturer DMI field (fixed in BIOS version 1.5), so
882 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
883 */
884 {
885 .ident = "MSI K9AGM2",
886 .matches = {
887 DMI_MATCH(DMI_BOARD_VENDOR,
888 "MICRO-STAR INTER"),
889 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
890 },
891 },
892 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000893 * All BIOS versions for the Asus M3A support 64bit DMA.
894 * (all release versions from 0301 to 1206 were tested)
895 */
896 {
897 .ident = "ASUS M3A",
898 .matches = {
899 DMI_MATCH(DMI_BOARD_VENDOR,
900 "ASUSTeK Computer INC."),
901 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
902 },
903 },
Shane Huang58a09b32009-05-27 15:04:43 +0800904 { }
905 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900906 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900907 int year, month, date;
908 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800909
Tejun Heo03d783b2009-08-16 21:04:02 +0900910 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800911 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900912 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800913 return false;
914
Mark Nelsone65cc192009-11-03 20:06:48 +1100915 if (!match->driver_data)
916 goto enable_64bit;
917
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900918 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
919 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800920
Mark Nelsone65cc192009-11-03 20:06:48 +1100921 if (strcmp(buf, match->driver_data) >= 0)
922 goto enable_64bit;
923 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700924 dev_warn(&pdev->dev,
925 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
926 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900927 return false;
928 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100929
930enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700931 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100932 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800933}
934
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100935static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
936{
937 static const struct dmi_system_id broken_systems[] = {
938 {
939 .ident = "HP Compaq nx6310",
940 .matches = {
941 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
942 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
943 },
944 /* PCI slot number of the controller */
945 .driver_data = (void *)0x1FUL,
946 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100947 {
948 .ident = "HP Compaq 6720s",
949 .matches = {
950 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
951 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
952 },
953 /* PCI slot number of the controller */
954 .driver_data = (void *)0x1FUL,
955 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100956
957 { } /* terminate list */
958 };
959 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
960
961 if (dmi) {
962 unsigned long slot = (unsigned long)dmi->driver_data;
963 /* apply the quirk only to on-board controllers */
964 return slot == PCI_SLOT(pdev->devfn);
965 }
966
967 return false;
968}
969
Tejun Heo9b10ae82009-05-30 20:50:12 +0900970static bool ahci_broken_suspend(struct pci_dev *pdev)
971{
972 static const struct dmi_system_id sysids[] = {
973 /*
974 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
975 * to the harddisk doesn't become online after
976 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900977 *
978 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
979 *
980 * Use dates instead of versions to match as HP is
981 * apparently recycling both product and version
982 * strings.
983 *
984 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900985 */
986 {
987 .ident = "dv4",
988 .matches = {
989 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
990 DMI_MATCH(DMI_PRODUCT_NAME,
991 "HP Pavilion dv4 Notebook PC"),
992 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900993 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900994 },
995 {
996 .ident = "dv5",
997 .matches = {
998 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
999 DMI_MATCH(DMI_PRODUCT_NAME,
1000 "HP Pavilion dv5 Notebook PC"),
1001 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001002 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001003 },
1004 {
1005 .ident = "dv6",
1006 .matches = {
1007 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1008 DMI_MATCH(DMI_PRODUCT_NAME,
1009 "HP Pavilion dv6 Notebook PC"),
1010 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001011 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001012 },
1013 {
1014 .ident = "HDX18",
1015 .matches = {
1016 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1017 DMI_MATCH(DMI_PRODUCT_NAME,
1018 "HP HDX18 Notebook PC"),
1019 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001020 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001021 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001022 /*
1023 * Acer eMachines G725 has the same problem. BIOS
1024 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001025 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001026 * that we don't have much idea about. For now,
1027 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001028 *
1029 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001030 */
1031 {
1032 .ident = "G725",
1033 .matches = {
1034 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1035 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1036 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001037 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001038 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001039 { } /* terminate list */
1040 };
1041 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001042 int year, month, date;
1043 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001044
1045 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1046 return false;
1047
Tejun Heo9deb3432010-03-16 09:50:26 +09001048 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1049 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001050
Tejun Heo9deb3432010-03-16 09:50:26 +09001051 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001052}
1053
Tejun Heo55946392009-08-04 14:30:08 +09001054static bool ahci_broken_online(struct pci_dev *pdev)
1055{
1056#define ENCODE_BUSDEVFN(bus, slot, func) \
1057 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1058 static const struct dmi_system_id sysids[] = {
1059 /*
1060 * There are several gigabyte boards which use
1061 * SIMG5723s configured as hardware RAID. Certain
1062 * 5723 firmware revisions shipped there keep the link
1063 * online but fail to answer properly to SRST or
1064 * IDENTIFY when no device is attached downstream
1065 * causing libata to retry quite a few times leading
1066 * to excessive detection delay.
1067 *
1068 * As these firmwares respond to the second reset try
1069 * with invalid device signature, considering unknown
1070 * sig as offline works around the problem acceptably.
1071 */
1072 {
1073 .ident = "EP45-DQ6",
1074 .matches = {
1075 DMI_MATCH(DMI_BOARD_VENDOR,
1076 "Gigabyte Technology Co., Ltd."),
1077 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1078 },
1079 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1080 },
1081 {
1082 .ident = "EP45-DS5",
1083 .matches = {
1084 DMI_MATCH(DMI_BOARD_VENDOR,
1085 "Gigabyte Technology Co., Ltd."),
1086 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1087 },
1088 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1089 },
1090 { } /* terminate list */
1091 };
1092#undef ENCODE_BUSDEVFN
1093 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1094 unsigned int val;
1095
1096 if (!dmi)
1097 return false;
1098
1099 val = (unsigned long)dmi->driver_data;
1100
1101 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1102}
1103
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001104#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001105static void ahci_gtf_filter_workaround(struct ata_host *host)
1106{
1107 static const struct dmi_system_id sysids[] = {
1108 /*
1109 * Aspire 3810T issues a bunch of SATA enable commands
1110 * via _GTF including an invalid one and one which is
1111 * rejected by the device. Among the successful ones
1112 * is FPDMA non-zero offset enable which when enabled
1113 * only on the drive side leads to NCQ command
1114 * failures. Filter it out.
1115 */
1116 {
1117 .ident = "Aspire 3810T",
1118 .matches = {
1119 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1120 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1121 },
1122 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1123 },
1124 { }
1125 };
1126 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1127 unsigned int filter;
1128 int i;
1129
1130 if (!dmi)
1131 return;
1132
1133 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001134 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1135 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001136
1137 for (i = 0; i < host->n_ports; i++) {
1138 struct ata_port *ap = host->ports[i];
1139 struct ata_link *link;
1140 struct ata_device *dev;
1141
1142 ata_for_each_link(link, ap, EDGE)
1143 ata_for_each_dev(dev, link, ALL)
1144 dev->gtf_filter |= filter;
1145 }
1146}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001147#else
1148static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1149{}
1150#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001151
Linus Torvaldse1ba8452014-01-22 16:39:28 -08001152static int ahci_init_interrupts(struct pci_dev *pdev, unsigned int n_ports,
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001153 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001154{
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001155 int rc, nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001156
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001157 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
1158 goto intx;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001159
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001160 rc = pci_msi_vec_count(pdev);
1161 if (rc < 0)
1162 goto intx;
1163
1164 /*
1165 * If number of MSIs is less than number of ports then Sharing Last
1166 * Message mode could be enforced. In this case assume that advantage
1167 * of multipe MSIs is negated and use single MSI mode instead.
1168 */
1169 if (rc < n_ports)
1170 goto single_msi;
1171
1172 nvec = rc;
1173 rc = pci_enable_msi_block(pdev, nvec);
1174 if (rc)
1175 goto intx;
1176
1177 return nvec;
1178
1179single_msi:
1180 rc = pci_enable_msi(pdev);
1181 if (rc)
1182 goto intx;
1183 return 1;
1184
1185intx:
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001186 pci_intx(pdev, 1);
1187 return 0;
1188}
1189
1190/**
1191 * ahci_host_activate - start AHCI host, request IRQs and register it
1192 * @host: target ATA host
1193 * @irq: base IRQ number to request
1194 * @n_msis: number of MSIs allocated for this host
1195 * @irq_handler: irq_handler used when requesting IRQs
1196 * @irq_flags: irq_flags used when requesting IRQs
1197 *
1198 * Similar to ata_host_activate, but requests IRQs according to AHCI-1.1
1199 * when multiple MSIs were allocated. That is one MSI per port, starting
1200 * from @irq.
1201 *
1202 * LOCKING:
1203 * Inherited from calling layer (may sleep).
1204 *
1205 * RETURNS:
1206 * 0 on success, -errno otherwise.
1207 */
1208int ahci_host_activate(struct ata_host *host, int irq, unsigned int n_msis)
1209{
1210 int i, rc;
1211
1212 /* Sharing Last Message among several ports is not supported */
1213 if (n_msis < host->n_ports)
1214 return -EINVAL;
1215
1216 rc = ata_host_start(host);
1217 if (rc)
1218 return rc;
1219
1220 for (i = 0; i < host->n_ports; i++) {
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001221 const char* desc;
Alexander Gordeevb29900e2013-05-22 08:53:48 +09001222 struct ahci_port_priv *pp = host->ports[i]->private_data;
1223
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001224 /* pp is NULL for dummy ports */
1225 if (pp)
1226 desc = pp->irq_desc;
1227 else
1228 desc = dev_driver_string(host->dev);
1229
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001230 rc = devm_request_threaded_irq(host->dev,
1231 irq + i, ahci_hw_interrupt, ahci_thread_fn, IRQF_SHARED,
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001232 desc, host->ports[i]);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001233 if (rc)
1234 goto out_free_irqs;
1235 }
1236
1237 for (i = 0; i < host->n_ports; i++)
1238 ata_port_desc(host->ports[i], "irq %d", irq + i);
1239
1240 rc = ata_host_register(host, &ahci_sht);
1241 if (rc)
1242 goto out_free_all_irqs;
1243
1244 return 0;
1245
1246out_free_all_irqs:
1247 i = host->n_ports;
1248out_free_irqs:
1249 for (i--; i >= 0; i--)
1250 devm_free_irq(host->dev, irq + i, host->ports[i]);
1251
1252 return rc;
1253}
1254
Tejun Heo24dc5f32007-01-20 16:00:28 +09001255static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256{
Tejun Heoe297d992008-06-10 00:13:04 +09001257 unsigned int board_id = ent->driver_data;
1258 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001259 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001260 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001262 struct ata_host *host;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001263 int n_ports, n_msis, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001264 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265
1266 VPRINTK("ENTER\n");
1267
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001268 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001269
Joe Perches06296a12011-04-15 15:52:00 -07001270 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271
Alan Cox5b66c822008-09-03 14:48:34 +01001272 /* The AHCI driver can only drive the SATA ports, the PATA driver
1273 can drive them all so if both drivers are selected make sure
1274 AHCI stays out of the way */
1275 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1276 return -ENODEV;
1277
James Lairdcb856962013-11-19 11:06:38 +11001278 /* Apple BIOS on MCP89 prevents us using AHCI */
1279 if (is_mcp89_apple(pdev))
1280 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001281
Mark Nelson7a022672009-11-22 12:07:41 +11001282 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1283 * At the moment, we can only use the AHCI mode. Let the users know
1284 * that for SAS drives they're out of luck.
1285 */
1286 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001287 dev_info(&pdev->dev,
1288 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001289
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001290 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001291 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1292 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001293 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1294 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001295
Tejun Heo4447d352007-04-17 23:44:08 +09001296 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001297 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 if (rc)
1299 return rc;
1300
Tejun Heoc4f77922007-12-06 15:09:43 +09001301 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1302 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1303 u8 map;
1304
1305 /* ICH6s share the same PCI ID for both piix and ahci
1306 * modes. Enabling ahci mode while MAP indicates
1307 * combined mode is a bad idea. Yield to ata_piix.
1308 */
1309 pci_read_config_byte(pdev, ICH_MAP, &map);
1310 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001311 dev_info(&pdev->dev,
1312 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001313 return -ENODEV;
1314 }
1315 }
1316
Paul Bolle6fec8872013-12-16 11:34:21 +01001317 /* AHCI controllers often implement SFF compatible interface.
1318 * Grab all PCI BARs just in case.
1319 */
1320 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1321 if (rc == -EBUSY)
1322 pcim_pin_device(pdev);
1323 if (rc)
1324 return rc;
1325
Tejun Heo24dc5f32007-01-20 16:00:28 +09001326 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1327 if (!hpriv)
1328 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001329 hpriv->flags |= (unsigned long)pi.private_data;
1330
Tejun Heoe297d992008-06-10 00:13:04 +09001331 /* MCP65 revision A1 and A2 can't do MSI */
1332 if (board_id == board_ahci_mcp65 &&
1333 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1334 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1335
Shane Huange427fe02008-12-30 10:53:41 +08001336 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1337 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1338 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1339
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001340 /* only some SB600s can do 64bit DMA */
1341 if (ahci_sb600_enable_64bit(pdev))
1342 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001343
Alessandro Rubini318893e2012-01-06 13:33:39 +01001344 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001345
Tejun Heo4447d352007-04-17 23:44:08 +09001346 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001347 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348
Tejun Heo4447d352007-04-17 23:44:08 +09001349 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001350 if (hpriv->cap & HOST_CAP_NCQ) {
1351 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001352 /*
1353 * Auto-activate optimization is supposed to be
1354 * supported on all AHCI controllers indicating NCQ
1355 * capability, but it seems to be broken on some
1356 * chipsets including NVIDIAs.
1357 */
1358 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001359 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001360
1361 /*
1362 * All AHCI controllers should be forward-compatible
1363 * with the new auxiliary field. This code should be
1364 * conditionalized if any buggy AHCI controllers are
1365 * encountered.
1366 */
1367 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001368 }
Tejun Heo4447d352007-04-17 23:44:08 +09001369
Tejun Heo7d50b602007-09-23 13:19:54 +09001370 if (hpriv->cap & HOST_CAP_PMP)
1371 pi.flags |= ATA_FLAG_PMP;
1372
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001373 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001374
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001375 if (ahci_broken_system_poweroff(pdev)) {
1376 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1377 dev_info(&pdev->dev,
1378 "quirky BIOS, skipping spindown on poweroff\n");
1379 }
1380
Tejun Heo9b10ae82009-05-30 20:50:12 +09001381 if (ahci_broken_suspend(pdev)) {
1382 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001383 dev_warn(&pdev->dev,
1384 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001385 }
1386
Tejun Heo55946392009-08-04 14:30:08 +09001387 if (ahci_broken_online(pdev)) {
1388 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1389 dev_info(&pdev->dev,
1390 "online status unreliable, applying workaround\n");
1391 }
1392
Tejun Heo837f5f82008-02-06 15:13:51 +09001393 /* CAP.NP sometimes indicate the index of the last enabled
1394 * port, at other times, that of the last possible port, so
1395 * determining the maximum port number requires looking at
1396 * both CAP.NP and port_map.
1397 */
1398 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1399
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001400 n_msis = ahci_init_interrupts(pdev, n_ports, hpriv);
1401 if (n_msis > 1)
1402 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1403
Tejun Heo837f5f82008-02-06 15:13:51 +09001404 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001405 if (!host)
1406 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001407 host->private_data = hpriv;
1408
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001409 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001410 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001411 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001412 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001413
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001414 if (pi.flags & ATA_FLAG_EM)
1415 ahci_reset_em(host);
1416
Tejun Heo4447d352007-04-17 23:44:08 +09001417 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001418 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001419
Alessandro Rubini318893e2012-01-06 13:33:39 +01001420 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1421 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001422 0x100 + ap->port_no * 0x80, "port");
1423
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001424 /* set enclosure management message type */
1425 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001426 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001427
1428
Jeff Garzikdab632e2007-05-28 08:33:01 -04001429 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001430 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001431 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001432 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433
Tejun Heoedc93052007-10-25 14:59:16 +09001434 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1435 ahci_p5wdh_workaround(host);
1436
Tejun Heof80ae7e2009-09-16 04:18:03 +09001437 /* apply gtf filter quirk */
1438 ahci_gtf_filter_workaround(host);
1439
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001441 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001443 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444
Anton Vorontsov33030402010-03-03 20:17:39 +03001445 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001446 if (rc)
1447 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001448
Anton Vorontsov781d6552010-03-03 20:17:42 +03001449 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001450 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451
Tejun Heo4447d352007-04-17 23:44:08 +09001452 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001453
1454 if (hpriv->flags & AHCI_HFLAG_MULTI_MSI)
1455 return ahci_host_activate(host, pdev->irq, n_msis);
1456
Tejun Heo4447d352007-04-17 23:44:08 +09001457 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1458 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001459}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460
Axel Lin2fc75da2012-04-19 13:43:05 +08001461module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462
1463MODULE_AUTHOR("Jeff Garzik");
1464MODULE_DESCRIPTION("AHCI SATA low-level driver");
1465MODULE_LICENSE("GPL");
1466MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001467MODULE_VERSION(DRV_VERSION);