blob: e95337c974594d34c936d071975f5040c78754d1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Eugeni Dodonov2b139522012-03-29 12:32:22 -030079enum port {
80 PORT_A = 0,
81 PORT_B,
82 PORT_C,
83 PORT_D,
84 PORT_E,
85 I915_MAX_PORTS
86};
87#define port_name(p) ((p) + 'A')
88
Chris Wilson2a2d5482012-12-03 11:49:06 +000089#define I915_GEM_GPU_DOMAINS \
90 (I915_GEM_DOMAIN_RENDER | \
91 I915_GEM_DOMAIN_SAMPLER | \
92 I915_GEM_DOMAIN_COMMAND | \
93 I915_GEM_DOMAIN_INSTRUCTION | \
94 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -070095
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080096#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
97
Daniel Vetter6c2b7c122012-07-05 09:50:24 +020098#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
99 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
100 if ((intel_encoder)->base.crtc == (__crtc))
101
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100102struct intel_pch_pll {
103 int refcount; /* count of number of CRTCs sharing this PLL */
104 int active; /* count of number of active CRTCs (i.e. DPMS on) */
105 bool on; /* is the PLL actually active? Disabled during modeset */
106 int pll_reg;
107 int fp0_reg;
108 int fp1_reg;
109};
110#define I915_NUM_PLLS 2
111
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100112/* Used by dp and fdi links */
113struct intel_link_m_n {
114 uint32_t tu;
115 uint32_t gmch_m;
116 uint32_t gmch_n;
117 uint32_t link_m;
118 uint32_t link_n;
119};
120
121void intel_link_compute_m_n(int bpp, int nlanes,
122 int pixel_clock, int link_clock,
123 struct intel_link_m_n *m_n);
124
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300125struct intel_ddi_plls {
126 int spll_refcount;
127 int wrpll1_refcount;
128 int wrpll2_refcount;
129};
130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131/* Interface history:
132 *
133 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100134 * 1.2: Add Power Management
135 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100136 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000137 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000138 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
139 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 */
141#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000142#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143#define DRIVER_PATCHLEVEL 0
144
Eric Anholt673a3942008-07-30 12:06:12 -0700145#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100146#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100147#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700148
Dave Airlie71acb5e2008-12-30 20:31:46 +1000149#define I915_GEM_PHYS_CURSOR_0 1
150#define I915_GEM_PHYS_CURSOR_1 2
151#define I915_GEM_PHYS_OVERLAY_REGS 3
152#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
153
154struct drm_i915_gem_phys_object {
155 int id;
156 struct page **page_list;
157 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000158 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000159};
160
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700161struct opregion_header;
162struct opregion_acpi;
163struct opregion_swsci;
164struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800165struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700166
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100167struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700168 struct opregion_header __iomem *header;
169 struct opregion_acpi __iomem *acpi;
170 struct opregion_swsci __iomem *swsci;
171 struct opregion_asle __iomem *asle;
172 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000173 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100174};
Chris Wilson44834a62010-08-19 16:09:23 +0100175#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100176
Chris Wilson6ef3d422010-08-04 20:26:07 +0100177struct intel_overlay;
178struct intel_overlay_error_state;
179
Dave Airlie7c1c2872008-11-28 14:22:24 +1000180struct drm_i915_master_private {
181 drm_local_map_t *sarea;
182 struct _drm_i915_sarea *sarea_priv;
183};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800184#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200185#define I915_MAX_NUM_FENCES 16
186/* 16 fences + sign bit for FENCE_REG_NONE */
187#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800188
189struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200190 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000191 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100192 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800193};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000194
yakui_zhao9b9d1722009-05-31 17:17:17 +0800195struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100196 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800197 u8 dvo_port;
198 u8 slave_addr;
199 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100200 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400201 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800202};
203
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000204struct intel_display_error_state;
205
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700206struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200207 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700208 u32 eir;
209 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700210 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700211 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000212 u32 derrmr;
213 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700214 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800215 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100216 u32 tail[I915_NUM_RINGS];
217 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000218 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100219 u32 ipeir[I915_NUM_RINGS];
220 u32 ipehr[I915_NUM_RINGS];
221 u32 instdone[I915_NUM_RINGS];
222 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100223 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000224 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100225 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100226 /* our own tracking of ring head and tail */
227 u32 cpu_ring_head[I915_NUM_RINGS];
228 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100229 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700230 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100231 u32 instpm[I915_NUM_RINGS];
232 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700233 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100234 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000235 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100236 u32 fault_reg[I915_NUM_RINGS];
237 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100238 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200239 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700240 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000241 struct drm_i915_error_ring {
242 struct drm_i915_error_object {
243 int page_count;
244 u32 gtt_offset;
245 u32 *pages[0];
246 } *ringbuffer, *batchbuffer;
247 struct drm_i915_error_request {
248 long jiffies;
249 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000250 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000251 } *requests;
252 int num_requests;
253 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000254 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000255 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000256 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100257 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000258 u32 gtt_offset;
259 u32 read_domains;
260 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200261 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000262 s32 pinned:2;
263 u32 tiling:2;
264 u32 dirty:1;
265 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100266 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700267 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000268 } *active_bo, *pinned_bo;
269 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100270 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000271 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700272};
273
Jesse Barnese70236a2009-09-21 10:42:27 -0700274struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400275 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700276 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
277 void (*disable_fbc)(struct drm_device *dev);
278 int (*get_display_clock_speed)(struct drm_device *dev);
279 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000280 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800281 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
282 uint32_t sprite_width, int pixel_size);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300283 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
284 struct drm_display_mode *mode);
Daniel Vetter47fab732012-10-26 10:58:18 +0200285 void (*modeset_global_resources)(struct drm_device *dev);
Eric Anholtf564048e2011-03-30 13:01:02 -0700286 int (*crtc_mode_set)(struct drm_crtc *crtc,
287 struct drm_display_mode *mode,
288 struct drm_display_mode *adjusted_mode,
289 int x, int y,
290 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200291 void (*crtc_enable)(struct drm_crtc *crtc);
292 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100293 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800294 void (*write_eld)(struct drm_connector *connector,
295 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700296 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700297 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700298 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
299 struct drm_framebuffer *fb,
300 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700301 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
302 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100303 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700304 /* clock updates for mode set */
305 /* cursor updates */
306 /* render clock increase/decrease */
307 /* display clock increase/decrease */
308 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700309};
310
Chris Wilson990bbda2012-07-02 11:51:02 -0300311struct drm_i915_gt_funcs {
312 void (*force_wake_get)(struct drm_i915_private *dev_priv);
313 void (*force_wake_put)(struct drm_i915_private *dev_priv);
314};
315
Daniel Vetterc96ea642012-08-08 22:01:51 +0200316#define DEV_INFO_FLAGS \
317 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
318 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
319 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
320 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
321 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
322 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
323 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
324 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
325 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
326 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
327 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
328 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
329 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
330 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
331 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
332 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
333 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
334 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
335 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
336 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
337 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
338 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
339 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
340 DEV_INFO_FLAG(has_llc)
341
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500342struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200343 u32 display_mmio_offset;
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100344 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400345 u8 is_mobile:1;
346 u8 is_i85x:1;
347 u8 is_i915g:1;
348 u8 is_i945gm:1;
349 u8 is_g33:1;
350 u8 need_gfx_hws:1;
351 u8 is_g4x:1;
352 u8 is_pineview:1;
353 u8 is_broadwater:1;
354 u8 is_crestline:1;
355 u8 is_ivybridge:1;
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700356 u8 is_valleyview:1;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200357 u8 has_force_wake:1;
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300358 u8 is_haswell:1;
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 u8 has_fbc:1;
360 u8 has_pipe_cxsr:1;
361 u8 has_hotplug:1;
362 u8 cursor_needs_physical:1;
363 u8 has_overlay:1;
364 u8 overlay_needs_physical:1;
365 u8 supports_tv:1;
366 u8 has_bsd_ring:1;
367 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200368 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500369};
370
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800371enum i915_cache_level {
372 I915_CACHE_NONE = 0,
373 I915_CACHE_LLC,
374 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
375};
376
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800377/* The Graphics Translation Table is the way in which GEN hardware translates a
378 * Graphics Virtual Address into a Physical Address. In addition to the normal
379 * collateral associated with any va->pa translations GEN hardware also has a
380 * portion of the GTT which can be mapped by the CPU and remain both coherent
381 * and correct (in cases like swizzling). That region is referred to as GMADR in
382 * the spec.
383 */
384struct i915_gtt {
385 unsigned long start; /* Start offset of used GTT */
386 size_t total; /* Total size GTT can map */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800387 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800388
389 unsigned long mappable_end; /* End offset that we can CPU map */
390 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
391 phys_addr_t mappable_base; /* PA of our GMADR */
392
393 /** "Graphics Stolen Memory" holds the global PTEs */
394 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800395
396 bool do_idle_maps;
Ben Widawsky9c61a322013-01-18 12:30:32 -0800397 dma_addr_t scratch_page_dma;
398 struct page *scratch_page;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800399
400 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800401 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800402 size_t *stolen, phys_addr_t *mappable_base,
403 unsigned long *mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -0800404 void (*gtt_remove)(struct drm_device *dev);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800405 void (*gtt_clear_range)(struct drm_device *dev,
406 unsigned int first_entry,
407 unsigned int num_entries);
408 void (*gtt_insert_entries)(struct drm_device *dev,
409 struct sg_table *st,
410 unsigned int pg_start,
411 enum i915_cache_level cache_level);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800412};
Ben Widawskya54c0c22013-01-24 14:45:00 -0800413#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800414
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100415#define I915_PPGTT_PD_ENTRIES 512
416#define I915_PPGTT_PT_ENTRIES 1024
417struct i915_hw_ppgtt {
Ben Widawsky8f2c59f2012-09-24 08:55:51 -0700418 struct drm_device *dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100419 unsigned num_pd_entries;
420 struct page **pt_pages;
421 uint32_t pd_offset;
422 dma_addr_t *pt_dma_addr;
423 dma_addr_t scratch_page_dma_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800424
425 /* pte functions, mirroring the interface of the global gtt. */
426 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
427 unsigned int first_entry,
428 unsigned int num_entries);
429 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
430 struct sg_table *st,
431 unsigned int pg_start,
432 enum i915_cache_level cache_level);
Daniel Vetter3440d262013-01-24 13:49:56 -0800433 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100434};
435
Ben Widawsky40521052012-06-04 14:42:43 -0700436
437/* This must match up with the value previously used for execbuf2.rsvd1. */
438#define DEFAULT_CONTEXT_ID 0
439struct i915_hw_context {
440 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700441 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700442 struct drm_i915_file_private *file_priv;
443 struct intel_ring_buffer *ring;
444 struct drm_i915_gem_object *obj;
445};
446
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800447enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100448 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800449 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
450 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
451 FBC_MODE_TOO_LARGE, /* mode too large for compression */
452 FBC_BAD_PLANE, /* fbc not supported on plane */
453 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700454 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700455 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800456};
457
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800458enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300459 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800460 PCH_IBX, /* Ibexpeak PCH */
461 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300462 PCH_LPT, /* Lynxpoint PCH */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800463};
464
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200465enum intel_sbi_destination {
466 SBI_ICLK,
467 SBI_MPHY,
468};
469
Jesse Barnesb690e962010-07-19 13:53:12 -0700470#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700471#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100472#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700473
Dave Airlie8be48d92010-03-30 05:34:14 +0000474struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100475struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000476
Daniel Vetterc2b91522012-02-14 22:37:19 +0100477struct intel_gmbus {
478 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000479 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100480 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100481 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100482 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100483 struct drm_i915_private *dev_priv;
484};
485
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100486struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000487 u8 saveLBB;
488 u32 saveDSPACNTR;
489 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000490 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000491 u32 savePIPEACONF;
492 u32 savePIPEBCONF;
493 u32 savePIPEASRC;
494 u32 savePIPEBSRC;
495 u32 saveFPA0;
496 u32 saveFPA1;
497 u32 saveDPLL_A;
498 u32 saveDPLL_A_MD;
499 u32 saveHTOTAL_A;
500 u32 saveHBLANK_A;
501 u32 saveHSYNC_A;
502 u32 saveVTOTAL_A;
503 u32 saveVBLANK_A;
504 u32 saveVSYNC_A;
505 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000506 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800507 u32 saveTRANS_HTOTAL_A;
508 u32 saveTRANS_HBLANK_A;
509 u32 saveTRANS_HSYNC_A;
510 u32 saveTRANS_VTOTAL_A;
511 u32 saveTRANS_VBLANK_A;
512 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000513 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000514 u32 saveDSPASTRIDE;
515 u32 saveDSPASIZE;
516 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700517 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000518 u32 saveDSPASURF;
519 u32 saveDSPATILEOFF;
520 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700521 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000522 u32 saveBLC_PWM_CTL;
523 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800524 u32 saveBLC_CPU_PWM_CTL;
525 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000526 u32 saveFPB0;
527 u32 saveFPB1;
528 u32 saveDPLL_B;
529 u32 saveDPLL_B_MD;
530 u32 saveHTOTAL_B;
531 u32 saveHBLANK_B;
532 u32 saveHSYNC_B;
533 u32 saveVTOTAL_B;
534 u32 saveVBLANK_B;
535 u32 saveVSYNC_B;
536 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000537 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800538 u32 saveTRANS_HTOTAL_B;
539 u32 saveTRANS_HBLANK_B;
540 u32 saveTRANS_HSYNC_B;
541 u32 saveTRANS_VTOTAL_B;
542 u32 saveTRANS_VBLANK_B;
543 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000544 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000545 u32 saveDSPBSTRIDE;
546 u32 saveDSPBSIZE;
547 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700548 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000549 u32 saveDSPBSURF;
550 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700551 u32 saveVGA0;
552 u32 saveVGA1;
553 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000554 u32 saveVGACNTRL;
555 u32 saveADPA;
556 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700557 u32 savePP_ON_DELAYS;
558 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000559 u32 saveDVOA;
560 u32 saveDVOB;
561 u32 saveDVOC;
562 u32 savePP_ON;
563 u32 savePP_OFF;
564 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700565 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000566 u32 savePFIT_CONTROL;
567 u32 save_palette_a[256];
568 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700569 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000570 u32 saveFBC_CFB_BASE;
571 u32 saveFBC_LL_BASE;
572 u32 saveFBC_CONTROL;
573 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000574 u32 saveIER;
575 u32 saveIIR;
576 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800577 u32 saveDEIER;
578 u32 saveDEIMR;
579 u32 saveGTIER;
580 u32 saveGTIMR;
581 u32 saveFDI_RXA_IMR;
582 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800583 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800584 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000585 u32 saveSWF0[16];
586 u32 saveSWF1[16];
587 u32 saveSWF2[3];
588 u8 saveMSR;
589 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800590 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000591 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000592 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000593 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000594 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200595 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000596 u32 saveCURACNTR;
597 u32 saveCURAPOS;
598 u32 saveCURABASE;
599 u32 saveCURBCNTR;
600 u32 saveCURBPOS;
601 u32 saveCURBBASE;
602 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700603 u32 saveDP_B;
604 u32 saveDP_C;
605 u32 saveDP_D;
606 u32 savePIPEA_GMCH_DATA_M;
607 u32 savePIPEB_GMCH_DATA_M;
608 u32 savePIPEA_GMCH_DATA_N;
609 u32 savePIPEB_GMCH_DATA_N;
610 u32 savePIPEA_DP_LINK_M;
611 u32 savePIPEB_DP_LINK_M;
612 u32 savePIPEA_DP_LINK_N;
613 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800614 u32 saveFDI_RXA_CTL;
615 u32 saveFDI_TXA_CTL;
616 u32 saveFDI_RXB_CTL;
617 u32 saveFDI_TXB_CTL;
618 u32 savePFA_CTL_1;
619 u32 savePFB_CTL_1;
620 u32 savePFA_WIN_SZ;
621 u32 savePFB_WIN_SZ;
622 u32 savePFA_WIN_POS;
623 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000624 u32 savePCH_DREF_CONTROL;
625 u32 saveDISP_ARB_CTL;
626 u32 savePIPEA_DATA_M1;
627 u32 savePIPEA_DATA_N1;
628 u32 savePIPEA_LINK_M1;
629 u32 savePIPEA_LINK_N1;
630 u32 savePIPEB_DATA_M1;
631 u32 savePIPEB_DATA_N1;
632 u32 savePIPEB_LINK_M1;
633 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000634 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400635 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100636};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100637
638struct intel_gen6_power_mgmt {
639 struct work_struct work;
640 u32 pm_iir;
641 /* lock - irqsave spinlock that protectects the work_struct and
642 * pm_iir. */
643 spinlock_t lock;
644
645 /* The below variables an all the rps hw state are protected by
646 * dev->struct mutext. */
647 u8 cur_delay;
648 u8 min_delay;
649 u8 max_delay;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700650
651 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700652
653 /*
654 * Protects RPS/RC6 register access and PCU communication.
655 * Must be taken after struct_mutex if nested.
656 */
657 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100658};
659
Daniel Vetter1a240d42012-11-29 22:18:51 +0100660/* defined intel_pm.c */
661extern spinlock_t mchdev_lock;
662
Daniel Vetterc85aa882012-11-02 19:55:03 +0100663struct intel_ilk_power_mgmt {
664 u8 cur_delay;
665 u8 min_delay;
666 u8 max_delay;
667 u8 fmax;
668 u8 fstart;
669
670 u64 last_count1;
671 unsigned long last_time1;
672 unsigned long chipset_power;
673 u64 last_count2;
674 struct timespec last_time2;
675 unsigned long gfx_power;
676 u8 corr;
677
678 int c_m;
679 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100680
681 struct drm_i915_gem_object *pwrctx;
682 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100683};
684
Daniel Vetter231f42a2012-11-02 19:55:05 +0100685struct i915_dri1_state {
686 unsigned allow_batchbuffer : 1;
687 u32 __iomem *gfx_hws_cpu_addr;
688
689 unsigned int cpp;
690 int back_offset;
691 int front_offset;
692 int current_page;
693 int page_flipping;
694
695 uint32_t counter;
696};
697
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100698struct intel_l3_parity {
699 u32 *remap_info;
700 struct work_struct error_work;
701};
702
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100703struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100704 /** Memory allocator for GTT stolen memory */
705 struct drm_mm stolen;
706 /** Memory allocator for GTT */
707 struct drm_mm gtt_space;
708 /** List of all objects in gtt_space. Used to restore gtt
709 * mappings on resume */
710 struct list_head bound_list;
711 /**
712 * List of objects which are not bound to the GTT (thus
713 * are idle and not used by the GPU) but still have
714 * (presumably uncached) pages still attached.
715 */
716 struct list_head unbound_list;
717
718 /** Usable portion of the GTT for GEM */
719 unsigned long stolen_base; /* limited to low memory (32-bit) */
720
721 int gtt_mtrr;
722
723 /** PPGTT used for aliasing the PPGTT with the GTT */
724 struct i915_hw_ppgtt *aliasing_ppgtt;
725
726 struct shrinker inactive_shrinker;
727 bool shrinker_no_lock_stealing;
728
729 /**
730 * List of objects currently involved in rendering.
731 *
732 * Includes buffers having the contents of their GPU caches
733 * flushed, not necessarily primitives. last_rendering_seqno
734 * represents when the rendering involved will be completed.
735 *
736 * A reference is held on the buffer while on this list.
737 */
738 struct list_head active_list;
739
740 /**
741 * LRU list of objects which are not in the ringbuffer and
742 * are ready to unbind, but are still in the GTT.
743 *
744 * last_rendering_seqno is 0 while an object is in this list.
745 *
746 * A reference is not held on the buffer while on this list,
747 * as merely being GTT-bound shouldn't prevent its being
748 * freed, and we'll pull it off the list in the free path.
749 */
750 struct list_head inactive_list;
751
752 /** LRU list of objects with fence regs on them. */
753 struct list_head fence_list;
754
755 /**
756 * We leave the user IRQ off as much as possible,
757 * but this means that requests will finish and never
758 * be retired once the system goes idle. Set a timer to
759 * fire periodically while the ring is running. When it
760 * fires, go retire requests.
761 */
762 struct delayed_work retire_work;
763
764 /**
765 * Are we in a non-interruptible section of code like
766 * modesetting?
767 */
768 bool interruptible;
769
770 /**
771 * Flag if the X Server, and thus DRM, is not currently in
772 * control of the device.
773 *
774 * This is set between LeaveVT and EnterVT. It needs to be
775 * replaced with a semaphore. It also needs to be
776 * transitioned away from for kernel modesetting.
777 */
778 int suspended;
779
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100780 /** Bit 6 swizzling required for X tiling */
781 uint32_t bit_6_swizzle_x;
782 /** Bit 6 swizzling required for Y tiling */
783 uint32_t bit_6_swizzle_y;
784
785 /* storage for physical objects */
786 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
787
788 /* accounting, useful for userland debugging */
789 size_t object_memory;
790 u32 object_count;
791};
792
Daniel Vetter99584db2012-11-14 17:14:04 +0100793struct i915_gpu_error {
794 /* For hangcheck timer */
795#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
796#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
797 struct timer_list hangcheck_timer;
798 int hangcheck_count;
799 uint32_t last_acthd[I915_NUM_RINGS];
800 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
801
802 /* For reset and error_state handling. */
803 spinlock_t lock;
804 /* Protected by the above dev->gpu_error.lock. */
805 struct drm_i915_error_state *first_error;
806 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +0100807
808 unsigned long last_reset;
809
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100810 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +0100811 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100812 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100813 * Upper bits are for the reset counter. This counter is used by the
814 * wait_seqno code to race-free noticed that a reset event happened and
815 * that it needs to restart the entire ioctl (since most likely the
816 * seqno it waited for won't ever signal anytime soon).
817 *
818 * This is important for lock-free wait paths, where no contended lock
819 * naturally enforces the correct ordering between the bail-out of the
820 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100821 *
822 * Lowest bit controls the reset state machine: Set means a reset is in
823 * progress. This state will (presuming we don't have any bugs) decay
824 * into either unset (successful reset) or the special WEDGED value (hw
825 * terminally sour). All waiters on the reset_queue will be woken when
826 * that happens.
827 */
828 atomic_t reset_counter;
829
830 /**
831 * Special values/flags for reset_counter
832 *
833 * Note that the code relies on
834 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
835 * being true.
836 */
837#define I915_RESET_IN_PROGRESS_FLAG 1
838#define I915_WEDGED 0xffffffff
839
840 /**
841 * Waitqueue to signal when the reset has completed. Used by clients
842 * that wait for dev_priv->mm.wedged to settle.
843 */
844 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +0100845
Daniel Vetter99584db2012-11-14 17:14:04 +0100846 /* For gpu hang simulation. */
847 unsigned int stop_rings;
848};
849
Zhang Ruib8efb172013-02-05 15:41:53 +0800850enum modeset_restore {
851 MODESET_ON_LID_OPEN,
852 MODESET_DONE,
853 MODESET_SUSPENDED,
854};
855
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100856typedef struct drm_i915_private {
857 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +0000858 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100859
860 const struct intel_device_info *info;
861
862 int relative_constants_mode;
863
864 void __iomem *regs;
865
866 struct drm_i915_gt_funcs gt;
867 /** gt_fifo_count and the subsequent register write are synchronized
868 * with dev->struct_mutex. */
869 unsigned gt_fifo_count;
870 /** forcewake_count is protected by gt_lock */
871 unsigned forcewake_count;
872 /** gt_lock is also taken in irq contexts. */
Luis R. Rodriguez99057c82012-11-29 12:45:06 -0800873 spinlock_t gt_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100874
875 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
876
Daniel Vetter28c70f12012-12-01 13:53:45 +0100877
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100878 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
879 * controller on different i2c buses. */
880 struct mutex gmbus_mutex;
881
882 /**
883 * Base address of the gmbus and gpio block.
884 */
885 uint32_t gpio_mmio_base;
886
Daniel Vetter28c70f12012-12-01 13:53:45 +0100887 wait_queue_head_t gmbus_wait_queue;
888
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100889 struct pci_dev *bridge_dev;
890 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200891 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100892
893 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100894 struct resource mch_res;
895
896 atomic_t irq_received;
897
898 /* protects the irq masks */
899 spinlock_t irq_lock;
900
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100901 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
902 struct pm_qos_request pm_qos;
903
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100904 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +0100905 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100906
907 /** Cached value of IMR to avoid reads in updating the bitfield */
908 u32 pipestat[2];
909 u32 irq_mask;
910 u32 gt_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100911
912 u32 hotplug_supported_mask;
913 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100914 bool enable_hotplug_processing;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100915
916 int num_pipe;
917 int num_pch_pll;
918
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100919 unsigned long cfb_size;
920 unsigned int cfb_fb;
921 enum plane cfb_plane;
922 int cfb_y;
923 struct intel_fbc_work *fbc_work;
924
925 struct intel_opregion opregion;
926
927 /* overlay */
928 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +0200929 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100930
931 /* LVDS info */
932 int backlight_level; /* restore backlight to this value */
933 bool backlight_enabled;
934 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
935 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
936
937 /* Feature bits from the VBIOS */
938 unsigned int int_tv_support:1;
939 unsigned int lvds_dither:1;
940 unsigned int lvds_vbt:1;
941 unsigned int int_crt_support:1;
942 unsigned int lvds_use_ssc:1;
943 unsigned int display_clock_mode:1;
944 int lvds_ssc_freq;
945 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100946 struct {
947 int rate;
948 int lanes;
949 int preemphasis;
950 int vswing;
951
952 bool initialized;
953 bool support;
954 int bpp;
955 struct edp_power_seq pps;
956 } edp;
957 bool no_aux_handshake;
958
959 int crt_ddc_pin;
960 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
961 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
962 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
963
964 unsigned int fsb_freq, mem_freq, is_ddr3;
965
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100966 struct workqueue_struct *wq;
967
968 /* Display functions */
969 struct drm_i915_display_funcs display;
970
971 /* PCH chipset type */
972 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200973 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100974
975 unsigned long quirks;
976
Zhang Ruib8efb172013-02-05 15:41:53 +0800977 enum modeset_restore modeset_restore;
978 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -0700979
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800980 struct i915_gtt gtt;
981
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100982 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +0200983
Daniel Vetter87813422012-05-02 11:49:32 +0200984 /* Kernel Modesetting */
985
yakui_zhao9b9d1722009-05-31 17:17:17 +0800986 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800987 /* indicate whether the LVDS_BORDER should be enabled or not */
988 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100989 /* Panel fitter placement and size for Ironlake+ */
990 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700991
Jesse Barnes27f82272011-09-02 12:54:37 -0700992 struct drm_crtc *plane_to_crtc_mapping[3];
993 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500994 wait_queue_head_t pending_flip_queue;
995
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100996 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300997 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100998
Jesse Barnes652c3932009-08-17 13:31:43 -0700999 /* Reclocking support */
1000 bool render_reclock_avail;
1001 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001002 /* indicates the reduced downclock for LVDS*/
1003 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001004 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +08001005 int child_dev_num;
1006 struct child_device_config *child_dev;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001007
Zhenyu Wangc48044112009-12-17 14:48:43 +08001008 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001009
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001010 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001011
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001012 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001013 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001014
Daniel Vetter20e4d402012-08-08 23:35:39 +02001015 /* ilk-only ips/rps state. Everything in here is protected by the global
1016 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001017 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001018
1019 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +00001020
Jesse Barnes20bf3772010-04-21 11:39:22 -07001021 struct drm_mm_node *compressed_fb;
1022 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -07001023
Daniel Vetter99584db2012-11-14 17:14:04 +01001024 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001025
Dave Airlie8be48d92010-03-30 05:34:14 +00001026 /* list of fbdev register on this device */
1027 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +00001028
Jesse Barnes073f34d2012-11-02 11:13:59 -07001029 /*
1030 * The console may be contended at resume, but we don't
1031 * want it to block on it.
1032 */
1033 struct work_struct console_resume_work;
1034
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02001035 struct backlight_device *backlight;
1036
Chris Wilsone953fd72011-02-21 22:23:52 +00001037 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001038 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001039
Ben Widawsky254f9652012-06-04 14:42:42 -07001040 bool hw_contexts_disabled;
1041 uint32_t hw_context_size;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001042
Damien Lespiau3e683202012-12-11 18:48:29 +00001043 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001044
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001045 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001046
1047 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1048 * here! */
1049 struct i915_dri1_state dri1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050} drm_i915_private_t;
1051
Chris Wilsonb4519512012-05-11 14:29:30 +01001052/* Iterate over initialised rings */
1053#define for_each_ring(ring__, dev_priv__, i__) \
1054 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1055 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1056
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001057enum hdmi_force_audio {
1058 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1059 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1060 HDMI_AUDIO_AUTO, /* trust EDID */
1061 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1062};
1063
Chris Wilsoned2f3452012-11-15 11:32:19 +00001064#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1065
Chris Wilson37e680a2012-06-07 15:38:42 +01001066struct drm_i915_gem_object_ops {
1067 /* Interface between the GEM object and its backing storage.
1068 * get_pages() is called once prior to the use of the associated set
1069 * of pages before to binding them into the GTT, and put_pages() is
1070 * called after we no longer need them. As we expect there to be
1071 * associated cost with migrating pages between the backing storage
1072 * and making them available for the GPU (e.g. clflush), we may hold
1073 * onto the pages after they are no longer referenced by the GPU
1074 * in case they may be used again shortly (for example migrating the
1075 * pages to a different memory domain within the GTT). put_pages()
1076 * will therefore most likely be called when the object itself is
1077 * being released or under memory pressure (where we attempt to
1078 * reap pages for the shrinker).
1079 */
1080 int (*get_pages)(struct drm_i915_gem_object *);
1081 void (*put_pages)(struct drm_i915_gem_object *);
1082};
1083
Eric Anholt673a3942008-07-30 12:06:12 -07001084struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001085 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001086
Chris Wilson37e680a2012-06-07 15:38:42 +01001087 const struct drm_i915_gem_object_ops *ops;
1088
Eric Anholt673a3942008-07-30 12:06:12 -07001089 /** Current space allocated to this object in the GTT, if any. */
1090 struct drm_mm_node *gtt_space;
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001091 /** Stolen memory for this object, instead of being backed by shmem. */
1092 struct drm_mm_node *stolen;
Daniel Vetter93a37f22010-11-05 20:24:53 +01001093 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001094
Chris Wilson65ce3022012-07-20 12:41:02 +01001095 /** This object's place on the active/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +01001096 struct list_head ring_list;
1097 struct list_head mm_list;
Chris Wilson432e58e2010-11-25 19:32:06 +00001098 /** This object's place in the batchbuffer or on the eviction list */
1099 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001100
1101 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001102 * This is set if the object is on the active lists (has pending
1103 * rendering and so a non-zero seqno), and is not set if it i s on
1104 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001105 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001106 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001107
1108 /**
1109 * This is set if the object has been written to since last bound
1110 * to the GTT
1111 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001112 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001113
1114 /**
1115 * Fence register bits (if any) for this object. Will be set
1116 * as needed when mapped into the GTT.
1117 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001118 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001119 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001120
1121 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001122 * Advice: are the backing pages purgeable?
1123 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001124 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001125
1126 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001127 * Current tiling mode for the object.
1128 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001129 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001130 /**
1131 * Whether the tiling parameters for the currently associated fence
1132 * register have changed. Note that for the purposes of tracking
1133 * tiling changes we also treat the unfenced register, the register
1134 * slot that the object occupies whilst it executes a fenced
1135 * command (such as BLT on gen2/3), as a "fence".
1136 */
1137 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001138
1139 /** How many users have pinned this object in GTT space. The following
1140 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1141 * (via user_pin_count), execbuffer (objects are not allowed multiple
1142 * times for the same batchbuffer), and the framebuffer code. When
1143 * switching/pageflipping, the framebuffer code has at most two buffers
1144 * pinned per crtc.
1145 *
1146 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1147 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001148 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001149#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001150
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001151 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001152 * Is the object at the current location in the gtt mappable and
1153 * fenceable? Used to avoid costly recalculations.
1154 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001155 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001156
1157 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001158 * Whether the current gtt mapping needs to be mappable (and isn't just
1159 * mappable by accident). Track pin and fault separate for a more
1160 * accurate mappable working set.
1161 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001162 unsigned int fault_mappable:1;
1163 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001164
Chris Wilsoncaea7472010-11-12 13:53:37 +00001165 /*
1166 * Is the GPU currently using a fence to access this buffer,
1167 */
1168 unsigned int pending_fenced_gpu_access:1;
1169 unsigned int fenced_gpu_access:1;
1170
Chris Wilson93dfb402011-03-29 16:59:50 -07001171 unsigned int cache_level:2;
1172
Daniel Vetter7bddb012012-02-09 17:15:47 +01001173 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001174 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001175 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001176
Chris Wilson9da3da62012-06-01 15:20:22 +01001177 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001178 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001179
Daniel Vetter1286ff72012-05-10 15:25:09 +02001180 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001181 void *dma_buf_vmapping;
1182 int vmapping_count;
1183
Daniel Vetter185cbcb2010-11-06 12:12:35 +01001184 /**
Chris Wilson67731b82010-12-08 10:38:14 +00001185 * Used for performing relocations during execbuffer insertion.
1186 */
1187 struct hlist_node exec_node;
1188 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +00001189 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +00001190
1191 /**
Eric Anholt673a3942008-07-30 12:06:12 -07001192 * Current offset of the object in GTT space.
1193 *
1194 * This is the same as gtt_space->start
1195 */
1196 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001197
Chris Wilsoncaea7472010-11-12 13:53:37 +00001198 struct intel_ring_buffer *ring;
1199
Chris Wilson1c293ea2012-04-17 15:31:27 +01001200 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001201 uint32_t last_read_seqno;
1202 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001203 /** Breadcrumb of last fenced GPU access to the buffer. */
1204 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001205
Daniel Vetter778c3542010-05-13 11:49:44 +02001206 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001207 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001208
Eric Anholt280b7132009-03-12 16:56:27 -07001209 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001210 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001211
Jesse Barnes79e53942008-11-07 14:24:08 -08001212 /** User space pin count and filp owning the pin */
1213 uint32_t user_pin_count;
1214 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001215
1216 /** for phy allocated objects */
1217 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001218};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001219#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001220
Daniel Vetter62b8b212010-04-09 19:05:08 +00001221#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001222
Eric Anholt673a3942008-07-30 12:06:12 -07001223/**
1224 * Request queue structure.
1225 *
1226 * The request queue allows us to note sequence numbers that have been emitted
1227 * and may be associated with active buffers to be retired.
1228 *
1229 * By keeping this list, we can avoid having to do questionable
1230 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1231 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1232 */
1233struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001234 /** On Which ring this request was generated */
1235 struct intel_ring_buffer *ring;
1236
Eric Anholt673a3942008-07-30 12:06:12 -07001237 /** GEM sequence number associated with this request. */
1238 uint32_t seqno;
1239
Chris Wilsona71d8d92012-02-15 11:25:36 +00001240 /** Postion in the ringbuffer of the end of the request */
1241 u32 tail;
1242
Eric Anholt673a3942008-07-30 12:06:12 -07001243 /** Time at which this request was emitted, in jiffies. */
1244 unsigned long emitted_jiffies;
1245
Eric Anholtb9624422009-06-03 07:27:35 +00001246 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001247 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001248
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001249 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001250 /** file_priv list entry for this request */
1251 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001252};
1253
1254struct drm_i915_file_private {
1255 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001256 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001257 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001258 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001259 struct idr context_idr;
Eric Anholt673a3942008-07-30 12:06:12 -07001260};
1261
Zou Nan haicae58522010-11-09 17:17:32 +08001262#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1263
1264#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1265#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1266#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1267#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1268#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1269#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1270#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1271#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1272#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1273#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1274#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1275#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1276#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1277#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1278#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1279#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1280#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1281#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001282#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes8ab43972012-10-25 12:15:42 -07001283#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1284 (dev)->pci_device == 0x0152 || \
1285 (dev)->pci_device == 0x015a)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001286#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1287 (dev)->pci_device == 0x0106 || \
1288 (dev)->pci_device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001289#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001290#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001291#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonid567b072012-11-20 13:27:43 -02001292#define IS_ULT(dev) (IS_HASWELL(dev) && \
1293 ((dev)->pci_device & 0xFF00) == 0x0A00)
Zou Nan haicae58522010-11-09 17:17:32 +08001294
Jesse Barnes85436692011-04-06 12:11:14 -07001295/*
1296 * The genX designation typically refers to the render engine, so render
1297 * capability related checks should use IS_GEN, while display and other checks
1298 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1299 * chips, etc.).
1300 */
Zou Nan haicae58522010-11-09 17:17:32 +08001301#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1302#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1303#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1304#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1305#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001306#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001307
1308#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1309#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001310#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001311#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1312
Ben Widawsky254f9652012-06-04 14:42:42 -07001313#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001314#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001315
Chris Wilson05394f32010-11-08 19:18:58 +00001316#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001317#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1318
Daniel Vetterb45305f2012-12-17 16:21:27 +01001319/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1320#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1321
Zou Nan haicae58522010-11-09 17:17:32 +08001322/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1323 * rows, which changed the alignment requirements and fence programming.
1324 */
1325#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1326 IS_I915GM(dev)))
1327#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1328#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1329#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1330#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1331#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1332#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1333/* dsparb controlled by hw only */
1334#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1335
1336#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1337#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1338#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001339
Jesse Barneseceae482011-04-06 12:15:08 -07001340#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001341
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001342#define HAS_DDI(dev) (IS_HASWELL(dev))
1343
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001344#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1345#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1346#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1347#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1348#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1349#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1350
Zou Nan haicae58522010-11-09 17:17:32 +08001351#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001352#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001353#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1354#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001355#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001356
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001357#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1358
Ben Widawskyf27b9262012-07-24 20:47:32 -07001359#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001360
Ben Widawskyc8735b02012-09-07 19:43:39 -07001361#define GT_FREQUENCY_MULTIPLIER 50
1362
Chris Wilson05394f32010-11-08 19:18:58 +00001363#include "i915_trace.h"
1364
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001365/**
1366 * RC6 is a special power stage which allows the GPU to enter an very
1367 * low-voltage mode when idle, using down to 0V while at this stage. This
1368 * stage is entered automatically when the GPU is idle when RC6 support is
1369 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1370 *
1371 * There are different RC6 modes available in Intel GPU, which differentiate
1372 * among each other with the latency required to enter and leave RC6 and
1373 * voltage consumed by the GPU in different states.
1374 *
1375 * The combination of the following flags define which states GPU is allowed
1376 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1377 * RC6pp is deepest RC6. Their support by hardware varies according to the
1378 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1379 * which brings the most power savings; deeper states save more power, but
1380 * require higher latency to switch to and wake up.
1381 */
1382#define INTEL_RC6_ENABLE (1<<0)
1383#define INTEL_RC6p_ENABLE (1<<1)
1384#define INTEL_RC6pp_ENABLE (1<<2)
1385
Eric Anholtc153f452007-09-03 12:06:45 +10001386extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001387extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001388extern unsigned int i915_fbpercrtc __always_unused;
1389extern int i915_panel_ignore_lid __read_mostly;
1390extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001391extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001392extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001393extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001394extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001395extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001396extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001397extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001398extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001399extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001400extern unsigned int i915_preliminary_hw_support __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001401
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001402extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1403extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001404extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1405extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1406
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001408void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001409extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001410extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001411extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001412extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001413extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001414extern void i915_driver_preclose(struct drm_device *dev,
1415 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001416extern void i915_driver_postclose(struct drm_device *dev,
1417 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001418extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001419#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001420extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1421 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001422#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001423extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001424 struct drm_clip_rect *box,
1425 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001426extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001427extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001428extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1429extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1430extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1431extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1432
Jesse Barnes073f34d2012-11-02 11:13:59 -07001433extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001434
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001436void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001437void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001439extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001440extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson990bbda2012-07-02 11:51:02 -03001441extern void intel_gt_init(struct drm_device *dev);
Chris Wilson16995a92012-10-18 11:46:10 +01001442extern void intel_gt_reset(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001443
Daniel Vetter742cbee2012-04-27 15:17:39 +02001444void i915_error_state_free(struct kref *error_ref);
1445
Keith Packard7c463582008-11-04 02:03:27 -08001446void
1447i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1448
1449void
1450i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1451
Akshay Joshi0206e352011-08-16 15:34:10 -04001452void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001453
Chris Wilson3bd3c932010-08-19 08:19:30 +01001454#ifdef CONFIG_DEBUG_FS
1455extern void i915_destroy_error_state(struct drm_device *dev);
1456#else
1457#define i915_destroy_error_state(x)
1458#endif
1459
Keith Packard7c463582008-11-04 02:03:27 -08001460
Eric Anholt673a3942008-07-30 12:06:12 -07001461/* i915_gem.c */
1462int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1463 struct drm_file *file_priv);
1464int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1465 struct drm_file *file_priv);
1466int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1467 struct drm_file *file_priv);
1468int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1469 struct drm_file *file_priv);
1470int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1471 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001472int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1473 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001474int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1475 struct drm_file *file_priv);
1476int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1477 struct drm_file *file_priv);
1478int i915_gem_execbuffer(struct drm_device *dev, void *data,
1479 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001480int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1481 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001482int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1483 struct drm_file *file_priv);
1484int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1485 struct drm_file *file_priv);
1486int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1487 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001488int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1489 struct drm_file *file);
1490int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1491 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001492int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1493 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001494int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1495 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001496int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1497 struct drm_file *file_priv);
1498int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1499 struct drm_file *file_priv);
1500int i915_gem_set_tiling(struct drm_device *dev, void *data,
1501 struct drm_file *file_priv);
1502int i915_gem_get_tiling(struct drm_device *dev, void *data,
1503 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001504int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1505 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001506int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1507 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001508void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001509void *i915_gem_object_alloc(struct drm_device *dev);
1510void i915_gem_object_free(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001511int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001512void i915_gem_object_init(struct drm_i915_gem_object *obj,
1513 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001514struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1515 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001516void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001517
Chris Wilson20217462010-11-23 15:26:33 +00001518int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1519 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001520 bool map_and_fenceable,
1521 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001522void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001523int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001524int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001525void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001526void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001527
Chris Wilson37e680a2012-06-07 15:38:42 +01001528int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001529static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1530{
1531 struct scatterlist *sg = obj->pages->sgl;
Chris Wilson1cf83782012-10-10 12:11:52 +01001532 int nents = obj->pages->nents;
1533 while (nents > SG_MAX_SINGLE_ALLOC) {
1534 if (n < SG_MAX_SINGLE_ALLOC - 1)
1535 break;
1536
Chris Wilson9da3da62012-06-01 15:20:22 +01001537 sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
1538 n -= SG_MAX_SINGLE_ALLOC - 1;
Chris Wilson1cf83782012-10-10 12:11:52 +01001539 nents -= SG_MAX_SINGLE_ALLOC - 1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001540 }
1541 return sg_page(sg+n);
1542}
Chris Wilsona5570172012-09-04 21:02:54 +01001543static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1544{
1545 BUG_ON(obj->pages == NULL);
1546 obj->pages_pin_count++;
1547}
1548static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1549{
1550 BUG_ON(obj->pages_pin_count == 0);
1551 obj->pages_pin_count--;
1552}
1553
Chris Wilson54cf91d2010-11-25 18:00:26 +00001554int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001555int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1556 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001557void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001558 struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001559
Dave Airlieff72145b2011-02-07 12:16:14 +10001560int i915_gem_dumb_create(struct drm_file *file_priv,
1561 struct drm_device *dev,
1562 struct drm_mode_create_dumb *args);
1563int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1564 uint32_t handle, uint64_t *offset);
1565int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001566 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001567/**
1568 * Returns true if seq1 is later than seq2.
1569 */
1570static inline bool
1571i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1572{
1573 return (int32_t)(seq1 - seq2) >= 0;
1574}
1575
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001576int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1577int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01001578int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001579int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001580
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001581static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001582i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1583{
1584 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1585 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1586 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001587 return true;
1588 } else
1589 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001590}
1591
1592static inline void
1593i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1594{
1595 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1596 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1597 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1598 }
1599}
1600
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001601void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001602void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01001603int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001604 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001605static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1606{
1607 return unlikely(atomic_read(&error->reset_counter)
1608 & I915_RESET_IN_PROGRESS_FLAG);
1609}
1610
1611static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1612{
1613 return atomic_read(&error->reset_counter) == I915_WEDGED;
1614}
Chris Wilsona71d8d92012-02-15 11:25:36 +00001615
Chris Wilson069efc12010-09-30 16:53:18 +01001616void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001617void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001618int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1619 uint32_t read_domains,
1620 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001621int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001622int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001623int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001624void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001625void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vettere21af882012-02-09 20:53:27 +01001626void i915_gem_init_ppgtt(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001627void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001628int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001629int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001630int i915_add_request(struct intel_ring_buffer *ring,
1631 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001632 u32 *seqno);
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001633int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1634 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001635int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001636int __must_check
1637i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1638 bool write);
1639int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001640i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1641int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001642i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1643 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001644 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001645int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001646 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001647 int id,
1648 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001649void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001650 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001651void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001652void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001653
Chris Wilson467cffb2011-03-07 10:42:03 +00001654uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02001655i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1656uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02001657i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1658 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00001659
Chris Wilsone4ffd172011-04-04 09:44:39 +01001660int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1661 enum i915_cache_level cache_level);
1662
Daniel Vetter1286ff72012-05-10 15:25:09 +02001663struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1664 struct dma_buf *dma_buf);
1665
1666struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1667 struct drm_gem_object *gem_obj, int flags);
1668
Ben Widawsky254f9652012-06-04 14:42:42 -07001669/* i915_gem_context.c */
1670void i915_gem_context_init(struct drm_device *dev);
1671void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07001672void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001673int i915_switch_context(struct intel_ring_buffer *ring,
1674 struct drm_file *file, int to_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001675int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1676 struct drm_file *file);
1677int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1678 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001679
Daniel Vetter76aaf222010-11-05 22:23:30 +01001680/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001681void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001682void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1683 struct drm_i915_gem_object *obj,
1684 enum i915_cache_level cache_level);
1685void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1686 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001687
Daniel Vetter76aaf222010-11-05 22:23:30 +01001688void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001689int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1690void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001691 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001692void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001693void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08001694void i915_gem_init_global_gtt(struct drm_device *dev);
1695void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1696 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001697int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08001698static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001699{
1700 if (INTEL_INFO(dev)->gen < 6)
1701 intel_gtt_chipset_flush();
1702}
1703
Daniel Vetter76aaf222010-11-05 22:23:30 +01001704
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001705/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001706int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01001707 unsigned alignment,
1708 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001709 bool mappable,
1710 bool nonblock);
Chris Wilson6c085a72012-08-20 11:40:46 +02001711int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001712
Chris Wilson9797fbf2012-04-24 15:47:39 +01001713/* i915_gem_stolen.c */
1714int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00001715int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1716void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001717void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001718struct drm_i915_gem_object *
1719i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
1720void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001721
Eric Anholt673a3942008-07-30 12:06:12 -07001722/* i915_gem_tiling.c */
Chris Wilsone9b73c62012-12-03 21:03:14 +00001723inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1724{
1725 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1726
1727 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1728 obj->tiling_mode != I915_TILING_NONE;
1729}
1730
Eric Anholt673a3942008-07-30 12:06:12 -07001731void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001732void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1733void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001734
1735/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001736void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001737 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001738#if WATCH_LISTS
1739int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001740#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001741#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001742#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001743void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1744 int handle);
1745void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001746 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747
Ben Gamari20172632009-02-17 20:08:50 -05001748/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001749int i915_debugfs_init(struct drm_minor *minor);
1750void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001751
Jesse Barnes317c35d2008-08-25 15:11:06 -07001752/* i915_suspend.c */
1753extern int i915_save_state(struct drm_device *dev);
1754extern int i915_restore_state(struct drm_device *dev);
1755
Daniel Vetterd8157a32013-01-25 17:53:20 +01001756/* i915_ums.c */
1757void i915_save_display_reg(struct drm_device *dev);
1758void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001759
Ben Widawsky0136db582012-04-10 21:17:01 -07001760/* i915_sysfs.c */
1761void i915_setup_sysfs(struct drm_device *dev_priv);
1762void i915_teardown_sysfs(struct drm_device *dev_priv);
1763
Chris Wilsonf899fc62010-07-20 15:44:45 -07001764/* intel_i2c.c */
1765extern int intel_setup_gmbus(struct drm_device *dev);
1766extern void intel_teardown_gmbus(struct drm_device *dev);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001767extern inline bool intel_gmbus_is_port_valid(unsigned port)
1768{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001769 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001770}
1771
1772extern struct i2c_adapter *intel_gmbus_get_adapter(
1773 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001774extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1775extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001776extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1777{
1778 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1779}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001780extern void intel_i2c_reset(struct drm_device *dev);
1781
Chris Wilson3b617962010-08-24 09:02:58 +01001782/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001783extern int intel_opregion_setup(struct drm_device *dev);
1784#ifdef CONFIG_ACPI
1785extern void intel_opregion_init(struct drm_device *dev);
1786extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001787extern void intel_opregion_asle_intr(struct drm_device *dev);
1788extern void intel_opregion_gse_intr(struct drm_device *dev);
1789extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001790#else
Chris Wilson44834a62010-08-19 16:09:23 +01001791static inline void intel_opregion_init(struct drm_device *dev) { return; }
1792static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001793static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1794static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1795static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001796#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001797
Jesse Barnes723bfd72010-10-07 16:01:13 -07001798/* intel_acpi.c */
1799#ifdef CONFIG_ACPI
1800extern void intel_register_dsm_handler(void);
1801extern void intel_unregister_dsm_handler(void);
1802#else
1803static inline void intel_register_dsm_handler(void) { return; }
1804static inline void intel_unregister_dsm_handler(void) { return; }
1805#endif /* CONFIG_ACPI */
1806
Jesse Barnes79e53942008-11-07 14:24:08 -08001807/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001808extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001809extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001810extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001811extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001812extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01001813extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1814 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01001815extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001816extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001817extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001818extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02001819extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001820extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001821extern void intel_detect_pch(struct drm_device *dev);
1822extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07001823extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001824
Ben Widawsky2911a352012-04-05 14:47:36 -07001825extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001826int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1827 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07001828
Chris Wilson6ef3d422010-08-04 20:26:07 +01001829/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001830#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001831extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1832extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001833
1834extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1835extern void intel_display_print_error_state(struct seq_file *m,
1836 struct drm_device *dev,
1837 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001838#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001839
Ben Widawskyb7287d82011-04-25 11:22:22 -07001840/* On SNB platform, before reading ring registers forcewake bit
1841 * must be set to prevent GT core from power down and stale values being
1842 * returned.
1843 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001844void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1845void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001846int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001847
Ben Widawsky42c05262012-09-26 10:34:00 -07001848int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1849int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1850
Keith Packard5f753772010-11-22 09:24:22 +00001851#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001852 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001853
Keith Packard5f753772010-11-22 09:24:22 +00001854__i915_read(8, b)
1855__i915_read(16, w)
1856__i915_read(32, l)
1857__i915_read(64, q)
1858#undef __i915_read
1859
1860#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001861 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1862
Keith Packard5f753772010-11-22 09:24:22 +00001863__i915_write(8, b)
1864__i915_write(16, w)
1865__i915_write(32, l)
1866__i915_write(64, q)
1867#undef __i915_write
1868
1869#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1870#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1871
1872#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1873#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1874#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1875#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1876
1877#define I915_READ(reg) i915_read32(dev_priv, (reg))
1878#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001879#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1880#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001881
1882#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1883#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001884
1885#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1886#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1887
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001888/* "Broadcast RGB" property */
1889#define INTEL_BROADCAST_RGB_AUTO 0
1890#define INTEL_BROADCAST_RGB_FULL 1
1891#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001892
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02001893static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
1894{
1895 if (HAS_PCH_SPLIT(dev))
1896 return CPU_VGACNTRL;
1897 else if (IS_VALLEYVIEW(dev))
1898 return VLV_VGACNTRL;
1899 else
1900 return VGACNTRL;
1901}
1902
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903#endif