blob: 9e9ea759e496d42e702129dd3078335863918209 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson88241782011-01-07 17:09:48 +000039static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
43 unsigned alignment,
44 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
49static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Chris Wilson17250b72010-10-28 12:51:39 +010057static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070058 struct shrink_control *sc);
Daniel Vetter8c599672011-12-14 13:57:31 +010059static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010060
Chris Wilson61050802012-04-17 15:31:31 +010061static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
62{
63 if (obj->tiling_mode)
64 i915_gem_release_mmap(obj);
65
66 /* As we do not have an associated fence register, we will force
67 * a tiling change if we ever need to acquire one.
68 */
69 obj->tiling_changed = false;
70 obj->fence_reg = I915_FENCE_REG_NONE;
71}
72
Chris Wilson73aa8082010-09-30 11:46:12 +010073/* some bookkeeping */
74static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
75 size_t size)
76{
77 dev_priv->mm.object_count++;
78 dev_priv->mm.object_memory += size;
79}
80
81static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
82 size_t size)
83{
84 dev_priv->mm.object_count--;
85 dev_priv->mm.object_memory -= size;
86}
87
Chris Wilson21dd3732011-01-26 15:55:56 +000088static int
89i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010090{
91 struct drm_i915_private *dev_priv = dev->dev_private;
92 struct completion *x = &dev_priv->error_completion;
93 unsigned long flags;
94 int ret;
95
96 if (!atomic_read(&dev_priv->mm.wedged))
97 return 0;
98
99 ret = wait_for_completion_interruptible(x);
100 if (ret)
101 return ret;
102
Chris Wilson21dd3732011-01-26 15:55:56 +0000103 if (atomic_read(&dev_priv->mm.wedged)) {
104 /* GPU is hung, bump the completion count to account for
105 * the token we just consumed so that we never hit zero and
106 * end up waiting upon a subsequent completion event that
107 * will never happen.
108 */
109 spin_lock_irqsave(&x->wait.lock, flags);
110 x->done++;
111 spin_unlock_irqrestore(&x->wait.lock, flags);
112 }
113 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114}
115
Chris Wilson54cf91d2010-11-25 18:00:26 +0000116int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100117{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100118 int ret;
119
Chris Wilson21dd3732011-01-26 15:55:56 +0000120 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100121 if (ret)
122 return ret;
123
124 ret = mutex_lock_interruptible(&dev->struct_mutex);
125 if (ret)
126 return ret;
127
Chris Wilson23bc5982010-09-29 16:10:57 +0100128 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129 return 0;
130}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100131
Chris Wilson7d1c4802010-08-07 21:45:03 +0100132static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000133i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100134{
Chris Wilson05394f32010-11-08 19:18:58 +0000135 return obj->gtt_space && !obj->active && obj->pin_count == 0;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100136}
137
Eric Anholt673a3942008-07-30 12:06:12 -0700138int
139i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000140 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700141{
Eric Anholt673a3942008-07-30 12:06:12 -0700142 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000143
144 if (args->gtt_start >= args->gtt_end ||
145 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
146 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700147
Daniel Vetterf534bc02012-03-26 22:37:04 +0200148 /* GEM with user mode setting was never supported on ilk and later. */
149 if (INTEL_INFO(dev)->gen >= 5)
150 return -ENODEV;
151
Eric Anholt673a3942008-07-30 12:06:12 -0700152 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200153 i915_gem_init_global_gtt(dev, args->gtt_start,
154 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700155 mutex_unlock(&dev->struct_mutex);
156
Chris Wilson20217462010-11-23 15:26:33 +0000157 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700158}
159
Eric Anholt5a125c32008-10-22 21:40:13 -0700160int
161i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000162 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700163{
Chris Wilson73aa8082010-09-30 11:46:12 +0100164 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000166 struct drm_i915_gem_object *obj;
167 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700168
169 if (!(dev->driver->driver_features & DRIVER_GEM))
170 return -ENODEV;
171
Chris Wilson6299f992010-11-24 12:23:44 +0000172 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100173 mutex_lock(&dev->struct_mutex);
Chris Wilson6299f992010-11-24 12:23:44 +0000174 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
175 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100176 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700177
Chris Wilson6299f992010-11-24 12:23:44 +0000178 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000180
Eric Anholt5a125c32008-10-22 21:40:13 -0700181 return 0;
182}
183
Dave Airlieff72145b2011-02-07 12:16:14 +1000184static int
185i915_gem_create(struct drm_file *file,
186 struct drm_device *dev,
187 uint64_t size,
188 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700189{
Chris Wilson05394f32010-11-08 19:18:58 +0000190 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300191 int ret;
192 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700193
Dave Airlieff72145b2011-02-07 12:16:14 +1000194 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200195 if (size == 0)
196 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700197
198 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000199 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700200 if (obj == NULL)
201 return -ENOMEM;
202
Chris Wilson05394f32010-11-08 19:18:58 +0000203 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100204 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000205 drm_gem_object_release(&obj->base);
206 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100207 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700208 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100209 }
210
Chris Wilson202f2fe2010-10-14 13:20:40 +0100211 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000212 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100213 trace_i915_gem_object_create(obj);
214
Dave Airlieff72145b2011-02-07 12:16:14 +1000215 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700216 return 0;
217}
218
Dave Airlieff72145b2011-02-07 12:16:14 +1000219int
220i915_gem_dumb_create(struct drm_file *file,
221 struct drm_device *dev,
222 struct drm_mode_create_dumb *args)
223{
224 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000225 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000226 args->size = args->pitch * args->height;
227 return i915_gem_create(file, dev,
228 args->size, &args->handle);
229}
230
231int i915_gem_dumb_destroy(struct drm_file *file,
232 struct drm_device *dev,
233 uint32_t handle)
234{
235 return drm_gem_handle_delete(file, handle);
236}
237
238/**
239 * Creates a new mm object and returns a handle to it.
240 */
241int
242i915_gem_create_ioctl(struct drm_device *dev, void *data,
243 struct drm_file *file)
244{
245 struct drm_i915_gem_create *args = data;
246 return i915_gem_create(file, dev,
247 args->size, &args->handle);
248}
249
Chris Wilson05394f32010-11-08 19:18:58 +0000250static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700251{
Chris Wilson05394f32010-11-08 19:18:58 +0000252 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700253
254 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000255 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700256}
257
Daniel Vetter8c599672011-12-14 13:57:31 +0100258static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100259__copy_to_user_swizzled(char __user *cpu_vaddr,
260 const char *gpu_vaddr, int gpu_offset,
261 int length)
262{
263 int ret, cpu_offset = 0;
264
265 while (length > 0) {
266 int cacheline_end = ALIGN(gpu_offset + 1, 64);
267 int this_length = min(cacheline_end - gpu_offset, length);
268 int swizzled_gpu_offset = gpu_offset ^ 64;
269
270 ret = __copy_to_user(cpu_vaddr + cpu_offset,
271 gpu_vaddr + swizzled_gpu_offset,
272 this_length);
273 if (ret)
274 return ret + length;
275
276 cpu_offset += this_length;
277 gpu_offset += this_length;
278 length -= this_length;
279 }
280
281 return 0;
282}
283
284static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700285__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
286 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100287 int length)
288{
289 int ret, cpu_offset = 0;
290
291 while (length > 0) {
292 int cacheline_end = ALIGN(gpu_offset + 1, 64);
293 int this_length = min(cacheline_end - gpu_offset, length);
294 int swizzled_gpu_offset = gpu_offset ^ 64;
295
296 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
297 cpu_vaddr + cpu_offset,
298 this_length);
299 if (ret)
300 return ret + length;
301
302 cpu_offset += this_length;
303 gpu_offset += this_length;
304 length -= this_length;
305 }
306
307 return 0;
308}
309
Daniel Vetterd174bd62012-03-25 19:47:40 +0200310/* Per-page copy function for the shmem pread fastpath.
311 * Flushes invalid cachelines before reading the target if
312 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700313static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200314shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
315 char __user *user_data,
316 bool page_do_bit17_swizzling, bool needs_clflush)
317{
318 char *vaddr;
319 int ret;
320
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200321 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200322 return -EINVAL;
323
324 vaddr = kmap_atomic(page);
325 if (needs_clflush)
326 drm_clflush_virt_range(vaddr + shmem_page_offset,
327 page_length);
328 ret = __copy_to_user_inatomic(user_data,
329 vaddr + shmem_page_offset,
330 page_length);
331 kunmap_atomic(vaddr);
332
333 return ret;
334}
335
Daniel Vetter23c18c72012-03-25 19:47:42 +0200336static void
337shmem_clflush_swizzled_range(char *addr, unsigned long length,
338 bool swizzled)
339{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200340 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200341 unsigned long start = (unsigned long) addr;
342 unsigned long end = (unsigned long) addr + length;
343
344 /* For swizzling simply ensure that we always flush both
345 * channels. Lame, but simple and it works. Swizzled
346 * pwrite/pread is far from a hotpath - current userspace
347 * doesn't use it at all. */
348 start = round_down(start, 128);
349 end = round_up(end, 128);
350
351 drm_clflush_virt_range((void *)start, end - start);
352 } else {
353 drm_clflush_virt_range(addr, length);
354 }
355
356}
357
Daniel Vetterd174bd62012-03-25 19:47:40 +0200358/* Only difference to the fast-path function is that this can handle bit17
359 * and uses non-atomic copy and kmap functions. */
360static int
361shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
362 char __user *user_data,
363 bool page_do_bit17_swizzling, bool needs_clflush)
364{
365 char *vaddr;
366 int ret;
367
368 vaddr = kmap(page);
369 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200370 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
371 page_length,
372 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200373
374 if (page_do_bit17_swizzling)
375 ret = __copy_to_user_swizzled(user_data,
376 vaddr, shmem_page_offset,
377 page_length);
378 else
379 ret = __copy_to_user(user_data,
380 vaddr + shmem_page_offset,
381 page_length);
382 kunmap(page);
383
384 return ret;
385}
386
Eric Anholteb014592009-03-10 11:44:52 -0700387static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200388i915_gem_shmem_pread(struct drm_device *dev,
389 struct drm_i915_gem_object *obj,
390 struct drm_i915_gem_pread *args,
391 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700392{
Chris Wilson05394f32010-11-08 19:18:58 +0000393 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100394 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700395 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100396 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100397 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100398 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200399 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200400 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200401 int needs_clflush = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200402 int release_page;
Eric Anholteb014592009-03-10 11:44:52 -0700403
Daniel Vetter8461d222011-12-14 13:57:32 +0100404 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700405 remain = args->size;
406
Daniel Vetter8461d222011-12-14 13:57:32 +0100407 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700408
Daniel Vetter84897312012-03-25 19:47:31 +0200409 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
410 /* If we're not in the cpu read domain, set ourself into the gtt
411 * read domain and manually flush cachelines (if required). This
412 * optimizes for the case when the gpu will dirty the data
413 * anyway again before the next pread happens. */
414 if (obj->cache_level == I915_CACHE_NONE)
415 needs_clflush = 1;
416 ret = i915_gem_object_set_to_gtt_domain(obj, false);
417 if (ret)
418 return ret;
419 }
Eric Anholteb014592009-03-10 11:44:52 -0700420
Eric Anholteb014592009-03-10 11:44:52 -0700421 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100422
Eric Anholteb014592009-03-10 11:44:52 -0700423 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100424 struct page *page;
425
Eric Anholteb014592009-03-10 11:44:52 -0700426 /* Operation in this page
427 *
Eric Anholteb014592009-03-10 11:44:52 -0700428 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700429 * page_length = bytes to copy for this page
430 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100431 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700432 page_length = remain;
433 if ((shmem_page_offset + page_length) > PAGE_SIZE)
434 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700435
Daniel Vetter692a5762012-03-25 19:47:34 +0200436 if (obj->pages) {
437 page = obj->pages[offset >> PAGE_SHIFT];
438 release_page = 0;
439 } else {
440 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
441 if (IS_ERR(page)) {
442 ret = PTR_ERR(page);
443 goto out;
444 }
445 release_page = 1;
Jesper Juhlb65552f2011-06-12 20:53:44 +0000446 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100447
Daniel Vetter8461d222011-12-14 13:57:32 +0100448 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
449 (page_to_phys(page) & (1 << 17)) != 0;
450
Daniel Vetterd174bd62012-03-25 19:47:40 +0200451 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
452 user_data, page_do_bit17_swizzling,
453 needs_clflush);
454 if (ret == 0)
455 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700456
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200457 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200458 page_cache_get(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200459 mutex_unlock(&dev->struct_mutex);
460
Daniel Vetter96d79b52012-03-25 19:47:36 +0200461 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200462 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200463 /* Userspace is tricking us, but we've already clobbered
464 * its pages with the prefault and promised to write the
465 * data up to the first fault. Hence ignore any errors
466 * and just continue. */
467 (void)ret;
468 prefaulted = 1;
469 }
470
Daniel Vetterd174bd62012-03-25 19:47:40 +0200471 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
472 user_data, page_do_bit17_swizzling,
473 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700474
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200475 mutex_lock(&dev->struct_mutex);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100476 page_cache_release(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200477next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100478 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200479 if (release_page)
480 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100481
Daniel Vetter8461d222011-12-14 13:57:32 +0100482 if (ret) {
483 ret = -EFAULT;
484 goto out;
485 }
486
Eric Anholteb014592009-03-10 11:44:52 -0700487 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100488 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700489 offset += page_length;
490 }
491
Chris Wilson4f27b752010-10-14 15:26:45 +0100492out:
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200493 if (hit_slowpath) {
494 /* Fixup: Kill any reinstated backing storage pages */
495 if (obj->madv == __I915_MADV_PURGED)
496 i915_gem_object_truncate(obj);
497 }
Eric Anholteb014592009-03-10 11:44:52 -0700498
499 return ret;
500}
501
Eric Anholt673a3942008-07-30 12:06:12 -0700502/**
503 * Reads data from the object referenced by handle.
504 *
505 * On error, the contents of *data are undefined.
506 */
507int
508i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000509 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700510{
511 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000512 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100513 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700514
Chris Wilson51311d02010-11-17 09:10:42 +0000515 if (args->size == 0)
516 return 0;
517
518 if (!access_ok(VERIFY_WRITE,
519 (char __user *)(uintptr_t)args->data_ptr,
520 args->size))
521 return -EFAULT;
522
Chris Wilson4f27b752010-10-14 15:26:45 +0100523 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100524 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100525 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700526
Chris Wilson05394f32010-11-08 19:18:58 +0000527 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000528 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100529 ret = -ENOENT;
530 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100531 }
Eric Anholt673a3942008-07-30 12:06:12 -0700532
Chris Wilson7dcd2492010-09-26 20:21:44 +0100533 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000534 if (args->offset > obj->base.size ||
535 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100536 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100537 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100538 }
539
Chris Wilsondb53a302011-02-03 11:57:46 +0000540 trace_i915_gem_object_pread(obj, args->offset, args->size);
541
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200542 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700543
Chris Wilson35b62a82010-09-26 20:23:38 +0100544out:
Chris Wilson05394f32010-11-08 19:18:58 +0000545 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100546unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100547 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700548 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700549}
550
Keith Packard0839ccb2008-10-30 19:38:48 -0700551/* This is the fast write path which cannot handle
552 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700553 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700554
Keith Packard0839ccb2008-10-30 19:38:48 -0700555static inline int
556fast_user_write(struct io_mapping *mapping,
557 loff_t page_base, int page_offset,
558 char __user *user_data,
559 int length)
560{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700561 void __iomem *vaddr_atomic;
562 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700563 unsigned long unwritten;
564
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700565 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700566 /* We can use the cpu mem copy function because this is X86. */
567 vaddr = (void __force*)vaddr_atomic + page_offset;
568 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700569 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700570 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100571 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700572}
573
Eric Anholt3de09aa2009-03-09 09:42:23 -0700574/**
575 * This is the fast pwrite path, where we copy the data directly from the
576 * user into the GTT, uncached.
577 */
Eric Anholt673a3942008-07-30 12:06:12 -0700578static int
Chris Wilson05394f32010-11-08 19:18:58 +0000579i915_gem_gtt_pwrite_fast(struct drm_device *dev,
580 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700581 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000582 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700583{
Keith Packard0839ccb2008-10-30 19:38:48 -0700584 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700585 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700586 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700587 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200588 int page_offset, page_length, ret;
589
590 ret = i915_gem_object_pin(obj, 0, true);
591 if (ret)
592 goto out;
593
594 ret = i915_gem_object_set_to_gtt_domain(obj, true);
595 if (ret)
596 goto out_unpin;
597
598 ret = i915_gem_object_put_fence(obj);
599 if (ret)
600 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700601
602 user_data = (char __user *) (uintptr_t) args->data_ptr;
603 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700604
Chris Wilson05394f32010-11-08 19:18:58 +0000605 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700606
607 while (remain > 0) {
608 /* Operation in this page
609 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700610 * page_base = page offset within aperture
611 * page_offset = offset within page
612 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700613 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100614 page_base = offset & PAGE_MASK;
615 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700616 page_length = remain;
617 if ((page_offset + remain) > PAGE_SIZE)
618 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700619
Keith Packard0839ccb2008-10-30 19:38:48 -0700620 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700621 * source page isn't available. Return the error and we'll
622 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700623 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100624 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200625 page_offset, user_data, page_length)) {
626 ret = -EFAULT;
627 goto out_unpin;
628 }
Eric Anholt673a3942008-07-30 12:06:12 -0700629
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 remain -= page_length;
631 user_data += page_length;
632 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700633 }
Eric Anholt673a3942008-07-30 12:06:12 -0700634
Daniel Vetter935aaa62012-03-25 19:47:35 +0200635out_unpin:
636 i915_gem_object_unpin(obj);
637out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700638 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700639}
640
Daniel Vetterd174bd62012-03-25 19:47:40 +0200641/* Per-page copy function for the shmem pwrite fastpath.
642 * Flushes invalid cachelines before writing to the target if
643 * needs_clflush_before is set and flushes out any written cachelines after
644 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700645static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200646shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
647 char __user *user_data,
648 bool page_do_bit17_swizzling,
649 bool needs_clflush_before,
650 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700651{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200652 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700653 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700654
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200655 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200656 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700657
Daniel Vetterd174bd62012-03-25 19:47:40 +0200658 vaddr = kmap_atomic(page);
659 if (needs_clflush_before)
660 drm_clflush_virt_range(vaddr + shmem_page_offset,
661 page_length);
662 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
663 user_data,
664 page_length);
665 if (needs_clflush_after)
666 drm_clflush_virt_range(vaddr + shmem_page_offset,
667 page_length);
668 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700669
670 return ret;
671}
672
Daniel Vetterd174bd62012-03-25 19:47:40 +0200673/* Only difference to the fast-path function is that this can handle bit17
674 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700675static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200676shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
677 char __user *user_data,
678 bool page_do_bit17_swizzling,
679 bool needs_clflush_before,
680 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700681{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200682 char *vaddr;
683 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700684
Daniel Vetterd174bd62012-03-25 19:47:40 +0200685 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200686 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200687 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
688 page_length,
689 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200690 if (page_do_bit17_swizzling)
691 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100692 user_data,
693 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694 else
695 ret = __copy_from_user(vaddr + shmem_page_offset,
696 user_data,
697 page_length);
698 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200699 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
700 page_length,
701 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200702 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100703
Daniel Vetterd174bd62012-03-25 19:47:40 +0200704 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700705}
706
Eric Anholt40123c12009-03-09 13:42:30 -0700707static int
Daniel Vettere244a442012-03-25 19:47:28 +0200708i915_gem_shmem_pwrite(struct drm_device *dev,
709 struct drm_i915_gem_object *obj,
710 struct drm_i915_gem_pwrite *args,
711 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700712{
Chris Wilson05394f32010-11-08 19:18:58 +0000713 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700714 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100715 loff_t offset;
716 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100717 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100718 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200719 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200720 int needs_clflush_after = 0;
721 int needs_clflush_before = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200722 int release_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700723
Daniel Vetter8c599672011-12-14 13:57:31 +0100724 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700725 remain = args->size;
726
Daniel Vetter8c599672011-12-14 13:57:31 +0100727 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700728
Daniel Vetter58642882012-03-25 19:47:37 +0200729 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
730 /* If we're not in the cpu write domain, set ourself into the gtt
731 * write domain and manually flush cachelines (if required). This
732 * optimizes for the case when the gpu will use the data
733 * right away and we therefore have to clflush anyway. */
734 if (obj->cache_level == I915_CACHE_NONE)
735 needs_clflush_after = 1;
736 ret = i915_gem_object_set_to_gtt_domain(obj, true);
737 if (ret)
738 return ret;
739 }
740 /* Same trick applies for invalidate partially written cachelines before
741 * writing. */
742 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
743 && obj->cache_level == I915_CACHE_NONE)
744 needs_clflush_before = 1;
745
Eric Anholt40123c12009-03-09 13:42:30 -0700746 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000747 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700748
749 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100750 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200751 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100752
Eric Anholt40123c12009-03-09 13:42:30 -0700753 /* Operation in this page
754 *
Eric Anholt40123c12009-03-09 13:42:30 -0700755 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700756 * page_length = bytes to copy for this page
757 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100758 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700759
760 page_length = remain;
761 if ((shmem_page_offset + page_length) > PAGE_SIZE)
762 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700763
Daniel Vetter58642882012-03-25 19:47:37 +0200764 /* If we don't overwrite a cacheline completely we need to be
765 * careful to have up-to-date data by first clflushing. Don't
766 * overcomplicate things and flush the entire patch. */
767 partial_cacheline_write = needs_clflush_before &&
768 ((shmem_page_offset | page_length)
769 & (boot_cpu_data.x86_clflush_size - 1));
770
Daniel Vetter692a5762012-03-25 19:47:34 +0200771 if (obj->pages) {
772 page = obj->pages[offset >> PAGE_SHIFT];
773 release_page = 0;
774 } else {
775 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
776 if (IS_ERR(page)) {
777 ret = PTR_ERR(page);
778 goto out;
779 }
780 release_page = 1;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100781 }
782
Daniel Vetter8c599672011-12-14 13:57:31 +0100783 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
784 (page_to_phys(page) & (1 << 17)) != 0;
785
Daniel Vetterd174bd62012-03-25 19:47:40 +0200786 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
787 user_data, page_do_bit17_swizzling,
788 partial_cacheline_write,
789 needs_clflush_after);
790 if (ret == 0)
791 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700792
Daniel Vettere244a442012-03-25 19:47:28 +0200793 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200794 page_cache_get(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200795 mutex_unlock(&dev->struct_mutex);
796
Daniel Vetterd174bd62012-03-25 19:47:40 +0200797 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
798 user_data, page_do_bit17_swizzling,
799 partial_cacheline_write,
800 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700801
Daniel Vettere244a442012-03-25 19:47:28 +0200802 mutex_lock(&dev->struct_mutex);
Daniel Vetter692a5762012-03-25 19:47:34 +0200803 page_cache_release(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200804next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100805 set_page_dirty(page);
806 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200807 if (release_page)
808 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100809
Daniel Vetter8c599672011-12-14 13:57:31 +0100810 if (ret) {
811 ret = -EFAULT;
812 goto out;
813 }
814
Eric Anholt40123c12009-03-09 13:42:30 -0700815 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100816 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700817 offset += page_length;
818 }
819
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100820out:
Daniel Vettere244a442012-03-25 19:47:28 +0200821 if (hit_slowpath) {
822 /* Fixup: Kill any reinstated backing storage pages */
823 if (obj->madv == __I915_MADV_PURGED)
824 i915_gem_object_truncate(obj);
825 /* and flush dirty cachelines in case the object isn't in the cpu write
826 * domain anymore. */
827 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
828 i915_gem_clflush_object(obj);
829 intel_gtt_chipset_flush();
830 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100831 }
Eric Anholt40123c12009-03-09 13:42:30 -0700832
Daniel Vetter58642882012-03-25 19:47:37 +0200833 if (needs_clflush_after)
834 intel_gtt_chipset_flush();
835
Eric Anholt40123c12009-03-09 13:42:30 -0700836 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700837}
838
839/**
840 * Writes data to the object referenced by handle.
841 *
842 * On error, the contents of the buffer that were to be modified are undefined.
843 */
844int
845i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100846 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700847{
848 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000849 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000850 int ret;
851
852 if (args->size == 0)
853 return 0;
854
855 if (!access_ok(VERIFY_READ,
856 (char __user *)(uintptr_t)args->data_ptr,
857 args->size))
858 return -EFAULT;
859
Daniel Vetterf56f8212012-03-25 19:47:41 +0200860 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
861 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000862 if (ret)
863 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700864
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100865 ret = i915_mutex_lock_interruptible(dev);
866 if (ret)
867 return ret;
868
Chris Wilson05394f32010-11-08 19:18:58 +0000869 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000870 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100871 ret = -ENOENT;
872 goto unlock;
873 }
Eric Anholt673a3942008-07-30 12:06:12 -0700874
Chris Wilson7dcd2492010-09-26 20:21:44 +0100875 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000876 if (args->offset > obj->base.size ||
877 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100878 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100879 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100880 }
881
Chris Wilsondb53a302011-02-03 11:57:46 +0000882 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
883
Daniel Vetter935aaa62012-03-25 19:47:35 +0200884 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700885 /* We can only do the GTT pwrite on untiled buffers, as otherwise
886 * it would end up going through the fenced access, and we'll get
887 * different detiling behavior between reading and writing.
888 * pread/pwrite currently are reading and writing from the CPU
889 * perspective, requiring manual detiling by the client.
890 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100891 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100892 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100893 goto out;
894 }
895
896 if (obj->gtt_space &&
Daniel Vetter3ae53782012-03-25 19:47:33 +0200897 obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200898 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetterffc62972012-03-25 19:47:38 +0200899 obj->map_and_fenceable &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100900 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100901 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200902 /* Note that the gtt paths might fail with non-page-backed user
903 * pointers (e.g. gtt mappings when moving data between
904 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700905 }
Eric Anholt673a3942008-07-30 12:06:12 -0700906
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100907 if (ret == -EFAULT)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200908 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100909
Chris Wilson35b62a82010-09-26 20:23:38 +0100910out:
Chris Wilson05394f32010-11-08 19:18:58 +0000911 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100912unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700914 return ret;
915}
916
917/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800918 * Called when user space prepares to use an object with the CPU, either
919 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700920 */
921int
922i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000923 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700924{
925 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000926 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800927 uint32_t read_domains = args->read_domains;
928 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700929 int ret;
930
931 if (!(dev->driver->driver_features & DRIVER_GEM))
932 return -ENODEV;
933
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800934 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +0100935 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800936 return -EINVAL;
937
Chris Wilson21d509e2009-06-06 09:46:02 +0100938 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800939 return -EINVAL;
940
941 /* Having something in the write domain implies it's in the read
942 * domain, and only that read domain. Enforce that in the request.
943 */
944 if (write_domain != 0 && read_domains != write_domain)
945 return -EINVAL;
946
Chris Wilson76c1dec2010-09-25 11:22:51 +0100947 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100948 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100949 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700950
Chris Wilson05394f32010-11-08 19:18:58 +0000951 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000952 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100953 ret = -ENOENT;
954 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100955 }
Jesse Barnes652c3932009-08-17 13:31:43 -0700956
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800957 if (read_domains & I915_GEM_DOMAIN_GTT) {
958 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -0800959
960 /* Silently promote "you're not bound, there was nothing to do"
961 * to success, since the client was just asking us to
962 * make sure everything was done.
963 */
964 if (ret == -EINVAL)
965 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800966 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -0800967 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800968 }
969
Chris Wilson05394f32010-11-08 19:18:58 +0000970 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100971unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700972 mutex_unlock(&dev->struct_mutex);
973 return ret;
974}
975
976/**
977 * Called when user space has done writes to this buffer
978 */
979int
980i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000981 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700982{
983 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000984 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -0700985 int ret = 0;
986
987 if (!(dev->driver->driver_features & DRIVER_GEM))
988 return -ENODEV;
989
Chris Wilson76c1dec2010-09-25 11:22:51 +0100990 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100991 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100992 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100993
Chris Wilson05394f32010-11-08 19:18:58 +0000994 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000995 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100996 ret = -ENOENT;
997 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -0700998 }
999
Eric Anholt673a3942008-07-30 12:06:12 -07001000 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001001 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001002 i915_gem_object_flush_cpu_write_domain(obj);
1003
Chris Wilson05394f32010-11-08 19:18:58 +00001004 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001005unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001006 mutex_unlock(&dev->struct_mutex);
1007 return ret;
1008}
1009
1010/**
1011 * Maps the contents of an object, returning the address it is mapped
1012 * into.
1013 *
1014 * While the mapping holds a reference on the contents of the object, it doesn't
1015 * imply a ref on the object itself.
1016 */
1017int
1018i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001019 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001020{
1021 struct drm_i915_gem_mmap *args = data;
1022 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001023 unsigned long addr;
1024
1025 if (!(dev->driver->driver_features & DRIVER_GEM))
1026 return -ENODEV;
1027
Chris Wilson05394f32010-11-08 19:18:58 +00001028 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001029 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001030 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001031
Eric Anholt673a3942008-07-30 12:06:12 -07001032 down_write(&current->mm->mmap_sem);
1033 addr = do_mmap(obj->filp, 0, args->size,
1034 PROT_READ | PROT_WRITE, MAP_SHARED,
1035 args->offset);
1036 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001037 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001038 if (IS_ERR((void *)addr))
1039 return addr;
1040
1041 args->addr_ptr = (uint64_t) addr;
1042
1043 return 0;
1044}
1045
Jesse Barnesde151cf2008-11-12 10:03:55 -08001046/**
1047 * i915_gem_fault - fault a page into the GTT
1048 * vma: VMA in question
1049 * vmf: fault info
1050 *
1051 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1052 * from userspace. The fault handler takes care of binding the object to
1053 * the GTT (if needed), allocating and programming a fence register (again,
1054 * only if needed based on whether the old reg is still valid or the object
1055 * is tiled) and inserting a new PTE into the faulting process.
1056 *
1057 * Note that the faulting process may involve evicting existing objects
1058 * from the GTT and/or fence registers to make room. So performance may
1059 * suffer if the GTT working set is large or there are few fence registers
1060 * left.
1061 */
1062int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1063{
Chris Wilson05394f32010-11-08 19:18:58 +00001064 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1065 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001066 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001067 pgoff_t page_offset;
1068 unsigned long pfn;
1069 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001070 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001071
1072 /* We don't use vmf->pgoff since that has the fake offset */
1073 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1074 PAGE_SHIFT;
1075
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001076 ret = i915_mutex_lock_interruptible(dev);
1077 if (ret)
1078 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001079
Chris Wilsondb53a302011-02-03 11:57:46 +00001080 trace_i915_gem_object_fault(obj, page_offset, true, write);
1081
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001082 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001083 if (!obj->map_and_fenceable) {
1084 ret = i915_gem_object_unbind(obj);
1085 if (ret)
1086 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001087 }
Chris Wilson05394f32010-11-08 19:18:58 +00001088 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001089 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001090 if (ret)
1091 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001092
Eric Anholte92d03b2011-06-14 16:43:09 -07001093 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1094 if (ret)
1095 goto unlock;
1096 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001097
Daniel Vetter74898d72012-02-15 23:50:22 +01001098 if (!obj->has_global_gtt_mapping)
1099 i915_gem_gtt_bind_object(obj, obj->cache_level);
1100
Chris Wilson06d98132012-04-17 15:31:24 +01001101 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001102 if (ret)
1103 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001104
Chris Wilson05394f32010-11-08 19:18:58 +00001105 if (i915_gem_object_is_inactive(obj))
1106 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001107
Chris Wilson6299f992010-11-24 12:23:44 +00001108 obj->fault_mappable = true;
1109
Chris Wilson05394f32010-11-08 19:18:58 +00001110 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001111 page_offset;
1112
1113 /* Finally, remap it using the new GTT offset */
1114 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001115unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001116 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001117out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001118 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001119 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001120 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001121 /* Give the error handler a chance to run and move the
1122 * objects off the GPU active list. Next time we service the
1123 * fault, we should be able to transition the page into the
1124 * GTT without touching the GPU (and so avoid further
1125 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1126 * with coherency, just lost writes.
1127 */
Chris Wilson045e7692010-11-07 09:18:22 +00001128 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001129 case 0:
1130 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001131 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001132 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001133 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001134 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001135 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001136 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001137 }
1138}
1139
1140/**
Chris Wilson901782b2009-07-10 08:18:50 +01001141 * i915_gem_release_mmap - remove physical page mappings
1142 * @obj: obj in question
1143 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001144 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001145 * relinquish ownership of the pages back to the system.
1146 *
1147 * It is vital that we remove the page mapping if we have mapped a tiled
1148 * object through the GTT and then lose the fence register due to
1149 * resource pressure. Similarly if the object has been moved out of the
1150 * aperture, than pages mapped into userspace must be revoked. Removing the
1151 * mapping will then trigger a page fault on the next user access, allowing
1152 * fixup by i915_gem_fault().
1153 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001154void
Chris Wilson05394f32010-11-08 19:18:58 +00001155i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001156{
Chris Wilson6299f992010-11-24 12:23:44 +00001157 if (!obj->fault_mappable)
1158 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001159
Chris Wilsonf6e47882011-03-20 21:09:12 +00001160 if (obj->base.dev->dev_mapping)
1161 unmap_mapping_range(obj->base.dev->dev_mapping,
1162 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1163 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001164
Chris Wilson6299f992010-11-24 12:23:44 +00001165 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001166}
1167
Chris Wilson92b88ae2010-11-09 11:47:32 +00001168static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001169i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001170{
Chris Wilsone28f8712011-07-18 13:11:49 -07001171 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001172
1173 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001174 tiling_mode == I915_TILING_NONE)
1175 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001176
1177 /* Previous chips need a power-of-two fence region when tiling */
1178 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001179 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001180 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001181 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001182
Chris Wilsone28f8712011-07-18 13:11:49 -07001183 while (gtt_size < size)
1184 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001185
Chris Wilsone28f8712011-07-18 13:11:49 -07001186 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001187}
1188
Jesse Barnesde151cf2008-11-12 10:03:55 -08001189/**
1190 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1191 * @obj: object to check
1192 *
1193 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001194 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001195 */
1196static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001197i915_gem_get_gtt_alignment(struct drm_device *dev,
1198 uint32_t size,
1199 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001200{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001201 /*
1202 * Minimum alignment is 4k (GTT page size), but might be greater
1203 * if a fence register is needed for the object.
1204 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001205 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001206 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001207 return 4096;
1208
1209 /*
1210 * Previous chips need to be aligned to the size of the smallest
1211 * fence register that can contain the object.
1212 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001213 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001214}
1215
Daniel Vetter5e783302010-11-14 22:32:36 +01001216/**
1217 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1218 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001219 * @dev: the device
1220 * @size: size of the object
1221 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001222 *
1223 * Return the required GTT alignment for an object, only taking into account
1224 * unfenced tiled surface requirements.
1225 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001226uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001227i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1228 uint32_t size,
1229 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001230{
Daniel Vetter5e783302010-11-14 22:32:36 +01001231 /*
1232 * Minimum alignment is 4k (GTT page size) for sane hw.
1233 */
1234 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001235 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001236 return 4096;
1237
Chris Wilsone28f8712011-07-18 13:11:49 -07001238 /* Previous hardware however needs to be aligned to a power-of-two
1239 * tile height. The simplest method for determining this is to reuse
1240 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001241 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001242 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001243}
1244
Jesse Barnesde151cf2008-11-12 10:03:55 -08001245int
Dave Airlieff72145b2011-02-07 12:16:14 +10001246i915_gem_mmap_gtt(struct drm_file *file,
1247 struct drm_device *dev,
1248 uint32_t handle,
1249 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001250{
Chris Wilsonda761a62010-10-27 17:37:08 +01001251 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001252 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001253 int ret;
1254
1255 if (!(dev->driver->driver_features & DRIVER_GEM))
1256 return -ENODEV;
1257
Chris Wilson76c1dec2010-09-25 11:22:51 +01001258 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001259 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001260 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001261
Dave Airlieff72145b2011-02-07 12:16:14 +10001262 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001263 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001264 ret = -ENOENT;
1265 goto unlock;
1266 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001267
Chris Wilson05394f32010-11-08 19:18:58 +00001268 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001269 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001270 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001271 }
1272
Chris Wilson05394f32010-11-08 19:18:58 +00001273 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001274 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001275 ret = -EINVAL;
1276 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001277 }
1278
Chris Wilson05394f32010-11-08 19:18:58 +00001279 if (!obj->base.map_list.map) {
Rob Clarkb464e9a2011-08-10 08:09:08 -05001280 ret = drm_gem_create_mmap_offset(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001281 if (ret)
1282 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001283 }
1284
Dave Airlieff72145b2011-02-07 12:16:14 +10001285 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001286
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001287out:
Chris Wilson05394f32010-11-08 19:18:58 +00001288 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001289unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001290 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001291 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001292}
1293
Dave Airlieff72145b2011-02-07 12:16:14 +10001294/**
1295 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1296 * @dev: DRM device
1297 * @data: GTT mapping ioctl data
1298 * @file: GEM object info
1299 *
1300 * Simply returns the fake offset to userspace so it can mmap it.
1301 * The mmap call will end up in drm_gem_mmap(), which will set things
1302 * up so we can get faults in the handler above.
1303 *
1304 * The fault handler will take care of binding the object into the GTT
1305 * (since it may have been evicted to make room for something), allocating
1306 * a fence register, and mapping the appropriate aperture address into
1307 * userspace.
1308 */
1309int
1310i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1311 struct drm_file *file)
1312{
1313 struct drm_i915_gem_mmap_gtt *args = data;
1314
1315 if (!(dev->driver->driver_features & DRIVER_GEM))
1316 return -ENODEV;
1317
1318 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1319}
1320
1321
Chris Wilsone5281cc2010-10-28 13:45:36 +01001322static int
Chris Wilson05394f32010-11-08 19:18:58 +00001323i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001324 gfp_t gfpmask)
1325{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001326 int page_count, i;
1327 struct address_space *mapping;
1328 struct inode *inode;
1329 struct page *page;
1330
1331 /* Get the list of pages out of our struct file. They'll be pinned
1332 * at this point until we release them.
1333 */
Chris Wilson05394f32010-11-08 19:18:58 +00001334 page_count = obj->base.size / PAGE_SIZE;
1335 BUG_ON(obj->pages != NULL);
1336 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1337 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001338 return -ENOMEM;
1339
Chris Wilson05394f32010-11-08 19:18:58 +00001340 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001341 mapping = inode->i_mapping;
Hugh Dickins5949eac2011-06-27 16:18:18 -07001342 gfpmask |= mapping_gfp_mask(mapping);
1343
Chris Wilsone5281cc2010-10-28 13:45:36 +01001344 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07001345 page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001346 if (IS_ERR(page))
1347 goto err_pages;
1348
Chris Wilson05394f32010-11-08 19:18:58 +00001349 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001350 }
1351
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001352 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001353 i915_gem_object_do_bit_17_swizzle(obj);
1354
1355 return 0;
1356
1357err_pages:
1358 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001359 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001360
Chris Wilson05394f32010-11-08 19:18:58 +00001361 drm_free_large(obj->pages);
1362 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001363 return PTR_ERR(page);
1364}
1365
Chris Wilson5cdf5882010-09-27 15:51:07 +01001366static void
Chris Wilson05394f32010-11-08 19:18:58 +00001367i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001368{
Chris Wilson05394f32010-11-08 19:18:58 +00001369 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001370 int i;
1371
Chris Wilson05394f32010-11-08 19:18:58 +00001372 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001373
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001374 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001375 i915_gem_object_save_bit_17_swizzle(obj);
1376
Chris Wilson05394f32010-11-08 19:18:58 +00001377 if (obj->madv == I915_MADV_DONTNEED)
1378 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001379
1380 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001381 if (obj->dirty)
1382 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001383
Chris Wilson05394f32010-11-08 19:18:58 +00001384 if (obj->madv == I915_MADV_WILLNEED)
1385 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001386
Chris Wilson05394f32010-11-08 19:18:58 +00001387 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001388 }
Chris Wilson05394f32010-11-08 19:18:58 +00001389 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001390
Chris Wilson05394f32010-11-08 19:18:58 +00001391 drm_free_large(obj->pages);
1392 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001393}
1394
Chris Wilson54cf91d2010-11-25 18:00:26 +00001395void
Chris Wilson05394f32010-11-08 19:18:58 +00001396i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001397 struct intel_ring_buffer *ring,
1398 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001399{
Chris Wilson05394f32010-11-08 19:18:58 +00001400 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001401 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001402
Zou Nan hai852835f2010-05-21 09:08:56 +08001403 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001404 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001405
1406 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001407 if (!obj->active) {
1408 drm_gem_object_reference(&obj->base);
1409 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001410 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001411
Eric Anholt673a3942008-07-30 12:06:12 -07001412 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001413 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1414 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001415
Chris Wilson05394f32010-11-08 19:18:58 +00001416 obj->last_rendering_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001417
Chris Wilsoncaea7472010-11-12 13:53:37 +00001418 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001419 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001420
Chris Wilson7dd49062012-03-21 10:48:18 +00001421 /* Bump MRU to take account of the delayed flush */
1422 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1423 struct drm_i915_fence_reg *reg;
1424
1425 reg = &dev_priv->fence_regs[obj->fence_reg];
1426 list_move_tail(&reg->lru_list,
1427 &dev_priv->mm.fence_list);
1428 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001429 }
1430}
1431
1432static void
1433i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1434{
1435 list_del_init(&obj->ring_list);
1436 obj->last_rendering_seqno = 0;
Daniel Vetter15a13bb2012-04-12 01:27:57 +02001437 obj->last_fenced_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001438}
1439
Eric Anholtce44b0e2008-11-06 16:00:31 -08001440static void
Chris Wilson05394f32010-11-08 19:18:58 +00001441i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001442{
Chris Wilson05394f32010-11-08 19:18:58 +00001443 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001444 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001445
Chris Wilson05394f32010-11-08 19:18:58 +00001446 BUG_ON(!obj->active);
1447 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001448
1449 i915_gem_object_move_off_active(obj);
1450}
1451
1452static void
1453i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1454{
1455 struct drm_device *dev = obj->base.dev;
1456 struct drm_i915_private *dev_priv = dev->dev_private;
1457
1458 if (obj->pin_count != 0)
1459 list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
1460 else
1461 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1462
1463 BUG_ON(!list_empty(&obj->gpu_write_list));
1464 BUG_ON(!obj->active);
1465 obj->ring = NULL;
1466
1467 i915_gem_object_move_off_active(obj);
1468 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001469
1470 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001471 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001472 drm_gem_object_unreference(&obj->base);
1473
1474 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001475}
Eric Anholt673a3942008-07-30 12:06:12 -07001476
Chris Wilson963b4832009-09-20 23:03:54 +01001477/* Immediately discard the backing storage */
1478static void
Chris Wilson05394f32010-11-08 19:18:58 +00001479i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001480{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001481 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001482
Chris Wilsonae9fed62010-08-07 11:01:30 +01001483 /* Our goal here is to return as much of the memory as
1484 * is possible back to the system as we are called from OOM.
1485 * To do this we must instruct the shmfs to drop all of its
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001486 * backing pages, *now*.
Chris Wilsonae9fed62010-08-07 11:01:30 +01001487 */
Chris Wilson05394f32010-11-08 19:18:58 +00001488 inode = obj->base.filp->f_path.dentry->d_inode;
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001489 shmem_truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001490
Chris Wilsona14917e2012-02-24 21:13:38 +00001491 if (obj->base.map_list.map)
1492 drm_gem_free_mmap_offset(&obj->base);
1493
Chris Wilson05394f32010-11-08 19:18:58 +00001494 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001495}
1496
1497static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001498i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001499{
Chris Wilson05394f32010-11-08 19:18:58 +00001500 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001501}
1502
Eric Anholt673a3942008-07-30 12:06:12 -07001503static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001504i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1505 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001506{
Chris Wilson05394f32010-11-08 19:18:58 +00001507 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001508
Chris Wilson05394f32010-11-08 19:18:58 +00001509 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001510 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001511 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001512 if (obj->base.write_domain & flush_domains) {
1513 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001514
Chris Wilson05394f32010-11-08 19:18:58 +00001515 obj->base.write_domain = 0;
1516 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001517 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001518 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001519
Daniel Vetter63560392010-02-19 11:51:59 +01001520 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001521 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001522 old_write_domain);
1523 }
1524 }
1525}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001526
Daniel Vetter53d227f2012-01-25 16:32:49 +01001527static u32
1528i915_gem_get_seqno(struct drm_device *dev)
1529{
1530 drm_i915_private_t *dev_priv = dev->dev_private;
1531 u32 seqno = dev_priv->next_seqno;
1532
1533 /* reserve 0 for non-seqno */
1534 if (++dev_priv->next_seqno == 0)
1535 dev_priv->next_seqno = 1;
1536
1537 return seqno;
1538}
1539
1540u32
1541i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1542{
1543 if (ring->outstanding_lazy_request == 0)
1544 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1545
1546 return ring->outstanding_lazy_request;
1547}
1548
Chris Wilson3cce4692010-10-27 16:11:02 +01001549int
Chris Wilsondb53a302011-02-03 11:57:46 +00001550i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001551 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001552 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001553{
Chris Wilsondb53a302011-02-03 11:57:46 +00001554 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001555 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001556 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001557 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001558 int ret;
1559
1560 BUG_ON(request == NULL);
Daniel Vetter53d227f2012-01-25 16:32:49 +01001561 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001562
Chris Wilsona71d8d92012-02-15 11:25:36 +00001563 /* Record the position of the start of the request so that
1564 * should we detect the updated seqno part-way through the
1565 * GPU processing the request, we never over-estimate the
1566 * position of the head.
1567 */
1568 request_ring_position = intel_ring_get_tail(ring);
1569
Chris Wilson3cce4692010-10-27 16:11:02 +01001570 ret = ring->add_request(ring, &seqno);
1571 if (ret)
1572 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001573
Chris Wilsondb53a302011-02-03 11:57:46 +00001574 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001575
1576 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001577 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001578 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001579 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001580 was_empty = list_empty(&ring->request_list);
1581 list_add_tail(&request->list, &ring->request_list);
1582
Chris Wilsondb53a302011-02-03 11:57:46 +00001583 if (file) {
1584 struct drm_i915_file_private *file_priv = file->driver_priv;
1585
Chris Wilson1c255952010-09-26 11:03:27 +01001586 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001587 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001588 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001589 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001590 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001591 }
Eric Anholt673a3942008-07-30 12:06:12 -07001592
Daniel Vetter5391d0c2012-01-25 14:03:57 +01001593 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00001594
Ben Gamarif65d9422009-09-14 17:48:44 -04001595 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001596 if (i915_enable_hangcheck) {
1597 mod_timer(&dev_priv->hangcheck_timer,
1598 jiffies +
1599 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1600 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001601 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001602 queue_delayed_work(dev_priv->wq,
1603 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001604 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001605 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001606}
1607
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001608static inline void
1609i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001610{
Chris Wilson1c255952010-09-26 11:03:27 +01001611 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001612
Chris Wilson1c255952010-09-26 11:03:27 +01001613 if (!file_priv)
1614 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001615
Chris Wilson1c255952010-09-26 11:03:27 +01001616 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001617 if (request->file_priv) {
1618 list_del(&request->client_list);
1619 request->file_priv = NULL;
1620 }
Chris Wilson1c255952010-09-26 11:03:27 +01001621 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001622}
1623
Chris Wilsondfaae392010-09-22 10:31:52 +01001624static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1625 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001626{
Chris Wilsondfaae392010-09-22 10:31:52 +01001627 while (!list_empty(&ring->request_list)) {
1628 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001629
Chris Wilsondfaae392010-09-22 10:31:52 +01001630 request = list_first_entry(&ring->request_list,
1631 struct drm_i915_gem_request,
1632 list);
1633
1634 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001635 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001636 kfree(request);
1637 }
1638
1639 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001640 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001641
Chris Wilson05394f32010-11-08 19:18:58 +00001642 obj = list_first_entry(&ring->active_list,
1643 struct drm_i915_gem_object,
1644 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001645
Chris Wilson05394f32010-11-08 19:18:58 +00001646 obj->base.write_domain = 0;
1647 list_del_init(&obj->gpu_write_list);
1648 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001649 }
Eric Anholt673a3942008-07-30 12:06:12 -07001650}
1651
Chris Wilson312817a2010-11-22 11:50:11 +00001652static void i915_gem_reset_fences(struct drm_device *dev)
1653{
1654 struct drm_i915_private *dev_priv = dev->dev_private;
1655 int i;
1656
Daniel Vetter4b9de732011-10-09 21:52:02 +02001657 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00001658 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001659
Chris Wilsonada726c2012-04-17 15:31:32 +01001660 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001661
Chris Wilsonada726c2012-04-17 15:31:32 +01001662 if (reg->obj)
1663 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001664
Chris Wilsonada726c2012-04-17 15:31:32 +01001665 reg->pin_count = 0;
1666 reg->obj = NULL;
1667 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001668 }
Chris Wilsonada726c2012-04-17 15:31:32 +01001669
1670 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001671}
1672
Chris Wilson069efc12010-09-30 16:53:18 +01001673void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001674{
Chris Wilsondfaae392010-09-22 10:31:52 +01001675 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001676 struct drm_i915_gem_object *obj;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001677 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001678
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001679 for (i = 0; i < I915_NUM_RINGS; i++)
1680 i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
Chris Wilsondfaae392010-09-22 10:31:52 +01001681
1682 /* Remove anything from the flushing lists. The GPU cache is likely
1683 * to be lost on reset along with the data, so simply move the
1684 * lost bo to the inactive list.
1685 */
1686 while (!list_empty(&dev_priv->mm.flushing_list)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001687 obj = list_first_entry(&dev_priv->mm.flushing_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001688 struct drm_i915_gem_object,
1689 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001690
Chris Wilson05394f32010-11-08 19:18:58 +00001691 obj->base.write_domain = 0;
1692 list_del_init(&obj->gpu_write_list);
1693 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001694 }
Chris Wilson9375e442010-09-19 12:21:28 +01001695
Chris Wilsondfaae392010-09-22 10:31:52 +01001696 /* Move everything out of the GPU domains to ensure we do any
1697 * necessary invalidation upon reuse.
1698 */
Chris Wilson05394f32010-11-08 19:18:58 +00001699 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001700 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001701 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001702 {
Chris Wilson05394f32010-11-08 19:18:58 +00001703 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001704 }
Chris Wilson069efc12010-09-30 16:53:18 +01001705
1706 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001707 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001708}
1709
1710/**
1711 * This function clears the request list as sequence numbers are passed.
1712 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001713void
Chris Wilsondb53a302011-02-03 11:57:46 +00001714i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001715{
Eric Anholt673a3942008-07-30 12:06:12 -07001716 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001717 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001718
Chris Wilsondb53a302011-02-03 11:57:46 +00001719 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001720 return;
1721
Chris Wilsondb53a302011-02-03 11:57:46 +00001722 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001723
Chris Wilson78501ea2010-10-27 12:18:21 +01001724 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001725
Chris Wilson076e2c02011-01-21 10:07:18 +00001726 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001727 if (seqno >= ring->sync_seqno[i])
1728 ring->sync_seqno[i] = 0;
1729
Zou Nan hai852835f2010-05-21 09:08:56 +08001730 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001731 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001732
Zou Nan hai852835f2010-05-21 09:08:56 +08001733 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001734 struct drm_i915_gem_request,
1735 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001736
Chris Wilsondfaae392010-09-22 10:31:52 +01001737 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001738 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001739
Chris Wilsondb53a302011-02-03 11:57:46 +00001740 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001741 /* We know the GPU must have read the request to have
1742 * sent us the seqno + interrupt, so use the position
1743 * of tail of the request to update the last known position
1744 * of the GPU head.
1745 */
1746 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001747
1748 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001749 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001750 kfree(request);
1751 }
1752
1753 /* Move any buffers on the active list that are no longer referenced
1754 * by the ringbuffer to the flushing/inactive lists as appropriate.
1755 */
1756 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001757 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001758
Akshay Joshi0206e352011-08-16 15:34:10 -04001759 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001760 struct drm_i915_gem_object,
1761 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001762
Chris Wilson05394f32010-11-08 19:18:58 +00001763 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001764 break;
1765
Chris Wilson05394f32010-11-08 19:18:58 +00001766 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001767 i915_gem_object_move_to_flushing(obj);
1768 else
1769 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001770 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001771
Chris Wilsondb53a302011-02-03 11:57:46 +00001772 if (unlikely(ring->trace_irq_seqno &&
1773 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001774 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001775 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001776 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001777
Chris Wilsondb53a302011-02-03 11:57:46 +00001778 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001779}
1780
1781void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001782i915_gem_retire_requests(struct drm_device *dev)
1783{
1784 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001785 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001786
Chris Wilsonbe726152010-07-23 23:18:50 +01001787 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001788 struct drm_i915_gem_object *obj, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01001789
1790 /* We must be careful that during unbind() we do not
1791 * accidentally infinitely recurse into retire requests.
1792 * Currently:
1793 * retire -> free -> unbind -> wait -> retire_ring
1794 */
Chris Wilson05394f32010-11-08 19:18:58 +00001795 list_for_each_entry_safe(obj, next,
Chris Wilsonbe726152010-07-23 23:18:50 +01001796 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001797 mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00001798 i915_gem_free_object_tail(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01001799 }
1800
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001801 for (i = 0; i < I915_NUM_RINGS; i++)
Chris Wilsondb53a302011-02-03 11:57:46 +00001802 i915_gem_retire_requests_ring(&dev_priv->ring[i]);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001803}
1804
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001805static void
Eric Anholt673a3942008-07-30 12:06:12 -07001806i915_gem_retire_work_handler(struct work_struct *work)
1807{
1808 drm_i915_private_t *dev_priv;
1809 struct drm_device *dev;
Chris Wilson0a587052011-01-09 21:05:44 +00001810 bool idle;
1811 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001812
1813 dev_priv = container_of(work, drm_i915_private_t,
1814 mm.retire_work.work);
1815 dev = dev_priv->dev;
1816
Chris Wilson891b48c2010-09-29 12:26:37 +01001817 /* Come back later if the device is busy... */
1818 if (!mutex_trylock(&dev->struct_mutex)) {
1819 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1820 return;
1821 }
1822
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001823 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001824
Chris Wilson0a587052011-01-09 21:05:44 +00001825 /* Send a periodic flush down the ring so we don't hold onto GEM
1826 * objects indefinitely.
1827 */
1828 idle = true;
1829 for (i = 0; i < I915_NUM_RINGS; i++) {
1830 struct intel_ring_buffer *ring = &dev_priv->ring[i];
1831
1832 if (!list_empty(&ring->gpu_write_list)) {
1833 struct drm_i915_gem_request *request;
1834 int ret;
1835
Chris Wilsondb53a302011-02-03 11:57:46 +00001836 ret = i915_gem_flush_ring(ring,
1837 0, I915_GEM_GPU_DOMAINS);
Chris Wilson0a587052011-01-09 21:05:44 +00001838 request = kzalloc(sizeof(*request), GFP_KERNEL);
1839 if (ret || request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00001840 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00001841 kfree(request);
1842 }
1843
1844 idle &= list_empty(&ring->request_list);
1845 }
1846
1847 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001848 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00001849
Eric Anholt673a3942008-07-30 12:06:12 -07001850 mutex_unlock(&dev->struct_mutex);
1851}
1852
Chris Wilsondb53a302011-02-03 11:57:46 +00001853/**
1854 * Waits for a sequence number to be signaled, and cleans up the
1855 * request and object lists appropriately for that event.
1856 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001857int
Chris Wilsondb53a302011-02-03 11:57:46 +00001858i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001859 uint32_t seqno,
1860 bool do_retire)
Eric Anholt673a3942008-07-30 12:06:12 -07001861{
Chris Wilsondb53a302011-02-03 11:57:46 +00001862 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001863 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001864 int ret = 0;
1865
1866 BUG_ON(seqno == 0);
1867
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001868 if (atomic_read(&dev_priv->mm.wedged)) {
1869 struct completion *x = &dev_priv->error_completion;
1870 bool recovery_complete;
1871 unsigned long flags;
1872
1873 /* Give the error handler a chance to run. */
1874 spin_lock_irqsave(&x->wait.lock, flags);
1875 recovery_complete = x->done > 0;
1876 spin_unlock_irqrestore(&x->wait.lock, flags);
1877
1878 return recovery_complete ? -EIO : -EAGAIN;
1879 }
Ben Gamariffed1d02009-09-14 17:48:41 -04001880
Chris Wilson5d97eb62010-11-10 20:40:02 +00001881 if (seqno == ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01001882 struct drm_i915_gem_request *request;
1883
1884 request = kzalloc(sizeof(*request), GFP_KERNEL);
1885 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01001886 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01001887
Chris Wilsondb53a302011-02-03 11:57:46 +00001888 ret = i915_add_request(ring, NULL, request);
Chris Wilson3cce4692010-10-27 16:11:02 +01001889 if (ret) {
1890 kfree(request);
1891 return ret;
1892 }
1893
1894 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01001895 }
1896
Chris Wilson78501ea2010-10-27 12:18:21 +01001897 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001898 if (HAS_PCH_SPLIT(ring->dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001899 ier = I915_READ(DEIER) | I915_READ(GTIER);
Jesse Barnes23e3f9b2012-03-28 13:39:39 -07001900 else if (IS_VALLEYVIEW(ring->dev))
1901 ier = I915_READ(GTIER) | I915_READ(VLV_IER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001902 else
1903 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001904 if (!ier) {
1905 DRM_ERROR("something (likely vbetool) disabled "
1906 "interrupts, re-enabling\n");
Chris Wilsonf01c22f2011-06-28 11:48:51 +01001907 ring->dev->driver->irq_preinstall(ring->dev);
1908 ring->dev->driver->irq_postinstall(ring->dev);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001909 }
1910
Chris Wilsondb53a302011-02-03 11:57:46 +00001911 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001912
Chris Wilsonb2223492010-10-27 15:27:33 +01001913 ring->waiting_seqno = seqno;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001914 if (ring->irq_get(ring)) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001915 if (dev_priv->mm.interruptible)
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001916 ret = wait_event_interruptible(ring->irq_queue,
1917 i915_seqno_passed(ring->get_seqno(ring), seqno)
1918 || atomic_read(&dev_priv->mm.wedged));
1919 else
1920 wait_event(ring->irq_queue,
1921 i915_seqno_passed(ring->get_seqno(ring), seqno)
1922 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001923
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001924 ring->irq_put(ring);
Eric Anholte959b5d2011-12-22 14:55:01 -08001925 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
1926 seqno) ||
1927 atomic_read(&dev_priv->mm.wedged), 3000))
Chris Wilsonb5ba1772010-12-14 12:17:15 +00001928 ret = -EBUSY;
Chris Wilsonb2223492010-10-27 15:27:33 +01001929 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001930
Chris Wilsondb53a302011-02-03 11:57:46 +00001931 trace_i915_gem_request_wait_end(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001932 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001933 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001934 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07001935
Eric Anholt673a3942008-07-30 12:06:12 -07001936 /* Directly dispatch request retiring. While we have the work queue
1937 * to handle this, the waiter on a request often wants an associated
1938 * buffer to have made it to the inactive list, and we would need
1939 * a separate wait queue to handle that.
1940 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001941 if (ret == 0 && do_retire)
Chris Wilsondb53a302011-02-03 11:57:46 +00001942 i915_gem_retire_requests_ring(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001943
1944 return ret;
1945}
1946
Daniel Vetter48764bf2009-09-15 22:57:32 +02001947/**
Eric Anholt673a3942008-07-30 12:06:12 -07001948 * Ensures that all rendering to the object has completed and the object is
1949 * safe to unbind from the GTT or access from the CPU.
1950 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001951int
Chris Wilsonce453d82011-02-21 14:43:56 +00001952i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001953{
Eric Anholt673a3942008-07-30 12:06:12 -07001954 int ret;
1955
Eric Anholte47c68e2008-11-14 13:35:19 -08001956 /* This function only exists to support waiting for existing rendering,
1957 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001958 */
Chris Wilson05394f32010-11-08 19:18:58 +00001959 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001960
1961 /* If there is rendering queued on the buffer being evicted, wait for
1962 * it.
1963 */
Chris Wilson05394f32010-11-08 19:18:58 +00001964 if (obj->active) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001965 ret = i915_wait_request(obj->ring, obj->last_rendering_seqno,
1966 true);
Chris Wilson2cf34d72010-09-14 13:03:28 +01001967 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07001968 return ret;
1969 }
1970
1971 return 0;
1972}
1973
Ben Widawsky5816d642012-04-11 11:18:19 -07001974/**
1975 * i915_gem_object_sync - sync an object to a ring.
1976 *
1977 * @obj: object which may be in use on another ring.
1978 * @to: ring we wish to use the object on. May be NULL.
1979 *
1980 * This code is meant to abstract object synchronization with the GPU.
1981 * Calling with NULL implies synchronizing the object with the CPU
1982 * rather than a particular GPU ring.
1983 *
1984 * Returns 0 if successful, else propagates up the lower layer error.
1985 */
Ben Widawsky2911a352012-04-05 14:47:36 -07001986int
1987i915_gem_object_sync(struct drm_i915_gem_object *obj,
1988 struct intel_ring_buffer *to)
1989{
1990 struct intel_ring_buffer *from = obj->ring;
1991 u32 seqno;
1992 int ret, idx;
1993
1994 if (from == NULL || to == from)
1995 return 0;
1996
Ben Widawsky5816d642012-04-11 11:18:19 -07001997 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Ben Widawsky2911a352012-04-05 14:47:36 -07001998 return i915_gem_object_wait_rendering(obj);
1999
2000 idx = intel_ring_sync_index(from, to);
2001
2002 seqno = obj->last_rendering_seqno;
2003 if (seqno <= from->sync_seqno[idx])
2004 return 0;
2005
2006 if (seqno == from->outstanding_lazy_request) {
2007 struct drm_i915_gem_request *request;
2008
2009 request = kzalloc(sizeof(*request), GFP_KERNEL);
2010 if (request == NULL)
2011 return -ENOMEM;
2012
2013 ret = i915_add_request(from, NULL, request);
2014 if (ret) {
2015 kfree(request);
2016 return ret;
2017 }
2018
2019 seqno = request->seqno;
2020 }
2021
Ben Widawsky2911a352012-04-05 14:47:36 -07002022
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002023 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002024 if (!ret)
2025 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002026
Ben Widawskye3a5a222012-04-11 11:18:20 -07002027 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002028}
2029
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002030static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2031{
2032 u32 old_write_domain, old_read_domains;
2033
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002034 /* Act a barrier for all accesses through the GTT */
2035 mb();
2036
2037 /* Force a pagefault for domain tracking on next user access */
2038 i915_gem_release_mmap(obj);
2039
Keith Packardb97c3d92011-06-24 21:02:59 -07002040 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2041 return;
2042
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002043 old_read_domains = obj->base.read_domains;
2044 old_write_domain = obj->base.write_domain;
2045
2046 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2047 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2048
2049 trace_i915_gem_object_change_domain(obj,
2050 old_read_domains,
2051 old_write_domain);
2052}
2053
Eric Anholt673a3942008-07-30 12:06:12 -07002054/**
2055 * Unbinds an object from the GTT aperture.
2056 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002057int
Chris Wilson05394f32010-11-08 19:18:58 +00002058i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002059{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002060 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002061 int ret = 0;
2062
Chris Wilson05394f32010-11-08 19:18:58 +00002063 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002064 return 0;
2065
Chris Wilson05394f32010-11-08 19:18:58 +00002066 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002067 DRM_ERROR("Attempting to unbind pinned buffer\n");
2068 return -EINVAL;
2069 }
2070
Chris Wilsona8198ee2011-04-13 22:04:09 +01002071 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson8dc17752010-07-23 23:18:51 +01002072 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002073 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002074 /* Continue on if we fail due to EIO, the GPU is hung so we
2075 * should be safe and we need to cleanup or else we might
2076 * cause memory corruption through use-after-free.
2077 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002078
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002079 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002080
2081 /* Move the object to the CPU domain to ensure that
2082 * any possible CPU writes while it's not in the GTT
2083 * are flushed when we go to remap it.
2084 */
2085 if (ret == 0)
2086 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2087 if (ret == -ERESTARTSYS)
2088 return ret;
Chris Wilson812ed4922010-09-30 15:08:57 +01002089 if (ret) {
Chris Wilsona8198ee2011-04-13 22:04:09 +01002090 /* In the event of a disaster, abandon all caches and
2091 * hope for the best.
2092 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002093 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002094 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002095 }
Eric Anholt673a3942008-07-30 12:06:12 -07002096
Daniel Vetter96b47b62009-12-15 17:50:00 +01002097 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002098 ret = i915_gem_object_put_fence(obj);
2099 if (ret == -ERESTARTSYS)
2100 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002101
Chris Wilsondb53a302011-02-03 11:57:46 +00002102 trace_i915_gem_object_unbind(obj);
2103
Daniel Vetter74898d72012-02-15 23:50:22 +01002104 if (obj->has_global_gtt_mapping)
2105 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002106 if (obj->has_aliasing_ppgtt_mapping) {
2107 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2108 obj->has_aliasing_ppgtt_mapping = 0;
2109 }
Daniel Vetter74163902012-02-15 23:50:21 +01002110 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002111
Chris Wilsone5281cc2010-10-28 13:45:36 +01002112 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002113
Chris Wilson6299f992010-11-24 12:23:44 +00002114 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002115 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002116 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002117 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002118
Chris Wilson05394f32010-11-08 19:18:58 +00002119 drm_mm_put_block(obj->gtt_space);
2120 obj->gtt_space = NULL;
2121 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002122
Chris Wilson05394f32010-11-08 19:18:58 +00002123 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002124 i915_gem_object_truncate(obj);
2125
Chris Wilson8dc17752010-07-23 23:18:51 +01002126 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002127}
2128
Chris Wilson88241782011-01-07 17:09:48 +00002129int
Chris Wilsondb53a302011-02-03 11:57:46 +00002130i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002131 uint32_t invalidate_domains,
2132 uint32_t flush_domains)
2133{
Chris Wilson88241782011-01-07 17:09:48 +00002134 int ret;
2135
Chris Wilson36d527d2011-03-19 22:26:49 +00002136 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2137 return 0;
2138
Chris Wilsondb53a302011-02-03 11:57:46 +00002139 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2140
Chris Wilson88241782011-01-07 17:09:48 +00002141 ret = ring->flush(ring, invalidate_domains, flush_domains);
2142 if (ret)
2143 return ret;
2144
Chris Wilson36d527d2011-03-19 22:26:49 +00002145 if (flush_domains & I915_GEM_GPU_DOMAINS)
2146 i915_gem_process_flushing_list(ring, flush_domains);
2147
Chris Wilson88241782011-01-07 17:09:48 +00002148 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002149}
2150
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002151static int i915_ring_idle(struct intel_ring_buffer *ring, bool do_retire)
Chris Wilsona56ba562010-09-28 10:07:56 +01002152{
Chris Wilson88241782011-01-07 17:09:48 +00002153 int ret;
2154
Chris Wilson395b70b2010-10-28 21:28:46 +01002155 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002156 return 0;
2157
Chris Wilson88241782011-01-07 17:09:48 +00002158 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002159 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002160 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002161 if (ret)
2162 return ret;
2163 }
2164
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002165 return i915_wait_request(ring, i915_gem_next_request_seqno(ring),
2166 do_retire);
Chris Wilsona56ba562010-09-28 10:07:56 +01002167}
2168
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002169int i915_gpu_idle(struct drm_device *dev, bool do_retire)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002170{
2171 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002172 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002173
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002174 /* Flush everything onto the inactive list. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002175 for (i = 0; i < I915_NUM_RINGS; i++) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002176 ret = i915_ring_idle(&dev_priv->ring[i], do_retire);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002177 if (ret)
2178 return ret;
2179 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002180
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002181 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002182}
2183
Chris Wilson9ce079e2012-04-17 15:31:30 +01002184static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2185 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002186{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002187 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002188 uint64_t val;
2189
Chris Wilson9ce079e2012-04-17 15:31:30 +01002190 if (obj) {
2191 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002192
Chris Wilson9ce079e2012-04-17 15:31:30 +01002193 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2194 0xfffff000) << 32;
2195 val |= obj->gtt_offset & 0xfffff000;
2196 val |= (uint64_t)((obj->stride / 128) - 1) <<
2197 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002198
Chris Wilson9ce079e2012-04-17 15:31:30 +01002199 if (obj->tiling_mode == I915_TILING_Y)
2200 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2201 val |= I965_FENCE_REG_VALID;
2202 } else
2203 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002204
Chris Wilson9ce079e2012-04-17 15:31:30 +01002205 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2206 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002207}
2208
Chris Wilson9ce079e2012-04-17 15:31:30 +01002209static void i965_write_fence_reg(struct drm_device *dev, int reg,
2210 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002211{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002212 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002213 uint64_t val;
2214
Chris Wilson9ce079e2012-04-17 15:31:30 +01002215 if (obj) {
2216 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002217
Chris Wilson9ce079e2012-04-17 15:31:30 +01002218 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2219 0xfffff000) << 32;
2220 val |= obj->gtt_offset & 0xfffff000;
2221 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2222 if (obj->tiling_mode == I915_TILING_Y)
2223 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2224 val |= I965_FENCE_REG_VALID;
2225 } else
2226 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002227
Chris Wilson9ce079e2012-04-17 15:31:30 +01002228 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2229 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002230}
2231
Chris Wilson9ce079e2012-04-17 15:31:30 +01002232static void i915_write_fence_reg(struct drm_device *dev, int reg,
2233 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002234{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002235 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002236 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002237
Chris Wilson9ce079e2012-04-17 15:31:30 +01002238 if (obj) {
2239 u32 size = obj->gtt_space->size;
2240 int pitch_val;
2241 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002242
Chris Wilson9ce079e2012-04-17 15:31:30 +01002243 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2244 (size & -size) != size ||
2245 (obj->gtt_offset & (size - 1)),
2246 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2247 obj->gtt_offset, obj->map_and_fenceable, size);
2248
2249 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2250 tile_width = 128;
2251 else
2252 tile_width = 512;
2253
2254 /* Note: pitch better be a power of two tile widths */
2255 pitch_val = obj->stride / tile_width;
2256 pitch_val = ffs(pitch_val) - 1;
2257
2258 val = obj->gtt_offset;
2259 if (obj->tiling_mode == I915_TILING_Y)
2260 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2261 val |= I915_FENCE_SIZE_BITS(size);
2262 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2263 val |= I830_FENCE_REG_VALID;
2264 } else
2265 val = 0;
2266
2267 if (reg < 8)
2268 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002269 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002270 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002271
Chris Wilson9ce079e2012-04-17 15:31:30 +01002272 I915_WRITE(reg, val);
2273 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002274}
2275
Chris Wilson9ce079e2012-04-17 15:31:30 +01002276static void i830_write_fence_reg(struct drm_device *dev, int reg,
2277 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002278{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002279 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002280 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002281
Chris Wilson9ce079e2012-04-17 15:31:30 +01002282 if (obj) {
2283 u32 size = obj->gtt_space->size;
2284 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002285
Chris Wilson9ce079e2012-04-17 15:31:30 +01002286 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2287 (size & -size) != size ||
2288 (obj->gtt_offset & (size - 1)),
2289 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2290 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002291
Chris Wilson9ce079e2012-04-17 15:31:30 +01002292 pitch_val = obj->stride / 128;
2293 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002294
Chris Wilson9ce079e2012-04-17 15:31:30 +01002295 val = obj->gtt_offset;
2296 if (obj->tiling_mode == I915_TILING_Y)
2297 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2298 val |= I830_FENCE_SIZE_BITS(size);
2299 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2300 val |= I830_FENCE_REG_VALID;
2301 } else
2302 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002303
Chris Wilson9ce079e2012-04-17 15:31:30 +01002304 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2305 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2306}
2307
2308static void i915_gem_write_fence(struct drm_device *dev, int reg,
2309 struct drm_i915_gem_object *obj)
2310{
2311 switch (INTEL_INFO(dev)->gen) {
2312 case 7:
2313 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2314 case 5:
2315 case 4: i965_write_fence_reg(dev, reg, obj); break;
2316 case 3: i915_write_fence_reg(dev, reg, obj); break;
2317 case 2: i830_write_fence_reg(dev, reg, obj); break;
2318 default: break;
2319 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002320}
2321
Chris Wilson61050802012-04-17 15:31:31 +01002322static inline int fence_number(struct drm_i915_private *dev_priv,
2323 struct drm_i915_fence_reg *fence)
2324{
2325 return fence - dev_priv->fence_regs;
2326}
2327
2328static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2329 struct drm_i915_fence_reg *fence,
2330 bool enable)
2331{
2332 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2333 int reg = fence_number(dev_priv, fence);
2334
2335 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2336
2337 if (enable) {
2338 obj->fence_reg = reg;
2339 fence->obj = obj;
2340 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2341 } else {
2342 obj->fence_reg = I915_FENCE_REG_NONE;
2343 fence->obj = NULL;
2344 list_del_init(&fence->lru_list);
2345 }
2346}
2347
Chris Wilsond9e86c02010-11-10 16:40:20 +00002348static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002349i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002350{
2351 int ret;
2352
2353 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002354 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilson1c293ea2012-04-17 15:31:27 +01002355 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00002356 0, obj->base.write_domain);
2357 if (ret)
2358 return ret;
2359 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002360
2361 obj->fenced_gpu_access = false;
2362 }
2363
Chris Wilson1c293ea2012-04-17 15:31:27 +01002364 if (obj->last_fenced_seqno) {
Chris Wilson18991842012-04-17 15:31:29 +01002365 ret = i915_wait_request(obj->ring,
2366 obj->last_fenced_seqno,
Chris Wilson14415742012-04-17 15:31:33 +01002367 false);
Chris Wilson18991842012-04-17 15:31:29 +01002368 if (ret)
2369 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002370
2371 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002372 }
2373
Chris Wilson63256ec2011-01-04 18:42:07 +00002374 /* Ensure that all CPU reads are completed before installing a fence
2375 * and all writes before removing the fence.
2376 */
2377 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2378 mb();
2379
Chris Wilsond9e86c02010-11-10 16:40:20 +00002380 return 0;
2381}
2382
2383int
2384i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2385{
Chris Wilson61050802012-04-17 15:31:31 +01002386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002387 int ret;
2388
Chris Wilsona360bb12012-04-17 15:31:25 +01002389 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002390 if (ret)
2391 return ret;
2392
Chris Wilson61050802012-04-17 15:31:31 +01002393 if (obj->fence_reg == I915_FENCE_REG_NONE)
2394 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002395
Chris Wilson61050802012-04-17 15:31:31 +01002396 i915_gem_object_update_fence(obj,
2397 &dev_priv->fence_regs[obj->fence_reg],
2398 false);
2399 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002400
2401 return 0;
2402}
2403
2404static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002405i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002406{
Daniel Vetterae3db242010-02-19 11:51:58 +01002407 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002408 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002409 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002410
2411 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002412 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002413 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2414 reg = &dev_priv->fence_regs[i];
2415 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002416 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002417
Chris Wilson1690e1e2011-12-14 13:57:08 +01002418 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002419 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002420 }
2421
Chris Wilsond9e86c02010-11-10 16:40:20 +00002422 if (avail == NULL)
2423 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002424
2425 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002426 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002427 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002428 continue;
2429
Chris Wilson8fe301a2012-04-17 15:31:28 +01002430 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002431 }
2432
Chris Wilson8fe301a2012-04-17 15:31:28 +01002433 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002434}
2435
Jesse Barnesde151cf2008-11-12 10:03:55 -08002436/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002437 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002438 * @obj: object to map through a fence reg
2439 *
2440 * When mapping objects through the GTT, userspace wants to be able to write
2441 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002442 * This function walks the fence regs looking for a free one for @obj,
2443 * stealing one if it can't find any.
2444 *
2445 * It then sets up the reg based on the object's properties: address, pitch
2446 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002447 *
2448 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002449 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002450int
Chris Wilson06d98132012-04-17 15:31:24 +01002451i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002452{
Chris Wilson05394f32010-11-08 19:18:58 +00002453 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002454 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002455 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002456 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002457 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002458
Chris Wilson14415742012-04-17 15:31:33 +01002459 /* Have we updated the tiling parameters upon the object and so
2460 * will need to serialise the write to the associated fence register?
2461 */
2462 if (obj->tiling_changed) {
2463 ret = i915_gem_object_flush_fence(obj);
2464 if (ret)
2465 return ret;
2466 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002467
Chris Wilsond9e86c02010-11-10 16:40:20 +00002468 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002469 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2470 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson14415742012-04-17 15:31:33 +01002471 if (!obj->tiling_changed) {
2472 list_move_tail(&reg->lru_list,
2473 &dev_priv->mm.fence_list);
2474 return 0;
2475 }
2476 } else if (enable) {
2477 reg = i915_find_fence_reg(dev);
2478 if (reg == NULL)
2479 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002480
Chris Wilson14415742012-04-17 15:31:33 +01002481 if (reg->obj) {
2482 struct drm_i915_gem_object *old = reg->obj;
2483
2484 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002485 if (ret)
2486 return ret;
2487
Chris Wilson14415742012-04-17 15:31:33 +01002488 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002489 }
Chris Wilson14415742012-04-17 15:31:33 +01002490 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002491 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002492
Chris Wilson14415742012-04-17 15:31:33 +01002493 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002494 obj->tiling_changed = false;
Chris Wilson14415742012-04-17 15:31:33 +01002495
Chris Wilson9ce079e2012-04-17 15:31:30 +01002496 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002497}
2498
2499/**
Eric Anholt673a3942008-07-30 12:06:12 -07002500 * Finds free space in the GTT aperture and binds the object there.
2501 */
2502static int
Chris Wilson05394f32010-11-08 19:18:58 +00002503i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002504 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002505 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002506{
Chris Wilson05394f32010-11-08 19:18:58 +00002507 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002508 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002509 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002510 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002511 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002512 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002513 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002514
Chris Wilson05394f32010-11-08 19:18:58 +00002515 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002516 DRM_ERROR("Attempting to bind a purgeable object\n");
2517 return -EINVAL;
2518 }
2519
Chris Wilsone28f8712011-07-18 13:11:49 -07002520 fence_size = i915_gem_get_gtt_size(dev,
2521 obj->base.size,
2522 obj->tiling_mode);
2523 fence_alignment = i915_gem_get_gtt_alignment(dev,
2524 obj->base.size,
2525 obj->tiling_mode);
2526 unfenced_alignment =
2527 i915_gem_get_unfenced_gtt_alignment(dev,
2528 obj->base.size,
2529 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002530
Eric Anholt673a3942008-07-30 12:06:12 -07002531 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002532 alignment = map_and_fenceable ? fence_alignment :
2533 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002534 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002535 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2536 return -EINVAL;
2537 }
2538
Chris Wilson05394f32010-11-08 19:18:58 +00002539 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002540
Chris Wilson654fc602010-05-27 13:18:21 +01002541 /* If the object is bigger than the entire aperture, reject it early
2542 * before evicting everything in a vain attempt to find space.
2543 */
Chris Wilson05394f32010-11-08 19:18:58 +00002544 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002545 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002546 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2547 return -E2BIG;
2548 }
2549
Eric Anholt673a3942008-07-30 12:06:12 -07002550 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002551 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002552 free_space =
2553 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002554 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002555 dev_priv->mm.gtt_mappable_end,
2556 0);
2557 else
2558 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002559 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002560
2561 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002562 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002563 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002564 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002565 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002566 dev_priv->mm.gtt_mappable_end,
2567 0);
2568 else
Chris Wilson05394f32010-11-08 19:18:58 +00002569 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002570 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002571 }
Chris Wilson05394f32010-11-08 19:18:58 +00002572 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002573 /* If the gtt is empty and we're still having trouble
2574 * fitting our object in, we're out of memory.
2575 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002576 ret = i915_gem_evict_something(dev, size, alignment,
2577 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002578 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002579 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002580
Eric Anholt673a3942008-07-30 12:06:12 -07002581 goto search_free;
2582 }
2583
Chris Wilsone5281cc2010-10-28 13:45:36 +01002584 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002585 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002586 drm_mm_put_block(obj->gtt_space);
2587 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002588
2589 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002590 /* first try to reclaim some memory by clearing the GTT */
2591 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002592 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002593 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002594 if (gfpmask) {
2595 gfpmask = 0;
2596 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002597 }
2598
Chris Wilson809b6332011-01-10 17:33:15 +00002599 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002600 }
2601
2602 goto search_free;
2603 }
2604
Eric Anholt673a3942008-07-30 12:06:12 -07002605 return ret;
2606 }
2607
Daniel Vetter74163902012-02-15 23:50:21 +01002608 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002609 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002610 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002611 drm_mm_put_block(obj->gtt_space);
2612 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002613
Chris Wilson809b6332011-01-10 17:33:15 +00002614 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002615 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002616
2617 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002618 }
Eric Anholt673a3942008-07-30 12:06:12 -07002619
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002620 if (!dev_priv->mm.aliasing_ppgtt)
2621 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002622
Chris Wilson6299f992010-11-24 12:23:44 +00002623 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002624 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002625
Eric Anholt673a3942008-07-30 12:06:12 -07002626 /* Assert that the object is not currently in any GPU domain. As it
2627 * wasn't in the GTT, there shouldn't be any way it could have been in
2628 * a GPU cache
2629 */
Chris Wilson05394f32010-11-08 19:18:58 +00002630 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2631 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002632
Chris Wilson6299f992010-11-24 12:23:44 +00002633 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002634
Daniel Vetter75e9e912010-11-04 17:11:09 +01002635 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002636 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002637 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002638
Daniel Vetter75e9e912010-11-04 17:11:09 +01002639 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002640 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002641
Chris Wilson05394f32010-11-08 19:18:58 +00002642 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002643
Chris Wilsondb53a302011-02-03 11:57:46 +00002644 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002645 return 0;
2646}
2647
2648void
Chris Wilson05394f32010-11-08 19:18:58 +00002649i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002650{
Eric Anholt673a3942008-07-30 12:06:12 -07002651 /* If we don't have a page list set up, then we're not pinned
2652 * to GPU, and we can ignore the cache flush because it'll happen
2653 * again at bind time.
2654 */
Chris Wilson05394f32010-11-08 19:18:58 +00002655 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002656 return;
2657
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002658 /* If the GPU is snooping the contents of the CPU cache,
2659 * we do not need to manually clear the CPU cache lines. However,
2660 * the caches are only snooped when the render cache is
2661 * flushed/invalidated. As we always have to emit invalidations
2662 * and flushes when moving into and out of the RENDER domain, correct
2663 * snooping behaviour occurs naturally as the result of our domain
2664 * tracking.
2665 */
2666 if (obj->cache_level != I915_CACHE_NONE)
2667 return;
2668
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002669 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002670
Chris Wilson05394f32010-11-08 19:18:58 +00002671 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002672}
2673
Eric Anholte47c68e2008-11-14 13:35:19 -08002674/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002675static int
Chris Wilson3619df02010-11-28 15:37:17 +00002676i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002677{
Chris Wilson05394f32010-11-08 19:18:58 +00002678 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002679 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002680
2681 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002682 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002683}
2684
2685/** Flushes the GTT write domain for the object if it's dirty. */
2686static void
Chris Wilson05394f32010-11-08 19:18:58 +00002687i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002688{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002689 uint32_t old_write_domain;
2690
Chris Wilson05394f32010-11-08 19:18:58 +00002691 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002692 return;
2693
Chris Wilson63256ec2011-01-04 18:42:07 +00002694 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002695 * to it immediately go to main memory as far as we know, so there's
2696 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002697 *
2698 * However, we do have to enforce the order so that all writes through
2699 * the GTT land before any writes to the device, such as updates to
2700 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002701 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002702 wmb();
2703
Chris Wilson05394f32010-11-08 19:18:58 +00002704 old_write_domain = obj->base.write_domain;
2705 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002706
2707 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002708 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002709 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002710}
2711
2712/** Flushes the CPU write domain for the object if it's dirty. */
2713static void
Chris Wilson05394f32010-11-08 19:18:58 +00002714i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002715{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002716 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002717
Chris Wilson05394f32010-11-08 19:18:58 +00002718 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002719 return;
2720
2721 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002722 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002723 old_write_domain = obj->base.write_domain;
2724 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002725
2726 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002727 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002728 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002729}
2730
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002731/**
2732 * Moves a single object to the GTT read, and possibly write domain.
2733 *
2734 * This function returns when the move is complete, including waiting on
2735 * flushes to occur.
2736 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002737int
Chris Wilson20217462010-11-23 15:26:33 +00002738i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002739{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002740 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002741 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002742
Eric Anholt02354392008-11-26 13:58:13 -08002743 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002744 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002745 return -EINVAL;
2746
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002747 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2748 return 0;
2749
Chris Wilson88241782011-01-07 17:09:48 +00002750 ret = i915_gem_object_flush_gpu_write_domain(obj);
2751 if (ret)
2752 return ret;
2753
Chris Wilson87ca9c82010-12-02 09:42:56 +00002754 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002755 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002756 if (ret)
2757 return ret;
2758 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002759
Chris Wilson72133422010-09-13 23:56:38 +01002760 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002761
Chris Wilson05394f32010-11-08 19:18:58 +00002762 old_write_domain = obj->base.write_domain;
2763 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002764
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002765 /* It should now be out of any other write domains, and we can update
2766 * the domain values for our changes.
2767 */
Chris Wilson05394f32010-11-08 19:18:58 +00002768 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2769 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002770 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002771 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2772 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2773 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002774 }
2775
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002776 trace_i915_gem_object_change_domain(obj,
2777 old_read_domains,
2778 old_write_domain);
2779
Eric Anholte47c68e2008-11-14 13:35:19 -08002780 return 0;
2781}
2782
Chris Wilsone4ffd172011-04-04 09:44:39 +01002783int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2784 enum i915_cache_level cache_level)
2785{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002786 struct drm_device *dev = obj->base.dev;
2787 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01002788 int ret;
2789
2790 if (obj->cache_level == cache_level)
2791 return 0;
2792
2793 if (obj->pin_count) {
2794 DRM_DEBUG("can not change the cache level of pinned objects\n");
2795 return -EBUSY;
2796 }
2797
2798 if (obj->gtt_space) {
2799 ret = i915_gem_object_finish_gpu(obj);
2800 if (ret)
2801 return ret;
2802
2803 i915_gem_object_finish_gtt(obj);
2804
2805 /* Before SandyBridge, you could not use tiling or fence
2806 * registers with snooped memory, so relinquish any fences
2807 * currently pointing to our region in the aperture.
2808 */
2809 if (INTEL_INFO(obj->base.dev)->gen < 6) {
2810 ret = i915_gem_object_put_fence(obj);
2811 if (ret)
2812 return ret;
2813 }
2814
Daniel Vetter74898d72012-02-15 23:50:22 +01002815 if (obj->has_global_gtt_mapping)
2816 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002817 if (obj->has_aliasing_ppgtt_mapping)
2818 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
2819 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01002820 }
2821
2822 if (cache_level == I915_CACHE_NONE) {
2823 u32 old_read_domains, old_write_domain;
2824
2825 /* If we're coming from LLC cached, then we haven't
2826 * actually been tracking whether the data is in the
2827 * CPU cache or not, since we only allow one bit set
2828 * in obj->write_domain and have been skipping the clflushes.
2829 * Just set it to the CPU cache for now.
2830 */
2831 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
2832 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
2833
2834 old_read_domains = obj->base.read_domains;
2835 old_write_domain = obj->base.write_domain;
2836
2837 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2838 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2839
2840 trace_i915_gem_object_change_domain(obj,
2841 old_read_domains,
2842 old_write_domain);
2843 }
2844
2845 obj->cache_level = cache_level;
2846 return 0;
2847}
2848
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002849/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002850 * Prepare buffer for display plane (scanout, cursors, etc).
2851 * Can be called from an uninterruptible phase (modesetting) and allows
2852 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002853 */
2854int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002855i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2856 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00002857 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002858{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002859 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002860 int ret;
2861
Chris Wilson88241782011-01-07 17:09:48 +00002862 ret = i915_gem_object_flush_gpu_write_domain(obj);
2863 if (ret)
2864 return ret;
2865
Chris Wilson0be73282010-12-06 14:36:27 +00002866 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07002867 ret = i915_gem_object_sync(obj, pipelined);
2868 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002869 return ret;
2870 }
2871
Eric Anholta7ef0642011-03-29 16:59:54 -07002872 /* The display engine is not coherent with the LLC cache on gen6. As
2873 * a result, we make sure that the pinning that is about to occur is
2874 * done with uncached PTEs. This is lowest common denominator for all
2875 * chipsets.
2876 *
2877 * However for gen6+, we could do better by using the GFDT bit instead
2878 * of uncaching, which would allow us to flush all the LLC-cached data
2879 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
2880 */
2881 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
2882 if (ret)
2883 return ret;
2884
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002885 /* As the user may map the buffer once pinned in the display plane
2886 * (e.g. libkms for the bootup splash), we have to ensure that we
2887 * always use map_and_fenceable for all scanout buffers.
2888 */
2889 ret = i915_gem_object_pin(obj, alignment, true);
2890 if (ret)
2891 return ret;
2892
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002893 i915_gem_object_flush_cpu_write_domain(obj);
2894
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002895 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00002896 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002897
2898 /* It should now be out of any other write domains, and we can update
2899 * the domain values for our changes.
2900 */
2901 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00002902 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002903
2904 trace_i915_gem_object_change_domain(obj,
2905 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002906 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002907
2908 return 0;
2909}
2910
Chris Wilson85345512010-11-13 09:49:11 +00002911int
Chris Wilsona8198ee2011-04-13 22:04:09 +01002912i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00002913{
Chris Wilson88241782011-01-07 17:09:48 +00002914 int ret;
2915
Chris Wilsona8198ee2011-04-13 22:04:09 +01002916 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00002917 return 0;
2918
Chris Wilson88241782011-01-07 17:09:48 +00002919 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002920 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00002921 if (ret)
2922 return ret;
2923 }
Chris Wilson85345512010-11-13 09:49:11 +00002924
Chris Wilsonc501ae72011-12-14 13:57:23 +01002925 ret = i915_gem_object_wait_rendering(obj);
2926 if (ret)
2927 return ret;
2928
Chris Wilsona8198ee2011-04-13 22:04:09 +01002929 /* Ensure that we invalidate the GPU's caches and TLBs. */
2930 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01002931 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00002932}
2933
Eric Anholte47c68e2008-11-14 13:35:19 -08002934/**
2935 * Moves a single object to the CPU read, and possibly write domain.
2936 *
2937 * This function returns when the move is complete, including waiting on
2938 * flushes to occur.
2939 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02002940int
Chris Wilson919926a2010-11-12 13:42:53 +00002941i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08002942{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002943 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002944 int ret;
2945
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002946 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
2947 return 0;
2948
Chris Wilson88241782011-01-07 17:09:48 +00002949 ret = i915_gem_object_flush_gpu_write_domain(obj);
2950 if (ret)
2951 return ret;
2952
Chris Wilsonf8413192012-04-10 11:52:50 +01002953 if (write || obj->pending_gpu_write) {
2954 ret = i915_gem_object_wait_rendering(obj);
2955 if (ret)
2956 return ret;
2957 }
Eric Anholte47c68e2008-11-14 13:35:19 -08002958
2959 i915_gem_object_flush_gtt_write_domain(obj);
2960
Chris Wilson05394f32010-11-08 19:18:58 +00002961 old_write_domain = obj->base.write_domain;
2962 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002963
Eric Anholte47c68e2008-11-14 13:35:19 -08002964 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00002965 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08002966 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002967
Chris Wilson05394f32010-11-08 19:18:58 +00002968 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002969 }
2970
2971 /* It should now be out of any other write domains, and we can update
2972 * the domain values for our changes.
2973 */
Chris Wilson05394f32010-11-08 19:18:58 +00002974 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08002975
2976 /* If we're writing through the CPU, then the GPU read domains will
2977 * need to be invalidated at next use.
2978 */
2979 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002980 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2981 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002982 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002983
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002984 trace_i915_gem_object_change_domain(obj,
2985 old_read_domains,
2986 old_write_domain);
2987
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002988 return 0;
2989}
2990
Eric Anholt673a3942008-07-30 12:06:12 -07002991/* Throttle our rendering by waiting until the ring has completed our requests
2992 * emitted over 20 msec ago.
2993 *
Eric Anholtb9624422009-06-03 07:27:35 +00002994 * Note that if we were to use the current jiffies each time around the loop,
2995 * we wouldn't escape the function with any frames outstanding if the time to
2996 * render a frame was over 20ms.
2997 *
Eric Anholt673a3942008-07-30 12:06:12 -07002998 * This should get us reasonable parallelism between CPU and GPU but also
2999 * relatively low latency when blocking on a particular request to finish.
3000 */
3001static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003002i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003003{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003004 struct drm_i915_private *dev_priv = dev->dev_private;
3005 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003006 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003007 struct drm_i915_gem_request *request;
3008 struct intel_ring_buffer *ring = NULL;
3009 u32 seqno = 0;
3010 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003011
Chris Wilsone110e8d2011-01-26 15:39:14 +00003012 if (atomic_read(&dev_priv->mm.wedged))
3013 return -EIO;
3014
Chris Wilson1c255952010-09-26 11:03:27 +01003015 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003016 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003017 if (time_after_eq(request->emitted_jiffies, recent_enough))
3018 break;
3019
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003020 ring = request->ring;
3021 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003022 }
Chris Wilson1c255952010-09-26 11:03:27 +01003023 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003024
3025 if (seqno == 0)
3026 return 0;
3027
3028 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003029 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003030 /* And wait for the seqno passing without holding any locks and
3031 * causing extra latency for others. This is safe as the irq
3032 * generation is designed to be run atomically and so is
3033 * lockless.
3034 */
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003035 if (ring->irq_get(ring)) {
3036 ret = wait_event_interruptible(ring->irq_queue,
3037 i915_seqno_passed(ring->get_seqno(ring), seqno)
3038 || atomic_read(&dev_priv->mm.wedged));
3039 ring->irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003040
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003041 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3042 ret = -EIO;
Eric Anholte959b5d2011-12-22 14:55:01 -08003043 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
3044 seqno) ||
Eric Anholt7ea29b12011-12-22 14:54:59 -08003045 atomic_read(&dev_priv->mm.wedged), 3000)) {
3046 ret = -EBUSY;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003047 }
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003048 }
3049
3050 if (ret == 0)
3051 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003052
Eric Anholt673a3942008-07-30 12:06:12 -07003053 return ret;
3054}
3055
Eric Anholt673a3942008-07-30 12:06:12 -07003056int
Chris Wilson05394f32010-11-08 19:18:58 +00003057i915_gem_object_pin(struct drm_i915_gem_object *obj,
3058 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003059 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003060{
Chris Wilson05394f32010-11-08 19:18:58 +00003061 struct drm_device *dev = obj->base.dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003062 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003063 int ret;
3064
Chris Wilson05394f32010-11-08 19:18:58 +00003065 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01003066 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003067
Chris Wilson05394f32010-11-08 19:18:58 +00003068 if (obj->gtt_space != NULL) {
3069 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3070 (map_and_fenceable && !obj->map_and_fenceable)) {
3071 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003072 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003073 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3074 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003075 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003076 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003077 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003078 ret = i915_gem_object_unbind(obj);
3079 if (ret)
3080 return ret;
3081 }
3082 }
3083
Chris Wilson05394f32010-11-08 19:18:58 +00003084 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003085 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003086 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003087 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003088 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003089 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003090
Daniel Vetter74898d72012-02-15 23:50:22 +01003091 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3092 i915_gem_gtt_bind_object(obj, obj->cache_level);
3093
Chris Wilson05394f32010-11-08 19:18:58 +00003094 if (obj->pin_count++ == 0) {
Chris Wilson05394f32010-11-08 19:18:58 +00003095 if (!obj->active)
3096 list_move_tail(&obj->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003097 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003098 }
Chris Wilson6299f992010-11-24 12:23:44 +00003099 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003100
Chris Wilson23bc5982010-09-29 16:10:57 +01003101 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003102 return 0;
3103}
3104
3105void
Chris Wilson05394f32010-11-08 19:18:58 +00003106i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003107{
Chris Wilson05394f32010-11-08 19:18:58 +00003108 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003109 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003110
Chris Wilson23bc5982010-09-29 16:10:57 +01003111 WARN_ON(i915_verify_lists(dev));
Chris Wilson05394f32010-11-08 19:18:58 +00003112 BUG_ON(obj->pin_count == 0);
3113 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003114
Chris Wilson05394f32010-11-08 19:18:58 +00003115 if (--obj->pin_count == 0) {
3116 if (!obj->active)
3117 list_move_tail(&obj->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003118 &dev_priv->mm.inactive_list);
Chris Wilson6299f992010-11-24 12:23:44 +00003119 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003120 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003121 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003122}
3123
3124int
3125i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003126 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003127{
3128 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003129 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003130 int ret;
3131
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003132 ret = i915_mutex_lock_interruptible(dev);
3133 if (ret)
3134 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003135
Chris Wilson05394f32010-11-08 19:18:58 +00003136 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003137 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003138 ret = -ENOENT;
3139 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003140 }
Eric Anholt673a3942008-07-30 12:06:12 -07003141
Chris Wilson05394f32010-11-08 19:18:58 +00003142 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003143 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003144 ret = -EINVAL;
3145 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003146 }
3147
Chris Wilson05394f32010-11-08 19:18:58 +00003148 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003149 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3150 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003151 ret = -EINVAL;
3152 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003153 }
3154
Chris Wilson05394f32010-11-08 19:18:58 +00003155 obj->user_pin_count++;
3156 obj->pin_filp = file;
3157 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003158 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003159 if (ret)
3160 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003161 }
3162
3163 /* XXX - flush the CPU caches for pinned objects
3164 * as the X server doesn't manage domains yet
3165 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003166 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003167 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003168out:
Chris Wilson05394f32010-11-08 19:18:58 +00003169 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003170unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003171 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003172 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003173}
3174
3175int
3176i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003177 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003178{
3179 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003180 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003181 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003182
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003183 ret = i915_mutex_lock_interruptible(dev);
3184 if (ret)
3185 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003186
Chris Wilson05394f32010-11-08 19:18:58 +00003187 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003188 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003189 ret = -ENOENT;
3190 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003191 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003192
Chris Wilson05394f32010-11-08 19:18:58 +00003193 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003194 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3195 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003196 ret = -EINVAL;
3197 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003198 }
Chris Wilson05394f32010-11-08 19:18:58 +00003199 obj->user_pin_count--;
3200 if (obj->user_pin_count == 0) {
3201 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003202 i915_gem_object_unpin(obj);
3203 }
Eric Anholt673a3942008-07-30 12:06:12 -07003204
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003205out:
Chris Wilson05394f32010-11-08 19:18:58 +00003206 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003207unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003208 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003209 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003210}
3211
3212int
3213i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003214 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003215{
3216 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003217 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003218 int ret;
3219
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003220 ret = i915_mutex_lock_interruptible(dev);
3221 if (ret)
3222 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003223
Chris Wilson05394f32010-11-08 19:18:58 +00003224 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003225 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003226 ret = -ENOENT;
3227 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003228 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003229
Chris Wilson0be555b2010-08-04 15:36:30 +01003230 /* Count all active objects as busy, even if they are currently not used
3231 * by the gpu. Users of this interface expect objects to eventually
3232 * become non-busy without any further actions, therefore emit any
3233 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003234 */
Chris Wilson05394f32010-11-08 19:18:58 +00003235 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003236 if (args->busy) {
3237 /* Unconditionally flush objects, even when the gpu still uses this
3238 * object. Userspace calling this function indicates that it wants to
3239 * use this buffer rather sooner than later, so issuing the required
3240 * flush earlier is beneficial.
3241 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003242 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003243 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00003244 0, obj->base.write_domain);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003245 } else if (obj->ring->outstanding_lazy_request ==
3246 obj->last_rendering_seqno) {
3247 struct drm_i915_gem_request *request;
3248
Chris Wilson7a194872010-12-07 10:38:40 +00003249 /* This ring is not being cleared by active usage,
3250 * so emit a request to do so.
3251 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003252 request = kzalloc(sizeof(*request), GFP_KERNEL);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003253 if (request) {
Akshay Joshi0206e352011-08-16 15:34:10 -04003254 ret = i915_add_request(obj->ring, NULL, request);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003255 if (ret)
3256 kfree(request);
3257 } else
Chris Wilson7a194872010-12-07 10:38:40 +00003258 ret = -ENOMEM;
3259 }
Chris Wilson0be555b2010-08-04 15:36:30 +01003260
3261 /* Update the active list for the hardware's current position.
3262 * Otherwise this only updates on a delayed timer or when irqs
3263 * are actually unmasked, and our working set ends up being
3264 * larger than required.
3265 */
Chris Wilsondb53a302011-02-03 11:57:46 +00003266 i915_gem_retire_requests_ring(obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01003267
Chris Wilson05394f32010-11-08 19:18:58 +00003268 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003269 }
Eric Anholt673a3942008-07-30 12:06:12 -07003270
Chris Wilson05394f32010-11-08 19:18:58 +00003271 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003272unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003273 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003274 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003275}
3276
3277int
3278i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3279 struct drm_file *file_priv)
3280{
Akshay Joshi0206e352011-08-16 15:34:10 -04003281 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003282}
3283
Chris Wilson3ef94da2009-09-14 16:50:29 +01003284int
3285i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3286 struct drm_file *file_priv)
3287{
3288 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003289 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003290 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003291
3292 switch (args->madv) {
3293 case I915_MADV_DONTNEED:
3294 case I915_MADV_WILLNEED:
3295 break;
3296 default:
3297 return -EINVAL;
3298 }
3299
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003300 ret = i915_mutex_lock_interruptible(dev);
3301 if (ret)
3302 return ret;
3303
Chris Wilson05394f32010-11-08 19:18:58 +00003304 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003305 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003306 ret = -ENOENT;
3307 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003308 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003309
Chris Wilson05394f32010-11-08 19:18:58 +00003310 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003311 ret = -EINVAL;
3312 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003313 }
3314
Chris Wilson05394f32010-11-08 19:18:58 +00003315 if (obj->madv != __I915_MADV_PURGED)
3316 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003317
Chris Wilson2d7ef392009-09-20 23:13:10 +01003318 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003319 if (i915_gem_object_is_purgeable(obj) &&
3320 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003321 i915_gem_object_truncate(obj);
3322
Chris Wilson05394f32010-11-08 19:18:58 +00003323 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003324
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003325out:
Chris Wilson05394f32010-11-08 19:18:58 +00003326 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003327unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003328 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003329 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003330}
3331
Chris Wilson05394f32010-11-08 19:18:58 +00003332struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3333 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003334{
Chris Wilson73aa8082010-09-30 11:46:12 +01003335 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003336 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003337 struct address_space *mapping;
Daniel Vetterc397b902010-04-09 19:05:07 +00003338
3339 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3340 if (obj == NULL)
3341 return NULL;
3342
3343 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3344 kfree(obj);
3345 return NULL;
3346 }
3347
Hugh Dickins5949eac2011-06-27 16:18:18 -07003348 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3349 mapping_set_gfp_mask(mapping, GFP_HIGHUSER | __GFP_RECLAIMABLE);
3350
Chris Wilson73aa8082010-09-30 11:46:12 +01003351 i915_gem_info_add_obj(dev_priv, size);
3352
Daniel Vetterc397b902010-04-09 19:05:07 +00003353 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3354 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3355
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003356 if (HAS_LLC(dev)) {
3357 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003358 * cache) for about a 10% performance improvement
3359 * compared to uncached. Graphics requests other than
3360 * display scanout are coherent with the CPU in
3361 * accessing this cache. This means in this mode we
3362 * don't need to clflush on the CPU side, and on the
3363 * GPU side we only need to flush internal caches to
3364 * get data visible to the CPU.
3365 *
3366 * However, we maintain the display planes as UC, and so
3367 * need to rebind when first used as such.
3368 */
3369 obj->cache_level = I915_CACHE_LLC;
3370 } else
3371 obj->cache_level = I915_CACHE_NONE;
3372
Daniel Vetter62b8b212010-04-09 19:05:08 +00003373 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003374 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003375 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003376 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003377 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003378 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003379 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003380 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003381 /* Avoid an unnecessary call to unbind on the first bind. */
3382 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003383
Chris Wilson05394f32010-11-08 19:18:58 +00003384 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003385}
3386
Eric Anholt673a3942008-07-30 12:06:12 -07003387int i915_gem_init_object(struct drm_gem_object *obj)
3388{
Daniel Vetterc397b902010-04-09 19:05:07 +00003389 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003390
Eric Anholt673a3942008-07-30 12:06:12 -07003391 return 0;
3392}
3393
Chris Wilson05394f32010-11-08 19:18:58 +00003394static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003395{
Chris Wilson05394f32010-11-08 19:18:58 +00003396 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003397 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003398 int ret;
3399
3400 ret = i915_gem_object_unbind(obj);
3401 if (ret == -ERESTARTSYS) {
Chris Wilson05394f32010-11-08 19:18:58 +00003402 list_move(&obj->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01003403 &dev_priv->mm.deferred_free_list);
3404 return;
3405 }
3406
Chris Wilson26e12f892011-03-20 11:20:19 +00003407 trace_i915_gem_object_destroy(obj);
3408
Chris Wilson05394f32010-11-08 19:18:58 +00003409 if (obj->base.map_list.map)
Rob Clarkb464e9a2011-08-10 08:09:08 -05003410 drm_gem_free_mmap_offset(&obj->base);
Chris Wilsonbe726152010-07-23 23:18:50 +01003411
Chris Wilson05394f32010-11-08 19:18:58 +00003412 drm_gem_object_release(&obj->base);
3413 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003414
Chris Wilson05394f32010-11-08 19:18:58 +00003415 kfree(obj->bit_17);
3416 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003417}
3418
Chris Wilson05394f32010-11-08 19:18:58 +00003419void i915_gem_free_object(struct drm_gem_object *gem_obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003420{
Chris Wilson05394f32010-11-08 19:18:58 +00003421 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3422 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003423
Chris Wilson05394f32010-11-08 19:18:58 +00003424 while (obj->pin_count > 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003425 i915_gem_object_unpin(obj);
3426
Chris Wilson05394f32010-11-08 19:18:58 +00003427 if (obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003428 i915_gem_detach_phys_object(dev, obj);
3429
Chris Wilsonbe726152010-07-23 23:18:50 +01003430 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003431}
3432
Jesse Barnes5669fca2009-02-17 15:13:31 -08003433int
Eric Anholt673a3942008-07-30 12:06:12 -07003434i915_gem_idle(struct drm_device *dev)
3435{
3436 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003437 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003438
Keith Packard6dbe2772008-10-14 21:41:13 -07003439 mutex_lock(&dev->struct_mutex);
3440
Chris Wilson87acb0a2010-10-19 10:13:00 +01003441 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003442 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003443 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003444 }
Eric Anholt673a3942008-07-30 12:06:12 -07003445
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08003446 ret = i915_gpu_idle(dev, true);
Keith Packard6dbe2772008-10-14 21:41:13 -07003447 if (ret) {
3448 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003449 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003450 }
Eric Anholt673a3942008-07-30 12:06:12 -07003451
Chris Wilson29105cc2010-01-07 10:39:13 +00003452 /* Under UMS, be paranoid and evict. */
3453 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003454 ret = i915_gem_evict_inactive(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003455 if (ret) {
3456 mutex_unlock(&dev->struct_mutex);
3457 return ret;
3458 }
3459 }
3460
Chris Wilson312817a2010-11-22 11:50:11 +00003461 i915_gem_reset_fences(dev);
3462
Chris Wilson29105cc2010-01-07 10:39:13 +00003463 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3464 * We need to replace this with a semaphore, or something.
3465 * And not confound mm.suspended!
3466 */
3467 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003468 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003469
3470 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003471 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003472
Keith Packard6dbe2772008-10-14 21:41:13 -07003473 mutex_unlock(&dev->struct_mutex);
3474
Chris Wilson29105cc2010-01-07 10:39:13 +00003475 /* Cancel the retire work handler, which should be idle now. */
3476 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3477
Eric Anholt673a3942008-07-30 12:06:12 -07003478 return 0;
3479}
3480
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003481void i915_gem_init_swizzling(struct drm_device *dev)
3482{
3483 drm_i915_private_t *dev_priv = dev->dev_private;
3484
Daniel Vetter11782b02012-01-31 16:47:55 +01003485 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003486 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3487 return;
3488
3489 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3490 DISP_TILE_SURFACE_SWIZZLING);
3491
Daniel Vetter11782b02012-01-31 16:47:55 +01003492 if (IS_GEN5(dev))
3493 return;
3494
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003495 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3496 if (IS_GEN6(dev))
3497 I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_SNB));
3498 else
3499 I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_IVB));
3500}
Daniel Vettere21af882012-02-09 20:53:27 +01003501
3502void i915_gem_init_ppgtt(struct drm_device *dev)
3503{
3504 drm_i915_private_t *dev_priv = dev->dev_private;
3505 uint32_t pd_offset;
3506 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003507 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3508 uint32_t __iomem *pd_addr;
3509 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003510 int i;
3511
3512 if (!dev_priv->mm.aliasing_ppgtt)
3513 return;
3514
Daniel Vetter55a254a2012-03-22 00:14:43 +01003515
3516 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3517 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3518 dma_addr_t pt_addr;
3519
3520 if (dev_priv->mm.gtt->needs_dmar)
3521 pt_addr = ppgtt->pt_dma_addr[i];
3522 else
3523 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3524
3525 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3526 pd_entry |= GEN6_PDE_VALID;
3527
3528 writel(pd_entry, pd_addr + i);
3529 }
3530 readl(pd_addr);
3531
3532 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003533 pd_offset /= 64; /* in cachelines, */
3534 pd_offset <<= 16;
3535
3536 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003537 uint32_t ecochk, gab_ctl, ecobits;
3538
3539 ecobits = I915_READ(GAC_ECO_BITS);
3540 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003541
3542 gab_ctl = I915_READ(GAB_CTL);
3543 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3544
3545 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003546 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3547 ECOCHK_PPGTT_CACHE64B);
3548 I915_WRITE(GFX_MODE, GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
3549 } else if (INTEL_INFO(dev)->gen >= 7) {
3550 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3551 /* GFX_MODE is per-ring on gen7+ */
3552 }
3553
3554 for (i = 0; i < I915_NUM_RINGS; i++) {
3555 ring = &dev_priv->ring[i];
3556
3557 if (INTEL_INFO(dev)->gen >= 7)
3558 I915_WRITE(RING_MODE_GEN7(ring),
3559 GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
3560
3561 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3562 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3563 }
3564}
3565
Eric Anholt673a3942008-07-30 12:06:12 -07003566int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003567i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003568{
3569 drm_i915_private_t *dev_priv = dev->dev_private;
3570 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003571
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003572 i915_gem_init_swizzling(dev);
3573
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003574 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003575 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003576 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003577
3578 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003579 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003580 if (ret)
3581 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003582 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003583
Chris Wilson549f7362010-10-19 11:19:32 +01003584 if (HAS_BLT(dev)) {
3585 ret = intel_init_blt_ring_buffer(dev);
3586 if (ret)
3587 goto cleanup_bsd_ring;
3588 }
3589
Chris Wilson6f392d5482010-08-07 11:01:22 +01003590 dev_priv->next_seqno = 1;
3591
Daniel Vettere21af882012-02-09 20:53:27 +01003592 i915_gem_init_ppgtt(dev);
3593
Chris Wilson68f95ba2010-05-27 13:18:22 +01003594 return 0;
3595
Chris Wilson549f7362010-10-19 11:19:32 +01003596cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003597 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003598cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003599 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003600 return ret;
3601}
3602
3603void
3604i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3605{
3606 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003607 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003608
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003609 for (i = 0; i < I915_NUM_RINGS; i++)
3610 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003611}
3612
3613int
Eric Anholt673a3942008-07-30 12:06:12 -07003614i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3615 struct drm_file *file_priv)
3616{
3617 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003618 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07003619
Jesse Barnes79e53942008-11-07 14:24:08 -08003620 if (drm_core_check_feature(dev, DRIVER_MODESET))
3621 return 0;
3622
Ben Gamariba1234d2009-09-14 17:48:47 -04003623 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003624 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003625 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003626 }
3627
Eric Anholt673a3942008-07-30 12:06:12 -07003628 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003629 dev_priv->mm.suspended = 0;
3630
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003631 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003632 if (ret != 0) {
3633 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003634 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003635 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003636
Chris Wilson69dc4982010-10-19 10:36:51 +01003637 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003638 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3639 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003640 for (i = 0; i < I915_NUM_RINGS; i++) {
3641 BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
3642 BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
3643 }
Eric Anholt673a3942008-07-30 12:06:12 -07003644 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003645
Chris Wilson5f353082010-06-07 14:03:03 +01003646 ret = drm_irq_install(dev);
3647 if (ret)
3648 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003649
Eric Anholt673a3942008-07-30 12:06:12 -07003650 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003651
3652cleanup_ringbuffer:
3653 mutex_lock(&dev->struct_mutex);
3654 i915_gem_cleanup_ringbuffer(dev);
3655 dev_priv->mm.suspended = 1;
3656 mutex_unlock(&dev->struct_mutex);
3657
3658 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003659}
3660
3661int
3662i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3663 struct drm_file *file_priv)
3664{
Jesse Barnes79e53942008-11-07 14:24:08 -08003665 if (drm_core_check_feature(dev, DRIVER_MODESET))
3666 return 0;
3667
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003668 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003669 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003670}
3671
3672void
3673i915_gem_lastclose(struct drm_device *dev)
3674{
3675 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003676
Eric Anholte806b492009-01-22 09:56:58 -08003677 if (drm_core_check_feature(dev, DRIVER_MODESET))
3678 return;
3679
Keith Packard6dbe2772008-10-14 21:41:13 -07003680 ret = i915_gem_idle(dev);
3681 if (ret)
3682 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003683}
3684
Chris Wilson64193402010-10-24 12:38:05 +01003685static void
3686init_ring_lists(struct intel_ring_buffer *ring)
3687{
3688 INIT_LIST_HEAD(&ring->active_list);
3689 INIT_LIST_HEAD(&ring->request_list);
3690 INIT_LIST_HEAD(&ring->gpu_write_list);
3691}
3692
Eric Anholt673a3942008-07-30 12:06:12 -07003693void
3694i915_gem_load(struct drm_device *dev)
3695{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003696 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003697 drm_i915_private_t *dev_priv = dev->dev_private;
3698
Chris Wilson69dc4982010-10-19 10:36:51 +01003699 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003700 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3701 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003702 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003703 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01003704 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003705 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003706 for (i = 0; i < I915_NUM_RINGS; i++)
3707 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02003708 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003709 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003710 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3711 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003712 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003713
Dave Airlie94400122010-07-20 13:15:31 +10003714 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3715 if (IS_GEN3(dev)) {
3716 u32 tmp = I915_READ(MI_ARB_STATE);
3717 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
3718 /* arb state is a masked write, so set bit + bit in mask */
3719 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
3720 I915_WRITE(MI_ARB_STATE, tmp);
3721 }
3722 }
3723
Chris Wilson72bfa192010-12-19 11:42:05 +00003724 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3725
Jesse Barnesde151cf2008-11-12 10:03:55 -08003726 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003727 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3728 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003729
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003730 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003731 dev_priv->num_fence_regs = 16;
3732 else
3733 dev_priv->num_fence_regs = 8;
3734
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003735 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01003736 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07003737
Eric Anholt673a3942008-07-30 12:06:12 -07003738 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003739 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003740
Chris Wilsonce453d82011-02-21 14:43:56 +00003741 dev_priv->mm.interruptible = true;
3742
Chris Wilson17250b72010-10-28 12:51:39 +01003743 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3744 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3745 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003746}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003747
3748/*
3749 * Create a physically contiguous memory object for this object
3750 * e.g. for cursor + overlay regs
3751 */
Chris Wilson995b6762010-08-20 13:23:26 +01003752static int i915_gem_init_phys_object(struct drm_device *dev,
3753 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003754{
3755 drm_i915_private_t *dev_priv = dev->dev_private;
3756 struct drm_i915_gem_phys_object *phys_obj;
3757 int ret;
3758
3759 if (dev_priv->mm.phys_objs[id - 1] || !size)
3760 return 0;
3761
Eric Anholt9a298b22009-03-24 12:23:04 -07003762 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003763 if (!phys_obj)
3764 return -ENOMEM;
3765
3766 phys_obj->id = id;
3767
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003768 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003769 if (!phys_obj->handle) {
3770 ret = -ENOMEM;
3771 goto kfree_obj;
3772 }
3773#ifdef CONFIG_X86
3774 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3775#endif
3776
3777 dev_priv->mm.phys_objs[id - 1] = phys_obj;
3778
3779 return 0;
3780kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07003781 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003782 return ret;
3783}
3784
Chris Wilson995b6762010-08-20 13:23:26 +01003785static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003786{
3787 drm_i915_private_t *dev_priv = dev->dev_private;
3788 struct drm_i915_gem_phys_object *phys_obj;
3789
3790 if (!dev_priv->mm.phys_objs[id - 1])
3791 return;
3792
3793 phys_obj = dev_priv->mm.phys_objs[id - 1];
3794 if (phys_obj->cur_obj) {
3795 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
3796 }
3797
3798#ifdef CONFIG_X86
3799 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3800#endif
3801 drm_pci_free(dev, phys_obj->handle);
3802 kfree(phys_obj);
3803 dev_priv->mm.phys_objs[id - 1] = NULL;
3804}
3805
3806void i915_gem_free_all_phys_object(struct drm_device *dev)
3807{
3808 int i;
3809
Dave Airlie260883c2009-01-22 17:58:49 +10003810 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003811 i915_gem_free_phys_object(dev, i);
3812}
3813
3814void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003815 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003816{
Chris Wilson05394f32010-11-08 19:18:58 +00003817 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01003818 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003819 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003820 int page_count;
3821
Chris Wilson05394f32010-11-08 19:18:58 +00003822 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003823 return;
Chris Wilson05394f32010-11-08 19:18:58 +00003824 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003825
Chris Wilson05394f32010-11-08 19:18:58 +00003826 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003827 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07003828 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003829 if (!IS_ERR(page)) {
3830 char *dst = kmap_atomic(page);
3831 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
3832 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003833
Chris Wilsone5281cc2010-10-28 13:45:36 +01003834 drm_clflush_pages(&page, 1);
3835
3836 set_page_dirty(page);
3837 mark_page_accessed(page);
3838 page_cache_release(page);
3839 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003840 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01003841 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01003842
Chris Wilson05394f32010-11-08 19:18:58 +00003843 obj->phys_obj->cur_obj = NULL;
3844 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003845}
3846
3847int
3848i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003849 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003850 int id,
3851 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003852{
Chris Wilson05394f32010-11-08 19:18:58 +00003853 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003854 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003855 int ret = 0;
3856 int page_count;
3857 int i;
3858
3859 if (id > I915_MAX_PHYS_OBJECT)
3860 return -EINVAL;
3861
Chris Wilson05394f32010-11-08 19:18:58 +00003862 if (obj->phys_obj) {
3863 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003864 return 0;
3865 i915_gem_detach_phys_object(dev, obj);
3866 }
3867
Dave Airlie71acb5e2008-12-30 20:31:46 +10003868 /* create a new object */
3869 if (!dev_priv->mm.phys_objs[id - 1]) {
3870 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00003871 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003872 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00003873 DRM_ERROR("failed to init phys object %d size: %zu\n",
3874 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003875 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003876 }
3877 }
3878
3879 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00003880 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
3881 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003882
Chris Wilson05394f32010-11-08 19:18:58 +00003883 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003884
3885 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01003886 struct page *page;
3887 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003888
Hugh Dickins5949eac2011-06-27 16:18:18 -07003889 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003890 if (IS_ERR(page))
3891 return PTR_ERR(page);
3892
Chris Wilsonff75b9b2010-10-30 22:52:31 +01003893 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00003894 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003895 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07003896 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003897
3898 mark_page_accessed(page);
3899 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003900 }
3901
3902 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003903}
3904
3905static int
Chris Wilson05394f32010-11-08 19:18:58 +00003906i915_gem_phys_pwrite(struct drm_device *dev,
3907 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10003908 struct drm_i915_gem_pwrite *args,
3909 struct drm_file *file_priv)
3910{
Chris Wilson05394f32010-11-08 19:18:58 +00003911 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00003912 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003913
Chris Wilsonb47b30c2010-11-08 01:12:29 +00003914 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
3915 unsigned long unwritten;
3916
3917 /* The physical object once assigned is fixed for the lifetime
3918 * of the obj, so we can safely drop the lock and continue
3919 * to access vaddr.
3920 */
3921 mutex_unlock(&dev->struct_mutex);
3922 unwritten = copy_from_user(vaddr, user_data, args->size);
3923 mutex_lock(&dev->struct_mutex);
3924 if (unwritten)
3925 return -EFAULT;
3926 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003927
Daniel Vetter40ce6572010-11-05 18:12:18 +01003928 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10003929 return 0;
3930}
Eric Anholtb9624422009-06-03 07:27:35 +00003931
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003932void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00003933{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003934 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003935
3936 /* Clean up our request list when the client is going away, so that
3937 * later retire_requests won't dereference our soon-to-be-gone
3938 * file_priv.
3939 */
Chris Wilson1c255952010-09-26 11:03:27 +01003940 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003941 while (!list_empty(&file_priv->mm.request_list)) {
3942 struct drm_i915_gem_request *request;
3943
3944 request = list_first_entry(&file_priv->mm.request_list,
3945 struct drm_i915_gem_request,
3946 client_list);
3947 list_del(&request->client_list);
3948 request->file_priv = NULL;
3949 }
Chris Wilson1c255952010-09-26 11:03:27 +01003950 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00003951}
Chris Wilson31169712009-09-14 16:50:28 +01003952
Chris Wilson31169712009-09-14 16:50:28 +01003953static int
Chris Wilson1637ef42010-04-20 17:10:35 +01003954i915_gpu_is_active(struct drm_device *dev)
3955{
3956 drm_i915_private_t *dev_priv = dev->dev_private;
3957 int lists_empty;
3958
Chris Wilson1637ef42010-04-20 17:10:35 +01003959 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01003960 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01003961
3962 return !lists_empty;
3963}
3964
3965static int
Ying Han1495f232011-05-24 17:12:27 -07003966i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01003967{
Chris Wilson17250b72010-10-28 12:51:39 +01003968 struct drm_i915_private *dev_priv =
3969 container_of(shrinker,
3970 struct drm_i915_private,
3971 mm.inactive_shrinker);
3972 struct drm_device *dev = dev_priv->dev;
3973 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07003974 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01003975 int cnt;
3976
3977 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01003978 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01003979
3980 /* "fast-path" to count number of available objects */
3981 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01003982 cnt = 0;
3983 list_for_each_entry(obj,
3984 &dev_priv->mm.inactive_list,
3985 mm_list)
3986 cnt++;
3987 mutex_unlock(&dev->struct_mutex);
3988 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01003989 }
3990
Chris Wilson1637ef42010-04-20 17:10:35 +01003991rescan:
Chris Wilson31169712009-09-14 16:50:28 +01003992 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01003993 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01003994
Chris Wilson17250b72010-10-28 12:51:39 +01003995 list_for_each_entry_safe(obj, next,
3996 &dev_priv->mm.inactive_list,
3997 mm_list) {
3998 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00003999 if (i915_gem_object_unbind(obj) == 0 &&
4000 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004001 break;
Chris Wilson31169712009-09-14 16:50:28 +01004002 }
Chris Wilson31169712009-09-14 16:50:28 +01004003 }
4004
4005 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004006 cnt = 0;
4007 list_for_each_entry_safe(obj, next,
4008 &dev_priv->mm.inactive_list,
4009 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004010 if (nr_to_scan &&
4011 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004012 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004013 else
Chris Wilson17250b72010-10-28 12:51:39 +01004014 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004015 }
4016
Chris Wilson17250b72010-10-28 12:51:39 +01004017 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004018 /*
4019 * We are desperate for pages, so as a last resort, wait
4020 * for the GPU to finish and discard whatever we can.
4021 * This has a dramatic impact to reduce the number of
4022 * OOM-killer events whilst running the GPU aggressively.
4023 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08004024 if (i915_gpu_idle(dev, true) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004025 goto rescan;
4026 }
Chris Wilson17250b72010-10-28 12:51:39 +01004027 mutex_unlock(&dev->struct_mutex);
4028 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004029}