blob: dc2756fb6f3369b95cdb015fb8b32f97ff64d887 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
64 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110086static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
87static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090088static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
89 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090090#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090091static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
92static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090093#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Tejun Heofad16e72010-09-21 09:25:48 +020095static struct scsi_host_template ahci_sht = {
96 AHCI_SHT("ahci"),
97};
98
Tejun Heo029cfd62008-03-25 12:22:49 +090099static struct ata_port_operations ahci_vt8251_ops = {
100 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900101 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900102};
103
Tejun Heo029cfd62008-03-25 12:22:49 +0900104static struct ata_port_operations ahci_p5wdh_ops = {
105 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900106 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900107};
108
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100109static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900110 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530111 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900112 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100113 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400114 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 .port_ops = &ahci_ops,
116 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530117 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900118 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900122 .port_ops = &ahci_ops,
123 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530124 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900125 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
126 .flags = AHCI_FLAG_COMMON,
127 .pio_mask = ATA_PIO4,
128 .udma_mask = ATA_UDMA6,
129 .port_ops = &ahci_ops,
130 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530131 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200132 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
133 .flags = AHCI_FLAG_COMMON,
134 .pio_mask = ATA_PIO4,
135 .udma_mask = ATA_UDMA6,
136 .port_ops = &ahci_ops,
137 },
Tejun Heo441577e2010-03-29 10:32:39 +0900138 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530139 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900140 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
141 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100142 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900143 .pio_mask = ATA_PIO4,
144 .udma_mask = ATA_UDMA6,
145 .port_ops = &ahci_ops,
146 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530147 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900148 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
149 .flags = AHCI_FLAG_COMMON,
150 .pio_mask = ATA_PIO4,
151 .udma_mask = ATA_UDMA6,
152 .port_ops = &ahci_ops,
153 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530154 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900155 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900156 .flags = AHCI_FLAG_COMMON,
157 .pio_mask = ATA_PIO4,
158 .udma_mask = ATA_UDMA6,
159 .port_ops = &ahci_ops,
160 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530161 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900162 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
163 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300164 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900165 .pio_mask = ATA_PIO4,
166 .udma_mask = ATA_UDMA6,
167 .port_ops = &ahci_ops,
168 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530169 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900170 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900171 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
172 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900173 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100174 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400175 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800176 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800177 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530178 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800179 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800180 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100181 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800182 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800183 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800184 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530185 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900186 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900187 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100188 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900189 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900190 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800191 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192};
193
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500194static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400195 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400196 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
197 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
198 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
199 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
200 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900201 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400202 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
203 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
204 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
205 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900206 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800207 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900208 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
209 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
210 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
211 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
212 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
213 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
214 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
215 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
216 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
217 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
218 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
219 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
220 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
221 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400223 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
224 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800225 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500226 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800227 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500228 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
229 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700230 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700231 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500232 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700233 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700234 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500235 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800236 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
237 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
238 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
239 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
240 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
241 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700242 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
243 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
244 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800245 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800246 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700247 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
248 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
249 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
250 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
251 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
252 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700253 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800254 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
255 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
256 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
257 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
258 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
259 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
260 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
261 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700262 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
263 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
264 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
265 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
266 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
267 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
268 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
269 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800270 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
271 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
272 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
273 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
274 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
275 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
276 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
277 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
278 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
279 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
280 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
281 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
282 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
283 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
284 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
285 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800286 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
287 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800288 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
289 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
290 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
291 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
292 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
293 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
294 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
295 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700296 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800297 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
298 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
299 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
300 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400301
Tejun Heoe34bb372007-02-26 20:24:03 +0900302 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
303 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
304 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100305 /* JMicron 362B and 362C have an AHCI function with IDE class code */
306 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
307 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400308
309 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800310 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800311 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
312 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
313 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
314 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
315 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
316 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400317
Shane Huange2dd90b2009-07-29 11:34:49 +0800318 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800319 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800320 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800321 /* AMD is using RAID class only for ahci controllers */
322 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
323 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
324
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400325 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400326 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900327 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400328
329 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900330 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
331 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
332 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
333 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
334 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
335 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
336 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
337 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900338 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
339 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
340 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
341 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
342 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
343 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
344 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
345 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
346 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
347 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
348 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
349 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
350 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
351 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
352 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
353 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
354 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
355 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
356 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
357 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
358 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
359 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
360 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
361 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
362 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
363 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
364 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
365 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
366 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
367 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
368 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
369 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
370 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
371 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
372 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
373 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
374 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
375 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
376 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
377 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
378 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
379 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
380 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
381 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
382 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
383 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
384 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
385 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
386 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
387 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
388 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
389 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
390 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
391 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
392 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
393 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
394 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
395 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
396 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
397 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
398 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
399 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
400 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
401 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
402 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
403 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
404 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
405 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
406 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
407 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
408 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
409 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
410 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
411 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
412 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
413 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400414
Jeff Garzik95916ed2006-07-29 04:10:14 -0400415 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900416 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
417 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
418 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400419
Alessandro Rubini318893e2012-01-06 13:33:39 +0100420 /* ST Microelectronics */
421 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
422
Jeff Garzikcd70c262007-07-08 02:29:42 -0400423 /* Marvell */
424 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100425 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600426 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500427 .class = PCI_CLASS_STORAGE_SATA_AHCI,
428 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200429 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600430 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100431 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100432 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
433 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
434 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600435 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500436 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900437 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
438 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600439 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100440 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Myron Stowe69fd3152013-04-08 11:32:49 -0600441 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100442 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100443 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
444 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400445
Mark Nelsonc77a0362008-10-23 14:08:16 +1100446 /* Promise */
447 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
448
Keng-Yu Linc9703762011-11-09 01:47:36 -0500449 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100450 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
451 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
452 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
453 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500454
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800455 /* Enmotus */
456 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
457
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500458 /* Generic, PCI class code for AHCI */
459 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500460 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500461
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 { } /* terminate list */
463};
464
465
466static struct pci_driver ahci_pci_driver = {
467 .name = DRV_NAME,
468 .id_table = ahci_pci_tbl,
469 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900470 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900471#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900472 .suspend = ahci_pci_device_suspend,
473 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900474#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475};
476
Alan Cox5b66c822008-09-03 14:48:34 +0100477#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
478static int marvell_enable;
479#else
480static int marvell_enable = 1;
481#endif
482module_param(marvell_enable, int, 0644);
483MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
484
485
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300486static void ahci_pci_save_initial_config(struct pci_dev *pdev,
487 struct ahci_host_priv *hpriv)
488{
489 unsigned int force_port_map = 0;
490 unsigned int mask_port_map = 0;
491
492 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
493 dev_info(&pdev->dev, "JMB361 has only one port\n");
494 force_port_map = 1;
495 }
496
497 /*
498 * Temporary Marvell 6145 hack: PATA port presence
499 * is asserted through the standard AHCI port
500 * presence register, as bit 4 (counting from 0)
501 */
502 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
503 if (pdev->device == 0x6121)
504 mask_port_map = 0x3;
505 else
506 mask_port_map = 0xf;
507 dev_info(&pdev->dev,
508 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
509 }
510
Anton Vorontsov1d513352010-03-03 20:17:37 +0300511 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
512 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300513}
514
Anton Vorontsov33030402010-03-03 20:17:39 +0300515static int ahci_pci_reset_controller(struct ata_host *host)
516{
517 struct pci_dev *pdev = to_pci_dev(host->dev);
518
519 ahci_reset_controller(host);
520
Tejun Heod91542c2006-07-26 15:59:26 +0900521 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300522 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900523 u16 tmp16;
524
525 /* configure PCS */
526 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900527 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
528 tmp16 |= hpriv->port_map;
529 pci_write_config_word(pdev, 0x92, tmp16);
530 }
Tejun Heod91542c2006-07-26 15:59:26 +0900531 }
532
533 return 0;
534}
535
Anton Vorontsov781d6552010-03-03 20:17:42 +0300536static void ahci_pci_init_controller(struct ata_host *host)
537{
538 struct ahci_host_priv *hpriv = host->private_data;
539 struct pci_dev *pdev = to_pci_dev(host->dev);
540 void __iomem *port_mmio;
541 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100542 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900543
Tejun Heo417a1a62007-09-23 13:19:55 +0900544 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100545 if (pdev->device == 0x6121)
546 mv = 2;
547 else
548 mv = 4;
549 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400550
551 writel(0, port_mmio + PORT_IRQ_MASK);
552
553 /* clear port IRQ */
554 tmp = readl(port_mmio + PORT_IRQ_STAT);
555 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
556 if (tmp)
557 writel(tmp, port_mmio + PORT_IRQ_STAT);
558 }
559
Anton Vorontsov781d6552010-03-03 20:17:42 +0300560 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900561}
562
Tejun Heocc0680a2007-08-06 18:36:23 +0900563static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900564 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900565{
Tejun Heocc0680a2007-08-06 18:36:23 +0900566 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900567 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900568 int rc;
569
570 DPRINTK("ENTER\n");
571
Tejun Heo4447d352007-04-17 23:44:08 +0900572 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900573
Tejun Heocc0680a2007-08-06 18:36:23 +0900574 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900575 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900576
Tejun Heo4447d352007-04-17 23:44:08 +0900577 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900578
579 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
580
581 /* vt8251 doesn't clear BSY on signature FIS reception,
582 * request follow-up softreset.
583 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900584 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900585}
586
Tejun Heoedc93052007-10-25 14:59:16 +0900587static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
588 unsigned long deadline)
589{
590 struct ata_port *ap = link->ap;
591 struct ahci_port_priv *pp = ap->private_data;
592 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
593 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900594 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900595 int rc;
596
597 ahci_stop_engine(ap);
598
599 /* clear D2H reception area to properly wait for D2H FIS */
600 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400601 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900602 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
603
604 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900605 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900606
607 ahci_start_engine(ap);
608
Tejun Heoedc93052007-10-25 14:59:16 +0900609 /* The pseudo configuration device on SIMG4726 attached to
610 * ASUS P5W-DH Deluxe doesn't send signature FIS after
611 * hardreset if no device is attached to the first downstream
612 * port && the pseudo device locks up on SRST w/ PMP==0. To
613 * work around this, wait for !BSY only briefly. If BSY isn't
614 * cleared, perform CLO and proceed to IDENTIFY (achieved by
615 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
616 *
617 * Wait for two seconds. Devices attached to downstream port
618 * which can't process the following IDENTIFY after this will
619 * have to be reset again. For most cases, this should
620 * suffice while making probing snappish enough.
621 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900622 if (online) {
623 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
624 ahci_check_ready);
625 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800626 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900627 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900628 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900629}
630
Tejun Heo438ac6d2007-03-02 17:31:26 +0900631#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900632static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
633{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900634 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900635 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300636 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900637 u32 ctl;
638
Tejun Heo9b10ae82009-05-30 20:50:12 +0900639 if (mesg.event & PM_EVENT_SUSPEND &&
640 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700641 dev_err(&pdev->dev,
642 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900643 return -EIO;
644 }
645
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100646 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900647 /* AHCI spec rev1.1 section 8.3.3:
648 * Software must disable interrupts prior to requesting a
649 * transition of the HBA to D3 state.
650 */
651 ctl = readl(mmio + HOST_CTL);
652 ctl &= ~HOST_IRQ_EN;
653 writel(ctl, mmio + HOST_CTL);
654 readl(mmio + HOST_CTL); /* flush */
655 }
656
657 return ata_pci_device_suspend(pdev, mesg);
658}
659
660static int ahci_pci_device_resume(struct pci_dev *pdev)
661{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900662 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900663 int rc;
664
Tejun Heo553c4aa2006-12-26 19:39:50 +0900665 rc = ata_pci_device_do_resume(pdev);
666 if (rc)
667 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900668
James Lairdcb856962013-11-19 11:06:38 +1100669 /* Apple BIOS helpfully mangles the registers on resume */
670 if (is_mcp89_apple(pdev))
671 ahci_mcp89_apple_enable(pdev);
672
Tejun Heoc1332872006-07-26 15:59:26 +0900673 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300674 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900675 if (rc)
676 return rc;
677
Anton Vorontsov781d6552010-03-03 20:17:42 +0300678 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900679 }
680
Jeff Garzikcca39742006-08-24 03:19:22 -0400681 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900682
683 return 0;
684}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900685#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900686
Tejun Heo4447d352007-04-17 23:44:08 +0900687static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
Alessandro Rubini318893e2012-01-06 13:33:39 +0100691 /*
692 * If the device fixup already set the dma_mask to some non-standard
693 * value, don't extend it here. This happens on STA2X11, for example.
694 */
695 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
696 return 0;
697
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700699 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
700 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700702 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700704 dev_err(&pdev->dev,
705 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 return rc;
707 }
708 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700710 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700712 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 return rc;
714 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700715 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700717 dev_err(&pdev->dev,
718 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 return rc;
720 }
721 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 return 0;
723}
724
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300725static void ahci_pci_print_info(struct ata_host *host)
726{
727 struct pci_dev *pdev = to_pci_dev(host->dev);
728 u16 cc;
729 const char *scc_s;
730
731 pci_read_config_word(pdev, 0x0a, &cc);
732 if (cc == PCI_CLASS_STORAGE_IDE)
733 scc_s = "IDE";
734 else if (cc == PCI_CLASS_STORAGE_SATA)
735 scc_s = "SATA";
736 else if (cc == PCI_CLASS_STORAGE_RAID)
737 scc_s = "RAID";
738 else
739 scc_s = "unknown";
740
741 ahci_print_info(host, scc_s);
742}
743
Tejun Heoedc93052007-10-25 14:59:16 +0900744/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
745 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
746 * support PMP and the 4726 either directly exports the device
747 * attached to the first downstream port or acts as a hardware storage
748 * controller and emulate a single ATA device (can be RAID 0/1 or some
749 * other configuration).
750 *
751 * When there's no device attached to the first downstream port of the
752 * 4726, "Config Disk" appears, which is a pseudo ATA device to
753 * configure the 4726. However, ATA emulation of the device is very
754 * lame. It doesn't send signature D2H Reg FIS after the initial
755 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
756 *
757 * The following function works around the problem by always using
758 * hardreset on the port and not depending on receiving signature FIS
759 * afterward. If signature FIS isn't received soon, ATA class is
760 * assumed without follow-up softreset.
761 */
762static void ahci_p5wdh_workaround(struct ata_host *host)
763{
764 static struct dmi_system_id sysids[] = {
765 {
766 .ident = "P5W DH Deluxe",
767 .matches = {
768 DMI_MATCH(DMI_SYS_VENDOR,
769 "ASUSTEK COMPUTER INC"),
770 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
771 },
772 },
773 { }
774 };
775 struct pci_dev *pdev = to_pci_dev(host->dev);
776
777 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
778 dmi_check_system(sysids)) {
779 struct ata_port *ap = host->ports[1];
780
Joe Perchesa44fec12011-04-15 15:51:58 -0700781 dev_info(&pdev->dev,
782 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900783
784 ap->ops = &ahci_p5wdh_ops;
785 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
786 }
787}
788
James Lairdcb856962013-11-19 11:06:38 +1100789/*
790 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
791 * booting in BIOS compatibility mode. We restore the registers but not ID.
792 */
793static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
794{
795 u32 val;
796
797 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
798
799 pci_read_config_dword(pdev, 0xf8, &val);
800 val |= 1 << 0x1b;
801 /* the following changes the device ID, but appears not to affect function */
802 /* val = (val & ~0xf0000000) | 0x80000000; */
803 pci_write_config_dword(pdev, 0xf8, val);
804
805 pci_read_config_dword(pdev, 0x54c, &val);
806 val |= 1 << 0xc;
807 pci_write_config_dword(pdev, 0x54c, val);
808
809 pci_read_config_dword(pdev, 0x4a4, &val);
810 val &= 0xff;
811 val |= 0x01060100;
812 pci_write_config_dword(pdev, 0x4a4, val);
813
814 pci_read_config_dword(pdev, 0x54c, &val);
815 val &= ~(1 << 0xc);
816 pci_write_config_dword(pdev, 0x54c, val);
817
818 pci_read_config_dword(pdev, 0xf8, &val);
819 val &= ~(1 << 0x1b);
820 pci_write_config_dword(pdev, 0xf8, val);
821}
822
823static bool is_mcp89_apple(struct pci_dev *pdev)
824{
825 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
826 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
827 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
828 pdev->subsystem_device == 0xcb89;
829}
830
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900831/* only some SB600 ahci controllers can do 64bit DMA */
832static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800833{
834 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900835 /*
836 * The oldest version known to be broken is 0901 and
837 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900838 * Enable 64bit DMA on 1501 and anything newer.
839 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900840 * Please read bko#9412 for more info.
841 */
Shane Huang58a09b32009-05-27 15:04:43 +0800842 {
843 .ident = "ASUS M2A-VM",
844 .matches = {
845 DMI_MATCH(DMI_BOARD_VENDOR,
846 "ASUSTeK Computer INC."),
847 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
848 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900849 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800850 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100851 /*
852 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
853 * support 64bit DMA.
854 *
855 * BIOS versions earlier than 1.5 had the Manufacturer DMI
856 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
857 * This spelling mistake was fixed in BIOS version 1.5, so
858 * 1.5 and later have the Manufacturer as
859 * "MICRO-STAR INTERNATIONAL CO.,LTD".
860 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
861 *
862 * BIOS versions earlier than 1.9 had a Board Product Name
863 * DMI field of "MS-7376". This was changed to be
864 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
865 * match on DMI_BOARD_NAME of "MS-7376".
866 */
867 {
868 .ident = "MSI K9A2 Platinum",
869 .matches = {
870 DMI_MATCH(DMI_BOARD_VENDOR,
871 "MICRO-STAR INTER"),
872 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
873 },
874 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000875 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000876 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
877 * 64bit DMA.
878 *
879 * This board also had the typo mentioned above in the
880 * Manufacturer DMI field (fixed in BIOS version 1.5), so
881 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
882 */
883 {
884 .ident = "MSI K9AGM2",
885 .matches = {
886 DMI_MATCH(DMI_BOARD_VENDOR,
887 "MICRO-STAR INTER"),
888 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
889 },
890 },
891 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000892 * All BIOS versions for the Asus M3A support 64bit DMA.
893 * (all release versions from 0301 to 1206 were tested)
894 */
895 {
896 .ident = "ASUS M3A",
897 .matches = {
898 DMI_MATCH(DMI_BOARD_VENDOR,
899 "ASUSTeK Computer INC."),
900 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
901 },
902 },
Shane Huang58a09b32009-05-27 15:04:43 +0800903 { }
904 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900905 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900906 int year, month, date;
907 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800908
Tejun Heo03d783b2009-08-16 21:04:02 +0900909 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800910 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900911 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800912 return false;
913
Mark Nelsone65cc192009-11-03 20:06:48 +1100914 if (!match->driver_data)
915 goto enable_64bit;
916
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900917 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
918 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800919
Mark Nelsone65cc192009-11-03 20:06:48 +1100920 if (strcmp(buf, match->driver_data) >= 0)
921 goto enable_64bit;
922 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700923 dev_warn(&pdev->dev,
924 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
925 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900926 return false;
927 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100928
929enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700930 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100931 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800932}
933
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100934static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
935{
936 static const struct dmi_system_id broken_systems[] = {
937 {
938 .ident = "HP Compaq nx6310",
939 .matches = {
940 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
941 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
942 },
943 /* PCI slot number of the controller */
944 .driver_data = (void *)0x1FUL,
945 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100946 {
947 .ident = "HP Compaq 6720s",
948 .matches = {
949 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
950 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
951 },
952 /* PCI slot number of the controller */
953 .driver_data = (void *)0x1FUL,
954 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100955
956 { } /* terminate list */
957 };
958 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
959
960 if (dmi) {
961 unsigned long slot = (unsigned long)dmi->driver_data;
962 /* apply the quirk only to on-board controllers */
963 return slot == PCI_SLOT(pdev->devfn);
964 }
965
966 return false;
967}
968
Tejun Heo9b10ae82009-05-30 20:50:12 +0900969static bool ahci_broken_suspend(struct pci_dev *pdev)
970{
971 static const struct dmi_system_id sysids[] = {
972 /*
973 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
974 * to the harddisk doesn't become online after
975 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900976 *
977 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
978 *
979 * Use dates instead of versions to match as HP is
980 * apparently recycling both product and version
981 * strings.
982 *
983 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900984 */
985 {
986 .ident = "dv4",
987 .matches = {
988 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
989 DMI_MATCH(DMI_PRODUCT_NAME,
990 "HP Pavilion dv4 Notebook PC"),
991 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900992 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900993 },
994 {
995 .ident = "dv5",
996 .matches = {
997 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
998 DMI_MATCH(DMI_PRODUCT_NAME,
999 "HP Pavilion dv5 Notebook PC"),
1000 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001001 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001002 },
1003 {
1004 .ident = "dv6",
1005 .matches = {
1006 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1007 DMI_MATCH(DMI_PRODUCT_NAME,
1008 "HP Pavilion dv6 Notebook PC"),
1009 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001010 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001011 },
1012 {
1013 .ident = "HDX18",
1014 .matches = {
1015 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1016 DMI_MATCH(DMI_PRODUCT_NAME,
1017 "HP HDX18 Notebook PC"),
1018 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001019 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001020 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001021 /*
1022 * Acer eMachines G725 has the same problem. BIOS
1023 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001024 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001025 * that we don't have much idea about. For now,
1026 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001027 *
1028 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001029 */
1030 {
1031 .ident = "G725",
1032 .matches = {
1033 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1034 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1035 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001036 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001037 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001038 { } /* terminate list */
1039 };
1040 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001041 int year, month, date;
1042 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001043
1044 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1045 return false;
1046
Tejun Heo9deb3432010-03-16 09:50:26 +09001047 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1048 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001049
Tejun Heo9deb3432010-03-16 09:50:26 +09001050 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001051}
1052
Tejun Heo55946392009-08-04 14:30:08 +09001053static bool ahci_broken_online(struct pci_dev *pdev)
1054{
1055#define ENCODE_BUSDEVFN(bus, slot, func) \
1056 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1057 static const struct dmi_system_id sysids[] = {
1058 /*
1059 * There are several gigabyte boards which use
1060 * SIMG5723s configured as hardware RAID. Certain
1061 * 5723 firmware revisions shipped there keep the link
1062 * online but fail to answer properly to SRST or
1063 * IDENTIFY when no device is attached downstream
1064 * causing libata to retry quite a few times leading
1065 * to excessive detection delay.
1066 *
1067 * As these firmwares respond to the second reset try
1068 * with invalid device signature, considering unknown
1069 * sig as offline works around the problem acceptably.
1070 */
1071 {
1072 .ident = "EP45-DQ6",
1073 .matches = {
1074 DMI_MATCH(DMI_BOARD_VENDOR,
1075 "Gigabyte Technology Co., Ltd."),
1076 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1077 },
1078 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1079 },
1080 {
1081 .ident = "EP45-DS5",
1082 .matches = {
1083 DMI_MATCH(DMI_BOARD_VENDOR,
1084 "Gigabyte Technology Co., Ltd."),
1085 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1086 },
1087 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1088 },
1089 { } /* terminate list */
1090 };
1091#undef ENCODE_BUSDEVFN
1092 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1093 unsigned int val;
1094
1095 if (!dmi)
1096 return false;
1097
1098 val = (unsigned long)dmi->driver_data;
1099
1100 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1101}
1102
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001103#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001104static void ahci_gtf_filter_workaround(struct ata_host *host)
1105{
1106 static const struct dmi_system_id sysids[] = {
1107 /*
1108 * Aspire 3810T issues a bunch of SATA enable commands
1109 * via _GTF including an invalid one and one which is
1110 * rejected by the device. Among the successful ones
1111 * is FPDMA non-zero offset enable which when enabled
1112 * only on the drive side leads to NCQ command
1113 * failures. Filter it out.
1114 */
1115 {
1116 .ident = "Aspire 3810T",
1117 .matches = {
1118 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1119 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1120 },
1121 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1122 },
1123 { }
1124 };
1125 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1126 unsigned int filter;
1127 int i;
1128
1129 if (!dmi)
1130 return;
1131
1132 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001133 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1134 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001135
1136 for (i = 0; i < host->n_ports; i++) {
1137 struct ata_port *ap = host->ports[i];
1138 struct ata_link *link;
1139 struct ata_device *dev;
1140
1141 ata_for_each_link(link, ap, EDGE)
1142 ata_for_each_dev(dev, link, ALL)
1143 dev->gtf_filter |= filter;
1144 }
1145}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001146#else
1147static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1148{}
1149#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001150
Linus Torvaldse1ba8452014-01-22 16:39:28 -08001151static int ahci_init_interrupts(struct pci_dev *pdev, unsigned int n_ports,
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001152 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001153{
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001154 int rc, nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001155
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001156 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
1157 goto intx;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001158
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001159 rc = pci_msi_vec_count(pdev);
1160 if (rc < 0)
1161 goto intx;
1162
1163 /*
1164 * If number of MSIs is less than number of ports then Sharing Last
1165 * Message mode could be enforced. In this case assume that advantage
1166 * of multipe MSIs is negated and use single MSI mode instead.
1167 */
1168 if (rc < n_ports)
1169 goto single_msi;
1170
1171 nvec = rc;
1172 rc = pci_enable_msi_block(pdev, nvec);
1173 if (rc)
1174 goto intx;
1175
1176 return nvec;
1177
1178single_msi:
1179 rc = pci_enable_msi(pdev);
1180 if (rc)
1181 goto intx;
1182 return 1;
1183
1184intx:
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001185 pci_intx(pdev, 1);
1186 return 0;
1187}
1188
1189/**
1190 * ahci_host_activate - start AHCI host, request IRQs and register it
1191 * @host: target ATA host
1192 * @irq: base IRQ number to request
1193 * @n_msis: number of MSIs allocated for this host
1194 * @irq_handler: irq_handler used when requesting IRQs
1195 * @irq_flags: irq_flags used when requesting IRQs
1196 *
1197 * Similar to ata_host_activate, but requests IRQs according to AHCI-1.1
1198 * when multiple MSIs were allocated. That is one MSI per port, starting
1199 * from @irq.
1200 *
1201 * LOCKING:
1202 * Inherited from calling layer (may sleep).
1203 *
1204 * RETURNS:
1205 * 0 on success, -errno otherwise.
1206 */
1207int ahci_host_activate(struct ata_host *host, int irq, unsigned int n_msis)
1208{
1209 int i, rc;
1210
1211 /* Sharing Last Message among several ports is not supported */
1212 if (n_msis < host->n_ports)
1213 return -EINVAL;
1214
1215 rc = ata_host_start(host);
1216 if (rc)
1217 return rc;
1218
1219 for (i = 0; i < host->n_ports; i++) {
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001220 const char* desc;
Alexander Gordeevb29900e2013-05-22 08:53:48 +09001221 struct ahci_port_priv *pp = host->ports[i]->private_data;
1222
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001223 /* pp is NULL for dummy ports */
1224 if (pp)
1225 desc = pp->irq_desc;
1226 else
1227 desc = dev_driver_string(host->dev);
1228
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001229 rc = devm_request_threaded_irq(host->dev,
1230 irq + i, ahci_hw_interrupt, ahci_thread_fn, IRQF_SHARED,
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001231 desc, host->ports[i]);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001232 if (rc)
1233 goto out_free_irqs;
1234 }
1235
1236 for (i = 0; i < host->n_ports; i++)
1237 ata_port_desc(host->ports[i], "irq %d", irq + i);
1238
1239 rc = ata_host_register(host, &ahci_sht);
1240 if (rc)
1241 goto out_free_all_irqs;
1242
1243 return 0;
1244
1245out_free_all_irqs:
1246 i = host->n_ports;
1247out_free_irqs:
1248 for (i--; i >= 0; i--)
1249 devm_free_irq(host->dev, irq + i, host->ports[i]);
1250
1251 return rc;
1252}
1253
Tejun Heo24dc5f32007-01-20 16:00:28 +09001254static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255{
Tejun Heoe297d992008-06-10 00:13:04 +09001256 unsigned int board_id = ent->driver_data;
1257 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001258 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001259 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001261 struct ata_host *host;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001262 int n_ports, n_msis, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001263 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264
1265 VPRINTK("ENTER\n");
1266
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001267 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001268
Joe Perches06296a12011-04-15 15:52:00 -07001269 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270
Alan Cox5b66c822008-09-03 14:48:34 +01001271 /* The AHCI driver can only drive the SATA ports, the PATA driver
1272 can drive them all so if both drivers are selected make sure
1273 AHCI stays out of the way */
1274 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1275 return -ENODEV;
1276
James Lairdcb856962013-11-19 11:06:38 +11001277 /* Apple BIOS on MCP89 prevents us using AHCI */
1278 if (is_mcp89_apple(pdev))
1279 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001280
Mark Nelson7a022672009-11-22 12:07:41 +11001281 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1282 * At the moment, we can only use the AHCI mode. Let the users know
1283 * that for SAS drives they're out of luck.
1284 */
1285 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001286 dev_info(&pdev->dev,
1287 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001288
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001289 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001290 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1291 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001292 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1293 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001294
Tejun Heo4447d352007-04-17 23:44:08 +09001295 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001296 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 if (rc)
1298 return rc;
1299
Tejun Heoc4f77922007-12-06 15:09:43 +09001300 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1301 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1302 u8 map;
1303
1304 /* ICH6s share the same PCI ID for both piix and ahci
1305 * modes. Enabling ahci mode while MAP indicates
1306 * combined mode is a bad idea. Yield to ata_piix.
1307 */
1308 pci_read_config_byte(pdev, ICH_MAP, &map);
1309 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001310 dev_info(&pdev->dev,
1311 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001312 return -ENODEV;
1313 }
1314 }
1315
Paul Bolle6fec8872013-12-16 11:34:21 +01001316 /* AHCI controllers often implement SFF compatible interface.
1317 * Grab all PCI BARs just in case.
1318 */
1319 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1320 if (rc == -EBUSY)
1321 pcim_pin_device(pdev);
1322 if (rc)
1323 return rc;
1324
Tejun Heo24dc5f32007-01-20 16:00:28 +09001325 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1326 if (!hpriv)
1327 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001328 hpriv->flags |= (unsigned long)pi.private_data;
1329
Tejun Heoe297d992008-06-10 00:13:04 +09001330 /* MCP65 revision A1 and A2 can't do MSI */
1331 if (board_id == board_ahci_mcp65 &&
1332 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1333 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1334
Shane Huange427fe02008-12-30 10:53:41 +08001335 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1336 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1337 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1338
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001339 /* only some SB600s can do 64bit DMA */
1340 if (ahci_sb600_enable_64bit(pdev))
1341 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001342
Alessandro Rubini318893e2012-01-06 13:33:39 +01001343 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001344
Tejun Heo4447d352007-04-17 23:44:08 +09001345 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001346 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347
Tejun Heo4447d352007-04-17 23:44:08 +09001348 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001349 if (hpriv->cap & HOST_CAP_NCQ) {
1350 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001351 /*
1352 * Auto-activate optimization is supposed to be
1353 * supported on all AHCI controllers indicating NCQ
1354 * capability, but it seems to be broken on some
1355 * chipsets including NVIDIAs.
1356 */
1357 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001358 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001359
1360 /*
1361 * All AHCI controllers should be forward-compatible
1362 * with the new auxiliary field. This code should be
1363 * conditionalized if any buggy AHCI controllers are
1364 * encountered.
1365 */
1366 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001367 }
Tejun Heo4447d352007-04-17 23:44:08 +09001368
Tejun Heo7d50b602007-09-23 13:19:54 +09001369 if (hpriv->cap & HOST_CAP_PMP)
1370 pi.flags |= ATA_FLAG_PMP;
1371
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001372 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001373
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001374 if (ahci_broken_system_poweroff(pdev)) {
1375 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1376 dev_info(&pdev->dev,
1377 "quirky BIOS, skipping spindown on poweroff\n");
1378 }
1379
Tejun Heo9b10ae82009-05-30 20:50:12 +09001380 if (ahci_broken_suspend(pdev)) {
1381 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001382 dev_warn(&pdev->dev,
1383 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001384 }
1385
Tejun Heo55946392009-08-04 14:30:08 +09001386 if (ahci_broken_online(pdev)) {
1387 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1388 dev_info(&pdev->dev,
1389 "online status unreliable, applying workaround\n");
1390 }
1391
Tejun Heo837f5f82008-02-06 15:13:51 +09001392 /* CAP.NP sometimes indicate the index of the last enabled
1393 * port, at other times, that of the last possible port, so
1394 * determining the maximum port number requires looking at
1395 * both CAP.NP and port_map.
1396 */
1397 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1398
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001399 n_msis = ahci_init_interrupts(pdev, n_ports, hpriv);
1400 if (n_msis > 1)
1401 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1402
Tejun Heo837f5f82008-02-06 15:13:51 +09001403 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001404 if (!host)
1405 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001406 host->private_data = hpriv;
1407
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001408 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001409 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001410 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001411 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001412
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001413 if (pi.flags & ATA_FLAG_EM)
1414 ahci_reset_em(host);
1415
Tejun Heo4447d352007-04-17 23:44:08 +09001416 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001417 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001418
Alessandro Rubini318893e2012-01-06 13:33:39 +01001419 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1420 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001421 0x100 + ap->port_no * 0x80, "port");
1422
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001423 /* set enclosure management message type */
1424 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001425 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001426
1427
Jeff Garzikdab632e2007-05-28 08:33:01 -04001428 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001429 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001430 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001431 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432
Tejun Heoedc93052007-10-25 14:59:16 +09001433 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1434 ahci_p5wdh_workaround(host);
1435
Tejun Heof80ae7e2009-09-16 04:18:03 +09001436 /* apply gtf filter quirk */
1437 ahci_gtf_filter_workaround(host);
1438
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001440 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001442 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443
Anton Vorontsov33030402010-03-03 20:17:39 +03001444 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001445 if (rc)
1446 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001447
Anton Vorontsov781d6552010-03-03 20:17:42 +03001448 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001449 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450
Tejun Heo4447d352007-04-17 23:44:08 +09001451 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001452
1453 if (hpriv->flags & AHCI_HFLAG_MULTI_MSI)
1454 return ahci_host_activate(host, pdev->irq, n_msis);
1455
Tejun Heo4447d352007-04-17 23:44:08 +09001456 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1457 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001458}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459
Axel Lin2fc75da2012-04-19 13:43:05 +08001460module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461
1462MODULE_AUTHOR("Jeff Garzik");
1463MODULE_DESCRIPTION("AHCI SATA low-level driver");
1464MODULE_LICENSE("GPL");
1465MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001466MODULE_VERSION(DRV_VERSION);