blob: 14b517d61b4e99f2249207124c5eb43d39ef9354 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
40
41 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
55 int space = head - (tail + I915_RING_FREE_SPACE);
56 if (space < 0)
57 space += size;
58 return space;
59}
60
Oscar Mateo82e104c2014-07-24 17:04:26 +010061int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000062{
Oscar Mateo82e104c2014-07-24 17:04:26 +010063 return __intel_ring_space(ringbuf->head & HEAD_ADDR,
64 ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000065}
66
Oscar Mateo82e104c2014-07-24 17:04:26 +010067bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010068{
69 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020070 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
71}
Chris Wilson09246732013-08-10 22:16:32 +010072
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020074{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010075 struct intel_ringbuffer *ringbuf = ring->buffer;
76 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020077 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010078 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010079 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010080}
81
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000082static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010083gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010084 u32 invalidate_domains,
85 u32 flush_domains)
86{
87 u32 cmd;
88 int ret;
89
90 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020091 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010092 cmd |= MI_NO_WRITE_FLUSH;
93
94 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
95 cmd |= MI_READ_FLUSH;
96
97 ret = intel_ring_begin(ring, 2);
98 if (ret)
99 return ret;
100
101 intel_ring_emit(ring, cmd);
102 intel_ring_emit(ring, MI_NOOP);
103 intel_ring_advance(ring);
104
105 return 0;
106}
107
108static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100109gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 u32 invalidate_domains,
111 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700112{
Chris Wilson78501ea2010-10-27 12:18:21 +0100113 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100114 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000115 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100116
Chris Wilson36d527d2011-03-19 22:26:49 +0000117 /*
118 * read/write caches:
119 *
120 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
121 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
122 * also flushed at 2d versus 3d pipeline switches.
123 *
124 * read-only caches:
125 *
126 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
127 * MI_READ_FLUSH is set, and is always flushed on 965.
128 *
129 * I915_GEM_DOMAIN_COMMAND may not exist?
130 *
131 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
132 * invalidated when MI_EXE_FLUSH is set.
133 *
134 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
135 * invalidated with every MI_FLUSH.
136 *
137 * TLBs:
138 *
139 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
140 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
141 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
142 * are flushed at any MI_FLUSH.
143 */
144
145 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100146 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000148 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
149 cmd |= MI_EXE_FLUSH;
150
151 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
152 (IS_G4X(dev) || IS_GEN5(dev)))
153 cmd |= MI_INVALIDATE_ISP;
154
155 ret = intel_ring_begin(ring, 2);
156 if (ret)
157 return ret;
158
159 intel_ring_emit(ring, cmd);
160 intel_ring_emit(ring, MI_NOOP);
161 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000162
163 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800164}
165
Jesse Barnes8d315282011-10-16 10:23:31 +0200166/**
167 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
168 * implementing two workarounds on gen6. From section 1.4.7.1
169 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
170 *
171 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
172 * produced by non-pipelined state commands), software needs to first
173 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
174 * 0.
175 *
176 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
177 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
178 *
179 * And the workaround for these two requires this workaround first:
180 *
181 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
182 * BEFORE the pipe-control with a post-sync op and no write-cache
183 * flushes.
184 *
185 * And this last workaround is tricky because of the requirements on
186 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
187 * volume 2 part 1:
188 *
189 * "1 of the following must also be set:
190 * - Render Target Cache Flush Enable ([12] of DW1)
191 * - Depth Cache Flush Enable ([0] of DW1)
192 * - Stall at Pixel Scoreboard ([1] of DW1)
193 * - Depth Stall ([13] of DW1)
194 * - Post-Sync Operation ([13] of DW1)
195 * - Notify Enable ([8] of DW1)"
196 *
197 * The cache flushes require the workaround flush that triggered this
198 * one, so we can't use it. Depth stall would trigger the same.
199 * Post-sync nonzero is what triggered this second workaround, so we
200 * can't use that one either. Notify enable is IRQs, which aren't
201 * really our business. That leaves only stall at scoreboard.
202 */
203static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100204intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200205{
Chris Wilson18393f62014-04-09 09:19:40 +0100206 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 int ret;
208
209
210 ret = intel_ring_begin(ring, 6);
211 if (ret)
212 return ret;
213
214 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
215 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
216 PIPE_CONTROL_STALL_AT_SCOREBOARD);
217 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
218 intel_ring_emit(ring, 0); /* low dword */
219 intel_ring_emit(ring, 0); /* high dword */
220 intel_ring_emit(ring, MI_NOOP);
221 intel_ring_advance(ring);
222
223 ret = intel_ring_begin(ring, 6);
224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
229 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
230 intel_ring_emit(ring, 0);
231 intel_ring_emit(ring, 0);
232 intel_ring_emit(ring, MI_NOOP);
233 intel_ring_advance(ring);
234
235 return 0;
236}
237
238static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100239gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 invalidate_domains, u32 flush_domains)
241{
242 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100243 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200244 int ret;
245
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 /* Force SNB workarounds for PIPE_CONTROL flushes */
247 ret = intel_emit_post_sync_nonzero_flush(ring);
248 if (ret)
249 return ret;
250
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 /* Just flush everything. Experiments have shown that reducing the
252 * number of bits based on the write domains has little performance
253 * impact.
254 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 if (flush_domains) {
256 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
257 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
258 /*
259 * Ensure that any following seqno writes only happen
260 * when the render cache is indeed flushed.
261 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200262 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100263 }
264 if (invalidate_domains) {
265 flags |= PIPE_CONTROL_TLB_INVALIDATE;
266 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
269 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
270 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
271 /*
272 * TLB invalidate requires a post-sync write.
273 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700274 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100275 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200276
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100277 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278 if (ret)
279 return ret;
280
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100281 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200282 intel_ring_emit(ring, flags);
283 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100284 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200285 intel_ring_advance(ring);
286
287 return 0;
288}
289
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100290static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100291gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300292{
293 int ret;
294
295 ret = intel_ring_begin(ring, 4);
296 if (ret)
297 return ret;
298
299 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
300 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
301 PIPE_CONTROL_STALL_AT_SCOREBOARD);
302 intel_ring_emit(ring, 0);
303 intel_ring_emit(ring, 0);
304 intel_ring_advance(ring);
305
306 return 0;
307}
308
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100309static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300310{
311 int ret;
312
313 if (!ring->fbc_dirty)
314 return 0;
315
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200316 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300317 if (ret)
318 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300319 /* WaFbcNukeOn3DBlt:ivb/hsw */
320 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
321 intel_ring_emit(ring, MSG_FBC_REND_STATE);
322 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200323 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
324 intel_ring_emit(ring, MSG_FBC_REND_STATE);
325 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300326 intel_ring_advance(ring);
327
328 ring->fbc_dirty = false;
329 return 0;
330}
331
Paulo Zanonif3987632012-08-17 18:35:43 -0300332static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100333gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300334 u32 invalidate_domains, u32 flush_domains)
335{
336 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100337 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 int ret;
339
Paulo Zanonif3987632012-08-17 18:35:43 -0300340 /*
341 * Ensure that any following seqno writes only happen when the render
342 * cache is indeed flushed.
343 *
344 * Workaround: 4th PIPE_CONTROL command (except the ones with only
345 * read-cache invalidate bits set) must have the CS_STALL bit set. We
346 * don't try to be clever and just set it unconditionally.
347 */
348 flags |= PIPE_CONTROL_CS_STALL;
349
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 /* Just flush everything. Experiments have shown that reducing the
351 * number of bits based on the write domains has little performance
352 * impact.
353 */
354 if (flush_domains) {
355 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
356 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358 if (invalidate_domains) {
359 flags |= PIPE_CONTROL_TLB_INVALIDATE;
360 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
361 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
362 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
363 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
364 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
365 /*
366 * TLB invalidate requires a post-sync write.
367 */
368 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200369 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300370
371 /* Workaround: we must issue a pipe_control with CS-stall bit
372 * set before a pipe_control command that has the state cache
373 * invalidate bit set. */
374 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 }
376
377 ret = intel_ring_begin(ring, 4);
378 if (ret)
379 return ret;
380
381 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
382 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200383 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300384 intel_ring_emit(ring, 0);
385 intel_ring_advance(ring);
386
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200387 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300388 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
389
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300390 return 0;
391}
392
Ben Widawskya5f3d682013-11-02 21:07:27 -0700393static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394gen8_emit_pipe_control(struct intel_engine_cs *ring,
395 u32 flags, u32 scratch_addr)
396{
397 int ret;
398
399 ret = intel_ring_begin(ring, 6);
400 if (ret)
401 return ret;
402
403 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
404 intel_ring_emit(ring, flags);
405 intel_ring_emit(ring, scratch_addr);
406 intel_ring_emit(ring, 0);
407 intel_ring_emit(ring, 0);
408 intel_ring_emit(ring, 0);
409 intel_ring_advance(ring);
410
411 return 0;
412}
413
414static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100415gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700416 u32 invalidate_domains, u32 flush_domains)
417{
418 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100419 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800420 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700421
422 flags |= PIPE_CONTROL_CS_STALL;
423
424 if (flush_domains) {
425 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
426 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
427 }
428 if (invalidate_domains) {
429 flags |= PIPE_CONTROL_TLB_INVALIDATE;
430 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
431 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
432 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
433 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
434 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
435 flags |= PIPE_CONTROL_QW_WRITE;
436 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800437
438 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
439 ret = gen8_emit_pipe_control(ring,
440 PIPE_CONTROL_CS_STALL |
441 PIPE_CONTROL_STALL_AT_SCOREBOARD,
442 0);
443 if (ret)
444 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700445 }
446
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700447 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
448 if (ret)
449 return ret;
450
451 if (!invalidate_domains && flush_domains)
452 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
453
454 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700455}
456
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100457static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100458 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300460 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100461 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800462}
463
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100464u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300466 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000467 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800468
Chris Wilson50877442014-03-21 12:41:53 +0000469 if (INTEL_INFO(ring->dev)->gen >= 8)
470 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
471 RING_ACTHD_UDW(ring->mmio_base));
472 else if (INTEL_INFO(ring->dev)->gen >= 4)
473 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
474 else
475 acthd = I915_READ(ACTHD);
476
477 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800478}
479
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100480static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200481{
482 struct drm_i915_private *dev_priv = ring->dev->dev_private;
483 u32 addr;
484
485 addr = dev_priv->status_page_dmah->busaddr;
486 if (INTEL_INFO(ring->dev)->gen >= 4)
487 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
488 I915_WRITE(HWS_PGA, addr);
489}
490
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100491static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100492{
493 struct drm_i915_private *dev_priv = to_i915(ring->dev);
494
495 if (!IS_GEN2(ring->dev)) {
496 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200497 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
498 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100499 /* Sometimes we observe that the idle flag is not
500 * set even though the ring is empty. So double
501 * check before giving up.
502 */
503 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
504 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100505 }
506 }
507
508 I915_WRITE_CTL(ring, 0);
509 I915_WRITE_HEAD(ring, 0);
510 ring->write_tail(ring, 0);
511
512 if (!IS_GEN2(ring->dev)) {
513 (void)I915_READ_CTL(ring);
514 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
515 }
516
517 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
518}
519
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100520static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800521{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200522 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300523 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100524 struct intel_ringbuffer *ringbuf = ring->buffer;
525 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200526 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800527
Deepak Sc8d9a592013-11-23 14:55:42 +0530528 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200529
Chris Wilson9991ae72014-04-02 16:36:07 +0100530 if (!stop_ring(ring)) {
531 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000532 DRM_DEBUG_KMS("%s head not reset to zero "
533 "ctl %08x head %08x tail %08x start %08x\n",
534 ring->name,
535 I915_READ_CTL(ring),
536 I915_READ_HEAD(ring),
537 I915_READ_TAIL(ring),
538 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800539
Chris Wilson9991ae72014-04-02 16:36:07 +0100540 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000541 DRM_ERROR("failed to set %s head to zero "
542 "ctl %08x head %08x tail %08x start %08x\n",
543 ring->name,
544 I915_READ_CTL(ring),
545 I915_READ_HEAD(ring),
546 I915_READ_TAIL(ring),
547 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 ret = -EIO;
549 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000550 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700551 }
552
Chris Wilson9991ae72014-04-02 16:36:07 +0100553 if (I915_NEED_GFX_HWS(dev))
554 intel_ring_setup_status_page(ring);
555 else
556 ring_setup_phys_status_page(ring);
557
Jiri Kosinaece4a172014-08-07 16:29:53 +0200558 /* Enforce ordering by reading HEAD register back */
559 I915_READ_HEAD(ring);
560
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200561 /* Initialize the ring. This must happen _after_ we've cleared the ring
562 * registers with the above sequence (the readback of the HEAD registers
563 * also enforces ordering), otherwise the hw might lose the new ring
564 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700565 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200566 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100567 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000568 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800569
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400571 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700572 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400573 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000574 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100575 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
576 ring->name,
577 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
578 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
579 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200580 ret = -EIO;
581 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800582 }
583
Chris Wilson78501ea2010-10-27 12:18:21 +0100584 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
585 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800586 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100587 ringbuf->head = I915_READ_HEAD(ring);
588 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Oscar Mateo82e104c2014-07-24 17:04:26 +0100589 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100590 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800591 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000592
Chris Wilson50f018d2013-06-10 11:20:19 +0100593 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
594
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200595out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530596 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200597
598 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700599}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800600
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100601void
602intel_fini_pipe_control(struct intel_engine_cs *ring)
603{
604 struct drm_device *dev = ring->dev;
605
606 if (ring->scratch.obj == NULL)
607 return;
608
609 if (INTEL_INFO(dev)->gen >= 5) {
610 kunmap(sg_page(ring->scratch.obj->pages->sgl));
611 i915_gem_object_ggtt_unpin(ring->scratch.obj);
612 }
613
614 drm_gem_object_unreference(&ring->scratch.obj->base);
615 ring->scratch.obj = NULL;
616}
617
618int
619intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000620{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000621 int ret;
622
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100623 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000624 return 0;
625
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100626 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
627 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000628 DRM_ERROR("Failed to allocate seqno page\n");
629 ret = -ENOMEM;
630 goto err;
631 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100632
Daniel Vettera9cc7262014-02-14 14:01:13 +0100633 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
634 if (ret)
635 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100637 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000638 if (ret)
639 goto err_unref;
640
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100641 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
642 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
643 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800644 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000645 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800646 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000647
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200648 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100649 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000650 return 0;
651
652err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800653 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000654err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100655 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000656err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000657 return ret;
658}
659
Arun Siluvery86d7f232014-08-26 14:44:50 +0100660static inline void intel_ring_emit_wa(struct intel_engine_cs *ring,
661 u32 addr, u32 value)
662{
Arun Siluvery888b5992014-08-26 14:44:51 +0100663 struct drm_device *dev = ring->dev;
664 struct drm_i915_private *dev_priv = dev->dev_private;
665
666 if (dev_priv->num_wa_regs > I915_MAX_WA_REGS)
667 return;
668
Arun Siluvery86d7f232014-08-26 14:44:50 +0100669 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
670 intel_ring_emit(ring, addr);
671 intel_ring_emit(ring, value);
Arun Siluvery888b5992014-08-26 14:44:51 +0100672
673 dev_priv->intel_wa_regs[dev_priv->num_wa_regs].addr = addr;
674 dev_priv->intel_wa_regs[dev_priv->num_wa_regs].mask = (value) & 0xFFFF;
675 /* value is updated with the status of remaining bits of this
676 * register when it is read from debugfs file
677 */
678 dev_priv->intel_wa_regs[dev_priv->num_wa_regs].value = value;
679 dev_priv->num_wa_regs++;
680
681 return;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100682}
683
684static int gen8_init_workarounds(struct intel_engine_cs *ring)
685{
686 int ret;
Arun Siluvery888b5992014-08-26 14:44:51 +0100687 struct drm_device *dev = ring->dev;
688 struct drm_i915_private *dev_priv = dev->dev_private;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100689
690 /*
691 * workarounds applied in this fn are part of register state context,
692 * they need to be re-initialized followed by gpu reset, suspend/resume,
693 * module reload.
694 */
Arun Siluvery888b5992014-08-26 14:44:51 +0100695 dev_priv->num_wa_regs = 0;
696 memset(dev_priv->intel_wa_regs, 0, sizeof(dev_priv->intel_wa_regs));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100697
698 /*
699 * update the number of dwords required based on the
700 * actual number of workarounds applied
701 */
702 ret = intel_ring_begin(ring, 24);
703 if (ret)
704 return ret;
705
706 /* WaDisablePartialInstShootdown:bdw */
707 /* WaDisableThreadStallDopClockGating:bdw */
708 /* FIXME: Unclear whether we really need this on production bdw. */
709 intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
710 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE
711 | STALL_DOP_GATING_DISABLE));
712
713 /* WaDisableDopClockGating:bdw May not be needed for production */
714 intel_ring_emit_wa(ring, GEN7_ROW_CHICKEN2,
715 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
716
717 /*
718 * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for
719 * pre-production hardware
720 */
721 intel_ring_emit_wa(ring, HALF_SLICE_CHICKEN3,
722 _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS
723 | GEN8_SAMPLER_POWER_BYPASS_DIS));
724
725 intel_ring_emit_wa(ring, GEN7_HALF_SLICE_CHICKEN1,
726 _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));
727
728 intel_ring_emit_wa(ring, COMMON_SLICE_CHICKEN2,
729 _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));
730
731 /* Use Force Non-Coherent whenever executing a 3D context. This is a
732 * workaround for for a possible hang in the unlikely event a TLB
733 * invalidation occurs during a PSD flush.
734 */
735 intel_ring_emit_wa(ring, HDC_CHICKEN0,
736 _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));
737
738 /* Wa4x4STCOptimizationDisable:bdw */
739 intel_ring_emit_wa(ring, CACHE_MODE_1,
740 _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
741
742 /*
743 * BSpec recommends 8x4 when MSAA is used,
744 * however in practice 16x4 seems fastest.
745 *
746 * Note that PS/WM thread counts depend on the WIZ hashing
747 * disable bit, which we don't touch here, but it's good
748 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
749 */
750 intel_ring_emit_wa(ring, GEN7_GT_MODE,
751 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
752
753 intel_ring_advance(ring);
754
Arun Siluvery888b5992014-08-26 14:44:51 +0100755 DRM_DEBUG_DRIVER("Number of Workarounds applied: %d\n",
756 dev_priv->num_wa_regs);
757
Arun Siluvery86d7f232014-08-26 14:44:50 +0100758 return 0;
759}
760
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100761static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800762{
Chris Wilson78501ea2010-10-27 12:18:21 +0100763 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000764 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100765 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200766 if (ret)
767 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800768
Akash Goel61a563a2014-03-25 18:01:50 +0530769 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
770 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200771 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000772
773 /* We need to disable the AsyncFlip performance optimisations in order
774 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
775 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100776 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300777 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000778 */
779 if (INTEL_INFO(dev)->gen >= 6)
780 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
781
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000782 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530783 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000784 if (INTEL_INFO(dev)->gen == 6)
785 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000786 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000787
Akash Goel01fa0302014-03-24 23:00:04 +0530788 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000789 if (IS_GEN7(dev))
790 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530791 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000792 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100793
Jesse Barnes8d315282011-10-16 10:23:31 +0200794 if (INTEL_INFO(dev)->gen >= 5) {
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100795 ret = intel_init_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000796 if (ret)
797 return ret;
798 }
799
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200800 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700801 /* From the Sandybridge PRM, volume 1 part 3, page 24:
802 * "If this bit is set, STCunit will have LRA as replacement
803 * policy. [...] This bit must be reset. LRA replacement
804 * policy is not supported."
805 */
806 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200807 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800808 }
809
Daniel Vetter6b26c862012-04-24 14:04:12 +0200810 if (INTEL_INFO(dev)->gen >= 6)
811 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000812
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700813 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700814 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700815
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800816 return ret;
817}
818
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100819static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000820{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100821 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700822 struct drm_i915_private *dev_priv = dev->dev_private;
823
824 if (dev_priv->semaphore_obj) {
825 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
826 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
827 dev_priv->semaphore_obj = NULL;
828 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100829
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100830 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000831}
832
Ben Widawsky3e789982014-06-30 09:53:37 -0700833static int gen8_rcs_signal(struct intel_engine_cs *signaller,
834 unsigned int num_dwords)
835{
836#define MBOX_UPDATE_DWORDS 8
837 struct drm_device *dev = signaller->dev;
838 struct drm_i915_private *dev_priv = dev->dev_private;
839 struct intel_engine_cs *waiter;
840 int i, ret, num_rings;
841
842 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
843 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
844#undef MBOX_UPDATE_DWORDS
845
846 ret = intel_ring_begin(signaller, num_dwords);
847 if (ret)
848 return ret;
849
850 for_each_ring(waiter, dev_priv, i) {
851 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
852 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
853 continue;
854
855 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
856 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
857 PIPE_CONTROL_QW_WRITE |
858 PIPE_CONTROL_FLUSH_ENABLE);
859 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
860 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
861 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
862 intel_ring_emit(signaller, 0);
863 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
864 MI_SEMAPHORE_TARGET(waiter->id));
865 intel_ring_emit(signaller, 0);
866 }
867
868 return 0;
869}
870
871static int gen8_xcs_signal(struct intel_engine_cs *signaller,
872 unsigned int num_dwords)
873{
874#define MBOX_UPDATE_DWORDS 6
875 struct drm_device *dev = signaller->dev;
876 struct drm_i915_private *dev_priv = dev->dev_private;
877 struct intel_engine_cs *waiter;
878 int i, ret, num_rings;
879
880 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
881 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
882#undef MBOX_UPDATE_DWORDS
883
884 ret = intel_ring_begin(signaller, num_dwords);
885 if (ret)
886 return ret;
887
888 for_each_ring(waiter, dev_priv, i) {
889 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
890 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
891 continue;
892
893 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
894 MI_FLUSH_DW_OP_STOREDW);
895 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
896 MI_FLUSH_DW_USE_GTT);
897 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
898 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
899 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
900 MI_SEMAPHORE_TARGET(waiter->id));
901 intel_ring_emit(signaller, 0);
902 }
903
904 return 0;
905}
906
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100907static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700908 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000909{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700910 struct drm_device *dev = signaller->dev;
911 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100912 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700913 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700914
Ben Widawskya1444b72014-06-30 09:53:35 -0700915#define MBOX_UPDATE_DWORDS 3
916 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
917 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
918#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700919
920 ret = intel_ring_begin(signaller, num_dwords);
921 if (ret)
922 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700923
Ben Widawsky78325f22014-04-29 14:52:29 -0700924 for_each_ring(useless, dev_priv, i) {
925 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
926 if (mbox_reg != GEN6_NOSYNC) {
927 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
928 intel_ring_emit(signaller, mbox_reg);
929 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700930 }
931 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700932
Ben Widawskya1444b72014-06-30 09:53:35 -0700933 /* If num_dwords was rounded, make sure the tail pointer is correct */
934 if (num_rings % 2 == 0)
935 intel_ring_emit(signaller, MI_NOOP);
936
Ben Widawsky024a43e2014-04-29 14:52:30 -0700937 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000938}
939
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700940/**
941 * gen6_add_request - Update the semaphore mailbox registers
942 *
943 * @ring - ring that is adding a request
944 * @seqno - return seqno stuck into the ring
945 *
946 * Update the mailbox registers in the *other* rings with the current seqno.
947 * This acts like a signal in the canonical semaphore.
948 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000949static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100950gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000951{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700952 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000953
Ben Widawsky707d9cf2014-06-30 09:53:36 -0700954 if (ring->semaphore.signal)
955 ret = ring->semaphore.signal(ring, 4);
956 else
957 ret = intel_ring_begin(ring, 4);
958
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000959 if (ret)
960 return ret;
961
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000962 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
963 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100964 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000965 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100966 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000967
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000968 return 0;
969}
970
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200971static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
972 u32 seqno)
973{
974 struct drm_i915_private *dev_priv = dev->dev_private;
975 return dev_priv->last_seqno < seqno;
976}
977
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700978/**
979 * intel_ring_sync - sync the waiter to the signaller on seqno
980 *
981 * @waiter - ring that is waiting
982 * @signaller - ring which has, or will signal
983 * @seqno - seqno which the waiter will block on
984 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700985
986static int
987gen8_ring_sync(struct intel_engine_cs *waiter,
988 struct intel_engine_cs *signaller,
989 u32 seqno)
990{
991 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
992 int ret;
993
994 ret = intel_ring_begin(waiter, 4);
995 if (ret)
996 return ret;
997
998 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
999 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001000 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001001 MI_SEMAPHORE_SAD_GTE_SDD);
1002 intel_ring_emit(waiter, seqno);
1003 intel_ring_emit(waiter,
1004 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1005 intel_ring_emit(waiter,
1006 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1007 intel_ring_advance(waiter);
1008 return 0;
1009}
1010
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001011static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001012gen6_ring_sync(struct intel_engine_cs *waiter,
1013 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001014 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001015{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001016 u32 dw1 = MI_SEMAPHORE_MBOX |
1017 MI_SEMAPHORE_COMPARE |
1018 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001019 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1020 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001021
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001022 /* Throughout all of the GEM code, seqno passed implies our current
1023 * seqno is >= the last seqno executed. However for hardware the
1024 * comparison is strictly greater than.
1025 */
1026 seqno -= 1;
1027
Ben Widawskyebc348b2014-04-29 14:52:28 -07001028 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001029
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001030 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001031 if (ret)
1032 return ret;
1033
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001034 /* If seqno wrap happened, omit the wait with no-ops */
1035 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001036 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001037 intel_ring_emit(waiter, seqno);
1038 intel_ring_emit(waiter, 0);
1039 intel_ring_emit(waiter, MI_NOOP);
1040 } else {
1041 intel_ring_emit(waiter, MI_NOOP);
1042 intel_ring_emit(waiter, MI_NOOP);
1043 intel_ring_emit(waiter, MI_NOOP);
1044 intel_ring_emit(waiter, MI_NOOP);
1045 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001046 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001047
1048 return 0;
1049}
1050
Chris Wilsonc6df5412010-12-15 09:56:50 +00001051#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1052do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001053 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1054 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001055 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1056 intel_ring_emit(ring__, 0); \
1057 intel_ring_emit(ring__, 0); \
1058} while (0)
1059
1060static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001061pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001062{
Chris Wilson18393f62014-04-09 09:19:40 +01001063 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001064 int ret;
1065
1066 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1067 * incoherent with writes to memory, i.e. completely fubar,
1068 * so we need to use PIPE_NOTIFY instead.
1069 *
1070 * However, we also need to workaround the qword write
1071 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1072 * memory before requesting an interrupt.
1073 */
1074 ret = intel_ring_begin(ring, 32);
1075 if (ret)
1076 return ret;
1077
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001078 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001079 PIPE_CONTROL_WRITE_FLUSH |
1080 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001081 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001082 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001083 intel_ring_emit(ring, 0);
1084 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001085 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001086 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001087 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001088 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001089 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001090 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001091 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001092 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001093 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001094 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001095
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001096 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001097 PIPE_CONTROL_WRITE_FLUSH |
1098 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001099 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001100 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001101 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001102 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001103 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001104
Chris Wilsonc6df5412010-12-15 09:56:50 +00001105 return 0;
1106}
1107
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001108static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001109gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001110{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001111 /* Workaround to force correct ordering between irq and seqno writes on
1112 * ivb (and maybe also on snb) by reading from a CS register (like
1113 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001114 if (!lazy_coherency) {
1115 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1116 POSTING_READ(RING_ACTHD(ring->mmio_base));
1117 }
1118
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001119 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1120}
1121
1122static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001123ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001124{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001125 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1126}
1127
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001128static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001129ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001130{
1131 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1132}
1133
Chris Wilsonc6df5412010-12-15 09:56:50 +00001134static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001135pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001136{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001137 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001138}
1139
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001140static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001141pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001142{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001143 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001144}
1145
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001146static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001147gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001148{
1149 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001150 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001151 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001152
1153 if (!dev->irq_enabled)
1154 return false;
1155
Chris Wilson7338aef2012-04-24 21:48:47 +01001156 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001157 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001158 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001159 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001160
1161 return true;
1162}
1163
1164static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001165gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001166{
1167 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001168 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001169 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001170
Chris Wilson7338aef2012-04-24 21:48:47 +01001171 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001172 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001173 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001174 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001175}
1176
1177static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001178i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001179{
Chris Wilson78501ea2010-10-27 12:18:21 +01001180 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001181 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001182 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001183
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001184 if (!dev->irq_enabled)
1185 return false;
1186
Chris Wilson7338aef2012-04-24 21:48:47 +01001187 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001188 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001189 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1190 I915_WRITE(IMR, dev_priv->irq_mask);
1191 POSTING_READ(IMR);
1192 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001193 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001194
1195 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001196}
1197
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001198static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001199i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001200{
Chris Wilson78501ea2010-10-27 12:18:21 +01001201 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001202 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001203 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001204
Chris Wilson7338aef2012-04-24 21:48:47 +01001205 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001206 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001207 dev_priv->irq_mask |= ring->irq_enable_mask;
1208 I915_WRITE(IMR, dev_priv->irq_mask);
1209 POSTING_READ(IMR);
1210 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001211 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001212}
1213
Chris Wilsonc2798b12012-04-22 21:13:57 +01001214static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001215i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001216{
1217 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001218 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001219 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001220
1221 if (!dev->irq_enabled)
1222 return false;
1223
Chris Wilson7338aef2012-04-24 21:48:47 +01001224 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001225 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001226 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1227 I915_WRITE16(IMR, dev_priv->irq_mask);
1228 POSTING_READ16(IMR);
1229 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001230 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001231
1232 return true;
1233}
1234
1235static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001236i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001237{
1238 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001239 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001240 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001241
Chris Wilson7338aef2012-04-24 21:48:47 +01001242 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001243 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001244 dev_priv->irq_mask |= ring->irq_enable_mask;
1245 I915_WRITE16(IMR, dev_priv->irq_mask);
1246 POSTING_READ16(IMR);
1247 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001248 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001249}
1250
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001251void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001252{
Eric Anholt45930102011-05-06 17:12:35 -07001253 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001254 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001255 u32 mmio = 0;
1256
1257 /* The ring status page addresses are no longer next to the rest of
1258 * the ring registers as of gen7.
1259 */
1260 if (IS_GEN7(dev)) {
1261 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001262 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001263 mmio = RENDER_HWS_PGA_GEN7;
1264 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001265 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001266 mmio = BLT_HWS_PGA_GEN7;
1267 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001268 /*
1269 * VCS2 actually doesn't exist on Gen7. Only shut up
1270 * gcc switch check warning
1271 */
1272 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001273 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001274 mmio = BSD_HWS_PGA_GEN7;
1275 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001276 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001277 mmio = VEBOX_HWS_PGA_GEN7;
1278 break;
Eric Anholt45930102011-05-06 17:12:35 -07001279 }
1280 } else if (IS_GEN6(ring->dev)) {
1281 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1282 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001283 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001284 mmio = RING_HWS_PGA(ring->mmio_base);
1285 }
1286
Chris Wilson78501ea2010-10-27 12:18:21 +01001287 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1288 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001289
Damien Lespiaudc616b82014-03-13 01:40:28 +00001290 /*
1291 * Flush the TLB for this page
1292 *
1293 * FIXME: These two bits have disappeared on gen8, so a question
1294 * arises: do we still need this and if so how should we go about
1295 * invalidating the TLB?
1296 */
1297 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001298 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301299
1300 /* ring should be idle before issuing a sync flush*/
1301 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1302
Chris Wilson884020b2013-08-06 19:01:14 +01001303 I915_WRITE(reg,
1304 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1305 INSTPM_SYNC_FLUSH));
1306 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1307 1000))
1308 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1309 ring->name);
1310 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001311}
1312
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001313static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001314bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001315 u32 invalidate_domains,
1316 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001317{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001318 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001319
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001320 ret = intel_ring_begin(ring, 2);
1321 if (ret)
1322 return ret;
1323
1324 intel_ring_emit(ring, MI_FLUSH);
1325 intel_ring_emit(ring, MI_NOOP);
1326 intel_ring_advance(ring);
1327 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001328}
1329
Chris Wilson3cce4692010-10-27 16:11:02 +01001330static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001331i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001332{
Chris Wilson3cce4692010-10-27 16:11:02 +01001333 int ret;
1334
1335 ret = intel_ring_begin(ring, 4);
1336 if (ret)
1337 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001338
Chris Wilson3cce4692010-10-27 16:11:02 +01001339 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1340 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001341 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001342 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001343 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001344
Chris Wilson3cce4692010-10-27 16:11:02 +01001345 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001346}
1347
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001348static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001349gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001350{
1351 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001352 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001353 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001354
1355 if (!dev->irq_enabled)
1356 return false;
1357
Chris Wilson7338aef2012-04-24 21:48:47 +01001358 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001359 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001360 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001361 I915_WRITE_IMR(ring,
1362 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001363 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001364 else
1365 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001366 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001367 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001368 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001369
1370 return true;
1371}
1372
1373static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001374gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001375{
1376 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001377 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001378 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001379
Chris Wilson7338aef2012-04-24 21:48:47 +01001380 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001381 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001382 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001383 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001384 else
1385 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001386 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001387 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001388 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001389}
1390
Ben Widawskya19d2932013-05-28 19:22:30 -07001391static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001392hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001393{
1394 struct drm_device *dev = ring->dev;
1395 struct drm_i915_private *dev_priv = dev->dev_private;
1396 unsigned long flags;
1397
1398 if (!dev->irq_enabled)
1399 return false;
1400
Daniel Vetter59cdb632013-07-04 23:35:28 +02001401 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001402 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001403 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001404 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001405 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001406 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001407
1408 return true;
1409}
1410
1411static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001412hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001413{
1414 struct drm_device *dev = ring->dev;
1415 struct drm_i915_private *dev_priv = dev->dev_private;
1416 unsigned long flags;
1417
1418 if (!dev->irq_enabled)
1419 return;
1420
Daniel Vetter59cdb632013-07-04 23:35:28 +02001421 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001422 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001423 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001424 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001425 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001426 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001427}
1428
Ben Widawskyabd58f02013-11-02 21:07:09 -07001429static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001430gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001431{
1432 struct drm_device *dev = ring->dev;
1433 struct drm_i915_private *dev_priv = dev->dev_private;
1434 unsigned long flags;
1435
1436 if (!dev->irq_enabled)
1437 return false;
1438
1439 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1440 if (ring->irq_refcount++ == 0) {
1441 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1442 I915_WRITE_IMR(ring,
1443 ~(ring->irq_enable_mask |
1444 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1445 } else {
1446 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1447 }
1448 POSTING_READ(RING_IMR(ring->mmio_base));
1449 }
1450 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1451
1452 return true;
1453}
1454
1455static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001456gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001457{
1458 struct drm_device *dev = ring->dev;
1459 struct drm_i915_private *dev_priv = dev->dev_private;
1460 unsigned long flags;
1461
1462 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1463 if (--ring->irq_refcount == 0) {
1464 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1465 I915_WRITE_IMR(ring,
1466 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1467 } else {
1468 I915_WRITE_IMR(ring, ~0);
1469 }
1470 POSTING_READ(RING_IMR(ring->mmio_base));
1471 }
1472 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1473}
1474
Zou Nan haid1b851f2010-05-21 09:08:57 +08001475static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001476i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001477 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001478 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001479{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001480 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001481
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001482 ret = intel_ring_begin(ring, 2);
1483 if (ret)
1484 return ret;
1485
Chris Wilson78501ea2010-10-27 12:18:21 +01001486 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001487 MI_BATCH_BUFFER_START |
1488 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001489 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001490 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001491 intel_ring_advance(ring);
1492
Zou Nan haid1b851f2010-05-21 09:08:57 +08001493 return 0;
1494}
1495
Daniel Vetterb45305f2012-12-17 16:21:27 +01001496/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1497#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001498static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001499i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001500 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001501 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001502{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001503 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001504
Daniel Vetterb45305f2012-12-17 16:21:27 +01001505 if (flags & I915_DISPATCH_PINNED) {
1506 ret = intel_ring_begin(ring, 4);
1507 if (ret)
1508 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001509
Daniel Vetterb45305f2012-12-17 16:21:27 +01001510 intel_ring_emit(ring, MI_BATCH_BUFFER);
1511 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1512 intel_ring_emit(ring, offset + len - 8);
1513 intel_ring_emit(ring, MI_NOOP);
1514 intel_ring_advance(ring);
1515 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001516 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001517
1518 if (len > I830_BATCH_LIMIT)
1519 return -ENOSPC;
1520
1521 ret = intel_ring_begin(ring, 9+3);
1522 if (ret)
1523 return ret;
1524 /* Blit the batch (which has now all relocs applied) to the stable batch
1525 * scratch bo area (so that the CS never stumbles over its tlb
1526 * invalidation bug) ... */
1527 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1528 XY_SRC_COPY_BLT_WRITE_ALPHA |
1529 XY_SRC_COPY_BLT_WRITE_RGB);
1530 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1531 intel_ring_emit(ring, 0);
1532 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1533 intel_ring_emit(ring, cs_offset);
1534 intel_ring_emit(ring, 0);
1535 intel_ring_emit(ring, 4096);
1536 intel_ring_emit(ring, offset);
1537 intel_ring_emit(ring, MI_FLUSH);
1538
1539 /* ... and execute it. */
1540 intel_ring_emit(ring, MI_BATCH_BUFFER);
1541 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1542 intel_ring_emit(ring, cs_offset + len - 8);
1543 intel_ring_advance(ring);
1544 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001545
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001546 return 0;
1547}
1548
1549static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001550i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001551 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001552 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001553{
1554 int ret;
1555
1556 ret = intel_ring_begin(ring, 2);
1557 if (ret)
1558 return ret;
1559
Chris Wilson65f56872012-04-17 16:38:12 +01001560 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001561 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001562 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001563
Eric Anholt62fdfea2010-05-21 13:26:39 -07001564 return 0;
1565}
1566
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001567static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001568{
Chris Wilson05394f32010-11-08 19:18:58 +00001569 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001570
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001571 obj = ring->status_page.obj;
1572 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001573 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001574
Chris Wilson9da3da62012-06-01 15:20:22 +01001575 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001576 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001577 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001578 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001579}
1580
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001581static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001582{
Chris Wilson05394f32010-11-08 19:18:58 +00001583 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001584
Chris Wilsone3efda42014-04-09 09:19:41 +01001585 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001586 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001587 int ret;
1588
1589 obj = i915_gem_alloc_object(ring->dev, 4096);
1590 if (obj == NULL) {
1591 DRM_ERROR("Failed to allocate status page\n");
1592 return -ENOMEM;
1593 }
1594
1595 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1596 if (ret)
1597 goto err_unref;
1598
Chris Wilson1f767e02014-07-03 17:33:03 -04001599 flags = 0;
1600 if (!HAS_LLC(ring->dev))
1601 /* On g33, we cannot place HWS above 256MiB, so
1602 * restrict its pinning to the low mappable arena.
1603 * Though this restriction is not documented for
1604 * gen4, gen5, or byt, they also behave similarly
1605 * and hang if the HWS is placed at the top of the
1606 * GTT. To generalise, it appears that all !llc
1607 * platforms have issues with us placing the HWS
1608 * above the mappable region (even though we never
1609 * actualy map it).
1610 */
1611 flags |= PIN_MAPPABLE;
1612 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001613 if (ret) {
1614err_unref:
1615 drm_gem_object_unreference(&obj->base);
1616 return ret;
1617 }
1618
1619 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001620 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001621
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001622 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001623 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001624 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001625
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001626 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1627 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001628
1629 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001630}
1631
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001632static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001633{
1634 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001635
1636 if (!dev_priv->status_page_dmah) {
1637 dev_priv->status_page_dmah =
1638 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1639 if (!dev_priv->status_page_dmah)
1640 return -ENOMEM;
1641 }
1642
Chris Wilson6b8294a2012-11-16 11:43:20 +00001643 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1644 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1645
1646 return 0;
1647}
1648
Oscar Mateo84c23772014-07-24 17:04:15 +01001649void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001650{
Oscar Mateo2919d292014-07-03 16:28:02 +01001651 if (!ringbuf->obj)
1652 return;
1653
1654 iounmap(ringbuf->virtual_start);
1655 i915_gem_object_ggtt_unpin(ringbuf->obj);
1656 drm_gem_object_unreference(&ringbuf->obj->base);
1657 ringbuf->obj = NULL;
1658}
1659
Oscar Mateo84c23772014-07-24 17:04:15 +01001660int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1661 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001662{
Chris Wilsone3efda42014-04-09 09:19:41 +01001663 struct drm_i915_private *dev_priv = to_i915(dev);
1664 struct drm_i915_gem_object *obj;
1665 int ret;
1666
Oscar Mateo2919d292014-07-03 16:28:02 +01001667 if (ringbuf->obj)
Chris Wilsone3efda42014-04-09 09:19:41 +01001668 return 0;
1669
1670 obj = NULL;
1671 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001672 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001673 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001674 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001675 if (obj == NULL)
1676 return -ENOMEM;
1677
Akash Goel24f3a8c2014-06-17 10:59:42 +05301678 /* mark ring buffers as read-only from GPU side by default */
1679 obj->gt_ro = 1;
1680
Chris Wilsone3efda42014-04-09 09:19:41 +01001681 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1682 if (ret)
1683 goto err_unref;
1684
1685 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1686 if (ret)
1687 goto err_unpin;
1688
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001689 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001690 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001691 ringbuf->size);
1692 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001693 ret = -EINVAL;
1694 goto err_unpin;
1695 }
1696
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001697 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001698 return 0;
1699
1700err_unpin:
1701 i915_gem_object_ggtt_unpin(obj);
1702err_unref:
1703 drm_gem_object_unreference(&obj->base);
1704 return ret;
1705}
1706
Ben Widawskyc43b5632012-04-16 14:07:40 -07001707static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001708 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001709{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001710 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001711 int ret;
1712
Oscar Mateo8ee14972014-05-22 14:13:34 +01001713 if (ringbuf == NULL) {
1714 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1715 if (!ringbuf)
1716 return -ENOMEM;
1717 ring->buffer = ringbuf;
1718 }
1719
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001720 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001721 INIT_LIST_HEAD(&ring->active_list);
1722 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001723 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001724 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001725 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001726 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001727
Chris Wilsonb259f672011-03-29 13:19:09 +01001728 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001729
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001730 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001731 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001732 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001733 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001734 } else {
1735 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001736 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001737 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001738 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001739 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001740
Oscar Mateo2919d292014-07-03 16:28:02 +01001741 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
Chris Wilsone3efda42014-04-09 09:19:41 +01001742 if (ret) {
1743 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001744 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001745 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001746
Chris Wilson55249ba2010-12-22 14:04:47 +00001747 /* Workaround an erratum on the i830 which causes a hang if
1748 * the TAIL pointer points to within the last 2 cachelines
1749 * of the buffer.
1750 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001751 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001752 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001753 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001754
Brad Volkin44e895a2014-05-10 14:10:43 -07001755 ret = i915_cmd_parser_init_ring(ring);
1756 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001757 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001758
Oscar Mateo8ee14972014-05-22 14:13:34 +01001759 ret = ring->init(ring);
1760 if (ret)
1761 goto error;
1762
1763 return 0;
1764
1765error:
1766 kfree(ringbuf);
1767 ring->buffer = NULL;
1768 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001769}
1770
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001771void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001772{
Chris Wilsone3efda42014-04-09 09:19:41 +01001773 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001774 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson33626e62010-10-29 16:18:36 +01001775
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001776 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001777 return;
1778
Chris Wilsone3efda42014-04-09 09:19:41 +01001779 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001780 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001781
Oscar Mateo2919d292014-07-03 16:28:02 +01001782 intel_destroy_ringbuffer_obj(ringbuf);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001783 ring->preallocated_lazy_request = NULL;
1784 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001785
Zou Nan hai8d192152010-11-02 16:31:01 +08001786 if (ring->cleanup)
1787 ring->cleanup(ring);
1788
Chris Wilson78501ea2010-10-27 12:18:21 +01001789 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001790
1791 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001792
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001793 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001794 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001795}
1796
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001797static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001798{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001799 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001800 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001801 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001802 int ret;
1803
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001804 if (ringbuf->last_retired_head != -1) {
1805 ringbuf->head = ringbuf->last_retired_head;
1806 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001807
Oscar Mateo82e104c2014-07-24 17:04:26 +01001808 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001809 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001810 return 0;
1811 }
1812
1813 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001814 if (__intel_ring_space(request->tail, ringbuf->tail,
1815 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001816 seqno = request->seqno;
1817 break;
1818 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001819 }
1820
1821 if (seqno == 0)
1822 return -ENOSPC;
1823
Chris Wilson1f709992014-01-27 22:43:07 +00001824 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001825 if (ret)
1826 return ret;
1827
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001828 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001829 ringbuf->head = ringbuf->last_retired_head;
1830 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001831
Oscar Mateo82e104c2014-07-24 17:04:26 +01001832 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001833 return 0;
1834}
1835
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001836static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001837{
Chris Wilson78501ea2010-10-27 12:18:21 +01001838 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001839 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001840 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001841 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001842 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001843
Chris Wilsona71d8d92012-02-15 11:25:36 +00001844 ret = intel_ring_wait_request(ring, n);
1845 if (ret != -ENOSPC)
1846 return ret;
1847
Chris Wilson09246732013-08-10 22:16:32 +01001848 /* force the tail write in case we have been skipping them */
1849 __intel_ring_advance(ring);
1850
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001851 /* With GEM the hangcheck timer should kick us out of the loop,
1852 * leaving it early runs the risk of corrupting GEM state (due
1853 * to running on almost untested codepaths). But on resume
1854 * timers don't work yet, so prevent a complete hang in that
1855 * case by choosing an insanely large timeout. */
1856 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001857
Chris Wilsondcfe0502014-05-05 09:07:32 +01001858 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001859 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001860 ringbuf->head = I915_READ_HEAD(ring);
Oscar Mateo82e104c2014-07-24 17:04:26 +01001861 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001862 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001863 ret = 0;
1864 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001865 }
1866
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001867 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1868 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001869 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1870 if (master_priv->sarea_priv)
1871 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1872 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001873
Chris Wilsone60a0b12010-10-13 10:09:14 +01001874 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001875
Chris Wilsondcfe0502014-05-05 09:07:32 +01001876 if (dev_priv->mm.interruptible && signal_pending(current)) {
1877 ret = -ERESTARTSYS;
1878 break;
1879 }
1880
Daniel Vetter33196de2012-11-14 17:14:05 +01001881 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1882 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001883 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001884 break;
1885
1886 if (time_after(jiffies, end)) {
1887 ret = -EBUSY;
1888 break;
1889 }
1890 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001891 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001892 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001893}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001894
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001895static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001896{
1897 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001898 struct intel_ringbuffer *ringbuf = ring->buffer;
1899 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001900
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001901 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001902 int ret = ring_wait_for_space(ring, rem);
1903 if (ret)
1904 return ret;
1905 }
1906
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001907 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001908 rem /= 4;
1909 while (rem--)
1910 iowrite32(MI_NOOP, virt++);
1911
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001912 ringbuf->tail = 0;
Oscar Mateo82e104c2014-07-24 17:04:26 +01001913 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00001914
1915 return 0;
1916}
1917
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001918int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001919{
1920 u32 seqno;
1921 int ret;
1922
1923 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001924 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001925 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001926 if (ret)
1927 return ret;
1928 }
1929
1930 /* Wait upon the last request to be completed */
1931 if (list_empty(&ring->request_list))
1932 return 0;
1933
1934 seqno = list_entry(ring->request_list.prev,
1935 struct drm_i915_gem_request,
1936 list)->seqno;
1937
1938 return i915_wait_seqno(ring, seqno);
1939}
1940
Chris Wilson9d7730912012-11-27 16:22:52 +00001941static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001942intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00001943{
Chris Wilson18235212013-09-04 10:45:51 +01001944 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001945 return 0;
1946
Chris Wilson3c0e2342013-09-04 10:45:52 +01001947 if (ring->preallocated_lazy_request == NULL) {
1948 struct drm_i915_gem_request *request;
1949
1950 request = kmalloc(sizeof(*request), GFP_KERNEL);
1951 if (request == NULL)
1952 return -ENOMEM;
1953
1954 ring->preallocated_lazy_request = request;
1955 }
1956
Chris Wilson18235212013-09-04 10:45:51 +01001957 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001958}
1959
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001960static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00001961 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001962{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001963 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001964 int ret;
1965
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001966 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001967 ret = intel_wrap_ring_buffer(ring);
1968 if (unlikely(ret))
1969 return ret;
1970 }
1971
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001972 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001973 ret = ring_wait_for_space(ring, bytes);
1974 if (unlikely(ret))
1975 return ret;
1976 }
1977
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001978 return 0;
1979}
1980
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001981int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001982 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001983{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001984 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001985 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001986
Daniel Vetter33196de2012-11-14 17:14:05 +01001987 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1988 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001989 if (ret)
1990 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001991
Chris Wilson304d6952014-01-02 14:32:35 +00001992 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1993 if (ret)
1994 return ret;
1995
Chris Wilson9d7730912012-11-27 16:22:52 +00001996 /* Preallocate the olr before touching the ring */
1997 ret = intel_ring_alloc_seqno(ring);
1998 if (ret)
1999 return ret;
2000
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002001 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002002 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002003}
2004
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002005/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002006int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002007{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002008 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002009 int ret;
2010
2011 if (num_dwords == 0)
2012 return 0;
2013
Chris Wilson18393f62014-04-09 09:19:40 +01002014 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002015 ret = intel_ring_begin(ring, num_dwords);
2016 if (ret)
2017 return ret;
2018
2019 while (num_dwords--)
2020 intel_ring_emit(ring, MI_NOOP);
2021
2022 intel_ring_advance(ring);
2023
2024 return 0;
2025}
2026
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002027void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002028{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002029 struct drm_device *dev = ring->dev;
2030 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002031
Chris Wilson18235212013-09-04 10:45:51 +01002032 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002033
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002034 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002035 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2036 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002037 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002038 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002039 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002040
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002041 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002042 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002043}
2044
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002045static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002046 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002047{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002048 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002049
2050 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002051
Chris Wilson12f55812012-07-05 17:14:01 +01002052 /* Disable notification that the ring is IDLE. The GT
2053 * will then assume that it is busy and bring it out of rc6.
2054 */
2055 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2056 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2057
2058 /* Clear the context id. Here be magic! */
2059 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2060
2061 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002062 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002063 GEN6_BSD_SLEEP_INDICATOR) == 0,
2064 50))
2065 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002066
Chris Wilson12f55812012-07-05 17:14:01 +01002067 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002068 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002069 POSTING_READ(RING_TAIL(ring->mmio_base));
2070
2071 /* Let the ring send IDLE messages to the GT again,
2072 * and so let it sleep to conserve power when idle.
2073 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002074 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002075 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002076}
2077
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002078static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002079 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002080{
Chris Wilson71a77e02011-02-02 12:13:49 +00002081 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002082 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002083
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002084 ret = intel_ring_begin(ring, 4);
2085 if (ret)
2086 return ret;
2087
Chris Wilson71a77e02011-02-02 12:13:49 +00002088 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002089 if (INTEL_INFO(ring->dev)->gen >= 8)
2090 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002091 /*
2092 * Bspec vol 1c.5 - video engine command streamer:
2093 * "If ENABLED, all TLBs will be invalidated once the flush
2094 * operation is complete. This bit is only valid when the
2095 * Post-Sync Operation field is a value of 1h or 3h."
2096 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002097 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002098 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2099 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002100 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002101 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002102 if (INTEL_INFO(ring->dev)->gen >= 8) {
2103 intel_ring_emit(ring, 0); /* upper addr */
2104 intel_ring_emit(ring, 0); /* value */
2105 } else {
2106 intel_ring_emit(ring, 0);
2107 intel_ring_emit(ring, MI_NOOP);
2108 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002109 intel_ring_advance(ring);
2110 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002111}
2112
2113static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002114gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002115 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002116 unsigned flags)
2117{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002118 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002119 int ret;
2120
2121 ret = intel_ring_begin(ring, 4);
2122 if (ret)
2123 return ret;
2124
2125 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002126 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002127 intel_ring_emit(ring, lower_32_bits(offset));
2128 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002129 intel_ring_emit(ring, MI_NOOP);
2130 intel_ring_advance(ring);
2131
2132 return 0;
2133}
2134
2135static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002136hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002137 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002138 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002139{
Akshay Joshi0206e352011-08-16 15:34:10 -04002140 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002141
Akshay Joshi0206e352011-08-16 15:34:10 -04002142 ret = intel_ring_begin(ring, 2);
2143 if (ret)
2144 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002145
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002146 intel_ring_emit(ring,
2147 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
2148 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
2149 /* bit0-7 is the length on GEN6+ */
2150 intel_ring_emit(ring, offset);
2151 intel_ring_advance(ring);
2152
2153 return 0;
2154}
2155
2156static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002157gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002158 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002159 unsigned flags)
2160{
2161 int ret;
2162
2163 ret = intel_ring_begin(ring, 2);
2164 if (ret)
2165 return ret;
2166
2167 intel_ring_emit(ring,
2168 MI_BATCH_BUFFER_START |
2169 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002170 /* bit0-7 is the length on GEN6+ */
2171 intel_ring_emit(ring, offset);
2172 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002173
Akshay Joshi0206e352011-08-16 15:34:10 -04002174 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002175}
2176
Chris Wilson549f7362010-10-19 11:19:32 +01002177/* Blitter support (SandyBridge+) */
2178
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002179static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002180 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002181{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002182 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002183 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002184 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002185
Daniel Vetter6a233c72011-12-14 13:57:07 +01002186 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002187 if (ret)
2188 return ret;
2189
Chris Wilson71a77e02011-02-02 12:13:49 +00002190 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002191 if (INTEL_INFO(ring->dev)->gen >= 8)
2192 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002193 /*
2194 * Bspec vol 1c.3 - blitter engine command streamer:
2195 * "If ENABLED, all TLBs will be invalidated once the flush
2196 * operation is complete. This bit is only valid when the
2197 * Post-Sync Operation field is a value of 1h or 3h."
2198 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002199 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002200 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002201 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002202 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002203 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002204 if (INTEL_INFO(ring->dev)->gen >= 8) {
2205 intel_ring_emit(ring, 0); /* upper addr */
2206 intel_ring_emit(ring, 0); /* value */
2207 } else {
2208 intel_ring_emit(ring, 0);
2209 intel_ring_emit(ring, MI_NOOP);
2210 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002211 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002212
Ville Syrjälä9688eca2013-11-06 23:02:19 +02002213 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002214 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2215
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002216 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002217}
2218
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002219int intel_init_render_ring_buffer(struct drm_device *dev)
2220{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002221 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002222 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002223 struct drm_i915_gem_object *obj;
2224 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002225
Daniel Vetter59465b52012-04-11 22:12:48 +02002226 ring->name = "render ring";
2227 ring->id = RCS;
2228 ring->mmio_base = RENDER_RING_BASE;
2229
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002230 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002231 if (i915_semaphore_is_enabled(dev)) {
2232 obj = i915_gem_alloc_object(dev, 4096);
2233 if (obj == NULL) {
2234 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2235 i915.semaphores = 0;
2236 } else {
2237 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2238 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2239 if (ret != 0) {
2240 drm_gem_object_unreference(&obj->base);
2241 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2242 i915.semaphores = 0;
2243 } else
2244 dev_priv->semaphore_obj = obj;
2245 }
2246 }
Arun Siluvery86d7f232014-08-26 14:44:50 +01002247 ring->init_context = gen8_init_workarounds;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002248 ring->add_request = gen6_add_request;
2249 ring->flush = gen8_render_ring_flush;
2250 ring->irq_get = gen8_ring_get_irq;
2251 ring->irq_put = gen8_ring_put_irq;
2252 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2253 ring->get_seqno = gen6_ring_get_seqno;
2254 ring->set_seqno = ring_set_seqno;
2255 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002256 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002257 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002258 ring->semaphore.signal = gen8_rcs_signal;
2259 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002260 }
2261 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002262 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002263 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002264 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002265 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002266 ring->irq_get = gen6_ring_get_irq;
2267 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002268 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002269 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002270 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002271 if (i915_semaphore_is_enabled(dev)) {
2272 ring->semaphore.sync_to = gen6_ring_sync;
2273 ring->semaphore.signal = gen6_signal;
2274 /*
2275 * The current semaphore is only applied on pre-gen8
2276 * platform. And there is no VCS2 ring on the pre-gen8
2277 * platform. So the semaphore between RCS and VCS2 is
2278 * initialized as INVALID. Gen8 will initialize the
2279 * sema between VCS2 and RCS later.
2280 */
2281 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2282 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2283 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2284 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2285 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2286 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2287 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2288 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2289 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2290 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2291 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002292 } else if (IS_GEN5(dev)) {
2293 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002294 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002295 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002296 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002297 ring->irq_get = gen5_ring_get_irq;
2298 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002299 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2300 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002301 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002302 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002303 if (INTEL_INFO(dev)->gen < 4)
2304 ring->flush = gen2_render_ring_flush;
2305 else
2306 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002307 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002308 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002309 if (IS_GEN2(dev)) {
2310 ring->irq_get = i8xx_ring_get_irq;
2311 ring->irq_put = i8xx_ring_put_irq;
2312 } else {
2313 ring->irq_get = i9xx_ring_get_irq;
2314 ring->irq_put = i9xx_ring_put_irq;
2315 }
Daniel Vettere3670312012-04-11 22:12:53 +02002316 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002317 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002318 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002319
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002320 if (IS_HASWELL(dev))
2321 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002322 else if (IS_GEN8(dev))
2323 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002324 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002325 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2326 else if (INTEL_INFO(dev)->gen >= 4)
2327 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2328 else if (IS_I830(dev) || IS_845G(dev))
2329 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2330 else
2331 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002332 ring->init = init_render_ring;
2333 ring->cleanup = render_ring_cleanup;
2334
Daniel Vetterb45305f2012-12-17 16:21:27 +01002335 /* Workaround batchbuffer to combat CS tlb bug. */
2336 if (HAS_BROKEN_CS_TLB(dev)) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01002337 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
2338 if (obj == NULL) {
2339 DRM_ERROR("Failed to allocate batch bo\n");
2340 return -ENOMEM;
2341 }
2342
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002343 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002344 if (ret != 0) {
2345 drm_gem_object_unreference(&obj->base);
2346 DRM_ERROR("Failed to ping batch bo\n");
2347 return ret;
2348 }
2349
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002350 ring->scratch.obj = obj;
2351 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002352 }
2353
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002354 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002355}
2356
Chris Wilsone8616b62011-01-20 09:57:11 +00002357int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2358{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002359 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002360 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002361 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002362 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002363
Oscar Mateo8ee14972014-05-22 14:13:34 +01002364 if (ringbuf == NULL) {
2365 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2366 if (!ringbuf)
2367 return -ENOMEM;
2368 ring->buffer = ringbuf;
2369 }
2370
Daniel Vetter59465b52012-04-11 22:12:48 +02002371 ring->name = "render ring";
2372 ring->id = RCS;
2373 ring->mmio_base = RENDER_RING_BASE;
2374
Chris Wilsone8616b62011-01-20 09:57:11 +00002375 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002376 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002377 ret = -ENODEV;
2378 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002379 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002380
2381 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2382 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2383 * the special gen5 functions. */
2384 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002385 if (INTEL_INFO(dev)->gen < 4)
2386 ring->flush = gen2_render_ring_flush;
2387 else
2388 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002389 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002390 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002391 if (IS_GEN2(dev)) {
2392 ring->irq_get = i8xx_ring_get_irq;
2393 ring->irq_put = i8xx_ring_put_irq;
2394 } else {
2395 ring->irq_get = i9xx_ring_get_irq;
2396 ring->irq_put = i9xx_ring_put_irq;
2397 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002398 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002399 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002400 if (INTEL_INFO(dev)->gen >= 4)
2401 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2402 else if (IS_I830(dev) || IS_845G(dev))
2403 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2404 else
2405 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002406 ring->init = init_render_ring;
2407 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002408
2409 ring->dev = dev;
2410 INIT_LIST_HEAD(&ring->active_list);
2411 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002412
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002413 ringbuf->size = size;
2414 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002415 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002416 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002417
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002418 ringbuf->virtual_start = ioremap_wc(start, size);
2419 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002420 DRM_ERROR("can not ioremap virtual address for"
2421 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002422 ret = -ENOMEM;
2423 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002424 }
2425
Chris Wilson6b8294a2012-11-16 11:43:20 +00002426 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002427 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002428 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002429 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002430 }
2431
Chris Wilsone8616b62011-01-20 09:57:11 +00002432 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002433
2434err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002435 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002436err_ringbuf:
2437 kfree(ringbuf);
2438 ring->buffer = NULL;
2439 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002440}
2441
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002442int intel_init_bsd_ring_buffer(struct drm_device *dev)
2443{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002444 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002445 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002446
Daniel Vetter58fa3832012-04-11 22:12:49 +02002447 ring->name = "bsd ring";
2448 ring->id = VCS;
2449
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002450 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002451 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002452 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002453 /* gen6 bsd needs a special wa for tail updates */
2454 if (IS_GEN6(dev))
2455 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002456 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002457 ring->add_request = gen6_add_request;
2458 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002459 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002460 if (INTEL_INFO(dev)->gen >= 8) {
2461 ring->irq_enable_mask =
2462 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2463 ring->irq_get = gen8_ring_get_irq;
2464 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002465 ring->dispatch_execbuffer =
2466 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002467 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002468 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002469 ring->semaphore.signal = gen8_xcs_signal;
2470 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002471 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002472 } else {
2473 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2474 ring->irq_get = gen6_ring_get_irq;
2475 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002476 ring->dispatch_execbuffer =
2477 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002478 if (i915_semaphore_is_enabled(dev)) {
2479 ring->semaphore.sync_to = gen6_ring_sync;
2480 ring->semaphore.signal = gen6_signal;
2481 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2482 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2483 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2484 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2485 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2486 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2487 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2488 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2489 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2490 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2491 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002492 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002493 } else {
2494 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002495 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002496 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002497 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002498 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002499 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002500 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002501 ring->irq_get = gen5_ring_get_irq;
2502 ring->irq_put = gen5_ring_put_irq;
2503 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002504 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002505 ring->irq_get = i9xx_ring_get_irq;
2506 ring->irq_put = i9xx_ring_put_irq;
2507 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002508 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002509 }
2510 ring->init = init_ring_common;
2511
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002512 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002513}
Chris Wilson549f7362010-10-19 11:19:32 +01002514
Zhao Yakui845f74a2014-04-17 10:37:37 +08002515/**
2516 * Initialize the second BSD ring for Broadwell GT3.
2517 * It is noted that this only exists on Broadwell GT3.
2518 */
2519int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2520{
2521 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002522 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002523
2524 if ((INTEL_INFO(dev)->gen != 8)) {
2525 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2526 return -EINVAL;
2527 }
2528
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002529 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002530 ring->id = VCS2;
2531
2532 ring->write_tail = ring_write_tail;
2533 ring->mmio_base = GEN8_BSD2_RING_BASE;
2534 ring->flush = gen6_bsd_ring_flush;
2535 ring->add_request = gen6_add_request;
2536 ring->get_seqno = gen6_ring_get_seqno;
2537 ring->set_seqno = ring_set_seqno;
2538 ring->irq_enable_mask =
2539 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2540 ring->irq_get = gen8_ring_get_irq;
2541 ring->irq_put = gen8_ring_put_irq;
2542 ring->dispatch_execbuffer =
2543 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002544 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002545 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002546 ring->semaphore.signal = gen8_xcs_signal;
2547 GEN8_RING_SEMAPHORE_INIT;
2548 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002549 ring->init = init_ring_common;
2550
2551 return intel_init_ring_buffer(dev, ring);
2552}
2553
Chris Wilson549f7362010-10-19 11:19:32 +01002554int intel_init_blt_ring_buffer(struct drm_device *dev)
2555{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002556 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002557 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002558
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002559 ring->name = "blitter ring";
2560 ring->id = BCS;
2561
2562 ring->mmio_base = BLT_RING_BASE;
2563 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002564 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002565 ring->add_request = gen6_add_request;
2566 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002567 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002568 if (INTEL_INFO(dev)->gen >= 8) {
2569 ring->irq_enable_mask =
2570 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2571 ring->irq_get = gen8_ring_get_irq;
2572 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002573 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002574 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002575 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002576 ring->semaphore.signal = gen8_xcs_signal;
2577 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002578 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002579 } else {
2580 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2581 ring->irq_get = gen6_ring_get_irq;
2582 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002583 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002584 if (i915_semaphore_is_enabled(dev)) {
2585 ring->semaphore.signal = gen6_signal;
2586 ring->semaphore.sync_to = gen6_ring_sync;
2587 /*
2588 * The current semaphore is only applied on pre-gen8
2589 * platform. And there is no VCS2 ring on the pre-gen8
2590 * platform. So the semaphore between BCS and VCS2 is
2591 * initialized as INVALID. Gen8 will initialize the
2592 * sema between BCS and VCS2 later.
2593 */
2594 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2595 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2596 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2597 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2598 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2599 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2600 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2601 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2602 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2603 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2604 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002605 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002606 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002607
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002608 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002609}
Chris Wilsona7b97612012-07-20 12:41:08 +01002610
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002611int intel_init_vebox_ring_buffer(struct drm_device *dev)
2612{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002613 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002614 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002615
2616 ring->name = "video enhancement ring";
2617 ring->id = VECS;
2618
2619 ring->mmio_base = VEBOX_RING_BASE;
2620 ring->write_tail = ring_write_tail;
2621 ring->flush = gen6_ring_flush;
2622 ring->add_request = gen6_add_request;
2623 ring->get_seqno = gen6_ring_get_seqno;
2624 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002625
2626 if (INTEL_INFO(dev)->gen >= 8) {
2627 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002628 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002629 ring->irq_get = gen8_ring_get_irq;
2630 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002631 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002632 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002633 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002634 ring->semaphore.signal = gen8_xcs_signal;
2635 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002636 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002637 } else {
2638 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2639 ring->irq_get = hsw_vebox_get_irq;
2640 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002641 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002642 if (i915_semaphore_is_enabled(dev)) {
2643 ring->semaphore.sync_to = gen6_ring_sync;
2644 ring->semaphore.signal = gen6_signal;
2645 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2646 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2647 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2648 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2649 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2650 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2651 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2652 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2653 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2654 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2655 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002656 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002657 ring->init = init_ring_common;
2658
2659 return intel_init_ring_buffer(dev, ring);
2660}
2661
Chris Wilsona7b97612012-07-20 12:41:08 +01002662int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002663intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002664{
2665 int ret;
2666
2667 if (!ring->gpu_caches_dirty)
2668 return 0;
2669
2670 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2671 if (ret)
2672 return ret;
2673
2674 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2675
2676 ring->gpu_caches_dirty = false;
2677 return 0;
2678}
2679
2680int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002681intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002682{
2683 uint32_t flush_domains;
2684 int ret;
2685
2686 flush_domains = 0;
2687 if (ring->gpu_caches_dirty)
2688 flush_domains = I915_GEM_GPU_DOMAINS;
2689
2690 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2691 if (ret)
2692 return ret;
2693
2694 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2695
2696 ring->gpu_caches_dirty = false;
2697 return 0;
2698}
Chris Wilsone3efda42014-04-09 09:19:41 +01002699
2700void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002701intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002702{
2703 int ret;
2704
2705 if (!intel_ring_initialized(ring))
2706 return;
2707
2708 ret = intel_ring_idle(ring);
2709 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2710 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2711 ring->name, ret);
2712
2713 stop_ring(ring);
2714}