blob: 06a4ad3e5cd24f5b020aa4be1618970e8651320a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
49#ifdef CONFIG_X86
50/* for snoop control */
51#include <asm/pgtable.h>
52#include <asm/cacheflush.h>
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <sound/core.h>
55#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020056#include <linux/vgaarb.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include "hda_codec.h"
58
59
Takashi Iwai5aba4f82008-01-07 15:16:37 +010060static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
61static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103062static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063static char *model[SNDRV_CARDS];
64static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020065static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010066static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010067static int probe_only[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103068static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020069static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020070#ifdef CONFIG_SND_HDA_PATCH_LOADER
71static char *patch[SNDRV_CARDS];
72#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010073#ifdef CONFIG_SND_HDA_INPUT_BEEP
74static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
75 CONFIG_SND_HDA_INPUT_BEEP_MODE};
76#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Takashi Iwai5aba4f82008-01-07 15:16:37 +010078module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010080module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010082module_param_array(enable, bool, NULL, 0444);
83MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
84module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010086module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020087MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaia6f2fd52012-02-28 11:58:40 +010088 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020089module_param_array(bdl_pos_adj, int, NULL, 0644);
90MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010091module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010092MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010093module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010094MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010095module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020096MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
97 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +010098module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010099MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200100#ifdef CONFIG_SND_HDA_PATCH_LOADER
101module_param_array(patch, charp, NULL, 0444);
102MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
103#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100104#ifdef CONFIG_SND_HDA_INPUT_BEEP
105module_param_array(beep_mode, int, NULL, 0444);
106MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
107 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
108#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100109
Takashi Iwaidee1b662007-08-13 16:10:30 +0200110#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100111static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
112module_param(power_save, int, 0644);
113MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
114 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115
Takashi Iwaidee1b662007-08-13 16:10:30 +0200116/* reset the HD-audio controller in power save mode.
117 * this may give more power-saving, but will take longer time to
118 * wake up.
119 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030120static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200121module_param(power_save_controller, bool, 0644);
122MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
123#endif
124
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100125static int align_buffer_size = -1;
126module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500127MODULE_PARM_DESC(align_buffer_size,
128 "Force buffer and period sizes to be multiple of 128 bytes.");
129
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200130#ifdef CONFIG_X86
131static bool hda_snoop = true;
132module_param_named(snoop, hda_snoop, bool, 0444);
133MODULE_PARM_DESC(snoop, "Enable/disable snooping");
134#define azx_snoop(chip) (chip)->snoop
135#else
136#define hda_snoop true
137#define azx_snoop(chip) true
138#endif
139
140
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141MODULE_LICENSE("GPL");
142MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
143 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700144 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200145 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100146 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100147 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100148 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700149 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800150 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700151 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800152 "{Intel, LPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700153 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100154 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200155 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200156 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200157 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200158 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200159 "{ATI, RS780},"
160 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100161 "{ATI, RV630},"
162 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100163 "{ATI, RV670},"
164 "{ATI, RV635},"
165 "{ATI, RV620},"
166 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200167 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200168 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200169 "{SiS, SIS966},"
170 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171MODULE_DESCRIPTION("Intel HDA driver");
172
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200173#ifdef CONFIG_SND_VERBOSE_PRINTK
174#define SFX /* nop */
175#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200177#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200178
179/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 * registers
181 */
182#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200183#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
184#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
185#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
186#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
187#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188#define ICH6_REG_VMIN 0x02
189#define ICH6_REG_VMAJ 0x03
190#define ICH6_REG_OUTPAY 0x04
191#define ICH6_REG_INPAY 0x06
192#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200193#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200194#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
195#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196#define ICH6_REG_WAKEEN 0x0c
197#define ICH6_REG_STATESTS 0x0e
198#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200199#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200#define ICH6_REG_INTCTL 0x20
201#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200202#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200203#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
204#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205#define ICH6_REG_CORBLBASE 0x40
206#define ICH6_REG_CORBUBASE 0x44
207#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200208#define ICH6_REG_CORBRP 0x4a
209#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200211#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
212#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200214#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215#define ICH6_REG_CORBSIZE 0x4e
216
217#define ICH6_REG_RIRBLBASE 0x50
218#define ICH6_REG_RIRBUBASE 0x54
219#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200220#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221#define ICH6_REG_RINTCNT 0x5a
222#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200223#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
224#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
225#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200227#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
228#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229#define ICH6_REG_RIRBSIZE 0x5e
230
231#define ICH6_REG_IC 0x60
232#define ICH6_REG_IR 0x64
233#define ICH6_REG_IRS 0x68
234#define ICH6_IRS_VALID (1<<1)
235#define ICH6_IRS_BUSY (1<<0)
236
237#define ICH6_REG_DPLBASE 0x70
238#define ICH6_REG_DPUBASE 0x74
239#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
240
241/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
242enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
243
244/* stream register offsets from stream base */
245#define ICH6_REG_SD_CTL 0x00
246#define ICH6_REG_SD_STS 0x03
247#define ICH6_REG_SD_LPIB 0x04
248#define ICH6_REG_SD_CBL 0x08
249#define ICH6_REG_SD_LVI 0x0c
250#define ICH6_REG_SD_FIFOW 0x0e
251#define ICH6_REG_SD_FIFOSIZE 0x10
252#define ICH6_REG_SD_FORMAT 0x12
253#define ICH6_REG_SD_BDLPL 0x18
254#define ICH6_REG_SD_BDLPU 0x1c
255
256/* PCI space */
257#define ICH6_PCIREG_TCSEL 0x44
258
259/*
260 * other constants
261 */
262
263/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200264/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200265#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200266#define ICH6_NUM_PLAYBACK 4
267
268/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200269#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200270#define ULI_NUM_PLAYBACK 6
271
Felix Kuehling778b6e12006-05-17 11:22:21 +0200272/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200273#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200274#define ATIHDMI_NUM_PLAYBACK 1
275
Kailang Yangf2690022008-05-27 11:44:55 +0200276/* TERA has 4 playback and 3 capture */
277#define TERA_NUM_CAPTURE 3
278#define TERA_NUM_PLAYBACK 4
279
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200280/* this number is statically defined for simplicity */
281#define MAX_AZX_DEV 16
282
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100284#define BDL_SIZE 4096
285#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
286#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287/* max buffer size - no h/w limit, you can increase as you like */
288#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
290/* RIRB int mask: overrun[2], response[0] */
291#define RIRB_INT_RESPONSE 0x01
292#define RIRB_INT_OVERRUN 0x04
293#define RIRB_INT_MASK 0x05
294
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200295/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800296#define AZX_MAX_CODECS 8
297#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800298#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
300/* SD_CTL bits */
301#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
302#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100303#define SD_CTL_STRIPE (3 << 16) /* stripe control */
304#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
305#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
307#define SD_CTL_STREAM_TAG_SHIFT 20
308
309/* SD_CTL and SD_STS */
310#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
311#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
312#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200313#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
314 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
316/* SD_STS */
317#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
318
319/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200320#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
321#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
322#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324/* below are so far hardcoded - should read registers in future */
325#define ICH6_MAX_CORB_ENTRIES 256
326#define ICH6_MAX_RIRB_ENTRIES 256
327
Takashi Iwaic74db862005-05-12 14:26:27 +0200328/* position fix mode */
329enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200330 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200331 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200332 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200333 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100334 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200335};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
Frederick Lif5d40b32005-05-12 14:55:20 +0200337/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200338#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
339#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
340
Vinod Gda3fca22005-09-13 18:49:12 +0200341/* Defines for Nvidia HDA support */
342#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
343#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700344#define NVIDIA_HDA_ISTRM_COH 0x4d
345#define NVIDIA_HDA_OSTRM_COH 0x4c
346#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200347
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100348/* Defines for Intel SCH HDA snoop control */
349#define INTEL_SCH_HDA_DEVC 0x78
350#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
351
Joseph Chan0e153472008-08-26 14:38:03 +0200352/* Define IN stream 0 FIFO size offset in VIA controller */
353#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
354/* Define VIA HD Audio Device ID*/
355#define VIA_HDAC_DEVICE_ID 0x3288
356
Yang, Libinc4da29c2008-11-13 11:07:07 +0100357/* HD Audio class code */
358#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 */
362
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100363struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100364 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200365 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
Takashi Iwaid01ce992007-07-27 16:52:19 +0200367 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200368 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200369 unsigned int frags; /* number for period in the play buffer */
370 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200371 unsigned long start_wallclk; /* start + minimum wallclk */
372 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
Takashi Iwaid01ce992007-07-27 16:52:19 +0200374 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375
Takashi Iwaid01ce992007-07-27 16:52:19 +0200376 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
378 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200379 struct snd_pcm_substream *substream; /* assigned substream,
380 * set in PCM open
381 */
382 unsigned int format_val; /* format value to be set in the
383 * controller and the codec
384 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 unsigned char stream_tag; /* assigned stream */
386 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200387 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
Pavel Machek927fc862006-08-31 17:03:43 +0200389 unsigned int opened :1;
390 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200391 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200392 /*
393 * For VIA:
394 * A flag to ensure DMA position is 0
395 * when link position is not greater than FIFO size
396 */
397 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200398 unsigned int wc_marked:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399};
400
401/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100402struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 u32 *buf; /* CORB/RIRB buffer
404 * Each CORB entry is 4byte, RIRB is 8byte
405 */
406 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
407 /* for RIRB */
408 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800409 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
410 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411};
412
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100413struct azx_pcm {
414 struct azx *chip;
415 struct snd_pcm *pcm;
416 struct hda_codec *codec;
417 struct hda_pcm_stream *hinfo[2];
418 struct list_head list;
419};
420
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100421struct azx {
422 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200424 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200426 /* chip type specific */
427 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200428 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200429 int playback_streams;
430 int playback_index_offset;
431 int capture_streams;
432 int capture_index_offset;
433 int num_streams;
434
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 /* pci resources */
436 unsigned long addr;
437 void __iomem *remap_addr;
438 int irq;
439
440 /* locks */
441 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100442 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200444 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100445 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100448 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450 /* HD codec */
451 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100452 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100454 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
456 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100457 struct azx_rb corb;
458 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100460 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 struct snd_dma_buffer rb;
462 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200463
464 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200465 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200466 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200467 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200468 unsigned int initialized :1;
469 unsigned int single_cmd :1;
470 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200471 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200472 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100473 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200474 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100475 unsigned int align_buffer_size:1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200476
477 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800478 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200479
480 /* for pending irqs */
481 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100482
483 /* reboot notifier (for mysterious hangup problem at power-down) */
484 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485};
486
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200487/* driver types */
488enum {
489 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800490 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100491 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200492 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200493 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800494 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200495 AZX_DRIVER_VIA,
496 AZX_DRIVER_SIS,
497 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200498 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200499 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200500 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200501 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100502 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200503 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200504};
505
Takashi Iwai9477c582011-05-25 09:11:37 +0200506/* driver quirks (capabilities) */
507/* bits 0-7 are used for indicating driver type */
508#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
509#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
510#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
511#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
512#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
513#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
514#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
515#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
516#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
517#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
518#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
519#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200520#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500521#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100522#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200523#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Takashi Iwai9477c582011-05-25 09:11:37 +0200524
525/* quirks for ATI SB / AMD Hudson */
526#define AZX_DCAPS_PRESET_ATI_SB \
527 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
528 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
529
530/* quirks for ATI/AMD HDMI */
531#define AZX_DCAPS_PRESET_ATI_HDMI \
532 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
533
534/* quirks for Nvidia */
535#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100536 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
537 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200538
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200539#define AZX_DCAPS_PRESET_CTHDA \
540 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
541
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200542static char *driver_short_names[] __devinitdata = {
543 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800544 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100545 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200546 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200547 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800548 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200549 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
550 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200551 [AZX_DRIVER_ULI] = "HDA ULI M5461",
552 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200553 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200554 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200555 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100556 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200557};
558
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559/*
560 * macros for easy use
561 */
562#define azx_writel(chip,reg,value) \
563 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
564#define azx_readl(chip,reg) \
565 readl((chip)->remap_addr + ICH6_REG_##reg)
566#define azx_writew(chip,reg,value) \
567 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
568#define azx_readw(chip,reg) \
569 readw((chip)->remap_addr + ICH6_REG_##reg)
570#define azx_writeb(chip,reg,value) \
571 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
572#define azx_readb(chip,reg) \
573 readb((chip)->remap_addr + ICH6_REG_##reg)
574
575#define azx_sd_writel(dev,reg,value) \
576 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
577#define azx_sd_readl(dev,reg) \
578 readl((dev)->sd_addr + ICH6_REG_##reg)
579#define azx_sd_writew(dev,reg,value) \
580 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
581#define azx_sd_readw(dev,reg) \
582 readw((dev)->sd_addr + ICH6_REG_##reg)
583#define azx_sd_writeb(dev,reg,value) \
584 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
585#define azx_sd_readb(dev,reg) \
586 readb((dev)->sd_addr + ICH6_REG_##reg)
587
588/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100589#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200591#ifdef CONFIG_X86
592static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
593{
594 if (azx_snoop(chip))
595 return;
596 if (addr && size) {
597 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
598 if (on)
599 set_memory_wc((unsigned long)addr, pages);
600 else
601 set_memory_wb((unsigned long)addr, pages);
602 }
603}
604
605static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
606 bool on)
607{
608 __mark_pages_wc(chip, buf->area, buf->bytes, on);
609}
610static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
611 struct snd_pcm_runtime *runtime, bool on)
612{
613 if (azx_dev->wc_marked != on) {
614 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
615 azx_dev->wc_marked = on;
616 }
617}
618#else
619/* NOP for other archs */
620static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
621 bool on)
622{
623}
624static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
625 struct snd_pcm_runtime *runtime, bool on)
626{
627}
628#endif
629
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200630static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200631static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632/*
633 * Interface for HD codec
634 */
635
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636/*
637 * CORB / RIRB interface
638 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100639static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640{
641 int err;
642
643 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200644 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
645 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 PAGE_SIZE, &chip->rb);
647 if (err < 0) {
648 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
649 return err;
650 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200651 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 return 0;
653}
654
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100655static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800657 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 /* CORB set up */
659 chip->corb.addr = chip->rb.addr;
660 chip->corb.buf = (u32 *)chip->rb.area;
661 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200662 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200664 /* set the corb size to 256 entries (ULI requires explicitly) */
665 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 /* set the corb write pointer to 0 */
667 azx_writew(chip, CORBWP, 0);
668 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200669 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200671 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
673 /* RIRB set up */
674 chip->rirb.addr = chip->rb.addr + 2048;
675 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800676 chip->rirb.wp = chip->rirb.rp = 0;
677 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200679 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200681 /* set the rirb size to 256 entries (ULI requires explicitly) */
682 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200684 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200686 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200687 azx_writew(chip, RINTCNT, 0xc0);
688 else
689 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800692 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693}
694
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100695static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800697 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 /* disable ringbuffer DMAs */
699 azx_writeb(chip, RIRBCTL, 0);
700 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800701 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702}
703
Wu Fengguangdeadff12009-08-01 18:45:16 +0800704static unsigned int azx_command_addr(u32 cmd)
705{
706 unsigned int addr = cmd >> 28;
707
708 if (addr >= AZX_MAX_CODECS) {
709 snd_BUG();
710 addr = 0;
711 }
712
713 return addr;
714}
715
716static unsigned int azx_response_addr(u32 res)
717{
718 unsigned int addr = res & 0xf;
719
720 if (addr >= AZX_MAX_CODECS) {
721 snd_BUG();
722 addr = 0;
723 }
724
725 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726}
727
728/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100729static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100731 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800732 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734
Wu Fengguangc32649f2009-08-01 18:48:12 +0800735 spin_lock_irq(&chip->reg_lock);
736
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 /* add command to corb */
738 wp = azx_readb(chip, CORBWP);
739 wp++;
740 wp %= ICH6_MAX_CORB_ENTRIES;
741
Wu Fengguangdeadff12009-08-01 18:45:16 +0800742 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 chip->corb.buf[wp] = cpu_to_le32(val);
744 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800745
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 spin_unlock_irq(&chip->reg_lock);
747
748 return 0;
749}
750
751#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
752
753/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100754static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755{
756 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800757 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 u32 res, res_ex;
759
760 wp = azx_readb(chip, RIRBWP);
761 if (wp == chip->rirb.wp)
762 return;
763 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800764
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 while (chip->rirb.rp != wp) {
766 chip->rirb.rp++;
767 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
768
769 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
770 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
771 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800772 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
774 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800775 else if (chip->rirb.cmds[addr]) {
776 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100777 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800778 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800779 } else
780 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
781 "last cmd=%#08x\n",
782 res, res_ex,
783 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 }
785}
786
787/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800788static unsigned int azx_rirb_get_response(struct hda_bus *bus,
789 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100791 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200792 unsigned long timeout;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200793 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200795 again:
796 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100797 for (;;) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200798 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200799 spin_lock_irq(&chip->reg_lock);
800 azx_update_rirb(chip);
801 spin_unlock_irq(&chip->reg_lock);
802 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800803 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100804 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100805 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200806
807 if (!do_poll)
808 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800809 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100810 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100811 if (time_after(jiffies, timeout))
812 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100813 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100814 msleep(2); /* temporary workaround */
815 else {
816 udelay(10);
817 cond_resched();
818 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100819 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200820
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200821 if (!chip->polling_mode && chip->poll_count < 2) {
822 snd_printdd(SFX "azx_get_response timeout, "
823 "polling the codec once: last cmd=0x%08x\n",
824 chip->last_cmd[addr]);
825 do_poll = 1;
826 chip->poll_count++;
827 goto again;
828 }
829
830
Takashi Iwai23c4a882009-10-30 13:21:49 +0100831 if (!chip->polling_mode) {
832 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
833 "switching to polling mode: last cmd=0x%08x\n",
834 chip->last_cmd[addr]);
835 chip->polling_mode = 1;
836 goto again;
837 }
838
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200839 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200840 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800841 "disabling MSI: last cmd=0x%08x\n",
842 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200843 free_irq(chip->irq, chip);
844 chip->irq = -1;
845 pci_disable_msi(chip->pci);
846 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100847 if (azx_acquire_irq(chip, 1) < 0) {
848 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200849 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100850 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200851 goto again;
852 }
853
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100854 if (chip->probing) {
855 /* If this critical timeout happens during the codec probing
856 * phase, this is likely an access to a non-existing codec
857 * slot. Better to return an error and reset the system.
858 */
859 return -1;
860 }
861
Takashi Iwai8dd78332009-06-02 01:16:07 +0200862 /* a fatal communication error; need either to reset or to fallback
863 * to the single_cmd mode
864 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100865 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200866 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200867 bus->response_reset = 1;
868 return -1; /* give a chance to retry */
869 }
870
871 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
872 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800873 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200874 chip->single_cmd = 1;
875 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100876 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200877 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100878 /* disable unsolicited responses */
879 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200880 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881}
882
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883/*
884 * Use the single immediate command instead of CORB/RIRB for simplicity
885 *
886 * Note: according to Intel, this is not preferred use. The command was
887 * intended for the BIOS only, and may get confused with unsolicited
888 * responses. So, we shouldn't use it for normal operation from the
889 * driver.
890 * I left the codes, however, for debugging/testing purposes.
891 */
892
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200893/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800894static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200895{
896 int timeout = 50;
897
898 while (timeout--) {
899 /* check IRV busy bit */
900 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
901 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800902 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200903 return 0;
904 }
905 udelay(1);
906 }
907 if (printk_ratelimit())
908 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
909 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800910 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200911 return -EIO;
912}
913
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100915static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100917 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800918 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 int timeout = 50;
920
Takashi Iwai8dd78332009-06-02 01:16:07 +0200921 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 while (timeout--) {
923 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200924 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200926 azx_writew(chip, IRS, azx_readw(chip, IRS) |
927 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200929 azx_writew(chip, IRS, azx_readw(chip, IRS) |
930 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800931 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 }
933 udelay(1);
934 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100935 if (printk_ratelimit())
936 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
937 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 return -EIO;
939}
940
941/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800942static unsigned int azx_single_get_response(struct hda_bus *bus,
943 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100945 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800946 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947}
948
Takashi Iwai111d3af2006-02-16 18:17:58 +0100949/*
950 * The below are the main callbacks from hda_codec.
951 *
952 * They are just the skeleton to call sub-callbacks according to the
953 * current setting of chip->single_cmd.
954 */
955
956/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100957static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100958{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100959 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200960
Wu Fengguangfeb27342009-08-01 19:17:14 +0800961 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100962 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100963 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100964 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100965 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100966}
967
968/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800969static unsigned int azx_get_response(struct hda_bus *bus,
970 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100971{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100972 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100973 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800974 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100975 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800976 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100977}
978
Takashi Iwaicb53c622007-08-10 17:21:45 +0200979#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100980static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200981#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100982
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100984static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985{
986 int count;
987
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100988 if (!full_reset)
989 goto __skip;
990
Danny Tholene8a7f132007-09-11 21:41:56 +0200991 /* clear STATESTS */
992 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
993
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 /* reset controller */
995 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
996
997 count = 50;
998 while (azx_readb(chip, GCTL) && --count)
999 msleep(1);
1000
1001 /* delay for >= 100us for codec PLL to settle per spec
1002 * Rev 0.9 section 5.5.1
1003 */
1004 msleep(1);
1005
1006 /* Bring controller out of reset */
1007 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1008
1009 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001010 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 msleep(1);
1012
Pavel Machek927fc862006-08-31 17:03:43 +02001013 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 msleep(1);
1015
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001016 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001018 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001019 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 return -EBUSY;
1021 }
1022
Matt41e2fce2005-07-04 17:49:55 +02001023 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001024 if (!chip->single_cmd)
1025 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1026 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001027
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001029 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001031 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 }
1033
1034 return 0;
1035}
1036
1037
1038/*
1039 * Lowlevel interface
1040 */
1041
1042/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001043static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044{
1045 /* enable controller CIE and GIE */
1046 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1047 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1048}
1049
1050/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001051static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052{
1053 int i;
1054
1055 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001056 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001057 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 azx_sd_writeb(azx_dev, SD_CTL,
1059 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1060 }
1061
1062 /* disable SIE for all streams */
1063 azx_writeb(chip, INTCTL, 0);
1064
1065 /* disable controller CIE and GIE */
1066 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1067 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1068}
1069
1070/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001071static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072{
1073 int i;
1074
1075 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001076 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001077 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1079 }
1080
1081 /* clear STATESTS */
1082 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1083
1084 /* clear rirb status */
1085 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1086
1087 /* clear int status */
1088 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1089}
1090
1091/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001092static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093{
Joseph Chan0e153472008-08-26 14:38:03 +02001094 /*
1095 * Before stream start, initialize parameter
1096 */
1097 azx_dev->insufficient = 1;
1098
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001100 azx_writel(chip, INTCTL,
1101 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102 /* set DMA start and interrupt mask */
1103 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1104 SD_CTL_DMA_START | SD_INT_MASK);
1105}
1106
Takashi Iwai1dddab42009-03-18 15:15:37 +01001107/* stop DMA */
1108static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1111 ~(SD_CTL_DMA_START | SD_INT_MASK));
1112 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001113}
1114
1115/* stop a stream */
1116static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1117{
1118 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001120 azx_writel(chip, INTCTL,
1121 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122}
1123
1124
1125/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001126 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001128static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001130 if (chip->initialized)
1131 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
1133 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001134 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
1136 /* initialize interrupts */
1137 azx_int_clear(chip);
1138 azx_int_enable(chip);
1139
1140 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001141 if (!chip->single_cmd)
1142 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001144 /* program the position buffer */
1145 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001146 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001147
Takashi Iwaicb53c622007-08-10 17:21:45 +02001148 chip->initialized = 1;
1149}
1150
1151/*
1152 * initialize the PCI registers
1153 */
1154/* update bits in a PCI register byte */
1155static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1156 unsigned char mask, unsigned char val)
1157{
1158 unsigned char data;
1159
1160 pci_read_config_byte(pci, reg, &data);
1161 data &= ~mask;
1162 data |= (val & mask);
1163 pci_write_config_byte(pci, reg, data);
1164}
1165
1166static void azx_init_pci(struct azx *chip)
1167{
1168 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1169 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1170 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001171 * codecs.
1172 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001173 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001174 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001175 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001176 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001177 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001178
Takashi Iwai9477c582011-05-25 09:11:37 +02001179 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1180 * we need to enable snoop.
1181 */
1182 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001183 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001184 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001185 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1186 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001187 }
1188
1189 /* For NVIDIA HDA, enable snoop */
1190 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001191 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001192 update_pci_byte(chip->pci,
1193 NVIDIA_HDA_TRANSREG_ADDR,
1194 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001195 update_pci_byte(chip->pci,
1196 NVIDIA_HDA_ISTRM_COH,
1197 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1198 update_pci_byte(chip->pci,
1199 NVIDIA_HDA_OSTRM_COH,
1200 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001201 }
1202
1203 /* Enable SCH/PCH snoop if needed */
1204 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001205 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001206 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001207 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1208 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1209 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1210 if (!azx_snoop(chip))
1211 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1212 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001213 pci_read_config_word(chip->pci,
1214 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001215 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001216 snd_printdd(SFX "SCH snoop: %s\n",
1217 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1218 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001219 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220}
1221
1222
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001223static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1224
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225/*
1226 * interrupt handler
1227 */
David Howells7d12e782006-10-05 14:55:46 +01001228static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001230 struct azx *chip = dev_id;
1231 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001233 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001234 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235
1236 spin_lock(&chip->reg_lock);
1237
1238 status = azx_readl(chip, INTSTS);
1239 if (status == 0) {
1240 spin_unlock(&chip->reg_lock);
1241 return IRQ_NONE;
1242 }
1243
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001244 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 azx_dev = &chip->azx_dev[i];
1246 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001247 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001249 if (!azx_dev->substream || !azx_dev->running ||
1250 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001251 continue;
1252 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001253 ok = azx_position_ok(chip, azx_dev);
1254 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001255 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 spin_unlock(&chip->reg_lock);
1257 snd_pcm_period_elapsed(azx_dev->substream);
1258 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001259 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001260 /* bogus IRQ, process it later */
1261 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001262 queue_work(chip->bus->workq,
1263 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 }
1265 }
1266 }
1267
1268 /* clear rirb int */
1269 status = azx_readb(chip, RIRBSTS);
1270 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001271 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001272 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001273 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001275 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1277 }
1278
1279#if 0
1280 /* clear state status int */
1281 if (azx_readb(chip, STATESTS) & 0x04)
1282 azx_writeb(chip, STATESTS, 0x04);
1283#endif
1284 spin_unlock(&chip->reg_lock);
1285
1286 return IRQ_HANDLED;
1287}
1288
1289
1290/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001291 * set up a BDL entry
1292 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001293static int setup_bdle(struct azx *chip,
1294 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001295 struct azx_dev *azx_dev, u32 **bdlp,
1296 int ofs, int size, int with_ioc)
1297{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001298 u32 *bdl = *bdlp;
1299
1300 while (size > 0) {
1301 dma_addr_t addr;
1302 int chunk;
1303
1304 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1305 return -EINVAL;
1306
Takashi Iwai77a23f22008-08-21 13:00:13 +02001307 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001308 /* program the address field of the BDL entry */
1309 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001310 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001311 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001312 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001313 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1314 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1315 u32 remain = 0x1000 - (ofs & 0xfff);
1316 if (chunk > remain)
1317 chunk = remain;
1318 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001319 bdl[2] = cpu_to_le32(chunk);
1320 /* program the IOC to enable interrupt
1321 * only when the whole fragment is processed
1322 */
1323 size -= chunk;
1324 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1325 bdl += 4;
1326 azx_dev->frags++;
1327 ofs += chunk;
1328 }
1329 *bdlp = bdl;
1330 return ofs;
1331}
1332
1333/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 * set up BDL entries
1335 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001336static int azx_setup_periods(struct azx *chip,
1337 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001338 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001340 u32 *bdl;
1341 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001342 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343
1344 /* reset BDL address */
1345 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1346 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1347
Takashi Iwai97b71c92009-03-18 15:09:13 +01001348 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001349 periods = azx_dev->bufsize / period_bytes;
1350
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001352 bdl = (u32 *)azx_dev->bdl.area;
1353 ofs = 0;
1354 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001355 pos_adj = bdl_pos_adj[chip->dev_index];
1356 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001357 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001358 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001359 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001360 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001361 pos_adj = pos_align;
1362 else
1363 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1364 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001365 pos_adj = frames_to_bytes(runtime, pos_adj);
1366 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001367 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001368 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001369 pos_adj = 0;
1370 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001371 ofs = setup_bdle(chip, substream, azx_dev,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001372 &bdl, ofs, pos_adj,
1373 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001374 if (ofs < 0)
1375 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001376 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001377 } else
1378 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001379 for (i = 0; i < periods; i++) {
1380 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001381 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001382 period_bytes - pos_adj, 0);
1383 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001384 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001385 period_bytes,
1386 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001387 if (ofs < 0)
1388 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001390 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001391
1392 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001393 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001394 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001395 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396}
1397
Takashi Iwai1dddab42009-03-18 15:15:37 +01001398/* reset stream */
1399static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400{
1401 unsigned char val;
1402 int timeout;
1403
Takashi Iwai1dddab42009-03-18 15:15:37 +01001404 azx_stream_clear(chip, azx_dev);
1405
Takashi Iwaid01ce992007-07-27 16:52:19 +02001406 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1407 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 udelay(3);
1409 timeout = 300;
1410 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1411 --timeout)
1412 ;
1413 val &= ~SD_CTL_STREAM_RESET;
1414 azx_sd_writeb(azx_dev, SD_CTL, val);
1415 udelay(3);
1416
1417 timeout = 300;
1418 /* waiting for hardware to report that the stream is out of reset */
1419 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1420 --timeout)
1421 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001422
1423 /* reset first position - may not be synced with hw at this time */
1424 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001425}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426
Takashi Iwai1dddab42009-03-18 15:15:37 +01001427/*
1428 * set up the SD for streaming
1429 */
1430static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1431{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001432 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001433 /* make sure the run bit is zero for SD */
1434 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001436 val = azx_sd_readl(azx_dev, SD_CTL);
1437 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1438 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1439 if (!azx_snoop(chip))
1440 val |= SD_CTL_TRAFFIC_PRIO;
1441 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442
1443 /* program the length of samples in cyclic buffer */
1444 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1445
1446 /* program the stream format */
1447 /* this value needs to be the same as the one programmed */
1448 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1449
1450 /* program the stream LVI (last valid index) of the BDL */
1451 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1452
1453 /* program the BDL address */
1454 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001455 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001457 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001459 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001460 if (chip->position_fix[0] != POS_FIX_LPIB ||
1461 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001462 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1463 azx_writel(chip, DPLBASE,
1464 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1465 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001466
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001468 azx_sd_writel(azx_dev, SD_CTL,
1469 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470
1471 return 0;
1472}
1473
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001474/*
1475 * Probe the given codec address
1476 */
1477static int probe_codec(struct azx *chip, int addr)
1478{
1479 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1480 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1481 unsigned int res;
1482
Wu Fengguanga678cde2009-08-01 18:46:46 +08001483 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001484 chip->probing = 1;
1485 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001486 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001487 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001488 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001489 if (res == -1)
1490 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001491 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001492 return 0;
1493}
1494
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001495static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1496 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001497static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498
Takashi Iwai8dd78332009-06-02 01:16:07 +02001499static void azx_bus_reset(struct hda_bus *bus)
1500{
1501 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001502
1503 bus->in_reset = 1;
1504 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001505 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001506#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001507 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001508 struct azx_pcm *p;
1509 list_for_each_entry(p, &chip->pcm_list, list)
1510 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001511 snd_hda_suspend(chip->bus);
1512 snd_hda_resume(chip->bus);
1513 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001514#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001515 bus->in_reset = 0;
1516}
1517
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518/*
1519 * Codec initialization
1520 */
1521
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001522/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1523static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001524 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001525 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001526};
1527
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001528static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529{
1530 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001531 int c, codecs, err;
1532 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533
1534 memset(&bus_temp, 0, sizeof(bus_temp));
1535 bus_temp.private_data = chip;
1536 bus_temp.modelname = model;
1537 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001538 bus_temp.ops.command = azx_send_cmd;
1539 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001540 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001541 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001542#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001543 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001544 bus_temp.ops.pm_notify = azx_power_notify;
1545#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546
Takashi Iwaid01ce992007-07-27 16:52:19 +02001547 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1548 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 return err;
1550
Takashi Iwai9477c582011-05-25 09:11:37 +02001551 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1552 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001553 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001554 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001555
Takashi Iwai34c25352008-10-28 11:38:58 +01001556 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001557 max_slots = azx_max_codecs[chip->driver_type];
1558 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001559 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001560
1561 /* First try to probe all given codec slots */
1562 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001563 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001564 if (probe_codec(chip, c) < 0) {
1565 /* Some BIOSen give you wrong codec addresses
1566 * that don't exist
1567 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001568 snd_printk(KERN_WARNING SFX
1569 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001570 "disabling it...\n", c);
1571 chip->codec_mask &= ~(1 << c);
1572 /* More badly, accessing to a non-existing
1573 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001574 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001575 * Thus if an error occurs during probing,
1576 * better to reset the controller chip to
1577 * get back to the sanity state.
1578 */
1579 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001580 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001581 }
1582 }
1583 }
1584
Takashi Iwaid507cd62011-04-26 15:25:02 +02001585 /* AMD chipsets often cause the communication stalls upon certain
1586 * sequence like the pin-detection. It seems that forcing the synced
1587 * access works around the stall. Grrr...
1588 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001589 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1590 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001591 chip->bus->sync_write = 1;
1592 chip->bus->allow_bus_reset = 1;
1593 }
1594
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001595 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001596 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001597 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001598 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001599 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 if (err < 0)
1601 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001602 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001604 }
1605 }
1606 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1608 return -ENXIO;
1609 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001610 return 0;
1611}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001613/* configure each codec instance */
1614static int __devinit azx_codec_configure(struct azx *chip)
1615{
1616 struct hda_codec *codec;
1617 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1618 snd_hda_codec_configure(codec);
1619 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 return 0;
1621}
1622
1623
1624/*
1625 * PCM support
1626 */
1627
1628/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001629static inline struct azx_dev *
1630azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001632 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001633 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001634 /* make a non-zero unique key for the substream */
1635 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1636 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001637
1638 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001639 dev = chip->playback_index_offset;
1640 nums = chip->playback_streams;
1641 } else {
1642 dev = chip->capture_index_offset;
1643 nums = chip->capture_streams;
1644 }
1645 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001646 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001647 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001648 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001649 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001651 if (res) {
1652 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001653 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001654 }
1655 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656}
1657
1658/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001659static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660{
1661 azx_dev->opened = 0;
1662}
1663
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001664static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001665 .info = (SNDRV_PCM_INFO_MMAP |
1666 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1668 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001669 /* No full-resume yet implemented */
1670 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001671 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001672 SNDRV_PCM_INFO_SYNC_START |
1673 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1675 .rates = SNDRV_PCM_RATE_48000,
1676 .rate_min = 48000,
1677 .rate_max = 48000,
1678 .channels_min = 2,
1679 .channels_max = 2,
1680 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1681 .period_bytes_min = 128,
1682 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1683 .periods_min = 2,
1684 .periods_max = AZX_MAX_FRAG,
1685 .fifo_size = 0,
1686};
1687
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001688static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689{
1690 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1691 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001692 struct azx *chip = apcm->chip;
1693 struct azx_dev *azx_dev;
1694 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 unsigned long flags;
1696 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001697 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698
Ingo Molnar62932df2006-01-16 16:34:20 +01001699 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001700 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001702 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 return -EBUSY;
1704 }
1705 runtime->hw = azx_pcm_hw;
1706 runtime->hw.channels_min = hinfo->channels_min;
1707 runtime->hw.channels_max = hinfo->channels_max;
1708 runtime->hw.formats = hinfo->formats;
1709 runtime->hw.rates = hinfo->rates;
1710 snd_pcm_limit_hw_rates(runtime);
1711 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001712 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001713 /* constrain buffer sizes to be multiple of 128
1714 bytes. This is more efficient in terms of memory
1715 access but isn't required by the HDA spec and
1716 prevents users from specifying exact period/buffer
1717 sizes. For example for 44.1kHz, a period size set
1718 to 20ms will be rounded to 19.59ms. */
1719 buff_step = 128;
1720 else
1721 /* Don't enforce steps on buffer sizes, still need to
1722 be multiple of 4 bytes (HDA spec). Tested on Intel
1723 HDA controllers, may not work on all devices where
1724 option needs to be disabled */
1725 buff_step = 4;
1726
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001727 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001728 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001729 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001730 buff_step);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001731 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001732 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1733 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001735 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001736 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 return err;
1738 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001739 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001740 /* sanity check */
1741 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1742 snd_BUG_ON(!runtime->hw.channels_max) ||
1743 snd_BUG_ON(!runtime->hw.formats) ||
1744 snd_BUG_ON(!runtime->hw.rates)) {
1745 azx_release_device(azx_dev);
1746 hinfo->ops.close(hinfo, apcm->codec, substream);
1747 snd_hda_power_down(apcm->codec);
1748 mutex_unlock(&chip->open_mutex);
1749 return -EINVAL;
1750 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 spin_lock_irqsave(&chip->reg_lock, flags);
1752 azx_dev->substream = substream;
1753 azx_dev->running = 0;
1754 spin_unlock_irqrestore(&chip->reg_lock, flags);
1755
1756 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001757 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001758 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 return 0;
1760}
1761
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001762static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763{
1764 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1765 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001766 struct azx *chip = apcm->chip;
1767 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768 unsigned long flags;
1769
Ingo Molnar62932df2006-01-16 16:34:20 +01001770 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771 spin_lock_irqsave(&chip->reg_lock, flags);
1772 azx_dev->substream = NULL;
1773 azx_dev->running = 0;
1774 spin_unlock_irqrestore(&chip->reg_lock, flags);
1775 azx_release_device(azx_dev);
1776 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001777 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001778 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 return 0;
1780}
1781
Takashi Iwaid01ce992007-07-27 16:52:19 +02001782static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1783 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001785 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1786 struct azx *chip = apcm->chip;
1787 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001788 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001789 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001790
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001791 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001792 azx_dev->bufsize = 0;
1793 azx_dev->period_bytes = 0;
1794 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001795 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001796 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001797 if (ret < 0)
1798 return ret;
1799 mark_runtime_wc(chip, azx_dev, runtime, true);
1800 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801}
1802
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001803static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804{
1805 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001806 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001807 struct azx *chip = apcm->chip;
1808 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1810
1811 /* reset BDL address */
1812 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1813 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1814 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001815 azx_dev->bufsize = 0;
1816 azx_dev->period_bytes = 0;
1817 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818
Takashi Iwaieb541332010-08-06 13:48:11 +02001819 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001821 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 return snd_pcm_lib_free_pages(substream);
1823}
1824
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001825static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826{
1827 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001828 struct azx *chip = apcm->chip;
1829 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001831 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001832 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001833 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06001834 struct hda_spdif_out *spdif =
1835 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1836 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001838 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001839 format_val = snd_hda_calc_stream_format(runtime->rate,
1840 runtime->channels,
1841 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001842 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06001843 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001844 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001845 snd_printk(KERN_ERR SFX
1846 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847 runtime->rate, runtime->channels, runtime->format);
1848 return -EINVAL;
1849 }
1850
Takashi Iwai97b71c92009-03-18 15:09:13 +01001851 bufsize = snd_pcm_lib_buffer_bytes(substream);
1852 period_bytes = snd_pcm_lib_period_bytes(substream);
1853
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001854 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001855 bufsize, format_val);
1856
1857 if (bufsize != azx_dev->bufsize ||
1858 period_bytes != azx_dev->period_bytes ||
1859 format_val != azx_dev->format_val) {
1860 azx_dev->bufsize = bufsize;
1861 azx_dev->period_bytes = period_bytes;
1862 azx_dev->format_val = format_val;
1863 err = azx_setup_periods(chip, substream, azx_dev);
1864 if (err < 0)
1865 return err;
1866 }
1867
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001868 /* wallclk has 24Mhz clock source */
1869 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1870 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871 azx_setup_controller(chip, azx_dev);
1872 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1873 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1874 else
1875 azx_dev->fifo_size = 0;
1876
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001877 stream_tag = azx_dev->stream_tag;
1878 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001879 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001880 stream_tag > chip->capture_streams)
1881 stream_tag -= chip->capture_streams;
1882 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001883 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884}
1885
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001886static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887{
1888 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001889 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001890 struct azx_dev *azx_dev;
1891 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001892 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001893 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001896 case SNDRV_PCM_TRIGGER_START:
1897 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1899 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001900 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901 break;
1902 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001903 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001905 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 break;
1907 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001908 return -EINVAL;
1909 }
1910
1911 snd_pcm_group_for_each_entry(s, substream) {
1912 if (s->pcm->card != substream->pcm->card)
1913 continue;
1914 azx_dev = get_azx_dev(s);
1915 sbits |= 1 << azx_dev->index;
1916 nsync++;
1917 snd_pcm_trigger_done(s, substream);
1918 }
1919
1920 spin_lock(&chip->reg_lock);
1921 if (nsync > 1) {
1922 /* first, set SYNC bits of corresponding streams */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001923 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1924 azx_writel(chip, OLD_SSYNC,
1925 azx_readl(chip, OLD_SSYNC) | sbits);
1926 else
1927 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001928 }
1929 snd_pcm_group_for_each_entry(s, substream) {
1930 if (s->pcm->card != substream->pcm->card)
1931 continue;
1932 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001933 if (start) {
1934 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
1935 if (!rstart)
1936 azx_dev->start_wallclk -=
1937 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001938 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001939 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01001940 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001941 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001942 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 }
1944 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001945 if (start) {
1946 if (nsync == 1)
1947 return 0;
1948 /* wait until all FIFOs get ready */
1949 for (timeout = 5000; timeout; timeout--) {
1950 nwait = 0;
1951 snd_pcm_group_for_each_entry(s, substream) {
1952 if (s->pcm->card != substream->pcm->card)
1953 continue;
1954 azx_dev = get_azx_dev(s);
1955 if (!(azx_sd_readb(azx_dev, SD_STS) &
1956 SD_STS_FIFO_READY))
1957 nwait++;
1958 }
1959 if (!nwait)
1960 break;
1961 cpu_relax();
1962 }
1963 } else {
1964 /* wait until all RUN bits are cleared */
1965 for (timeout = 5000; timeout; timeout--) {
1966 nwait = 0;
1967 snd_pcm_group_for_each_entry(s, substream) {
1968 if (s->pcm->card != substream->pcm->card)
1969 continue;
1970 azx_dev = get_azx_dev(s);
1971 if (azx_sd_readb(azx_dev, SD_CTL) &
1972 SD_CTL_DMA_START)
1973 nwait++;
1974 }
1975 if (!nwait)
1976 break;
1977 cpu_relax();
1978 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001980 if (nsync > 1) {
1981 spin_lock(&chip->reg_lock);
1982 /* reset SYNC bits */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001983 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1984 azx_writel(chip, OLD_SSYNC,
1985 azx_readl(chip, OLD_SSYNC) & ~sbits);
1986 else
1987 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001988 spin_unlock(&chip->reg_lock);
1989 }
1990 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991}
1992
Joseph Chan0e153472008-08-26 14:38:03 +02001993/* get the current DMA position with correction on VIA chips */
1994static unsigned int azx_via_get_position(struct azx *chip,
1995 struct azx_dev *azx_dev)
1996{
1997 unsigned int link_pos, mini_pos, bound_pos;
1998 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1999 unsigned int fifo_size;
2000
2001 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002002 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002003 /* Playback, no problem using link position */
2004 return link_pos;
2005 }
2006
2007 /* Capture */
2008 /* For new chipset,
2009 * use mod to get the DMA position just like old chipset
2010 */
2011 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2012 mod_dma_pos %= azx_dev->period_bytes;
2013
2014 /* azx_dev->fifo_size can't get FIFO size of in stream.
2015 * Get from base address + offset.
2016 */
2017 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2018
2019 if (azx_dev->insufficient) {
2020 /* Link position never gather than FIFO size */
2021 if (link_pos <= fifo_size)
2022 return 0;
2023
2024 azx_dev->insufficient = 0;
2025 }
2026
2027 if (link_pos <= fifo_size)
2028 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2029 else
2030 mini_pos = link_pos - fifo_size;
2031
2032 /* Find nearest previous boudary */
2033 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2034 mod_link_pos = link_pos % azx_dev->period_bytes;
2035 if (mod_link_pos >= fifo_size)
2036 bound_pos = link_pos - mod_link_pos;
2037 else if (mod_dma_pos >= mod_mini_pos)
2038 bound_pos = mini_pos - mod_mini_pos;
2039 else {
2040 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2041 if (bound_pos >= azx_dev->bufsize)
2042 bound_pos = 0;
2043 }
2044
2045 /* Calculate real DMA position we want */
2046 return bound_pos + mod_dma_pos;
2047}
2048
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002049static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002050 struct azx_dev *azx_dev,
2051 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002054 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055
David Henningsson4cb36312010-09-30 10:12:50 +02002056 switch (chip->position_fix[stream]) {
2057 case POS_FIX_LPIB:
2058 /* read LPIB */
2059 pos = azx_sd_readl(azx_dev, SD_LPIB);
2060 break;
2061 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002062 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002063 break;
2064 default:
2065 /* use the position buffer */
2066 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002067 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002068 if (!pos || pos == (u32)-1) {
2069 printk(KERN_WARNING
2070 "hda-intel: Invalid position buffer, "
2071 "using LPIB read method instead.\n");
2072 chip->position_fix[stream] = POS_FIX_LPIB;
2073 pos = azx_sd_readl(azx_dev, SD_LPIB);
2074 } else
2075 chip->position_fix[stream] = POS_FIX_POSBUF;
2076 }
2077 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002078 }
David Henningsson4cb36312010-09-30 10:12:50 +02002079
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 if (pos >= azx_dev->bufsize)
2081 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002082 return pos;
2083}
2084
2085static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2086{
2087 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2088 struct azx *chip = apcm->chip;
2089 struct azx_dev *azx_dev = get_azx_dev(substream);
2090 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002091 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002092}
2093
2094/*
2095 * Check whether the current DMA position is acceptable for updating
2096 * periods. Returns non-zero if it's OK.
2097 *
2098 * Many HD-audio controllers appear pretty inaccurate about
2099 * the update-IRQ timing. The IRQ is issued before actually the
2100 * data is processed. So, we need to process it afterwords in a
2101 * workqueue.
2102 */
2103static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2104{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002105 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002106 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002107 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002108
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002109 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2110 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002111 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002112
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002113 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002114 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002115
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002116 if (WARN_ONCE(!azx_dev->period_bytes,
2117 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002118 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002119 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002120 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2121 /* NG - it's below the first next period boundary */
2122 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002123 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002124 return 1; /* OK, it's fine */
2125}
2126
2127/*
2128 * The work for pending PCM period updates.
2129 */
2130static void azx_irq_pending_work(struct work_struct *work)
2131{
2132 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002133 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002134
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002135 if (!chip->irq_pending_warned) {
2136 printk(KERN_WARNING
2137 "hda-intel: IRQ timing workaround is activated "
2138 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2139 chip->card->number);
2140 chip->irq_pending_warned = 1;
2141 }
2142
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002143 for (;;) {
2144 pending = 0;
2145 spin_lock_irq(&chip->reg_lock);
2146 for (i = 0; i < chip->num_streams; i++) {
2147 struct azx_dev *azx_dev = &chip->azx_dev[i];
2148 if (!azx_dev->irq_pending ||
2149 !azx_dev->substream ||
2150 !azx_dev->running)
2151 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002152 ok = azx_position_ok(chip, azx_dev);
2153 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002154 azx_dev->irq_pending = 0;
2155 spin_unlock(&chip->reg_lock);
2156 snd_pcm_period_elapsed(azx_dev->substream);
2157 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002158 } else if (ok < 0) {
2159 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002160 } else
2161 pending++;
2162 }
2163 spin_unlock_irq(&chip->reg_lock);
2164 if (!pending)
2165 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002166 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002167 }
2168}
2169
2170/* clear irq_pending flags and assure no on-going workq */
2171static void azx_clear_irq_pending(struct azx *chip)
2172{
2173 int i;
2174
2175 spin_lock_irq(&chip->reg_lock);
2176 for (i = 0; i < chip->num_streams; i++)
2177 chip->azx_dev[i].irq_pending = 0;
2178 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179}
2180
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002181#ifdef CONFIG_X86
2182static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2183 struct vm_area_struct *area)
2184{
2185 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2186 struct azx *chip = apcm->chip;
2187 if (!azx_snoop(chip))
2188 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2189 return snd_pcm_lib_default_mmap(substream, area);
2190}
2191#else
2192#define azx_pcm_mmap NULL
2193#endif
2194
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002195static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196 .open = azx_pcm_open,
2197 .close = azx_pcm_close,
2198 .ioctl = snd_pcm_lib_ioctl,
2199 .hw_params = azx_pcm_hw_params,
2200 .hw_free = azx_pcm_hw_free,
2201 .prepare = azx_pcm_prepare,
2202 .trigger = azx_pcm_trigger,
2203 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002204 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002205 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206};
2207
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002208static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209{
Takashi Iwai176d5332008-07-30 15:01:44 +02002210 struct azx_pcm *apcm = pcm->private_data;
2211 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002212 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002213 kfree(apcm);
2214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215}
2216
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002217#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2218
Takashi Iwai176d5332008-07-30 15:01:44 +02002219static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002220azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2221 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002223 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002224 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002226 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002227 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002228 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002230 list_for_each_entry(apcm, &chip->pcm_list, list) {
2231 if (apcm->pcm->device == pcm_dev) {
2232 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2233 return -EBUSY;
2234 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002235 }
2236 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2237 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2238 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239 &pcm);
2240 if (err < 0)
2241 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002242 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002243 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244 if (apcm == NULL)
2245 return -ENOMEM;
2246 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002247 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249 pcm->private_data = apcm;
2250 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002251 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2252 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002253 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002254 cpcm->pcm = pcm;
2255 for (s = 0; s < 2; s++) {
2256 apcm->hinfo[s] = &cpcm->stream[s];
2257 if (cpcm->stream[s].substreams)
2258 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2259 }
2260 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002261 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2262 if (size > MAX_PREALLOC_SIZE)
2263 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002264 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002266 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267 return 0;
2268}
2269
2270/*
2271 * mixer creation - all stuff is implemented in hda module
2272 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002273static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274{
2275 return snd_hda_build_controls(chip->bus);
2276}
2277
2278
2279/*
2280 * initialize SD streams
2281 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002282static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283{
2284 int i;
2285
2286 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002287 * assign the starting bdl address to each stream (device)
2288 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002290 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002291 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002292 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2294 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2295 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2296 azx_dev->sd_int_sta_mask = 1 << i;
2297 /* stream tag: must be non-zero and unique */
2298 azx_dev->index = i;
2299 azx_dev->stream_tag = i + 1;
2300 }
2301
2302 return 0;
2303}
2304
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002305static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2306{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002307 if (request_irq(chip->pci->irq, azx_interrupt,
2308 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002309 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002310 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2311 "disabling device\n", chip->pci->irq);
2312 if (do_disconnect)
2313 snd_card_disconnect(chip->card);
2314 return -1;
2315 }
2316 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002317 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002318 return 0;
2319}
2320
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321
Takashi Iwaicb53c622007-08-10 17:21:45 +02002322static void azx_stop_chip(struct azx *chip)
2323{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002324 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002325 return;
2326
2327 /* disable interrupts */
2328 azx_int_disable(chip);
2329 azx_int_clear(chip);
2330
2331 /* disable CORB/RIRB */
2332 azx_free_cmd_io(chip);
2333
2334 /* disable position buffer */
2335 azx_writel(chip, DPLBASE, 0);
2336 azx_writel(chip, DPUBASE, 0);
2337
2338 chip->initialized = 0;
2339}
2340
2341#ifdef CONFIG_SND_HDA_POWER_SAVE
2342/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002343static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002344{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002345 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002346 struct hda_codec *c;
2347 int power_on = 0;
2348
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002349 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002350 if (c->power_on) {
2351 power_on = 1;
2352 break;
2353 }
2354 }
2355 if (power_on)
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002356 azx_init_chip(chip, 1);
Wu Fengguang0287d972009-12-11 20:15:11 +08002357 else if (chip->running && power_save_controller &&
2358 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002359 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002360}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002361#endif /* CONFIG_SND_HDA_POWER_SAVE */
2362
2363#ifdef CONFIG_PM
2364/*
2365 * power management
2366 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002367
Takashi Iwai421a1252005-11-17 16:11:09 +01002368static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002369{
Takashi Iwai421a1252005-11-17 16:11:09 +01002370 struct snd_card *card = pci_get_drvdata(pci);
2371 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002372 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373
Takashi Iwai421a1252005-11-17 16:11:09 +01002374 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002375 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002376 list_for_each_entry(p, &chip->pcm_list, list)
2377 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002378 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002379 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002380 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002381 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002382 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002383 chip->irq = -1;
2384 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002385 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002386 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002387 pci_disable_device(pci);
2388 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002389 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002390 return 0;
2391}
2392
Takashi Iwai421a1252005-11-17 16:11:09 +01002393static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394{
Takashi Iwai421a1252005-11-17 16:11:09 +01002395 struct snd_card *card = pci_get_drvdata(pci);
2396 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002397
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002398 pci_set_power_state(pci, PCI_D0);
2399 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002400 if (pci_enable_device(pci) < 0) {
2401 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2402 "disabling device\n");
2403 snd_card_disconnect(card);
2404 return -EIO;
2405 }
2406 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002407 if (chip->msi)
2408 if (pci_enable_msi(pci) < 0)
2409 chip->msi = 0;
2410 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002411 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002412 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002413
Takashi Iwai7f308302012-05-08 16:52:23 +02002414 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002415
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002417 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418 return 0;
2419}
2420#endif /* CONFIG_PM */
2421
2422
2423/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002424 * reboot notifier for hang-up problem at power-down
2425 */
2426static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2427{
2428 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002429 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002430 azx_stop_chip(chip);
2431 return NOTIFY_OK;
2432}
2433
2434static void azx_notifier_register(struct azx *chip)
2435{
2436 chip->reboot_notifier.notifier_call = azx_halt;
2437 register_reboot_notifier(&chip->reboot_notifier);
2438}
2439
2440static void azx_notifier_unregister(struct azx *chip)
2441{
2442 if (chip->reboot_notifier.notifier_call)
2443 unregister_reboot_notifier(&chip->reboot_notifier);
2444}
2445
2446/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447 * destructor
2448 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002449static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002451 int i;
2452
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002453 azx_notifier_unregister(chip);
2454
Takashi Iwaice43fba2005-05-30 20:33:44 +02002455 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002456 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002457 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002458 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002459 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460 }
2461
Jeff Garzikf000fd82008-04-22 13:50:34 +02002462 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002464 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002465 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002466 if (chip->remap_addr)
2467 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002469 if (chip->azx_dev) {
2470 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002471 if (chip->azx_dev[i].bdl.area) {
2472 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002473 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002474 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002475 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002476 if (chip->rb.area) {
2477 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002479 }
2480 if (chip->posbuf.area) {
2481 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002483 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484 pci_release_regions(chip->pci);
2485 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002486 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002487 kfree(chip);
2488
2489 return 0;
2490}
2491
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002492static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493{
2494 return azx_free(device->device_data);
2495}
2496
2497/*
Takashi Iwai91219472012-04-26 12:13:25 +02002498 * Check of disabled HDMI controller by vga-switcheroo
2499 */
2500static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
2501{
2502 struct pci_dev *p;
2503
2504 /* check only discrete GPU */
2505 switch (pci->vendor) {
2506 case PCI_VENDOR_ID_ATI:
2507 case PCI_VENDOR_ID_AMD:
2508 case PCI_VENDOR_ID_NVIDIA:
2509 if (pci->devfn == 1) {
2510 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2511 pci->bus->number, 0);
2512 if (p) {
2513 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2514 return p;
2515 pci_dev_put(p);
2516 }
2517 }
2518 break;
2519 }
2520 return NULL;
2521}
2522
2523static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
2524{
2525 bool vga_inactive = false;
2526 struct pci_dev *p = get_bound_vga(pci);
2527
2528 if (p) {
2529 if (vga_default_device() && p != vga_default_device())
2530 vga_inactive = true;
2531 pci_dev_put(p);
2532 }
2533 return vga_inactive;
2534}
2535
2536/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002537 * white/black-listing for position_fix
2538 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002539static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002540 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2541 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002542 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002543 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002544 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002545 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002546 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002547 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002548 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002549 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002550 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002551 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002552 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002553 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002554 {}
2555};
2556
2557static int __devinit check_position_fix(struct azx *chip, int fix)
2558{
2559 const struct snd_pci_quirk *q;
2560
Takashi Iwaic673ba12009-03-17 07:49:14 +01002561 switch (fix) {
2562 case POS_FIX_LPIB:
2563 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002564 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002565 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002566 return fix;
2567 }
2568
Takashi Iwaic673ba12009-03-17 07:49:14 +01002569 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2570 if (q) {
2571 printk(KERN_INFO
2572 "hda_intel: position_fix set to %d "
2573 "for device %04x:%04x\n",
2574 q->value, q->subvendor, q->subdevice);
2575 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002576 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002577
2578 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002579 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2580 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002581 return POS_FIX_VIACOMBO;
2582 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002583 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2584 snd_printd(SFX "Using LPIB position fix\n");
2585 return POS_FIX_LPIB;
2586 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002587 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002588}
2589
2590/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002591 * black-lists for probe_mask
2592 */
2593static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2594 /* Thinkpad often breaks the controller communication when accessing
2595 * to the non-working (or non-existing) modem codec slot.
2596 */
2597 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2598 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2599 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002600 /* broken BIOS */
2601 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002602 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2603 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002604 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002605 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002606 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002607 {}
2608};
2609
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002610#define AZX_FORCE_CODEC_MASK 0x100
2611
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002612static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002613{
2614 const struct snd_pci_quirk *q;
2615
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002616 chip->codec_probe_mask = probe_mask[dev];
2617 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002618 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2619 if (q) {
2620 printk(KERN_INFO
2621 "hda_intel: probe_mask set to 0x%x "
2622 "for device %04x:%04x\n",
2623 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002624 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002625 }
2626 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002627
2628 /* check forced option */
2629 if (chip->codec_probe_mask != -1 &&
2630 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2631 chip->codec_mask = chip->codec_probe_mask & 0xff;
2632 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2633 chip->codec_mask);
2634 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002635}
2636
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002637/*
Takashi Iwai716238552009-09-28 13:14:04 +02002638 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002639 */
Takashi Iwai716238552009-09-28 13:14:04 +02002640static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002641 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002642 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002643 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002644 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002645 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002646 {}
2647};
2648
2649static void __devinit check_msi(struct azx *chip)
2650{
2651 const struct snd_pci_quirk *q;
2652
Takashi Iwai716238552009-09-28 13:14:04 +02002653 if (enable_msi >= 0) {
2654 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002655 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002656 }
2657 chip->msi = 1; /* enable MSI as default */
2658 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002659 if (q) {
2660 printk(KERN_INFO
2661 "hda_intel: msi for device %04x:%04x set to %d\n",
2662 q->subvendor, q->subdevice, q->value);
2663 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002664 return;
2665 }
2666
2667 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002668 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2669 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002670 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002671 }
2672}
2673
Takashi Iwaia1585d72011-12-14 09:27:04 +01002674/* check the snoop mode availability */
2675static void __devinit azx_check_snoop_available(struct azx *chip)
2676{
2677 bool snoop = chip->snoop;
2678
2679 switch (chip->driver_type) {
2680 case AZX_DRIVER_VIA:
2681 /* force to non-snoop mode for a new VIA controller
2682 * when BIOS is set
2683 */
2684 if (snoop) {
2685 u8 val;
2686 pci_read_config_byte(chip->pci, 0x42, &val);
2687 if (!(val & 0x80) && chip->pci->revision == 0x30)
2688 snoop = false;
2689 }
2690 break;
2691 case AZX_DRIVER_ATIHDMI_NS:
2692 /* new ATI HDMI requires non-snoop */
2693 snoop = false;
2694 break;
2695 }
2696
2697 if (snoop != chip->snoop) {
2698 snd_printk(KERN_INFO SFX "Force to %s mode\n",
2699 snoop ? "snoop" : "non-snoop");
2700 chip->snoop = snoop;
2701 }
2702}
Takashi Iwai669ba272007-08-17 09:17:36 +02002703
2704/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705 * constructor
2706 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002707static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002708 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002709 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002710{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002711 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002712 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002713 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002714 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715 .dev_free = azx_dev_free,
2716 };
2717
2718 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002719
Pavel Machek927fc862006-08-31 17:03:43 +02002720 err = pci_enable_device(pci);
2721 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722 return err;
2723
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002724 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002725 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002726 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2727 pci_disable_device(pci);
2728 return -ENOMEM;
2729 }
2730
2731 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002732 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002733 chip->card = card;
2734 chip->pci = pci;
2735 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02002736 chip->driver_caps = driver_caps;
2737 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002738 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002739 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002740 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002741 INIT_LIST_HEAD(&chip->pcm_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002742
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002743 chip->position_fix[0] = chip->position_fix[1] =
2744 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002745 /* combo mode uses LPIB for playback */
2746 if (chip->position_fix[0] == POS_FIX_COMBO) {
2747 chip->position_fix[0] = POS_FIX_LPIB;
2748 chip->position_fix[1] = POS_FIX_AUTO;
2749 }
2750
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002751 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002752
Takashi Iwai27346162006-01-12 18:28:44 +01002753 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002754 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01002755 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02002756
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002757 if (bdl_pos_adj[dev] < 0) {
2758 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002759 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002760 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002761 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002762 break;
2763 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002764 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002765 break;
2766 }
2767 }
2768
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002769#if BITS_PER_LONG != 64
2770 /* Fix up base address on ULI M5461 */
2771 if (chip->driver_type == AZX_DRIVER_ULI) {
2772 u16 tmp3;
2773 pci_read_config_word(pci, 0x40, &tmp3);
2774 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2775 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2776 }
2777#endif
2778
Pavel Machek927fc862006-08-31 17:03:43 +02002779 err = pci_request_regions(pci, "ICH HD audio");
2780 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002781 kfree(chip);
2782 pci_disable_device(pci);
2783 return err;
2784 }
2785
Pavel Machek927fc862006-08-31 17:03:43 +02002786 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002787 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002788 if (chip->remap_addr == NULL) {
2789 snd_printk(KERN_ERR SFX "ioremap error\n");
2790 err = -ENXIO;
2791 goto errout;
2792 }
2793
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002794 if (chip->msi)
2795 if (pci_enable_msi(pci) < 0)
2796 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002797
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002798 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002799 err = -EBUSY;
2800 goto errout;
2801 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002802
2803 pci_set_master(pci);
2804 synchronize_irq(chip->irq);
2805
Tobin Davisbcd72002008-01-15 11:23:55 +01002806 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002807 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002808
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002809 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02002810 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002811 struct pci_dev *p_smbus;
2812 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2813 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2814 NULL);
2815 if (p_smbus) {
2816 if (p_smbus->revision < 0x30)
2817 gcap &= ~ICH6_GCAP_64OK;
2818 pci_dev_put(p_smbus);
2819 }
2820 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002821
Takashi Iwai9477c582011-05-25 09:11:37 +02002822 /* disable 64bit DMA address on some devices */
2823 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
2824 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002825 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02002826 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002827
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002828 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01002829 if (align_buffer_size >= 0)
2830 chip->align_buffer_size = !!align_buffer_size;
2831 else {
2832 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
2833 chip->align_buffer_size = 0;
2834 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
2835 chip->align_buffer_size = 1;
2836 else
2837 chip->align_buffer_size = 1;
2838 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002839
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002840 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002841 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002842 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002843 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002844 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2845 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002846 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002847
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002848 /* read number of streams from GCAP register instead of using
2849 * hardcoded value
2850 */
2851 chip->capture_streams = (gcap >> 8) & 0x0f;
2852 chip->playback_streams = (gcap >> 12) & 0x0f;
2853 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002854 /* gcap didn't give any info, switching to old method */
2855
2856 switch (chip->driver_type) {
2857 case AZX_DRIVER_ULI:
2858 chip->playback_streams = ULI_NUM_PLAYBACK;
2859 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002860 break;
2861 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08002862 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01002863 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2864 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002865 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002866 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002867 default:
2868 chip->playback_streams = ICH6_NUM_PLAYBACK;
2869 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002870 break;
2871 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002872 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002873 chip->capture_index_offset = 0;
2874 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002875 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002876 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2877 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002878 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002879 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002880 goto errout;
2881 }
2882
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002883 for (i = 0; i < chip->num_streams; i++) {
2884 /* allocate memory for the BDL for each stream */
2885 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2886 snd_dma_pci_data(chip->pci),
2887 BDL_SIZE, &chip->azx_dev[i].bdl);
2888 if (err < 0) {
2889 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2890 goto errout;
2891 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002892 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002893 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002894 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002895 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2896 snd_dma_pci_data(chip->pci),
2897 chip->num_streams * 8, &chip->posbuf);
2898 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002899 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2900 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002901 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002902 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002903 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02002904 err = azx_alloc_cmd_io(chip);
2905 if (err < 0)
2906 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002907
2908 /* initialize streams */
2909 azx_init_stream(chip);
2910
2911 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002912 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002913 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914
2915 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002916 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002917 snd_printk(KERN_ERR SFX "no codecs found!\n");
2918 err = -ENODEV;
2919 goto errout;
2920 }
2921
Takashi Iwaid01ce992007-07-27 16:52:19 +02002922 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2923 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2925 goto errout;
2926 }
2927
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002928 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002929 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2930 sizeof(card->shortname));
2931 snprintf(card->longname, sizeof(card->longname),
2932 "%s at 0x%lx irq %i",
2933 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002934
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935 *rchip = chip;
2936 return 0;
2937
2938 errout:
2939 azx_free(chip);
2940 return err;
2941}
2942
Takashi Iwaicb53c622007-08-10 17:21:45 +02002943static void power_down_all_codecs(struct azx *chip)
2944{
2945#ifdef CONFIG_SND_HDA_POWER_SAVE
2946 /* The codecs were powered up in snd_hda_codec_new().
2947 * Now all initialization done, so turn them down if possible
2948 */
2949 struct hda_codec *codec;
2950 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2951 snd_hda_power_down(codec);
2952 }
2953#endif
2954}
2955
Takashi Iwaid01ce992007-07-27 16:52:19 +02002956static int __devinit azx_probe(struct pci_dev *pci,
2957 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002958{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002959 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002960 struct snd_card *card;
2961 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002962 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002963
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002964 if (dev >= SNDRV_CARDS)
2965 return -ENODEV;
2966 if (!enable[dev]) {
2967 dev++;
2968 return -ENOENT;
2969 }
2970
Takashi Iwai91219472012-04-26 12:13:25 +02002971 if (check_hdmi_disabled(pci)) {
2972 snd_printk(KERN_INFO SFX
2973 "Inactive VGA controller; disabled audio, too\n");
2974 goto out;
2975 }
2976
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002977 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2978 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002980 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002981 }
2982
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002983 /* set this here since it's referred in snd_hda_load_patch() */
2984 snd_card_set_dev(card, &pci->dev);
2985
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002986 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002987 if (err < 0)
2988 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002989 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002990
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002991#ifdef CONFIG_SND_HDA_INPUT_BEEP
2992 chip->beep_mode = beep_mode[dev];
2993#endif
2994
Linus Torvalds1da177e2005-04-16 15:20:36 -07002995 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002996 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002997 if (err < 0)
2998 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002999#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai41a63f12011-02-10 17:39:20 +01003000 if (patch[dev] && *patch[dev]) {
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003001 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
3002 patch[dev]);
3003 err = snd_hda_load_patch(chip->bus, patch[dev]);
3004 if (err < 0)
3005 goto out_free;
3006 }
3007#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003008 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003009 err = azx_codec_configure(chip);
3010 if (err < 0)
3011 goto out_free;
3012 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013
3014 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003015 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003016 if (err < 0)
3017 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003018
3019 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003020 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003021 if (err < 0)
3022 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003023
Takashi Iwaid01ce992007-07-27 16:52:19 +02003024 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003025 if (err < 0)
3026 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003027
3028 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02003029 chip->running = 1;
3030 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003031 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003032
Takashi Iwai91219472012-04-26 12:13:25 +02003033 out:
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01003034 dev++;
Takashi Iwai91219472012-04-26 12:13:25 +02003035 return 0;
3036
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003037out_free:
3038 snd_card_free(card);
3039 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003040}
3041
3042static void __devexit azx_remove(struct pci_dev *pci)
3043{
Takashi Iwai91219472012-04-26 12:13:25 +02003044 struct snd_card *card = pci_get_drvdata(pci);
3045 if (card)
3046 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003047 pci_set_drvdata(pci, NULL);
3048}
3049
3050/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003051static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003052 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003053 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003054 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3055 AZX_DCAPS_BUFSIZE },
Seth Heasleycea310e2010-09-10 16:29:56 -07003056 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003057 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003058 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3059 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003060 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003061 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003062 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3063 AZX_DCAPS_BUFSIZE},
Seth Heasley8bc039a2012-01-23 16:24:31 -08003064 /* Lynx Point */
3065 { PCI_DEVICE(0x8086, 0x8c20),
3066 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3067 AZX_DCAPS_BUFSIZE},
Takashi Iwai87218e92008-02-21 08:13:11 +01003068 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003069 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003070 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003071 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003072 { PCI_DEVICE(0x8086, 0x080a),
3073 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003074 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003075 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003076 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003077 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3078 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003079 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003080 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3081 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003082 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003083 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3084 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003085 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003086 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3087 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003088 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003089 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3090 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003091 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003092 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3093 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003094 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003095 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3096 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003097 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003098 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3099 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003100 /* Generic Intel */
3101 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3102 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3103 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003104 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003105 /* ATI SB 450/600/700/800/900 */
3106 { PCI_DEVICE(0x1002, 0x437b),
3107 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3108 { PCI_DEVICE(0x1002, 0x4383),
3109 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3110 /* AMD Hudson */
3111 { PCI_DEVICE(0x1022, 0x780d),
3112 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003113 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003114 { PCI_DEVICE(0x1002, 0x793b),
3115 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3116 { PCI_DEVICE(0x1002, 0x7919),
3117 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3118 { PCI_DEVICE(0x1002, 0x960f),
3119 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3120 { PCI_DEVICE(0x1002, 0x970f),
3121 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3122 { PCI_DEVICE(0x1002, 0xaa00),
3123 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3124 { PCI_DEVICE(0x1002, 0xaa08),
3125 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3126 { PCI_DEVICE(0x1002, 0xaa10),
3127 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3128 { PCI_DEVICE(0x1002, 0xaa18),
3129 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3130 { PCI_DEVICE(0x1002, 0xaa20),
3131 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3132 { PCI_DEVICE(0x1002, 0xaa28),
3133 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3134 { PCI_DEVICE(0x1002, 0xaa30),
3135 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3136 { PCI_DEVICE(0x1002, 0xaa38),
3137 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3138 { PCI_DEVICE(0x1002, 0xaa40),
3139 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3140 { PCI_DEVICE(0x1002, 0xaa48),
3141 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003142 { PCI_DEVICE(0x1002, 0x9902),
3143 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3144 { PCI_DEVICE(0x1002, 0xaaa0),
3145 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3146 { PCI_DEVICE(0x1002, 0xaaa8),
3147 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3148 { PCI_DEVICE(0x1002, 0xaab0),
3149 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003150 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003151 { PCI_DEVICE(0x1106, 0x3288),
3152 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Takashi Iwai87218e92008-02-21 08:13:11 +01003153 /* SIS966 */
3154 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3155 /* ULI M5461 */
3156 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3157 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003158 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3159 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3160 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003161 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003162 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003163 { PCI_DEVICE(0x6549, 0x1200),
3164 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003165 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02003166#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3167 /* the following entry conflicts with snd-ctxfi driver,
3168 * as ctxfi driver mutates from HD-audio to native mode with
3169 * a special command sequence.
3170 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003171 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3172 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3173 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003174 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003175 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003176#else
3177 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003178 { PCI_DEVICE(0x1102, 0x0009),
3179 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003180 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003181#endif
Takashi Iwai5ae763b2012-05-08 10:34:08 +02003182 /* CTHDA chips */
3183 { PCI_DEVICE(0x1102, 0x0010),
3184 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3185 { PCI_DEVICE(0x1102, 0x0012),
3186 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003187 /* Vortex86MX */
3188 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003189 /* VMware HDAudio */
3190 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003191 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003192 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3193 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3194 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003195 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003196 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3197 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3198 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003199 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003200 { 0, }
3201};
3202MODULE_DEVICE_TABLE(pci, azx_ids);
3203
3204/* pci_driver definition */
3205static struct pci_driver driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003206 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003207 .id_table = azx_ids,
3208 .probe = azx_probe,
3209 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01003210#ifdef CONFIG_PM
3211 .suspend = azx_suspend,
3212 .resume = azx_resume,
3213#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003214};
3215
3216static int __init alsa_card_azx_init(void)
3217{
Takashi Iwai01d25d42005-04-11 16:58:24 +02003218 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003219}
3220
3221static void __exit alsa_card_azx_exit(void)
3222{
3223 pci_unregister_driver(&driver);
3224}
3225
3226module_init(alsa_card_azx_init)
3227module_exit(alsa_card_azx_exit)