blob: 84d8a2bbc8058c667675c357112d399b8e912e2c [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000082 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000083 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
98 // The string to specify embedded broadcast in assembly.
99 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000100
Adam Nemet449b3f02014-10-15 23:42:09 +0000101 // 8-bit compressed displacement tuple/subvector format. This is only
102 // defined for NumElts <= 8.
103 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
104 !cast<CD8VForm>("CD8VT" # NumElts), ?);
105
Adam Nemet55536c62014-09-25 23:48:45 +0000106 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
107 !if (!eq (Size, 256), sub_ymm, ?));
108
109 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
110 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
111 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000112
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000113 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
114
Adam Nemet09377232014-10-08 23:25:31 +0000115 // A vector type of the same width with element type i32. This is used to
116 // create the canonical constant zero node ImmAllZerosV.
117 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
118 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000119
120 string ZSuffix = !if (!eq (Size, 128), "Z128",
121 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000122}
123
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000124def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
125def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000126def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
127def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000128def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
129def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000130
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000131// "x" in v32i8x_info means RC = VR256X
132def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
133def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
134def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
135def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000136def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
137def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138
139def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
140def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
141def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
142def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000143def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
144def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000146// We map scalar types to the smallest (128-bit) vector type
147// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000148def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
149def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000150def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
151def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
152
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
154 X86VectorVTInfo i128> {
155 X86VectorVTInfo info512 = i512;
156 X86VectorVTInfo info256 = i256;
157 X86VectorVTInfo info128 = i128;
158}
159
160def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
161 v16i8x_info>;
162def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
163 v8i16x_info>;
164def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
165 v4i32x_info>;
166def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
167 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000168def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
169 v4f32x_info>;
170def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
171 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000172
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000173// This multiclass generates the masking variants from the non-masking
174// variant. It only provides the assembly pieces for the masking variants.
175// It assumes custom ISel patterns for masking which can be provided as
176// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000177multiclass AVX512_maskable_custom<bits<8> O, Format F,
178 dag Outs,
179 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
180 string OpcodeStr,
181 string AttSrcAsm, string IntelSrcAsm,
182 list<dag> Pattern,
183 list<dag> MaskingPattern,
184 list<dag> ZeroMaskingPattern,
185 string MaskingConstraint = "",
186 InstrItinClass itin = NoItinerary,
187 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000188 let isCommutable = IsCommutable in
189 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000190 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
191 "$dst , "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000192 Pattern, itin>;
193
194 // Prefer over VMOV*rrk Pat<>
195 let AddedComplexity = 20 in
196 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000197 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
198 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000199 MaskingPattern, itin>,
200 EVEX_K {
201 // In case of the 3src subclass this is overridden with a let.
202 string Constraints = MaskingConstraint;
203 }
204 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
205 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000206 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
207 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000208 ZeroMaskingPattern,
209 itin>,
210 EVEX_KZ;
211}
212
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000213
Adam Nemet34801422014-10-08 23:25:39 +0000214// Common base class of AVX512_maskable and AVX512_maskable_3src.
215multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
216 dag Outs,
217 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
218 string OpcodeStr,
219 string AttSrcAsm, string IntelSrcAsm,
220 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000221 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000222 string MaskingConstraint = "",
223 InstrItinClass itin = NoItinerary,
224 bit IsCommutable = 0> :
225 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
226 AttSrcAsm, IntelSrcAsm,
227 [(set _.RC:$dst, RHS)],
228 [(set _.RC:$dst, MaskingRHS)],
229 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000230 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000232
Adam Nemet2e91ee52014-08-14 17:13:19 +0000233// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000234// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000235// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000236multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
237 dag Outs, dag Ins, string OpcodeStr,
238 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000240 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000241 bit IsCommutable = 0> :
242 AVX512_maskable_common<O, F, _, Outs, Ins,
243 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
244 !con((ins _.KRCWM:$mask), Ins),
245 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000246 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000247 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000248
249// This multiclass generates the unconditional/non-masking, the masking and
250// the zero-masking variant of the scalar instruction.
251multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
252 dag Outs, dag Ins, string OpcodeStr,
253 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000255 InstrItinClass itin = NoItinerary,
256 bit IsCommutable = 0> :
257 AVX512_maskable_common<O, F, _, Outs, Ins,
258 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
259 !con((ins _.KRCWM:$mask), Ins),
260 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
261 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000262 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000263
Adam Nemet34801422014-10-08 23:25:39 +0000264// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000265// ($src1) is already tied to $dst so we just use that for the preserved
266// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
267// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000268multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
269 dag Outs, dag NonTiedIns, string OpcodeStr,
270 string AttSrcAsm, string IntelSrcAsm,
271 dag RHS> :
272 AVX512_maskable_common<O, F, _, Outs,
273 !con((ins _.RC:$src1), NonTiedIns),
274 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
275 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
276 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
277 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000278
Igor Breger15820b02015-07-01 13:24:28 +0000279multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
280 dag Outs, dag NonTiedIns, string OpcodeStr,
281 string AttSrcAsm, string IntelSrcAsm,
282 dag RHS> :
283 AVX512_maskable_common<O, F, _, Outs,
284 !con((ins _.RC:$src1), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
287 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
288 (X86select _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000289
Adam Nemet34801422014-10-08 23:25:39 +0000290multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
291 dag Outs, dag Ins,
292 string OpcodeStr,
293 string AttSrcAsm, string IntelSrcAsm,
294 list<dag> Pattern> :
295 AVX512_maskable_custom<O, F, Outs, Ins,
296 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
297 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000298 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000299 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000300
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000301
302// Instruction with mask that puts result in mask register,
303// like "compare" and "vptest"
304multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
305 dag Outs,
306 dag Ins, dag MaskingIns,
307 string OpcodeStr,
308 string AttSrcAsm, string IntelSrcAsm,
309 list<dag> Pattern,
310 list<dag> MaskingPattern,
311 string Round = "",
312 InstrItinClass itin = NoItinerary> {
313 def NAME: AVX512<O, F, Outs, Ins,
314 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
315 "$dst "#Round#", "#IntelSrcAsm#"}",
316 Pattern, itin>;
317
318 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000319 OpcodeStr#"\t{"#Round#AttSrcAsm#", $dst {${mask}}|"#
320 "$dst {${mask}}, "#IntelSrcAsm#Round#"}",
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000321 MaskingPattern, itin>, EVEX_K;
322}
323
324multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
325 dag Outs,
326 dag Ins, dag MaskingIns,
327 string OpcodeStr,
328 string AttSrcAsm, string IntelSrcAsm,
329 dag RHS, dag MaskingRHS,
330 string Round = "",
331 InstrItinClass itin = NoItinerary> :
332 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
333 AttSrcAsm, IntelSrcAsm,
334 [(set _.KRC:$dst, RHS)],
335 [(set _.KRC:$dst, MaskingRHS)],
336 Round, NoItinerary>;
337
338multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
339 dag Outs, dag Ins, string OpcodeStr,
340 string AttSrcAsm, string IntelSrcAsm,
341 dag RHS, string Round = "",
342 InstrItinClass itin = NoItinerary> :
343 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
344 !con((ins _.KRCWM:$mask), Ins),
345 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
346 (and _.KRCWM:$mask, RHS),
347 Round, itin>;
348
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000349multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
350 dag Outs, dag Ins, string OpcodeStr,
351 string AttSrcAsm, string IntelSrcAsm> :
352 AVX512_maskable_custom_cmp<O, F, Outs,
353 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
354 AttSrcAsm, IntelSrcAsm,
355 [],[],"", NoItinerary>;
356
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000357// Bitcasts between 512-bit vector types. Return the original type since
358// no instruction is needed for the conversion
359let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000360 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000361 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000362 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
363 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
364 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000365 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000366 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
367 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
368 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000369 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000370 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000371 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
372 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000373 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000374 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
375 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000376 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000377 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
378 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000380 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
381 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
382 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
383 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
384 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
385 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
386 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
387 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
388 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
389 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
390 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000391
392 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
393 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
394 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
395 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
396 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
397 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
398 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
399 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
400 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
401 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
402 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
403 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
404 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
405 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
406 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
407 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
408 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
409 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
410 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
411 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
412 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
413 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
414 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
415 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
416 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
417 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
418 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
419 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
420 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
421 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
422
423// Bitcasts between 256-bit vector types. Return the original type since
424// no instruction is needed for the conversion
425 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
426 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
427 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
428 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
429 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
430 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
431 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
432 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
433 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
434 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
435 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
436 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
437 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
438 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
439 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
440 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
441 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
442 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
443 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
444 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
445 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
446 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
447 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
448 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
449 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
450 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
451 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
452 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
453 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
454 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
455}
456
457//
458// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
459//
460
461let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
462 isPseudo = 1, Predicates = [HasAVX512] in {
463def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
464 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
465}
466
Craig Topperfb1746b2014-01-30 06:03:19 +0000467let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000468def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
469def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
470def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000471}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000472
473//===----------------------------------------------------------------------===//
474// AVX-512 - VECTOR INSERT
475//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000476multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
477 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000479 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
480 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
481 "vinsert" # From.EltTypeName # "x" # From.NumElts,
482 "$src3, $src2, $src1", "$src1, $src2, $src3",
483 (vinsert_insert:$src3 (To.VT To.RC:$src1),
484 (From.VT From.RC:$src2),
485 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000486
Igor Breger0ede3cb2015-09-20 06:52:42 +0000487 let mayLoad = 1 in
488 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
489 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
490 "vinsert" # From.EltTypeName # "x" # From.NumElts,
491 "$src3, $src2, $src1", "$src1, $src2, $src3",
492 (vinsert_insert:$src3 (To.VT To.RC:$src1),
493 (From.VT (bitconvert (From.LdFrag addr:$src2))),
494 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
495 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000496 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000497}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000498
Igor Breger0ede3cb2015-09-20 06:52:42 +0000499multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
500 X86VectorVTInfo To, PatFrag vinsert_insert,
501 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
502 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000503 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000504 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
505 (To.VT (!cast<Instruction>(InstrStr#"rr")
506 To.RC:$src1, From.RC:$src2,
507 (INSERT_get_vinsert_imm To.RC:$ins)))>;
508
509 def : Pat<(vinsert_insert:$ins
510 (To.VT To.RC:$src1),
511 (From.VT (bitconvert (From.LdFrag addr:$src2))),
512 (iPTR imm)),
513 (To.VT (!cast<Instruction>(InstrStr#"rm")
514 To.RC:$src1, addr:$src2,
515 (INSERT_get_vinsert_imm To.RC:$ins)))>;
516 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000517}
518
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000519multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
520 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000521
522 let Predicates = [HasVLX] in
523 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
524 X86VectorVTInfo< 4, EltVT32, VR128X>,
525 X86VectorVTInfo< 8, EltVT32, VR256X>,
526 vinsert128_insert>, EVEX_V256;
527
528 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000529 X86VectorVTInfo< 4, EltVT32, VR128X>,
530 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000531 vinsert128_insert>, EVEX_V512;
532
533 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000534 X86VectorVTInfo< 4, EltVT64, VR256X>,
535 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000536 vinsert256_insert>, VEX_W, EVEX_V512;
537
538 let Predicates = [HasVLX, HasDQI] in
539 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
540 X86VectorVTInfo< 2, EltVT64, VR128X>,
541 X86VectorVTInfo< 4, EltVT64, VR256X>,
542 vinsert128_insert>, VEX_W, EVEX_V256;
543
544 let Predicates = [HasDQI] in {
545 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
546 X86VectorVTInfo< 2, EltVT64, VR128X>,
547 X86VectorVTInfo< 8, EltVT64, VR512>,
548 vinsert128_insert>, VEX_W, EVEX_V512;
549
550 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
551 X86VectorVTInfo< 8, EltVT32, VR256X>,
552 X86VectorVTInfo<16, EltVT32, VR512>,
553 vinsert256_insert>, EVEX_V512;
554 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000555}
556
Adam Nemet4e2ef472014-10-02 23:18:28 +0000557defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
558defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000559
Igor Breger0ede3cb2015-09-20 06:52:42 +0000560// Codegen pattern with the alternative types,
561// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
562defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
563 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
564defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
565 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
566
567defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
568 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
569defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
570 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
571
572defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
573 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
574defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
575 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
576
577// Codegen pattern with the alternative types insert VEC128 into VEC256
578defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
579 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
580defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
581 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
582// Codegen pattern with the alternative types insert VEC128 into VEC512
583defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
584 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
585defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
586 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
587// Codegen pattern with the alternative types insert VEC256 into VEC512
588defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
589 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
590defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
591 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
592
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000593// vinsertps - insert f32 to XMM
594def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000595 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000596 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000597 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000598 EVEX_4V;
599def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000600 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000601 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000602 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000603 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
604 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
605
606//===----------------------------------------------------------------------===//
607// AVX-512 VECTOR EXTRACT
608//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609
Igor Breger7f69a992015-09-10 12:54:54 +0000610multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
611 X86VectorVTInfo To> {
612 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000613 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000614 def NAME # To.NumElts:
615 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
616 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
617}
Renato Golindb7ea862015-09-09 19:44:40 +0000618
Igor Breger7f69a992015-09-10 12:54:54 +0000619multiclass vextract_for_size<int Opcode,
620 X86VectorVTInfo From, X86VectorVTInfo To,
621 PatFrag vextract_extract> :
622 vextract_for_size_first_position_lowering<From, To> {
623
624 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
625 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
626 // vextract_extract), we interesting only in patterns without mask,
627 // intrinsics pattern match generated bellow.
628 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
629 (ins From.RC:$src1, i32u8imm:$idx),
630 "vextract" # To.EltTypeName # "x" # To.NumElts,
631 "$idx, $src1", "$src1, $idx",
632 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
633 (iPTR imm)))]>,
634 AVX512AIi8Base, EVEX;
635 let mayStore = 1 in {
636 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
637 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
638 "vextract" # To.EltTypeName # "x" # To.NumElts #
639 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
640 []>, EVEX;
641
642 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
643 (ins To.MemOp:$dst, To.KRCWM:$mask,
644 From.RC:$src1, i32u8imm:$src2),
645 "vextract" # To.EltTypeName # "x" # To.NumElts #
646 "\t{$src2, $src1, $dst {${mask}}|"
647 "$dst {${mask}}, $src1, $src2}",
648 []>, EVEX_K, EVEX;
649 }//mayStore = 1
650 }
Renato Golindb7ea862015-09-09 19:44:40 +0000651
652 // Intrinsic call with masking.
653 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000654 "x" # To.NumElts # "_" # From.Size)
655 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
656 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
657 From.ZSuffix # "rrk")
658 To.RC:$src0,
659 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
660 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000661
662 // Intrinsic call with zero-masking.
663 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000664 "x" # To.NumElts # "_" # From.Size)
665 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
666 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
667 From.ZSuffix # "rrkz")
668 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
669 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000670
671 // Intrinsic call without masking.
672 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000673 "x" # To.NumElts # "_" # From.Size)
674 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
675 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
676 From.ZSuffix # "rr")
677 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000678}
679
Igor Breger7f69a992015-09-10 12:54:54 +0000680// This multiclass generates patterns for matching vextract with common types
681// (X86VectorVTInfo From , X86VectorVTInfo To) and alternative types
682// (X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo)
683multiclass vextract_for_size_all<int Opcode,
684 X86VectorVTInfo From, X86VectorVTInfo To,
685 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
686 PatFrag vextract_extract,
687 SDNodeXForm EXTRACT_get_vextract_imm> :
688 vextract_for_size<Opcode, From, To, vextract_extract>,
689 vextract_for_size_first_position_lowering<AltFrom, AltTo> {
690
691 // Codegen pattern with the alternative types.
692 // Only add this if operation not supported natively via AVX512DQ
693 let Predicates = [NoDQI] in
694 def : Pat<(vextract_extract:$ext (AltFrom.VT AltFrom.RC:$src1), (iPTR imm)),
695 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x" #
696 To.NumElts # From.ZSuffix # "rr")
697 AltFrom.RC:$src1,
698 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
699}
700
701multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
702 ValueType EltVT64, int Opcode256> {
703 defm NAME # "32x4Z" : vextract_for_size_all<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000704 X86VectorVTInfo<16, EltVT32, VR512>,
705 X86VectorVTInfo< 4, EltVT32, VR128X>,
706 X86VectorVTInfo< 8, EltVT64, VR512>,
707 X86VectorVTInfo< 2, EltVT64, VR128X>,
708 vextract128_extract,
Igor Breger7f69a992015-09-10 12:54:54 +0000709 EXTRACT_get_vextract128_imm>,
710 EVEX_V512, EVEX_CD8<32, CD8VT4>;
711 defm NAME # "64x4Z" : vextract_for_size_all<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000712 X86VectorVTInfo< 8, EltVT64, VR512>,
713 X86VectorVTInfo< 4, EltVT64, VR256X>,
714 X86VectorVTInfo<16, EltVT32, VR512>,
715 X86VectorVTInfo< 8, EltVT32, VR256>,
716 vextract256_extract,
Igor Breger7f69a992015-09-10 12:54:54 +0000717 EXTRACT_get_vextract256_imm>,
718 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
719 let Predicates = [HasVLX] in
720 defm NAME # "32x4Z256" : vextract_for_size_all<Opcode128,
721 X86VectorVTInfo< 8, EltVT32, VR256X>,
722 X86VectorVTInfo< 4, EltVT32, VR128X>,
723 X86VectorVTInfo< 4, EltVT64, VR256X>,
724 X86VectorVTInfo< 2, EltVT64, VR128X>,
725 vextract128_extract,
726 EXTRACT_get_vextract128_imm>,
727 EVEX_V256, EVEX_CD8<32, CD8VT4>;
728 let Predicates = [HasVLX, HasDQI] in
729 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
730 X86VectorVTInfo< 4, EltVT64, VR256X>,
731 X86VectorVTInfo< 2, EltVT64, VR128X>,
732 vextract128_extract>,
733 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
734 let Predicates = [HasDQI] in {
735 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
736 X86VectorVTInfo< 8, EltVT64, VR512>,
737 X86VectorVTInfo< 2, EltVT64, VR128X>,
738 vextract128_extract>,
739 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
740 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
741 X86VectorVTInfo<16, EltVT32, VR512>,
742 X86VectorVTInfo< 8, EltVT32, VR256X>,
743 vextract256_extract>,
744 EVEX_V512, EVEX_CD8<32, CD8VT8>;
745 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000746}
747
Adam Nemet55536c62014-09-25 23:48:45 +0000748defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
749defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000750
751// A 128-bit subvector insert to the first 512-bit vector position
752// is a subregister copy that needs no instruction.
753def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
754 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
755 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
756 sub_ymm)>;
757def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
758 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
759 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
760 sub_ymm)>;
761def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
762 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
763 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
764 sub_ymm)>;
765def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
766 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
767 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
768 sub_ymm)>;
769
770def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
771 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
772def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
773 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
774def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
775 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
776def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
777 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
778
779// vextractps - extract 32 bits from XMM
780def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000781 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000782 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
784 EVEX;
785
786def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000787 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000788 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000790 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791
792//===---------------------------------------------------------------------===//
793// AVX-512 BROADCAST
794//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000795multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
796 ValueType svt, X86VectorVTInfo _> {
797 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
798 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
799 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
800 T8PD, EVEX;
801
802 let mayLoad = 1 in {
803 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
804 (ins _.ScalarMemOp:$src),
805 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
806 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
807 T8PD, EVEX;
808 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000809}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000810
811multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
812 AVX512VLVectorVTInfo _> {
813 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
814 EVEX_V512;
815
816 let Predicates = [HasVLX] in {
817 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
818 EVEX_V256;
819 }
820}
821
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000823 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
824 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
825 let Predicates = [HasVLX] in {
826 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
827 v4f32, v4f32x_info>, EVEX_V128,
828 EVEX_CD8<32, CD8VT1>;
829 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000830}
831
832let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000833 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
834 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000835}
836
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000837// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
Michael Liao66233b72015-08-06 09:06:20 +0000838// Later, we can canonize broadcast instructions before ISel phase and
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000839// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000840// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
841// representations of source
842multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
843 X86VectorVTInfo _, RegisterClass SrcRC_v,
844 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000845 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000846 (!cast<Instruction>(InstName##"r")
847 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
848
849 let AddedComplexity = 30 in {
850 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000851 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000852 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
853 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
854
855 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000856 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000857 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
858 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
859 }
860}
861
862defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
863 VR128X, FR32X>;
864defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
865 VR128X, FR64X>;
866
867let Predicates = [HasVLX] in {
868 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
869 v8f32x_info, VR128X, FR32X>;
870 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
871 v4f32x_info, VR128X, FR32X>;
872 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
873 v4f64x_info, VR128X, FR64X>;
874}
875
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000876def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000877 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000878def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000879 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000880
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000881def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000882 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000883def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000884 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000885
Robert Khasanovcbc57032014-12-09 16:38:41 +0000886multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
887 RegisterClass SrcRC> {
888 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
889 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
890 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000891}
892
Robert Khasanovcbc57032014-12-09 16:38:41 +0000893multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
894 RegisterClass SrcRC, Predicate prd> {
895 let Predicates = [prd] in
896 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
897 let Predicates = [prd, HasVLX] in {
898 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
899 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
900 }
901}
902
903defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
904 HasBWI>;
905defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
906 HasBWI>;
907defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
908 HasAVX512>;
909defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
910 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000911
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000912def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000913 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000914
915def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000916 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000917
918def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000919 (VPBROADCASTDrZr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000920def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000921 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000922
Cameron McInally394d5572013-10-31 13:56:31 +0000923def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000924 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000925def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000926 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000927
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000928def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
929 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000930 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000931def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
932 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000933 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000934
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000935multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
936 X86MemOperand x86memop, PatFrag ld_frag,
937 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
938 RegisterClass KRC> {
939 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000940 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000941 [(set DstRC:$dst,
942 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000943 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
944 VR128X:$src),
945 !strconcat(OpcodeStr,
946 "\t{$src, ${dst} {${mask}} |${dst} {${mask}}, $src}"),
947 []>, EVEX, EVEX_K;
948 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000949 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000950 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000951 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000952 []>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000953 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000954 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000955 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000956 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000957 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000958 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
959 x86memop:$src),
960 !strconcat(OpcodeStr,
961 "\t{$src, ${dst} {${mask}}|${dst} {${mask}} , $src}"),
962 []>, EVEX, EVEX_K;
963 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000964 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000965 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000966 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000967 [(set DstRC:$dst, (OpVT (vselect KRC:$mask,
Michael Liao66233b72015-08-06 09:06:20 +0000968 (X86VBroadcast (ld_frag addr:$src)),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000969 (OpVT (bitconvert (v16i32 immAllZerosV))))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000970 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000971}
972
973defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
974 loadi32, VR512, v16i32, v4i32, VK16WM>,
975 EVEX_V512, EVEX_CD8<32, CD8VT1>;
976defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
977 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
978 EVEX_CD8<64, CD8VT1>;
979
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000980multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
981 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Adam Nemet73f72e12014-06-27 00:43:38 +0000982 let mayLoad = 1 in {
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000983 def rm : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Src.MemOp:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000984 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao66233b72015-08-06 09:06:20 +0000985 [(set _Dst.RC:$dst,
986 (_Dst.VT (X86SubVBroadcast
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000987 (_Src.VT (bitconvert (_Src.LdFrag addr:$src))))))]>, EVEX;
988 def rmk : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask,
989 _Src.MemOp:$src),
Adam Nemet73f72e12014-06-27 00:43:38 +0000990 !strconcat(OpcodeStr,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000991 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
992 []>, EVEX, EVEX_K;
993 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask,
994 _Src.MemOp:$src),
995 !strconcat(OpcodeStr,
996 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000997 []>, EVEX, EVEX_KZ;
998 }
999}
1000
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001001defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1002 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001003 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001004defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1005 v16f32_info, v4f32x_info>,
1006 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1007defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1008 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001009 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001010defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1011 v8f64_info, v4f64x_info>, VEX_W,
1012 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1013
1014let Predicates = [HasVLX] in {
1015defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1016 v8i32x_info, v4i32x_info>,
1017 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1018defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1019 v8f32x_info, v4f32x_info>,
1020 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1021}
1022let Predicates = [HasVLX, HasDQI] in {
1023defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1024 v4i64x_info, v2i64x_info>, VEX_W,
1025 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1026defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1027 v4f64x_info, v2f64x_info>, VEX_W,
1028 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1029}
1030let Predicates = [HasDQI] in {
1031defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1032 v8i64_info, v2i64x_info>, VEX_W,
1033 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1034defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1035 v16i32_info, v8i32x_info>,
1036 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1037defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1038 v8f64_info, v2f64x_info>, VEX_W,
1039 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1040defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1041 v16f32_info, v8f32x_info>,
1042 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1043}
Adam Nemet73f72e12014-06-27 00:43:38 +00001044
Cameron McInally394d5572013-10-31 13:56:31 +00001045def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
1046 (VPBROADCASTDZrr VR128X:$src)>;
1047def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
1048 (VPBROADCASTQZrr VR128X:$src)>;
1049
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001050def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001051 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001052def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1053 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1054
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001055def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001056 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001057def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1058 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001059
1060def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
1061 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001062def : Pat<(v16i32 (X86VBroadcast (v8i32 VR256X:$src))),
1063 (VPBROADCASTDZrr (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm))>;
1064
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001065def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
1066 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001067def : Pat<(v8i64 (X86VBroadcast (v4i64 VR256X:$src))),
1068 (VPBROADCASTQZrr (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001069
Quentin Colombet8761a8f2013-10-25 18:04:12 +00001070def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001071 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +00001072def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001073 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00001074
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001075// Provide fallback in case the load node that is used in the patterns above
1076// is used by additional users, which prevents the pattern selection.
1077def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001078 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001079def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001080 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001081
1082
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001083//===----------------------------------------------------------------------===//
1084// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1085//---
1086
1087multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001088 RegisterClass KRC> {
1089let Predicates = [HasCDI] in
1090def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001091 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001092 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +00001093
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001094let Predicates = [HasCDI, HasVLX] in {
1095def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001096 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001097 []>, EVEX, EVEX_V128;
1098def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001099 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001100 []>, EVEX, EVEX_V256;
1101}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001102}
1103
Cameron McInallyc43c8f92014-06-13 11:40:31 +00001104let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001105defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
1106 VK16>;
1107defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
1108 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +00001109}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001110
1111//===----------------------------------------------------------------------===//
1112// AVX-512 - VPERM
1113//
1114// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001115multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1116 X86VectorVTInfo _> {
1117 let ExeDomain = _.ExeDomain in {
1118 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00001119 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001120 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001121 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001122 [(set _.RC:$dst,
1123 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001124 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001125 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00001126 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001127 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001128 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001129 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +00001130 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001131 (i8 imm:$src2))))]>,
1132 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
1133}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001134}
1135
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001136multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
1137 X86VectorVTInfo Ctrl> :
1138 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
1139 let ExeDomain = _.ExeDomain in {
1140 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
1141 (ins _.RC:$src1, _.RC:$src2),
1142 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001143 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001144 [(set _.RC:$dst,
1145 (_.VT (X86VPermilpv _.RC:$src1,
1146 (Ctrl.VT Ctrl.RC:$src2))))]>,
1147 EVEX_4V;
1148 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
1149 (ins _.RC:$src1, Ctrl.MemOp:$src2),
1150 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001151 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001152 [(set _.RC:$dst,
1153 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00001154 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001155 EVEX_4V;
1156 }
1157}
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001158defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001159 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001160defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001161 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +00001162
1163def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1164 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1165def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1166 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1167
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001168// -- VPERM2I - 3 source operands form --
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001169multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr,
1170 SDNode OpNode, X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001171let Constraints = "$src1 = $dst" in {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001172 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1173 (ins _.RC:$src2, _.RC:$src3),
1174 OpcodeStr, "$src3, $src2", "$src2, $src3",
1175 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
1176 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001177
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001178 let mayLoad = 1 in
1179 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1180 (ins _.RC:$src2, _.MemOp:$src3),
1181 OpcodeStr, "$src3, $src2", "$src2, $src3",
1182 (_.VT (OpNode _.RC:$src1, _.RC:$src2,
1183 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1184 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001185 }
1186}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001187multiclass avx512_perm_3src_mb<bits<8> opc, string OpcodeStr,
1188 SDNode OpNode, X86VectorVTInfo _> {
1189 let mayLoad = 1, Constraints = "$src1 = $dst" in
1190 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1191 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1192 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1193 !strconcat("$src2, ${src3}", _.BroadcastStr ),
1194 (_.VT (OpNode _.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001195 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001196 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001197}
1198
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001199multiclass avx512_perm_3src_sizes<bits<8> opc, string OpcodeStr,
1200 SDNode OpNode, AVX512VLVectorVTInfo VTInfo> {
1201 let Predicates = [HasAVX512] in
Michael Liao66233b72015-08-06 09:06:20 +00001202 defm NAME: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info512>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001203 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
1204 let Predicates = [HasVLX] in {
Michael Liao66233b72015-08-06 09:06:20 +00001205 defm NAME#128: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info128>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001206 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1207 EVEX_V128;
Michael Liao66233b72015-08-06 09:06:20 +00001208 defm NAME#256: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info256>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001209 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1210 EVEX_V256;
1211 }
1212}
Michael Liao66233b72015-08-06 09:06:20 +00001213multiclass avx512_perm_3src_sizes_w<bits<8> opc, string OpcodeStr,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001214 SDNode OpNode, AVX512VLVectorVTInfo VTInfo> {
1215 let Predicates = [HasBWI] in
Michael Liao66233b72015-08-06 09:06:20 +00001216 defm NAME: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info512>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001217 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1218 EVEX_V512;
1219 let Predicates = [HasBWI, HasVLX] in {
Michael Liao66233b72015-08-06 09:06:20 +00001220 defm NAME#128: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info128>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001221 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1222 EVEX_V128;
Michael Liao66233b72015-08-06 09:06:20 +00001223 defm NAME#256: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info256>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001224 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1225 EVEX_V256;
1226 }
1227}
1228defm VPERMI2D : avx512_perm_3src_sizes<0x76, "vpermi2d", X86VPermiv3,
1229 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1230defm VPERMI2Q : avx512_perm_3src_sizes<0x76, "vpermi2q", X86VPermiv3,
1231 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1232defm VPERMI2PS : avx512_perm_3src_sizes<0x77, "vpermi2ps", X86VPermiv3,
1233 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
1234defm VPERMI2PD : avx512_perm_3src_sizes<0x77, "vpermi2pd", X86VPermiv3,
1235 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1236
1237defm VPERMT2D : avx512_perm_3src_sizes<0x7E, "vpermt2d", X86VPermv3,
1238 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1239defm VPERMT2Q : avx512_perm_3src_sizes<0x7E, "vpermt2q", X86VPermv3,
1240 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1241defm VPERMT2PS : avx512_perm_3src_sizes<0x7F, "vpermt2ps", X86VPermv3,
1242 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
1243defm VPERMT2PD : avx512_perm_3src_sizes<0x7F, "vpermt2pd", X86VPermv3,
1244 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1245
1246defm VPERMT2W : avx512_perm_3src_sizes_w<0x7D, "vpermt2w", X86VPermv3,
1247 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
1248defm VPERMI2W : avx512_perm_3src_sizes_w<0x75, "vpermi2w", X86VPermiv3,
1249 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001250
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001251//===----------------------------------------------------------------------===//
1252// AVX-512 - BLEND using mask
1253//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001254multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1255 let ExeDomain = _.ExeDomain in {
1256 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1257 (ins _.RC:$src1, _.RC:$src2),
1258 !strconcat(OpcodeStr,
1259 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1260 []>, EVEX_4V;
1261 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1262 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001263 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001264 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001265 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1266 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1267 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1268 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1269 !strconcat(OpcodeStr,
1270 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1271 []>, EVEX_4V, EVEX_KZ;
1272 let mayLoad = 1 in {
1273 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1274 (ins _.RC:$src1, _.MemOp:$src2),
1275 !strconcat(OpcodeStr,
1276 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1277 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1278 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1279 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001280 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001281 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001282 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1283 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1284 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1285 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1286 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1287 !strconcat(OpcodeStr,
1288 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1289 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1290 }
1291 }
1292}
1293multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1294
1295 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1296 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1297 !strconcat(OpcodeStr,
1298 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1299 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1300 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1301 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001302 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001303
1304 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1305 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1306 !strconcat(OpcodeStr,
1307 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1308 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001309 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001310
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001311}
1312
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001313multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1314 AVX512VLVectorVTInfo VTInfo> {
1315 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1316 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001317
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001318 let Predicates = [HasVLX] in {
1319 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1320 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1321 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1322 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1323 }
1324}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001325
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001326multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1327 AVX512VLVectorVTInfo VTInfo> {
1328 let Predicates = [HasBWI] in
1329 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001330
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001331 let Predicates = [HasBWI, HasVLX] in {
1332 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1333 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1334 }
1335}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001336
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001337
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001338defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1339defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1340defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1341defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1342defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1343defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001344
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001345
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001346let Predicates = [HasAVX512] in {
1347def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1348 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001349 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001350 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001351 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1352 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1353
1354def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1355 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001356 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001357 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001358 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1359 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1360}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001361//===----------------------------------------------------------------------===//
1362// Compare Instructions
1363//===----------------------------------------------------------------------===//
1364
1365// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001366
1367multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1368
1369 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1370 (outs _.KRC:$dst),
1371 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1372 "vcmp${cc}"#_.Suffix,
1373 "$src2, $src1", "$src1, $src2",
1374 (OpNode (_.VT _.RC:$src1),
1375 (_.VT _.RC:$src2),
1376 imm:$cc)>, EVEX_4V;
1377 let mayLoad = 1 in
1378 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1379 (outs _.KRC:$dst),
1380 (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1381 "vcmp${cc}"#_.Suffix,
1382 "$src2, $src1", "$src1, $src2",
1383 (OpNode (_.VT _.RC:$src1),
1384 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1385 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1386
1387 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1388 (outs _.KRC:$dst),
1389 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1390 "vcmp${cc}"#_.Suffix,
1391 "{sae}, $src2, $src1", "$src1, $src2,{sae}",
1392 (OpNodeRnd (_.VT _.RC:$src1),
1393 (_.VT _.RC:$src2),
1394 imm:$cc,
1395 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1396 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001397 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001398 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1399 (outs VK1:$dst),
1400 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1401 "vcmp"#_.Suffix,
1402 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1403 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1404 (outs _.KRC:$dst),
1405 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1406 "vcmp"#_.Suffix,
1407 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1408 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1409
1410 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1411 (outs _.KRC:$dst),
1412 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1413 "vcmp"#_.Suffix,
1414 "$cc,{sae}, $src2, $src1","$src1, $src2,{sae}, $cc">,
1415 EVEX_4V, EVEX_B;
1416 }// let isAsmParserOnly = 1, hasSideEffects = 0
1417
1418 let isCodeGenOnly = 1 in {
1419 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1420 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1421 !strconcat("vcmp${cc}", _.Suffix,
1422 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1423 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1424 _.FRC:$src2,
1425 imm:$cc))],
1426 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001427 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001428 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1429 (outs _.KRC:$dst),
1430 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1431 !strconcat("vcmp${cc}", _.Suffix,
1432 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1433 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1434 (_.ScalarLdFrag addr:$src2),
1435 imm:$cc))],
1436 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001437 }
1438}
1439
1440let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001441 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1442 AVX512XSIi8Base;
1443 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1444 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001445}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001446
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001447multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1448 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001449 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001450 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1451 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1452 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001453 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001454 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001455 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001456 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1457 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1458 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1459 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001460 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001461 def rrk : AVX512BI<opc, MRMSrcReg,
1462 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1463 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1464 "$dst {${mask}}, $src1, $src2}"),
1465 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1466 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1467 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1468 let mayLoad = 1 in
1469 def rmk : AVX512BI<opc, MRMSrcMem,
1470 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1471 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1472 "$dst {${mask}}, $src1, $src2}"),
1473 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1474 (OpNode (_.VT _.RC:$src1),
1475 (_.VT (bitconvert
1476 (_.LdFrag addr:$src2))))))],
1477 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001478}
1479
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001480multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001481 X86VectorVTInfo _> :
1482 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001483 let mayLoad = 1 in {
1484 def rmb : AVX512BI<opc, MRMSrcMem,
1485 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1486 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1487 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1488 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1489 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1490 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1491 def rmbk : AVX512BI<opc, MRMSrcMem,
1492 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1493 _.ScalarMemOp:$src2),
1494 !strconcat(OpcodeStr,
1495 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1496 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1497 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1498 (OpNode (_.VT _.RC:$src1),
1499 (X86VBroadcast
1500 (_.ScalarLdFrag addr:$src2)))))],
1501 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1502 }
1503}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001504
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001505multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1506 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1507 let Predicates = [prd] in
1508 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1509 EVEX_V512;
1510
1511 let Predicates = [prd, HasVLX] in {
1512 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1513 EVEX_V256;
1514 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1515 EVEX_V128;
1516 }
1517}
1518
1519multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1520 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1521 Predicate prd> {
1522 let Predicates = [prd] in
1523 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1524 EVEX_V512;
1525
1526 let Predicates = [prd, HasVLX] in {
1527 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1528 EVEX_V256;
1529 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1530 EVEX_V128;
1531 }
1532}
1533
1534defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1535 avx512vl_i8_info, HasBWI>,
1536 EVEX_CD8<8, CD8VF>;
1537
1538defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1539 avx512vl_i16_info, HasBWI>,
1540 EVEX_CD8<16, CD8VF>;
1541
Robert Khasanovf70f7982014-09-18 14:06:55 +00001542defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001543 avx512vl_i32_info, HasAVX512>,
1544 EVEX_CD8<32, CD8VF>;
1545
Robert Khasanovf70f7982014-09-18 14:06:55 +00001546defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001547 avx512vl_i64_info, HasAVX512>,
1548 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1549
1550defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1551 avx512vl_i8_info, HasBWI>,
1552 EVEX_CD8<8, CD8VF>;
1553
1554defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1555 avx512vl_i16_info, HasBWI>,
1556 EVEX_CD8<16, CD8VF>;
1557
Robert Khasanovf70f7982014-09-18 14:06:55 +00001558defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001559 avx512vl_i32_info, HasAVX512>,
1560 EVEX_CD8<32, CD8VF>;
1561
Robert Khasanovf70f7982014-09-18 14:06:55 +00001562defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001563 avx512vl_i64_info, HasAVX512>,
1564 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001565
1566def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001567 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001568 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1569 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1570
1571def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001572 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001573 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1574 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1575
Robert Khasanov29e3b962014-08-27 09:34:37 +00001576multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1577 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001578 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001579 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001580 !strconcat("vpcmp${cc}", Suffix,
1581 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001582 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1583 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001584 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001585 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001586 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001587 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001588 !strconcat("vpcmp${cc}", Suffix,
1589 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001590 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1591 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001592 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001593 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1594 def rrik : AVX512AIi8<opc, MRMSrcReg,
1595 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001596 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001597 !strconcat("vpcmp${cc}", Suffix,
1598 "\t{$src2, $src1, $dst {${mask}}|",
1599 "$dst {${mask}}, $src1, $src2}"),
1600 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1601 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001602 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001603 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1604 let mayLoad = 1 in
1605 def rmik : AVX512AIi8<opc, MRMSrcMem,
1606 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001607 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001608 !strconcat("vpcmp${cc}", Suffix,
1609 "\t{$src2, $src1, $dst {${mask}}|",
1610 "$dst {${mask}}, $src1, $src2}"),
1611 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1612 (OpNode (_.VT _.RC:$src1),
1613 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001614 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001615 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1616
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001617 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001618 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001620 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001621 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1622 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001623 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001624 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001625 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001626 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001627 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1628 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001629 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001630 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1631 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001632 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001633 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001634 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1635 "$dst {${mask}}, $src1, $src2, $cc}"),
1636 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001637 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001638 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1639 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001640 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001641 !strconcat("vpcmp", Suffix,
1642 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1643 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001644 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001645 }
1646}
1647
Robert Khasanov29e3b962014-08-27 09:34:37 +00001648multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001649 X86VectorVTInfo _> :
1650 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001651 def rmib : AVX512AIi8<opc, MRMSrcMem,
1652 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001653 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001654 !strconcat("vpcmp${cc}", Suffix,
1655 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1656 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1657 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1658 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001659 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001660 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1661 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1662 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001663 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001664 !strconcat("vpcmp${cc}", Suffix,
1665 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1666 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1667 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1668 (OpNode (_.VT _.RC:$src1),
1669 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001670 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001671 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001672
Robert Khasanov29e3b962014-08-27 09:34:37 +00001673 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001674 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001675 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1676 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001677 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001678 !strconcat("vpcmp", Suffix,
1679 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1680 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1681 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1682 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1683 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001684 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001685 !strconcat("vpcmp", Suffix,
1686 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1687 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1688 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1689 }
1690}
1691
1692multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1693 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1694 let Predicates = [prd] in
1695 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1696
1697 let Predicates = [prd, HasVLX] in {
1698 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1699 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1700 }
1701}
1702
1703multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1704 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1705 let Predicates = [prd] in
1706 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1707 EVEX_V512;
1708
1709 let Predicates = [prd, HasVLX] in {
1710 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1711 EVEX_V256;
1712 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1713 EVEX_V128;
1714 }
1715}
1716
1717defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1718 HasBWI>, EVEX_CD8<8, CD8VF>;
1719defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1720 HasBWI>, EVEX_CD8<8, CD8VF>;
1721
1722defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1723 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1724defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1725 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1726
Robert Khasanovf70f7982014-09-18 14:06:55 +00001727defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001728 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001729defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001730 HasAVX512>, EVEX_CD8<32, CD8VF>;
1731
Robert Khasanovf70f7982014-09-18 14:06:55 +00001732defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001733 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001734defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001735 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001736
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001737multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001738
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001739 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1740 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1741 "vcmp${cc}"#_.Suffix,
1742 "$src2, $src1", "$src1, $src2",
1743 (X86cmpm (_.VT _.RC:$src1),
1744 (_.VT _.RC:$src2),
1745 imm:$cc)>;
1746
1747 let mayLoad = 1 in {
1748 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1749 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1750 "vcmp${cc}"#_.Suffix,
1751 "$src2, $src1", "$src1, $src2",
1752 (X86cmpm (_.VT _.RC:$src1),
1753 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1754 imm:$cc)>;
1755
1756 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1757 (outs _.KRC:$dst),
1758 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1759 "vcmp${cc}"#_.Suffix,
1760 "${src2}"##_.BroadcastStr##", $src1",
1761 "$src1, ${src2}"##_.BroadcastStr,
1762 (X86cmpm (_.VT _.RC:$src1),
1763 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1764 imm:$cc)>,EVEX_B;
1765 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001766 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001767 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001768 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1769 (outs _.KRC:$dst),
1770 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1771 "vcmp"#_.Suffix,
1772 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1773
1774 let mayLoad = 1 in {
1775 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1776 (outs _.KRC:$dst),
1777 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1778 "vcmp"#_.Suffix,
1779 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1780
1781 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1782 (outs _.KRC:$dst),
1783 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1784 "vcmp"#_.Suffix,
1785 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1786 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1787 }
1788 }
1789}
1790
1791multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1792 // comparison code form (VCMP[EQ/LT/LE/...]
1793 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1794 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1795 "vcmp${cc}"#_.Suffix,
1796 "{sae}, $src2, $src1", "$src1, $src2,{sae}",
1797 (X86cmpmRnd (_.VT _.RC:$src1),
1798 (_.VT _.RC:$src2),
1799 imm:$cc,
1800 (i32 FROUND_NO_EXC))>, EVEX_B;
1801
1802 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1803 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1804 (outs _.KRC:$dst),
1805 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1806 "vcmp"#_.Suffix,
1807 "$cc,{sae}, $src2, $src1",
1808 "$src1, $src2,{sae}, $cc">, EVEX_B;
1809 }
1810}
1811
1812multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1813 let Predicates = [HasAVX512] in {
1814 defm Z : avx512_vcmp_common<_.info512>,
1815 avx512_vcmp_sae<_.info512>, EVEX_V512;
1816
1817 }
1818 let Predicates = [HasAVX512,HasVLX] in {
1819 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1820 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001821 }
1822}
1823
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001824defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1825 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1826defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1827 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001828
1829def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1830 (COPY_TO_REGCLASS (VCMPPSZrri
1831 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1832 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1833 imm:$cc), VK8)>;
1834def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1835 (COPY_TO_REGCLASS (VPCMPDZrri
1836 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1837 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1838 imm:$cc), VK8)>;
1839def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1840 (COPY_TO_REGCLASS (VPCMPUDZrri
1841 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1842 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1843 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001844
Asaf Badouh572bbce2015-09-20 08:46:07 +00001845// ----------------------------------------------------------------
1846// FPClass
1847//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1848// fpclass(reg_vec, mem_vec, imm)
1849// fpclass(reg_vec, broadcast(eltVt), imm)
1850multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1851 X86VectorVTInfo _, string mem, string broadcast>{
1852 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1853 (ins _.RC:$src1, i32u8imm:$src2),
1854 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst | $dst, $src1, $src2}",
1855 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1856 (i32 imm:$src2)))], NoItinerary>;
1857 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1858 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1859 OpcodeStr##_.Suffix#
1860 "\t{$src2, $src1, $dst {${mask}}| $dst {${mask}}, $src1, $src2}",
1861 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1862 (OpNode (_.VT _.RC:$src1),
1863 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1864 let mayLoad = 1 in {
1865 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1866 (ins _.MemOp:$src1, i32u8imm:$src2),
1867 OpcodeStr##_.Suffix##mem#
1868 "\t{$src2, $src1, $dst | $dst, $src1, $src2}",
1869 [(set _.KRC:$dst,(OpNode
1870 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1871 (i32 imm:$src2)))], NoItinerary>;
1872 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1873 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1874 OpcodeStr##_.Suffix##mem#
1875 "\t{$src2, $src1, $dst {${mask}} | $dst {${mask}}, $src1, $src2}",
1876 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1877 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1878 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1879 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1880 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1881 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1882 _.BroadcastStr##", $dst | $dst, ${src1}"
1883 ##_.BroadcastStr##", $src2}",
1884 [(set _.KRC:$dst,(OpNode
1885 (_.VT (X86VBroadcast
1886 (_.ScalarLdFrag addr:$src1))),
1887 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1888 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1889 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1890 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1891 _.BroadcastStr##", $dst {${mask}} | $dst {${mask}}, ${src1}"##
1892 _.BroadcastStr##", $src2}",
1893 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1894 (_.VT (X86VBroadcast
1895 (_.ScalarLdFrag addr:$src1))),
1896 (i32 imm:$src2))))], NoItinerary>,
1897 EVEX_B, EVEX_K;
1898 }
1899}
1900
1901
1902multiclass avx512_vector_fpclass_all<string OpcodeStr,
1903 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1904 string broadcast>{
1905 let Predicates = [prd] in {
1906 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1907 broadcast>, EVEX_V512;
1908 }
1909 let Predicates = [prd, HasVLX] in {
1910 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1911 broadcast>, EVEX_V128;
1912 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1913 broadcast>, EVEX_V256;
1914 }
1915}
1916
1917multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
1918 SDNode OpNode, Predicate prd>{
1919 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
1920 OpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
1921 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
1922 OpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1923}
1924
1925defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, X86Vfpclass, HasDQI>,
1926 AVX512AIi8Base,EVEX;
1927
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001928//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001929// Mask register copy, including
1930// - copy between mask registers
1931// - load/store mask registers
1932// - copy from GPR to mask register and vice versa
1933//
1934multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1935 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001936 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001937 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001938 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001939 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001940 let mayLoad = 1 in
1941 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001942 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001943 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001944 let mayStore = 1 in
1945 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001946 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1947 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001948 }
1949}
1950
1951multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1952 string OpcodeStr,
1953 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001954 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001955 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001956 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001957 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001958 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001959 }
1960}
1961
Robert Khasanov74acbb72014-07-23 14:49:42 +00001962let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001963 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001964 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1965 VEX, PD;
1966
1967let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001968 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001969 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001970 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001971
1972let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001973 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1974 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001975 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1976 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001977}
1978
Robert Khasanov74acbb72014-07-23 14:49:42 +00001979let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001980 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1981 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001982 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1983 VEX, XD, VEX_W;
1984}
1985
1986// GR from/to mask register
1987let Predicates = [HasDQI] in {
1988 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1989 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1990 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1991 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1992}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001993let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001994 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1995 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1996 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1997 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001998}
1999let Predicates = [HasBWI] in {
2000 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2001 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2002}
2003let Predicates = [HasBWI] in {
2004 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2005 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2006}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002007
Robert Khasanov74acbb72014-07-23 14:49:42 +00002008// Load/store kreg
2009let Predicates = [HasDQI] in {
2010 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2011 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002012 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2013 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002014
2015 def : Pat<(store VK4:$src, addr:$dst),
2016 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2017 def : Pat<(store VK2:$src, addr:$dst),
2018 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002019}
2020let Predicates = [HasAVX512, NoDQI] in {
2021 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2022 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
2023 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2024 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002025}
2026let Predicates = [HasAVX512] in {
2027 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002028 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002029 def : Pat<(i1 (load addr:$src)),
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002030 (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0),
2031 (MOV8rm addr:$src), sub_8bit)),
2032 (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002033 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2034 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002035}
2036let Predicates = [HasBWI] in {
2037 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2038 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002039 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2040 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002041}
2042let Predicates = [HasBWI] in {
2043 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2044 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002045 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2046 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002047}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002048
Robert Khasanov74acbb72014-07-23 14:49:42 +00002049let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002050 def : Pat<(i1 (trunc (i64 GR64:$src))),
2051 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2052 (i32 1))), VK1)>;
2053
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002054 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002055 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002056
2057 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002058 (COPY_TO_REGCLASS
2059 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2060 VK1)>;
2061 def : Pat<(i1 (trunc (i16 GR16:$src))),
2062 (COPY_TO_REGCLASS
2063 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2064 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002065
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002066 def : Pat<(i32 (zext VK1:$src)),
2067 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002068 def : Pat<(i32 (anyext VK1:$src)),
2069 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002070
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002071 def : Pat<(i8 (zext VK1:$src)),
2072 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002073 (AND32ri (KMOVWrk
2074 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002075 def : Pat<(i8 (anyext VK1:$src)),
2076 (EXTRACT_SUBREG
2077 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2078
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002079 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002080 (AND64ri8 (SUBREG_TO_REG (i64 0),
2081 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002082 def : Pat<(i16 (zext VK1:$src)),
2083 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002084 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2085 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002086 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2087 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2088 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2089 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002090}
Robert Khasanov74acbb72014-07-23 14:49:42 +00002091let Predicates = [HasBWI] in {
2092 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2093 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2094 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2095 (COPY_TO_REGCLASS VK1:$src, VK64)>;
2096}
2097
2098
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002099// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002100let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002101 // GR from/to 8-bit mask without native support
2102 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2103 (COPY_TO_REGCLASS
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002104 (KMOVWkr (MOVZX32rr8 GR8 :$src)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002105 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2106 (EXTRACT_SUBREG
2107 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2108 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002109}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002110
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002111let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002112 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002113 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002114 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002115 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002116}
2117let Predicates = [HasBWI] in {
2118 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2119 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2120 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2121 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002122}
2123
2124// Mask unary operation
2125// - KNOT
2126multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002127 RegisterClass KRC, SDPatternOperator OpNode,
2128 Predicate prd> {
2129 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002130 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002131 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002132 [(set KRC:$dst, (OpNode KRC:$src))]>;
2133}
2134
Robert Khasanov74acbb72014-07-23 14:49:42 +00002135multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2136 SDPatternOperator OpNode> {
2137 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2138 HasDQI>, VEX, PD;
2139 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2140 HasAVX512>, VEX, PS;
2141 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2142 HasBWI>, VEX, PD, VEX_W;
2143 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2144 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002145}
2146
Robert Khasanov74acbb72014-07-23 14:49:42 +00002147defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002148
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002149multiclass avx512_mask_unop_int<string IntName, string InstName> {
2150 let Predicates = [HasAVX512] in
2151 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2152 (i16 GR16:$src)),
2153 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2154 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2155}
2156defm : avx512_mask_unop_int<"knot", "KNOT">;
2157
Robert Khasanov74acbb72014-07-23 14:49:42 +00002158let Predicates = [HasDQI] in
2159def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2160let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002161def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002162let Predicates = [HasBWI] in
2163def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2164let Predicates = [HasBWI] in
2165def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2166
2167// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002168let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002169def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2170 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002171def : Pat<(not VK8:$src),
2172 (COPY_TO_REGCLASS
2173 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002174}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002175def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2176 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2177def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2178 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002179
2180// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002181// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002182multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002183 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002184 Predicate prd, bit IsCommutable> {
2185 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002186 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2187 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002188 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002189 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2190}
2191
Robert Khasanov595683d2014-07-28 13:46:45 +00002192multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002193 SDPatternOperator OpNode, bit IsCommutable,
2194 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002195 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002196 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002197 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002198 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002199 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002200 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002201 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002202 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002203}
2204
2205def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2206def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2207
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002208defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2209defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2210defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2211defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2212defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002213defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002214
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002215multiclass avx512_mask_binop_int<string IntName, string InstName> {
2216 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002217 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2218 (i16 GR16:$src1), (i16 GR16:$src2)),
2219 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2220 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2221 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002222}
2223
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002224defm : avx512_mask_binop_int<"kand", "KAND">;
2225defm : avx512_mask_binop_int<"kandn", "KANDN">;
2226defm : avx512_mask_binop_int<"kor", "KOR">;
2227defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2228defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002229
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002230multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002231 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2232 // for the DQI set, this type is legal and KxxxB instruction is used
2233 let Predicates = [NoDQI] in
2234 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2235 (COPY_TO_REGCLASS
2236 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2237 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2238
2239 // All types smaller than 8 bits require conversion anyway
2240 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2241 (COPY_TO_REGCLASS (Inst
2242 (COPY_TO_REGCLASS VK1:$src1, VK16),
2243 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2244 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2245 (COPY_TO_REGCLASS (Inst
2246 (COPY_TO_REGCLASS VK2:$src1, VK16),
2247 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2248 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2249 (COPY_TO_REGCLASS (Inst
2250 (COPY_TO_REGCLASS VK4:$src1, VK16),
2251 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002252}
2253
2254defm : avx512_binop_pat<and, KANDWrr>;
2255defm : avx512_binop_pat<andn, KANDNWrr>;
2256defm : avx512_binop_pat<or, KORWrr>;
2257defm : avx512_binop_pat<xnor, KXNORWrr>;
2258defm : avx512_binop_pat<xor, KXORWrr>;
2259
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002260def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2261 (KXNORWrr VK16:$src1, VK16:$src2)>;
2262def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002263 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002264def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002265 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002266def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002267 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002268
2269let Predicates = [NoDQI] in
2270def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2271 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2272 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2273
2274def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2275 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2276 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2277
2278def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2279 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2280 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2281
2282def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2283 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2284 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2285
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002286// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002287multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2288 RegisterClass KRCSrc, Predicate prd> {
2289 let Predicates = [prd] in {
2290 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2291 (ins KRC:$src1, KRC:$src2),
2292 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2293 VEX_4V, VEX_L;
2294
2295 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2296 (!cast<Instruction>(NAME##rr)
2297 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2298 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2299 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300}
2301
Igor Bregera54a1a82015-09-08 13:10:00 +00002302defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2303defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2304defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002305
2306multiclass avx512_mask_unpck_int<string IntName, string InstName> {
2307 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002308 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
2309 (i16 GR16:$src1), (i16 GR16:$src2)),
2310 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
2311 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2312 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002313}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002314defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002315
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002316// Mask bit testing
2317multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002318 SDNode OpNode, Predicate prd> {
2319 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002320 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002321 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002322 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2323}
2324
Igor Breger5ea0a6812015-08-31 13:30:19 +00002325multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2326 Predicate prdW = HasAVX512> {
2327 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2328 VEX, PD;
2329 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2330 VEX, PS;
2331 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2332 VEX, PS, VEX_W;
2333 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2334 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002335}
2336
2337defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002338defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002339
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002340// Mask shift
2341multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2342 SDNode OpNode> {
2343 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002344 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002345 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002346 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002347 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2348}
2349
2350multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2351 SDNode OpNode> {
2352 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002353 VEX, TAPD, VEX_W;
2354 let Predicates = [HasDQI] in
2355 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2356 VEX, TAPD;
2357 let Predicates = [HasBWI] in {
2358 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2359 VEX, TAPD, VEX_W;
2360 let Predicates = [HasDQI] in
2361 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2362 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002363 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002364}
2365
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002366defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2367defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002368
2369// Mask setting all 0s or 1s
2370multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2371 let Predicates = [HasAVX512] in
2372 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2373 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2374 [(set KRC:$dst, (VT Val))]>;
2375}
2376
2377multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002378 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002379 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002380 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2381 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002382}
2383
2384defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2385defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2386
2387// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2388let Predicates = [HasAVX512] in {
2389 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2390 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002391 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2392 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002393 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002394 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2395 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002396}
2397def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2398 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2399
2400def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2401 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2402
2403def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2404 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2405
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002406def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2407 (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>;
2408
2409def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2410 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2411
Robert Khasanov5aa44452014-09-30 11:41:54 +00002412let Predicates = [HasVLX] in {
2413 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2414 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2415 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2416 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002417 def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2418 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
Robert Khasanov5aa44452014-09-30 11:41:54 +00002419 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2420 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2421 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2422 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2423}
2424
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002425def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002426 (v8i1 (COPY_TO_REGCLASS
2427 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2428 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002429
2430def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002431 (v8i1 (COPY_TO_REGCLASS
2432 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2433 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002434
2435def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2436 (v4i1 (COPY_TO_REGCLASS
2437 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2438 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2439
2440def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2441 (v4i1 (COPY_TO_REGCLASS
2442 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2443 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2444
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002445//===----------------------------------------------------------------------===//
2446// AVX-512 - Aligned and unaligned load and store
2447//
2448
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002449
2450multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002451 PatFrag ld_frag, PatFrag mload,
2452 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002453 let hasSideEffects = 0 in {
2454 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002455 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002456 _.ExeDomain>, EVEX;
2457 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2458 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002459 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002460 "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>,
2461 EVEX, EVEX_KZ;
2462
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002463 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2464 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002465 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002466 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002467 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2468 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002469
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002470 let Constraints = "$src0 = $dst" in {
2471 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2472 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2473 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2474 "${dst} {${mask}}, $src1}"),
2475 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2476 (_.VT _.RC:$src1),
2477 (_.VT _.RC:$src0))))], _.ExeDomain>,
2478 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002479 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002480 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2481 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002482 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2483 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002484 [(set _.RC:$dst, (_.VT
2485 (vselect _.KRCWM:$mask,
2486 (_.VT (bitconvert (ld_frag addr:$src1))),
2487 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002488 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002489 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002490 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2491 (ins _.KRCWM:$mask, _.MemOp:$src),
2492 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2493 "${dst} {${mask}} {z}, $src}",
2494 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2495 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2496 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002497 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002498 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2499 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2500
2501 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2502 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2503
2504 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2505 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2506 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002507}
2508
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002509multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2510 AVX512VLVectorVTInfo _,
2511 Predicate prd,
2512 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002513 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002514 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002515 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002516
2517 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002518 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002519 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002520 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002521 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002522 }
2523}
2524
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002525multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2526 AVX512VLVectorVTInfo _,
2527 Predicate prd,
2528 bit IsReMaterializable = 1> {
2529 let Predicates = [prd] in
2530 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002531 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002532
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002533 let Predicates = [prd, HasVLX] in {
2534 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002535 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002536 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002537 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002538 }
2539}
2540
2541multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002542 PatFrag st_frag, PatFrag mstore> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002543 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002544 def rr_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2545 OpcodeStr # "\t{$src, $dst|$dst, $src}", [],
2546 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002547 let Constraints = "$src1 = $dst" in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002548 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2549 (ins _.RC:$src1, _.KRCWM:$mask, _.RC:$src2),
2550 OpcodeStr #
2551 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}",
2552 [], _.ExeDomain>, EVEX, EVEX_K;
2553 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2554 (ins _.KRCWM:$mask, _.RC:$src),
2555 OpcodeStr #
Michael Liao66233b72015-08-06 09:06:20 +00002556 "\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002557 "${dst} {${mask}} {z}, $src}",
2558 [], _.ExeDomain>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002559 }
2560 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002561 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002562 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002563 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002564 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002565 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2566 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2567 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002568 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002569
2570 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2571 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2572 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002573}
2574
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002575
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002576multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2577 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002578 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002579 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2580 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002581
2582 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002583 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2584 masked_store_unaligned>, EVEX_V256;
2585 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2586 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002587 }
2588}
2589
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002590multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2591 AVX512VLVectorVTInfo _, Predicate prd> {
2592 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002593 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2594 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002595
2596 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002597 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2598 masked_store_aligned256>, EVEX_V256;
2599 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2600 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002601 }
2602}
2603
2604defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2605 HasAVX512>,
2606 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2607 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2608
2609defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2610 HasAVX512>,
2611 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2612 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2613
2614defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2615 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002616 PS, EVEX_CD8<32, CD8VF>;
2617
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002618defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2619 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2620 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002621
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002622def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002623 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002624 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002625
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002626def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2627 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2628 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002629
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002630def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2631 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2632 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2633
2634def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2635 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2636 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2637
2638def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2639 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2640 (VMOVAPDZrm addr:$ptr)>;
2641
2642def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2643 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2644 (VMOVAPSZrm addr:$ptr)>;
2645
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002646def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2647 GR16:$mask),
2648 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2649 VR512:$src)>;
2650def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2651 GR8:$mask),
2652 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2653 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002654
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002655def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2656 GR16:$mask),
2657 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2658 VR512:$src)>;
2659def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2660 GR8:$mask),
2661 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2662 VR512:$src)>;
2663
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002664let Predicates = [HasAVX512, NoVLX] in {
Igor Breger074a64e2015-07-24 17:24:15 +00002665def: Pat<(X86mstore addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002666 (VMOVUPSZmrk addr:$ptr,
2667 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2668 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2669
2670def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
Michael Liao66233b72015-08-06 09:06:20 +00002671 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002672 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2673
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002674def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2675 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2676 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2677 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002678}
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002679
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002680defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2681 HasAVX512>,
2682 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2683 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002684
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002685defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2686 HasAVX512>,
2687 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2688 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002689
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002690defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2691 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002692 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2693
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002694defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2695 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002696 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2697
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002698defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2699 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002700 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2701
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002702defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2703 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002704 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002705
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002706def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2707 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002708 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002709
2710def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002711 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2712 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002713
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002714def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002715 GR16:$mask),
2716 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002717 VR512:$src)>;
2718def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002719 GR8:$mask),
2720 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002721 VR512:$src)>;
2722
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002723let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002724def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002725 (bc_v8i64 (v16i32 immAllZerosV)))),
2726 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002727
2728def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002729 (v8i64 VR512:$src))),
2730 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002731 VK8), VR512:$src)>;
2732
2733def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2734 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002735 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002736
2737def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002738 (v16i32 VR512:$src))),
2739 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002740}
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002741// NoVLX patterns
2742let Predicates = [HasAVX512, NoVLX] in {
Igor Breger074a64e2015-07-24 17:24:15 +00002743def: Pat<(X86mstore addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002744 (VMOVDQU32Zmrk addr:$ptr,
2745 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2746 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2747
2748def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
Michael Liao66233b72015-08-06 09:06:20 +00002749 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002750 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002751}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002752
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002753// Move Int Doubleword to Packed Double Int
2754//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002755def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002756 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002757 [(set VR128X:$dst,
2758 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2759 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002760def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002761 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002762 [(set VR128X:$dst,
2763 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2764 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002765def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002766 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002767 [(set VR128X:$dst,
2768 (v2i64 (scalar_to_vector GR64:$src)))],
2769 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002770let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002771def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002772 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002773 [(set FR64:$dst, (bitconvert GR64:$src))],
2774 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002775def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002776 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002777 [(set GR64:$dst, (bitconvert FR64:$src))],
2778 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002779}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002780def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002781 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002782 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2783 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2784 EVEX_CD8<64, CD8VT1>;
2785
2786// Move Int Doubleword to Single Scalar
2787//
Craig Topper88adf2a2013-10-12 05:41:08 +00002788let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002789def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002790 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002791 [(set FR32X:$dst, (bitconvert GR32:$src))],
2792 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2793
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002794def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002795 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002796 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2797 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002798}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002799
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002800// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002801//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002802def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002803 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002804 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2805 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2806 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002807def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002808 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002809 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002810 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2811 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2812 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2813
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002814// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002815//
2816def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002817 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002818 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2819 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002820 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002821 Requires<[HasAVX512, In64BitMode]>;
2822
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002823def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002824 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002825 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002826 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2827 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002828 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002829 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2830
2831// Move Scalar Single to Double Int
2832//
Craig Topper88adf2a2013-10-12 05:41:08 +00002833let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002834def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002835 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002836 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002837 [(set GR32:$dst, (bitconvert FR32X:$src))],
2838 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002839def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002840 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002841 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002842 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2843 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002844}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002845
2846// Move Quadword Int to Packed Quadword Int
2847//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002848def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002849 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002850 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002851 [(set VR128X:$dst,
2852 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2853 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2854
2855//===----------------------------------------------------------------------===//
2856// AVX-512 MOVSS, MOVSD
2857//===----------------------------------------------------------------------===//
2858
Michael Liao5bf95782014-12-04 05:20:33 +00002859multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002860 SDNode OpNode, ValueType vt,
2861 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002862 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002863 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002864 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002865 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2866 (scalar_to_vector RC:$src2))))],
2867 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002868 let Constraints = "$src1 = $dst" in
2869 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2870 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2871 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002872 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002873 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002874 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002875 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002876 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2877 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002878 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002879 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002880 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002881 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2882 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002883 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002884 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002885 [], IIC_SSE_MOV_S_MR>,
2886 EVEX, VEX_LIG, EVEX_K;
2887 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002888 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002889}
2890
2891let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002892defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002893 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2894
2895let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002896defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002897 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2898
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002899def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2900 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2901 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2902
2903def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2904 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2905 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002906
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002907def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2908 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2909 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2910
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002911// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002912let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002913 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2914 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002915 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002916 IIC_SSE_MOV_S_RR>,
2917 XS, EVEX_4V, VEX_LIG;
2918 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2919 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002920 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002921 IIC_SSE_MOV_S_RR>,
2922 XD, EVEX_4V, VEX_LIG, VEX_W;
2923}
2924
2925let Predicates = [HasAVX512] in {
2926 let AddedComplexity = 15 in {
2927 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2928 // MOVS{S,D} to the lower bits.
2929 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2930 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2931 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2932 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2933 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2934 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2935 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2936 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2937
2938 // Move low f32 and clear high bits.
2939 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2940 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002941 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002942 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2943 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2944 (SUBREG_TO_REG (i32 0),
2945 (VMOVSSZrr (v4i32 (V_SET0)),
2946 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2947 }
2948
2949 let AddedComplexity = 20 in {
2950 // MOVSSrm zeros the high parts of the register; represent this
2951 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2952 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2953 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2954 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2955 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2956 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2957 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2958
2959 // MOVSDrm zeros the high parts of the register; represent this
2960 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2961 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2962 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2963 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2964 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2965 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2966 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2967 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2968 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2969 def : Pat<(v2f64 (X86vzload addr:$src)),
2970 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2971
2972 // Represent the same patterns above but in the form they appear for
2973 // 256-bit types
2974 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2975 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002976 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002977 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2978 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2979 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2980 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2981 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2982 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2983 }
2984 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2985 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2986 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2987 FR32X:$src)), sub_xmm)>;
2988 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2989 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2990 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2991 FR64X:$src)), sub_xmm)>;
2992 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2993 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002994 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002995
2996 // Move low f64 and clear high bits.
2997 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2998 (SUBREG_TO_REG (i32 0),
2999 (VMOVSDZrr (v2f64 (V_SET0)),
3000 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3001
3002 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3003 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3004 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3005
3006 // Extract and store.
3007 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
3008 addr:$dst),
3009 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
3010 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
3011 addr:$dst),
3012 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
3013
3014 // Shuffle with VMOVSS
3015 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3016 (VMOVSSZrr (v4i32 VR128X:$src1),
3017 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3018 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3019 (VMOVSSZrr (v4f32 VR128X:$src1),
3020 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3021
3022 // 256-bit variants
3023 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3024 (SUBREG_TO_REG (i32 0),
3025 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3026 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3027 sub_xmm)>;
3028 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3029 (SUBREG_TO_REG (i32 0),
3030 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3031 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3032 sub_xmm)>;
3033
3034 // Shuffle with VMOVSD
3035 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3036 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3037 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3038 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3039 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3040 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3041 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3042 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3043
3044 // 256-bit variants
3045 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3046 (SUBREG_TO_REG (i32 0),
3047 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3048 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3049 sub_xmm)>;
3050 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3051 (SUBREG_TO_REG (i32 0),
3052 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3053 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3054 sub_xmm)>;
3055
3056 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3057 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3058 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3059 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3060 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3061 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3062 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3063 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3064}
3065
3066let AddedComplexity = 15 in
3067def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3068 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003069 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003070 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003071 (v2i64 VR128X:$src))))],
3072 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3073
3074let AddedComplexity = 20 in
3075def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3076 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003077 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003078 [(set VR128X:$dst, (v2i64 (X86vzmovl
3079 (loadv2i64 addr:$src))))],
3080 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3081 EVEX_CD8<8, CD8VT8>;
3082
3083let Predicates = [HasAVX512] in {
3084 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3085 let AddedComplexity = 20 in {
3086 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3087 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003088 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3089 (VMOV64toPQIZrr GR64:$src)>;
3090 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3091 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003092
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003093 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3094 (VMOVDI2PDIZrm addr:$src)>;
3095 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3096 (VMOVDI2PDIZrm addr:$src)>;
3097 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3098 (VMOVZPQILo2PQIZrm addr:$src)>;
3099 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3100 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003101 def : Pat<(v2i64 (X86vzload addr:$src)),
3102 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003103 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003104
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003105 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3106 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3107 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3108 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3109 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3110 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3111 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
3112}
3113
3114def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3115 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3116
3117def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3118 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3119
3120def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3121 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3122
3123def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3124 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3125
3126//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003127// AVX-512 - Non-temporals
3128//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003129let SchedRW = [WriteLoad] in {
3130 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3131 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3132 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3133 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3134 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003135
Robert Khasanoved882972014-08-13 10:46:00 +00003136 let Predicates = [HasAVX512, HasVLX] in {
3137 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3138 (ins i256mem:$src),
3139 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3140 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3141 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003142
Robert Khasanoved882972014-08-13 10:46:00 +00003143 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3144 (ins i128mem:$src),
3145 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3146 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3147 EVEX_CD8<64, CD8VF>;
3148 }
Adam Nemetefd07852014-06-18 16:51:10 +00003149}
3150
Robert Khasanoved882972014-08-13 10:46:00 +00003151multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
3152 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
3153 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
3154 let SchedRW = [WriteStore], mayStore = 1,
3155 AddedComplexity = 400 in
3156 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
3157 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3158 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
3159}
3160
3161multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
3162 string elty, string elsz, string vsz512,
3163 string vsz256, string vsz128, Domain d,
3164 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
3165 let Predicates = [prd] in
3166 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
3167 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
3168 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
3169 EVEX_V512;
3170
3171 let Predicates = [prd, HasVLX] in {
3172 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
3173 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
3174 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
3175 EVEX_V256;
3176
3177 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
3178 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
3179 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
3180 EVEX_V128;
3181 }
3182}
3183
3184defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
3185 "i", "64", "8", "4", "2", SSEPackedInt,
3186 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
3187
3188defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
3189 "f", "64", "8", "4", "2", SSEPackedDouble,
3190 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
3191
3192defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
3193 "f", "32", "16", "8", "4", SSEPackedSingle,
3194 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
3195
Adam Nemet7f62b232014-06-10 16:39:53 +00003196//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003197// AVX-512 - Integer arithmetic
3198//
3199multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003200 X86VectorVTInfo _, OpndItins itins,
3201 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003202 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003203 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003204 "$src2, $src1", "$src1, $src2",
3205 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003206 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003207 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003208
Robert Khasanov545d1b72014-10-14 14:36:19 +00003209 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003210 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003211 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003212 "$src2, $src1", "$src1, $src2",
3213 (_.VT (OpNode _.RC:$src1,
3214 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003215 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003216 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003217}
3218
3219multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3220 X86VectorVTInfo _, OpndItins itins,
3221 bit IsCommutable = 0> :
3222 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3223 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003224 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003225 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003226 "${src2}"##_.BroadcastStr##", $src1",
3227 "$src1, ${src2}"##_.BroadcastStr,
3228 (_.VT (OpNode _.RC:$src1,
3229 (X86VBroadcast
3230 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003231 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003232 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003233}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003234
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003235multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3236 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3237 Predicate prd, bit IsCommutable = 0> {
3238 let Predicates = [prd] in
3239 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3240 IsCommutable>, EVEX_V512;
3241
3242 let Predicates = [prd, HasVLX] in {
3243 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3244 IsCommutable>, EVEX_V256;
3245 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3246 IsCommutable>, EVEX_V128;
3247 }
3248}
3249
Robert Khasanov545d1b72014-10-14 14:36:19 +00003250multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3251 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3252 Predicate prd, bit IsCommutable = 0> {
3253 let Predicates = [prd] in
3254 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3255 IsCommutable>, EVEX_V512;
3256
3257 let Predicates = [prd, HasVLX] in {
3258 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3259 IsCommutable>, EVEX_V256;
3260 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3261 IsCommutable>, EVEX_V128;
3262 }
3263}
3264
3265multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3266 OpndItins itins, Predicate prd,
3267 bit IsCommutable = 0> {
3268 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3269 itins, prd, IsCommutable>,
3270 VEX_W, EVEX_CD8<64, CD8VF>;
3271}
3272
3273multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3274 OpndItins itins, Predicate prd,
3275 bit IsCommutable = 0> {
3276 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3277 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3278}
3279
3280multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3281 OpndItins itins, Predicate prd,
3282 bit IsCommutable = 0> {
3283 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3284 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3285}
3286
3287multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3288 OpndItins itins, Predicate prd,
3289 bit IsCommutable = 0> {
3290 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3291 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3292}
3293
3294multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3295 SDNode OpNode, OpndItins itins, Predicate prd,
3296 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003297 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003298 IsCommutable>;
3299
Igor Bregerf2460112015-07-26 14:41:44 +00003300 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003301 IsCommutable>;
3302}
3303
3304multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3305 SDNode OpNode, OpndItins itins, Predicate prd,
3306 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003307 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003308 IsCommutable>;
3309
Igor Bregerf2460112015-07-26 14:41:44 +00003310 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003311 IsCommutable>;
3312}
3313
3314multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3315 bits<8> opc_d, bits<8> opc_q,
3316 string OpcodeStr, SDNode OpNode,
3317 OpndItins itins, bit IsCommutable = 0> {
3318 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3319 itins, HasAVX512, IsCommutable>,
3320 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3321 itins, HasBWI, IsCommutable>;
3322}
3323
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003324multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003325 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003326 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003327 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003328 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003329 "$src2, $src1","$src1, $src2",
3330 (_Dst.VT (OpNode
3331 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003332 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003333 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003334 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003335 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003336 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3337 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3338 "$src2, $src1", "$src1, $src2",
3339 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3340 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003341 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003342 AVX512BIBase, EVEX_4V;
3343
3344 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003345 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003346 OpcodeStr,
3347 "${src2}"##_Dst.BroadcastStr##", $src1",
3348 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003349 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3350 (_Dst.VT (X86VBroadcast
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003351 (_Dst.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003352 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003353 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003354 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003355}
3356
Robert Khasanov545d1b72014-10-14 14:36:19 +00003357defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3358 SSE_INTALU_ITINS_P, 1>;
3359defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3360 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003361defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3362 SSE_INTALU_ITINS_P, HasBWI, 1>;
3363defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3364 SSE_INTALU_ITINS_P, HasBWI, 0>;
3365defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003366 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003367defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003368 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003369defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003370 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003371defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003372 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003373defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003374 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003375defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003376 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003377defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003378 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003379defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003380 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003381defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003382 SSE_INTALU_ITINS_P, HasBWI, 1>;
3383
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003384multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3385 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003386
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003387 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3388 v16i32_info, v8i64_info, IsCommutable>,
3389 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3390 let Predicates = [HasVLX] in {
3391 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3392 v8i32x_info, v4i64x_info, IsCommutable>,
3393 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3394 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3395 v4i32x_info, v2i64x_info, IsCommutable>,
3396 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3397 }
Michael Liao66233b72015-08-06 09:06:20 +00003398}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003399
3400defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3401 X86pmuldq, 1>,T8PD;
3402defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3403 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003404
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003405multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3406 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3407 let mayLoad = 1 in {
3408 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003409 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003410 OpcodeStr,
3411 "${src2}"##_Src.BroadcastStr##", $src1",
3412 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003413 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3414 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003415 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003416 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3417 }
3418}
3419
Michael Liao66233b72015-08-06 09:06:20 +00003420multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3421 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003422 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003423 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003424 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003425 "$src2, $src1","$src1, $src2",
3426 (_Dst.VT (OpNode
3427 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003428 (_Src.VT _Src.RC:$src2)))>,
3429 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003430 let mayLoad = 1 in {
3431 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3432 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3433 "$src2, $src1", "$src1, $src2",
3434 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003435 (bitconvert (_Src.LdFrag addr:$src2))))>,
3436 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003437 }
3438}
3439
3440multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3441 SDNode OpNode> {
3442 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3443 v32i16_info>,
3444 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3445 v32i16_info>, EVEX_V512;
3446 let Predicates = [HasVLX] in {
3447 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3448 v16i16x_info>,
3449 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3450 v16i16x_info>, EVEX_V256;
3451 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3452 v8i16x_info>,
3453 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3454 v8i16x_info>, EVEX_V128;
3455 }
3456}
3457multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3458 SDNode OpNode> {
3459 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3460 v64i8_info>, EVEX_V512;
3461 let Predicates = [HasVLX] in {
3462 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3463 v32i8x_info>, EVEX_V256;
3464 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3465 v16i8x_info>, EVEX_V128;
3466 }
3467}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003468
3469multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3470 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3471 AVX512VLVectorVTInfo _Dst> {
3472 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3473 _Dst.info512>, EVEX_V512;
3474 let Predicates = [HasVLX] in {
3475 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3476 _Dst.info256>, EVEX_V256;
3477 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3478 _Dst.info128>, EVEX_V128;
3479 }
3480}
3481
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003482let Predicates = [HasBWI] in {
3483 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3484 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3485 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3486 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003487
3488 defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3489 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3490 defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3491 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003492}
3493
Igor Bregerf2460112015-07-26 14:41:44 +00003494defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003495 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003496defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003497 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003498defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003499 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003500
Igor Bregerf2460112015-07-26 14:41:44 +00003501defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003502 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003503defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003504 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003505defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003506 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003507
Igor Bregerf2460112015-07-26 14:41:44 +00003508defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003509 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003510defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003511 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003512defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003513 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003514
Igor Bregerf2460112015-07-26 14:41:44 +00003515defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003516 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003517defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003518 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003519defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003520 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003521//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003522// AVX-512 Logical Instructions
3523//===----------------------------------------------------------------------===//
3524
Robert Khasanov545d1b72014-10-14 14:36:19 +00003525defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3526 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3527defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3528 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3529defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3530 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3531defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003532 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003533
3534//===----------------------------------------------------------------------===//
3535// AVX-512 FP arithmetic
3536//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003537multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3538 SDNode OpNode, SDNode VecNode, OpndItins itins,
3539 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003540
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003541 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3542 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3543 "$src2, $src1", "$src1, $src2",
3544 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3545 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003546 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003547
3548 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3549 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3550 "$src2, $src1", "$src1, $src2",
3551 (VecNode (_.VT _.RC:$src1),
3552 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3553 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003554 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003555 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3556 Predicates = [HasAVX512] in {
3557 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003558 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003559 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3560 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3561 itins.rr>;
3562 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003563 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003564 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3565 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3566 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3567 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003568}
3569
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003570multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003571 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003572
3573 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3574 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3575 "$rc, $src2, $src1", "$src1, $src2, $rc",
3576 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003577 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003578 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003579}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003580multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3581 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3582
3583 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3584 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003585 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003586 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003587 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003588}
3589
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003590multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3591 SDNode VecNode,
3592 SizeItins itins, bit IsCommutable> {
3593 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3594 itins.s, IsCommutable>,
3595 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3596 itins.s, IsCommutable>,
3597 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3598 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3599 itins.d, IsCommutable>,
3600 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3601 itins.d, IsCommutable>,
3602 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3603}
3604
3605multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3606 SDNode VecNode,
3607 SizeItins itins, bit IsCommutable> {
3608 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3609 itins.s, IsCommutable>,
3610 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3611 itins.s, IsCommutable>,
3612 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3613 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3614 itins.d, IsCommutable>,
3615 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3616 itins.d, IsCommutable>,
3617 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3618}
3619defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3620defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3621defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3622defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3623defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3624defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3625
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003626multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003627 X86VectorVTInfo _, bit IsCommutable> {
3628 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3629 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3630 "$src2, $src1", "$src1, $src2",
3631 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003632 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003633 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3634 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3635 "$src2, $src1", "$src1, $src2",
3636 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3637 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3638 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3639 "${src2}"##_.BroadcastStr##", $src1",
3640 "$src1, ${src2}"##_.BroadcastStr,
3641 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3642 (_.ScalarLdFrag addr:$src2))))>,
3643 EVEX_4V, EVEX_B;
3644 }//let mayLoad = 1
3645}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003646
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003647multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003648 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003649 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3650 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3651 "$rc, $src2, $src1", "$src1, $src2, $rc",
3652 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3653 EVEX_4V, EVEX_B, EVEX_RC;
3654}
3655
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003656
3657multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003658 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003659 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3660 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3661 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3662 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3663 EVEX_4V, EVEX_B;
3664}
3665
Michael Liao66233b72015-08-06 09:06:20 +00003666multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003667 bit IsCommutable = 0> {
3668 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3669 IsCommutable>, EVEX_V512, PS,
3670 EVEX_CD8<32, CD8VF>;
3671 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3672 IsCommutable>, EVEX_V512, PD, VEX_W,
3673 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003674
Robert Khasanov595e5982014-10-29 15:43:02 +00003675 // Define only if AVX512VL feature is present.
3676 let Predicates = [HasVLX] in {
3677 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3678 IsCommutable>, EVEX_V128, PS,
3679 EVEX_CD8<32, CD8VF>;
3680 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3681 IsCommutable>, EVEX_V256, PS,
3682 EVEX_CD8<32, CD8VF>;
3683 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3684 IsCommutable>, EVEX_V128, PD, VEX_W,
3685 EVEX_CD8<64, CD8VF>;
3686 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3687 IsCommutable>, EVEX_V256, PD, VEX_W,
3688 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003689 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003690}
3691
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003692multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003693 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003694 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003695 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003696 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3697}
3698
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003699multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003700 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003701 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003702 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003703 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3704}
3705
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003706defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3707 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3708defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3709 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Michael Liao66233b72015-08-06 09:06:20 +00003710defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003711 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3712defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3713 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003714defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3715 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3716defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3717 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003718let Predicates = [HasDQI] in {
3719 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3720 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3721 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3722 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3723}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003724
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003725multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3726 X86VectorVTInfo _> {
3727 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3728 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3729 "$src2, $src1", "$src1, $src2",
3730 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3731 let mayLoad = 1 in {
3732 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3733 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3734 "$src2, $src1", "$src1, $src2",
3735 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3736 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3737 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3738 "${src2}"##_.BroadcastStr##", $src1",
3739 "$src1, ${src2}"##_.BroadcastStr,
3740 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3741 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3742 EVEX_4V, EVEX_B;
3743 }//let mayLoad = 1
3744}
3745
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003746multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3747 X86VectorVTInfo _> {
3748 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3749 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3750 "$src2, $src1", "$src1, $src2",
3751 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3752 let mayLoad = 1 in {
3753 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3754 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3755 "$src2, $src1", "$src1, $src2",
3756 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>;
3757 }//let mayLoad = 1
3758}
3759
3760multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003761 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003762 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3763 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003764 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003765 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3766 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003767 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3768 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3769 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3770 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3771 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3772 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3773
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003774 // Define only if AVX512VL feature is present.
3775 let Predicates = [HasVLX] in {
3776 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3777 EVEX_V128, EVEX_CD8<32, CD8VF>;
3778 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3779 EVEX_V256, EVEX_CD8<32, CD8VF>;
3780 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3781 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3782 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3783 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3784 }
3785}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003786defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003787
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003788//===----------------------------------------------------------------------===//
3789// AVX-512 VPTESTM instructions
3790//===----------------------------------------------------------------------===//
3791
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003792multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3793 X86VectorVTInfo _> {
3794 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3795 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3796 "$src2, $src1", "$src1, $src2",
3797 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3798 EVEX_4V;
3799 let mayLoad = 1 in
3800 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3801 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3802 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003803 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003804 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3805 EVEX_4V,
3806 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003807}
3808
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003809multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3810 X86VectorVTInfo _> {
3811 let mayLoad = 1 in
3812 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3813 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3814 "${src2}"##_.BroadcastStr##", $src1",
3815 "$src1, ${src2}"##_.BroadcastStr,
3816 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3817 (_.ScalarLdFrag addr:$src2))))>,
3818 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003819}
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003820multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3821 AVX512VLVectorVTInfo _> {
3822 let Predicates = [HasAVX512] in
3823 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3824 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3825
3826 let Predicates = [HasAVX512, HasVLX] in {
3827 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3828 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3829 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3830 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3831 }
3832}
3833
3834multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3835 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
3836 avx512vl_i32_info>;
3837 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
3838 avx512vl_i64_info>, VEX_W;
3839}
3840
3841multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3842 SDNode OpNode> {
3843 let Predicates = [HasBWI] in {
3844 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3845 EVEX_V512, VEX_W;
3846 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3847 EVEX_V512;
3848 }
3849 let Predicates = [HasVLX, HasBWI] in {
3850
3851 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3852 EVEX_V256, VEX_W;
3853 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3854 EVEX_V128, VEX_W;
3855 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3856 EVEX_V256;
3857 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3858 EVEX_V128;
3859 }
3860}
3861
3862multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3863 SDNode OpNode> :
3864 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3865 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3866
3867defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3868defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003869
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003870def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3871 (v16i32 VR512:$src2), (i16 -1))),
3872 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3873
3874def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3875 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003876 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003877
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003878//===----------------------------------------------------------------------===//
3879// AVX-512 Shift instructions
3880//===----------------------------------------------------------------------===//
3881multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003882 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003883 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003884 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003885 "$src2, $src1", "$src1, $src2",
3886 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003887 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003888 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003889 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003890 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003891 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003892 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3893 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003894 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003895}
3896
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003897multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3898 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3899 let mayLoad = 1 in
3900 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3901 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3902 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3903 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003904 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003905}
3906
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003907multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003908 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003909 // src2 is always 128-bit
3910 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3911 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3912 "$src2, $src1", "$src1, $src2",
3913 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003914 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003915 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3916 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3917 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003918 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003919 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003920 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003921}
3922
Cameron McInally5fb084e2014-12-11 17:13:05 +00003923multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003924 ValueType SrcVT, PatFrag bc_frag,
3925 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3926 let Predicates = [prd] in
3927 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3928 VTInfo.info512>, EVEX_V512,
3929 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3930 let Predicates = [prd, HasVLX] in {
3931 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3932 VTInfo.info256>, EVEX_V256,
3933 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3934 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3935 VTInfo.info128>, EVEX_V128,
3936 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3937 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003938}
3939
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003940multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3941 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003942 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003943 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003944 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003945 avx512vl_i64_info, HasAVX512>, VEX_W;
3946 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
3947 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003948}
3949
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003950multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3951 string OpcodeStr, SDNode OpNode,
3952 AVX512VLVectorVTInfo VTInfo> {
3953 let Predicates = [HasAVX512] in
3954 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3955 VTInfo.info512>,
3956 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3957 VTInfo.info512>, EVEX_V512;
3958 let Predicates = [HasAVX512, HasVLX] in {
3959 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3960 VTInfo.info256>,
3961 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3962 VTInfo.info256>, EVEX_V256;
3963 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3964 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00003965 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003966 VTInfo.info128>, EVEX_V128;
3967 }
3968}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003969
Michael Liao66233b72015-08-06 09:06:20 +00003970multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003971 Format ImmFormR, Format ImmFormM,
3972 string OpcodeStr, SDNode OpNode> {
3973 let Predicates = [HasBWI] in
3974 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3975 v32i16_info>, EVEX_V512;
3976 let Predicates = [HasVLX, HasBWI] in {
3977 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3978 v16i16x_info>, EVEX_V256;
3979 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3980 v8i16x_info>, EVEX_V128;
3981 }
3982}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003983
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003984multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
3985 Format ImmFormR, Format ImmFormM,
3986 string OpcodeStr, SDNode OpNode> {
3987 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
3988 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
3989 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
3990 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
3991}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003992
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003993defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003994 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003995
3996defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003997 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003998
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00003999defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004000 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004001
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004002defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>, AVX512BIi8Base, EVEX_4V;
4003defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004004
4005defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4006defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4007defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004008
4009//===-------------------------------------------------------------------===//
4010// Variable Bit Shifts
4011//===-------------------------------------------------------------------===//
4012multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004013 X86VectorVTInfo _> {
4014 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4015 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4016 "$src2, $src1", "$src1, $src2",
4017 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004018 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004019 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004020 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4021 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4022 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004023 (_.VT (OpNode _.RC:$src1,
4024 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004025 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004026 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004027}
4028
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004029multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4030 X86VectorVTInfo _> {
4031 let mayLoad = 1 in
4032 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4033 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4034 "${src2}"##_.BroadcastStr##", $src1",
4035 "$src1, ${src2}"##_.BroadcastStr,
4036 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4037 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004038 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004039 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4040}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004041multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4042 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004043 let Predicates = [HasAVX512] in
4044 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4045 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4046
4047 let Predicates = [HasAVX512, HasVLX] in {
4048 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4049 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4050 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4051 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4052 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004053}
4054
4055multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4056 SDNode OpNode> {
4057 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004058 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004059 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004060 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004061}
4062
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004063multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4064 SDNode OpNode> {
4065 let Predicates = [HasBWI] in
4066 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4067 EVEX_V512, VEX_W;
4068 let Predicates = [HasVLX, HasBWI] in {
4069
4070 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4071 EVEX_V256, VEX_W;
4072 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4073 EVEX_V128, VEX_W;
4074 }
4075}
4076
4077defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
4078 avx512_var_shift_w<0x12, "vpsllvw", shl>;
4079defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
4080 avx512_var_shift_w<0x11, "vpsravw", sra>;
4081defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
4082 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
4083defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4084defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004085
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004086//===-------------------------------------------------------------------===//
4087// 1-src variable permutation VPERMW/D/Q
4088//===-------------------------------------------------------------------===//
4089multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4090 AVX512VLVectorVTInfo _> {
4091 let Predicates = [HasAVX512] in
4092 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4093 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4094
4095 let Predicates = [HasAVX512, HasVLX] in
4096 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4097 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4098}
4099
4100multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4101 string OpcodeStr, SDNode OpNode,
4102 AVX512VLVectorVTInfo VTInfo> {
4103 let Predicates = [HasAVX512] in
4104 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4105 VTInfo.info512>,
4106 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4107 VTInfo.info512>, EVEX_V512;
4108 let Predicates = [HasAVX512, HasVLX] in
4109 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4110 VTInfo.info256>,
4111 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4112 VTInfo.info256>, EVEX_V256;
4113}
4114
4115
4116defm VPERM : avx512_var_shift_w<0x8D, "vpermw", X86VPermv>;
4117
4118defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4119 avx512vl_i32_info>;
4120defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4121 avx512vl_i64_info>, VEX_W;
4122defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4123 avx512vl_f32_info>;
4124defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4125 avx512vl_f64_info>, VEX_W;
4126
4127defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4128 X86VPermi, avx512vl_i64_info>,
4129 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4130defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4131 X86VPermi, avx512vl_f64_info>,
4132 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4133
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004134//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004135// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4136//===----------------------------------------------------------------------===//
4137
4138defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004139 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004140 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4141defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
4142 X86PShufhw>, EVEX, AVX512XSIi8Base, VEX_W;
4143defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
4144 X86PShuflw>, EVEX, AVX512XDIi8Base, VEX_W;
Michael Liao66233b72015-08-06 09:06:20 +00004145
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004146multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4147 let Predicates = [HasBWI] in
4148 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4149
4150 let Predicates = [HasVLX, HasBWI] in {
4151 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4152 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4153 }
4154}
4155
4156defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4157
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004158//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004159// AVX-512 - MOVDDUP
4160//===----------------------------------------------------------------------===//
4161
Michael Liao5bf95782014-12-04 05:20:33 +00004162multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004163 X86MemOperand x86memop, PatFrag memop_frag> {
4164def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004165 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004166 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
4167def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004168 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004169 [(set RC:$dst,
4170 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
4171}
4172
Craig Topper820d4922015-02-09 04:04:50 +00004173defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004174 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4175def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
4176 (VMOVDDUPZrm addr:$src)>;
4177
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004178//===---------------------------------------------------------------------===//
4179// Replicate Single FP - MOVSHDUP and MOVSLDUP
4180//===---------------------------------------------------------------------===//
4181multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
4182 ValueType vt, RegisterClass RC, PatFrag mem_frag,
4183 X86MemOperand x86memop> {
4184 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004185 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004186 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
4187 let mayLoad = 1 in
4188 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004189 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004190 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
4191}
4192
4193defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00004194 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004195 EVEX_CD8<32, CD8VF>;
4196defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00004197 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004198 EVEX_CD8<32, CD8VF>;
4199
4200def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00004201def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004202 (VMOVSHDUPZrm addr:$src)>;
4203def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00004204def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004205 (VMOVSLDUPZrm addr:$src)>;
4206
4207//===----------------------------------------------------------------------===//
4208// Move Low to High and High to Low packed FP Instructions
4209//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004210def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4211 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004212 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004213 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4214 IIC_SSE_MOV_LH>, EVEX_4V;
4215def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4216 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004217 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004218 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4219 IIC_SSE_MOV_LH>, EVEX_4V;
4220
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004221let Predicates = [HasAVX512] in {
4222 // MOVLHPS patterns
4223 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4224 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4225 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4226 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004227
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004228 // MOVHLPS patterns
4229 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4230 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4231}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004232
4233//===----------------------------------------------------------------------===//
4234// FMA - Fused Multiply Operations
4235//
Adam Nemet26371ce2014-10-24 00:02:55 +00004236
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004237let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004238multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4239 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004240 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004241 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004242 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004243 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004244 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004245
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004246 let mayLoad = 1 in {
4247 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004248 (ins _.RC:$src2, _.MemOp:$src3),
4249 OpcodeStr, "$src3, $src2", "$src2, $src3",
4250 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004251 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004252
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004253 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004254 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004255 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4256 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4257 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004258 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004259 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004260 }
4261}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004262
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004263multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4264 X86VectorVTInfo _> {
4265 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004266 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4267 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4268 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4269 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004270}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004271} // Constraints = "$src1 = $dst"
4272
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004273multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4274 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4275 let Predicates = [HasAVX512] in {
4276 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4277 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4278 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004279 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004280 let Predicates = [HasVLX, HasAVX512] in {
4281 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4282 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4283 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4284 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004285 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004286}
4287
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004288multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4289 SDNode OpNodeRnd > {
4290 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4291 avx512vl_f32_info>;
4292 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4293 avx512vl_f64_info>, VEX_W;
4294}
4295
4296defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4297defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4298defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4299defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4300defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4301defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4302
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004303
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004304let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004305multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4306 X86VectorVTInfo _> {
4307 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4308 (ins _.RC:$src2, _.RC:$src3),
4309 OpcodeStr, "$src3, $src2", "$src2, $src3",
4310 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4311 AVX512FMA3Base;
4312
4313 let mayLoad = 1 in {
4314 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4315 (ins _.RC:$src2, _.MemOp:$src3),
4316 OpcodeStr, "$src3, $src2", "$src2, $src3",
4317 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4318 AVX512FMA3Base;
4319
4320 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4321 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4322 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4323 "$src2, ${src3}"##_.BroadcastStr,
4324 (_.VT (OpNode _.RC:$src2,
4325 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4326 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4327 }
4328}
4329
4330multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4331 X86VectorVTInfo _> {
4332 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4333 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4334 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4335 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4336 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004337}
4338} // Constraints = "$src1 = $dst"
4339
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004340multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4341 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4342 let Predicates = [HasAVX512] in {
4343 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4344 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4345 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004346 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004347 let Predicates = [HasVLX, HasAVX512] in {
4348 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4349 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4350 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4351 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004352 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004353}
4354
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004355multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4356 SDNode OpNodeRnd > {
4357 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4358 avx512vl_f32_info>;
4359 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4360 avx512vl_f64_info>, VEX_W;
4361}
4362
4363defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4364defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4365defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4366defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4367defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4368defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4369
4370let Constraints = "$src1 = $dst" in {
4371multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4372 X86VectorVTInfo _> {
4373 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4374 (ins _.RC:$src3, _.RC:$src2),
4375 OpcodeStr, "$src2, $src3", "$src3, $src2",
4376 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4377 AVX512FMA3Base;
4378
4379 let mayLoad = 1 in {
4380 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4381 (ins _.RC:$src3, _.MemOp:$src2),
4382 OpcodeStr, "$src2, $src3", "$src3, $src2",
4383 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4384 AVX512FMA3Base;
4385
4386 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4387 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4388 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4389 "$src3, ${src2}"##_.BroadcastStr,
4390 (_.VT (OpNode _.RC:$src1,
4391 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4392 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4393 }
4394}
4395
4396multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4397 X86VectorVTInfo _> {
4398 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4399 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4400 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4401 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4402 AVX512FMA3Base, EVEX_B, EVEX_RC;
4403}
4404} // Constraints = "$src1 = $dst"
4405
4406multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4407 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4408 let Predicates = [HasAVX512] in {
4409 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4410 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4411 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4412 }
4413 let Predicates = [HasVLX, HasAVX512] in {
4414 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4415 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4416 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4417 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4418 }
4419}
4420
4421multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4422 SDNode OpNodeRnd > {
4423 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4424 avx512vl_f32_info>;
4425 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4426 avx512vl_f64_info>, VEX_W;
4427}
4428
4429defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4430defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4431defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4432defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4433defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4434defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004435
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004436// Scalar FMA
4437let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004438multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4439 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4440 dag RHS_r, dag RHS_m > {
4441 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4442 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4443 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004444
Igor Breger15820b02015-07-01 13:24:28 +00004445 let mayLoad = 1 in
4446 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4447 (ins _.RC:$src2, _.MemOp:$src3), OpcodeStr,
4448 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4449
4450 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4451 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4452 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4453 AVX512FMA3Base, EVEX_B, EVEX_RC;
4454
4455 let isCodeGenOnly = 1 in {
4456 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4457 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4458 !strconcat(OpcodeStr,
4459 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4460 [RHS_r]>;
4461 let mayLoad = 1 in
4462 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4463 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4464 !strconcat(OpcodeStr,
4465 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4466 [RHS_m]>;
4467 }// isCodeGenOnly = 1
4468}
4469}// Constraints = "$src1 = $dst"
4470
4471multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4472 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4473 string SUFF> {
4474
4475 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
4476 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)),
4477 (_.VT (OpNode _.RC:$src2, _.RC:$src1,
4478 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))))),
4479 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4480 (i32 imm:$rc))),
4481 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4482 _.FRC:$src3))),
4483 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4484 (_.ScalarLdFrag addr:$src3))))>;
4485
4486 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
4487 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)),
4488 (_.VT (OpNode _.RC:$src2,
4489 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4490 _.RC:$src1)),
4491 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4492 (i32 imm:$rc))),
4493 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4494 _.FRC:$src1))),
4495 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4496 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4497
4498 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
4499 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)),
4500 (_.VT (OpNode _.RC:$src1,
4501 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4502 _.RC:$src2)),
4503 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4504 (i32 imm:$rc))),
4505 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4506 _.FRC:$src2))),
4507 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4508 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4509}
4510
4511multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4512 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4513 let Predicates = [HasAVX512] in {
4514 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4515 OpNodeRnd, f32x_info, "SS">,
4516 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4517 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4518 OpNodeRnd, f64x_info, "SD">,
4519 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4520 }
4521}
4522
4523defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4524defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4525defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4526defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004527
4528//===----------------------------------------------------------------------===//
4529// AVX-512 Scalar convert from sign integer to float/double
4530//===----------------------------------------------------------------------===//
4531
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004532multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4533 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4534 PatFrag ld_frag, string asm> {
4535 let hasSideEffects = 0 in {
4536 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4537 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004538 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004539 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004540 let mayLoad = 1 in
4541 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4542 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004543 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004544 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004545 } // hasSideEffects = 0
4546 let isCodeGenOnly = 1 in {
4547 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4548 (ins DstVT.RC:$src1, SrcRC:$src2),
4549 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4550 [(set DstVT.RC:$dst,
4551 (OpNode (DstVT.VT DstVT.RC:$src1),
4552 SrcRC:$src2,
4553 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4554
4555 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4556 (ins DstVT.RC:$src1, x86memop:$src2),
4557 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4558 [(set DstVT.RC:$dst,
4559 (OpNode (DstVT.VT DstVT.RC:$src1),
4560 (ld_frag addr:$src2),
4561 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4562 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004563}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004564
Igor Bregerabe4a792015-06-14 12:44:55 +00004565multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004566 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004567 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4568 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004569 !strconcat(asm,
4570 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004571 [(set DstVT.RC:$dst,
4572 (OpNode (DstVT.VT DstVT.RC:$src1),
4573 SrcRC:$src2,
4574 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4575}
4576
4577multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004578 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4579 PatFrag ld_frag, string asm> {
4580 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4581 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4582 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004583}
4584
Andrew Trick15a47742013-10-09 05:11:10 +00004585let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004586defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004587 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4588 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004589defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004590 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4591 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004592defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004593 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4594 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004595defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004596 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4597 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004598
4599def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4600 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4601def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004602 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004603def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4604 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4605def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004606 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004607
4608def : Pat<(f32 (sint_to_fp GR32:$src)),
4609 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4610def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004611 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004612def : Pat<(f64 (sint_to_fp GR32:$src)),
4613 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4614def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004615 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4616
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004617defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004618 v4f32x_info, i32mem, loadi32,
4619 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004620defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004621 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4622 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004623defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004624 i32mem, loadi32, "cvtusi2sd{l}">,
4625 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004626defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004627 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4628 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004629
4630def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4631 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4632def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4633 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4634def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4635 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4636def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4637 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4638
4639def : Pat<(f32 (uint_to_fp GR32:$src)),
4640 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4641def : Pat<(f32 (uint_to_fp GR64:$src)),
4642 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4643def : Pat<(f64 (uint_to_fp GR32:$src)),
4644 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4645def : Pat<(f64 (uint_to_fp GR64:$src)),
4646 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004647}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004648
4649//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004650// AVX-512 Scalar convert from float/double to integer
4651//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00004652multiclass avx512_cvt_s_int_round<bits<8> opc, RegisterClass SrcRC,
4653 RegisterClass DstRC, Intrinsic Int,
4654 Operand memop, ComplexPattern mem_cpat, string asm> {
4655 let hasSideEffects = 0, Predicates = [HasAVX512] in {
4656 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
4657 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4658 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG;
4659 def rb : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
4660 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), []>,
4661 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4662 let mayLoad = 1 in
4663 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
4664 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG;
4665 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004666}
Asaf Badouh2744d212015-09-20 14:31:19 +00004667
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004668// Convert float/double to signed/unsigned int 32/64
Asaf Badouh2744d212015-09-20 14:31:19 +00004669defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004670 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004671 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004672defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64,
4673 int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004674 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004675 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004676defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32,
4677 int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004678 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004679 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004680defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004681 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004682 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004683 EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004684defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004685 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004686 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004687defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64,
4688 int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004689 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004690 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004691defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32,
4692 int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004693 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004694 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004695defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004696 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004697 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004698 EVEX_CD8<64, CD8VT1>;
4699
Asaf Badouh2744d212015-09-20 14:31:19 +00004700let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00004701 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4702 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4703 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4704 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4705 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4706 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4707 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4708 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4709 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4710 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4711 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4712 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004713
Craig Topper9dd48c82014-01-02 17:28:14 +00004714 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4715 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4716 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00004717} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004718
4719// Convert float/double to signed/unsigned int 32/64 with truncation
Asaf Badouh2744d212015-09-20 14:31:19 +00004720multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
4721 X86VectorVTInfo _DstRC, SDNode OpNode,
4722 SDNode OpNodeRnd>{
4723let Predicates = [HasAVX512] in {
4724 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
4725 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4726 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
4727 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
4728 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
4729 []>, EVEX, EVEX_B;
4730 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.MemOp:$src),
4731 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4732 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
4733 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004734
Asaf Badouh2744d212015-09-20 14:31:19 +00004735 let isCodeGenOnly = 1,hasSideEffects = 0 in {
4736 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
4737 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4738 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
4739 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
4740 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
4741 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
4742 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
4743 (i32 FROUND_NO_EXC)))]>,
4744 EVEX,VEX_LIG , EVEX_B;
4745 let mayLoad = 1 in
4746 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
4747 (ins _SrcRC.MemOp:$src),
4748 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4749 []>, EVEX, VEX_LIG;
4750
4751 } // isCodeGenOnly = 1, hasSideEffects = 0
4752} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004753}
4754
Asaf Badouh2744d212015-09-20 14:31:19 +00004755
4756defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
4757 fp_to_sint,X86cvttss2IntRnd>,
4758 XS, EVEX_CD8<32, CD8VT1>;
4759defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
4760 fp_to_sint,X86cvttss2IntRnd>,
4761 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
4762defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
4763 fp_to_sint,X86cvttsd2IntRnd>,
4764 XD, EVEX_CD8<64, CD8VT1>;
4765defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
4766 fp_to_sint,X86cvttsd2IntRnd>,
4767 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
4768
4769defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
4770 fp_to_uint,X86cvttss2UIntRnd>,
4771 XS, EVEX_CD8<32, CD8VT1>;
4772defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
4773 fp_to_uint,X86cvttss2UIntRnd>,
4774 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
4775defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
4776 fp_to_uint,X86cvttsd2UIntRnd>,
4777 XD, EVEX_CD8<64, CD8VT1>;
4778defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
4779 fp_to_uint,X86cvttsd2UIntRnd>,
4780 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
4781let Predicates = [HasAVX512] in {
4782 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
4783 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4784 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
4785 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4786 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
4787 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
4788 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
4789 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
4790
Elena Demikhovskycf088092013-12-11 14:31:04 +00004791} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004792//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004793// AVX-512 Convert form float to double and back
4794//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00004795multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4796 X86VectorVTInfo _Src, SDNode OpNode> {
4797 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4798 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
4799 "$src2, $src1", "$src1, $src2",
4800 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
4801 (_Src.VT _Src.RC:$src2)))>,
4802 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
4803 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4804 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4805 "$src2, $src1", "$src1, $src2",
4806 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
4807 (_Src.VT (scalar_to_vector
4808 (_Src.ScalarLdFrag addr:$src2)))))>,
4809 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004810}
4811
Asaf Badouh2744d212015-09-20 14:31:19 +00004812// Scalar Coversion with SAE - suppress all exceptions
4813multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4814 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
4815 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4816 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
4817 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4818 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
4819 (_Src.VT _Src.RC:$src2),
4820 (i32 FROUND_NO_EXC)))>,
4821 EVEX_4V, VEX_LIG, EVEX_B;
4822}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004823
Asaf Badouh2744d212015-09-20 14:31:19 +00004824// Scalar Conversion with rounding control (RC)
4825multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4826 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
4827 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4828 (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
4829 "$rc, $src2, $src1", "$src1, $src2, $rc",
4830 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
4831 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
4832 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
4833 EVEX_B, EVEX_RC;
4834}
4835multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
4836 SDNode OpNodeRnd, X86VectorVTInfo _src,
4837 X86VectorVTInfo _dst> {
4838 let Predicates = [HasAVX512] in {
4839 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
4840 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
4841 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
4842 EVEX_V512, XD;
4843 }
4844}
4845
4846multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
4847 SDNode OpNodeRnd, X86VectorVTInfo _src,
4848 X86VectorVTInfo _dst> {
4849 let Predicates = [HasAVX512] in {
4850 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
4851 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
4852 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
4853 }
4854}
4855defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
4856 X86froundRnd, f64x_info, f32x_info>;
4857defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
4858 X86fpextRnd,f32x_info, f64x_info >;
4859
4860def : Pat<(f64 (fextend FR32X:$src)),
4861 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
4862 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
4863 Requires<[HasAVX512]>;
4864def : Pat<(f64 (fextend (loadf32 addr:$src))),
4865 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
4866 Requires<[HasAVX512]>;
4867
4868def : Pat<(f64 (extloadf32 addr:$src)),
4869 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004870 Requires<[HasAVX512, OptForSize]>;
4871
Asaf Badouh2744d212015-09-20 14:31:19 +00004872def : Pat<(f64 (extloadf32 addr:$src)),
4873 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
4874 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
4875 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004876
Asaf Badouh2744d212015-09-20 14:31:19 +00004877def : Pat<(f32 (fround FR64X:$src)),
4878 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
4879 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004880 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004881//===----------------------------------------------------------------------===//
4882// AVX-512 Vector convert from signed/unsigned integer to float/double
4883// and from float/double to signed/unsigned integer
4884//===----------------------------------------------------------------------===//
4885
4886multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4887 X86VectorVTInfo _Src, SDNode OpNode,
4888 string Broadcast = _.BroadcastStr,
4889 string Alias = ""> {
4890
4891 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4892 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
4893 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
4894
4895 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4896 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
4897 (_.VT (OpNode (_Src.VT
4898 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
4899
4900 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4901 (ins _Src.MemOp:$src), OpcodeStr,
4902 "${src}"##Broadcast, "${src}"##Broadcast,
4903 (_.VT (OpNode (_Src.VT
4904 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
4905 ))>, EVEX, EVEX_B;
4906}
4907// Coversion with SAE - suppress all exceptions
4908multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4909 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
4910 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4911 (ins _Src.RC:$src), OpcodeStr,
4912 "{sae}, $src", "$src, {sae}",
4913 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
4914 (i32 FROUND_NO_EXC)))>,
4915 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004916}
4917
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004918// Conversion with rounding control (RC)
4919multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4920 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
4921 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4922 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
4923 "$rc, $src", "$src, $rc",
4924 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
4925 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004926}
4927
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004928// Extend Float to Double
4929multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
4930 let Predicates = [HasAVX512] in {
4931 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
4932 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
4933 X86vfpextRnd>, EVEX_V512;
4934 }
4935 let Predicates = [HasVLX] in {
4936 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
4937 X86vfpext, "{1to2}">, EVEX_V128;
4938 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
4939 EVEX_V256;
4940 }
4941}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004942
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004943// Truncate Double to Float
4944multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
4945 let Predicates = [HasAVX512] in {
4946 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
4947 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
4948 X86vfproundRnd>, EVEX_V512;
4949 }
4950 let Predicates = [HasVLX] in {
4951 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
4952 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
4953 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
4954 "{1to4}", "{y}">, EVEX_V256;
4955 }
4956}
4957
4958defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
4959 VEX_W, PD, EVEX_CD8<64, CD8VF>;
4960defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
4961 PS, EVEX_CD8<32, CD8VH>;
4962
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004963def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4964 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004965
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004966let Predicates = [HasVLX] in {
4967 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
4968 (VCVTPS2PDZ256rm addr:$src)>;
4969}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004970
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004971// Convert Signed/Unsigned Doubleword to Double
4972multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
4973 SDNode OpNode128> {
4974 // No rounding in this op
4975 let Predicates = [HasAVX512] in
4976 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
4977 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004978
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004979 let Predicates = [HasVLX] in {
4980 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
4981 OpNode128, "{1to2}">, EVEX_V128;
4982 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
4983 EVEX_V256;
4984 }
4985}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004986
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004987// Convert Signed/Unsigned Doubleword to Float
4988multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
4989 SDNode OpNodeRnd> {
4990 let Predicates = [HasAVX512] in
4991 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
4992 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
4993 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004994
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004995 let Predicates = [HasVLX] in {
4996 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
4997 EVEX_V128;
4998 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
4999 EVEX_V256;
5000 }
5001}
5002
5003// Convert Float to Signed/Unsigned Doubleword with truncation
5004multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5005 SDNode OpNode, SDNode OpNodeRnd> {
5006 let Predicates = [HasAVX512] in {
5007 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5008 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5009 OpNodeRnd>, EVEX_V512;
5010 }
5011 let Predicates = [HasVLX] in {
5012 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5013 EVEX_V128;
5014 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5015 EVEX_V256;
5016 }
5017}
5018
5019// Convert Float to Signed/Unsigned Doubleword
5020multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5021 SDNode OpNode, SDNode OpNodeRnd> {
5022 let Predicates = [HasAVX512] in {
5023 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5024 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5025 OpNodeRnd>, EVEX_V512;
5026 }
5027 let Predicates = [HasVLX] in {
5028 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5029 EVEX_V128;
5030 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5031 EVEX_V256;
5032 }
5033}
5034
5035// Convert Double to Signed/Unsigned Doubleword with truncation
5036multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5037 SDNode OpNode, SDNode OpNodeRnd> {
5038 let Predicates = [HasAVX512] in {
5039 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5040 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5041 OpNodeRnd>, EVEX_V512;
5042 }
5043 let Predicates = [HasVLX] in {
5044 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5045 // memory forms of these instructions in Asm Parcer. They have the same
5046 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5047 // due to the same reason.
5048 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5049 "{1to2}", "{x}">, EVEX_V128;
5050 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5051 "{1to4}", "{y}">, EVEX_V256;
5052 }
5053}
5054
5055// Convert Double to Signed/Unsigned Doubleword
5056multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5057 SDNode OpNode, SDNode OpNodeRnd> {
5058 let Predicates = [HasAVX512] in {
5059 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5060 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5061 OpNodeRnd>, EVEX_V512;
5062 }
5063 let Predicates = [HasVLX] in {
5064 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5065 // memory forms of these instructions in Asm Parcer. They have the same
5066 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5067 // due to the same reason.
5068 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5069 "{1to2}", "{x}">, EVEX_V128;
5070 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5071 "{1to4}", "{y}">, EVEX_V256;
5072 }
5073}
5074
5075// Convert Double to Signed/Unsigned Quardword
5076multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5077 SDNode OpNode, SDNode OpNodeRnd> {
5078 let Predicates = [HasDQI] in {
5079 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5080 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5081 OpNodeRnd>, EVEX_V512;
5082 }
5083 let Predicates = [HasDQI, HasVLX] in {
5084 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5085 EVEX_V128;
5086 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5087 EVEX_V256;
5088 }
5089}
5090
5091// Convert Double to Signed/Unsigned Quardword with truncation
5092multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5093 SDNode OpNode, SDNode OpNodeRnd> {
5094 let Predicates = [HasDQI] in {
5095 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5096 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5097 OpNodeRnd>, EVEX_V512;
5098 }
5099 let Predicates = [HasDQI, HasVLX] in {
5100 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5101 EVEX_V128;
5102 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5103 EVEX_V256;
5104 }
5105}
5106
5107// Convert Signed/Unsigned Quardword to Double
5108multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5109 SDNode OpNode, SDNode OpNodeRnd> {
5110 let Predicates = [HasDQI] in {
5111 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5112 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5113 OpNodeRnd>, EVEX_V512;
5114 }
5115 let Predicates = [HasDQI, HasVLX] in {
5116 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5117 EVEX_V128;
5118 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5119 EVEX_V256;
5120 }
5121}
5122
5123// Convert Float to Signed/Unsigned Quardword
5124multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5125 SDNode OpNode, SDNode OpNodeRnd> {
5126 let Predicates = [HasDQI] in {
5127 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5128 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5129 OpNodeRnd>, EVEX_V512;
5130 }
5131 let Predicates = [HasDQI, HasVLX] in {
5132 // Explicitly specified broadcast string, since we take only 2 elements
5133 // from v4f32x_info source
5134 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5135 "{1to2}">, EVEX_V128;
5136 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5137 EVEX_V256;
5138 }
5139}
5140
5141// Convert Float to Signed/Unsigned Quardword with truncation
5142multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5143 SDNode OpNode, SDNode OpNodeRnd> {
5144 let Predicates = [HasDQI] in {
5145 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5146 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5147 OpNodeRnd>, EVEX_V512;
5148 }
5149 let Predicates = [HasDQI, HasVLX] in {
5150 // Explicitly specified broadcast string, since we take only 2 elements
5151 // from v4f32x_info source
5152 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5153 "{1to2}">, EVEX_V128;
5154 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5155 EVEX_V256;
5156 }
5157}
5158
5159// Convert Signed/Unsigned Quardword to Float
5160multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5161 SDNode OpNode, SDNode OpNodeRnd> {
5162 let Predicates = [HasDQI] in {
5163 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5164 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5165 OpNodeRnd>, EVEX_V512;
5166 }
5167 let Predicates = [HasDQI, HasVLX] in {
5168 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5169 // memory forms of these instructions in Asm Parcer. They have the same
5170 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5171 // due to the same reason.
5172 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5173 "{1to2}", "{x}">, EVEX_V128;
5174 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5175 "{1to4}", "{y}">, EVEX_V256;
5176 }
5177}
5178
5179defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005180 EVEX_CD8<32, CD8VH>;
5181
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005182defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5183 X86VSintToFpRnd>,
5184 PS, EVEX_CD8<32, CD8VF>;
5185
5186defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5187 X86VFpToSintRnd>,
5188 XS, EVEX_CD8<32, CD8VF>;
5189
5190defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5191 X86VFpToSintRnd>,
5192 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5193
5194defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5195 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005196 EVEX_CD8<32, CD8VF>;
5197
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005198defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5199 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005200 EVEX_CD8<64, CD8VF>;
5201
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005202defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5203 XS, EVEX_CD8<32, CD8VH>;
5204
5205defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5206 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005207 EVEX_CD8<32, CD8VF>;
5208
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005209defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
5210 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005211
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005212defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
5213 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005214 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005215
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005216defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
5217 X86cvtps2UIntRnd>,
5218 PS, EVEX_CD8<32, CD8VF>;
5219defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
5220 X86cvtpd2UIntRnd>, VEX_W,
5221 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005222
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005223defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
5224 X86cvtpd2IntRnd>, VEX_W,
5225 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005226
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005227defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5228 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005229
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005230defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5231 X86cvtpd2UIntRnd>, VEX_W,
5232 PD, EVEX_CD8<64, CD8VF>;
5233
5234defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5235 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5236
5237defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5238 X86VFpToSlongRnd>, VEX_W,
5239 PD, EVEX_CD8<64, CD8VF>;
5240
5241defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5242 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5243
5244defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5245 X86VFpToUlongRnd>, VEX_W,
5246 PD, EVEX_CD8<64, CD8VF>;
5247
5248defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5249 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5250
5251defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5252 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5253
5254defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5255 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5256
5257defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5258 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5259
5260defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5261 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5262
5263let Predicates = [NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005264def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005265 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005266 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005267
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005268def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5269 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5270 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5271
5272def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5273 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5274 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005275
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005276def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5277 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5278 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005279
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005280def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5281 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5282 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005283}
5284
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005285let Predicates = [HasAVX512] in {
5286 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5287 (VCVTPD2PSZrm addr:$src)>;
5288 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5289 (VCVTPS2PDZrm addr:$src)>;
5290}
5291
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005292//===----------------------------------------------------------------------===//
5293// Half precision conversion instructions
5294//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005295multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
5296 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005297 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
5298 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005299 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00005300 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005301 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
5302 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
5303}
5304
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005305multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
5306 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005307 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00005308 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005309 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005310 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00005311 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005312 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00005313 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005314 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005315}
5316
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005317defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005318 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005319defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005320 EVEX_CD8<32, CD8VH>;
5321
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005322def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
5323 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
5324 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
5325
5326def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
5327 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
5328 (VCVTPH2PSZrr VR256X:$src)>;
5329
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005330let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5331 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005332 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005333 EVEX_CD8<32, CD8VT1>;
5334 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005335 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005336 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5337 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005338 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005339 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005340 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005341 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005342 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005343 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5344 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005345 let isCodeGenOnly = 1 in {
5346 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005347 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005348 EVEX_CD8<32, CD8VT1>;
5349 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005350 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005351 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005352
Craig Topper9dd48c82014-01-02 17:28:14 +00005353 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005354 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005355 EVEX_CD8<32, CD8VT1>;
5356 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005357 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005358 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5359 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005360}
Michael Liao5bf95782014-12-04 05:20:33 +00005361
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005362/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005363multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5364 X86VectorVTInfo _> {
5365 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5366 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5367 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5368 "$src2, $src1", "$src1, $src2",
5369 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005370 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005371 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5372 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5373 "$src2, $src1", "$src1, $src2",
5374 (OpNode (_.VT _.RC:$src1),
5375 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005376 }
5377}
5378}
5379
Asaf Badouheaf2da12015-09-21 10:23:53 +00005380defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5381 EVEX_CD8<32, CD8VT1>, T8PD;
5382defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5383 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5384defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5385 EVEX_CD8<32, CD8VT1>, T8PD;
5386defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5387 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005388
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005389/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5390multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005391 X86VectorVTInfo _> {
5392 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5393 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5394 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5395 let mayLoad = 1 in {
5396 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5397 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5398 (OpNode (_.FloatVT
5399 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5400 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5401 (ins _.ScalarMemOp:$src), OpcodeStr,
5402 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5403 (OpNode (_.FloatVT
5404 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5405 EVEX, T8PD, EVEX_B;
5406 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005407}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005408
5409multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5410 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5411 EVEX_V512, EVEX_CD8<32, CD8VF>;
5412 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5413 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5414
5415 // Define only if AVX512VL feature is present.
5416 let Predicates = [HasVLX] in {
5417 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5418 OpNode, v4f32x_info>,
5419 EVEX_V128, EVEX_CD8<32, CD8VF>;
5420 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5421 OpNode, v8f32x_info>,
5422 EVEX_V256, EVEX_CD8<32, CD8VF>;
5423 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5424 OpNode, v2f64x_info>,
5425 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5426 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5427 OpNode, v4f64x_info>,
5428 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5429 }
5430}
5431
5432defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5433defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005434
5435def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
5436 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
5437 (VRSQRT14PSZr VR512:$src)>;
5438def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
5439 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
5440 (VRSQRT14PDZr VR512:$src)>;
5441
5442def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
5443 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
5444 (VRCP14PSZr VR512:$src)>;
5445def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
5446 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
5447 (VRCP14PDZr VR512:$src)>;
5448
5449/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005450multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5451 SDNode OpNode> {
5452
5453 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5454 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5455 "$src2, $src1", "$src1, $src2",
5456 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5457 (i32 FROUND_CURRENT))>;
5458
5459 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5460 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005461 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005462 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005463 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005464
5465 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5466 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5467 "$src2, $src1", "$src1, $src2",
5468 (OpNode (_.VT _.RC:$src1),
5469 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5470 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005471}
5472
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005473multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5474 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5475 EVEX_CD8<32, CD8VT1>;
5476 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5477 EVEX_CD8<64, CD8VT1>, VEX_W;
5478}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005479
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005480let hasSideEffects = 0, Predicates = [HasERI] in {
5481 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5482 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5483}
Igor Breger8352a0d2015-07-28 06:53:28 +00005484
5485defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005486/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005487
5488multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5489 SDNode OpNode> {
5490
5491 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5492 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5493 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5494
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005495 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5496 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5497 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005498 (bitconvert (_.LdFrag addr:$src))),
5499 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005500
5501 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouh402ebb32015-06-03 13:41:48 +00005502 (ins _.MemOp:$src), OpcodeStr,
5503 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005504 (OpNode (_.FloatVT
5505 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5506 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005507}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005508multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5509 SDNode OpNode> {
5510 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5511 (ins _.RC:$src), OpcodeStr,
5512 "{sae}, $src", "$src, {sae}",
5513 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5514}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005515
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005516multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5517 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005518 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5519 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005520 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005521 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5522 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005523}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005524
Asaf Badouh402ebb32015-06-03 13:41:48 +00005525multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5526 SDNode OpNode> {
5527 // Define only if AVX512VL feature is present.
5528 let Predicates = [HasVLX] in {
5529 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5530 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5531 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5532 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5533 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5534 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5535 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5536 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5537 }
5538}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005539let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005540
Asaf Badouh402ebb32015-06-03 13:41:48 +00005541 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5542 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5543 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5544}
5545defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5546 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5547
5548multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5549 SDNode OpNodeRnd, X86VectorVTInfo _>{
5550 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5551 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5552 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5553 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005554}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005555
Robert Khasanoveb126392014-10-28 18:15:20 +00005556multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5557 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005558 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005559 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5560 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5561 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005562 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005563 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5564 (OpNode (_.FloatVT
5565 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005566
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005567 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005568 (ins _.ScalarMemOp:$src), OpcodeStr,
5569 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5570 (OpNode (_.FloatVT
5571 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5572 EVEX, EVEX_B;
5573 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005574}
5575
Robert Khasanoveb126392014-10-28 18:15:20 +00005576multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5577 SDNode OpNode> {
5578 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5579 v16f32_info>,
5580 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5581 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5582 v8f64_info>,
5583 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5584 // Define only if AVX512VL feature is present.
5585 let Predicates = [HasVLX] in {
5586 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5587 OpNode, v4f32x_info>,
5588 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5589 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5590 OpNode, v8f32x_info>,
5591 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5592 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5593 OpNode, v2f64x_info>,
5594 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5595 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5596 OpNode, v4f64x_info>,
5597 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5598 }
5599}
5600
Asaf Badouh402ebb32015-06-03 13:41:48 +00005601multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5602 SDNode OpNodeRnd> {
5603 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5604 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5605 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5606 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5607}
5608
Igor Breger4c4cd782015-09-20 09:13:41 +00005609multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5610 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5611
5612 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5613 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5614 "$src2, $src1", "$src1, $src2",
5615 (OpNodeRnd (_.VT _.RC:$src1),
5616 (_.VT _.RC:$src2),
5617 (i32 FROUND_CURRENT))>;
5618 let mayLoad = 1 in
5619 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5620 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5621 "$src2, $src1", "$src1, $src2",
5622 (OpNodeRnd (_.VT _.RC:$src1),
5623 (_.VT (scalar_to_vector
5624 (_.ScalarLdFrag addr:$src2))),
5625 (i32 FROUND_CURRENT))>;
5626
5627 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5628 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5629 "$rc, $src2, $src1", "$src1, $src2, $rc",
5630 (OpNodeRnd (_.VT _.RC:$src1),
5631 (_.VT _.RC:$src2),
5632 (i32 imm:$rc))>,
5633 EVEX_B, EVEX_RC;
5634
5635 let isCodeGenOnly = 1 in {
5636 def r : SI<opc, MRMSrcReg, (outs _.FRC:$dst),
5637 (ins _.FRC:$src1, _.FRC:$src2),
5638 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5639
5640 let mayLoad = 1 in
5641 def m : SI<opc, MRMSrcMem, (outs _.FRC:$dst),
5642 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5643 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5644 }
5645
5646 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
5647 (!cast<Instruction>(NAME#SUFF#Zr)
5648 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
5649
5650 def : Pat<(_.EltVT (OpNode (load addr:$src))),
5651 (!cast<Instruction>(NAME#SUFF#Zm)
5652 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[OptForSize]>;
5653}
5654
5655multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
5656 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
5657 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
5658 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
5659 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
5660}
5661
Asaf Badouh402ebb32015-06-03 13:41:48 +00005662defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
5663 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005664
Igor Breger4c4cd782015-09-20 09:13:41 +00005665defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005666
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005667let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005668 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005669 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005670 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005671 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005672 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005673 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005674 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005675 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005676 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005677 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005678}
5679
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005680multiclass
5681avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005682
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005683 let ExeDomain = _.ExeDomain in {
5684 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5685 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5686 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005687 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005688 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5689
5690 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5691 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005692 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
5693 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005694 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005695
5696 let mayLoad = 1 in
5697 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5698 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
5699 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005700 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005701 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5702 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5703 }
5704 let Predicates = [HasAVX512] in {
5705 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
5706 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5707 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
5708 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
5709 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5710 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
5711 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
5712 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5713 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
5714 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
5715 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5716 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
5717 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
5718 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5719 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
5720
5721 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5722 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5723 addr:$src, (i32 0x1))), _.FRC)>;
5724 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5725 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5726 addr:$src, (i32 0x2))), _.FRC)>;
5727 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5728 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5729 addr:$src, (i32 0x3))), _.FRC)>;
5730 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5731 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5732 addr:$src, (i32 0x4))), _.FRC)>;
5733 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5734 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5735 addr:$src, (i32 0xc))), _.FRC)>;
5736 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005737}
5738
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005739defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
5740 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005741
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005742defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
5743 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00005744
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005745//-------------------------------------------------
5746// Integer truncate and extend operations
5747//-------------------------------------------------
5748
Igor Breger074a64e2015-07-24 17:24:15 +00005749multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5750 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
5751 X86MemOperand x86memop> {
5752
5753 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
5754 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
5755 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
5756 EVEX, T8XS;
5757
5758 // for intrinsic patter match
5759 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
5760 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
5761 undef)),
5762 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
5763 SrcInfo.RC:$src1)>;
5764
5765 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
5766 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
5767 DestInfo.ImmAllZerosV)),
5768 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
5769 SrcInfo.RC:$src1)>;
5770
5771 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
5772 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
5773 DestInfo.RC:$src0)),
5774 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
5775 DestInfo.KRCWM:$mask ,
5776 SrcInfo.RC:$src1)>;
5777
5778 let mayStore = 1 in {
5779 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
5780 (ins x86memop:$dst, SrcInfo.RC:$src),
5781 OpcodeStr # "\t{$src, $dst |$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005782 []>, EVEX;
5783
Igor Breger074a64e2015-07-24 17:24:15 +00005784 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
5785 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
5786 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005787 []>, EVEX, EVEX_K;
Igor Breger074a64e2015-07-24 17:24:15 +00005788 }//mayStore = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005789}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005790
Igor Breger074a64e2015-07-24 17:24:15 +00005791multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
5792 X86VectorVTInfo DestInfo,
5793 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005794
Igor Breger074a64e2015-07-24 17:24:15 +00005795 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
5796 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
5797 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005798
Igor Breger074a64e2015-07-24 17:24:15 +00005799 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
5800 (SrcInfo.VT SrcInfo.RC:$src)),
5801 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
5802 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
5803}
5804
5805multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
5806 X86VectorVTInfo DestInfo, string sat > {
5807
5808 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
5809 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
5810 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
5811 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
5812 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
5813 (SrcInfo.VT SrcInfo.RC:$src))>;
5814
5815 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
5816 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
5817 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
5818 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
5819 (SrcInfo.VT SrcInfo.RC:$src))>;
5820}
5821
5822multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
5823 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
5824 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
5825 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
5826 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
5827 Predicate prd = HasAVX512>{
5828
5829 let Predicates = [HasVLX, prd] in {
5830 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
5831 DestInfoZ128, x86memopZ128>,
5832 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
5833 truncFrag, mtruncFrag>, EVEX_V128;
5834
5835 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
5836 DestInfoZ256, x86memopZ256>,
5837 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
5838 truncFrag, mtruncFrag>, EVEX_V256;
5839 }
5840 let Predicates = [prd] in
5841 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
5842 DestInfoZ, x86memopZ>,
5843 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
5844 truncFrag, mtruncFrag>, EVEX_V512;
5845}
5846
5847multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
5848 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
5849 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
5850 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
5851 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
5852
5853 let Predicates = [HasVLX, prd] in {
5854 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
5855 DestInfoZ128, x86memopZ128>,
5856 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
5857 sat>, EVEX_V128;
5858
5859 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
5860 DestInfoZ256, x86memopZ256>,
5861 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
5862 sat>, EVEX_V256;
5863 }
5864 let Predicates = [prd] in
5865 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
5866 DestInfoZ, x86memopZ>,
5867 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
5868 sat>, EVEX_V512;
5869}
5870
5871multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5872 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
5873 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
5874 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
5875}
5876multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
5877 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
5878 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
5879 sat>, EVEX_CD8<8, CD8VO>;
5880}
5881
5882multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5883 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
5884 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
5885 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
5886}
5887multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
5888 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
5889 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
5890 sat>, EVEX_CD8<16, CD8VQ>;
5891}
5892
5893multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5894 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
5895 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
5896 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
5897}
5898multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
5899 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
5900 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
5901 sat>, EVEX_CD8<32, CD8VH>;
5902}
5903
5904multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5905 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
5906 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
5907 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
5908}
5909multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
5910 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
5911 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
5912 sat>, EVEX_CD8<8, CD8VQ>;
5913}
5914
5915multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5916 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
5917 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
5918 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
5919}
5920multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
5921 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
5922 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
5923 sat>, EVEX_CD8<16, CD8VH>;
5924}
5925
5926multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5927 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
5928 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
5929 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
5930}
5931multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
5932 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
5933 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
5934 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
5935}
5936
5937defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
5938defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
5939defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
5940
5941defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
5942defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
5943defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
5944
5945defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
5946defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
5947defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
5948
5949defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
5950defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
5951defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
5952
5953defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
5954defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
5955defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
5956
5957defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
5958defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
5959defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005960
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005961multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
5962 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
5963 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005964
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005965 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
5966 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
5967 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
5968 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005969
5970 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005971 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
5972 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
5973 (DestInfo.VT (LdFrag addr:$src))>,
5974 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005975 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005976}
5977
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005978multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
5979 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
5980 let Predicates = [HasVLX, HasBWI] in {
5981 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
5982 v16i8x_info, i64mem, LdFrag, OpNode>,
5983 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005984
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005985 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
5986 v16i8x_info, i128mem, LdFrag, OpNode>,
5987 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
5988 }
5989 let Predicates = [HasBWI] in {
5990 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
5991 v32i8x_info, i256mem, LdFrag, OpNode>,
5992 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
5993 }
5994}
5995
5996multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
5997 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
5998 let Predicates = [HasVLX, HasAVX512] in {
5999 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6000 v16i8x_info, i32mem, LdFrag, OpNode>,
6001 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6002
6003 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6004 v16i8x_info, i64mem, LdFrag, OpNode>,
6005 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6006 }
6007 let Predicates = [HasAVX512] in {
6008 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6009 v16i8x_info, i128mem, LdFrag, OpNode>,
6010 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6011 }
6012}
6013
6014multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6015 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6016 let Predicates = [HasVLX, HasAVX512] in {
6017 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6018 v16i8x_info, i16mem, LdFrag, OpNode>,
6019 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6020
6021 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6022 v16i8x_info, i32mem, LdFrag, OpNode>,
6023 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6024 }
6025 let Predicates = [HasAVX512] in {
6026 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6027 v16i8x_info, i64mem, LdFrag, OpNode>,
6028 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6029 }
6030}
6031
6032multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6033 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6034 let Predicates = [HasVLX, HasAVX512] in {
6035 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6036 v8i16x_info, i64mem, LdFrag, OpNode>,
6037 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6038
6039 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6040 v8i16x_info, i128mem, LdFrag, OpNode>,
6041 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6042 }
6043 let Predicates = [HasAVX512] in {
6044 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6045 v16i16x_info, i256mem, LdFrag, OpNode>,
6046 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6047 }
6048}
6049
6050multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6051 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6052 let Predicates = [HasVLX, HasAVX512] in {
6053 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6054 v8i16x_info, i32mem, LdFrag, OpNode>,
6055 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6056
6057 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6058 v8i16x_info, i64mem, LdFrag, OpNode>,
6059 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6060 }
6061 let Predicates = [HasAVX512] in {
6062 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6063 v8i16x_info, i128mem, LdFrag, OpNode>,
6064 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6065 }
6066}
6067
6068multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6069 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6070
6071 let Predicates = [HasVLX, HasAVX512] in {
6072 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6073 v4i32x_info, i64mem, LdFrag, OpNode>,
6074 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6075
6076 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6077 v4i32x_info, i128mem, LdFrag, OpNode>,
6078 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6079 }
6080 let Predicates = [HasAVX512] in {
6081 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6082 v8i32x_info, i256mem, LdFrag, OpNode>,
6083 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6084 }
6085}
6086
6087defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6088defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6089defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6090defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6091defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6092defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6093
6094
6095defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6096defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6097defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6098defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6099defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6100defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006101
6102//===----------------------------------------------------------------------===//
6103// GATHER - SCATTER Operations
6104
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006105multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6106 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006107 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6108 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006109 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6110 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006111 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006112 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006113 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6114 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6115 vectoraddr:$src2))]>, EVEX, EVEX_K,
6116 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006117}
Cameron McInally45325962014-03-26 13:50:50 +00006118
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006119multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6120 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6121 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
6122 vy32xmem, mgatherv8i32>, EVEX_V512, VEX_W;
6123 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
6124 vz64mem, mgatherv8i64>, EVEX_V512, VEX_W;
6125let Predicates = [HasVLX] in {
6126 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6127 vx32xmem, mgatherv4i32>, EVEX_V256, VEX_W;
6128 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
6129 vy64xmem, mgatherv4i64>, EVEX_V256, VEX_W;
6130 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6131 vx32xmem, mgatherv4i32>, EVEX_V128, VEX_W;
6132 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6133 vx64xmem, mgatherv2i64>, EVEX_V128, VEX_W;
6134}
Cameron McInally45325962014-03-26 13:50:50 +00006135}
6136
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006137multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6138 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6139 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz32mem,
6140 mgatherv16i32>, EVEX_V512;
6141 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz64mem,
6142 mgatherv8i64>, EVEX_V512;
6143let Predicates = [HasVLX] in {
6144 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6145 vy32xmem, mgatherv8i32>, EVEX_V256;
6146 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6147 vy64xmem, mgatherv4i64>, EVEX_V256;
6148 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6149 vx32xmem, mgatherv4i32>, EVEX_V128;
6150 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6151 vx64xmem, mgatherv2i64>, EVEX_V128;
6152}
Cameron McInally45325962014-03-26 13:50:50 +00006153}
Michael Liao5bf95782014-12-04 05:20:33 +00006154
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006155
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006156defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6157 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6158
6159defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6160 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006161
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006162multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6163 X86MemOperand memop, PatFrag ScatterNode> {
6164
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006165let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006166
6167 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6168 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006169 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006170 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6171 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6172 _.KRCWM:$mask, vectoraddr:$dst))]>,
6173 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006174}
6175
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006176multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6177 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6178 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
6179 vy32xmem, mscatterv8i32>, EVEX_V512, VEX_W;
6180 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
6181 vz64mem, mscatterv8i64>, EVEX_V512, VEX_W;
6182let Predicates = [HasVLX] in {
6183 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6184 vx32xmem, mscatterv4i32>, EVEX_V256, VEX_W;
6185 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
6186 vy64xmem, mscatterv4i64>, EVEX_V256, VEX_W;
6187 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6188 vx32xmem, mscatterv4i32>, EVEX_V128, VEX_W;
6189 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6190 vx64xmem, mscatterv2i64>, EVEX_V128, VEX_W;
6191}
Cameron McInally45325962014-03-26 13:50:50 +00006192}
6193
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006194multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6195 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6196 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz32mem,
6197 mscatterv16i32>, EVEX_V512;
6198 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz64mem,
6199 mscatterv8i64>, EVEX_V512;
6200let Predicates = [HasVLX] in {
6201 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6202 vy32xmem, mscatterv8i32>, EVEX_V256;
6203 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6204 vy64xmem, mscatterv4i64>, EVEX_V256;
6205 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6206 vx32xmem, mscatterv4i32>, EVEX_V128;
6207 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6208 vx64xmem, mscatterv2i64>, EVEX_V128;
6209}
Cameron McInally45325962014-03-26 13:50:50 +00006210}
6211
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006212defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6213 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006214
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006215defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6216 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006217
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006218// prefetch
6219multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6220 RegisterClass KRC, X86MemOperand memop> {
6221 let Predicates = [HasPFI], hasSideEffects = 1 in
6222 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006223 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006224 []>, EVEX, EVEX_K;
6225}
6226
6227defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
6228 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6229
6230defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
6231 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6232
6233defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
6234 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6235
6236defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
6237 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006238
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006239defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
6240 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6241
6242defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
6243 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6244
6245defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
6246 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6247
6248defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
6249 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6250
6251defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
6252 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6253
6254defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
6255 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6256
6257defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
6258 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6259
6260defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
6261 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6262
6263defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
6264 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6265
6266defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
6267 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6268
6269defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
6270 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6271
6272defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
6273 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006274
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006275// Helper fragments to match sext vXi1 to vXiY.
6276def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6277def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6278
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00006279def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
6280def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
6281def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00006282
6283def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00006284 (MOV8mr addr:$dst,
6285 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
6286 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
6287
6288def : Pat<(store VK8:$src, addr:$dst),
6289 (MOV8mr addr:$dst,
6290 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
6291 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00006292
6293def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
6294 (truncstore node:$val, node:$ptr), [{
6295 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
6296}]>;
6297
6298def : Pat<(truncstorei1 GR8:$src, addr:$dst),
6299 (MOV8mr addr:$dst, GR8:$src)>;
6300
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006301multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006302def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006303 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006304 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6305}
Michael Liao5bf95782014-12-04 05:20:33 +00006306
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006307multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6308 string OpcodeStr, Predicate prd> {
6309let Predicates = [prd] in
6310 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6311
6312 let Predicates = [prd, HasVLX] in {
6313 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6314 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6315 }
6316}
6317
6318multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6319 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6320 HasBWI>;
6321 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6322 HasBWI>, VEX_W;
6323 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6324 HasDQI>;
6325 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6326 HasDQI>, VEX_W;
6327}
Michael Liao5bf95782014-12-04 05:20:33 +00006328
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006329defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006330
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006331multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
6332def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6333 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6334 [(set _.KRC:$dst, (trunc (_.VT _.RC:$src)))]>, EVEX;
6335}
6336
6337multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
6338 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6339let Predicates = [prd] in
6340 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6341 EVEX_V512;
6342
6343 let Predicates = [prd, HasVLX] in {
6344 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
6345 EVEX_V256;
6346 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
6347 EVEX_V128;
6348 }
6349}
6350
6351defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6352 avx512vl_i8_info, HasBWI>;
6353defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6354 avx512vl_i16_info, HasBWI>, VEX_W;
6355defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6356 avx512vl_i32_info, HasDQI>;
6357defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6358 avx512vl_i64_info, HasDQI>, VEX_W;
6359
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006360//===----------------------------------------------------------------------===//
6361// AVX-512 - COMPRESS and EXPAND
6362//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006363
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006364multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6365 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006366 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006367 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006368 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006369
6370 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006371 def mr : AVX5128I<opc, MRMDestMem, (outs),
6372 (ins _.MemOp:$dst, _.RC:$src),
6373 OpcodeStr # "\t{$src, $dst |$dst, $src}",
6374 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6375
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006376 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6377 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
6378 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006379 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006380 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006381 addr:$dst)]>,
6382 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6383 }
6384}
6385
6386multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6387 AVX512VLVectorVTInfo VTInfo> {
6388 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6389
6390 let Predicates = [HasVLX] in {
6391 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6392 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6393 }
6394}
6395
6396defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6397 EVEX;
6398defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6399 EVEX, VEX_W;
6400defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6401 EVEX;
6402defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6403 EVEX, VEX_W;
6404
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006405// expand
6406multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6407 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006408 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006409 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006410 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006411
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006412 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006413 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6414 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6415 (_.VT (X86expand (_.VT (bitconvert
6416 (_.LdFrag addr:$src1)))))>,
6417 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006418}
6419
6420multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6421 AVX512VLVectorVTInfo VTInfo> {
6422 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6423
6424 let Predicates = [HasVLX] in {
6425 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6426 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6427 }
6428}
6429
6430defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6431 EVEX;
6432defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6433 EVEX, VEX_W;
6434defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6435 EVEX;
6436defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6437 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006438
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006439//handle instruction reg_vec1 = op(reg_vec,imm)
6440// op(mem_vec,imm)
6441// op(broadcast(eltVt),imm)
6442//all instruction created with FROUND_CURRENT
6443multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6444 X86VectorVTInfo _>{
6445 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6446 (ins _.RC:$src1, i32u8imm:$src2),
6447 OpcodeStr##_.Suffix, "$src2, $src1", "$src2, $src2",
6448 (OpNode (_.VT _.RC:$src1),
6449 (i32 imm:$src2),
6450 (i32 FROUND_CURRENT))>;
6451 let mayLoad = 1 in {
6452 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6453 (ins _.MemOp:$src1, i32u8imm:$src2),
6454 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6455 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6456 (i32 imm:$src2),
6457 (i32 FROUND_CURRENT))>;
6458 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6459 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6460 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6461 "${src1}"##_.BroadcastStr##", $src2",
6462 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6463 (i32 imm:$src2),
6464 (i32 FROUND_CURRENT))>, EVEX_B;
6465 }
6466}
6467
6468//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6469multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6470 SDNode OpNode, X86VectorVTInfo _>{
6471 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6472 (ins _.RC:$src1, i32u8imm:$src2),
6473 OpcodeStr##_.Suffix, "$src2,{sae}, $src1",
6474 "$src1, {sae}, $src2",
6475 (OpNode (_.VT _.RC:$src1),
6476 (i32 imm:$src2),
6477 (i32 FROUND_NO_EXC))>, EVEX_B;
6478}
6479
6480multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6481 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6482 let Predicates = [prd] in {
6483 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6484 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6485 EVEX_V512;
6486 }
6487 let Predicates = [prd, HasVLX] in {
6488 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6489 EVEX_V128;
6490 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6491 EVEX_V256;
6492 }
6493}
6494
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006495//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6496// op(reg_vec2,mem_vec,imm)
6497// op(reg_vec2,broadcast(eltVt),imm)
6498//all instruction created with FROUND_CURRENT
6499multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6500 X86VectorVTInfo _>{
6501 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006502 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006503 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6504 (OpNode (_.VT _.RC:$src1),
6505 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006506 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006507 (i32 FROUND_CURRENT))>;
6508 let mayLoad = 1 in {
6509 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006510 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006511 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6512 (OpNode (_.VT _.RC:$src1),
6513 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006514 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006515 (i32 FROUND_CURRENT))>;
6516 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006517 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006518 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6519 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6520 (OpNode (_.VT _.RC:$src1),
6521 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006522 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006523 (i32 FROUND_CURRENT))>, EVEX_B;
6524 }
6525}
6526
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006527//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6528// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006529multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6530 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6531
6532 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6533 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6534 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6535 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6536 (SrcInfo.VT SrcInfo.RC:$src2),
6537 (i8 imm:$src3)))>;
6538 let mayLoad = 1 in
6539 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6540 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6541 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6542 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6543 (SrcInfo.VT (bitconvert
6544 (SrcInfo.LdFrag addr:$src2))),
6545 (i8 imm:$src3)))>;
6546}
6547
6548//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6549// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006550// op(reg_vec2,broadcast(eltVt),imm)
6551multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006552 X86VectorVTInfo _>:
6553 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6554
6555 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006556 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6557 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6558 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6559 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6560 (OpNode (_.VT _.RC:$src1),
6561 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6562 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006563}
6564
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006565//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6566// op(reg_vec2,mem_scalar,imm)
6567//all instruction created with FROUND_CURRENT
6568multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6569 X86VectorVTInfo _> {
6570
6571 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006572 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006573 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6574 (OpNode (_.VT _.RC:$src1),
6575 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006576 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006577 (i32 FROUND_CURRENT))>;
6578 let mayLoad = 1 in {
6579 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006580 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006581 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6582 (OpNode (_.VT _.RC:$src1),
6583 (_.VT (scalar_to_vector
6584 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006585 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006586 (i32 FROUND_CURRENT))>;
6587
6588 let isAsmParserOnly = 1 in {
6589 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6590 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6591 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6592 []>;
6593 }
6594 }
6595}
6596
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006597//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6598multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6599 SDNode OpNode, X86VectorVTInfo _>{
6600 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006601 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006602 OpcodeStr, "$src3,{sae}, $src2, $src1",
6603 "$src1, $src2,{sae}, $src3",
6604 (OpNode (_.VT _.RC:$src1),
6605 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006606 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006607 (i32 FROUND_NO_EXC))>, EVEX_B;
6608}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006609//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6610multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6611 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006612 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6613 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
6614 OpcodeStr, "$src3,{sae}, $src2, $src1",
6615 "$src1, $src2,{sae}, $src3",
6616 (OpNode (_.VT _.RC:$src1),
6617 (_.VT _.RC:$src2),
6618 (i32 imm:$src3),
6619 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006620}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006621
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006622multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6623 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006624 let Predicates = [prd] in {
6625 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006626 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006627 EVEX_V512;
6628
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006629 }
6630 let Predicates = [prd, HasVLX] in {
6631 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006632 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006633 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006634 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006635 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006636}
6637
Igor Breger2ae0fe32015-08-31 11:14:02 +00006638multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
6639 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
6640 let Predicates = [HasBWI] in {
6641 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
6642 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
6643 }
6644 let Predicates = [HasBWI, HasVLX] in {
6645 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
6646 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
6647 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
6648 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
6649 }
6650}
6651
Igor Breger00d9f842015-06-08 14:03:17 +00006652multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
6653 bits<8> opc, SDNode OpNode>{
6654 let Predicates = [HasAVX512] in {
6655 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6656 }
6657 let Predicates = [HasAVX512, HasVLX] in {
6658 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
6659 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6660 }
6661}
6662
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006663multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
6664 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6665 let Predicates = [prd] in {
6666 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
6667 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006668 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006669}
6670
Igor Breger1e58e8a2015-09-02 11:18:55 +00006671multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
6672 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
6673 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
6674 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
6675 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
6676 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006677}
6678
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006679defm VFIXUPIMMPD : avx512_common_fp_sae_packed_imm<"vfixupimmpd",
6680 avx512vl_f64_info, 0x54, X86VFixupimm, HasAVX512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006681 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006682defm VFIXUPIMMPS : avx512_common_fp_sae_packed_imm<"vfixupimmps",
6683 avx512vl_f32_info, 0x54, X86VFixupimm, HasAVX512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006684 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6685
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006686defm VFIXUPIMMSD: avx512_common_fp_sae_scalar_imm<"vfixupimmsd", f64x_info,
6687 0x55, X86VFixupimm, HasAVX512>,
6688 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6689defm VFIXUPIMMSS: avx512_common_fp_sae_scalar_imm<"vfixupimmss", f32x_info,
6690 0x55, X86VFixupimm, HasAVX512>,
6691 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006692
Igor Breger1e58e8a2015-09-02 11:18:55 +00006693defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
6694 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
6695defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
6696 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
6697defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
6698 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
6699
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006700
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006701defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
6702 0x50, X86VRange, HasDQI>,
6703 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
6704defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
6705 0x50, X86VRange, HasDQI>,
6706 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6707
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00006708defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
6709 0x51, X86VRange, HasDQI>,
6710 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6711defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
6712 0x51, X86VRange, HasDQI>,
6713 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
6714
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006715defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
6716 0x57, X86Reduces, HasDQI>,
6717 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6718defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
6719 0x57, X86Reduces, HasDQI>,
6720 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006721
Igor Breger1e58e8a2015-09-02 11:18:55 +00006722defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
6723 0x27, X86GetMants, HasAVX512>,
6724 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6725defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
6726 0x27, X86GetMants, HasAVX512>,
6727 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
6728
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006729multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
6730 bits<8> opc, SDNode OpNode = X86Shuf128>{
6731 let Predicates = [HasAVX512] in {
6732 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6733
6734 }
6735 let Predicates = [HasAVX512, HasVLX] in {
6736 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6737 }
6738}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006739let Predicates = [HasAVX512] in {
6740def : Pat<(v16f32 (ffloor VR512:$src)),
6741 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
6742def : Pat<(v16f32 (fnearbyint VR512:$src)),
6743 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
6744def : Pat<(v16f32 (fceil VR512:$src)),
6745 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
6746def : Pat<(v16f32 (frint VR512:$src)),
6747 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
6748def : Pat<(v16f32 (ftrunc VR512:$src)),
6749 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
6750
6751def : Pat<(v8f64 (ffloor VR512:$src)),
6752 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
6753def : Pat<(v8f64 (fnearbyint VR512:$src)),
6754 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
6755def : Pat<(v8f64 (fceil VR512:$src)),
6756 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
6757def : Pat<(v8f64 (frint VR512:$src)),
6758 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
6759def : Pat<(v8f64 (ftrunc VR512:$src)),
6760 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
6761}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006762
6763defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
6764 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6765defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
6766 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
6767defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
6768 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6769defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
6770 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00006771
6772multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
6773 AVX512VLVectorVTInfo VTInfo_FP>{
6774 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
6775 AVX512AIi8Base, EVEX_4V;
6776 let isCodeGenOnly = 1 in {
6777 defm NAME#_FP: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0x03, X86VAlign>,
6778 AVX512AIi8Base, EVEX_4V;
6779 }
6780}
6781
6782defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info, avx512vl_f32_info>,
6783 EVEX_CD8<32, CD8VF>;
6784defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info, avx512vl_f64_info>,
6785 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00006786
Igor Breger2ae0fe32015-08-31 11:14:02 +00006787multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
6788 let Predicates = p in
6789 def NAME#_.VTName#rri:
6790 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
6791 (!cast<Instruction>(NAME#_.ZSuffix#rri)
6792 _.RC:$src1, _.RC:$src2, imm:$imm)>;
6793}
6794
6795multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
6796 avx512_vpalign_lowering<_.info512, [HasBWI]>,
6797 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
6798 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
6799
6800defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
6801 avx512vl_i8_info, avx512vl_i8_info>,
6802 avx512_vpalign_lowering_common<avx512vl_i16_info>,
6803 avx512_vpalign_lowering_common<avx512vl_i32_info>,
6804 avx512_vpalign_lowering_common<avx512vl_f32_info>,
6805 avx512_vpalign_lowering_common<avx512vl_i64_info>,
6806 avx512_vpalign_lowering_common<avx512vl_f64_info>,
6807 EVEX_CD8<8, CD8VF>;
6808
Igor Bregerf3ded812015-08-31 13:09:30 +00006809defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
6810 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
6811
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00006812multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6813 X86VectorVTInfo _> {
6814 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6815 (ins _.RC:$src1), OpcodeStr##_.Suffix,
6816 "$src1", "$src1",
6817 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
6818
6819 let mayLoad = 1 in
6820 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6821 (ins _.MemOp:$src1), OpcodeStr##_.Suffix,
6822 "$src1", "$src1",
6823 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
6824 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
6825}
6826
6827multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
6828 X86VectorVTInfo _> :
6829 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
6830 let mayLoad = 1 in
6831 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6832 (ins _.ScalarMemOp:$src1), OpcodeStr##_.Suffix,
6833 "${src1}"##_.BroadcastStr,
6834 "${src1}"##_.BroadcastStr,
6835 (_.VT (OpNode (X86VBroadcast
6836 (_.ScalarLdFrag addr:$src1))))>,
6837 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
6838}
6839
6840multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
6841 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6842 let Predicates = [prd] in
6843 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
6844
6845 let Predicates = [prd, HasVLX] in {
6846 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
6847 EVEX_V256;
6848 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
6849 EVEX_V128;
6850 }
6851}
6852
6853multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
6854 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6855 let Predicates = [prd] in
6856 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
6857 EVEX_V512;
6858
6859 let Predicates = [prd, HasVLX] in {
6860 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
6861 EVEX_V256;
6862 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
6863 EVEX_V128;
6864 }
6865}
6866
6867multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
6868 SDNode OpNode, Predicate prd> {
6869 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr, OpNode, avx512vl_i64_info,
6870 prd>, VEX_W;
6871 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr, OpNode, avx512vl_i32_info, prd>;
6872}
6873
6874multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
6875 SDNode OpNode, Predicate prd> {
6876 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr, OpNode, avx512vl_i16_info, prd>;
6877 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr, OpNode, avx512vl_i8_info, prd>;
6878}
6879
6880multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
6881 bits<8> opc_d, bits<8> opc_q,
6882 string OpcodeStr, SDNode OpNode> {
6883 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
6884 HasAVX512>,
6885 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
6886 HasBWI>;
6887}
6888
6889defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
6890
6891def : Pat<(xor
6892 (bc_v16i32 (v16i1sextv16i32)),
6893 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
6894 (VPABSDZrr VR512:$src)>;
6895def : Pat<(xor
6896 (bc_v8i64 (v8i1sextv8i64)),
6897 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
6898 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00006899
Igor Breger0dcd8bc2015-09-03 09:05:31 +00006900multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
6901
6902 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
6903 let isCodeGenOnly = 1 in
6904 defm NAME#_UNDEF : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr,
6905 ctlz_zero_undef, prd>;
6906}
6907
6908defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
6909defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
6910
Igor Bregerf2460112015-07-26 14:41:44 +00006911//===----------------------------------------------------------------------===//
6912// AVX-512 - Unpack Instructions
6913//===----------------------------------------------------------------------===//
6914defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>;
6915defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>;
6916
6917defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
6918 SSE_INTALU_ITINS_P, HasBWI>;
6919defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
6920 SSE_INTALU_ITINS_P, HasBWI>;
6921defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
6922 SSE_INTALU_ITINS_P, HasBWI>;
6923defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
6924 SSE_INTALU_ITINS_P, HasBWI>;
6925
6926defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
6927 SSE_INTALU_ITINS_P, HasAVX512>;
6928defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
6929 SSE_INTALU_ITINS_P, HasAVX512>;
6930defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
6931 SSE_INTALU_ITINS_P, HasAVX512>;
6932defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
6933 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregera6297c72015-09-02 10:50:58 +00006934//===----------------------------------------------------------------------===//
6935// VSHUFPS - VSHUFPD Operations
6936//===----------------------------------------------------------------------===//
6937multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
6938 AVX512VLVectorVTInfo VTInfo_FP>{
6939 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
6940 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
6941 AVX512AIi8Base, EVEX_4V;
6942 let isCodeGenOnly = 1 in {
6943 defm NAME#_I: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0xC6, X86Shufp>,
6944 EVEX_CD8<VTInfo_I.info512.EltSize, CD8VF>,
6945 AVX512AIi8Base, EVEX_4V;
6946 }
6947}
6948
6949defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
6950defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00006951//===----------------------------------------------------------------------===//
6952// AVX-512 - Byte shift Left/Right
6953//===----------------------------------------------------------------------===//
6954
6955multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
6956 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
6957 def rr : AVX512<opc, MRMr,
6958 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
6959 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6960 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
6961 let mayLoad = 1 in
6962 def rm : AVX512<opc, MRMm,
6963 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
6964 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6965 [(set _.RC:$dst,(_.VT (OpNode
6966 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
6967}
6968
6969multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
6970 Format MRMm, string OpcodeStr, Predicate prd>{
6971 let Predicates = [prd] in
6972 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
6973 OpcodeStr, v8i64_info>, EVEX_V512;
6974 let Predicates = [prd, HasVLX] in {
6975 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
6976 OpcodeStr, v4i64x_info>, EVEX_V256;
6977 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
6978 OpcodeStr, v2i64x_info>, EVEX_V128;
6979 }
6980}
6981defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
6982 HasBWI>, AVX512PDIi8Base, EVEX_4V;
6983defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
6984 HasBWI>, AVX512PDIi8Base, EVEX_4V;
6985
6986
6987multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
6988 string OpcodeStr, X86VectorVTInfo _src>{
6989 def rr : AVX512BI<opc, MRMSrcReg,
6990 (outs _src.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
6991 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6992 [(set _src.RC:$dst,(_src.VT
6993 (OpNode _src.RC:$src1, _src.RC:$src2)))]>;
6994 let mayLoad = 1 in
6995 def rm : AVX512BI<opc, MRMSrcMem,
6996 (outs _src.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
6997 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6998 [(set _src.RC:$dst,(_src.VT
6999 (OpNode _src.RC:$src1,
7000 (_src.VT (bitconvert
7001 (_src.LdFrag addr:$src2))))))]>;
7002}
7003
7004multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
7005 string OpcodeStr, Predicate prd> {
7006 let Predicates = [prd] in
7007 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v64i8_info>,
7008 EVEX_V512;
7009 let Predicates = [prd, HasVLX] in {
7010 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v32i8x_info>,
7011 EVEX_V256;
7012 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v16i8x_info>,
7013 EVEX_V128;
7014 }
7015}
7016
7017defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
7018 HasBWI>, EVEX_4V;