Eric Christopher | 06b32cd | 2015-02-20 00:36:53 +0000 | [diff] [blame] | 1 | //===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 AVX512 instruction set, defining the |
| 11 | // instructions, and properties of the instructions which are needed for code |
| 12 | // generation, machine code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 16 | // Group template arguments that can be derived from the vector type (EltNum x |
| 17 | // EltVT). These are things like the register class for the writemask, etc. |
| 18 | // The idea is to pass one of these as the template argument rather than the |
| 19 | // individual arguments. |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 20 | // The template is also used for scalar types, in this case numelts is 1. |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 21 | class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc, |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 22 | string suffix = ""> { |
| 23 | RegisterClass RC = rc; |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 24 | ValueType EltVT = eltvt; |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 25 | int NumElts = numelts; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 26 | |
| 27 | // Corresponding mask register class. |
| 28 | RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts); |
| 29 | |
| 30 | // Corresponding write-mask register class. |
| 31 | RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM"); |
| 32 | |
| 33 | // The GPR register class that can hold the write mask. Use GR8 for fewer |
| 34 | // than 8 elements. Use shift-right and equal to work around the lack of |
| 35 | // !lt in tablegen. |
| 36 | RegisterClass MRC = |
| 37 | !cast<RegisterClass>("GR" # |
| 38 | !if (!eq (!srl(NumElts, 3), 0), 8, NumElts)); |
| 39 | |
| 40 | // Suffix used in the instruction mnemonic. |
| 41 | string Suffix = suffix; |
| 42 | |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 43 | // VTName is a string name for vector VT. For vector types it will be |
| 44 | // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32 |
| 45 | // It is a little bit complex for scalar types, where NumElts = 1. |
| 46 | // In this case we build v4f32 or v2f64 |
| 47 | string VTName = "v" # !if (!eq (NumElts, 1), |
| 48 | !if (!eq (EltVT.Size, 32), 4, |
| 49 | !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 50 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 51 | // The vector VT. |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 52 | ValueType VT = !cast<ValueType>(VTName); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 53 | |
| 54 | string EltTypeName = !cast<string>(EltVT); |
| 55 | // Size of the element type in bits, e.g. 32 for v16i32. |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 56 | string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName)); |
| 57 | int EltSize = EltVT.Size; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 58 | |
| 59 | // "i" for integer types and "f" for floating-point types |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 60 | string TypeVariantName = !subst(EltSizeName, "", EltTypeName); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 61 | |
| 62 | // Size of RC in bits, e.g. 512 for VR512. |
| 63 | int Size = VT.Size; |
| 64 | |
| 65 | // The corresponding memory operand, e.g. i512mem for VR512. |
| 66 | X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem"); |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 67 | X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem"); |
| 68 | |
| 69 | // Load patterns |
| 70 | // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64 |
| 71 | // due to load promotion during legalization |
| 72 | PatFrag LdFrag = !cast<PatFrag>("load" # |
| 73 | !if (!eq (TypeVariantName, "i"), |
| 74 | !if (!eq (Size, 128), "v2i64", |
| 75 | !if (!eq (Size, 256), "v4i64", |
| 76 | VTName)), VTName)); |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 77 | |
| 78 | PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" # |
| 79 | !if (!eq (TypeVariantName, "i"), |
| 80 | !if (!eq (Size, 128), "v2i64", |
| 81 | !if (!eq (Size, 256), "v4i64", |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 82 | !if (!eq (Size, 512), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 83 | !if (!eq (EltSize, 64), "v8i64", "v16i32"), |
| 84 | VTName))), VTName)); |
| 85 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 86 | PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 87 | |
| 88 | // The corresponding float type, e.g. v16f32 for v16i32 |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 89 | // Note: For EltSize < 32, FloatVT is illegal and TableGen |
| 90 | // fails to compile, so we choose FloatVT = VT |
| 91 | ValueType FloatVT = !cast<ValueType>( |
| 92 | !if (!eq (!srl(EltSize,5),0), |
| 93 | VTName, |
| 94 | !if (!eq(TypeVariantName, "i"), |
| 95 | "v" # NumElts # "f" # EltSize, |
| 96 | VTName))); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 97 | |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame^] | 98 | ValueType IntVT = !cast<ValueType>( |
| 99 | !if (!eq (!srl(EltSize,5),0), |
| 100 | VTName, |
| 101 | !if (!eq(TypeVariantName, "f"), |
| 102 | "v" # NumElts # "i" # EltSize, |
| 103 | VTName))); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 104 | // The string to specify embedded broadcast in assembly. |
| 105 | string BroadcastStr = "{1to" # NumElts # "}"; |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 106 | |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 107 | // 8-bit compressed displacement tuple/subvector format. This is only |
| 108 | // defined for NumElts <= 8. |
| 109 | CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0), |
| 110 | !cast<CD8VForm>("CD8VT" # NumElts), ?); |
| 111 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 112 | SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm, |
| 113 | !if (!eq (Size, 256), sub_ymm, ?)); |
| 114 | |
| 115 | Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle, |
| 116 | !if (!eq (EltTypeName, "f64"), SSEPackedDouble, |
| 117 | SSEPackedInt)); |
Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 118 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 119 | RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X); |
| 120 | |
Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 121 | // A vector type of the same width with element type i32. This is used to |
| 122 | // create the canonical constant zero node ImmAllZerosV. |
| 123 | ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32"); |
| 124 | dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV))); |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 125 | |
| 126 | string ZSuffix = !if (!eq (Size, 128), "Z128", |
| 127 | !if (!eq (Size, 256), "Z256", "Z")); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 128 | } |
| 129 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 130 | def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">; |
| 131 | def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 132 | def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">; |
| 133 | def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">; |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 134 | def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">; |
| 135 | def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 136 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 137 | // "x" in v32i8x_info means RC = VR256X |
| 138 | def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">; |
| 139 | def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">; |
| 140 | def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">; |
| 141 | def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">; |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 142 | def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">; |
| 143 | def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 144 | |
| 145 | def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">; |
| 146 | def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">; |
| 147 | def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">; |
| 148 | def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">; |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 149 | def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">; |
| 150 | def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 151 | |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 152 | // We map scalar types to the smallest (128-bit) vector type |
| 153 | // with the appropriate element type. This allows to use the same masking logic. |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 154 | def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">; |
| 155 | def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">; |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 156 | def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">; |
| 157 | def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">; |
| 158 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 159 | class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256, |
| 160 | X86VectorVTInfo i128> { |
| 161 | X86VectorVTInfo info512 = i512; |
| 162 | X86VectorVTInfo info256 = i256; |
| 163 | X86VectorVTInfo info128 = i128; |
| 164 | } |
| 165 | |
| 166 | def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info, |
| 167 | v16i8x_info>; |
| 168 | def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info, |
| 169 | v8i16x_info>; |
| 170 | def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info, |
| 171 | v4i32x_info>; |
| 172 | def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info, |
| 173 | v2i64x_info>; |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 174 | def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info, |
| 175 | v4f32x_info>; |
| 176 | def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info, |
| 177 | v2f64x_info>; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 178 | |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 179 | // This multiclass generates the masking variants from the non-masking |
| 180 | // variant. It only provides the assembly pieces for the masking variants. |
| 181 | // It assumes custom ISel patterns for masking which can be provided as |
| 182 | // template arguments. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 183 | multiclass AVX512_maskable_custom<bits<8> O, Format F, |
| 184 | dag Outs, |
| 185 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 186 | string OpcodeStr, |
| 187 | string AttSrcAsm, string IntelSrcAsm, |
| 188 | list<dag> Pattern, |
| 189 | list<dag> MaskingPattern, |
| 190 | list<dag> ZeroMaskingPattern, |
| 191 | string MaskingConstraint = "", |
| 192 | InstrItinClass itin = NoItinerary, |
| 193 | bit IsCommutable = 0> { |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 194 | let isCommutable = IsCommutable in |
| 195 | def NAME: AVX512<O, F, Outs, Ins, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 196 | OpcodeStr#"\t{"#AttSrcAsm#", $dst|"# |
Craig Topper | 9d2cab7 | 2016-01-11 01:03:40 +0000 | [diff] [blame] | 197 | "$dst, "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 198 | Pattern, itin>; |
| 199 | |
| 200 | // Prefer over VMOV*rrk Pat<> |
| 201 | let AddedComplexity = 20 in |
| 202 | def NAME#k: AVX512<O, F, Outs, MaskingIns, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 203 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"# |
| 204 | "$dst {${mask}}, "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 205 | MaskingPattern, itin>, |
| 206 | EVEX_K { |
| 207 | // In case of the 3src subclass this is overridden with a let. |
| 208 | string Constraints = MaskingConstraint; |
| 209 | } |
| 210 | let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<> |
| 211 | def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 212 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"# |
| 213 | "$dst {${mask}} {z}, "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 214 | ZeroMaskingPattern, |
| 215 | itin>, |
| 216 | EVEX_KZ; |
| 217 | } |
| 218 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 219 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 220 | // Common base class of AVX512_maskable and AVX512_maskable_3src. |
| 221 | multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _, |
| 222 | dag Outs, |
| 223 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 224 | string OpcodeStr, |
| 225 | string AttSrcAsm, string IntelSrcAsm, |
| 226 | dag RHS, dag MaskingRHS, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 227 | SDNode Select = vselect, |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 228 | string MaskingConstraint = "", |
| 229 | InstrItinClass itin = NoItinerary, |
| 230 | bit IsCommutable = 0> : |
| 231 | AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr, |
| 232 | AttSrcAsm, IntelSrcAsm, |
| 233 | [(set _.RC:$dst, RHS)], |
| 234 | [(set _.RC:$dst, MaskingRHS)], |
| 235 | [(set _.RC:$dst, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 236 | (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))], |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 237 | MaskingConstraint, NoItinerary, IsCommutable>; |
Adam Nemet | 2e2537f | 2014-08-07 17:53:55 +0000 | [diff] [blame] | 238 | |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 239 | // This multiclass generates the unconditional/non-masking, the masking and |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 240 | // the zero-masking variant of the vector instruction. In the masking case, the |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 241 | // perserved vector elements come from a new dummy input operand tied to $dst. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 242 | multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _, |
| 243 | dag Outs, dag Ins, string OpcodeStr, |
| 244 | string AttSrcAsm, string IntelSrcAsm, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 245 | dag RHS, |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 246 | InstrItinClass itin = NoItinerary, |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 247 | bit IsCommutable = 0> : |
| 248 | AVX512_maskable_common<O, F, _, Outs, Ins, |
| 249 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 250 | !con((ins _.KRCWM:$mask), Ins), |
| 251 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 252 | (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 253 | "$src0 = $dst", itin, IsCommutable>; |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 254 | |
| 255 | // This multiclass generates the unconditional/non-masking, the masking and |
| 256 | // the zero-masking variant of the scalar instruction. |
| 257 | multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _, |
| 258 | dag Outs, dag Ins, string OpcodeStr, |
| 259 | string AttSrcAsm, string IntelSrcAsm, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 260 | dag RHS, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 261 | InstrItinClass itin = NoItinerary, |
| 262 | bit IsCommutable = 0> : |
| 263 | AVX512_maskable_common<O, F, _, Outs, Ins, |
| 264 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 265 | !con((ins _.KRCWM:$mask), Ins), |
| 266 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
| 267 | (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 268 | "$src0 = $dst", itin, IsCommutable>; |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 269 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 270 | // Similar to AVX512_maskable but in this case one of the source operands |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 271 | // ($src1) is already tied to $dst so we just use that for the preserved |
| 272 | // vector elements. NOTE that the NonTiedIns (the ins dag) should exclude |
| 273 | // $src1. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 274 | multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _, |
| 275 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 276 | string AttSrcAsm, string IntelSrcAsm, |
| 277 | dag RHS> : |
| 278 | AVX512_maskable_common<O, F, _, Outs, |
| 279 | !con((ins _.RC:$src1), NonTiedIns), |
| 280 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 281 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 282 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
| 283 | (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>; |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 284 | |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 285 | // Similar to AVX512_maskable_3rc but in this case the input VT for the tied |
| 286 | // operand differs from the output VT. This requires a bitconvert on |
| 287 | // the preserved vector going into the vselect. |
| 288 | multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT, |
| 289 | X86VectorVTInfo InVT, |
| 290 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 291 | string AttSrcAsm, string IntelSrcAsm, |
| 292 | dag RHS> : |
| 293 | AVX512_maskable_common<O, F, OutVT, Outs, |
| 294 | !con((ins InVT.RC:$src1), NonTiedIns), |
| 295 | !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns), |
| 296 | !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns), |
| 297 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
| 298 | (vselect InVT.KRCWM:$mask, RHS, |
| 299 | (bitconvert InVT.RC:$src1))>; |
| 300 | |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 301 | multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _, |
| 302 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 303 | string AttSrcAsm, string IntelSrcAsm, |
| 304 | dag RHS> : |
| 305 | AVX512_maskable_common<O, F, _, Outs, |
| 306 | !con((ins _.RC:$src1), NonTiedIns), |
| 307 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 308 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 309 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame^] | 310 | (X86select _.KRCWM:$mask, RHS, _.RC:$src1), X86select>; |
Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 311 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 312 | multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _, |
| 313 | dag Outs, dag Ins, |
| 314 | string OpcodeStr, |
| 315 | string AttSrcAsm, string IntelSrcAsm, |
| 316 | list<dag> Pattern> : |
| 317 | AVX512_maskable_custom<O, F, Outs, Ins, |
| 318 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 319 | !con((ins _.KRCWM:$mask), Ins), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 320 | OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 321 | "$src0 = $dst">; |
Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 322 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 323 | |
| 324 | // Instruction with mask that puts result in mask register, |
| 325 | // like "compare" and "vptest" |
| 326 | multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F, |
| 327 | dag Outs, |
| 328 | dag Ins, dag MaskingIns, |
| 329 | string OpcodeStr, |
| 330 | string AttSrcAsm, string IntelSrcAsm, |
| 331 | list<dag> Pattern, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 332 | list<dag> MaskingPattern> { |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 333 | def NAME: AVX512<O, F, Outs, Ins, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 334 | OpcodeStr#"\t{"#AttSrcAsm#", $dst|"# |
| 335 | "$dst, "#IntelSrcAsm#"}", |
| 336 | Pattern, NoItinerary>; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 337 | |
| 338 | def NAME#k: AVX512<O, F, Outs, MaskingIns, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 339 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"# |
| 340 | "$dst {${mask}}, "#IntelSrcAsm#"}", |
| 341 | MaskingPattern, NoItinerary>, EVEX_K; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 342 | } |
| 343 | |
| 344 | multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _, |
| 345 | dag Outs, |
| 346 | dag Ins, dag MaskingIns, |
| 347 | string OpcodeStr, |
| 348 | string AttSrcAsm, string IntelSrcAsm, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 349 | dag RHS, dag MaskingRHS> : |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 350 | AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr, |
| 351 | AttSrcAsm, IntelSrcAsm, |
| 352 | [(set _.KRC:$dst, RHS)], |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 353 | [(set _.KRC:$dst, MaskingRHS)]>; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 354 | |
| 355 | multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _, |
| 356 | dag Outs, dag Ins, string OpcodeStr, |
| 357 | string AttSrcAsm, string IntelSrcAsm, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 358 | dag RHS> : |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 359 | AVX512_maskable_common_cmp<O, F, _, Outs, Ins, |
| 360 | !con((ins _.KRCWM:$mask), Ins), |
| 361 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 362 | (and _.KRCWM:$mask, RHS)>; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 363 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 364 | multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _, |
| 365 | dag Outs, dag Ins, string OpcodeStr, |
| 366 | string AttSrcAsm, string IntelSrcAsm> : |
| 367 | AVX512_maskable_custom_cmp<O, F, Outs, |
| 368 | Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 369 | AttSrcAsm, IntelSrcAsm, [],[]>; |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 370 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 371 | // Bitcasts between 512-bit vector types. Return the original type since |
| 372 | // no instruction is needed for the conversion |
| 373 | let Predicates = [HasAVX512] in { |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 374 | def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 375 | def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 376 | def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>; |
| 377 | def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>; |
| 378 | def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 379 | def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 380 | def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>; |
| 381 | def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>; |
| 382 | def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 383 | def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 384 | def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 385 | def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>; |
| 386 | def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 387 | def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 388 | def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>; |
| 389 | def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>; |
Elena Demikhovsky | 40a7714 | 2014-08-11 09:59:08 +0000 | [diff] [blame] | 390 | def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 391 | def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>; |
| 392 | def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 393 | def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 394 | def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>; |
| 395 | def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>; |
| 396 | def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>; |
| 397 | def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>; |
| 398 | def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>; |
| 399 | def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>; |
| 400 | def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>; |
| 401 | def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>; |
| 402 | def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>; |
| 403 | def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>; |
| 404 | def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 405 | |
| 406 | def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>; |
| 407 | def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>; |
| 408 | def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>; |
| 409 | def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>; |
| 410 | def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>; |
| 411 | def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>; |
| 412 | def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>; |
| 413 | def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>; |
| 414 | def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>; |
| 415 | def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>; |
| 416 | def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>; |
| 417 | def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>; |
| 418 | def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>; |
| 419 | def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>; |
| 420 | def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>; |
| 421 | def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>; |
| 422 | def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>; |
| 423 | def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>; |
| 424 | def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>; |
| 425 | def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>; |
| 426 | def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>; |
| 427 | def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>; |
| 428 | def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>; |
| 429 | def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>; |
| 430 | def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>; |
| 431 | def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>; |
| 432 | def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>; |
| 433 | def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>; |
| 434 | def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>; |
| 435 | def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>; |
| 436 | |
| 437 | // Bitcasts between 256-bit vector types. Return the original type since |
| 438 | // no instruction is needed for the conversion |
| 439 | def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>; |
| 440 | def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>; |
| 441 | def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>; |
| 442 | def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>; |
| 443 | def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>; |
| 444 | def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>; |
| 445 | def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>; |
| 446 | def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>; |
| 447 | def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>; |
| 448 | def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>; |
| 449 | def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>; |
| 450 | def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>; |
| 451 | def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>; |
| 452 | def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>; |
| 453 | def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>; |
| 454 | def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>; |
| 455 | def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>; |
| 456 | def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>; |
| 457 | def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>; |
| 458 | def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>; |
| 459 | def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>; |
| 460 | def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>; |
| 461 | def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>; |
| 462 | def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>; |
| 463 | def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>; |
| 464 | def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>; |
| 465 | def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>; |
| 466 | def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>; |
| 467 | def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>; |
| 468 | def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>; |
| 469 | } |
| 470 | |
| 471 | // |
| 472 | // AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros. |
| 473 | // |
| 474 | |
| 475 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
| 476 | isPseudo = 1, Predicates = [HasAVX512] in { |
| 477 | def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "", |
| 478 | [(set VR512:$dst, (v16f32 immAllZerosV))]>; |
| 479 | } |
| 480 | |
Craig Topper | fb1746b | 2014-01-30 06:03:19 +0000 | [diff] [blame] | 481 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 482 | def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>; |
| 483 | def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>; |
| 484 | def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>; |
Craig Topper | fb1746b | 2014-01-30 06:03:19 +0000 | [diff] [blame] | 485 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 486 | |
| 487 | //===----------------------------------------------------------------------===// |
| 488 | // AVX-512 - VECTOR INSERT |
| 489 | // |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 490 | multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To, |
| 491 | PatFrag vinsert_insert> { |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 492 | let hasSideEffects = 0, ExeDomain = To.ExeDomain in { |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 493 | defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst), |
| 494 | (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3), |
| 495 | "vinsert" # From.EltTypeName # "x" # From.NumElts, |
| 496 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 497 | (vinsert_insert:$src3 (To.VT To.RC:$src1), |
| 498 | (From.VT From.RC:$src2), |
| 499 | (iPTR imm))>, AVX512AIi8Base, EVEX_4V; |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 500 | |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 501 | let mayLoad = 1 in |
| 502 | defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst), |
| 503 | (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3), |
| 504 | "vinsert" # From.EltTypeName # "x" # From.NumElts, |
| 505 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 506 | (vinsert_insert:$src3 (To.VT To.RC:$src1), |
| 507 | (From.VT (bitconvert (From.LdFrag addr:$src2))), |
| 508 | (iPTR imm))>, AVX512AIi8Base, EVEX_4V, |
| 509 | EVEX_CD8<From.EltSize, From.CD8TupleForm>; |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 510 | } |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 511 | } |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 512 | |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 513 | multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From, |
| 514 | X86VectorVTInfo To, PatFrag vinsert_insert, |
| 515 | SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> { |
| 516 | let Predicates = p in { |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 517 | def : Pat<(vinsert_insert:$ins |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 518 | (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)), |
| 519 | (To.VT (!cast<Instruction>(InstrStr#"rr") |
| 520 | To.RC:$src1, From.RC:$src2, |
| 521 | (INSERT_get_vinsert_imm To.RC:$ins)))>; |
| 522 | |
| 523 | def : Pat<(vinsert_insert:$ins |
| 524 | (To.VT To.RC:$src1), |
| 525 | (From.VT (bitconvert (From.LdFrag addr:$src2))), |
| 526 | (iPTR imm)), |
| 527 | (To.VT (!cast<Instruction>(InstrStr#"rm") |
| 528 | To.RC:$src1, addr:$src2, |
| 529 | (INSERT_get_vinsert_imm To.RC:$ins)))>; |
| 530 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 531 | } |
| 532 | |
Adam Nemet | b1c3ef4 | 2014-10-15 23:42:04 +0000 | [diff] [blame] | 533 | multiclass vinsert_for_type<ValueType EltVT32, int Opcode128, |
| 534 | ValueType EltVT64, int Opcode256> { |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 535 | |
| 536 | let Predicates = [HasVLX] in |
| 537 | defm NAME # "32x4Z256" : vinsert_for_size<Opcode128, |
| 538 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| 539 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 540 | vinsert128_insert>, EVEX_V256; |
| 541 | |
| 542 | defm NAME # "32x4Z" : vinsert_for_size<Opcode128, |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 543 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| 544 | X86VectorVTInfo<16, EltVT32, VR512>, |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 545 | vinsert128_insert>, EVEX_V512; |
| 546 | |
| 547 | defm NAME # "64x4Z" : vinsert_for_size<Opcode256, |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 548 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 549 | X86VectorVTInfo< 8, EltVT64, VR512>, |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 550 | vinsert256_insert>, VEX_W, EVEX_V512; |
| 551 | |
| 552 | let Predicates = [HasVLX, HasDQI] in |
| 553 | defm NAME # "64x2Z256" : vinsert_for_size<Opcode128, |
| 554 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 555 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 556 | vinsert128_insert>, VEX_W, EVEX_V256; |
| 557 | |
| 558 | let Predicates = [HasDQI] in { |
| 559 | defm NAME # "64x2Z" : vinsert_for_size<Opcode128, |
| 560 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 561 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 562 | vinsert128_insert>, VEX_W, EVEX_V512; |
| 563 | |
| 564 | defm NAME # "32x8Z" : vinsert_for_size<Opcode256, |
| 565 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 566 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 567 | vinsert256_insert>, EVEX_V512; |
| 568 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 569 | } |
| 570 | |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 571 | defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>; |
| 572 | defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 573 | |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 574 | // Codegen pattern with the alternative types, |
| 575 | // Only add this if 64x2 and its friends are not supported natively via AVX512DQ. |
| 576 | defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info, |
| 577 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>; |
| 578 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info, |
| 579 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>; |
| 580 | |
| 581 | defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info, |
| 582 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>; |
| 583 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info, |
| 584 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>; |
| 585 | |
| 586 | defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info, |
| 587 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>; |
| 588 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info, |
| 589 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>; |
| 590 | |
| 591 | // Codegen pattern with the alternative types insert VEC128 into VEC256 |
| 592 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info, |
| 593 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
| 594 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info, |
| 595 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
| 596 | // Codegen pattern with the alternative types insert VEC128 into VEC512 |
| 597 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info, |
| 598 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 599 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info, |
| 600 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 601 | // Codegen pattern with the alternative types insert VEC256 into VEC512 |
| 602 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info, |
| 603 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 604 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info, |
| 605 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 606 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 607 | // vinsertps - insert f32 to XMM |
| 608 | def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 609 | (ins VR128X:$src1, VR128X:$src2, u8imm:$src3), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 610 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 611 | [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 612 | EVEX_4V; |
| 613 | def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 614 | (ins VR128X:$src1, f32mem:$src2, u8imm:$src3), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 615 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 616 | [(set VR128X:$dst, (X86insertps VR128X:$src1, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 617 | (v4f32 (scalar_to_vector (loadf32 addr:$src2))), |
| 618 | imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 619 | |
| 620 | //===----------------------------------------------------------------------===// |
| 621 | // AVX-512 VECTOR EXTRACT |
| 622 | //--- |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 623 | |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 624 | multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From, |
| 625 | X86VectorVTInfo To> { |
| 626 | // A subvector extract from the first vector position is |
Renato Golin | db7ea86 | 2015-09-09 19:44:40 +0000 | [diff] [blame] | 627 | // a subregister copy that needs no instruction. |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 628 | def NAME # To.NumElts: |
| 629 | Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))), |
| 630 | (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>; |
| 631 | } |
Renato Golin | db7ea86 | 2015-09-09 19:44:40 +0000 | [diff] [blame] | 632 | |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 633 | multiclass vextract_for_size<int Opcode, |
| 634 | X86VectorVTInfo From, X86VectorVTInfo To, |
| 635 | PatFrag vextract_extract> : |
| 636 | vextract_for_size_first_position_lowering<From, To> { |
| 637 | |
| 638 | let hasSideEffects = 0, ExeDomain = To.ExeDomain in { |
| 639 | // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to |
| 640 | // vextract_extract), we interesting only in patterns without mask, |
| 641 | // intrinsics pattern match generated bellow. |
| 642 | defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst), |
| 643 | (ins From.RC:$src1, i32u8imm:$idx), |
| 644 | "vextract" # To.EltTypeName # "x" # To.NumElts, |
| 645 | "$idx, $src1", "$src1, $idx", |
| 646 | [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1), |
| 647 | (iPTR imm)))]>, |
| 648 | AVX512AIi8Base, EVEX; |
| 649 | let mayStore = 1 in { |
| 650 | def rm : AVX512AIi8<Opcode, MRMDestMem, (outs), |
| 651 | (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2), |
| 652 | "vextract" # To.EltTypeName # "x" # To.NumElts # |
| 653 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 654 | []>, EVEX; |
| 655 | |
| 656 | def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs), |
| 657 | (ins To.MemOp:$dst, To.KRCWM:$mask, |
| 658 | From.RC:$src1, i32u8imm:$src2), |
| 659 | "vextract" # To.EltTypeName # "x" # To.NumElts # |
| 660 | "\t{$src2, $src1, $dst {${mask}}|" |
| 661 | "$dst {${mask}}, $src1, $src2}", |
| 662 | []>, EVEX_K, EVEX; |
| 663 | }//mayStore = 1 |
| 664 | } |
Renato Golin | db7ea86 | 2015-09-09 19:44:40 +0000 | [diff] [blame] | 665 | |
| 666 | // Intrinsic call with masking. |
| 667 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName # |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 668 | "x" # To.NumElts # "_" # From.Size) |
| 669 | From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask), |
| 670 | (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts # |
| 671 | From.ZSuffix # "rrk") |
| 672 | To.RC:$src0, |
| 673 | (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM), |
| 674 | From.RC:$src1, imm:$idx)>; |
Renato Golin | db7ea86 | 2015-09-09 19:44:40 +0000 | [diff] [blame] | 675 | |
| 676 | // Intrinsic call with zero-masking. |
| 677 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName # |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 678 | "x" # To.NumElts # "_" # From.Size) |
| 679 | From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask), |
| 680 | (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts # |
| 681 | From.ZSuffix # "rrkz") |
| 682 | (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM), |
| 683 | From.RC:$src1, imm:$idx)>; |
Renato Golin | db7ea86 | 2015-09-09 19:44:40 +0000 | [diff] [blame] | 684 | |
| 685 | // Intrinsic call without masking. |
| 686 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName # |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 687 | "x" # To.NumElts # "_" # From.Size) |
| 688 | From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)), |
| 689 | (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts # |
| 690 | From.ZSuffix # "rr") |
| 691 | From.RC:$src1, imm:$idx)>; |
Igor Breger | ac29a82 | 2015-09-09 14:35:09 +0000 | [diff] [blame] | 692 | } |
| 693 | |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 694 | // Codegen pattern for the alternative types |
| 695 | multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From, |
| 696 | X86VectorVTInfo To, PatFrag vextract_extract, |
| 697 | SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> : |
| 698 | vextract_for_size_first_position_lowering<From, To> { |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 699 | |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 700 | let Predicates = p in |
| 701 | def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)), |
| 702 | (To.VT (!cast<Instruction>(InstrStr#"rr") |
| 703 | From.RC:$src1, |
| 704 | (EXTRACT_get_vextract_imm To.RC:$ext)))>; |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 705 | } |
| 706 | |
| 707 | multiclass vextract_for_type<ValueType EltVT32, int Opcode128, |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 708 | ValueType EltVT64, int Opcode256> { |
| 709 | defm NAME # "32x4Z" : vextract_for_size<Opcode128, |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 710 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 711 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 712 | vextract128_extract>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 713 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 714 | defm NAME # "64x4Z" : vextract_for_size<Opcode256, |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 715 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 716 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 717 | vextract256_extract>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 718 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>; |
| 719 | let Predicates = [HasVLX] in |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 720 | defm NAME # "32x4Z256" : vextract_for_size<Opcode128, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 721 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 722 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 723 | vextract128_extract>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 724 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
| 725 | let Predicates = [HasVLX, HasDQI] in |
| 726 | defm NAME # "64x2Z256" : vextract_for_size<Opcode128, |
| 727 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 728 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 729 | vextract128_extract>, |
| 730 | VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>; |
| 731 | let Predicates = [HasDQI] in { |
| 732 | defm NAME # "64x2Z" : vextract_for_size<Opcode128, |
| 733 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 734 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 735 | vextract128_extract>, |
| 736 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| 737 | defm NAME # "32x8Z" : vextract_for_size<Opcode256, |
| 738 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 739 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 740 | vextract256_extract>, |
| 741 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| 742 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 743 | } |
| 744 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 745 | defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>; |
| 746 | defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 747 | |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 748 | // extract_subvector codegen patterns with the alternative types. |
| 749 | // Only add this if 64x2 and its friends are not supported natively via AVX512DQ. |
| 750 | defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info, |
| 751 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>; |
| 752 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info, |
| 753 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>; |
| 754 | |
| 755 | defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info, |
Igor Breger | 684af81 | 2015-10-26 12:26:34 +0000 | [diff] [blame] | 756 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 757 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info, |
| 758 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>; |
| 759 | |
| 760 | defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info, |
| 761 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>; |
| 762 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info, |
| 763 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>; |
| 764 | |
| 765 | // Codegen pattern with the alternative types extract VEC128 from VEC512 |
| 766 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info, |
| 767 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 768 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info, |
| 769 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 770 | // Codegen pattern with the alternative types extract VEC256 from VEC512 |
| 771 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info, |
| 772 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 773 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info, |
| 774 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 775 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 776 | // A 128-bit subvector insert to the first 512-bit vector position |
| 777 | // is a subregister copy that needs no instruction. |
| 778 | def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)), |
| 779 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), |
| 780 | (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 781 | sub_ymm)>; |
| 782 | def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)), |
| 783 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), |
| 784 | (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 785 | sub_ymm)>; |
| 786 | def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)), |
| 787 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), |
| 788 | (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 789 | sub_ymm)>; |
| 790 | def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)), |
| 791 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), |
| 792 | (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 793 | sub_ymm)>; |
| 794 | |
| 795 | def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)), |
| 796 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| 797 | def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)), |
| 798 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| 799 | def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)), |
| 800 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| 801 | def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)), |
| 802 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
Igor Breger | cbb9550 | 2015-10-18 09:56:39 +0000 | [diff] [blame] | 803 | def : Pat<(insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0)), |
| 804 | (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| 805 | def : Pat<(insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0)), |
| 806 | (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 807 | |
| 808 | // vextractps - extract 32 bits from XMM |
| 809 | def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst), |
Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 810 | (ins VR128X:$src1, u8imm:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 811 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 812 | [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>, |
| 813 | EVEX; |
| 814 | |
| 815 | def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs), |
Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 816 | (ins f32mem:$dst, VR128X:$src1, u8imm:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 817 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 818 | [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2), |
Elena Demikhovsky | 2aafc22 | 2014-02-11 07:25:59 +0000 | [diff] [blame] | 819 | addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 820 | |
| 821 | //===---------------------------------------------------------------------===// |
| 822 | // AVX-512 BROADCAST |
| 823 | //--- |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 824 | |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 825 | multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr, |
| 826 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> { |
| 827 | |
| 828 | defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 829 | (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src", |
| 830 | (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>, |
| 831 | T8PD, EVEX; |
| 832 | let mayLoad = 1 in |
| 833 | defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
| 834 | (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src", |
| 835 | (DestInfo.VT (X86VBroadcast |
| 836 | (SrcInfo.ScalarLdFrag addr:$src)))>, |
| 837 | T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 838 | } |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 839 | |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 840 | multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr, |
| 841 | AVX512VLVectorVTInfo _> { |
| 842 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>, |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 843 | EVEX_V512; |
| 844 | |
| 845 | let Predicates = [HasVLX] in { |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 846 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>, |
| 847 | EVEX_V256; |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 848 | } |
| 849 | } |
| 850 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 851 | let ExeDomain = SSEPackedSingle in { |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 852 | defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss", |
| 853 | avx512vl_f32_info>; |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 854 | let Predicates = [HasVLX] in { |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 855 | defm VBROADCASTSSZ128 : avx512_broadcast_rm<0x18, "vbroadcastss", |
| 856 | v4f32x_info, v4f32x_info>, EVEX_V128; |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 857 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 858 | } |
| 859 | |
| 860 | let ExeDomain = SSEPackedDouble in { |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 861 | defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd", |
| 862 | avx512vl_f64_info>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 863 | } |
| 864 | |
Robert Khasanov | 8d9b93e | 2014-12-16 16:12:11 +0000 | [diff] [blame] | 865 | // avx512_broadcast_pat introduces patterns for broadcast with a scalar argument. |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 866 | // Later, we can canonize broadcast instructions before ISel phase and |
Robert Khasanov | 8d9b93e | 2014-12-16 16:12:11 +0000 | [diff] [blame] | 867 | // eliminate additional patterns on ISel. |
Robert Khasanov | 8e8c399 | 2014-12-09 18:45:30 +0000 | [diff] [blame] | 868 | // SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar |
| 869 | // representations of source |
| 870 | multiclass avx512_broadcast_pat<string InstName, SDNode OpNode, |
| 871 | X86VectorVTInfo _, RegisterClass SrcRC_v, |
| 872 | RegisterClass SrcRC_s> { |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 873 | def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))), |
Robert Khasanov | 8e8c399 | 2014-12-09 18:45:30 +0000 | [diff] [blame] | 874 | (!cast<Instruction>(InstName##"r") |
| 875 | (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>; |
| 876 | |
| 877 | let AddedComplexity = 30 in { |
| 878 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 879 | (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)), |
Robert Khasanov | 8e8c399 | 2014-12-09 18:45:30 +0000 | [diff] [blame] | 880 | (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask, |
| 881 | (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>; |
| 882 | |
| 883 | def : Pat<(_.VT(vselect _.KRCWM:$mask, |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 884 | (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)), |
Robert Khasanov | 8e8c399 | 2014-12-09 18:45:30 +0000 | [diff] [blame] | 885 | (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask, |
| 886 | (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>; |
| 887 | } |
| 888 | } |
| 889 | |
| 890 | defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info, |
| 891 | VR128X, FR32X>; |
| 892 | defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info, |
| 893 | VR128X, FR64X>; |
| 894 | |
| 895 | let Predicates = [HasVLX] in { |
| 896 | defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast, |
| 897 | v8f32x_info, VR128X, FR32X>; |
| 898 | defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast, |
| 899 | v4f32x_info, VR128X, FR32X>; |
| 900 | defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast, |
| 901 | v4f64x_info, VR128X, FR64X>; |
| 902 | } |
| 903 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 904 | def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 905 | (VBROADCASTSSZm addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 906 | def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 907 | (VBROADCASTSDZm addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 908 | |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 909 | def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 910 | (VBROADCASTSSZm addr:$src)>; |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 911 | def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 912 | (VBROADCASTSDZm addr:$src)>; |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 913 | |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 914 | multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _, |
| 915 | RegisterClass SrcRC> { |
| 916 | defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 917 | (ins SrcRC:$src), "vpbroadcast"##_.Suffix, |
| 918 | "$src", "$src", []>, T8PD, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 919 | } |
| 920 | |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 921 | multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _, |
| 922 | RegisterClass SrcRC, Predicate prd> { |
| 923 | let Predicates = [prd] in |
| 924 | defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512; |
| 925 | let Predicates = [prd, HasVLX] in { |
| 926 | defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256; |
| 927 | defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128; |
| 928 | } |
| 929 | } |
| 930 | |
| 931 | defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32, |
| 932 | HasBWI>; |
| 933 | defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32, |
| 934 | HasBWI>; |
| 935 | defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32, |
| 936 | HasAVX512>; |
| 937 | defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64, |
| 938 | HasAVX512>, VEX_W; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 939 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 940 | def : Pat <(v16i32 (X86vzext VK16WM:$mask)), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 941 | (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 942 | |
| 943 | def : Pat <(v8i64 (X86vzext VK8WM:$mask)), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 944 | (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 945 | |
| 946 | def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 947 | (VPBROADCASTDrZr GR32:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 948 | def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 949 | (VPBROADCASTQrZr GR64:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 950 | |
Cameron McInally | 394d557 | 2013-10-31 13:56:31 +0000 | [diff] [blame] | 951 | def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 952 | (VPBROADCASTDrZr GR32:$src)>; |
Cameron McInally | 394d557 | 2013-10-31 13:56:31 +0000 | [diff] [blame] | 953 | def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 954 | (VPBROADCASTQrZr GR64:$src)>; |
Cameron McInally | 394d557 | 2013-10-31 13:56:31 +0000 | [diff] [blame] | 955 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 956 | def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src), |
| 957 | (v16i32 immAllZerosV), (i16 GR16:$mask))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 958 | (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 959 | def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src), |
| 960 | (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 961 | (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 962 | |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 963 | // Provide aliases for broadcast from the same register class that |
| 964 | // automatically does the extract. |
| 965 | multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo, |
| 966 | X86VectorVTInfo SrcInfo> { |
| 967 | def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))), |
| 968 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r") |
| 969 | (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>; |
| 970 | } |
| 971 | |
| 972 | multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr, |
| 973 | AVX512VLVectorVTInfo _, Predicate prd> { |
| 974 | let Predicates = [prd] in { |
| 975 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>, |
| 976 | avx512_int_broadcast_rm_lowering<_.info512, _.info256>, |
| 977 | EVEX_V512; |
| 978 | // Defined separately to avoid redefinition. |
| 979 | defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>; |
| 980 | } |
| 981 | let Predicates = [prd, HasVLX] in { |
| 982 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>, |
| 983 | avx512_int_broadcast_rm_lowering<_.info256, _.info256>, |
| 984 | EVEX_V256; |
| 985 | defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>, |
| 986 | EVEX_V128; |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 987 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 988 | } |
| 989 | |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 990 | defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb", |
| 991 | avx512vl_i8_info, HasBWI>; |
| 992 | defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw", |
| 993 | avx512vl_i16_info, HasBWI>; |
| 994 | defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd", |
| 995 | avx512vl_i32_info, HasAVX512>; |
| 996 | defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq", |
| 997 | avx512vl_i64_info, HasAVX512>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 998 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 999 | multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr, |
| 1000 | X86VectorVTInfo _Dst, X86VectorVTInfo _Src> { |
Asaf Badouh | b0d91fa | 2015-12-27 12:14:34 +0000 | [diff] [blame] | 1001 | let mayLoad = 1 in |
| 1002 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 1003 | (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src", |
| 1004 | (_Dst.VT (X86SubVBroadcast |
| 1005 | (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>, |
| 1006 | AVX5128IBase, EVEX; |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1007 | } |
| 1008 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1009 | defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", |
| 1010 | v16i32_info, v4i32x_info>, |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1011 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1012 | defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4", |
| 1013 | v16f32_info, v4f32x_info>, |
| 1014 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
| 1015 | defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4", |
| 1016 | v8i64_info, v4i64x_info>, VEX_W, |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1017 | EVEX_V512, EVEX_CD8<64, CD8VT4>; |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1018 | defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4", |
| 1019 | v8f64_info, v4f64x_info>, VEX_W, |
| 1020 | EVEX_V512, EVEX_CD8<64, CD8VT4>; |
| 1021 | |
| 1022 | let Predicates = [HasVLX] in { |
| 1023 | defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", |
| 1024 | v8i32x_info, v4i32x_info>, |
| 1025 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
| 1026 | defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4", |
| 1027 | v8f32x_info, v4f32x_info>, |
| 1028 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
| 1029 | } |
| 1030 | let Predicates = [HasVLX, HasDQI] in { |
| 1031 | defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2", |
| 1032 | v4i64x_info, v2i64x_info>, VEX_W, |
| 1033 | EVEX_V256, EVEX_CD8<64, CD8VT2>; |
| 1034 | defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2", |
| 1035 | v4f64x_info, v2f64x_info>, VEX_W, |
| 1036 | EVEX_V256, EVEX_CD8<64, CD8VT2>; |
| 1037 | } |
| 1038 | let Predicates = [HasDQI] in { |
| 1039 | defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2", |
| 1040 | v8i64_info, v2i64x_info>, VEX_W, |
| 1041 | EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| 1042 | defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8", |
| 1043 | v16i32_info, v8i32x_info>, |
| 1044 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| 1045 | defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2", |
| 1046 | v8f64_info, v2f64x_info>, VEX_W, |
| 1047 | EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| 1048 | defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8", |
| 1049 | v16f32_info, v8f32x_info>, |
| 1050 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| 1051 | } |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1052 | |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1053 | multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr, |
| 1054 | X86VectorVTInfo _Dst, X86VectorVTInfo _Src, |
| 1055 | SDNode OpNode = X86SubVBroadcast> { |
| 1056 | |
| 1057 | defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
| 1058 | (ins _Src.RC:$src), OpcodeStr, "$src", "$src", |
| 1059 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>, |
| 1060 | T8PD, EVEX; |
| 1061 | let mayLoad = 1 in |
| 1062 | defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 1063 | (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src", |
| 1064 | (_Dst.VT (OpNode |
| 1065 | (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>, |
| 1066 | T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>; |
| 1067 | } |
| 1068 | |
| 1069 | multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr, |
| 1070 | AVX512VLVectorVTInfo _> { |
| 1071 | let Predicates = [HasDQI] in |
| 1072 | defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>, |
| 1073 | EVEX_V512; |
| 1074 | let Predicates = [HasDQI, HasVLX] in |
| 1075 | defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>, |
| 1076 | EVEX_V256; |
| 1077 | } |
| 1078 | |
| 1079 | multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr, |
| 1080 | AVX512VLVectorVTInfo _> : |
| 1081 | avx512_common_broadcast_32x2<opc, OpcodeStr, _> { |
| 1082 | |
| 1083 | let Predicates = [HasDQI, HasVLX] in |
| 1084 | defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128, |
| 1085 | X86SubV32x2Broadcast>, EVEX_V128; |
| 1086 | } |
| 1087 | |
| 1088 | defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2", |
| 1089 | avx512vl_i32_info>; |
| 1090 | defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2", |
| 1091 | avx512vl_f32_info>; |
| 1092 | |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1093 | def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1094 | (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>; |
Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 1095 | def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))), |
| 1096 | (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>; |
| 1097 | |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1098 | def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1099 | (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>; |
Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 1100 | def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))), |
| 1101 | (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>; |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1102 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1103 | // Provide fallback in case the load node that is used in the patterns above |
| 1104 | // is used by additional users, which prevents the pattern selection. |
| 1105 | def : Pat<(v16f32 (X86VBroadcast FR32X:$src)), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1106 | (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1107 | def : Pat<(v8f64 (X86VBroadcast FR64X:$src)), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1108 | (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1109 | |
| 1110 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1111 | //===----------------------------------------------------------------------===// |
| 1112 | // AVX-512 BROADCAST MASK TO VECTOR REGISTER |
| 1113 | //--- |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1114 | multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr, |
| 1115 | X86VectorVTInfo _, RegisterClass KRC> { |
| 1116 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1117 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1118 | [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1119 | } |
| 1120 | |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1121 | multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr, |
| 1122 | AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> { |
| 1123 | let Predicates = [HasCDI] in |
| 1124 | defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512; |
| 1125 | let Predicates = [HasCDI, HasVLX] in { |
| 1126 | defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256; |
| 1127 | defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128; |
| 1128 | } |
| 1129 | } |
| 1130 | |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 1131 | defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1132 | avx512vl_i32_info, VK16>; |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 1133 | defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1134 | avx512vl_i64_info, VK8>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1135 | |
| 1136 | //===----------------------------------------------------------------------===// |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1137 | // -- VPERMI2 - 3 source operands form -- |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1138 | multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1139 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1140 | let Constraints = "$src1 = $dst" in { |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1141 | defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst), |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1142 | (ins _.RC:$src2, _.RC:$src3), |
| 1143 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1144 | (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1145 | AVX5128IBase; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1146 | |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1147 | let mayLoad = 1 in |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1148 | defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst), |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1149 | (ins _.RC:$src2, _.MemOp:$src3), |
| 1150 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1151 | (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1152 | (_.VT (bitconvert (_.LdFrag addr:$src3)))))>, |
| 1153 | EVEX_4V, AVX5128IBase; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1154 | } |
| 1155 | } |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1156 | multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr, |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1157 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1158 | let mayLoad = 1, Constraints = "$src1 = $dst" in |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1159 | defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst), |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1160 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 1161 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 1162 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1163 | (_.VT (X86VPermi2X IdxVT.RC:$src1, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1164 | _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1165 | AVX5128IBase, EVEX_4V, EVEX_B; |
Adam Nemet | efe9c98 | 2014-07-02 21:25:58 +0000 | [diff] [blame] | 1166 | } |
| 1167 | |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1168 | multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr, |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1169 | AVX512VLVectorVTInfo VTInfo, |
| 1170 | AVX512VLVectorVTInfo ShuffleMask> { |
| 1171 | defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512, |
| 1172 | ShuffleMask.info512>, |
| 1173 | avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512, |
| 1174 | ShuffleMask.info512>, EVEX_V512; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1175 | let Predicates = [HasVLX] in { |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1176 | defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128, |
| 1177 | ShuffleMask.info128>, |
| 1178 | avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128, |
| 1179 | ShuffleMask.info128>, EVEX_V128; |
| 1180 | defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256, |
| 1181 | ShuffleMask.info256>, |
| 1182 | avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256, |
| 1183 | ShuffleMask.info256>, EVEX_V256; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1184 | } |
| 1185 | } |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1186 | |
| 1187 | multiclass avx512_perm_i_sizes_w<bits<8> opc, string OpcodeStr, |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1188 | AVX512VLVectorVTInfo VTInfo, |
| 1189 | AVX512VLVectorVTInfo Idx> { |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1190 | let Predicates = [HasBWI] in |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1191 | defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512, |
| 1192 | Idx.info512>, EVEX_V512; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1193 | let Predicates = [HasBWI, HasVLX] in { |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1194 | defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128, |
| 1195 | Idx.info128>, EVEX_V128; |
| 1196 | defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256, |
| 1197 | Idx.info256>, EVEX_V256; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1198 | } |
| 1199 | } |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1200 | |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1201 | defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", |
| 1202 | avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| 1203 | defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", |
| 1204 | avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
| 1205 | defm VPERMI2W : avx512_perm_i_sizes_w<0x75, "vpermi2w", |
| 1206 | avx512vl_i16_info, avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>; |
| 1207 | defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", |
| 1208 | avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| 1209 | defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", |
| 1210 | avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1211 | |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1212 | // VPERMT2 |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1213 | multiclass avx512_perm_t<bits<8> opc, string OpcodeStr, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1214 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1215 | let Constraints = "$src1 = $dst" in { |
| 1216 | defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 1217 | (ins IdxVT.RC:$src2, _.RC:$src3), |
| 1218 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1219 | (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1220 | AVX5128IBase; |
| 1221 | |
| 1222 | let mayLoad = 1 in |
| 1223 | defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 1224 | (ins IdxVT.RC:$src2, _.MemOp:$src3), |
| 1225 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1226 | (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1227 | (bitconvert (_.LdFrag addr:$src3))))>, |
| 1228 | EVEX_4V, AVX5128IBase; |
| 1229 | } |
| 1230 | } |
| 1231 | multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1232 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1233 | let mayLoad = 1, Constraints = "$src1 = $dst" in |
| 1234 | defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 1235 | (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3), |
| 1236 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 1237 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1238 | (_.VT (X86VPermt2 _.RC:$src1, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1239 | IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>, |
| 1240 | AVX5128IBase, EVEX_4V, EVEX_B; |
| 1241 | } |
| 1242 | |
| 1243 | multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1244 | AVX512VLVectorVTInfo VTInfo, |
| 1245 | AVX512VLVectorVTInfo ShuffleMask> { |
| 1246 | defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1247 | ShuffleMask.info512>, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1248 | avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1249 | ShuffleMask.info512>, EVEX_V512; |
| 1250 | let Predicates = [HasVLX] in { |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1251 | defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1252 | ShuffleMask.info128>, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1253 | avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1254 | ShuffleMask.info128>, EVEX_V128; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1255 | defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1256 | ShuffleMask.info256>, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1257 | avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256, |
| 1258 | ShuffleMask.info256>, EVEX_V256; |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1259 | } |
| 1260 | } |
| 1261 | |
| 1262 | multiclass avx512_perm_t_sizes_w<bits<8> opc, string OpcodeStr, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1263 | AVX512VLVectorVTInfo VTInfo, |
| 1264 | AVX512VLVectorVTInfo Idx> { |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1265 | let Predicates = [HasBWI] in |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1266 | defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512, |
| 1267 | Idx.info512>, EVEX_V512; |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1268 | let Predicates = [HasBWI, HasVLX] in { |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1269 | defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128, |
| 1270 | Idx.info128>, EVEX_V128; |
| 1271 | defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256, |
| 1272 | Idx.info256>, EVEX_V256; |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1273 | } |
| 1274 | } |
| 1275 | |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1276 | defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1277 | avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1278 | defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1279 | avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1280 | defm VPERMT2W : avx512_perm_t_sizes_w<0x7D, "vpermt2w", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1281 | avx512vl_i16_info, avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1282 | defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1283 | avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1284 | defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1285 | avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 299cf511 | 2014-04-29 09:09:15 +0000 | [diff] [blame] | 1286 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1287 | //===----------------------------------------------------------------------===// |
| 1288 | // AVX-512 - BLEND using mask |
| 1289 | // |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1290 | multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
| 1291 | let ExeDomain = _.ExeDomain in { |
| 1292 | def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1293 | (ins _.RC:$src1, _.RC:$src2), |
| 1294 | !strconcat(OpcodeStr, |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 1295 | "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1296 | []>, EVEX_4V; |
| 1297 | def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1298 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1299 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1300 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1301 | [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1), |
| 1302 | (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K; |
| 1303 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1304 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 1305 | !strconcat(OpcodeStr, |
| 1306 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), |
| 1307 | []>, EVEX_4V, EVEX_KZ; |
| 1308 | let mayLoad = 1 in { |
| 1309 | def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1310 | (ins _.RC:$src1, _.MemOp:$src2), |
| 1311 | !strconcat(OpcodeStr, |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 1312 | "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1313 | []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 1314 | def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1315 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1316 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1317 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1318 | [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1), |
| 1319 | (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>, |
| 1320 | EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>; |
| 1321 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1322 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| 1323 | !strconcat(OpcodeStr, |
| 1324 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), |
| 1325 | []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>; |
| 1326 | } |
| 1327 | } |
| 1328 | } |
| 1329 | multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
| 1330 | |
| 1331 | def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1332 | (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2), |
| 1333 | !strconcat(OpcodeStr, |
| 1334 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1335 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1336 | [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1), |
| 1337 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>, |
Elena Demikhovsky | 3121449 | 2014-12-23 09:36:28 +0000 | [diff] [blame] | 1338 | EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1339 | |
| 1340 | def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1341 | (ins _.RC:$src1, _.ScalarMemOp:$src2), |
| 1342 | !strconcat(OpcodeStr, |
| 1343 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 1344 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
Elena Demikhovsky | 3121449 | 2014-12-23 09:36:28 +0000 | [diff] [blame] | 1345 | []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1346 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1347 | } |
| 1348 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1349 | multiclass blendmask_dq <bits<8> opc, string OpcodeStr, |
| 1350 | AVX512VLVectorVTInfo VTInfo> { |
| 1351 | defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, |
| 1352 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1353 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1354 | let Predicates = [HasVLX] in { |
| 1355 | defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>, |
| 1356 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 1357 | defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>, |
| 1358 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1359 | } |
| 1360 | } |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1361 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1362 | multiclass blendmask_bw <bits<8> opc, string OpcodeStr, |
| 1363 | AVX512VLVectorVTInfo VTInfo> { |
| 1364 | let Predicates = [HasBWI] in |
| 1365 | defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1366 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1367 | let Predicates = [HasBWI, HasVLX] in { |
| 1368 | defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 1369 | defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1370 | } |
| 1371 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1372 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1373 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1374 | defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>; |
| 1375 | defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W; |
| 1376 | defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>; |
| 1377 | defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W; |
| 1378 | defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>; |
| 1379 | defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1380 | |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1381 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1382 | let Predicates = [HasAVX512] in { |
| 1383 | def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1), |
| 1384 | (v8f32 VR256X:$src2))), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1385 | (EXTRACT_SUBREG |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1386 | (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1387 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1388 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 1389 | |
| 1390 | def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1), |
| 1391 | (v8i32 VR256X:$src2))), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1392 | (EXTRACT_SUBREG |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1393 | (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1394 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1395 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 1396 | } |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1397 | //===----------------------------------------------------------------------===// |
| 1398 | // Compare Instructions |
| 1399 | //===----------------------------------------------------------------------===// |
| 1400 | |
| 1401 | // avx512_cmp_scalar - AVX512 CMPSS and CMPSD |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1402 | |
| 1403 | multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{ |
| 1404 | |
| 1405 | defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1406 | (outs _.KRC:$dst), |
| 1407 | (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 1408 | "vcmp${cc}"#_.Suffix, |
| 1409 | "$src2, $src1", "$src1, $src2", |
| 1410 | (OpNode (_.VT _.RC:$src1), |
| 1411 | (_.VT _.RC:$src2), |
| 1412 | imm:$cc)>, EVEX_4V; |
| 1413 | let mayLoad = 1 in |
| 1414 | defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 1415 | (outs _.KRC:$dst), |
| 1416 | (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc), |
| 1417 | "vcmp${cc}"#_.Suffix, |
| 1418 | "$src2, $src1", "$src1, $src2", |
| 1419 | (OpNode (_.VT _.RC:$src1), |
| 1420 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 1421 | imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
| 1422 | |
| 1423 | defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1424 | (outs _.KRC:$dst), |
| 1425 | (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 1426 | "vcmp${cc}"#_.Suffix, |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 1427 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1428 | (OpNodeRnd (_.VT _.RC:$src1), |
| 1429 | (_.VT _.RC:$src2), |
| 1430 | imm:$cc, |
| 1431 | (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B; |
| 1432 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1433 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1434 | defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1435 | (outs VK1:$dst), |
| 1436 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1437 | "vcmp"#_.Suffix, |
| 1438 | "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V; |
| 1439 | defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 1440 | (outs _.KRC:$dst), |
| 1441 | (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
| 1442 | "vcmp"#_.Suffix, |
| 1443 | "$cc, $src2, $src1", "$src1, $src2, $cc">, |
| 1444 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
| 1445 | |
| 1446 | defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1447 | (outs _.KRC:$dst), |
| 1448 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1449 | "vcmp"#_.Suffix, |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 1450 | "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">, |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1451 | EVEX_4V, EVEX_B; |
| 1452 | }// let isAsmParserOnly = 1, hasSideEffects = 0 |
| 1453 | |
| 1454 | let isCodeGenOnly = 1 in { |
| 1455 | def rr : AVX512Ii8<0xC2, MRMSrcReg, |
| 1456 | (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc), |
| 1457 | !strconcat("vcmp${cc}", _.Suffix, |
| 1458 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1459 | [(set _.KRC:$dst, (OpNode _.FRC:$src1, |
| 1460 | _.FRC:$src2, |
| 1461 | imm:$cc))], |
| 1462 | IIC_SSE_ALU_F32S_RR>, EVEX_4V; |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1463 | let mayLoad = 1 in |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1464 | def rm : AVX512Ii8<0xC2, MRMSrcMem, |
| 1465 | (outs _.KRC:$dst), |
| 1466 | (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), |
| 1467 | !strconcat("vcmp${cc}", _.Suffix, |
| 1468 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1469 | [(set _.KRC:$dst, (OpNode _.FRC:$src1, |
| 1470 | (_.ScalarLdFrag addr:$src2), |
| 1471 | imm:$cc))], |
| 1472 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1473 | } |
| 1474 | } |
| 1475 | |
| 1476 | let Predicates = [HasAVX512] in { |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1477 | defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>, |
| 1478 | AVX512XSIi8Base; |
| 1479 | defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>, |
| 1480 | AVX512XDIi8Base, VEX_W; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1481 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1482 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1483 | multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1484 | X86VectorVTInfo _> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1485 | def rr : AVX512BI<opc, MRMSrcReg, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1486 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2), |
| 1487 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1488 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1489 | IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1490 | let mayLoad = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1491 | def rm : AVX512BI<opc, MRMSrcMem, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1492 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2), |
| 1493 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1494 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1495 | (_.VT (bitconvert (_.LdFrag addr:$src2)))))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1496 | IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1497 | def rrk : AVX512BI<opc, MRMSrcReg, |
| 1498 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 1499 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", |
| 1500 | "$dst {${mask}}, $src1, $src2}"), |
| 1501 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1502 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))], |
| 1503 | IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
| 1504 | let mayLoad = 1 in |
| 1505 | def rmk : AVX512BI<opc, MRMSrcMem, |
| 1506 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| 1507 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", |
| 1508 | "$dst {${mask}}, $src1, $src2}"), |
| 1509 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1510 | (OpNode (_.VT _.RC:$src1), |
| 1511 | (_.VT (bitconvert |
| 1512 | (_.LdFrag addr:$src2))))))], |
| 1513 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1514 | } |
| 1515 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1516 | multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1517 | X86VectorVTInfo _> : |
| 1518 | avx512_icmp_packed<opc, OpcodeStr, OpNode, _> { |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1519 | let mayLoad = 1 in { |
| 1520 | def rmb : AVX512BI<opc, MRMSrcMem, |
| 1521 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2), |
| 1522 | !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst", |
| 1523 | "|$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1524 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1525 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))))], |
| 1526 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 1527 | def rmbk : AVX512BI<opc, MRMSrcMem, |
| 1528 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
| 1529 | _.ScalarMemOp:$src2), |
| 1530 | !strconcat(OpcodeStr, |
| 1531 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1532 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1533 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1534 | (OpNode (_.VT _.RC:$src1), |
| 1535 | (X86VBroadcast |
| 1536 | (_.ScalarLdFrag addr:$src2)))))], |
| 1537 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
| 1538 | } |
| 1539 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1540 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1541 | multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1542 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 1543 | let Predicates = [prd] in |
| 1544 | defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>, |
| 1545 | EVEX_V512; |
| 1546 | |
| 1547 | let Predicates = [prd, HasVLX] in { |
| 1548 | defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 1549 | EVEX_V256; |
| 1550 | defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 1551 | EVEX_V128; |
| 1552 | } |
| 1553 | } |
| 1554 | |
| 1555 | multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr, |
| 1556 | SDNode OpNode, AVX512VLVectorVTInfo VTInfo, |
| 1557 | Predicate prd> { |
| 1558 | let Predicates = [prd] in |
| 1559 | defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>, |
| 1560 | EVEX_V512; |
| 1561 | |
| 1562 | let Predicates = [prd, HasVLX] in { |
| 1563 | defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 1564 | EVEX_V256; |
| 1565 | defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 1566 | EVEX_V128; |
| 1567 | } |
| 1568 | } |
| 1569 | |
| 1570 | defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm, |
| 1571 | avx512vl_i8_info, HasBWI>, |
| 1572 | EVEX_CD8<8, CD8VF>; |
| 1573 | |
| 1574 | defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm, |
| 1575 | avx512vl_i16_info, HasBWI>, |
| 1576 | EVEX_CD8<16, CD8VF>; |
| 1577 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1578 | defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1579 | avx512vl_i32_info, HasAVX512>, |
| 1580 | EVEX_CD8<32, CD8VF>; |
| 1581 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1582 | defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1583 | avx512vl_i64_info, HasAVX512>, |
| 1584 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 1585 | |
| 1586 | defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm, |
| 1587 | avx512vl_i8_info, HasBWI>, |
| 1588 | EVEX_CD8<8, CD8VF>; |
| 1589 | |
| 1590 | defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm, |
| 1591 | avx512vl_i16_info, HasBWI>, |
| 1592 | EVEX_CD8<16, CD8VF>; |
| 1593 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1594 | defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1595 | avx512vl_i32_info, HasAVX512>, |
| 1596 | EVEX_CD8<32, CD8VF>; |
| 1597 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1598 | defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1599 | avx512vl_i64_info, HasAVX512>, |
| 1600 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1601 | |
| 1602 | def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1603 | (COPY_TO_REGCLASS (VPCMPGTDZrr |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1604 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1605 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>; |
| 1606 | |
| 1607 | def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1608 | (COPY_TO_REGCLASS (VPCMPEQDZrr |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1609 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1610 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>; |
| 1611 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1612 | multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode, |
| 1613 | X86VectorVTInfo _> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1614 | def rri : AVX512AIi8<opc, MRMSrcReg, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1615 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1616 | !strconcat("vpcmp${cc}", Suffix, |
| 1617 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1618 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 1619 | imm:$cc))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1620 | IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1621 | let mayLoad = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1622 | def rmi : AVX512AIi8<opc, MRMSrcMem, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1623 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1624 | !strconcat("vpcmp${cc}", Suffix, |
| 1625 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1626 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1627 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1628 | imm:$cc))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1629 | IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
| 1630 | def rrik : AVX512AIi8<opc, MRMSrcReg, |
| 1631 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1632 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1633 | !strconcat("vpcmp${cc}", Suffix, |
| 1634 | "\t{$src2, $src1, $dst {${mask}}|", |
| 1635 | "$dst {${mask}}, $src1, $src2}"), |
| 1636 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1637 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1638 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1639 | IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
| 1640 | let mayLoad = 1 in |
| 1641 | def rmik : AVX512AIi8<opc, MRMSrcMem, |
| 1642 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1643 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1644 | !strconcat("vpcmp${cc}", Suffix, |
| 1645 | "\t{$src2, $src1, $dst {${mask}}|", |
| 1646 | "$dst {${mask}}, $src1, $src2}"), |
| 1647 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1648 | (OpNode (_.VT _.RC:$src1), |
| 1649 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1650 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1651 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
| 1652 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1653 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1654 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1655 | def rri_alt : AVX512AIi8<opc, MRMSrcReg, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1656 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1657 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", |
| 1658 | "$dst, $src1, $src2, $cc}"), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1659 | [], IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1660 | let mayLoad = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1661 | def rmi_alt : AVX512AIi8<opc, MRMSrcMem, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1662 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1663 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", |
| 1664 | "$dst, $src1, $src2, $cc}"), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1665 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1666 | def rrik_alt : AVX512AIi8<opc, MRMSrcReg, |
| 1667 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1668 | u8imm:$cc), |
Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 1669 | !strconcat("vpcmp", Suffix, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1670 | "\t{$cc, $src2, $src1, $dst {${mask}}|", |
| 1671 | "$dst {${mask}}, $src1, $src2, $cc}"), |
| 1672 | [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1673 | let mayLoad = 1 in |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1674 | def rmik_alt : AVX512AIi8<opc, MRMSrcMem, |
| 1675 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1676 | u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1677 | !strconcat("vpcmp", Suffix, |
| 1678 | "\t{$cc, $src2, $src1, $dst {${mask}}|", |
| 1679 | "$dst {${mask}}, $src1, $src2, $cc}"), |
Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 1680 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1681 | } |
| 1682 | } |
| 1683 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1684 | multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode, |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1685 | X86VectorVTInfo _> : |
| 1686 | avx512_icmp_cc<opc, Suffix, OpNode, _> { |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1687 | def rmib : AVX512AIi8<opc, MRMSrcMem, |
| 1688 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1689 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1690 | !strconcat("vpcmp${cc}", Suffix, |
| 1691 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 1692 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1693 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1694 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1695 | imm:$cc))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1696 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 1697 | def rmibk : AVX512AIi8<opc, MRMSrcMem, |
| 1698 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1699 | _.ScalarMemOp:$src2, AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1700 | !strconcat("vpcmp${cc}", Suffix, |
| 1701 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1702 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1703 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1704 | (OpNode (_.VT _.RC:$src1), |
| 1705 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1706 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1707 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1708 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1709 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1710 | let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in { |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1711 | def rmib_alt : AVX512AIi8<opc, MRMSrcMem, |
| 1712 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1713 | u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1714 | !strconcat("vpcmp", Suffix, |
| 1715 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 1716 | "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), |
| 1717 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 1718 | def rmibk_alt : AVX512AIi8<opc, MRMSrcMem, |
| 1719 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1720 | _.ScalarMemOp:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1721 | !strconcat("vpcmp", Suffix, |
| 1722 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1723 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), |
| 1724 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
| 1725 | } |
| 1726 | } |
| 1727 | |
| 1728 | multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode, |
| 1729 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 1730 | let Predicates = [prd] in |
| 1731 | defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512; |
| 1732 | |
| 1733 | let Predicates = [prd, HasVLX] in { |
| 1734 | defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256; |
| 1735 | defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128; |
| 1736 | } |
| 1737 | } |
| 1738 | |
| 1739 | multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode, |
| 1740 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 1741 | let Predicates = [prd] in |
| 1742 | defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>, |
| 1743 | EVEX_V512; |
| 1744 | |
| 1745 | let Predicates = [prd, HasVLX] in { |
| 1746 | defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>, |
| 1747 | EVEX_V256; |
| 1748 | defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>, |
| 1749 | EVEX_V128; |
| 1750 | } |
| 1751 | } |
| 1752 | |
| 1753 | defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info, |
| 1754 | HasBWI>, EVEX_CD8<8, CD8VF>; |
| 1755 | defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info, |
| 1756 | HasBWI>, EVEX_CD8<8, CD8VF>; |
| 1757 | |
| 1758 | defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info, |
| 1759 | HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>; |
| 1760 | defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info, |
| 1761 | HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>; |
| 1762 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1763 | defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1764 | HasAVX512>, EVEX_CD8<32, CD8VF>; |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1765 | defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1766 | HasAVX512>, EVEX_CD8<32, CD8VF>; |
| 1767 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1768 | defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1769 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1770 | defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1771 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1772 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1773 | multiclass avx512_vcmp_common<X86VectorVTInfo _> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1774 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1775 | defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1776 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc), |
| 1777 | "vcmp${cc}"#_.Suffix, |
| 1778 | "$src2, $src1", "$src1, $src2", |
| 1779 | (X86cmpm (_.VT _.RC:$src1), |
| 1780 | (_.VT _.RC:$src2), |
| 1781 | imm:$cc)>; |
| 1782 | |
| 1783 | let mayLoad = 1 in { |
| 1784 | defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 1785 | (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc), |
| 1786 | "vcmp${cc}"#_.Suffix, |
| 1787 | "$src2, $src1", "$src1, $src2", |
| 1788 | (X86cmpm (_.VT _.RC:$src1), |
| 1789 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 1790 | imm:$cc)>; |
| 1791 | |
| 1792 | defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 1793 | (outs _.KRC:$dst), |
| 1794 | (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), |
| 1795 | "vcmp${cc}"#_.Suffix, |
| 1796 | "${src2}"##_.BroadcastStr##", $src1", |
| 1797 | "$src1, ${src2}"##_.BroadcastStr, |
| 1798 | (X86cmpm (_.VT _.RC:$src1), |
| 1799 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 1800 | imm:$cc)>,EVEX_B; |
| 1801 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1802 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1803 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1804 | defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1805 | (outs _.KRC:$dst), |
| 1806 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1807 | "vcmp"#_.Suffix, |
| 1808 | "$cc, $src2, $src1", "$src1, $src2, $cc">; |
| 1809 | |
| 1810 | let mayLoad = 1 in { |
| 1811 | defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 1812 | (outs _.KRC:$dst), |
| 1813 | (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
| 1814 | "vcmp"#_.Suffix, |
| 1815 | "$cc, $src2, $src1", "$src1, $src2, $cc">; |
| 1816 | |
| 1817 | defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 1818 | (outs _.KRC:$dst), |
| 1819 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc), |
| 1820 | "vcmp"#_.Suffix, |
| 1821 | "$cc, ${src2}"##_.BroadcastStr##", $src1", |
| 1822 | "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B; |
| 1823 | } |
| 1824 | } |
| 1825 | } |
| 1826 | |
| 1827 | multiclass avx512_vcmp_sae<X86VectorVTInfo _> { |
| 1828 | // comparison code form (VCMP[EQ/LT/LE/...] |
| 1829 | defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1830 | (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 1831 | "vcmp${cc}"#_.Suffix, |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 1832 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1833 | (X86cmpmRnd (_.VT _.RC:$src1), |
| 1834 | (_.VT _.RC:$src2), |
| 1835 | imm:$cc, |
| 1836 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 1837 | |
| 1838 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
| 1839 | defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1840 | (outs _.KRC:$dst), |
| 1841 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1842 | "vcmp"#_.Suffix, |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 1843 | "$cc, {sae}, $src2, $src1", |
| 1844 | "$src1, $src2, {sae}, $cc">, EVEX_B; |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1845 | } |
| 1846 | } |
| 1847 | |
| 1848 | multiclass avx512_vcmp<AVX512VLVectorVTInfo _> { |
| 1849 | let Predicates = [HasAVX512] in { |
| 1850 | defm Z : avx512_vcmp_common<_.info512>, |
| 1851 | avx512_vcmp_sae<_.info512>, EVEX_V512; |
| 1852 | |
| 1853 | } |
| 1854 | let Predicates = [HasAVX512,HasVLX] in { |
| 1855 | defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128; |
| 1856 | defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1857 | } |
| 1858 | } |
| 1859 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1860 | defm VCMPPD : avx512_vcmp<avx512vl_f64_info>, |
| 1861 | AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 1862 | defm VCMPPS : avx512_vcmp<avx512vl_f32_info>, |
| 1863 | AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1864 | |
| 1865 | def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)), |
| 1866 | (COPY_TO_REGCLASS (VCMPPSZrri |
| 1867 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1868 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1869 | imm:$cc), VK8)>; |
| 1870 | def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)), |
| 1871 | (COPY_TO_REGCLASS (VPCMPDZrri |
| 1872 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1873 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1874 | imm:$cc), VK8)>; |
| 1875 | def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)), |
| 1876 | (COPY_TO_REGCLASS (VPCMPUDZrri |
| 1877 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1878 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1879 | imm:$cc), VK8)>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 1880 | |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1881 | // ---------------------------------------------------------------- |
| 1882 | // FPClass |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1883 | //handle fpclass instruction mask = op(reg_scalar,imm) |
| 1884 | // op(mem_scalar,imm) |
| 1885 | multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1886 | X86VectorVTInfo _, Predicate prd> { |
| 1887 | let Predicates = [prd] in { |
| 1888 | def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst), |
| 1889 | (ins _.RC:$src1, i32u8imm:$src2), |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 1890 | OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1891 | [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1), |
| 1892 | (i32 imm:$src2)))], NoItinerary>; |
| 1893 | def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 1894 | (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2), |
| 1895 | OpcodeStr##_.Suffix# |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 1896 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1897 | [(set _.KRC:$dst,(or _.KRCWM:$mask, |
| 1898 | (OpNode (_.VT _.RC:$src1), |
| 1899 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
| 1900 | let mayLoad = 1, AddedComplexity = 20 in { |
| 1901 | def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 1902 | (ins _.MemOp:$src1, i32u8imm:$src2), |
| 1903 | OpcodeStr##_.Suffix## |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 1904 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1905 | [(set _.KRC:$dst, |
| 1906 | (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 1907 | (i32 imm:$src2)))], NoItinerary>; |
| 1908 | def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 1909 | (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2), |
| 1910 | OpcodeStr##_.Suffix## |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 1911 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1912 | [(set _.KRC:$dst,(or _.KRCWM:$mask, |
| 1913 | (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 1914 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
| 1915 | } |
| 1916 | } |
| 1917 | } |
| 1918 | |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1919 | //handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm) |
| 1920 | // fpclass(reg_vec, mem_vec, imm) |
| 1921 | // fpclass(reg_vec, broadcast(eltVt), imm) |
| 1922 | multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1923 | X86VectorVTInfo _, string mem, string broadcast>{ |
| 1924 | def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 1925 | (ins _.RC:$src1, i32u8imm:$src2), |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 1926 | OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1927 | [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1), |
| 1928 | (i32 imm:$src2)))], NoItinerary>; |
| 1929 | def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 1930 | (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2), |
| 1931 | OpcodeStr##_.Suffix# |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 1932 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1933 | [(set _.KRC:$dst,(or _.KRCWM:$mask, |
| 1934 | (OpNode (_.VT _.RC:$src1), |
| 1935 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
| 1936 | let mayLoad = 1 in { |
| 1937 | def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 1938 | (ins _.MemOp:$src1, i32u8imm:$src2), |
| 1939 | OpcodeStr##_.Suffix##mem# |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 1940 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1941 | [(set _.KRC:$dst,(OpNode |
| 1942 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 1943 | (i32 imm:$src2)))], NoItinerary>; |
| 1944 | def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 1945 | (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2), |
| 1946 | OpcodeStr##_.Suffix##mem# |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 1947 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1948 | [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode |
| 1949 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 1950 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
| 1951 | def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 1952 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 1953 | OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"## |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 1954 | _.BroadcastStr##", $dst|$dst, ${src1}" |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1955 | ##_.BroadcastStr##", $src2}", |
| 1956 | [(set _.KRC:$dst,(OpNode |
| 1957 | (_.VT (X86VBroadcast |
| 1958 | (_.ScalarLdFrag addr:$src1))), |
| 1959 | (i32 imm:$src2)))], NoItinerary>,EVEX_B; |
| 1960 | def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 1961 | (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 1962 | OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"## |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 1963 | _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"## |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1964 | _.BroadcastStr##", $src2}", |
| 1965 | [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode |
| 1966 | (_.VT (X86VBroadcast |
| 1967 | (_.ScalarLdFrag addr:$src1))), |
| 1968 | (i32 imm:$src2))))], NoItinerary>, |
| 1969 | EVEX_B, EVEX_K; |
| 1970 | } |
| 1971 | } |
| 1972 | |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1973 | multiclass avx512_vector_fpclass_all<string OpcodeStr, |
| 1974 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd, |
| 1975 | string broadcast>{ |
| 1976 | let Predicates = [prd] in { |
| 1977 | defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}", |
| 1978 | broadcast>, EVEX_V512; |
| 1979 | } |
| 1980 | let Predicates = [prd, HasVLX] in { |
| 1981 | defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}", |
| 1982 | broadcast>, EVEX_V128; |
| 1983 | defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}", |
| 1984 | broadcast>, EVEX_V256; |
| 1985 | } |
| 1986 | } |
| 1987 | |
| 1988 | multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1989 | bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{ |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1990 | defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1991 | VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>; |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1992 | defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1993 | VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W; |
| 1994 | defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode, |
| 1995 | f32x_info, prd>, EVEX_CD8<32, CD8VT1>; |
| 1996 | defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode, |
| 1997 | f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W; |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1998 | } |
| 1999 | |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2000 | defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass, |
| 2001 | X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX; |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2002 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2003 | //----------------------------------------------------------------- |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2004 | // Mask register copy, including |
| 2005 | // - copy between mask registers |
| 2006 | // - load/store mask registers |
| 2007 | // - copy from GPR to mask register and vice versa |
| 2008 | // |
| 2009 | multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk, |
| 2010 | string OpcodeStr, RegisterClass KRC, |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2011 | ValueType vvt, X86MemOperand x86memop> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 2012 | let hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2013 | def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2014 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2015 | let mayLoad = 1 in |
| 2016 | def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2017 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2018 | [(set KRC:$dst, (vvt (load addr:$src)))]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2019 | let mayStore = 1 in |
| 2020 | def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src), |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2021 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 2022 | [(store KRC:$src, addr:$dst)]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2023 | } |
| 2024 | } |
| 2025 | |
| 2026 | multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk, |
| 2027 | string OpcodeStr, |
| 2028 | RegisterClass KRC, RegisterClass GRC> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 2029 | let hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2030 | def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2031 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2032 | def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2033 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2034 | } |
| 2035 | } |
| 2036 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2037 | let Predicates = [HasDQI] in |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2038 | defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2039 | avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>, |
| 2040 | VEX, PD; |
| 2041 | |
| 2042 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2043 | defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2044 | avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 2045 | VEX, PS; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2046 | |
| 2047 | let Predicates = [HasBWI] in { |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2048 | defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>, |
| 2049 | VEX, PD, VEX_W; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2050 | defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>, |
| 2051 | VEX, XD; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2052 | } |
| 2053 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2054 | let Predicates = [HasBWI] in { |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2055 | defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>, |
| 2056 | VEX, PS, VEX_W; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2057 | defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>, |
| 2058 | VEX, XD, VEX_W; |
| 2059 | } |
| 2060 | |
| 2061 | // GR from/to mask register |
| 2062 | let Predicates = [HasDQI] in { |
| 2063 | def : Pat<(v8i1 (bitconvert (i8 GR8:$src))), |
| 2064 | (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>; |
| 2065 | def : Pat<(i8 (bitconvert (v8i1 VK8:$src))), |
| 2066 | (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>; |
| 2067 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2068 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2069 | def : Pat<(v16i1 (bitconvert (i16 GR16:$src))), |
| 2070 | (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>; |
| 2071 | def : Pat<(i16 (bitconvert (v16i1 VK16:$src))), |
| 2072 | (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2073 | } |
| 2074 | let Predicates = [HasBWI] in { |
| 2075 | def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>; |
| 2076 | def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>; |
| 2077 | } |
| 2078 | let Predicates = [HasBWI] in { |
| 2079 | def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>; |
| 2080 | def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>; |
| 2081 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2082 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2083 | // Load/store kreg |
| 2084 | let Predicates = [HasDQI] in { |
| 2085 | def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst), |
| 2086 | (KMOVBmk addr:$dst, VK8:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2087 | def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))), |
| 2088 | (KMOVBkm addr:$src)>; |
Elena Demikhovsky | 9f83c73 | 2015-09-02 09:20:58 +0000 | [diff] [blame] | 2089 | |
| 2090 | def : Pat<(store VK4:$src, addr:$dst), |
| 2091 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>; |
| 2092 | def : Pat<(store VK2:$src, addr:$dst), |
| 2093 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2094 | } |
| 2095 | let Predicates = [HasAVX512, NoDQI] in { |
| 2096 | def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst), |
| 2097 | (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>; |
| 2098 | def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))), |
| 2099 | (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2100 | } |
| 2101 | let Predicates = [HasAVX512] in { |
| 2102 | def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2103 | (KMOVWmk addr:$dst, VK16:$src)>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2104 | def : Pat<(i1 (load addr:$src)), |
Elena Demikhovsky | f61727d | 2015-05-20 14:32:03 +0000 | [diff] [blame] | 2105 | (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0), |
| 2106 | (MOV8rm addr:$src), sub_8bit)), |
| 2107 | (i16 1)), VK1)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2108 | def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))), |
| 2109 | (KMOVWkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2110 | } |
| 2111 | let Predicates = [HasBWI] in { |
| 2112 | def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst), |
| 2113 | (KMOVDmk addr:$dst, VK32:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2114 | def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))), |
| 2115 | (KMOVDkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2116 | } |
| 2117 | let Predicates = [HasBWI] in { |
| 2118 | def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst), |
| 2119 | (KMOVQmk addr:$dst, VK64:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2120 | def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))), |
| 2121 | (KMOVQkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2122 | } |
Elena Demikhovsky | c5f6726 | 2013-12-17 08:33:15 +0000 | [diff] [blame] | 2123 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2124 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | 34d2d76 | 2014-08-18 11:59:06 +0000 | [diff] [blame] | 2125 | def : Pat<(i1 (trunc (i64 GR64:$src))), |
| 2126 | (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit), |
| 2127 | (i32 1))), VK1)>; |
| 2128 | |
Elena Demikhovsky | 64c9548 | 2013-12-24 14:24:07 +0000 | [diff] [blame] | 2129 | def : Pat<(i1 (trunc (i32 GR32:$src))), |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 2130 | (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>; |
Elena Demikhovsky | 64c9548 | 2013-12-24 14:24:07 +0000 | [diff] [blame] | 2131 | |
| 2132 | def : Pat<(i1 (trunc (i8 GR8:$src))), |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 2133 | (COPY_TO_REGCLASS |
| 2134 | (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))), |
| 2135 | VK1)>; |
| 2136 | def : Pat<(i1 (trunc (i16 GR16:$src))), |
| 2137 | (COPY_TO_REGCLASS |
| 2138 | (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))), |
| 2139 | VK1)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2140 | |
Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 2141 | def : Pat<(i32 (zext VK1:$src)), |
| 2142 | (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>; |
Elena Demikhovsky | 86c7b46 | 2015-05-27 14:09:33 +0000 | [diff] [blame] | 2143 | def : Pat<(i32 (anyext VK1:$src)), |
| 2144 | (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>; |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2145 | |
Elena Demikhovsky | 64c9548 | 2013-12-24 14:24:07 +0000 | [diff] [blame] | 2146 | def : Pat<(i8 (zext VK1:$src)), |
| 2147 | (EXTRACT_SUBREG |
Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 2148 | (AND32ri (KMOVWrk |
| 2149 | (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>; |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2150 | def : Pat<(i8 (anyext VK1:$src)), |
| 2151 | (EXTRACT_SUBREG |
| 2152 | (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>; |
| 2153 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 2154 | def : Pat<(i64 (zext VK1:$src)), |
Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 2155 | (AND64ri8 (SUBREG_TO_REG (i64 0), |
| 2156 | (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>; |
Elena Demikhovsky | 750498c | 2014-02-17 07:29:33 +0000 | [diff] [blame] | 2157 | def : Pat<(i16 (zext VK1:$src)), |
| 2158 | (EXTRACT_SUBREG |
Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 2159 | (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), |
| 2160 | sub_16bit)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2161 | } |
Elena Demikhovsky | 6015f5c | 2015-12-15 08:40:41 +0000 | [diff] [blame] | 2162 | def : Pat<(v16i1 (scalar_to_vector VK1:$src)), |
| 2163 | (COPY_TO_REGCLASS VK1:$src, VK16)>; |
| 2164 | def : Pat<(v8i1 (scalar_to_vector VK1:$src)), |
| 2165 | (COPY_TO_REGCLASS VK1:$src, VK8)>; |
| 2166 | def : Pat<(v4i1 (scalar_to_vector VK1:$src)), |
| 2167 | (COPY_TO_REGCLASS VK1:$src, VK4)>; |
| 2168 | def : Pat<(v2i1 (scalar_to_vector VK1:$src)), |
| 2169 | (COPY_TO_REGCLASS VK1:$src, VK2)>; |
| 2170 | def : Pat<(v32i1 (scalar_to_vector VK1:$src)), |
| 2171 | (COPY_TO_REGCLASS VK1:$src, VK32)>; |
| 2172 | def : Pat<(v64i1 (scalar_to_vector VK1:$src)), |
| 2173 | (COPY_TO_REGCLASS VK1:$src, VK64)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2174 | |
| 2175 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2176 | // With AVX-512 only, 8-bit mask is promoted to 16-bit mask. |
Elena Demikhovsky | 75d1489 | 2015-05-10 10:33:32 +0000 | [diff] [blame] | 2177 | let Predicates = [HasAVX512, NoDQI] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2178 | // GR from/to 8-bit mask without native support |
| 2179 | def : Pat<(v8i1 (bitconvert (i8 GR8:$src))), |
| 2180 | (COPY_TO_REGCLASS |
Igor Breger | dd6522c | 2016-01-18 12:02:45 +0000 | [diff] [blame] | 2181 | (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2182 | def : Pat<(i8 (bitconvert (v8i1 VK8:$src))), |
| 2183 | (EXTRACT_SUBREG |
| 2184 | (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)), |
| 2185 | sub_8bit)>; |
Elena Demikhovsky | 75d1489 | 2015-05-10 10:33:32 +0000 | [diff] [blame] | 2186 | } |
Elena Demikhovsky | f61727d | 2015-05-20 14:32:03 +0000 | [diff] [blame] | 2187 | |
Elena Demikhovsky | 75d1489 | 2015-05-10 10:33:32 +0000 | [diff] [blame] | 2188 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | 9f423d6 | 2014-02-10 07:02:39 +0000 | [diff] [blame] | 2189 | def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2190 | (COPY_TO_REGCLASS VK16:$src, VK1)>; |
Elena Demikhovsky | 9f423d6 | 2014-02-10 07:02:39 +0000 | [diff] [blame] | 2191 | def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2192 | (COPY_TO_REGCLASS VK8:$src, VK1)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2193 | } |
| 2194 | let Predicates = [HasBWI] in { |
| 2195 | def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), |
| 2196 | (COPY_TO_REGCLASS VK32:$src, VK1)>; |
| 2197 | def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), |
| 2198 | (COPY_TO_REGCLASS VK64:$src, VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2199 | } |
| 2200 | |
| 2201 | // Mask unary operation |
| 2202 | // - KNOT |
| 2203 | multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2204 | RegisterClass KRC, SDPatternOperator OpNode, |
| 2205 | Predicate prd> { |
| 2206 | let Predicates = [prd] in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2207 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2208 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2209 | [(set KRC:$dst, (OpNode KRC:$src))]>; |
| 2210 | } |
| 2211 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2212 | multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr, |
| 2213 | SDPatternOperator OpNode> { |
| 2214 | defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
| 2215 | HasDQI>, VEX, PD; |
| 2216 | defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
| 2217 | HasAVX512>, VEX, PS; |
| 2218 | defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
| 2219 | HasBWI>, VEX, PD, VEX_W; |
| 2220 | defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
| 2221 | HasBWI>, VEX, PS, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2222 | } |
| 2223 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2224 | defm KNOT : avx512_mask_unop_all<0x44, "knot", not>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2225 | |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2226 | multiclass avx512_mask_unop_int<string IntName, string InstName> { |
| 2227 | let Predicates = [HasAVX512] in |
| 2228 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w") |
| 2229 | (i16 GR16:$src)), |
| 2230 | (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr") |
| 2231 | (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>; |
| 2232 | } |
| 2233 | defm : avx512_mask_unop_int<"knot", "KNOT">; |
| 2234 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2235 | let Predicates = [HasDQI] in |
| 2236 | def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>; |
| 2237 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2238 | def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2239 | let Predicates = [HasBWI] in |
| 2240 | def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>; |
| 2241 | let Predicates = [HasBWI] in |
| 2242 | def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>; |
| 2243 | |
| 2244 | // KNL does not support KMOVB, 8-bit mask is promoted to 16-bit |
Elena Demikhovsky | d2cb3c8 | 2015-02-12 08:40:34 +0000 | [diff] [blame] | 2245 | let Predicates = [HasAVX512, NoDQI] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2246 | def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), |
| 2247 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2248 | def : Pat<(not VK8:$src), |
| 2249 | (COPY_TO_REGCLASS |
| 2250 | (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2251 | } |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2252 | def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)), |
| 2253 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>; |
| 2254 | def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)), |
| 2255 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2256 | |
| 2257 | // Mask binary operation |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2258 | // - KAND, KANDN, KOR, KXNOR, KXOR |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2259 | multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr, |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2260 | RegisterClass KRC, SDPatternOperator OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2261 | Predicate prd, bit IsCommutable> { |
| 2262 | let Predicates = [prd], isCommutable = IsCommutable in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2263 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2), |
| 2264 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2265 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2266 | [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>; |
| 2267 | } |
| 2268 | |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2269 | multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr, |
Igor Breger | 59ac339 | 2015-08-31 11:50:23 +0000 | [diff] [blame] | 2270 | SDPatternOperator OpNode, bit IsCommutable, |
| 2271 | Predicate prdW = HasAVX512> { |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2272 | defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2273 | HasDQI, IsCommutable>, VEX_4V, VEX_L, PD; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2274 | defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
Igor Breger | 59ac339 | 2015-08-31 11:50:23 +0000 | [diff] [blame] | 2275 | prdW, IsCommutable>, VEX_4V, VEX_L, PS; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2276 | defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2277 | HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2278 | defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2279 | HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2280 | } |
| 2281 | |
| 2282 | def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>; |
| 2283 | def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>; |
| 2284 | |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2285 | defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>; |
| 2286 | defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>; |
| 2287 | defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>; |
| 2288 | defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>; |
| 2289 | defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>; |
Igor Breger | 59ac339 | 2015-08-31 11:50:23 +0000 | [diff] [blame] | 2290 | defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>; |
Elena Demikhovsky | b64d7e8 | 2013-12-25 10:06:40 +0000 | [diff] [blame] | 2291 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2292 | multiclass avx512_mask_binop_int<string IntName, string InstName> { |
| 2293 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2294 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w") |
| 2295 | (i16 GR16:$src1), (i16 GR16:$src2)), |
| 2296 | (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr") |
| 2297 | (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)), |
| 2298 | (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2299 | } |
| 2300 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2301 | defm : avx512_mask_binop_int<"kand", "KAND">; |
| 2302 | defm : avx512_mask_binop_int<"kandn", "KANDN">; |
| 2303 | defm : avx512_mask_binop_int<"kor", "KOR">; |
| 2304 | defm : avx512_mask_binop_int<"kxnor", "KXNOR">; |
| 2305 | defm : avx512_mask_binop_int<"kxor", "KXOR">; |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2306 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2307 | multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> { |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2308 | // With AVX512F, 8-bit mask is promoted to 16-bit mask, |
| 2309 | // for the DQI set, this type is legal and KxxxB instruction is used |
| 2310 | let Predicates = [NoDQI] in |
| 2311 | def : Pat<(OpNode VK8:$src1, VK8:$src2), |
| 2312 | (COPY_TO_REGCLASS |
| 2313 | (Inst (COPY_TO_REGCLASS VK8:$src1, VK16), |
| 2314 | (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>; |
| 2315 | |
| 2316 | // All types smaller than 8 bits require conversion anyway |
| 2317 | def : Pat<(OpNode VK1:$src1, VK1:$src2), |
| 2318 | (COPY_TO_REGCLASS (Inst |
| 2319 | (COPY_TO_REGCLASS VK1:$src1, VK16), |
| 2320 | (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>; |
| 2321 | def : Pat<(OpNode VK2:$src1, VK2:$src2), |
| 2322 | (COPY_TO_REGCLASS (Inst |
| 2323 | (COPY_TO_REGCLASS VK2:$src1, VK16), |
| 2324 | (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>; |
| 2325 | def : Pat<(OpNode VK4:$src1, VK4:$src2), |
| 2326 | (COPY_TO_REGCLASS (Inst |
| 2327 | (COPY_TO_REGCLASS VK4:$src1, VK16), |
| 2328 | (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2329 | } |
| 2330 | |
| 2331 | defm : avx512_binop_pat<and, KANDWrr>; |
| 2332 | defm : avx512_binop_pat<andn, KANDNWrr>; |
| 2333 | defm : avx512_binop_pat<or, KORWrr>; |
| 2334 | defm : avx512_binop_pat<xnor, KXNORWrr>; |
| 2335 | defm : avx512_binop_pat<xor, KXORWrr>; |
| 2336 | |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2337 | def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)), |
| 2338 | (KXNORWrr VK16:$src1, VK16:$src2)>; |
| 2339 | def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)), |
Elena Demikhovsky | 00c9ad5 | 2015-06-10 06:49:28 +0000 | [diff] [blame] | 2340 | (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2341 | def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)), |
Elena Demikhovsky | 00c9ad5 | 2015-06-10 06:49:28 +0000 | [diff] [blame] | 2342 | (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2343 | def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)), |
Elena Demikhovsky | 00c9ad5 | 2015-06-10 06:49:28 +0000 | [diff] [blame] | 2344 | (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2345 | |
| 2346 | let Predicates = [NoDQI] in |
| 2347 | def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)), |
| 2348 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16), |
| 2349 | (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>; |
| 2350 | |
| 2351 | def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)), |
| 2352 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16), |
| 2353 | (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>; |
| 2354 | |
| 2355 | def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)), |
| 2356 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16), |
| 2357 | (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>; |
| 2358 | |
| 2359 | def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)), |
| 2360 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16), |
| 2361 | (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>; |
| 2362 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2363 | // Mask unpacking |
Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 2364 | multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT, |
| 2365 | RegisterClass KRCSrc, Predicate prd> { |
| 2366 | let Predicates = [prd] in { |
Craig Topper | ad2ce36 | 2016-01-05 07:44:08 +0000 | [diff] [blame] | 2367 | let hasSideEffects = 0 in |
Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 2368 | def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst), |
| 2369 | (ins KRC:$src1, KRC:$src2), |
| 2370 | "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| 2371 | VEX_4V, VEX_L; |
| 2372 | |
| 2373 | def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)), |
| 2374 | (!cast<Instruction>(NAME##rr) |
| 2375 | (COPY_TO_REGCLASS KRCSrc:$src2, KRC), |
| 2376 | (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>; |
| 2377 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2378 | } |
| 2379 | |
Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 2380 | defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD; |
| 2381 | defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS; |
| 2382 | defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2383 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2384 | // Mask bit testing |
| 2385 | multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 2386 | SDNode OpNode, Predicate prd> { |
| 2387 | let Predicates = [prd], Defs = [EFLAGS] in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2388 | def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2389 | !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2390 | [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>; |
| 2391 | } |
| 2392 | |
Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 2393 | multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 2394 | Predicate prdW = HasAVX512> { |
| 2395 | defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>, |
| 2396 | VEX, PD; |
| 2397 | defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>, |
| 2398 | VEX, PS; |
| 2399 | defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>, |
| 2400 | VEX, PS, VEX_W; |
| 2401 | defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>, |
| 2402 | VEX, PD, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2403 | } |
| 2404 | |
| 2405 | defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>; |
Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 2406 | defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2407 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2408 | // Mask shift |
| 2409 | multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
| 2410 | SDNode OpNode> { |
| 2411 | let Predicates = [HasAVX512] in |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2412 | def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2413 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2414 | "\t{$imm, $src, $dst|$dst, $src, $imm}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2415 | [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>; |
| 2416 | } |
| 2417 | |
| 2418 | multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr, |
| 2419 | SDNode OpNode> { |
| 2420 | defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>, |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2421 | VEX, TAPD, VEX_W; |
| 2422 | let Predicates = [HasDQI] in |
| 2423 | defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>, |
| 2424 | VEX, TAPD; |
| 2425 | let Predicates = [HasBWI] in { |
| 2426 | defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>, |
| 2427 | VEX, TAPD, VEX_W; |
| 2428 | let Predicates = [HasDQI] in |
| 2429 | defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>, |
| 2430 | VEX, TAPD; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 2431 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2432 | } |
| 2433 | |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2434 | defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>; |
| 2435 | defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2436 | |
| 2437 | // Mask setting all 0s or 1s |
| 2438 | multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> { |
| 2439 | let Predicates = [HasAVX512] in |
| 2440 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in |
| 2441 | def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "", |
| 2442 | [(set KRC:$dst, (VT Val))]>; |
| 2443 | } |
| 2444 | |
| 2445 | multiclass avx512_mask_setop_w<PatFrag Val> { |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2446 | defm B : avx512_mask_setop<VK8, v8i1, Val>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2447 | defm W : avx512_mask_setop<VK16, v16i1, Val>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2448 | defm D : avx512_mask_setop<VK32, v32i1, Val>; |
| 2449 | defm Q : avx512_mask_setop<VK64, v64i1, Val>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2450 | } |
| 2451 | |
| 2452 | defm KSET0 : avx512_mask_setop_w<immAllZerosV>; |
| 2453 | defm KSET1 : avx512_mask_setop_w<immAllOnesV>; |
| 2454 | |
| 2455 | // With AVX-512 only, 8-bit mask is promoted to 16-bit mask. |
| 2456 | let Predicates = [HasAVX512] in { |
| 2457 | def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>; |
| 2458 | def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2459 | def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>; |
| 2460 | def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 2461 | def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>; |
Elena Demikhovsky | 1d6a495 | 2015-05-17 07:28:51 +0000 | [diff] [blame] | 2462 | def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>; |
| 2463 | def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2464 | } |
| 2465 | def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))), |
| 2466 | (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>; |
| 2467 | |
| 2468 | def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))), |
| 2469 | (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>; |
| 2470 | |
| 2471 | def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))), |
| 2472 | (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>; |
| 2473 | |
Igor Breger | 3ab6f17 | 2015-12-07 13:25:18 +0000 | [diff] [blame] | 2474 | def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 0))), |
| 2475 | (v16i1 (COPY_TO_REGCLASS VK32:$src, VK16))>; |
| 2476 | |
Elena Demikhovsky | 6015f5c | 2015-12-15 08:40:41 +0000 | [diff] [blame] | 2477 | def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))), |
| 2478 | (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>; |
| 2479 | |
Elena Demikhovsky | 86c7b46 | 2015-05-27 14:09:33 +0000 | [diff] [blame] | 2480 | def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))), |
| 2481 | (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>; |
| 2482 | |
| 2483 | def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))), |
| 2484 | (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>; |
| 2485 | |
Elena Demikhovsky | 0fd1152 | 2015-11-22 13:57:38 +0000 | [diff] [blame] | 2486 | def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))), |
| 2487 | (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>; |
Elena Demikhovsky | 6015f5c | 2015-12-15 08:40:41 +0000 | [diff] [blame] | 2488 | |
Elena Demikhovsky | 0fd1152 | 2015-11-22 13:57:38 +0000 | [diff] [blame] | 2489 | def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))), |
| 2490 | (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>; |
| 2491 | |
| 2492 | def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))), |
| 2493 | (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>; |
| 2494 | |
| 2495 | def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))), |
| 2496 | (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>; |
| 2497 | def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))), |
| 2498 | (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>; |
| 2499 | |
| 2500 | def : Pat<(v32i1 (insert_subvector undef, VK2:$src, (iPTR 0))), |
| 2501 | (v32i1 (COPY_TO_REGCLASS VK2:$src, VK32))>; |
| 2502 | def : Pat<(v32i1 (insert_subvector undef, VK4:$src, (iPTR 0))), |
| 2503 | (v32i1 (COPY_TO_REGCLASS VK4:$src, VK32))>; |
| 2504 | def : Pat<(v32i1 (insert_subvector undef, VK8:$src, (iPTR 0))), |
| 2505 | (v32i1 (COPY_TO_REGCLASS VK8:$src, VK32))>; |
| 2506 | def : Pat<(v32i1 (insert_subvector undef, VK16:$src, (iPTR 0))), |
| 2507 | (v32i1 (COPY_TO_REGCLASS VK16:$src, VK32))>; |
| 2508 | |
| 2509 | def : Pat<(v64i1 (insert_subvector undef, VK2:$src, (iPTR 0))), |
| 2510 | (v64i1 (COPY_TO_REGCLASS VK2:$src, VK64))>; |
| 2511 | def : Pat<(v64i1 (insert_subvector undef, VK4:$src, (iPTR 0))), |
| 2512 | (v64i1 (COPY_TO_REGCLASS VK4:$src, VK64))>; |
| 2513 | def : Pat<(v64i1 (insert_subvector undef, VK8:$src, (iPTR 0))), |
| 2514 | (v64i1 (COPY_TO_REGCLASS VK8:$src, VK64))>; |
| 2515 | def : Pat<(v64i1 (insert_subvector undef, VK16:$src, (iPTR 0))), |
| 2516 | (v64i1 (COPY_TO_REGCLASS VK16:$src, VK64))>; |
| 2517 | def : Pat<(v64i1 (insert_subvector undef, VK32:$src, (iPTR 0))), |
| 2518 | (v64i1 (COPY_TO_REGCLASS VK32:$src, VK64))>; |
| 2519 | |
Robert Khasanov | 5aa4445 | 2014-09-30 11:41:54 +0000 | [diff] [blame] | 2520 | |
Elena Demikhovsky | 9737e38 | 2014-03-02 09:19:44 +0000 | [diff] [blame] | 2521 | def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))), |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2522 | (v8i1 (COPY_TO_REGCLASS |
| 2523 | (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), |
| 2524 | (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>; |
Elena Demikhovsky | 9737e38 | 2014-03-02 09:19:44 +0000 | [diff] [blame] | 2525 | |
| 2526 | def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))), |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2527 | (v8i1 (COPY_TO_REGCLASS |
| 2528 | (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), |
| 2529 | (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>; |
Elena Demikhovsky | de05f10 | 2015-03-05 15:11:35 +0000 | [diff] [blame] | 2530 | |
| 2531 | def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))), |
| 2532 | (v4i1 (COPY_TO_REGCLASS |
| 2533 | (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16), |
| 2534 | (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>; |
| 2535 | |
| 2536 | def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))), |
| 2537 | (v4i1 (COPY_TO_REGCLASS |
| 2538 | (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), |
| 2539 | (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>; |
| 2540 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2541 | //===----------------------------------------------------------------------===// |
| 2542 | // AVX-512 - Aligned and unaligned load and store |
| 2543 | // |
| 2544 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2545 | |
| 2546 | multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2547 | PatFrag ld_frag, PatFrag mload, |
| 2548 | bit IsReMaterializable = 1> { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2549 | let hasSideEffects = 0 in { |
| 2550 | def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2551 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2552 | _.ExeDomain>, EVEX; |
| 2553 | def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), |
| 2554 | (ins _.KRCWM:$mask, _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2555 | !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|", |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2556 | "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>, |
| 2557 | EVEX, EVEX_KZ; |
| 2558 | |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2559 | let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable, |
| 2560 | SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2561 | def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2562 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2563 | [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))], |
| 2564 | _.ExeDomain>, EVEX; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2565 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2566 | let Constraints = "$src0 = $dst" in { |
| 2567 | def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), |
| 2568 | (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1), |
| 2569 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", |
| 2570 | "${dst} {${mask}}, $src1}"), |
| 2571 | [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask, |
| 2572 | (_.VT _.RC:$src1), |
| 2573 | (_.VT _.RC:$src0))))], _.ExeDomain>, |
| 2574 | EVEX, EVEX_K; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2575 | let mayLoad = 1, SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2576 | def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), |
| 2577 | (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2578 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", |
| 2579 | "${dst} {${mask}}, $src1}"), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2580 | [(set _.RC:$dst, (_.VT |
| 2581 | (vselect _.KRCWM:$mask, |
| 2582 | (_.VT (bitconvert (ld_frag addr:$src1))), |
| 2583 | (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2584 | } |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2585 | let mayLoad = 1, SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2586 | def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), |
| 2587 | (ins _.KRCWM:$mask, _.MemOp:$src), |
| 2588 | OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"# |
| 2589 | "${dst} {${mask}} {z}, $src}", |
| 2590 | [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask, |
| 2591 | (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))], |
| 2592 | _.ExeDomain>, EVEX, EVEX_KZ; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2593 | } |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2594 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)), |
| 2595 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; |
| 2596 | |
| 2597 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)), |
| 2598 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; |
| 2599 | |
| 2600 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))), |
| 2601 | (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0, |
| 2602 | _.KRCWM:$mask, addr:$ptr)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2603 | } |
| 2604 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2605 | multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr, |
| 2606 | AVX512VLVectorVTInfo _, |
| 2607 | Predicate prd, |
| 2608 | bit IsReMaterializable = 1> { |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2609 | let Predicates = [prd] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2610 | defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2611 | masked_load_aligned512, IsReMaterializable>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2612 | |
| 2613 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2614 | defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2615 | masked_load_aligned256, IsReMaterializable>, EVEX_V256; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2616 | defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2617 | masked_load_aligned128, IsReMaterializable>, EVEX_V128; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2618 | } |
| 2619 | } |
| 2620 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2621 | multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, |
| 2622 | AVX512VLVectorVTInfo _, |
| 2623 | Predicate prd, |
| 2624 | bit IsReMaterializable = 1> { |
| 2625 | let Predicates = [prd] in |
| 2626 | defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2627 | masked_load_unaligned, IsReMaterializable>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2628 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2629 | let Predicates = [prd, HasVLX] in { |
| 2630 | defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2631 | masked_load_unaligned, IsReMaterializable>, EVEX_V256; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2632 | defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2633 | masked_load_unaligned, IsReMaterializable>, EVEX_V128; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2634 | } |
| 2635 | } |
| 2636 | |
| 2637 | multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2638 | PatFrag st_frag, PatFrag mstore> { |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 2639 | |
| 2640 | def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src), |
| 2641 | OpcodeStr # ".s\t{$src, $dst|$dst, $src}", |
| 2642 | [], _.ExeDomain>, EVEX; |
| 2643 | def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), |
| 2644 | (ins _.KRCWM:$mask, _.RC:$src), |
| 2645 | OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"# |
| 2646 | "${dst} {${mask}}, $src}", |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2647 | [], _.ExeDomain>, EVEX, EVEX_K; |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 2648 | def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2649 | (ins _.KRCWM:$mask, _.RC:$src), |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 2650 | OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" # |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2651 | "${dst} {${mask}} {z}, $src}", |
| 2652 | [], _.ExeDomain>, EVEX, EVEX_KZ; |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 2653 | |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2654 | let mayStore = 1 in { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2655 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2656 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2657 | [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2658 | def mrk : AVX512PI<opc, MRMDestMem, (outs), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2659 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), |
| 2660 | OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}", |
| 2661 | [], _.ExeDomain>, EVEX, EVEX_K; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2662 | } |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2663 | |
| 2664 | def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)), |
| 2665 | (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr, |
| 2666 | _.KRCWM:$mask, _.RC:$src)>; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2667 | } |
| 2668 | |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2669 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2670 | multiclass avx512_store_vl< bits<8> opc, string OpcodeStr, |
| 2671 | AVX512VLVectorVTInfo _, Predicate prd> { |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2672 | let Predicates = [prd] in |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2673 | defm Z : avx512_store<opc, OpcodeStr, _.info512, store, |
| 2674 | masked_store_unaligned>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2675 | |
| 2676 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2677 | defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store, |
| 2678 | masked_store_unaligned>, EVEX_V256; |
| 2679 | defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store, |
| 2680 | masked_store_unaligned>, EVEX_V128; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2681 | } |
| 2682 | } |
| 2683 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2684 | multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr, |
| 2685 | AVX512VLVectorVTInfo _, Predicate prd> { |
| 2686 | let Predicates = [prd] in |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2687 | defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512, |
| 2688 | masked_store_aligned512>, EVEX_V512; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2689 | |
| 2690 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2691 | defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256, |
| 2692 | masked_store_aligned256>, EVEX_V256; |
| 2693 | defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore, |
| 2694 | masked_store_aligned128>, EVEX_V128; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2695 | } |
| 2696 | } |
| 2697 | |
| 2698 | defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info, |
| 2699 | HasAVX512>, |
| 2700 | avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info, |
| 2701 | HasAVX512>, PS, EVEX_CD8<32, CD8VF>; |
| 2702 | |
| 2703 | defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info, |
| 2704 | HasAVX512>, |
| 2705 | avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info, |
| 2706 | HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 2707 | |
| 2708 | defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>, |
| 2709 | avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2710 | PS, EVEX_CD8<32, CD8VF>; |
| 2711 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2712 | defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>, |
| 2713 | avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>, |
| 2714 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2715 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2716 | defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info, |
| 2717 | HasAVX512>, |
| 2718 | avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info, |
| 2719 | HasAVX512>, PD, EVEX_CD8<32, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2720 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2721 | defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info, |
| 2722 | HasAVX512>, |
| 2723 | avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info, |
| 2724 | HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2725 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2726 | defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>, |
| 2727 | avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2728 | HasBWI>, XD, EVEX_CD8<8, CD8VF>; |
| 2729 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2730 | defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>, |
| 2731 | avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2732 | HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>; |
| 2733 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2734 | defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>, |
| 2735 | avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2736 | HasAVX512>, XS, EVEX_CD8<32, CD8VF>; |
| 2737 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2738 | defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>, |
| 2739 | avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2740 | HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 1f3ed41 | 2013-10-22 09:19:28 +0000 | [diff] [blame] | 2741 | |
Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 2742 | def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr, |
| 2743 | (v16i32 immAllZerosV), GR16:$mask)), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2744 | (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>; |
Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 2745 | |
| 2746 | def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2747 | (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)), |
| 2748 | (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>; |
Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 2749 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2750 | let AddedComplexity = 20 in { |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2751 | def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2752 | (bc_v8i64 (v16i32 immAllZerosV)))), |
| 2753 | (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2754 | |
| 2755 | def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2756 | (v8i64 VR512:$src))), |
| 2757 | (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)), |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2758 | VK8), VR512:$src)>; |
| 2759 | |
| 2760 | def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src), |
| 2761 | (v16i32 immAllZerosV))), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2762 | (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2763 | |
| 2764 | def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2765 | (v16i32 VR512:$src))), |
| 2766 | (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2767 | } |
Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 2768 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2769 | // Move Int Doubleword to Packed Double Int |
| 2770 | // |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2771 | def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2772 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2773 | [(set VR128X:$dst, |
| 2774 | (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2775 | EVEX; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2776 | def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2777 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2778 | [(set VR128X:$dst, |
| 2779 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2780 | IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2781 | def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2782 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2783 | [(set VR128X:$dst, |
| 2784 | (v2i64 (scalar_to_vector GR64:$src)))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2785 | IIC_SSE_MOVDQ>, EVEX, VEX_W; |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 2786 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in |
| 2787 | def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), |
| 2788 | (ins i64mem:$src), |
| 2789 | "vmovq\t{$src, $dst|$dst, $src}", []>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2790 | EVEX, VEX_W, EVEX_CD8<64, CD8VT1>; |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2791 | let isCodeGenOnly = 1 in { |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 2792 | def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2793 | "vmovq\t{$src, $dst|$dst, $src}", |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 2794 | [(set FR64X:$dst, (bitconvert GR64:$src))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2795 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>; |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 2796 | def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2797 | "vmovq\t{$src, $dst|$dst, $src}", |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 2798 | [(set GR64:$dst, (bitconvert FR64X:$src))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2799 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>; |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 2800 | def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2801 | "vmovq\t{$src, $dst|$dst, $src}", |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 2802 | [(store (i64 (bitconvert FR64X:$src)), addr:$dst)], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2803 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>, |
| 2804 | EVEX_CD8<64, CD8VT1>; |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 2805 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2806 | |
| 2807 | // Move Int Doubleword to Single Scalar |
| 2808 | // |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2809 | let isCodeGenOnly = 1 in { |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2810 | def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2811 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2812 | [(set FR32X:$dst, (bitconvert GR32:$src))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2813 | IIC_SSE_MOVDQ>, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2814 | |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2815 | def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2816 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2817 | [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2818 | IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2819 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2820 | |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2821 | // Move doubleword from xmm register to r/m32 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2822 | // |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2823 | def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2824 | "vmovd\t{$src, $dst|$dst, $src}", |
Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 2825 | [(set GR32:$dst, (extractelt (v4i32 VR128X:$src), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2826 | (iPTR 0)))], IIC_SSE_MOVD_ToGP>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2827 | EVEX; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2828 | def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2829 | (ins i32mem:$dst, VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2830 | "vmovd\t{$src, $dst|$dst, $src}", |
Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 2831 | [(store (i32 (extractelt (v4i32 VR128X:$src), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2832 | (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2833 | EVEX, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2834 | |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2835 | // Move quadword from xmm1 register to r/m64 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2836 | // |
| 2837 | def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2838 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2839 | [(set GR64:$dst, (extractelt (v2i64 VR128X:$src), |
| 2840 | (iPTR 0)))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2841 | IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2842 | Requires<[HasAVX512, In64BitMode]>; |
| 2843 | |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 2844 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in |
| 2845 | def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src), |
| 2846 | "vmovq\t{$src, $dst|$dst, $src}", |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2847 | [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W, |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 2848 | Requires<[HasAVX512, In64BitMode]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2849 | |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 2850 | def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs), |
| 2851 | (ins i64mem:$dst, VR128X:$src), |
| 2852 | "vmovq\t{$src, $dst|$dst, $src}", |
| 2853 | [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)), |
| 2854 | addr:$dst)], IIC_SSE_MOVDQ>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2855 | EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>, |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 2856 | Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>; |
| 2857 | |
| 2858 | let hasSideEffects = 0 in |
| 2859 | def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst), |
| 2860 | (ins VR128X:$src), |
| 2861 | "vmovq.s\t{$src, $dst|$dst, $src}",[]>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2862 | EVEX, VEX_W; |
Igor Breger | e293e83 | 2015-11-29 07:41:26 +0000 | [diff] [blame] | 2863 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2864 | // Move Scalar Single to Double Int |
| 2865 | // |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2866 | let isCodeGenOnly = 1 in { |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2867 | def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2868 | (ins FR32X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2869 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2870 | [(set GR32:$dst, (bitconvert FR32X:$src))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2871 | IIC_SSE_MOVD_ToGP>, EVEX; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2872 | def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2873 | (ins i32mem:$dst, FR32X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2874 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2875 | [(store (i32 (bitconvert FR32X:$src)), addr:$dst)], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2876 | IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2877 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2878 | |
| 2879 | // Move Quadword Int to Packed Quadword Int |
| 2880 | // |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 2881 | def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2882 | (ins i64mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2883 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2884 | [(set VR128X:$dst, |
| 2885 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 2886 | EVEX, VEX_W, EVEX_CD8<8, CD8VT8>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2887 | |
| 2888 | //===----------------------------------------------------------------------===// |
| 2889 | // AVX-512 MOVSS, MOVSD |
| 2890 | //===----------------------------------------------------------------------===// |
| 2891 | |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 2892 | multiclass avx512_move_scalar <string asm, SDNode OpNode, |
| 2893 | X86VectorVTInfo _> { |
| 2894 | defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst), |
| 2895 | (ins _.RC:$src1, _.RC:$src2), |
| 2896 | asm, "$src2, $src1","$src1, $src2", |
| 2897 | (_.VT (OpNode (_.VT _.RC:$src1), |
| 2898 | (_.VT _.RC:$src2))), |
| 2899 | IIC_SSE_MOV_S_RR>, EVEX_4V; |
| 2900 | let Constraints = "$src1 = $dst" , mayLoad = 1 in |
| 2901 | defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _, |
| 2902 | (outs _.RC:$dst), |
| 2903 | (ins _.ScalarMemOp:$src), |
| 2904 | asm,"$src","$src", |
| 2905 | (_.VT (OpNode (_.VT _.RC:$src1), |
| 2906 | (_.VT (scalar_to_vector |
| 2907 | (_.ScalarLdFrag addr:$src)))))>, EVEX; |
| 2908 | let isCodeGenOnly = 1 in { |
| 2909 | def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst), |
| 2910 | (ins _.RC:$src1, _.FRC:$src2), |
| 2911 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 2912 | [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, |
| 2913 | (scalar_to_vector _.FRC:$src2))))], |
| 2914 | _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V; |
| 2915 | let mayLoad = 1 in |
| 2916 | def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src), |
| 2917 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
| 2918 | [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))], |
| 2919 | _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX; |
| 2920 | } |
Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 2921 | let mayStore = 1 in { |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 2922 | def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src), |
| 2923 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
| 2924 | [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>, |
| 2925 | EVEX; |
| 2926 | def mrk: AVX512PI<0x11, MRMDestMem, (outs), |
| 2927 | (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src), |
| 2928 | !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"), |
| 2929 | [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K; |
Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 2930 | } // mayStore |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2931 | } |
| 2932 | |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 2933 | defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>, |
| 2934 | VEX_LIG, XS, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2935 | |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 2936 | defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>, |
| 2937 | VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2938 | |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2939 | def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))), |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 2940 | (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X), |
| 2941 | VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2942 | |
| 2943 | def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))), |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 2944 | (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X), |
| 2945 | VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2946 | |
Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 2947 | def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask), |
| 2948 | (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)), |
| 2949 | (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 2950 | |
Igor Breger | 4424aaa | 2015-11-19 07:58:33 +0000 | [diff] [blame] | 2951 | defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info, |
| 2952 | (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2), |
| 2953 | "vmovss.s", "$src2, $src1", "$src1, $src2", []>, |
| 2954 | XS, EVEX_4V, VEX_LIG; |
| 2955 | |
| 2956 | defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info, |
| 2957 | (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2), |
| 2958 | "vmovsd.s", "$src2, $src1", "$src1, $src2", []>, |
| 2959 | XD, EVEX_4V, VEX_LIG, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2960 | |
| 2961 | let Predicates = [HasAVX512] in { |
| 2962 | let AddedComplexity = 15 in { |
| 2963 | // Move scalar to XMM zero-extended, zeroing a VR128X then do a |
| 2964 | // MOVS{S,D} to the lower bits. |
| 2965 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))), |
| 2966 | (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>; |
| 2967 | def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))), |
| 2968 | (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 2969 | def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))), |
| 2970 | (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 2971 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))), |
| 2972 | (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>; |
| 2973 | |
| 2974 | // Move low f32 and clear high bits. |
| 2975 | def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))), |
| 2976 | (SUBREG_TO_REG (i32 0), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 2977 | (VMOVSSZrr (v4f32 (V_SET0)), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2978 | (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 2979 | def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))), |
| 2980 | (SUBREG_TO_REG (i32 0), |
| 2981 | (VMOVSSZrr (v4i32 (V_SET0)), |
| 2982 | (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 2983 | } |
| 2984 | |
| 2985 | let AddedComplexity = 20 in { |
| 2986 | // MOVSSrm zeros the high parts of the register; represent this |
| 2987 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 |
| 2988 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))), |
| 2989 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 2990 | def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))), |
| 2991 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 2992 | def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))), |
| 2993 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 2994 | |
| 2995 | // MOVSDrm zeros the high parts of the register; represent this |
| 2996 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 |
| 2997 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))), |
| 2998 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 2999 | def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))), |
| 3000 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 3001 | def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))), |
| 3002 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 3003 | def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))), |
| 3004 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 3005 | def : Pat<(v2f64 (X86vzload addr:$src)), |
| 3006 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 3007 | |
| 3008 | // Represent the same patterns above but in the form they appear for |
| 3009 | // 256-bit types |
| 3010 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, |
| 3011 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))), |
Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 3012 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3013 | def : Pat<(v8f32 (X86vzmovl (insert_subvector undef, |
| 3014 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))), |
| 3015 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
| 3016 | def : Pat<(v4f64 (X86vzmovl (insert_subvector undef, |
| 3017 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))), |
| 3018 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
| 3019 | } |
| 3020 | def : Pat<(v8f32 (X86vzmovl (insert_subvector undef, |
| 3021 | (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))), |
| 3022 | (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)), |
| 3023 | FR32X:$src)), sub_xmm)>; |
| 3024 | def : Pat<(v4f64 (X86vzmovl (insert_subvector undef, |
| 3025 | (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))), |
| 3026 | (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)), |
| 3027 | FR64X:$src)), sub_xmm)>; |
| 3028 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, |
| 3029 | (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))), |
Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 3030 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3031 | |
| 3032 | // Move low f64 and clear high bits. |
| 3033 | def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))), |
| 3034 | (SUBREG_TO_REG (i32 0), |
| 3035 | (VMOVSDZrr (v2f64 (V_SET0)), |
| 3036 | (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 3037 | |
| 3038 | def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))), |
| 3039 | (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)), |
| 3040 | (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 3041 | |
| 3042 | // Extract and store. |
Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 3043 | def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3044 | addr:$dst), |
| 3045 | (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>; |
Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 3046 | def : Pat<(store (f64 (extractelt (v2f64 VR128X:$src), (iPTR 0))), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3047 | addr:$dst), |
| 3048 | (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>; |
| 3049 | |
| 3050 | // Shuffle with VMOVSS |
| 3051 | def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)), |
| 3052 | (VMOVSSZrr (v4i32 VR128X:$src1), |
| 3053 | (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>; |
| 3054 | def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)), |
| 3055 | (VMOVSSZrr (v4f32 VR128X:$src1), |
| 3056 | (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>; |
| 3057 | |
| 3058 | // 256-bit variants |
| 3059 | def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)), |
| 3060 | (SUBREG_TO_REG (i32 0), |
| 3061 | (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm), |
| 3062 | (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)), |
| 3063 | sub_xmm)>; |
| 3064 | def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)), |
| 3065 | (SUBREG_TO_REG (i32 0), |
| 3066 | (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm), |
| 3067 | (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)), |
| 3068 | sub_xmm)>; |
| 3069 | |
| 3070 | // Shuffle with VMOVSD |
| 3071 | def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 3072 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 3073 | def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 3074 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 3075 | def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 3076 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 3077 | def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 3078 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 3079 | |
| 3080 | // 256-bit variants |
| 3081 | def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)), |
| 3082 | (SUBREG_TO_REG (i32 0), |
| 3083 | (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm), |
| 3084 | (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)), |
| 3085 | sub_xmm)>; |
| 3086 | def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)), |
| 3087 | (SUBREG_TO_REG (i32 0), |
| 3088 | (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm), |
| 3089 | (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)), |
| 3090 | sub_xmm)>; |
| 3091 | |
| 3092 | def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)), |
| 3093 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 3094 | def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)), |
| 3095 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 3096 | def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)), |
| 3097 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 3098 | def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)), |
| 3099 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 3100 | } |
| 3101 | |
| 3102 | let AddedComplexity = 15 in |
| 3103 | def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst), |
| 3104 | (ins VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3105 | "vmovq\t{$src, $dst|$dst, $src}", |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 3106 | [(set VR128X:$dst, (v2i64 (X86vzmovl |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3107 | (v2i64 VR128X:$src))))], |
| 3108 | IIC_SSE_MOVQ_RR>, EVEX, VEX_W; |
| 3109 | |
Igor Breger | 4ec5abf | 2015-11-03 07:30:17 +0000 | [diff] [blame] | 3110 | let AddedComplexity = 20 , isCodeGenOnly = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3111 | def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst), |
| 3112 | (ins i128mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3113 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3114 | [(set VR128X:$dst, (v2i64 (X86vzmovl |
| 3115 | (loadv2i64 addr:$src))))], |
| 3116 | IIC_SSE_MOVDQ>, EVEX, VEX_W, |
| 3117 | EVEX_CD8<8, CD8VT8>; |
| 3118 | |
| 3119 | let Predicates = [HasAVX512] in { |
| 3120 | // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part. |
| 3121 | let AddedComplexity = 20 in { |
| 3122 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))), |
| 3123 | (VMOVDI2PDIZrm addr:$src)>; |
Elena Demikhovsky | 3b75f5d | 2013-10-01 08:38:02 +0000 | [diff] [blame] | 3124 | def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))), |
| 3125 | (VMOV64toPQIZrr GR64:$src)>; |
| 3126 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))), |
| 3127 | (VMOVDI2PDIZrr GR32:$src)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 3128 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3129 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))), |
| 3130 | (VMOVDI2PDIZrm addr:$src)>; |
| 3131 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))), |
| 3132 | (VMOVDI2PDIZrm addr:$src)>; |
| 3133 | def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))), |
| 3134 | (VMOVZPQILo2PQIZrm addr:$src)>; |
| 3135 | def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))), |
| 3136 | (VMOVZPQILo2PQIZrr VR128X:$src)>; |
Cameron McInally | 30bbb21 | 2013-12-05 00:11:25 +0000 | [diff] [blame] | 3137 | def : Pat<(v2i64 (X86vzload addr:$src)), |
| 3138 | (VMOVZPQILo2PQIZrm addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3139 | } |
Elena Demikhovsky | 3b75f5d | 2013-10-01 08:38:02 +0000 | [diff] [blame] | 3140 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3141 | // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext. |
| 3142 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, |
| 3143 | (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))), |
| 3144 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>; |
| 3145 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, |
| 3146 | (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))), |
| 3147 | (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>; |
| 3148 | } |
| 3149 | |
| 3150 | def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))), |
| 3151 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>; |
| 3152 | |
| 3153 | def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))), |
| 3154 | (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>; |
| 3155 | |
| 3156 | def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))), |
| 3157 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>; |
| 3158 | |
| 3159 | def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))), |
| 3160 | (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>; |
| 3161 | |
| 3162 | //===----------------------------------------------------------------------===// |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 3163 | // AVX-512 - Non-temporals |
| 3164 | //===----------------------------------------------------------------------===// |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3165 | let SchedRW = [WriteLoad] in { |
| 3166 | def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst), |
| 3167 | (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}", |
| 3168 | [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))], |
| 3169 | SSEPackedInt>, EVEX, T8PD, EVEX_V512, |
| 3170 | EVEX_CD8<64, CD8VF>; |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 3171 | |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3172 | let Predicates = [HasAVX512, HasVLX] in { |
| 3173 | def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst), |
| 3174 | (ins i256mem:$src), |
| 3175 | "vmovntdqa\t{$src, $dst|$dst, $src}", [], |
| 3176 | SSEPackedInt>, EVEX, T8PD, EVEX_V256, |
| 3177 | EVEX_CD8<64, CD8VF>; |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 3178 | |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3179 | def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst), |
| 3180 | (ins i128mem:$src), |
| 3181 | "vmovntdqa\t{$src, $dst|$dst, $src}", [], |
| 3182 | SSEPackedInt>, EVEX, T8PD, EVEX_V128, |
| 3183 | EVEX_CD8<64, CD8VF>; |
| 3184 | } |
Adam Nemet | efd0785 | 2014-06-18 16:51:10 +0000 | [diff] [blame] | 3185 | } |
| 3186 | |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3187 | multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag, |
| 3188 | ValueType OpVT, RegisterClass RC, X86MemOperand memop, |
| 3189 | Domain d, InstrItinClass itin = IIC_SSE_MOVNT> { |
| 3190 | let SchedRW = [WriteStore], mayStore = 1, |
| 3191 | AddedComplexity = 400 in |
| 3192 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src), |
| 3193 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 3194 | [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX; |
| 3195 | } |
| 3196 | |
| 3197 | multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag, |
| 3198 | string elty, string elsz, string vsz512, |
| 3199 | string vsz256, string vsz128, Domain d, |
| 3200 | Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> { |
| 3201 | let Predicates = [prd] in |
| 3202 | defm Z : avx512_movnt<opc, OpcodeStr, st_frag, |
| 3203 | !cast<ValueType>("v"##vsz512##elty##elsz), VR512, |
| 3204 | !cast<X86MemOperand>(elty##"512mem"), d, itin>, |
| 3205 | EVEX_V512; |
| 3206 | |
| 3207 | let Predicates = [prd, HasVLX] in { |
| 3208 | defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag, |
| 3209 | !cast<ValueType>("v"##vsz256##elty##elsz), VR256X, |
| 3210 | !cast<X86MemOperand>(elty##"256mem"), d, itin>, |
| 3211 | EVEX_V256; |
| 3212 | |
| 3213 | defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag, |
| 3214 | !cast<ValueType>("v"##vsz128##elty##elsz), VR128X, |
| 3215 | !cast<X86MemOperand>(elty##"128mem"), d, itin>, |
| 3216 | EVEX_V128; |
| 3217 | } |
| 3218 | } |
| 3219 | |
| 3220 | defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore, |
| 3221 | "i", "64", "8", "4", "2", SSEPackedInt, |
| 3222 | HasAVX512>, PD, EVEX_CD8<64, CD8VF>; |
| 3223 | |
| 3224 | defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore, |
| 3225 | "f", "64", "8", "4", "2", SSEPackedDouble, |
| 3226 | HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 3227 | |
| 3228 | defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore, |
| 3229 | "f", "32", "16", "8", "4", SSEPackedSingle, |
| 3230 | HasAVX512>, PS, EVEX_CD8<32, CD8VF>; |
| 3231 | |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 3232 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3233 | // AVX-512 - Integer arithmetic |
| 3234 | // |
| 3235 | multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3236 | X86VectorVTInfo _, OpndItins itins, |
| 3237 | bit IsCommutable = 0> { |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 3238 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3239 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3240 | "$src2, $src1", "$src1, $src2", |
| 3241 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3242 | itins.rr, IsCommutable>, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3243 | AVX512BIBase, EVEX_4V; |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 3244 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3245 | let mayLoad = 1 in |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 3246 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3247 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3248 | "$src2, $src1", "$src1, $src2", |
| 3249 | (_.VT (OpNode _.RC:$src1, |
| 3250 | (bitconvert (_.LdFrag addr:$src2)))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3251 | itins.rm>, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3252 | AVX512BIBase, EVEX_4V; |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3253 | } |
| 3254 | |
| 3255 | multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3256 | X86VectorVTInfo _, OpndItins itins, |
| 3257 | bit IsCommutable = 0> : |
| 3258 | avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> { |
| 3259 | let mayLoad = 1 in |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 3260 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3261 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3262 | "${src2}"##_.BroadcastStr##", $src1", |
| 3263 | "$src1, ${src2}"##_.BroadcastStr, |
| 3264 | (_.VT (OpNode _.RC:$src1, |
| 3265 | (X86VBroadcast |
| 3266 | (_.ScalarLdFrag addr:$src2)))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3267 | itins.rm>, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3268 | AVX512BIBase, EVEX_4V, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3269 | } |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 3270 | |
Robert Khasanov | d5b14f7 | 2014-10-09 08:38:48 +0000 | [diff] [blame] | 3271 | multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3272 | AVX512VLVectorVTInfo VTInfo, OpndItins itins, |
| 3273 | Predicate prd, bit IsCommutable = 0> { |
| 3274 | let Predicates = [prd] in |
| 3275 | defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins, |
| 3276 | IsCommutable>, EVEX_V512; |
| 3277 | |
| 3278 | let Predicates = [prd, HasVLX] in { |
| 3279 | defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins, |
| 3280 | IsCommutable>, EVEX_V256; |
| 3281 | defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins, |
| 3282 | IsCommutable>, EVEX_V128; |
| 3283 | } |
| 3284 | } |
| 3285 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3286 | multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3287 | AVX512VLVectorVTInfo VTInfo, OpndItins itins, |
| 3288 | Predicate prd, bit IsCommutable = 0> { |
| 3289 | let Predicates = [prd] in |
| 3290 | defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins, |
| 3291 | IsCommutable>, EVEX_V512; |
| 3292 | |
| 3293 | let Predicates = [prd, HasVLX] in { |
| 3294 | defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins, |
| 3295 | IsCommutable>, EVEX_V256; |
| 3296 | defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins, |
| 3297 | IsCommutable>, EVEX_V128; |
| 3298 | } |
| 3299 | } |
| 3300 | |
| 3301 | multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3302 | OpndItins itins, Predicate prd, |
| 3303 | bit IsCommutable = 0> { |
| 3304 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 3305 | itins, prd, IsCommutable>, |
| 3306 | VEX_W, EVEX_CD8<64, CD8VF>; |
| 3307 | } |
| 3308 | |
| 3309 | multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3310 | OpndItins itins, Predicate prd, |
| 3311 | bit IsCommutable = 0> { |
| 3312 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 3313 | itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>; |
| 3314 | } |
| 3315 | |
| 3316 | multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3317 | OpndItins itins, Predicate prd, |
| 3318 | bit IsCommutable = 0> { |
| 3319 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info, |
| 3320 | itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>; |
| 3321 | } |
| 3322 | |
| 3323 | multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3324 | OpndItins itins, Predicate prd, |
| 3325 | bit IsCommutable = 0> { |
| 3326 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info, |
| 3327 | itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>; |
| 3328 | } |
| 3329 | |
| 3330 | multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| 3331 | SDNode OpNode, OpndItins itins, Predicate prd, |
| 3332 | bit IsCommutable = 0> { |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3333 | defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3334 | IsCommutable>; |
| 3335 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3336 | defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3337 | IsCommutable>; |
| 3338 | } |
| 3339 | |
| 3340 | multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, |
| 3341 | SDNode OpNode, OpndItins itins, Predicate prd, |
| 3342 | bit IsCommutable = 0> { |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3343 | defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3344 | IsCommutable>; |
| 3345 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3346 | defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3347 | IsCommutable>; |
| 3348 | } |
| 3349 | |
| 3350 | multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w, |
| 3351 | bits<8> opc_d, bits<8> opc_q, |
| 3352 | string OpcodeStr, SDNode OpNode, |
| 3353 | OpndItins itins, bit IsCommutable = 0> { |
| 3354 | defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, |
| 3355 | itins, HasAVX512, IsCommutable>, |
| 3356 | avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, |
| 3357 | itins, HasBWI, IsCommutable>; |
| 3358 | } |
| 3359 | |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3360 | multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3361 | SDNode OpNode,X86VectorVTInfo _Src, |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3362 | X86VectorVTInfo _Dst, bit IsCommutable = 0> { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3363 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3364 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3365 | "$src2, $src1","$src1, $src2", |
| 3366 | (_Dst.VT (OpNode |
| 3367 | (_Src.VT _Src.RC:$src1), |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3368 | (_Src.VT _Src.RC:$src2))), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3369 | itins.rr, IsCommutable>, |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3370 | AVX512BIBase, EVEX_4V; |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 3371 | let mayLoad = 1 in { |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3372 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 3373 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 3374 | "$src2, $src1", "$src1, $src2", |
| 3375 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), |
| 3376 | (bitconvert (_Src.LdFrag addr:$src2)))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3377 | itins.rm>, |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3378 | AVX512BIBase, EVEX_4V; |
| 3379 | |
| 3380 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3381 | (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2), |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3382 | OpcodeStr, |
| 3383 | "${src2}"##_Dst.BroadcastStr##", $src1", |
| 3384 | "$src1, ${src2}"##_Dst.BroadcastStr, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3385 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert |
| 3386 | (_Dst.VT (X86VBroadcast |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3387 | (_Dst.ScalarLdFrag addr:$src2)))))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3388 | itins.rm>, |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3389 | AVX512BIBase, EVEX_4V, EVEX_B; |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 3390 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3391 | } |
| 3392 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3393 | defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add, |
| 3394 | SSE_INTALU_ITINS_P, 1>; |
| 3395 | defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub, |
| 3396 | SSE_INTALU_ITINS_P, 0>; |
Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 3397 | defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds, |
| 3398 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 3399 | defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs, |
| 3400 | SSE_INTALU_ITINS_P, HasBWI, 0>; |
| 3401 | defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3402 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 3403 | defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3404 | SSE_INTALU_ITINS_P, HasBWI, 0>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3405 | defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3406 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3407 | defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3408 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3409 | defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3410 | SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3411 | defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P, |
Asaf Badouh | 73f26f8 | 2015-07-05 12:23:20 +0000 | [diff] [blame] | 3412 | HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3413 | defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3414 | HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3415 | defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3416 | HasBWI, 1>, T8PD; |
Asaf Badouh | 81f03c3 | 2015-06-18 12:30:53 +0000 | [diff] [blame] | 3417 | defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3418 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 3419 | |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3420 | multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins, |
| 3421 | SDNode OpNode, bit IsCommutable = 0> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3422 | |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3423 | defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
| 3424 | v16i32_info, v8i64_info, IsCommutable>, |
| 3425 | EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W; |
| 3426 | let Predicates = [HasVLX] in { |
| 3427 | defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
| 3428 | v8i32x_info, v4i64x_info, IsCommutable>, |
| 3429 | EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W; |
| 3430 | defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
| 3431 | v4i32x_info, v2i64x_info, IsCommutable>, |
| 3432 | EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W; |
| 3433 | } |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3434 | } |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3435 | |
| 3436 | defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P, |
| 3437 | X86pmuldq, 1>,T8PD; |
| 3438 | defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P, |
| 3439 | X86pmuludq, 1>; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 3440 | |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3441 | multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3442 | X86VectorVTInfo _Src, X86VectorVTInfo _Dst> { |
| 3443 | let mayLoad = 1 in { |
| 3444 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3445 | (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3446 | OpcodeStr, |
| 3447 | "${src2}"##_Src.BroadcastStr##", $src1", |
| 3448 | "$src1, ${src2}"##_Src.BroadcastStr, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3449 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert |
| 3450 | (_Src.VT (X86VBroadcast |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3451 | (_Src.ScalarLdFrag addr:$src2))))))>, |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3452 | EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>; |
| 3453 | } |
| 3454 | } |
| 3455 | |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3456 | multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr, |
| 3457 | SDNode OpNode,X86VectorVTInfo _Src, |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3458 | X86VectorVTInfo _Dst> { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3459 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3460 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3461 | "$src2, $src1","$src1, $src2", |
| 3462 | (_Dst.VT (OpNode |
| 3463 | (_Src.VT _Src.RC:$src1), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3464 | (_Src.VT _Src.RC:$src2)))>, |
| 3465 | EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3466 | let mayLoad = 1 in { |
| 3467 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 3468 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 3469 | "$src2, $src1", "$src1, $src2", |
| 3470 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3471 | (bitconvert (_Src.LdFrag addr:$src2))))>, |
| 3472 | EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3473 | } |
| 3474 | } |
| 3475 | |
| 3476 | multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr, |
| 3477 | SDNode OpNode> { |
| 3478 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info, |
| 3479 | v32i16_info>, |
| 3480 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info, |
| 3481 | v32i16_info>, EVEX_V512; |
| 3482 | let Predicates = [HasVLX] in { |
| 3483 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info, |
| 3484 | v16i16x_info>, |
| 3485 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info, |
| 3486 | v16i16x_info>, EVEX_V256; |
| 3487 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info, |
| 3488 | v8i16x_info>, |
| 3489 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info, |
| 3490 | v8i16x_info>, EVEX_V128; |
| 3491 | } |
| 3492 | } |
| 3493 | multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr, |
| 3494 | SDNode OpNode> { |
| 3495 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, |
| 3496 | v64i8_info>, EVEX_V512; |
| 3497 | let Predicates = [HasVLX] in { |
| 3498 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info, |
| 3499 | v32i8x_info>, EVEX_V256; |
| 3500 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info, |
| 3501 | v16i8x_info>, EVEX_V128; |
| 3502 | } |
| 3503 | } |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 3504 | |
| 3505 | multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr, |
| 3506 | SDNode OpNode, AVX512VLVectorVTInfo _Src, |
| 3507 | AVX512VLVectorVTInfo _Dst> { |
| 3508 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512, |
| 3509 | _Dst.info512>, EVEX_V512; |
| 3510 | let Predicates = [HasVLX] in { |
| 3511 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256, |
| 3512 | _Dst.info256>, EVEX_V256; |
| 3513 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128, |
| 3514 | _Dst.info128>, EVEX_V128; |
| 3515 | } |
| 3516 | } |
| 3517 | |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3518 | let Predicates = [HasBWI] in { |
| 3519 | defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD; |
| 3520 | defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD; |
| 3521 | defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W; |
| 3522 | defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W; |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 3523 | |
| 3524 | defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw, |
| 3525 | avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD; |
| 3526 | defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd, |
| 3527 | avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3528 | } |
| 3529 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3530 | defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3531 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3532 | defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3533 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 3534 | defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3535 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 3536 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3537 | defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3538 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3539 | defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3540 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 3541 | defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3542 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 3543 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3544 | defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3545 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3546 | defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3547 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 3548 | defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3549 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 3550 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3551 | defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3552 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3553 | defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3554 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 3555 | defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3556 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3557 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3558 | // AVX-512 Logical Instructions |
| 3559 | //===----------------------------------------------------------------------===// |
| 3560 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3561 | defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and, |
| 3562 | SSE_INTALU_ITINS_P, HasAVX512, 1>; |
| 3563 | defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or, |
| 3564 | SSE_INTALU_ITINS_P, HasAVX512, 1>; |
| 3565 | defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, |
| 3566 | SSE_INTALU_ITINS_P, HasAVX512, 1>; |
| 3567 | defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp, |
Elena Demikhovsky | 72e3ccc | 2015-03-29 09:14:29 +0000 | [diff] [blame] | 3568 | SSE_INTALU_ITINS_P, HasAVX512, 0>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3569 | |
| 3570 | //===----------------------------------------------------------------------===// |
| 3571 | // AVX-512 FP arithmetic |
| 3572 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3573 | multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 3574 | SDNode OpNode, SDNode VecNode, OpndItins itins, |
| 3575 | bit IsCommutable> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3576 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3577 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3578 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 3579 | "$src2, $src1", "$src1, $src2", |
| 3580 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 3581 | (i32 FROUND_CURRENT)), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3582 | itins.rr, IsCommutable>; |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3583 | |
| 3584 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3585 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 3586 | "$src2, $src1", "$src1, $src2", |
| 3587 | (VecNode (_.VT _.RC:$src1), |
| 3588 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 3589 | (i32 FROUND_CURRENT)), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3590 | itins.rm, IsCommutable>; |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3591 | let isCodeGenOnly = 1, isCommutable = IsCommutable, |
| 3592 | Predicates = [HasAVX512] in { |
| 3593 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3594 | (ins _.FRC:$src1, _.FRC:$src2), |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3595 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 3596 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))], |
| 3597 | itins.rr>; |
| 3598 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3599 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3600 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 3601 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
| 3602 | (_.ScalarLdFrag addr:$src2)))], itins.rr>; |
| 3603 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3604 | } |
| 3605 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3606 | multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 3607 | SDNode VecNode, OpndItins itins, bit IsCommutable = 0> { |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3608 | |
| 3609 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3610 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| 3611 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 3612 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3613 | (i32 imm:$rc)), itins.rr, IsCommutable>, |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3614 | EVEX_B, EVEX_RC; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3615 | } |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3616 | multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 3617 | SDNode VecNode, OpndItins itins, bit IsCommutable> { |
| 3618 | |
| 3619 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3620 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3621 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3622 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3623 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3624 | } |
| 3625 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3626 | multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3627 | SDNode VecNode, |
| 3628 | SizeItins itins, bit IsCommutable> { |
| 3629 | defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode, |
| 3630 | itins.s, IsCommutable>, |
| 3631 | avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode, |
| 3632 | itins.s, IsCommutable>, |
| 3633 | XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| 3634 | defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode, |
| 3635 | itins.d, IsCommutable>, |
| 3636 | avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode, |
| 3637 | itins.d, IsCommutable>, |
| 3638 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 3639 | } |
| 3640 | |
| 3641 | multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3642 | SDNode VecNode, |
| 3643 | SizeItins itins, bit IsCommutable> { |
| 3644 | defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode, |
| 3645 | itins.s, IsCommutable>, |
| 3646 | avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode, |
| 3647 | itins.s, IsCommutable>, |
| 3648 | XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| 3649 | defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode, |
| 3650 | itins.d, IsCommutable>, |
| 3651 | avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode, |
| 3652 | itins.d, IsCommutable>, |
| 3653 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 3654 | } |
| 3655 | defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>; |
| 3656 | defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>; |
| 3657 | defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>; |
| 3658 | defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>; |
| 3659 | defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>; |
| 3660 | defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>; |
| 3661 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3662 | multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3663 | X86VectorVTInfo _, bit IsCommutable> { |
| 3664 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3665 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 3666 | "$src2, $src1", "$src1, $src2", |
| 3667 | (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3668 | let mayLoad = 1 in { |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3669 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3670 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 3671 | "$src2, $src1", "$src1, $src2", |
| 3672 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V; |
| 3673 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3674 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 3675 | "${src2}"##_.BroadcastStr##", $src1", |
| 3676 | "$src1, ${src2}"##_.BroadcastStr, |
| 3677 | (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 3678 | (_.ScalarLdFrag addr:$src2))))>, |
| 3679 | EVEX_4V, EVEX_B; |
| 3680 | }//let mayLoad = 1 |
| 3681 | } |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 3682 | |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3683 | multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd, |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3684 | X86VectorVTInfo _> { |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3685 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3686 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix, |
| 3687 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 3688 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>, |
| 3689 | EVEX_4V, EVEX_B, EVEX_RC; |
| 3690 | } |
| 3691 | |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3692 | |
| 3693 | multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd, |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3694 | X86VectorVTInfo _> { |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3695 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3696 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 3697 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| 3698 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>, |
| 3699 | EVEX_4V, EVEX_B; |
| 3700 | } |
| 3701 | |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3702 | multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3703 | bit IsCommutable = 0> { |
| 3704 | defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info, |
| 3705 | IsCommutable>, EVEX_V512, PS, |
| 3706 | EVEX_CD8<32, CD8VF>; |
| 3707 | defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info, |
| 3708 | IsCommutable>, EVEX_V512, PD, VEX_W, |
| 3709 | EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 3710 | |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3711 | // Define only if AVX512VL feature is present. |
| 3712 | let Predicates = [HasVLX] in { |
| 3713 | defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info, |
| 3714 | IsCommutable>, EVEX_V128, PS, |
| 3715 | EVEX_CD8<32, CD8VF>; |
| 3716 | defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info, |
| 3717 | IsCommutable>, EVEX_V256, PS, |
| 3718 | EVEX_CD8<32, CD8VF>; |
| 3719 | defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info, |
| 3720 | IsCommutable>, EVEX_V128, PD, VEX_W, |
| 3721 | EVEX_CD8<64, CD8VF>; |
| 3722 | defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info, |
| 3723 | IsCommutable>, EVEX_V256, PD, VEX_W, |
| 3724 | EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 3725 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3726 | } |
| 3727 | |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3728 | multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> { |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3729 | defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3730 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3731 | defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3732 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; |
| 3733 | } |
| 3734 | |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3735 | multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> { |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3736 | defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3737 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3738 | defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3739 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; |
| 3740 | } |
| 3741 | |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3742 | defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>, |
| 3743 | avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>; |
| 3744 | defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>, |
| 3745 | avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3746 | defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3747 | avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>; |
| 3748 | defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>, |
| 3749 | avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>; |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3750 | defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>, |
| 3751 | avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>; |
| 3752 | defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>, |
| 3753 | avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>; |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3754 | let Predicates = [HasDQI] in { |
| 3755 | defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>; |
| 3756 | defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>; |
| 3757 | defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>; |
| 3758 | defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>; |
| 3759 | } |
Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 3760 | |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3761 | multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3762 | X86VectorVTInfo _> { |
| 3763 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3764 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 3765 | "$src2, $src1", "$src1, $src2", |
| 3766 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V; |
| 3767 | let mayLoad = 1 in { |
| 3768 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3769 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 3770 | "$src2, $src1", "$src1, $src2", |
| 3771 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V; |
| 3772 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3773 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 3774 | "${src2}"##_.BroadcastStr##", $src1", |
| 3775 | "$src1, ${src2}"##_.BroadcastStr, |
| 3776 | (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 3777 | (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>, |
| 3778 | EVEX_4V, EVEX_B; |
| 3779 | }//let mayLoad = 1 |
| 3780 | } |
| 3781 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 3782 | multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3783 | X86VectorVTInfo _> { |
| 3784 | defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3785 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 3786 | "$src2, $src1", "$src1, $src2", |
| 3787 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>; |
| 3788 | let mayLoad = 1 in { |
| 3789 | defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3790 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 3791 | "$src2, $src1", "$src1, $src2", |
| 3792 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>; |
| 3793 | }//let mayLoad = 1 |
| 3794 | } |
| 3795 | |
| 3796 | multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3797 | defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>, |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3798 | avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>, |
| 3799 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3800 | defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>, |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3801 | avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>, |
| 3802 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 3803 | defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>, |
| 3804 | avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>, |
| 3805 | EVEX_4V,EVEX_CD8<32, CD8VT1>; |
| 3806 | defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>, |
| 3807 | avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>, |
| 3808 | EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 3809 | |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3810 | // Define only if AVX512VL feature is present. |
| 3811 | let Predicates = [HasVLX] in { |
| 3812 | defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>, |
| 3813 | EVEX_V128, EVEX_CD8<32, CD8VF>; |
| 3814 | defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>, |
| 3815 | EVEX_V256, EVEX_CD8<32, CD8VF>; |
| 3816 | defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>, |
| 3817 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; |
| 3818 | defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>, |
| 3819 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; |
| 3820 | } |
| 3821 | } |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 3822 | defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD; |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3823 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3824 | //===----------------------------------------------------------------------===// |
| 3825 | // AVX-512 VPTESTM instructions |
| 3826 | //===----------------------------------------------------------------------===// |
| 3827 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 3828 | multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3829 | X86VectorVTInfo _> { |
| 3830 | defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst), |
| 3831 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 3832 | "$src2, $src1", "$src1, $src2", |
| 3833 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, |
| 3834 | EVEX_4V; |
| 3835 | let mayLoad = 1 in |
| 3836 | defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), |
| 3837 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 3838 | "$src2, $src1", "$src1, $src2", |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3839 | (OpNode (_.VT _.RC:$src1), |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 3840 | (_.VT (bitconvert (_.LdFrag addr:$src2))))>, |
| 3841 | EVEX_4V, |
| 3842 | EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3843 | } |
| 3844 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 3845 | multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3846 | X86VectorVTInfo _> { |
| 3847 | let mayLoad = 1 in |
| 3848 | defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), |
| 3849 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 3850 | "${src2}"##_.BroadcastStr##", $src1", |
| 3851 | "$src1, ${src2}"##_.BroadcastStr, |
| 3852 | (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast |
| 3853 | (_.ScalarLdFrag addr:$src2))))>, |
| 3854 | EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3855 | } |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 3856 | multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3857 | AVX512VLVectorVTInfo _> { |
| 3858 | let Predicates = [HasAVX512] in |
| 3859 | defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>, |
| 3860 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 3861 | |
| 3862 | let Predicates = [HasAVX512, HasVLX] in { |
| 3863 | defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>, |
| 3864 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 3865 | defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>, |
| 3866 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 3867 | } |
| 3868 | } |
| 3869 | |
| 3870 | multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 3871 | defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, |
| 3872 | avx512vl_i32_info>; |
| 3873 | defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, |
| 3874 | avx512vl_i64_info>, VEX_W; |
| 3875 | } |
| 3876 | |
| 3877 | multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr, |
| 3878 | SDNode OpNode> { |
| 3879 | let Predicates = [HasBWI] in { |
| 3880 | defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>, |
| 3881 | EVEX_V512, VEX_W; |
| 3882 | defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>, |
| 3883 | EVEX_V512; |
| 3884 | } |
| 3885 | let Predicates = [HasVLX, HasBWI] in { |
| 3886 | |
| 3887 | defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>, |
| 3888 | EVEX_V256, VEX_W; |
| 3889 | defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>, |
| 3890 | EVEX_V128, VEX_W; |
| 3891 | defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>, |
| 3892 | EVEX_V256; |
| 3893 | defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>, |
| 3894 | EVEX_V128; |
| 3895 | } |
| 3896 | } |
| 3897 | |
| 3898 | multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr, |
| 3899 | SDNode OpNode> : |
| 3900 | avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>, |
| 3901 | avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>; |
| 3902 | |
| 3903 | defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD; |
| 3904 | defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3905 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 3906 | def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1), |
| 3907 | (v16i32 VR512:$src2), (i16 -1))), |
| 3908 | (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>; |
| 3909 | |
| 3910 | def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1), |
| 3911 | (v8i64 VR512:$src2), (i8 -1))), |
Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 3912 | (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>; |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3913 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3914 | //===----------------------------------------------------------------------===// |
| 3915 | // AVX-512 Shift instructions |
| 3916 | //===----------------------------------------------------------------------===// |
| 3917 | multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM, |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 3918 | string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> { |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3919 | defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 3920 | (ins _.RC:$src1, u8imm:$src2), OpcodeStr, |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3921 | "$src2, $src1", "$src1, $src2", |
| 3922 | (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))), |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 3923 | SSE_INTSHIFT_ITINS_P.rr>; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3924 | let mayLoad = 1 in |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3925 | defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 3926 | (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr, |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3927 | "$src2, $src1", "$src1, $src2", |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3928 | (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 3929 | (i8 imm:$src2))), |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 3930 | SSE_INTSHIFT_ITINS_P.rm>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3931 | } |
| 3932 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3933 | multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM, |
| 3934 | string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> { |
| 3935 | let mayLoad = 1 in |
| 3936 | defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), |
| 3937 | (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr, |
| 3938 | "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2", |
| 3939 | (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))), |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 3940 | SSE_INTSHIFT_ITINS_P.rm>, EVEX_B; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3941 | } |
| 3942 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3943 | multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3944 | ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> { |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3945 | // src2 is always 128-bit |
| 3946 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3947 | (ins _.RC:$src1, VR128X:$src2), OpcodeStr, |
| 3948 | "$src2, $src1", "$src1, $src2", |
| 3949 | (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3950 | SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V; |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3951 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3952 | (ins _.RC:$src1, i128mem:$src2), OpcodeStr, |
| 3953 | "$src2, $src1", "$src1, $src2", |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3954 | (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3955 | SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3956 | EVEX_4V; |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3957 | } |
| 3958 | |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3959 | multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3960 | ValueType SrcVT, PatFrag bc_frag, |
| 3961 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 3962 | let Predicates = [prd] in |
| 3963 | defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 3964 | VTInfo.info512>, EVEX_V512, |
| 3965 | EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ; |
| 3966 | let Predicates = [prd, HasVLX] in { |
| 3967 | defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 3968 | VTInfo.info256>, EVEX_V256, |
| 3969 | EVEX_CD8<VTInfo.info256.EltSize, CD8VH>; |
| 3970 | defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 3971 | VTInfo.info128>, EVEX_V128, |
| 3972 | EVEX_CD8<VTInfo.info128.EltSize, CD8VF>; |
| 3973 | } |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3974 | } |
| 3975 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3976 | multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw, |
| 3977 | string OpcodeStr, SDNode OpNode> { |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3978 | defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3979 | avx512vl_i32_info, HasAVX512>; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3980 | defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3981 | avx512vl_i64_info, HasAVX512>, VEX_W; |
| 3982 | defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16, |
| 3983 | avx512vl_i16_info, HasBWI>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3984 | } |
| 3985 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3986 | multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| 3987 | string OpcodeStr, SDNode OpNode, |
| 3988 | AVX512VLVectorVTInfo VTInfo> { |
| 3989 | let Predicates = [HasAVX512] in |
| 3990 | defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 3991 | VTInfo.info512>, |
| 3992 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 3993 | VTInfo.info512>, EVEX_V512; |
| 3994 | let Predicates = [HasAVX512, HasVLX] in { |
| 3995 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 3996 | VTInfo.info256>, |
| 3997 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 3998 | VTInfo.info256>, EVEX_V256; |
| 3999 | defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 4000 | VTInfo.info128>, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4001 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4002 | VTInfo.info128>, EVEX_V128; |
| 4003 | } |
| 4004 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4005 | |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4006 | multiclass avx512_shift_rmi_w<bits<8> opcw, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4007 | Format ImmFormR, Format ImmFormM, |
| 4008 | string OpcodeStr, SDNode OpNode> { |
| 4009 | let Predicates = [HasBWI] in |
| 4010 | defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 4011 | v32i16_info>, EVEX_V512; |
| 4012 | let Predicates = [HasVLX, HasBWI] in { |
| 4013 | defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 4014 | v16i16x_info>, EVEX_V256; |
| 4015 | defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 4016 | v8i16x_info>, EVEX_V128; |
| 4017 | } |
| 4018 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4019 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4020 | multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq, |
| 4021 | Format ImmFormR, Format ImmFormM, |
| 4022 | string OpcodeStr, SDNode OpNode> { |
| 4023 | defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode, |
| 4024 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| 4025 | defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode, |
| 4026 | avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W; |
| 4027 | } |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 4028 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4029 | defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4030 | avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4031 | |
| 4032 | defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4033 | avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4034 | |
Elena Demikhovsky | 1b2f2f1 | 2015-05-13 07:35:05 +0000 | [diff] [blame] | 4035 | defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4036 | avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4037 | |
Michael Zuckerman | 298a680 | 2016-01-13 12:39:33 +0000 | [diff] [blame] | 4038 | defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V; |
Michael Zuckerman | 2ddcbcf | 2016-01-12 21:19:17 +0000 | [diff] [blame] | 4039 | defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4040 | |
| 4041 | defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>; |
| 4042 | defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>; |
| 4043 | defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4044 | |
| 4045 | //===-------------------------------------------------------------------===// |
| 4046 | // Variable Bit Shifts |
| 4047 | //===-------------------------------------------------------------------===// |
| 4048 | multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4049 | X86VectorVTInfo _> { |
| 4050 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4051 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 4052 | "$src2, $src1", "$src1, $src2", |
| 4053 | (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4054 | SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4055 | let mayLoad = 1 in |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4056 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4057 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 4058 | "$src2, $src1", "$src1, $src2", |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 4059 | (_.VT (OpNode _.RC:$src1, |
| 4060 | (_.VT (bitconvert (_.LdFrag addr:$src2))))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4061 | SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4062 | EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4063 | } |
| 4064 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4065 | multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4066 | X86VectorVTInfo _> { |
| 4067 | let mayLoad = 1 in |
| 4068 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4069 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 4070 | "${src2}"##_.BroadcastStr##", $src1", |
| 4071 | "$src1, ${src2}"##_.BroadcastStr, |
| 4072 | (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 4073 | (_.ScalarLdFrag addr:$src2))))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4074 | SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4075 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 4076 | } |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4077 | multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4078 | AVX512VLVectorVTInfo _> { |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4079 | let Predicates = [HasAVX512] in |
| 4080 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 4081 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 4082 | |
| 4083 | let Predicates = [HasAVX512, HasVLX] in { |
| 4084 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 4085 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 4086 | defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>, |
| 4087 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 4088 | } |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4089 | } |
| 4090 | |
| 4091 | multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr, |
| 4092 | SDNode OpNode> { |
| 4093 | defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4094 | avx512vl_i32_info>; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4095 | defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4096 | avx512vl_i64_info>, VEX_W; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4097 | } |
| 4098 | |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 4099 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
| 4100 | multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> { |
| 4101 | let Predicates = [HasBWI, NoVLX] in { |
| 4102 | def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1), |
| 4103 | (_.info256.VT _.info256.RC:$src2))), |
| 4104 | (EXTRACT_SUBREG |
| 4105 | (!cast<Instruction>(NAME#"WZrr") |
| 4106 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm), |
| 4107 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)), |
| 4108 | sub_ymm)>; |
| 4109 | |
| 4110 | def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1), |
| 4111 | (_.info128.VT _.info128.RC:$src2))), |
| 4112 | (EXTRACT_SUBREG |
| 4113 | (!cast<Instruction>(NAME#"WZrr") |
| 4114 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm), |
| 4115 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)), |
| 4116 | sub_xmm)>; |
| 4117 | } |
| 4118 | } |
| 4119 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4120 | multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr, |
| 4121 | SDNode OpNode> { |
| 4122 | let Predicates = [HasBWI] in |
| 4123 | defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>, |
| 4124 | EVEX_V512, VEX_W; |
| 4125 | let Predicates = [HasVLX, HasBWI] in { |
| 4126 | |
| 4127 | defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>, |
| 4128 | EVEX_V256, VEX_W; |
| 4129 | defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>, |
| 4130 | EVEX_V128, VEX_W; |
| 4131 | } |
| 4132 | } |
| 4133 | |
| 4134 | defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>, |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 4135 | avx512_var_shift_w<0x12, "vpsllvw", shl>, |
| 4136 | avx512_var_shift_w_lowering<avx512vl_i16_info, shl>; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4137 | defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>, |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 4138 | avx512_var_shift_w<0x11, "vpsravw", sra>, |
| 4139 | avx512_var_shift_w_lowering<avx512vl_i16_info, sra>; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4140 | defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>, |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 4141 | avx512_var_shift_w<0x10, "vpsrlvw", srl>, |
| 4142 | avx512_var_shift_w_lowering<avx512vl_i16_info, srl>; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4143 | defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>; |
| 4144 | defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4145 | |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 4146 | //===-------------------------------------------------------------------===// |
| 4147 | // 1-src variable permutation VPERMW/D/Q |
| 4148 | //===-------------------------------------------------------------------===// |
| 4149 | multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4150 | AVX512VLVectorVTInfo _> { |
| 4151 | let Predicates = [HasAVX512] in |
| 4152 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 4153 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 4154 | |
| 4155 | let Predicates = [HasAVX512, HasVLX] in |
| 4156 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 4157 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 4158 | } |
| 4159 | |
| 4160 | multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| 4161 | string OpcodeStr, SDNode OpNode, |
| 4162 | AVX512VLVectorVTInfo VTInfo> { |
| 4163 | let Predicates = [HasAVX512] in |
| 4164 | defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 4165 | VTInfo.info512>, |
| 4166 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 4167 | VTInfo.info512>, EVEX_V512; |
| 4168 | let Predicates = [HasAVX512, HasVLX] in |
| 4169 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 4170 | VTInfo.info256>, |
| 4171 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 4172 | VTInfo.info256>, EVEX_V256; |
| 4173 | } |
| 4174 | |
| 4175 | |
| 4176 | defm VPERM : avx512_var_shift_w<0x8D, "vpermw", X86VPermv>; |
| 4177 | |
| 4178 | defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv, |
| 4179 | avx512vl_i32_info>; |
| 4180 | defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv, |
| 4181 | avx512vl_i64_info>, VEX_W; |
| 4182 | defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv, |
| 4183 | avx512vl_f32_info>; |
| 4184 | defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv, |
| 4185 | avx512vl_f64_info>, VEX_W; |
| 4186 | |
| 4187 | defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq", |
| 4188 | X86VPermi, avx512vl_i64_info>, |
| 4189 | EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W; |
| 4190 | defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd", |
| 4191 | X86VPermi, avx512vl_f64_info>, |
| 4192 | EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W; |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 4193 | //===----------------------------------------------------------------------===// |
| 4194 | // AVX-512 - VPERMIL |
| 4195 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 4196 | |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 4197 | multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode, |
| 4198 | X86VectorVTInfo _, X86VectorVTInfo Ctrl> { |
| 4199 | defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst), |
| 4200 | (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr, |
| 4201 | "$src2, $src1", "$src1, $src2", |
| 4202 | (_.VT (OpNode _.RC:$src1, |
| 4203 | (Ctrl.VT Ctrl.RC:$src2)))>, |
| 4204 | T8PD, EVEX_4V; |
| 4205 | let mayLoad = 1 in { |
| 4206 | defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst), |
| 4207 | (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr, |
| 4208 | "$src2, $src1", "$src1, $src2", |
| 4209 | (_.VT (OpNode |
| 4210 | _.RC:$src1, |
| 4211 | (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>, |
| 4212 | T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 4213 | defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst), |
| 4214 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 4215 | "${src2}"##_.BroadcastStr##", $src1", |
| 4216 | "$src1, ${src2}"##_.BroadcastStr, |
| 4217 | (_.VT (OpNode |
| 4218 | _.RC:$src1, |
| 4219 | (Ctrl.VT (X86VBroadcast |
| 4220 | (Ctrl.ScalarLdFrag addr:$src2)))))>, |
| 4221 | T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
| 4222 | }//let mayLoad = 1 |
| 4223 | } |
| 4224 | |
| 4225 | multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar, |
| 4226 | AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{ |
| 4227 | let Predicates = [HasAVX512] in { |
| 4228 | defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512, |
| 4229 | Ctrl.info512>, EVEX_V512; |
| 4230 | } |
| 4231 | let Predicates = [HasAVX512, HasVLX] in { |
| 4232 | defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128, |
| 4233 | Ctrl.info128>, EVEX_V128; |
| 4234 | defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256, |
| 4235 | Ctrl.info256>, EVEX_V256; |
| 4236 | } |
| 4237 | } |
| 4238 | |
| 4239 | multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar, |
| 4240 | AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{ |
| 4241 | |
| 4242 | defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>; |
| 4243 | defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr, |
| 4244 | X86VPermilpi, _>, |
| 4245 | EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>; |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 4246 | } |
| 4247 | |
| 4248 | defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info, |
| 4249 | avx512vl_i32_info>; |
| 4250 | defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info, |
| 4251 | avx512vl_i64_info>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4252 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4253 | // AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW |
| 4254 | //===----------------------------------------------------------------------===// |
| 4255 | |
| 4256 | defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd", |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4257 | X86PShufd, avx512vl_i32_info>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4258 | EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>; |
| 4259 | defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw", |
Igor Breger | 1a6fd1c | 2015-10-07 06:31:18 +0000 | [diff] [blame] | 4260 | X86PShufhw>, EVEX, AVX512XSIi8Base; |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4261 | defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw", |
Igor Breger | 1a6fd1c | 2015-10-07 06:31:18 +0000 | [diff] [blame] | 4262 | X86PShuflw>, EVEX, AVX512XDIi8Base; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4263 | |
Elena Demikhovsky | 55a9974 | 2015-06-22 13:00:42 +0000 | [diff] [blame] | 4264 | multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 4265 | let Predicates = [HasBWI] in |
| 4266 | defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512; |
| 4267 | |
| 4268 | let Predicates = [HasVLX, HasBWI] in { |
| 4269 | defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256; |
| 4270 | defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128; |
| 4271 | } |
| 4272 | } |
| 4273 | |
| 4274 | defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>; |
| 4275 | |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4276 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 4277 | // Move Low to High and High to Low packed FP Instructions |
| 4278 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4279 | def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst), |
| 4280 | (ins VR128X:$src1, VR128X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4281 | "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4282 | [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))], |
| 4283 | IIC_SSE_MOV_LH>, EVEX_4V; |
| 4284 | def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst), |
| 4285 | (ins VR128X:$src1, VR128X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4286 | "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4287 | [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))], |
| 4288 | IIC_SSE_MOV_LH>, EVEX_4V; |
| 4289 | |
Craig Topper | dbe8b7d | 2013-09-27 07:20:47 +0000 | [diff] [blame] | 4290 | let Predicates = [HasAVX512] in { |
| 4291 | // MOVLHPS patterns |
| 4292 | def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)), |
| 4293 | (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>; |
| 4294 | def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)), |
| 4295 | (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4296 | |
Craig Topper | dbe8b7d | 2013-09-27 07:20:47 +0000 | [diff] [blame] | 4297 | // MOVHLPS patterns |
| 4298 | def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)), |
| 4299 | (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>; |
| 4300 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4301 | |
| 4302 | //===----------------------------------------------------------------------===// |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 4303 | // VMOVHPS/PD VMOVLPS Instructions |
| 4304 | // All patterns was taken from SSS implementation. |
| 4305 | //===----------------------------------------------------------------------===// |
| 4306 | multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4307 | X86VectorVTInfo _> { |
| 4308 | let mayLoad = 1 in |
| 4309 | def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst), |
| 4310 | (ins _.RC:$src1, f64mem:$src2), |
| 4311 | !strconcat(OpcodeStr, |
| 4312 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4313 | [(set _.RC:$dst, |
| 4314 | (OpNode _.RC:$src1, |
| 4315 | (_.VT (bitconvert |
| 4316 | (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))], |
| 4317 | IIC_SSE_MOV_LH>, EVEX_4V; |
| 4318 | } |
| 4319 | |
| 4320 | defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps, |
| 4321 | v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS; |
| 4322 | defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd, |
| 4323 | v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W; |
| 4324 | defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps, |
| 4325 | v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS; |
| 4326 | defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd, |
| 4327 | v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W; |
| 4328 | |
| 4329 | let Predicates = [HasAVX512] in { |
| 4330 | // VMOVHPS patterns |
| 4331 | def : Pat<(X86Movlhps VR128X:$src1, |
| 4332 | (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))), |
| 4333 | (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>; |
| 4334 | def : Pat<(X86Movlhps VR128X:$src1, |
| 4335 | (bc_v4i32 (v2i64 (X86vzload addr:$src2)))), |
| 4336 | (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>; |
| 4337 | // VMOVHPD patterns |
| 4338 | def : Pat<(v2f64 (X86Unpckl VR128X:$src1, |
| 4339 | (scalar_to_vector (loadf64 addr:$src2)))), |
| 4340 | (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>; |
| 4341 | def : Pat<(v2f64 (X86Unpckl VR128X:$src1, |
| 4342 | (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))), |
| 4343 | (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>; |
| 4344 | // VMOVLPS patterns |
| 4345 | def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))), |
| 4346 | (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>; |
| 4347 | def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))), |
| 4348 | (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>; |
| 4349 | // VMOVLPD patterns |
| 4350 | def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))), |
| 4351 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; |
| 4352 | def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))), |
| 4353 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; |
| 4354 | def : Pat<(v2f64 (X86Movsd VR128X:$src1, |
| 4355 | (v2f64 (scalar_to_vector (loadf64 addr:$src2))))), |
| 4356 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; |
| 4357 | } |
| 4358 | |
| 4359 | let mayStore = 1 in { |
| 4360 | def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs), |
| 4361 | (ins f64mem:$dst, VR128X:$src), |
| 4362 | "vmovhps\t{$src, $dst|$dst, $src}", |
| 4363 | [(store (f64 (vector_extract |
| 4364 | (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)), |
| 4365 | (bc_v2f64 (v4f32 VR128X:$src))), |
| 4366 | (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>, |
| 4367 | EVEX, EVEX_CD8<32, CD8VT2>; |
| 4368 | def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs), |
| 4369 | (ins f64mem:$dst, VR128X:$src), |
| 4370 | "vmovhpd\t{$src, $dst|$dst, $src}", |
| 4371 | [(store (f64 (vector_extract |
| 4372 | (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)), |
| 4373 | (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>, |
| 4374 | EVEX, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 4375 | def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs), |
| 4376 | (ins f64mem:$dst, VR128X:$src), |
| 4377 | "vmovlps\t{$src, $dst|$dst, $src}", |
| 4378 | [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128X:$src)), |
| 4379 | (iPTR 0))), addr:$dst)], |
| 4380 | IIC_SSE_MOV_LH>, |
| 4381 | EVEX, EVEX_CD8<32, CD8VT2>; |
| 4382 | def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs), |
| 4383 | (ins f64mem:$dst, VR128X:$src), |
| 4384 | "vmovlpd\t{$src, $dst|$dst, $src}", |
| 4385 | [(store (f64 (vector_extract (v2f64 VR128X:$src), |
| 4386 | (iPTR 0))), addr:$dst)], |
| 4387 | IIC_SSE_MOV_LH>, |
| 4388 | EVEX, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 4389 | } |
| 4390 | let Predicates = [HasAVX512] in { |
| 4391 | // VMOVHPD patterns |
| 4392 | def : Pat<(store (f64 (vector_extract |
| 4393 | (v2f64 (X86VPermilpi VR128X:$src, (i8 1))), |
| 4394 | (iPTR 0))), addr:$dst), |
| 4395 | (VMOVHPDZ128mr addr:$dst, VR128X:$src)>; |
| 4396 | // VMOVLPS patterns |
| 4397 | def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)), |
| 4398 | addr:$src1), |
| 4399 | (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>; |
| 4400 | def : Pat<(store (v4i32 (X86Movlps |
| 4401 | (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1), |
| 4402 | (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>; |
| 4403 | // VMOVLPD patterns |
| 4404 | def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)), |
| 4405 | addr:$src1), |
| 4406 | (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>; |
| 4407 | def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)), |
| 4408 | addr:$src1), |
| 4409 | (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>; |
| 4410 | } |
| 4411 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4412 | // FMA - Fused Multiply Operations |
| 4413 | // |
Adam Nemet | 26371ce | 2014-10-24 00:02:55 +0000 | [diff] [blame] | 4414 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4415 | let Constraints = "$src1 = $dst" in { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4416 | multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4417 | X86VectorVTInfo _> { |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 4418 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 4419 | (ins _.RC:$src2, _.RC:$src3), |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 4420 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 4421 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>, |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 4422 | AVX512FMA3Base; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4423 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4424 | let mayLoad = 1 in { |
| 4425 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4426 | (ins _.RC:$src2, _.MemOp:$src3), |
| 4427 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 4428 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4429 | AVX512FMA3Base; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4430 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4431 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4432 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4433 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 4434 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
| 4435 | (OpNode _.RC:$src1, |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 4436 | _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>, |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4437 | AVX512FMA3Base, EVEX_B; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4438 | } |
| 4439 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4440 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4441 | multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4442 | X86VectorVTInfo _> { |
| 4443 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 4444 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 4445 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
| 4446 | (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>, |
| 4447 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4448 | } |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 4449 | } // Constraints = "$src1 = $dst" |
| 4450 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4451 | multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4452 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _> { |
| 4453 | let Predicates = [HasAVX512] in { |
| 4454 | defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>, |
| 4455 | avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>, |
| 4456 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4457 | } |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4458 | let Predicates = [HasVLX, HasAVX512] in { |
| 4459 | defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>, |
| 4460 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| 4461 | defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>, |
| 4462 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4463 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4464 | } |
| 4465 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4466 | multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4467 | SDNode OpNodeRnd > { |
| 4468 | defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
| 4469 | avx512vl_f32_info>; |
| 4470 | defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
| 4471 | avx512vl_f64_info>, VEX_W; |
| 4472 | } |
| 4473 | |
| 4474 | defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>; |
| 4475 | defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>; |
| 4476 | defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>; |
| 4477 | defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>; |
| 4478 | defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>; |
| 4479 | defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>; |
| 4480 | |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4481 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4482 | let Constraints = "$src1 = $dst" in { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4483 | multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4484 | X86VectorVTInfo _> { |
| 4485 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4486 | (ins _.RC:$src2, _.RC:$src3), |
| 4487 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 4488 | (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>, |
| 4489 | AVX512FMA3Base; |
| 4490 | |
| 4491 | let mayLoad = 1 in { |
| 4492 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4493 | (ins _.RC:$src2, _.MemOp:$src3), |
| 4494 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 4495 | (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>, |
| 4496 | AVX512FMA3Base; |
| 4497 | |
| 4498 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4499 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 4500 | OpcodeStr, "${src3}"##_.BroadcastStr##", $src2", |
| 4501 | "$src2, ${src3}"##_.BroadcastStr, |
| 4502 | (_.VT (OpNode _.RC:$src2, |
| 4503 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| 4504 | _.RC:$src1))>, AVX512FMA3Base, EVEX_B; |
| 4505 | } |
| 4506 | } |
| 4507 | |
| 4508 | multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4509 | X86VectorVTInfo _> { |
| 4510 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4511 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 4512 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
| 4513 | (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>, |
| 4514 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4515 | } |
| 4516 | } // Constraints = "$src1 = $dst" |
| 4517 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4518 | multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4519 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _> { |
| 4520 | let Predicates = [HasAVX512] in { |
| 4521 | defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>, |
| 4522 | avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>, |
| 4523 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4524 | } |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4525 | let Predicates = [HasVLX, HasAVX512] in { |
| 4526 | defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>, |
| 4527 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| 4528 | defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>, |
| 4529 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4530 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4531 | } |
| 4532 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4533 | multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4534 | SDNode OpNodeRnd > { |
| 4535 | defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
| 4536 | avx512vl_f32_info>; |
| 4537 | defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
| 4538 | avx512vl_f64_info>, VEX_W; |
| 4539 | } |
| 4540 | |
| 4541 | defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>; |
| 4542 | defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>; |
| 4543 | defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>; |
| 4544 | defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>; |
| 4545 | defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>; |
| 4546 | defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>; |
| 4547 | |
| 4548 | let Constraints = "$src1 = $dst" in { |
| 4549 | multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4550 | X86VectorVTInfo _> { |
| 4551 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4552 | (ins _.RC:$src3, _.RC:$src2), |
| 4553 | OpcodeStr, "$src2, $src3", "$src3, $src2", |
| 4554 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>, |
| 4555 | AVX512FMA3Base; |
| 4556 | |
| 4557 | let mayLoad = 1 in { |
| 4558 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4559 | (ins _.RC:$src3, _.MemOp:$src2), |
| 4560 | OpcodeStr, "$src2, $src3", "$src3, $src2", |
| 4561 | (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>, |
| 4562 | AVX512FMA3Base; |
| 4563 | |
| 4564 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4565 | (ins _.RC:$src3, _.ScalarMemOp:$src2), |
| 4566 | OpcodeStr, "${src2}"##_.BroadcastStr##", $src3", |
| 4567 | "$src3, ${src2}"##_.BroadcastStr, |
| 4568 | (_.VT (OpNode _.RC:$src1, |
| 4569 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 4570 | _.RC:$src3))>, AVX512FMA3Base, EVEX_B; |
| 4571 | } |
| 4572 | } |
| 4573 | |
| 4574 | multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4575 | X86VectorVTInfo _> { |
| 4576 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4577 | (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc), |
| 4578 | OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc", |
| 4579 | (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>, |
| 4580 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
| 4581 | } |
| 4582 | } // Constraints = "$src1 = $dst" |
| 4583 | |
| 4584 | multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4585 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _> { |
| 4586 | let Predicates = [HasAVX512] in { |
| 4587 | defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>, |
| 4588 | avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>, |
| 4589 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
| 4590 | } |
| 4591 | let Predicates = [HasVLX, HasAVX512] in { |
| 4592 | defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>, |
| 4593 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| 4594 | defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>, |
| 4595 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| 4596 | } |
| 4597 | } |
| 4598 | |
| 4599 | multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4600 | SDNode OpNodeRnd > { |
| 4601 | defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
| 4602 | avx512vl_f32_info>; |
| 4603 | defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
| 4604 | avx512vl_f64_info>, VEX_W; |
| 4605 | } |
| 4606 | |
| 4607 | defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>; |
| 4608 | defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>; |
| 4609 | defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>; |
| 4610 | defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>; |
| 4611 | defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>; |
| 4612 | defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4613 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4614 | // Scalar FMA |
| 4615 | let Constraints = "$src1 = $dst" in { |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 4616 | multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 4617 | dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb, |
| 4618 | dag RHS_r, dag RHS_m > { |
| 4619 | defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4620 | (ins _.RC:$src2, _.RC:$src3), OpcodeStr, |
| 4621 | "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4622 | |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 4623 | let mayLoad = 1 in |
| 4624 | defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4625 | (ins _.RC:$src2, _.MemOp:$src3), OpcodeStr, |
| 4626 | "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base; |
| 4627 | |
| 4628 | defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4629 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 4630 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>, |
| 4631 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
| 4632 | |
| 4633 | let isCodeGenOnly = 1 in { |
| 4634 | def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst), |
| 4635 | (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3), |
| 4636 | !strconcat(OpcodeStr, |
| 4637 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4638 | [RHS_r]>; |
| 4639 | let mayLoad = 1 in |
| 4640 | def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst), |
| 4641 | (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3), |
| 4642 | !strconcat(OpcodeStr, |
| 4643 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4644 | [RHS_m]>; |
| 4645 | }// isCodeGenOnly = 1 |
| 4646 | } |
| 4647 | }// Constraints = "$src1 = $dst" |
| 4648 | |
| 4649 | multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132, |
| 4650 | string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ , |
| 4651 | string SUFF> { |
| 4652 | |
| 4653 | defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ , |
| 4654 | (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), |
| 4655 | (_.VT (OpNode _.RC:$src2, _.RC:$src1, |
| 4656 | (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))))), |
| 4657 | (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, |
| 4658 | (i32 imm:$rc))), |
| 4659 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1, |
| 4660 | _.FRC:$src3))), |
| 4661 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1, |
| 4662 | (_.ScalarLdFrag addr:$src3))))>; |
| 4663 | |
| 4664 | defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ , |
| 4665 | (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), |
| 4666 | (_.VT (OpNode _.RC:$src2, |
| 4667 | (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), |
| 4668 | _.RC:$src1)), |
| 4669 | (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, |
| 4670 | (i32 imm:$rc))), |
| 4671 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3, |
| 4672 | _.FRC:$src1))), |
| 4673 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, |
| 4674 | (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>; |
| 4675 | |
| 4676 | defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ , |
| 4677 | (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), |
| 4678 | (_.VT (OpNode _.RC:$src1, |
| 4679 | (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), |
| 4680 | _.RC:$src2)), |
| 4681 | (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, |
| 4682 | (i32 imm:$rc))), |
| 4683 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3, |
| 4684 | _.FRC:$src2))), |
| 4685 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, |
| 4686 | (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>; |
| 4687 | } |
| 4688 | |
| 4689 | multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132, |
| 4690 | string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{ |
| 4691 | let Predicates = [HasAVX512] in { |
| 4692 | defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode, |
| 4693 | OpNodeRnd, f32x_info, "SS">, |
| 4694 | EVEX_CD8<32, CD8VT1>, VEX_LIG; |
| 4695 | defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode, |
| 4696 | OpNodeRnd, f64x_info, "SD">, |
| 4697 | EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W; |
| 4698 | } |
| 4699 | } |
| 4700 | |
| 4701 | defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>; |
| 4702 | defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>; |
| 4703 | defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>; |
| 4704 | defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4705 | |
| 4706 | //===----------------------------------------------------------------------===// |
| 4707 | // AVX-512 Scalar convert from sign integer to float/double |
| 4708 | //===----------------------------------------------------------------------===// |
| 4709 | |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4710 | multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
| 4711 | X86VectorVTInfo DstVT, X86MemOperand x86memop, |
| 4712 | PatFrag ld_frag, string asm> { |
| 4713 | let hasSideEffects = 0 in { |
| 4714 | def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst), |
| 4715 | (ins DstVT.FRC:$src1, SrcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4716 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4717 | EVEX_4V; |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4718 | let mayLoad = 1 in |
| 4719 | def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst), |
| 4720 | (ins DstVT.FRC:$src1, x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4721 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4722 | EVEX_4V; |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4723 | } // hasSideEffects = 0 |
| 4724 | let isCodeGenOnly = 1 in { |
| 4725 | def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), |
| 4726 | (ins DstVT.RC:$src1, SrcRC:$src2), |
| 4727 | !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4728 | [(set DstVT.RC:$dst, |
| 4729 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 4730 | SrcRC:$src2, |
| 4731 | (i32 FROUND_CURRENT)))]>, EVEX_4V; |
| 4732 | |
| 4733 | def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), |
| 4734 | (ins DstVT.RC:$src1, x86memop:$src2), |
| 4735 | !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4736 | [(set DstVT.RC:$dst, |
| 4737 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 4738 | (ld_frag addr:$src2), |
| 4739 | (i32 FROUND_CURRENT)))]>, EVEX_4V; |
| 4740 | }//isCodeGenOnly = 1 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4741 | } |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4742 | |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4743 | multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4744 | X86VectorVTInfo DstVT, string asm> { |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4745 | def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), |
| 4746 | (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc), |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4747 | !strconcat(asm, |
| 4748 | "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"), |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4749 | [(set DstVT.RC:$dst, |
| 4750 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 4751 | SrcRC:$src2, |
| 4752 | (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC; |
| 4753 | } |
| 4754 | |
| 4755 | multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4756 | X86VectorVTInfo DstVT, X86MemOperand x86memop, |
| 4757 | PatFrag ld_frag, string asm> { |
| 4758 | defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>, |
| 4759 | avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>, |
| 4760 | VEX_LIG; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4761 | } |
| 4762 | |
Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 4763 | let Predicates = [HasAVX512] in { |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4764 | defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4765 | v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">, |
| 4766 | XS, EVEX_CD8<32, CD8VT1>; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4767 | defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4768 | v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">, |
| 4769 | XS, VEX_W, EVEX_CD8<64, CD8VT1>; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4770 | defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4771 | v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">, |
| 4772 | XD, EVEX_CD8<32, CD8VT1>; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4773 | defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4774 | v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">, |
| 4775 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4776 | |
| 4777 | def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))), |
| 4778 | (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 4779 | def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4780 | (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4781 | def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))), |
| 4782 | (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 4783 | def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4784 | (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4785 | |
| 4786 | def : Pat<(f32 (sint_to_fp GR32:$src)), |
| 4787 | (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; |
| 4788 | def : Pat<(f32 (sint_to_fp GR64:$src)), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4789 | (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4790 | def : Pat<(f64 (sint_to_fp GR32:$src)), |
| 4791 | (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; |
| 4792 | def : Pat<(f64 (sint_to_fp GR64:$src)), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4793 | (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; |
| 4794 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4795 | defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4796 | v4f32x_info, i32mem, loadi32, |
| 4797 | "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4798 | defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4799 | v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">, |
| 4800 | XS, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4801 | defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4802 | i32mem, loadi32, "cvtusi2sd{l}">, |
| 4803 | XD, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4804 | defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4805 | v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">, |
| 4806 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4807 | |
| 4808 | def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))), |
| 4809 | (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 4810 | def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))), |
| 4811 | (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 4812 | def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))), |
| 4813 | (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 4814 | def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))), |
| 4815 | (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 4816 | |
| 4817 | def : Pat<(f32 (uint_to_fp GR32:$src)), |
| 4818 | (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; |
| 4819 | def : Pat<(f32 (uint_to_fp GR64:$src)), |
| 4820 | (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; |
| 4821 | def : Pat<(f64 (uint_to_fp GR32:$src)), |
| 4822 | (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; |
| 4823 | def : Pat<(f64 (uint_to_fp GR64:$src)), |
| 4824 | (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; |
Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 4825 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4826 | |
| 4827 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4828 | // AVX-512 Scalar convert from float/double to integer |
| 4829 | //===----------------------------------------------------------------------===// |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4830 | multiclass avx512_cvt_s_int_round<bits<8> opc, RegisterClass SrcRC, |
| 4831 | RegisterClass DstRC, Intrinsic Int, |
| 4832 | Operand memop, ComplexPattern mem_cpat, string asm> { |
| 4833 | let hasSideEffects = 0, Predicates = [HasAVX512] in { |
| 4834 | def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), |
| 4835 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 4836 | [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG; |
| 4837 | def rb : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc), |
| 4838 | !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), []>, |
| 4839 | EVEX, VEX_LIG, EVEX_B, EVEX_RC; |
| 4840 | let mayLoad = 1 in |
| 4841 | def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src), |
| 4842 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG; |
| 4843 | } // hasSideEffects = 0, Predicates = [HasAVX512] |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4844 | } |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4845 | |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4846 | // Convert float/double to signed/unsigned int 32/64 |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4847 | defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse_cvtss2si, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4848 | ssmem, sse_load_f32, "cvtss2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4849 | XS, EVEX_CD8<32, CD8VT1>; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4850 | defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64, |
| 4851 | int_x86_sse_cvtss2si64, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4852 | ssmem, sse_load_f32, "cvtss2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4853 | XS, VEX_W, EVEX_CD8<32, CD8VT1>; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4854 | defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32, |
| 4855 | int_x86_avx512_cvtss2usi, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4856 | ssmem, sse_load_f32, "cvtss2usi">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4857 | XS, EVEX_CD8<32, CD8VT1>; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4858 | defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4859 | int_x86_avx512_cvtss2usi64, ssmem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4860 | sse_load_f32, "cvtss2usi">, XS, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4861 | EVEX_CD8<32, CD8VT1>; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4862 | defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4863 | sdmem, sse_load_f64, "cvtsd2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4864 | XD, EVEX_CD8<64, CD8VT1>; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4865 | defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64, |
| 4866 | int_x86_sse2_cvtsd2si64, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4867 | sdmem, sse_load_f64, "cvtsd2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4868 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4869 | defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32, |
| 4870 | int_x86_avx512_cvtsd2usi, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4871 | sdmem, sse_load_f64, "cvtsd2usi">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4872 | XD, EVEX_CD8<64, CD8VT1>; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4873 | defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4874 | int_x86_avx512_cvtsd2usi64, sdmem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4875 | sse_load_f64, "cvtsd2usi">, XD, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4876 | EVEX_CD8<64, CD8VT1>; |
| 4877 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4878 | let isCodeGenOnly = 1 , Predicates = [HasAVX512] in { |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4879 | defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X, |
| 4880 | int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}", |
| 4881 | SSE_CVT_Scalar, 0>, XS, EVEX_4V; |
| 4882 | defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X, |
| 4883 | int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}", |
| 4884 | SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W; |
| 4885 | defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X, |
| 4886 | int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}", |
| 4887 | SSE_CVT_Scalar, 0>, XD, EVEX_4V; |
| 4888 | defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X, |
| 4889 | int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}", |
| 4890 | SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W; |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4891 | |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4892 | defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X, |
| 4893 | int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}", |
| 4894 | SSE_CVT_Scalar, 0>, XD, EVEX_4V; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4895 | } // isCodeGenOnly = 1, Predicates = [HasAVX512] |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4896 | |
| 4897 | // Convert float/double to signed/unsigned int 32/64 with truncation |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4898 | multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC, |
| 4899 | X86VectorVTInfo _DstRC, SDNode OpNode, |
| 4900 | SDNode OpNodeRnd>{ |
| 4901 | let Predicates = [HasAVX512] in { |
| 4902 | def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src), |
| 4903 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 4904 | [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX; |
| 4905 | def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src), |
| 4906 | !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"), |
| 4907 | []>, EVEX, EVEX_B; |
| 4908 | def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.MemOp:$src), |
| 4909 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 4910 | [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>, |
| 4911 | EVEX; |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4912 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4913 | let isCodeGenOnly = 1,hasSideEffects = 0 in { |
| 4914 | def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src), |
| 4915 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 4916 | [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src, |
| 4917 | (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG; |
| 4918 | def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src), |
| 4919 | !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"), |
| 4920 | [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src, |
| 4921 | (i32 FROUND_NO_EXC)))]>, |
| 4922 | EVEX,VEX_LIG , EVEX_B; |
| 4923 | let mayLoad = 1 in |
| 4924 | def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), |
| 4925 | (ins _SrcRC.MemOp:$src), |
| 4926 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 4927 | []>, EVEX, VEX_LIG; |
| 4928 | |
| 4929 | } // isCodeGenOnly = 1, hasSideEffects = 0 |
| 4930 | } //HasAVX512 |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4931 | } |
| 4932 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4933 | |
| 4934 | defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info, |
| 4935 | fp_to_sint,X86cvttss2IntRnd>, |
| 4936 | XS, EVEX_CD8<32, CD8VT1>; |
| 4937 | defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info, |
| 4938 | fp_to_sint,X86cvttss2IntRnd>, |
| 4939 | VEX_W, XS, EVEX_CD8<32, CD8VT1>; |
| 4940 | defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info, |
| 4941 | fp_to_sint,X86cvttsd2IntRnd>, |
| 4942 | XD, EVEX_CD8<64, CD8VT1>; |
| 4943 | defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info, |
| 4944 | fp_to_sint,X86cvttsd2IntRnd>, |
| 4945 | VEX_W, XD, EVEX_CD8<64, CD8VT1>; |
| 4946 | |
| 4947 | defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info, |
| 4948 | fp_to_uint,X86cvttss2UIntRnd>, |
| 4949 | XS, EVEX_CD8<32, CD8VT1>; |
| 4950 | defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info, |
| 4951 | fp_to_uint,X86cvttss2UIntRnd>, |
| 4952 | XS,VEX_W, EVEX_CD8<32, CD8VT1>; |
| 4953 | defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info, |
| 4954 | fp_to_uint,X86cvttsd2UIntRnd>, |
| 4955 | XD, EVEX_CD8<64, CD8VT1>; |
| 4956 | defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info, |
| 4957 | fp_to_uint,X86cvttsd2UIntRnd>, |
| 4958 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 4959 | let Predicates = [HasAVX512] in { |
| 4960 | def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))), |
| 4961 | (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 4962 | def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))), |
| 4963 | (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 4964 | def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))), |
| 4965 | (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>; |
| 4966 | def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))), |
| 4967 | (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>; |
| 4968 | |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4969 | } // HasAVX512 |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4970 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4971 | // AVX-512 Convert form float to double and back |
| 4972 | //===----------------------------------------------------------------------===// |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4973 | multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 4974 | X86VectorVTInfo _Src, SDNode OpNode> { |
| 4975 | defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4976 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
| 4977 | "$src2, $src1", "$src1, $src2", |
| 4978 | (_.VT (OpNode (_Src.VT _Src.RC:$src1), |
| 4979 | (_Src.VT _Src.RC:$src2)))>, |
| 4980 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>; |
| 4981 | defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4982 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 4983 | "$src2, $src1", "$src1, $src2", |
| 4984 | (_.VT (OpNode (_Src.VT _Src.RC:$src1), |
| 4985 | (_Src.VT (scalar_to_vector |
| 4986 | (_Src.ScalarLdFrag addr:$src2)))))>, |
| 4987 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4988 | } |
| 4989 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4990 | // Scalar Coversion with SAE - suppress all exceptions |
| 4991 | multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 4992 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| 4993 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4994 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
| 4995 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| 4996 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1), |
| 4997 | (_Src.VT _Src.RC:$src2), |
| 4998 | (i32 FROUND_NO_EXC)))>, |
| 4999 | EVEX_4V, VEX_LIG, EVEX_B; |
| 5000 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5001 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5002 | // Scalar Conversion with rounding control (RC) |
| 5003 | multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5004 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| 5005 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5006 | (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| 5007 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 5008 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1), |
| 5009 | (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>, |
| 5010 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>, |
| 5011 | EVEX_B, EVEX_RC; |
| 5012 | } |
| 5013 | multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5014 | SDNode OpNodeRnd, X86VectorVTInfo _src, |
| 5015 | X86VectorVTInfo _dst> { |
| 5016 | let Predicates = [HasAVX512] in { |
| 5017 | defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>, |
| 5018 | avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src, |
| 5019 | OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, |
| 5020 | EVEX_V512, XD; |
| 5021 | } |
| 5022 | } |
| 5023 | |
| 5024 | multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5025 | SDNode OpNodeRnd, X86VectorVTInfo _src, |
| 5026 | X86VectorVTInfo _dst> { |
| 5027 | let Predicates = [HasAVX512] in { |
| 5028 | defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>, |
| 5029 | avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>, |
| 5030 | EVEX_CD8<32, CD8VT1>, XS, EVEX_V512; |
| 5031 | } |
| 5032 | } |
| 5033 | defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround, |
| 5034 | X86froundRnd, f64x_info, f32x_info>; |
| 5035 | defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext, |
| 5036 | X86fpextRnd,f32x_info, f64x_info >; |
| 5037 | |
| 5038 | def : Pat<(f64 (fextend FR32X:$src)), |
| 5039 | (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X), |
| 5040 | (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>, |
| 5041 | Requires<[HasAVX512]>; |
| 5042 | def : Pat<(f64 (fextend (loadf32 addr:$src))), |
| 5043 | (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>, |
| 5044 | Requires<[HasAVX512]>; |
| 5045 | |
| 5046 | def : Pat<(f64 (extloadf32 addr:$src)), |
| 5047 | (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5048 | Requires<[HasAVX512, OptForSize]>; |
| 5049 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5050 | def : Pat<(f64 (extloadf32 addr:$src)), |
| 5051 | (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)), |
| 5052 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>, |
| 5053 | Requires<[HasAVX512, OptForSpeed]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5054 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5055 | def : Pat<(f32 (fround FR64X:$src)), |
| 5056 | (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X), |
| 5057 | (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5058 | Requires<[HasAVX512]>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5059 | //===----------------------------------------------------------------------===// |
| 5060 | // AVX-512 Vector convert from signed/unsigned integer to float/double |
| 5061 | // and from float/double to signed/unsigned integer |
| 5062 | //===----------------------------------------------------------------------===// |
| 5063 | |
| 5064 | multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5065 | X86VectorVTInfo _Src, SDNode OpNode, |
| 5066 | string Broadcast = _.BroadcastStr, |
| 5067 | string Alias = ""> { |
| 5068 | |
| 5069 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5070 | (ins _Src.RC:$src), OpcodeStr, "$src", "$src", |
| 5071 | (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX; |
| 5072 | |
| 5073 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5074 | (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src", |
| 5075 | (_.VT (OpNode (_Src.VT |
| 5076 | (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX; |
| 5077 | |
| 5078 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5079 | (ins _Src.MemOp:$src), OpcodeStr, |
| 5080 | "${src}"##Broadcast, "${src}"##Broadcast, |
| 5081 | (_.VT (OpNode (_Src.VT |
| 5082 | (X86VBroadcast (_Src.ScalarLdFrag addr:$src))) |
| 5083 | ))>, EVEX, EVEX_B; |
| 5084 | } |
| 5085 | // Coversion with SAE - suppress all exceptions |
| 5086 | multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5087 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| 5088 | defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5089 | (ins _Src.RC:$src), OpcodeStr, |
| 5090 | "{sae}, $src", "$src, {sae}", |
| 5091 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), |
| 5092 | (i32 FROUND_NO_EXC)))>, |
| 5093 | EVEX, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5094 | } |
| 5095 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5096 | // Conversion with rounding control (RC) |
| 5097 | multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5098 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| 5099 | defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5100 | (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr, |
| 5101 | "$rc, $src", "$src, $rc", |
| 5102 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>, |
| 5103 | EVEX, EVEX_B, EVEX_RC; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5104 | } |
| 5105 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5106 | // Extend Float to Double |
| 5107 | multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> { |
| 5108 | let Predicates = [HasAVX512] in { |
| 5109 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>, |
| 5110 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info, |
| 5111 | X86vfpextRnd>, EVEX_V512; |
| 5112 | } |
| 5113 | let Predicates = [HasVLX] in { |
| 5114 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info, |
| 5115 | X86vfpext, "{1to2}">, EVEX_V128; |
| 5116 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>, |
| 5117 | EVEX_V256; |
| 5118 | } |
| 5119 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5120 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5121 | // Truncate Double to Float |
| 5122 | multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> { |
| 5123 | let Predicates = [HasAVX512] in { |
| 5124 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>, |
| 5125 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info, |
| 5126 | X86vfproundRnd>, EVEX_V512; |
| 5127 | } |
| 5128 | let Predicates = [HasVLX] in { |
| 5129 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info, |
| 5130 | X86vfpround, "{1to2}", "{x}">, EVEX_V128; |
| 5131 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround, |
| 5132 | "{1to4}", "{y}">, EVEX_V256; |
| 5133 | } |
| 5134 | } |
| 5135 | |
| 5136 | defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">, |
| 5137 | VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 5138 | defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">, |
| 5139 | PS, EVEX_CD8<32, CD8VH>; |
| 5140 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5141 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), |
| 5142 | (VCVTPS2PDZrm addr:$src)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5143 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5144 | let Predicates = [HasVLX] in { |
| 5145 | def : Pat<(v4f64 (extloadv4f32 addr:$src)), |
| 5146 | (VCVTPS2PDZ256rm addr:$src)>; |
| 5147 | } |
Elena Demikhovsky | 3629b4a | 2014-01-06 08:45:54 +0000 | [diff] [blame] | 5148 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5149 | // Convert Signed/Unsigned Doubleword to Double |
| 5150 | multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5151 | SDNode OpNode128> { |
| 5152 | // No rounding in this op |
| 5153 | let Predicates = [HasAVX512] in |
| 5154 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>, |
| 5155 | EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5156 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5157 | let Predicates = [HasVLX] in { |
| 5158 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info, |
| 5159 | OpNode128, "{1to2}">, EVEX_V128; |
| 5160 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>, |
| 5161 | EVEX_V256; |
| 5162 | } |
| 5163 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5164 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5165 | // Convert Signed/Unsigned Doubleword to Float |
| 5166 | multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5167 | SDNode OpNodeRnd> { |
| 5168 | let Predicates = [HasAVX512] in |
| 5169 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>, |
| 5170 | avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info, |
| 5171 | OpNodeRnd>, EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5172 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5173 | let Predicates = [HasVLX] in { |
| 5174 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>, |
| 5175 | EVEX_V128; |
| 5176 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>, |
| 5177 | EVEX_V256; |
| 5178 | } |
| 5179 | } |
| 5180 | |
| 5181 | // Convert Float to Signed/Unsigned Doubleword with truncation |
| 5182 | multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, |
| 5183 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5184 | let Predicates = [HasAVX512] in { |
| 5185 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>, |
| 5186 | avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info, |
| 5187 | OpNodeRnd>, EVEX_V512; |
| 5188 | } |
| 5189 | let Predicates = [HasVLX] in { |
| 5190 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>, |
| 5191 | EVEX_V128; |
| 5192 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>, |
| 5193 | EVEX_V256; |
| 5194 | } |
| 5195 | } |
| 5196 | |
| 5197 | // Convert Float to Signed/Unsigned Doubleword |
| 5198 | multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, |
| 5199 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5200 | let Predicates = [HasAVX512] in { |
| 5201 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>, |
| 5202 | avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info, |
| 5203 | OpNodeRnd>, EVEX_V512; |
| 5204 | } |
| 5205 | let Predicates = [HasVLX] in { |
| 5206 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>, |
| 5207 | EVEX_V128; |
| 5208 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>, |
| 5209 | EVEX_V256; |
| 5210 | } |
| 5211 | } |
| 5212 | |
| 5213 | // Convert Double to Signed/Unsigned Doubleword with truncation |
| 5214 | multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, |
| 5215 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5216 | let Predicates = [HasAVX512] in { |
| 5217 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>, |
| 5218 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info, |
| 5219 | OpNodeRnd>, EVEX_V512; |
| 5220 | } |
| 5221 | let Predicates = [HasVLX] in { |
| 5222 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 5223 | // memory forms of these instructions in Asm Parcer. They have the same |
| 5224 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 5225 | // due to the same reason. |
| 5226 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode, |
| 5227 | "{1to2}", "{x}">, EVEX_V128; |
| 5228 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode, |
| 5229 | "{1to4}", "{y}">, EVEX_V256; |
| 5230 | } |
| 5231 | } |
| 5232 | |
| 5233 | // Convert Double to Signed/Unsigned Doubleword |
| 5234 | multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, |
| 5235 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5236 | let Predicates = [HasAVX512] in { |
| 5237 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>, |
| 5238 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info, |
| 5239 | OpNodeRnd>, EVEX_V512; |
| 5240 | } |
| 5241 | let Predicates = [HasVLX] in { |
| 5242 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 5243 | // memory forms of these instructions in Asm Parcer. They have the same |
| 5244 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 5245 | // due to the same reason. |
| 5246 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode, |
| 5247 | "{1to2}", "{x}">, EVEX_V128; |
| 5248 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode, |
| 5249 | "{1to4}", "{y}">, EVEX_V256; |
| 5250 | } |
| 5251 | } |
| 5252 | |
| 5253 | // Convert Double to Signed/Unsigned Quardword |
| 5254 | multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, |
| 5255 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5256 | let Predicates = [HasDQI] in { |
| 5257 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>, |
| 5258 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info, |
| 5259 | OpNodeRnd>, EVEX_V512; |
| 5260 | } |
| 5261 | let Predicates = [HasDQI, HasVLX] in { |
| 5262 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>, |
| 5263 | EVEX_V128; |
| 5264 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>, |
| 5265 | EVEX_V256; |
| 5266 | } |
| 5267 | } |
| 5268 | |
| 5269 | // Convert Double to Signed/Unsigned Quardword with truncation |
| 5270 | multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, |
| 5271 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5272 | let Predicates = [HasDQI] in { |
| 5273 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>, |
| 5274 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info, |
| 5275 | OpNodeRnd>, EVEX_V512; |
| 5276 | } |
| 5277 | let Predicates = [HasDQI, HasVLX] in { |
| 5278 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>, |
| 5279 | EVEX_V128; |
| 5280 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>, |
| 5281 | EVEX_V256; |
| 5282 | } |
| 5283 | } |
| 5284 | |
| 5285 | // Convert Signed/Unsigned Quardword to Double |
| 5286 | multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, |
| 5287 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5288 | let Predicates = [HasDQI] in { |
| 5289 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>, |
| 5290 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info, |
| 5291 | OpNodeRnd>, EVEX_V512; |
| 5292 | } |
| 5293 | let Predicates = [HasDQI, HasVLX] in { |
| 5294 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>, |
| 5295 | EVEX_V128; |
| 5296 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>, |
| 5297 | EVEX_V256; |
| 5298 | } |
| 5299 | } |
| 5300 | |
| 5301 | // Convert Float to Signed/Unsigned Quardword |
| 5302 | multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, |
| 5303 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5304 | let Predicates = [HasDQI] in { |
| 5305 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>, |
| 5306 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info, |
| 5307 | OpNodeRnd>, EVEX_V512; |
| 5308 | } |
| 5309 | let Predicates = [HasDQI, HasVLX] in { |
| 5310 | // Explicitly specified broadcast string, since we take only 2 elements |
| 5311 | // from v4f32x_info source |
| 5312 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode, |
| 5313 | "{1to2}">, EVEX_V128; |
| 5314 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>, |
| 5315 | EVEX_V256; |
| 5316 | } |
| 5317 | } |
| 5318 | |
| 5319 | // Convert Float to Signed/Unsigned Quardword with truncation |
| 5320 | multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, |
| 5321 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5322 | let Predicates = [HasDQI] in { |
| 5323 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>, |
| 5324 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info, |
| 5325 | OpNodeRnd>, EVEX_V512; |
| 5326 | } |
| 5327 | let Predicates = [HasDQI, HasVLX] in { |
| 5328 | // Explicitly specified broadcast string, since we take only 2 elements |
| 5329 | // from v4f32x_info source |
| 5330 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode, |
| 5331 | "{1to2}">, EVEX_V128; |
| 5332 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>, |
| 5333 | EVEX_V256; |
| 5334 | } |
| 5335 | } |
| 5336 | |
| 5337 | // Convert Signed/Unsigned Quardword to Float |
| 5338 | multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, |
| 5339 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5340 | let Predicates = [HasDQI] in { |
| 5341 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>, |
| 5342 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info, |
| 5343 | OpNodeRnd>, EVEX_V512; |
| 5344 | } |
| 5345 | let Predicates = [HasDQI, HasVLX] in { |
| 5346 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 5347 | // memory forms of these instructions in Asm Parcer. They have the same |
| 5348 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 5349 | // due to the same reason. |
| 5350 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode, |
| 5351 | "{1to2}", "{x}">, EVEX_V128; |
| 5352 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode, |
| 5353 | "{1to4}", "{y}">, EVEX_V256; |
| 5354 | } |
| 5355 | } |
| 5356 | |
| 5357 | defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5358 | EVEX_CD8<32, CD8VH>; |
| 5359 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5360 | defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp, |
| 5361 | X86VSintToFpRnd>, |
| 5362 | PS, EVEX_CD8<32, CD8VF>; |
| 5363 | |
| 5364 | defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint, |
| 5365 | X86VFpToSintRnd>, |
| 5366 | XS, EVEX_CD8<32, CD8VF>; |
| 5367 | |
| 5368 | defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, |
| 5369 | X86VFpToSintRnd>, |
| 5370 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 5371 | |
| 5372 | defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint, |
| 5373 | X86VFpToUintRnd>, PS, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5374 | EVEX_CD8<32, CD8VF>; |
| 5375 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5376 | defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint, |
| 5377 | X86VFpToUintRnd>, PS, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5378 | EVEX_CD8<64, CD8VF>; |
| 5379 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5380 | defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>, |
| 5381 | XS, EVEX_CD8<32, CD8VH>; |
| 5382 | |
| 5383 | defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp, |
| 5384 | X86VUintToFpRnd>, XD, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5385 | EVEX_CD8<32, CD8VF>; |
| 5386 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5387 | defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int, |
| 5388 | X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5389 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5390 | defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int, |
| 5391 | X86cvtpd2IntRnd>, XD, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5392 | EVEX_CD8<64, CD8VF>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5393 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5394 | defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt, |
| 5395 | X86cvtps2UIntRnd>, |
| 5396 | PS, EVEX_CD8<32, CD8VF>; |
| 5397 | defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt, |
| 5398 | X86cvtpd2UIntRnd>, VEX_W, |
| 5399 | PS, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5400 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5401 | defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int, |
| 5402 | X86cvtpd2IntRnd>, VEX_W, |
| 5403 | PD, EVEX_CD8<64, CD8VF>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5404 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5405 | defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int, |
| 5406 | X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5407 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5408 | defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt, |
| 5409 | X86cvtpd2UIntRnd>, VEX_W, |
| 5410 | PD, EVEX_CD8<64, CD8VF>; |
| 5411 | |
| 5412 | defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt, |
| 5413 | X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>; |
| 5414 | |
| 5415 | defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint, |
| 5416 | X86VFpToSlongRnd>, VEX_W, |
| 5417 | PD, EVEX_CD8<64, CD8VF>; |
| 5418 | |
| 5419 | defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, |
| 5420 | X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>; |
| 5421 | |
| 5422 | defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint, |
| 5423 | X86VFpToUlongRnd>, VEX_W, |
| 5424 | PD, EVEX_CD8<64, CD8VF>; |
| 5425 | |
| 5426 | defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, |
| 5427 | X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>; |
| 5428 | |
| 5429 | defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp, |
| 5430 | X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>; |
| 5431 | |
| 5432 | defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp, |
| 5433 | X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>; |
| 5434 | |
| 5435 | defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, |
| 5436 | X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>; |
| 5437 | |
| 5438 | defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, |
| 5439 | X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>; |
| 5440 | |
Craig Topper | e38c57a | 2015-11-27 05:44:02 +0000 | [diff] [blame] | 5441 | let Predicates = [HasAVX512, NoVLX] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5442 | def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5443 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5444 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5445 | |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 5446 | def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))), |
| 5447 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr |
| 5448 | (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 5449 | |
| 5450 | def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))), |
| 5451 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr |
| 5452 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5453 | |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 5454 | def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))), |
| 5455 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr |
| 5456 | (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5457 | |
Cameron McInally | f10a7c9 | 2014-06-18 14:04:37 +0000 | [diff] [blame] | 5458 | def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))), |
| 5459 | (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr |
| 5460 | (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5461 | } |
| 5462 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5463 | let Predicates = [HasAVX512] in { |
| 5464 | def : Pat<(v8f32 (fround (loadv8f64 addr:$src))), |
| 5465 | (VCVTPD2PSZrm addr:$src)>; |
| 5466 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), |
| 5467 | (VCVTPS2PDZrm addr:$src)>; |
| 5468 | } |
| 5469 | |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5470 | //===----------------------------------------------------------------------===// |
| 5471 | // Half precision conversion instructions |
| 5472 | //===----------------------------------------------------------------------===// |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 5473 | multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src, |
| 5474 | X86MemOperand x86memop, PatFrag ld_frag> { |
| 5475 | defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src), |
| 5476 | "vcvtph2ps", "$src", "$src", |
| 5477 | (X86cvtph2ps (_src.VT _src.RC:$src), |
| 5478 | (i32 FROUND_CURRENT))>, T8PD; |
| 5479 | let hasSideEffects = 0, mayLoad = 1 in { |
| 5480 | defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src), |
| 5481 | "vcvtph2ps", "$src", "$src", |
| 5482 | (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))), |
| 5483 | (i32 FROUND_CURRENT))>, T8PD; |
| 5484 | } |
| 5485 | } |
| 5486 | |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 5487 | multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> { |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 5488 | defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src), |
| 5489 | "vcvtph2ps", "{sae}, $src", "$src, {sae}", |
| 5490 | (X86cvtph2ps (_src.VT _src.RC:$src), |
| 5491 | (i32 FROUND_NO_EXC))>, T8PD, EVEX_B; |
| 5492 | |
| 5493 | } |
| 5494 | |
| 5495 | let Predicates = [HasAVX512] in { |
| 5496 | defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>, |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 5497 | avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>, |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 5498 | EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>; |
| 5499 | let Predicates = [HasVLX] in { |
| 5500 | defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem, |
| 5501 | loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>; |
| 5502 | defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem, |
| 5503 | loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>; |
| 5504 | } |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5505 | } |
| 5506 | |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 5507 | multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src, |
| 5508 | X86MemOperand x86memop> { |
| 5509 | defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst), |
| 5510 | (ins _src.RC:$src1, i32u8imm:$src2), |
| 5511 | "vcvtps2ph", "$src2, $src1", "$src1, $src2", |
| 5512 | (X86cvtps2ph (_src.VT _src.RC:$src1), |
| 5513 | (i32 imm:$src2), |
| 5514 | (i32 FROUND_CURRENT))>, AVX512AIi8Base; |
| 5515 | let hasSideEffects = 0, mayStore = 1 in { |
| 5516 | def mr : AVX512AIi8<0x1D, MRMDestMem, (outs), |
| 5517 | (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2), |
| 5518 | "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 5519 | [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1), |
| 5520 | (i32 imm:$src2), (i32 FROUND_CURRENT) )), |
| 5521 | addr:$dst)]>; |
| 5522 | def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs), |
| 5523 | (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2), |
| 5524 | "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
| 5525 | []>, EVEX_K; |
| 5526 | } |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5527 | } |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 5528 | multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> { |
| 5529 | defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst), |
| 5530 | (ins _src.RC:$src1, i32u8imm:$src2), |
| 5531 | "vcvtps2ph", "$src2, {sae}, $src1", "$src1, $src2, {sae}", |
| 5532 | (X86cvtps2ph (_src.VT _src.RC:$src1), |
| 5533 | (i32 imm:$src2), |
| 5534 | (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base; |
| 5535 | } |
| 5536 | let Predicates = [HasAVX512] in { |
| 5537 | defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>, |
| 5538 | avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>, |
| 5539 | EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>; |
| 5540 | let Predicates = [HasVLX] in { |
| 5541 | defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>, |
| 5542 | EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>; |
| 5543 | defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>, |
| 5544 | EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>; |
| 5545 | } |
| 5546 | } |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 5547 | |
| 5548 | // Unordered/Ordered scalar fp compare with Sea and set EFLAGS |
| 5549 | multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode, |
| 5550 | string OpcodeStr> { |
| 5551 | def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2), |
| 5552 | !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), |
| 5553 | [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2, |
| 5554 | (i32 FROUND_NO_EXC)))], |
| 5555 | IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128, |
| 5556 | Sched<[WriteFAdd]>; |
| 5557 | } |
| 5558 | |
| 5559 | let Defs = [EFLAGS], Predicates = [HasAVX512] in { |
| 5560 | defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">, |
| 5561 | AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>; |
| 5562 | defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">, |
| 5563 | AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 5564 | defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">, |
| 5565 | AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>; |
| 5566 | defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">, |
| 5567 | AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 5568 | } |
| 5569 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5570 | let Defs = [EFLAGS], Predicates = [HasAVX512] in { |
| 5571 | defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 5572 | "ucomiss">, PS, EVEX, VEX_LIG, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5573 | EVEX_CD8<32, CD8VT1>; |
| 5574 | defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 5575 | "ucomisd">, PD, EVEX, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5576 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 5577 | let Pattern = []<dag> in { |
Marina Yatsina | 7a4e1ba | 2015-08-20 11:21:36 +0000 | [diff] [blame] | 5578 | defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 5579 | "comiss">, PS, EVEX, VEX_LIG, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5580 | EVEX_CD8<32, CD8VT1>; |
Marina Yatsina | 7a4e1ba | 2015-08-20 11:21:36 +0000 | [diff] [blame] | 5581 | defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 5582 | "comisd">, PD, EVEX, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5583 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 5584 | } |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5585 | let isCodeGenOnly = 1 in { |
| 5586 | defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 5587 | load, "ucomiss">, PS, EVEX, VEX_LIG, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5588 | EVEX_CD8<32, CD8VT1>; |
| 5589 | defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 5590 | load, "ucomisd">, PD, EVEX, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5591 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5592 | |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5593 | defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 5594 | load, "comiss">, PS, EVEX, VEX_LIG, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5595 | EVEX_CD8<32, CD8VT1>; |
| 5596 | defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 5597 | load, "comisd">, PD, EVEX, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5598 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 5599 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5600 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5601 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5602 | /// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 5603 | multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5604 | X86VectorVTInfo _> { |
| 5605 | let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in { |
| 5606 | defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5607 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 5608 | "$src2, $src1", "$src1, $src2", |
| 5609 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5610 | let mayLoad = 1 in { |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 5611 | defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5612 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 5613 | "$src2, $src1", "$src1, $src2", |
| 5614 | (OpNode (_.VT _.RC:$src1), |
| 5615 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5616 | } |
| 5617 | } |
| 5618 | } |
| 5619 | |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 5620 | defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>, |
| 5621 | EVEX_CD8<32, CD8VT1>, T8PD; |
| 5622 | defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>, |
| 5623 | VEX_W, EVEX_CD8<64, CD8VT1>, T8PD; |
| 5624 | defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>, |
| 5625 | EVEX_CD8<32, CD8VT1>, T8PD; |
| 5626 | defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>, |
| 5627 | VEX_W, EVEX_CD8<64, CD8VT1>, T8PD; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5628 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5629 | /// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd |
| 5630 | multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 5631 | X86VectorVTInfo _> { |
| 5632 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5633 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 5634 | (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD; |
| 5635 | let mayLoad = 1 in { |
| 5636 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5637 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 5638 | (OpNode (_.FloatVT |
| 5639 | (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD; |
| 5640 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5641 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| 5642 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| 5643 | (OpNode (_.FloatVT |
| 5644 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, |
| 5645 | EVEX, T8PD, EVEX_B; |
| 5646 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5647 | } |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 5648 | |
| 5649 | multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5650 | defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>, |
| 5651 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
| 5652 | defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>, |
| 5653 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
| 5654 | |
| 5655 | // Define only if AVX512VL feature is present. |
| 5656 | let Predicates = [HasVLX] in { |
| 5657 | defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), |
| 5658 | OpNode, v4f32x_info>, |
| 5659 | EVEX_V128, EVEX_CD8<32, CD8VF>; |
| 5660 | defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), |
| 5661 | OpNode, v8f32x_info>, |
| 5662 | EVEX_V256, EVEX_CD8<32, CD8VF>; |
| 5663 | defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), |
| 5664 | OpNode, v2f64x_info>, |
| 5665 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; |
| 5666 | defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), |
| 5667 | OpNode, v4f64x_info>, |
| 5668 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; |
| 5669 | } |
| 5670 | } |
| 5671 | |
| 5672 | defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>; |
| 5673 | defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5674 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5675 | /// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5676 | multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 5677 | SDNode OpNode> { |
| 5678 | |
| 5679 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5680 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 5681 | "$src2, $src1", "$src1, $src2", |
| 5682 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 5683 | (i32 FROUND_CURRENT))>; |
| 5684 | |
| 5685 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5686 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5687 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5688 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5689 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5690 | |
| 5691 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5692 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 5693 | "$src2, $src1", "$src1, $src2", |
| 5694 | (OpNode (_.VT _.RC:$src1), |
| 5695 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 5696 | (i32 FROUND_CURRENT))>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5697 | } |
| 5698 | |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5699 | multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5700 | defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>, |
| 5701 | EVEX_CD8<32, CD8VT1>; |
| 5702 | defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>, |
| 5703 | EVEX_CD8<64, CD8VT1>, VEX_W; |
| 5704 | } |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5705 | |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5706 | let hasSideEffects = 0, Predicates = [HasERI] in { |
| 5707 | defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V; |
| 5708 | defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V; |
| 5709 | } |
Igor Breger | 8352a0d | 2015-07-28 06:53:28 +0000 | [diff] [blame] | 5710 | |
| 5711 | defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5712 | /// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5713 | |
| 5714 | multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5715 | SDNode OpNode> { |
| 5716 | |
| 5717 | defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5718 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 5719 | (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>; |
| 5720 | |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5721 | defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5722 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 5723 | (OpNode (_.FloatVT |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5724 | (bitconvert (_.LdFrag addr:$src))), |
| 5725 | (i32 FROUND_CURRENT))>; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5726 | |
| 5727 | defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5728 | (ins _.MemOp:$src), OpcodeStr, |
| 5729 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5730 | (OpNode (_.FloatVT |
| 5731 | (X86VBroadcast (_.ScalarLdFrag addr:$src))), |
| 5732 | (i32 FROUND_CURRENT))>, EVEX_B; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5733 | } |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5734 | multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5735 | SDNode OpNode> { |
| 5736 | defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5737 | (ins _.RC:$src), OpcodeStr, |
| 5738 | "{sae}, $src", "$src, {sae}", |
| 5739 | (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B; |
| 5740 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5741 | |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5742 | multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5743 | defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>, |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5744 | avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>, |
| 5745 | T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5746 | defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>, |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5747 | avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>, |
| 5748 | T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5749 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5750 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5751 | multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr, |
| 5752 | SDNode OpNode> { |
| 5753 | // Define only if AVX512VL feature is present. |
| 5754 | let Predicates = [HasVLX] in { |
| 5755 | defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>, |
| 5756 | EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>; |
| 5757 | defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>, |
| 5758 | EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>; |
| 5759 | defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>, |
| 5760 | EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>; |
| 5761 | defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>, |
| 5762 | EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>; |
| 5763 | } |
| 5764 | } |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5765 | let Predicates = [HasERI], hasSideEffects = 0 in { |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5766 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5767 | defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX; |
| 5768 | defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX; |
| 5769 | defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX; |
| 5770 | } |
| 5771 | defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>, |
| 5772 | avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX; |
| 5773 | |
| 5774 | multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr, |
| 5775 | SDNode OpNodeRnd, X86VectorVTInfo _>{ |
| 5776 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5777 | (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc", |
| 5778 | (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>, |
| 5779 | EVEX, EVEX_B, EVEX_RC; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5780 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5781 | |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 5782 | multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, |
| 5783 | SDNode OpNode, X86VectorVTInfo _>{ |
Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 5784 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 5785 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 5786 | (_.FloatVT (OpNode _.RC:$src))>, EVEX; |
| 5787 | let mayLoad = 1 in { |
Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 5788 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 5789 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 5790 | (OpNode (_.FloatVT |
| 5791 | (bitconvert (_.LdFrag addr:$src))))>, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5792 | |
Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 5793 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 5794 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| 5795 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| 5796 | (OpNode (_.FloatVT |
| 5797 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, |
| 5798 | EVEX, EVEX_B; |
| 5799 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5800 | } |
| 5801 | |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 5802 | multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr, |
| 5803 | SDNode OpNode> { |
| 5804 | defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, |
| 5805 | v16f32_info>, |
| 5806 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| 5807 | defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, |
| 5808 | v8f64_info>, |
| 5809 | EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 5810 | // Define only if AVX512VL feature is present. |
| 5811 | let Predicates = [HasVLX] in { |
| 5812 | defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| 5813 | OpNode, v4f32x_info>, |
| 5814 | EVEX_V128, PS, EVEX_CD8<32, CD8VF>; |
| 5815 | defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| 5816 | OpNode, v8f32x_info>, |
| 5817 | EVEX_V256, PS, EVEX_CD8<32, CD8VF>; |
| 5818 | defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| 5819 | OpNode, v2f64x_info>, |
| 5820 | EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 5821 | defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| 5822 | OpNode, v4f64x_info>, |
| 5823 | EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 5824 | } |
| 5825 | } |
| 5826 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5827 | multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr, |
| 5828 | SDNode OpNodeRnd> { |
| 5829 | defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd, |
| 5830 | v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| 5831 | defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd, |
| 5832 | v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 5833 | } |
| 5834 | |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 5835 | multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 5836 | string SUFF, SDNode OpNode, SDNode OpNodeRnd> { |
| 5837 | |
| 5838 | defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5839 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 5840 | "$src2, $src1", "$src1, $src2", |
| 5841 | (OpNodeRnd (_.VT _.RC:$src1), |
| 5842 | (_.VT _.RC:$src2), |
| 5843 | (i32 FROUND_CURRENT))>; |
| 5844 | let mayLoad = 1 in |
| 5845 | defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5846 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 5847 | "$src2, $src1", "$src1, $src2", |
| 5848 | (OpNodeRnd (_.VT _.RC:$src1), |
| 5849 | (_.VT (scalar_to_vector |
| 5850 | (_.ScalarLdFrag addr:$src2))), |
| 5851 | (i32 FROUND_CURRENT))>; |
| 5852 | |
| 5853 | defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5854 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| 5855 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 5856 | (OpNodeRnd (_.VT _.RC:$src1), |
| 5857 | (_.VT _.RC:$src2), |
| 5858 | (i32 imm:$rc))>, |
| 5859 | EVEX_B, EVEX_RC; |
| 5860 | |
| 5861 | let isCodeGenOnly = 1 in { |
Elena Demikhovsky | 0d0692d | 2015-12-01 12:43:46 +0000 | [diff] [blame] | 5862 | def r : I<opc, MRMSrcReg, (outs _.FRC:$dst), |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 5863 | (ins _.FRC:$src1, _.FRC:$src2), |
| 5864 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>; |
| 5865 | |
| 5866 | let mayLoad = 1 in |
Elena Demikhovsky | 0d0692d | 2015-12-01 12:43:46 +0000 | [diff] [blame] | 5867 | def m : I<opc, MRMSrcMem, (outs _.FRC:$dst), |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 5868 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| 5869 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>; |
| 5870 | } |
| 5871 | |
| 5872 | def : Pat<(_.EltVT (OpNode _.FRC:$src)), |
| 5873 | (!cast<Instruction>(NAME#SUFF#Zr) |
| 5874 | (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>; |
| 5875 | |
| 5876 | def : Pat<(_.EltVT (OpNode (load addr:$src))), |
| 5877 | (!cast<Instruction>(NAME#SUFF#Zm) |
| 5878 | (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[OptForSize]>; |
| 5879 | } |
| 5880 | |
| 5881 | multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> { |
| 5882 | defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt, |
| 5883 | X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS; |
| 5884 | defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt, |
| 5885 | X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W; |
| 5886 | } |
| 5887 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5888 | defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>, |
| 5889 | avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5890 | |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 5891 | defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5892 | |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5893 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5894 | def : Pat<(f32 (X86frsqrt FR32X:$src)), |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 5895 | (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5896 | def : Pat<(f32 (X86frsqrt (load addr:$src))), |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 5897 | (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>, |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5898 | Requires<[OptForSize]>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5899 | def : Pat<(f32 (X86frcp FR32X:$src)), |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 5900 | (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5901 | def : Pat<(f32 (X86frcp (load addr:$src))), |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 5902 | (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>, |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5903 | Requires<[OptForSize]>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5904 | } |
| 5905 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5906 | multiclass |
| 5907 | avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5908 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5909 | let ExeDomain = _.ExeDomain in { |
| 5910 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5911 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, |
| 5912 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5913 | (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5914 | (i32 imm:$src3), (i32 FROUND_CURRENT)))>; |
| 5915 | |
| 5916 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5917 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5918 | "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3", |
| 5919 | (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5920 | (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5921 | |
| 5922 | let mayLoad = 1 in |
| 5923 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5924 | (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr, |
| 5925 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5926 | (_.VT (X86RndScales (_.VT _.RC:$src1), |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5927 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 5928 | (i32 imm:$src3), (i32 FROUND_CURRENT)))>; |
| 5929 | } |
| 5930 | let Predicates = [HasAVX512] in { |
| 5931 | def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS |
| 5932 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 5933 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>; |
| 5934 | def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS |
| 5935 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 5936 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>; |
| 5937 | def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS |
| 5938 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 5939 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>; |
| 5940 | def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS |
| 5941 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 5942 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>; |
| 5943 | def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS |
| 5944 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 5945 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>; |
| 5946 | |
| 5947 | def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 5948 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 5949 | addr:$src, (i32 0x1))), _.FRC)>; |
| 5950 | def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 5951 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 5952 | addr:$src, (i32 0x2))), _.FRC)>; |
| 5953 | def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 5954 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 5955 | addr:$src, (i32 0x3))), _.FRC)>; |
| 5956 | def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 5957 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 5958 | addr:$src, (i32 0x4))), _.FRC)>; |
| 5959 | def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 5960 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 5961 | addr:$src, (i32 0xc))), _.FRC)>; |
| 5962 | } |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5963 | } |
| 5964 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5965 | defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>, |
| 5966 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5967 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5968 | defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W, |
| 5969 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>; |
Eric Christopher | 0d94fa9 | 2015-02-20 00:45:28 +0000 | [diff] [blame] | 5970 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5971 | //------------------------------------------------- |
| 5972 | // Integer truncate and extend operations |
| 5973 | //------------------------------------------------- |
| 5974 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 5975 | multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5976 | X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo, |
| 5977 | X86MemOperand x86memop> { |
| 5978 | |
| 5979 | defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst), |
| 5980 | (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1", |
| 5981 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>, |
| 5982 | EVEX, T8XS; |
| 5983 | |
| 5984 | // for intrinsic patter match |
| 5985 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, |
| 5986 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), |
| 5987 | undef)), |
| 5988 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask , |
| 5989 | SrcInfo.RC:$src1)>; |
| 5990 | |
| 5991 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, |
| 5992 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), |
| 5993 | DestInfo.ImmAllZerosV)), |
| 5994 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask , |
| 5995 | SrcInfo.RC:$src1)>; |
| 5996 | |
| 5997 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, |
| 5998 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), |
| 5999 | DestInfo.RC:$src0)), |
| 6000 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0, |
| 6001 | DestInfo.KRCWM:$mask , |
| 6002 | SrcInfo.RC:$src1)>; |
| 6003 | |
| 6004 | let mayStore = 1 in { |
| 6005 | def mr : AVX512XS8I<opc, MRMDestMem, (outs), |
| 6006 | (ins x86memop:$dst, SrcInfo.RC:$src), |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 6007 | OpcodeStr # "\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6008 | []>, EVEX; |
| 6009 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 6010 | def mrk : AVX512XS8I<opc, MRMDestMem, (outs), |
| 6011 | (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src), |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 6012 | OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 6013 | []>, EVEX, EVEX_K; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 6014 | }//mayStore = 1 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6015 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6016 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 6017 | multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo, |
| 6018 | X86VectorVTInfo DestInfo, |
| 6019 | PatFrag truncFrag, PatFrag mtruncFrag > { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6020 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 6021 | def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst), |
| 6022 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) |
| 6023 | addr:$dst, SrcInfo.RC:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6024 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 6025 | def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask, |
| 6026 | (SrcInfo.VT SrcInfo.RC:$src)), |
| 6027 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) |
| 6028 | addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>; |
| 6029 | } |
| 6030 | |
| 6031 | multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo, |
| 6032 | X86VectorVTInfo DestInfo, string sat > { |
| 6033 | |
| 6034 | def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix# |
| 6035 | DestInfo.Suffix#"_mem_"#SrcInfo.Size) |
| 6036 | addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask), |
| 6037 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr, |
| 6038 | (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM), |
| 6039 | (SrcInfo.VT SrcInfo.RC:$src))>; |
| 6040 | |
| 6041 | def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix# |
| 6042 | DestInfo.Suffix#"_mem_"#SrcInfo.Size) |
| 6043 | addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1), |
| 6044 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr, |
| 6045 | (SrcInfo.VT SrcInfo.RC:$src))>; |
| 6046 | } |
| 6047 | |
| 6048 | multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6049 | AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128, |
| 6050 | X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ, |
| 6051 | X86MemOperand x86memopZ128, X86MemOperand x86memopZ256, |
| 6052 | X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag, |
| 6053 | Predicate prd = HasAVX512>{ |
| 6054 | |
| 6055 | let Predicates = [HasVLX, prd] in { |
| 6056 | defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128, |
| 6057 | DestInfoZ128, x86memopZ128>, |
| 6058 | avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128, |
| 6059 | truncFrag, mtruncFrag>, EVEX_V128; |
| 6060 | |
| 6061 | defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256, |
| 6062 | DestInfoZ256, x86memopZ256>, |
| 6063 | avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256, |
| 6064 | truncFrag, mtruncFrag>, EVEX_V256; |
| 6065 | } |
| 6066 | let Predicates = [prd] in |
| 6067 | defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512, |
| 6068 | DestInfoZ, x86memopZ>, |
| 6069 | avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ, |
| 6070 | truncFrag, mtruncFrag>, EVEX_V512; |
| 6071 | } |
| 6072 | |
| 6073 | multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6074 | AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128, |
| 6075 | X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ, |
| 6076 | X86MemOperand x86memopZ128, X86MemOperand x86memopZ256, |
| 6077 | X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{ |
| 6078 | |
| 6079 | let Predicates = [HasVLX, prd] in { |
| 6080 | defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128, |
| 6081 | DestInfoZ128, x86memopZ128>, |
| 6082 | avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128, |
| 6083 | sat>, EVEX_V128; |
| 6084 | |
| 6085 | defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256, |
| 6086 | DestInfoZ256, x86memopZ256>, |
| 6087 | avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256, |
| 6088 | sat>, EVEX_V256; |
| 6089 | } |
| 6090 | let Predicates = [prd] in |
| 6091 | defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512, |
| 6092 | DestInfoZ, x86memopZ>, |
| 6093 | avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ, |
| 6094 | sat>, EVEX_V512; |
| 6095 | } |
| 6096 | |
| 6097 | multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 6098 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 6099 | v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem, |
| 6100 | truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>; |
| 6101 | } |
| 6102 | multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> { |
| 6103 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info, |
| 6104 | v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem, |
| 6105 | sat>, EVEX_CD8<8, CD8VO>; |
| 6106 | } |
| 6107 | |
| 6108 | multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 6109 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 6110 | v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem, |
| 6111 | truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>; |
| 6112 | } |
| 6113 | multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> { |
| 6114 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info, |
| 6115 | v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem, |
| 6116 | sat>, EVEX_CD8<16, CD8VQ>; |
| 6117 | } |
| 6118 | |
| 6119 | multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 6120 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 6121 | v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem, |
| 6122 | truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>; |
| 6123 | } |
| 6124 | multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> { |
| 6125 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info, |
| 6126 | v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem, |
| 6127 | sat>, EVEX_CD8<32, CD8VH>; |
| 6128 | } |
| 6129 | |
| 6130 | multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 6131 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 6132 | v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem, |
| 6133 | truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>; |
| 6134 | } |
| 6135 | multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> { |
| 6136 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info, |
| 6137 | v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem, |
| 6138 | sat>, EVEX_CD8<8, CD8VQ>; |
| 6139 | } |
| 6140 | |
| 6141 | multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 6142 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 6143 | v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem, |
| 6144 | truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>; |
| 6145 | } |
| 6146 | multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> { |
| 6147 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info, |
| 6148 | v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem, |
| 6149 | sat>, EVEX_CD8<16, CD8VH>; |
| 6150 | } |
| 6151 | |
| 6152 | multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 6153 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info, |
| 6154 | v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem, |
| 6155 | truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>; |
| 6156 | } |
| 6157 | multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> { |
| 6158 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info, |
| 6159 | v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem, |
| 6160 | sat, HasBWI>, EVEX_CD8<16, CD8VH>; |
| 6161 | } |
| 6162 | |
| 6163 | defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>; |
| 6164 | defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>; |
| 6165 | defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>; |
| 6166 | |
| 6167 | defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>; |
| 6168 | defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>; |
| 6169 | defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>; |
| 6170 | |
| 6171 | defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>; |
| 6172 | defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>; |
| 6173 | defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>; |
| 6174 | |
| 6175 | defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>; |
| 6176 | defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>; |
| 6177 | defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>; |
| 6178 | |
| 6179 | defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>; |
| 6180 | defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>; |
| 6181 | defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>; |
| 6182 | |
| 6183 | defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>; |
| 6184 | defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>; |
| 6185 | defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6186 | |
Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 6187 | let Predicates = [HasAVX512, NoVLX] in { |
| 6188 | def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))), |
| 6189 | (v8i16 (EXTRACT_SUBREG |
| 6190 | (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0), |
| 6191 | VR256X:$src, sub_ymm)))), sub_xmm))>; |
| 6192 | def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))), |
| 6193 | (v4i32 (EXTRACT_SUBREG |
| 6194 | (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0), |
| 6195 | VR256X:$src, sub_ymm)))), sub_xmm))>; |
| 6196 | } |
| 6197 | |
| 6198 | let Predicates = [HasBWI, NoVLX] in { |
| 6199 | def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))), |
| 6200 | (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0), |
| 6201 | VR256X:$src, sub_ymm))), sub_xmm))>; |
| 6202 | } |
| 6203 | |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6204 | multiclass avx512_extend_common<bits<8> opc, string OpcodeStr, |
| 6205 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo, |
| 6206 | X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{ |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6207 | |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6208 | defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 6209 | (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src", |
| 6210 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>, |
| 6211 | EVEX; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 6212 | |
| 6213 | let mayLoad = 1 in { |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6214 | defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
| 6215 | (ins x86memop:$src), OpcodeStr ,"$src", "$src", |
| 6216 | (DestInfo.VT (LdFrag addr:$src))>, |
| 6217 | EVEX; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 6218 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6219 | } |
| 6220 | |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6221 | multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6222 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 6223 | let Predicates = [HasVLX, HasBWI] in { |
| 6224 | defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info, |
| 6225 | v16i8x_info, i64mem, LdFrag, OpNode>, |
| 6226 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 6227 | |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6228 | defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info, |
| 6229 | v16i8x_info, i128mem, LdFrag, OpNode>, |
| 6230 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256; |
| 6231 | } |
| 6232 | let Predicates = [HasBWI] in { |
| 6233 | defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info, |
| 6234 | v32i8x_info, i256mem, LdFrag, OpNode>, |
| 6235 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512; |
| 6236 | } |
| 6237 | } |
| 6238 | |
| 6239 | multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6240 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 6241 | let Predicates = [HasVLX, HasAVX512] in { |
| 6242 | defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info, |
| 6243 | v16i8x_info, i32mem, LdFrag, OpNode>, |
| 6244 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128; |
| 6245 | |
| 6246 | defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info, |
| 6247 | v16i8x_info, i64mem, LdFrag, OpNode>, |
| 6248 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256; |
| 6249 | } |
| 6250 | let Predicates = [HasAVX512] in { |
| 6251 | defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info, |
| 6252 | v16i8x_info, i128mem, LdFrag, OpNode>, |
| 6253 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512; |
| 6254 | } |
| 6255 | } |
| 6256 | |
| 6257 | multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6258 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 6259 | let Predicates = [HasVLX, HasAVX512] in { |
| 6260 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
| 6261 | v16i8x_info, i16mem, LdFrag, OpNode>, |
| 6262 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128; |
| 6263 | |
| 6264 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
| 6265 | v16i8x_info, i32mem, LdFrag, OpNode>, |
| 6266 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256; |
| 6267 | } |
| 6268 | let Predicates = [HasAVX512] in { |
| 6269 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
| 6270 | v16i8x_info, i64mem, LdFrag, OpNode>, |
| 6271 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512; |
| 6272 | } |
| 6273 | } |
| 6274 | |
| 6275 | multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6276 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> { |
| 6277 | let Predicates = [HasVLX, HasAVX512] in { |
| 6278 | defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info, |
| 6279 | v8i16x_info, i64mem, LdFrag, OpNode>, |
| 6280 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128; |
| 6281 | |
| 6282 | defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info, |
| 6283 | v8i16x_info, i128mem, LdFrag, OpNode>, |
| 6284 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256; |
| 6285 | } |
| 6286 | let Predicates = [HasAVX512] in { |
| 6287 | defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info, |
| 6288 | v16i16x_info, i256mem, LdFrag, OpNode>, |
| 6289 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512; |
| 6290 | } |
| 6291 | } |
| 6292 | |
| 6293 | multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6294 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> { |
| 6295 | let Predicates = [HasVLX, HasAVX512] in { |
| 6296 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
| 6297 | v8i16x_info, i32mem, LdFrag, OpNode>, |
| 6298 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128; |
| 6299 | |
| 6300 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
| 6301 | v8i16x_info, i64mem, LdFrag, OpNode>, |
| 6302 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256; |
| 6303 | } |
| 6304 | let Predicates = [HasAVX512] in { |
| 6305 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
| 6306 | v8i16x_info, i128mem, LdFrag, OpNode>, |
| 6307 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512; |
| 6308 | } |
| 6309 | } |
| 6310 | |
| 6311 | multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6312 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> { |
| 6313 | |
| 6314 | let Predicates = [HasVLX, HasAVX512] in { |
| 6315 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
| 6316 | v4i32x_info, i64mem, LdFrag, OpNode>, |
| 6317 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128; |
| 6318 | |
| 6319 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
| 6320 | v4i32x_info, i128mem, LdFrag, OpNode>, |
| 6321 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256; |
| 6322 | } |
| 6323 | let Predicates = [HasAVX512] in { |
| 6324 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
| 6325 | v8i32x_info, i256mem, LdFrag, OpNode>, |
| 6326 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512; |
| 6327 | } |
| 6328 | } |
| 6329 | |
| 6330 | defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">; |
| 6331 | defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">; |
| 6332 | defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">; |
| 6333 | defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">; |
| 6334 | defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">; |
| 6335 | defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">; |
| 6336 | |
| 6337 | |
| 6338 | defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">; |
| 6339 | defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">; |
| 6340 | defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">; |
| 6341 | defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">; |
| 6342 | defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">; |
| 6343 | defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6344 | |
| 6345 | //===----------------------------------------------------------------------===// |
| 6346 | // GATHER - SCATTER Operations |
| 6347 | |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6348 | multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6349 | X86MemOperand memop, PatFrag GatherNode> { |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6350 | let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb", |
| 6351 | ExeDomain = _.ExeDomain in |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6352 | def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb), |
| 6353 | (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2), |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6354 | !strconcat(OpcodeStr#_.Suffix, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6355 | "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6356 | [(set _.RC:$dst, _.KRCWM:$mask_wb, |
| 6357 | (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask, |
| 6358 | vectoraddr:$src2))]>, EVEX, EVEX_K, |
| 6359 | EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6360 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 6361 | |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6362 | multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc, |
| 6363 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 6364 | defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, |
| 6365 | vy32xmem, mgatherv8i32>, EVEX_V512, VEX_W; |
| 6366 | defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512, |
| 6367 | vz64mem, mgatherv8i64>, EVEX_V512, VEX_W; |
| 6368 | let Predicates = [HasVLX] in { |
| 6369 | defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256, |
| 6370 | vx32xmem, mgatherv4i32>, EVEX_V256, VEX_W; |
| 6371 | defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256, |
| 6372 | vy64xmem, mgatherv4i64>, EVEX_V256, VEX_W; |
| 6373 | defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128, |
| 6374 | vx32xmem, mgatherv4i32>, EVEX_V128, VEX_W; |
| 6375 | defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
| 6376 | vx64xmem, mgatherv2i64>, EVEX_V128, VEX_W; |
| 6377 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 6378 | } |
| 6379 | |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6380 | multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc, |
| 6381 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 6382 | defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz32mem, |
| 6383 | mgatherv16i32>, EVEX_V512; |
| 6384 | defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz64mem, |
| 6385 | mgatherv8i64>, EVEX_V512; |
| 6386 | let Predicates = [HasVLX] in { |
| 6387 | defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256, |
| 6388 | vy32xmem, mgatherv8i32>, EVEX_V256; |
| 6389 | defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
| 6390 | vy64xmem, mgatherv4i64>, EVEX_V256; |
| 6391 | defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128, |
| 6392 | vx32xmem, mgatherv4i32>, EVEX_V128; |
| 6393 | defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
| 6394 | vx64xmem, mgatherv2i64>, EVEX_V128; |
| 6395 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 6396 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6397 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6398 | |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6399 | defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">, |
| 6400 | avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">; |
| 6401 | |
| 6402 | defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">, |
| 6403 | avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6404 | |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6405 | multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6406 | X86MemOperand memop, PatFrag ScatterNode> { |
| 6407 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6408 | let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6409 | |
| 6410 | def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb), |
| 6411 | (ins memop:$dst, _.KRCWM:$mask, _.RC:$src), |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6412 | !strconcat(OpcodeStr#_.Suffix, |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6413 | "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"), |
| 6414 | [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src), |
| 6415 | _.KRCWM:$mask, vectoraddr:$dst))]>, |
| 6416 | EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6417 | } |
| 6418 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6419 | multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc, |
| 6420 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 6421 | defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, |
| 6422 | vy32xmem, mscatterv8i32>, EVEX_V512, VEX_W; |
| 6423 | defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512, |
| 6424 | vz64mem, mscatterv8i64>, EVEX_V512, VEX_W; |
| 6425 | let Predicates = [HasVLX] in { |
| 6426 | defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256, |
| 6427 | vx32xmem, mscatterv4i32>, EVEX_V256, VEX_W; |
| 6428 | defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256, |
| 6429 | vy64xmem, mscatterv4i64>, EVEX_V256, VEX_W; |
| 6430 | defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128, |
| 6431 | vx32xmem, mscatterv4i32>, EVEX_V128, VEX_W; |
| 6432 | defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
| 6433 | vx64xmem, mscatterv2i64>, EVEX_V128, VEX_W; |
| 6434 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 6435 | } |
| 6436 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6437 | multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc, |
| 6438 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 6439 | defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz32mem, |
| 6440 | mscatterv16i32>, EVEX_V512; |
| 6441 | defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz64mem, |
| 6442 | mscatterv8i64>, EVEX_V512; |
| 6443 | let Predicates = [HasVLX] in { |
| 6444 | defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256, |
| 6445 | vy32xmem, mscatterv8i32>, EVEX_V256; |
| 6446 | defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
| 6447 | vy64xmem, mscatterv4i64>, EVEX_V256; |
| 6448 | defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128, |
| 6449 | vx32xmem, mscatterv4i32>, EVEX_V128; |
| 6450 | defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
| 6451 | vx64xmem, mscatterv2i64>, EVEX_V128; |
| 6452 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 6453 | } |
| 6454 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6455 | defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">, |
| 6456 | avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6457 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6458 | defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">, |
| 6459 | avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6460 | |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6461 | // prefetch |
| 6462 | multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr, |
| 6463 | RegisterClass KRC, X86MemOperand memop> { |
| 6464 | let Predicates = [HasPFI], hasSideEffects = 1 in |
| 6465 | def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6466 | !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6467 | []>, EVEX, EVEX_K; |
| 6468 | } |
| 6469 | |
| 6470 | defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps", |
| 6471 | VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| 6472 | |
| 6473 | defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps", |
| 6474 | VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| 6475 | |
| 6476 | defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd", |
| 6477 | VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| 6478 | |
| 6479 | defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd", |
| 6480 | VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6481 | |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6482 | defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps", |
| 6483 | VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| 6484 | |
| 6485 | defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps", |
| 6486 | VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| 6487 | |
| 6488 | defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd", |
| 6489 | VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| 6490 | |
| 6491 | defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd", |
| 6492 | VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 6493 | |
| 6494 | defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps", |
| 6495 | VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| 6496 | |
| 6497 | defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps", |
| 6498 | VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| 6499 | |
| 6500 | defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd", |
| 6501 | VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| 6502 | |
| 6503 | defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd", |
| 6504 | VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 6505 | |
| 6506 | defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps", |
| 6507 | VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| 6508 | |
| 6509 | defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps", |
| 6510 | VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| 6511 | |
| 6512 | defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd", |
| 6513 | VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| 6514 | |
| 6515 | defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd", |
| 6516 | VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6517 | |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 6518 | // Helper fragments to match sext vXi1 to vXiY. |
| 6519 | def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>; |
| 6520 | def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>; |
| 6521 | |
Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 6522 | def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>; |
| 6523 | def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>; |
| 6524 | def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>; |
Elena Demikhovsky | acc5c9e | 2014-04-22 14:13:10 +0000 | [diff] [blame] | 6525 | |
| 6526 | def : Pat<(store VK1:$src, addr:$dst), |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 6527 | (MOV8mr addr:$dst, |
| 6528 | (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), |
| 6529 | sub_8bit))>, Requires<[HasAVX512, NoDQI]>; |
| 6530 | |
| 6531 | def : Pat<(store VK8:$src, addr:$dst), |
| 6532 | (MOV8mr addr:$dst, |
| 6533 | (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)), |
| 6534 | sub_8bit))>, Requires<[HasAVX512, NoDQI]>; |
Elena Demikhovsky | acc5c9e | 2014-04-22 14:13:10 +0000 | [diff] [blame] | 6535 | |
| 6536 | def truncstorei1 : PatFrag<(ops node:$val, node:$ptr), |
| 6537 | (truncstore node:$val, node:$ptr), [{ |
| 6538 | return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1; |
| 6539 | }]>; |
| 6540 | |
| 6541 | def : Pat<(truncstorei1 GR8:$src, addr:$dst), |
| 6542 | (MOV8mr addr:$dst, GR8:$src)>; |
| 6543 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 6544 | multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > { |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 6545 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6546 | !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 6547 | [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX; |
| 6548 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6549 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 6550 | multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo, |
| 6551 | string OpcodeStr, Predicate prd> { |
| 6552 | let Predicates = [prd] in |
| 6553 | defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; |
| 6554 | |
| 6555 | let Predicates = [prd, HasVLX] in { |
| 6556 | defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; |
| 6557 | defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; |
| 6558 | } |
| 6559 | } |
| 6560 | |
| 6561 | multiclass avx512_convert_mask_to_vector<string OpcodeStr> { |
| 6562 | defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr, |
| 6563 | HasBWI>; |
| 6564 | defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr, |
| 6565 | HasBWI>, VEX_W; |
| 6566 | defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr, |
| 6567 | HasDQI>; |
| 6568 | defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr, |
| 6569 | HasDQI>, VEX_W; |
| 6570 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6571 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 6572 | defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6573 | |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 6574 | multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > { |
| 6575 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src), |
| 6576 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Igor Breger | 756c289 | 2015-12-27 13:56:16 +0000 | [diff] [blame] | 6577 | [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX; |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 6578 | } |
| 6579 | |
| 6580 | multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr, |
| 6581 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 6582 | let Predicates = [prd] in |
| 6583 | defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>, |
| 6584 | EVEX_V512; |
| 6585 | |
| 6586 | let Predicates = [prd, HasVLX] in { |
| 6587 | defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>, |
| 6588 | EVEX_V256; |
| 6589 | defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>, |
| 6590 | EVEX_V128; |
| 6591 | } |
| 6592 | } |
| 6593 | |
| 6594 | defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m", |
| 6595 | avx512vl_i8_info, HasBWI>; |
| 6596 | defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m", |
| 6597 | avx512vl_i16_info, HasBWI>, VEX_W; |
| 6598 | defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m", |
| 6599 | avx512vl_i32_info, HasDQI>; |
| 6600 | defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m", |
| 6601 | avx512vl_i64_info, HasDQI>, VEX_W; |
| 6602 | |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6603 | //===----------------------------------------------------------------------===// |
| 6604 | // AVX-512 - COMPRESS and EXPAND |
| 6605 | // |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6606 | |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6607 | multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _, |
| 6608 | string OpcodeStr> { |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6609 | defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 6610 | (ins _.RC:$src1), OpcodeStr, "$src1", "$src1", |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6611 | (_.VT (X86compress _.RC:$src1))>, AVX5128IBase; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6612 | |
| 6613 | let mayStore = 1 in { |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6614 | def mr : AVX5128I<opc, MRMDestMem, (outs), |
| 6615 | (ins _.MemOp:$dst, _.RC:$src), |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 6616 | OpcodeStr # "\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6617 | []>, EVEX_CD8<_.EltSize, CD8VT1>; |
| 6618 | |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6619 | def mrk : AVX5128I<opc, MRMDestMem, (outs), |
| 6620 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 6621 | OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 6622 | [(store (_.VT (vselect _.KRCWM:$mask, |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6623 | (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)), |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6624 | addr:$dst)]>, |
| 6625 | EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; |
| 6626 | } |
| 6627 | } |
| 6628 | |
| 6629 | multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr, |
| 6630 | AVX512VLVectorVTInfo VTInfo> { |
| 6631 | defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; |
| 6632 | |
| 6633 | let Predicates = [HasVLX] in { |
| 6634 | defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; |
| 6635 | defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; |
| 6636 | } |
| 6637 | } |
| 6638 | |
| 6639 | defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>, |
| 6640 | EVEX; |
| 6641 | defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>, |
| 6642 | EVEX, VEX_W; |
| 6643 | defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>, |
| 6644 | EVEX; |
| 6645 | defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>, |
| 6646 | EVEX, VEX_W; |
| 6647 | |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 6648 | // expand |
| 6649 | multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _, |
| 6650 | string OpcodeStr> { |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6651 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 6652 | (ins _.RC:$src1), OpcodeStr, "$src1", "$src1", |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6653 | (_.VT (X86expand _.RC:$src1))>, AVX5128IBase; |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 6654 | |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 6655 | let mayLoad = 1 in |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6656 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6657 | (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1", |
| 6658 | (_.VT (X86expand (_.VT (bitconvert |
| 6659 | (_.LdFrag addr:$src1)))))>, |
| 6660 | AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 6661 | } |
| 6662 | |
| 6663 | multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr, |
| 6664 | AVX512VLVectorVTInfo VTInfo> { |
| 6665 | defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; |
| 6666 | |
| 6667 | let Predicates = [HasVLX] in { |
| 6668 | defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; |
| 6669 | defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; |
| 6670 | } |
| 6671 | } |
| 6672 | |
| 6673 | defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>, |
| 6674 | EVEX; |
| 6675 | defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>, |
| 6676 | EVEX, VEX_W; |
| 6677 | defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>, |
| 6678 | EVEX; |
| 6679 | defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>, |
| 6680 | EVEX, VEX_W; |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6681 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6682 | //handle instruction reg_vec1 = op(reg_vec,imm) |
| 6683 | // op(mem_vec,imm) |
| 6684 | // op(broadcast(eltVt),imm) |
| 6685 | //all instruction created with FROUND_CURRENT |
| 6686 | multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6687 | X86VectorVTInfo _>{ |
| 6688 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6689 | (ins _.RC:$src1, i32u8imm:$src2), |
| 6690 | OpcodeStr##_.Suffix, "$src2, $src1", "$src2, $src2", |
| 6691 | (OpNode (_.VT _.RC:$src1), |
| 6692 | (i32 imm:$src2), |
| 6693 | (i32 FROUND_CURRENT))>; |
| 6694 | let mayLoad = 1 in { |
| 6695 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6696 | (ins _.MemOp:$src1, i32u8imm:$src2), |
| 6697 | OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2", |
| 6698 | (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 6699 | (i32 imm:$src2), |
| 6700 | (i32 FROUND_CURRENT))>; |
| 6701 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6702 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 6703 | OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr, |
| 6704 | "${src1}"##_.BroadcastStr##", $src2", |
| 6705 | (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))), |
| 6706 | (i32 imm:$src2), |
| 6707 | (i32 FROUND_CURRENT))>, EVEX_B; |
| 6708 | } |
| 6709 | } |
| 6710 | |
| 6711 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 6712 | multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr, |
| 6713 | SDNode OpNode, X86VectorVTInfo _>{ |
| 6714 | defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6715 | (ins _.RC:$src1, i32u8imm:$src2), |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 6716 | OpcodeStr##_.Suffix, "$src2, {sae}, $src1", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6717 | "$src1, {sae}, $src2", |
| 6718 | (OpNode (_.VT _.RC:$src1), |
| 6719 | (i32 imm:$src2), |
| 6720 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 6721 | } |
| 6722 | |
| 6723 | multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr, |
| 6724 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
| 6725 | let Predicates = [prd] in { |
| 6726 | defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
| 6727 | avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
| 6728 | EVEX_V512; |
| 6729 | } |
| 6730 | let Predicates = [prd, HasVLX] in { |
| 6731 | defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>, |
| 6732 | EVEX_V128; |
| 6733 | defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>, |
| 6734 | EVEX_V256; |
| 6735 | } |
| 6736 | } |
| 6737 | |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6738 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 6739 | // op(reg_vec2,mem_vec,imm) |
| 6740 | // op(reg_vec2,broadcast(eltVt),imm) |
| 6741 | //all instruction created with FROUND_CURRENT |
| 6742 | multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6743 | X86VectorVTInfo _>{ |
| 6744 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6745 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6746 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 6747 | (OpNode (_.VT _.RC:$src1), |
| 6748 | (_.VT _.RC:$src2), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6749 | (i32 imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6750 | (i32 FROUND_CURRENT))>; |
| 6751 | let mayLoad = 1 in { |
| 6752 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6753 | (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6754 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 6755 | (OpNode (_.VT _.RC:$src1), |
| 6756 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6757 | (i32 imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6758 | (i32 FROUND_CURRENT))>; |
| 6759 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6760 | (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6761 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", |
| 6762 | "$src1, ${src2}"##_.BroadcastStr##", $src3", |
| 6763 | (OpNode (_.VT _.RC:$src1), |
| 6764 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6765 | (i32 imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6766 | (i32 FROUND_CURRENT))>, EVEX_B; |
| 6767 | } |
| 6768 | } |
| 6769 | |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6770 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 6771 | // op(reg_vec2,mem_vec,imm) |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 6772 | multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6773 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{ |
| 6774 | |
| 6775 | defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 6776 | (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3), |
| 6777 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 6778 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1), |
| 6779 | (SrcInfo.VT SrcInfo.RC:$src2), |
| 6780 | (i8 imm:$src3)))>; |
| 6781 | let mayLoad = 1 in |
| 6782 | defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
| 6783 | (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3), |
| 6784 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 6785 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1), |
| 6786 | (SrcInfo.VT (bitconvert |
| 6787 | (SrcInfo.LdFrag addr:$src2))), |
| 6788 | (i8 imm:$src3)))>; |
| 6789 | } |
| 6790 | |
| 6791 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 6792 | // op(reg_vec2,mem_vec,imm) |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6793 | // op(reg_vec2,broadcast(eltVt),imm) |
| 6794 | multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 6795 | X86VectorVTInfo _>: |
| 6796 | avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{ |
| 6797 | |
| 6798 | let mayLoad = 1 in |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6799 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6800 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 6801 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", |
| 6802 | "$src1, ${src2}"##_.BroadcastStr##", $src3", |
| 6803 | (OpNode (_.VT _.RC:$src1), |
| 6804 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 6805 | (i8 imm:$src3))>, EVEX_B; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6806 | } |
| 6807 | |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6808 | //handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 6809 | // op(reg_vec2,mem_scalar,imm) |
| 6810 | //all instruction created with FROUND_CURRENT |
| 6811 | multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6812 | X86VectorVTInfo _> { |
| 6813 | |
| 6814 | defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6815 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6816 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 6817 | (OpNode (_.VT _.RC:$src1), |
| 6818 | (_.VT _.RC:$src2), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6819 | (i32 imm:$src3), |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6820 | (i32 FROUND_CURRENT))>; |
| 6821 | let mayLoad = 1 in { |
| 6822 | defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6823 | (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6824 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 6825 | (OpNode (_.VT _.RC:$src1), |
| 6826 | (_.VT (scalar_to_vector |
| 6827 | (_.ScalarLdFrag addr:$src2))), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6828 | (i32 imm:$src3), |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6829 | (i32 FROUND_CURRENT))>; |
| 6830 | |
| 6831 | let isAsmParserOnly = 1 in { |
| 6832 | defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst), |
| 6833 | (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 6834 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 6835 | []>; |
| 6836 | } |
| 6837 | } |
| 6838 | } |
| 6839 | |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6840 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 6841 | multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr, |
| 6842 | SDNode OpNode, X86VectorVTInfo _>{ |
| 6843 | defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6844 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 6845 | OpcodeStr, "$src3, {sae}, $src2, $src1", |
| 6846 | "$src1, $src2, {sae}, $src3", |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6847 | (OpNode (_.VT _.RC:$src1), |
| 6848 | (_.VT _.RC:$src2), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6849 | (i32 imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6850 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 6851 | } |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6852 | //handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 6853 | multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, |
| 6854 | SDNode OpNode, X86VectorVTInfo _> { |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6855 | defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6856 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 6857 | OpcodeStr, "$src3, {sae}, $src2, $src1", |
| 6858 | "$src1, $src2, {sae}, $src3", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6859 | (OpNode (_.VT _.RC:$src1), |
| 6860 | (_.VT _.RC:$src2), |
| 6861 | (i32 imm:$src3), |
| 6862 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6863 | } |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6864 | |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 6865 | multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr, |
| 6866 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6867 | let Predicates = [prd] in { |
| 6868 | defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 6869 | avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6870 | EVEX_V512; |
| 6871 | |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6872 | } |
| 6873 | let Predicates = [prd, HasVLX] in { |
| 6874 | defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6875 | EVEX_V128; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6876 | defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6877 | EVEX_V256; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6878 | } |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6879 | } |
| 6880 | |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 6881 | multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr, |
| 6882 | AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{ |
| 6883 | let Predicates = [HasBWI] in { |
| 6884 | defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512, |
| 6885 | SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V; |
| 6886 | } |
| 6887 | let Predicates = [HasBWI, HasVLX] in { |
| 6888 | defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128, |
| 6889 | SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V; |
| 6890 | defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256, |
| 6891 | SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V; |
| 6892 | } |
| 6893 | } |
| 6894 | |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 6895 | multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _, |
| 6896 | bits<8> opc, SDNode OpNode>{ |
| 6897 | let Predicates = [HasAVX512] in { |
| 6898 | defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 6899 | } |
| 6900 | let Predicates = [HasAVX512, HasVLX] in { |
| 6901 | defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 6902 | defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 6903 | } |
| 6904 | } |
| 6905 | |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6906 | multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr, |
| 6907 | X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
| 6908 | let Predicates = [prd] in { |
| 6909 | defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>, |
| 6910 | avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6911 | } |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6912 | } |
| 6913 | |
Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 6914 | multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr, |
| 6915 | bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{ |
| 6916 | defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info, |
| 6917 | opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>; |
| 6918 | defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info, |
| 6919 | opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6920 | } |
| 6921 | |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 6922 | |
Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 6923 | defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56, |
| 6924 | X86VReduce, HasDQI>, AVX512AIi8Base, EVEX; |
| 6925 | defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09, |
| 6926 | X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX; |
| 6927 | defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26, |
| 6928 | X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX; |
| 6929 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6930 | |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 6931 | defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info, |
| 6932 | 0x50, X86VRange, HasDQI>, |
| 6933 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 6934 | defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info, |
| 6935 | 0x50, X86VRange, HasDQI>, |
| 6936 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 6937 | |
Elena Demikhovsky | 8938f5a | 2015-06-02 14:12:54 +0000 | [diff] [blame] | 6938 | defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info, |
| 6939 | 0x51, X86VRange, HasDQI>, |
| 6940 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 6941 | defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info, |
| 6942 | 0x51, X86VRange, HasDQI>, |
| 6943 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 6944 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6945 | defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info, |
| 6946 | 0x57, X86Reduces, HasDQI>, |
| 6947 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 6948 | defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info, |
| 6949 | 0x57, X86Reduces, HasDQI>, |
| 6950 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6951 | |
Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 6952 | defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info, |
| 6953 | 0x27, X86GetMants, HasAVX512>, |
| 6954 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 6955 | defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info, |
| 6956 | 0x27, X86GetMants, HasAVX512>, |
| 6957 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 6958 | |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6959 | multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _, |
| 6960 | bits<8> opc, SDNode OpNode = X86Shuf128>{ |
| 6961 | let Predicates = [HasAVX512] in { |
| 6962 | defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 6963 | |
| 6964 | } |
| 6965 | let Predicates = [HasAVX512, HasVLX] in { |
| 6966 | defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 6967 | } |
| 6968 | } |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6969 | let Predicates = [HasAVX512] in { |
| 6970 | def : Pat<(v16f32 (ffloor VR512:$src)), |
| 6971 | (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>; |
| 6972 | def : Pat<(v16f32 (fnearbyint VR512:$src)), |
| 6973 | (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>; |
| 6974 | def : Pat<(v16f32 (fceil VR512:$src)), |
| 6975 | (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>; |
| 6976 | def : Pat<(v16f32 (frint VR512:$src)), |
| 6977 | (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>; |
| 6978 | def : Pat<(v16f32 (ftrunc VR512:$src)), |
| 6979 | (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>; |
| 6980 | |
| 6981 | def : Pat<(v8f64 (ffloor VR512:$src)), |
| 6982 | (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>; |
| 6983 | def : Pat<(v8f64 (fnearbyint VR512:$src)), |
| 6984 | (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>; |
| 6985 | def : Pat<(v8f64 (fceil VR512:$src)), |
| 6986 | (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>; |
| 6987 | def : Pat<(v8f64 (frint VR512:$src)), |
| 6988 | (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>; |
| 6989 | def : Pat<(v8f64 (ftrunc VR512:$src)), |
| 6990 | (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>; |
| 6991 | } |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6992 | |
| 6993 | defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>, |
| 6994 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 6995 | defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>, |
| 6996 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 6997 | defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>, |
| 6998 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 6999 | defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>, |
| 7000 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 7001 | |
Craig Topper | c48fa89 | 2015-12-27 19:45:21 +0000 | [diff] [blame] | 7002 | multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> { |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 7003 | defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>, |
| 7004 | AVX512AIi8Base, EVEX_4V; |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 7005 | } |
| 7006 | |
Craig Topper | c48fa89 | 2015-12-27 19:45:21 +0000 | [diff] [blame] | 7007 | defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>, |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 7008 | EVEX_CD8<32, CD8VF>; |
Craig Topper | c48fa89 | 2015-12-27 19:45:21 +0000 | [diff] [blame] | 7009 | defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>, |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 7010 | EVEX_CD8<64, CD8VF>, VEX_W; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7011 | |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 7012 | multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{ |
| 7013 | let Predicates = p in |
| 7014 | def NAME#_.VTName#rri: |
| 7015 | Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))), |
| 7016 | (!cast<Instruction>(NAME#_.ZSuffix#rri) |
| 7017 | _.RC:$src1, _.RC:$src2, imm:$imm)>; |
| 7018 | } |
| 7019 | |
| 7020 | multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>: |
| 7021 | avx512_vpalign_lowering<_.info512, [HasBWI]>, |
| 7022 | avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>, |
| 7023 | avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>; |
| 7024 | |
| 7025 | defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" , |
| 7026 | avx512vl_i8_info, avx512vl_i8_info>, |
| 7027 | avx512_vpalign_lowering_common<avx512vl_i16_info>, |
| 7028 | avx512_vpalign_lowering_common<avx512vl_i32_info>, |
| 7029 | avx512_vpalign_lowering_common<avx512vl_f32_info>, |
| 7030 | avx512_vpalign_lowering_common<avx512vl_i64_info>, |
| 7031 | avx512_vpalign_lowering_common<avx512vl_f64_info>, |
| 7032 | EVEX_CD8<8, CD8VF>; |
| 7033 | |
Igor Breger | f3ded81 | 2015-08-31 13:09:30 +0000 | [diff] [blame] | 7034 | defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" , |
| 7035 | avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>; |
| 7036 | |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7037 | multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7038 | X86VectorVTInfo _> { |
| 7039 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7040 | (ins _.RC:$src1), OpcodeStr, |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7041 | "$src1", "$src1", |
| 7042 | (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase; |
| 7043 | |
| 7044 | let mayLoad = 1 in |
| 7045 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7046 | (ins _.MemOp:$src1), OpcodeStr, |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7047 | "$src1", "$src1", |
| 7048 | (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>, |
| 7049 | EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>; |
| 7050 | } |
| 7051 | |
| 7052 | multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7053 | X86VectorVTInfo _> : |
| 7054 | avx512_unary_rm<opc, OpcodeStr, OpNode, _> { |
| 7055 | let mayLoad = 1 in |
| 7056 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7057 | (ins _.ScalarMemOp:$src1), OpcodeStr, |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7058 | "${src1}"##_.BroadcastStr, |
| 7059 | "${src1}"##_.BroadcastStr, |
| 7060 | (_.VT (OpNode (X86VBroadcast |
| 7061 | (_.ScalarLdFrag addr:$src1))))>, |
| 7062 | EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
| 7063 | } |
| 7064 | |
| 7065 | multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7066 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 7067 | let Predicates = [prd] in |
| 7068 | defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512; |
| 7069 | |
| 7070 | let Predicates = [prd, HasVLX] in { |
| 7071 | defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 7072 | EVEX_V256; |
| 7073 | defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 7074 | EVEX_V128; |
| 7075 | } |
| 7076 | } |
| 7077 | |
| 7078 | multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7079 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 7080 | let Predicates = [prd] in |
| 7081 | defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>, |
| 7082 | EVEX_V512; |
| 7083 | |
| 7084 | let Predicates = [prd, HasVLX] in { |
| 7085 | defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 7086 | EVEX_V256; |
| 7087 | defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 7088 | EVEX_V128; |
| 7089 | } |
| 7090 | } |
| 7091 | |
| 7092 | multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| 7093 | SDNode OpNode, Predicate prd> { |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7094 | defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info, |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7095 | prd>, VEX_W; |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7096 | defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info, |
| 7097 | prd>; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7098 | } |
| 7099 | |
| 7100 | multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, |
| 7101 | SDNode OpNode, Predicate prd> { |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7102 | defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>; |
| 7103 | defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7104 | } |
| 7105 | |
| 7106 | multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w, |
| 7107 | bits<8> opc_d, bits<8> opc_q, |
| 7108 | string OpcodeStr, SDNode OpNode> { |
| 7109 | defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, |
| 7110 | HasAVX512>, |
| 7111 | avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, |
| 7112 | HasBWI>; |
| 7113 | } |
| 7114 | |
| 7115 | defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>; |
| 7116 | |
| 7117 | def : Pat<(xor |
| 7118 | (bc_v16i32 (v16i1sextv16i32)), |
| 7119 | (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))), |
| 7120 | (VPABSDZrr VR512:$src)>; |
| 7121 | def : Pat<(xor |
| 7122 | (bc_v8i64 (v8i1sextv8i64)), |
| 7123 | (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))), |
| 7124 | (VPABSQZrr VR512:$src)>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 7125 | |
Igor Breger | 0dcd8bc | 2015-09-03 09:05:31 +0000 | [diff] [blame] | 7126 | multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{ |
| 7127 | |
| 7128 | defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>; |
Igor Breger | 0dcd8bc | 2015-09-03 09:05:31 +0000 | [diff] [blame] | 7129 | } |
| 7130 | |
| 7131 | defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>; |
| 7132 | defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>; |
| 7133 | |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7134 | //===---------------------------------------------------------------------===// |
| 7135 | // Replicate Single FP - MOVSHDUP and MOVSLDUP |
| 7136 | //===---------------------------------------------------------------------===// |
| 7137 | multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{ |
| 7138 | defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info, |
| 7139 | HasAVX512>, XS; |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7140 | } |
| 7141 | |
| 7142 | defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>; |
| 7143 | defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>; |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 7144 | |
| 7145 | //===----------------------------------------------------------------------===// |
| 7146 | // AVX-512 - MOVDDUP |
| 7147 | //===----------------------------------------------------------------------===// |
| 7148 | |
| 7149 | multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7150 | X86VectorVTInfo _> { |
| 7151 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7152 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 7153 | (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX; |
| 7154 | let mayLoad = 1 in |
| 7155 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7156 | (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src", |
| 7157 | (_.VT (OpNode (_.VT (scalar_to_vector |
| 7158 | (_.ScalarLdFrag addr:$src)))))>, |
| 7159 | EVEX, EVEX_CD8<_.EltSize, CD8VH>; |
| 7160 | } |
| 7161 | |
| 7162 | multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7163 | AVX512VLVectorVTInfo VTInfo> { |
| 7164 | |
| 7165 | defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512; |
| 7166 | |
| 7167 | let Predicates = [HasAVX512, HasVLX] in { |
| 7168 | defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 7169 | EVEX_V256; |
| 7170 | defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 7171 | EVEX_V128; |
| 7172 | } |
| 7173 | } |
| 7174 | |
| 7175 | multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{ |
| 7176 | defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, |
| 7177 | avx512vl_f64_info>, XD, VEX_W; |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 7178 | } |
| 7179 | |
| 7180 | defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>; |
| 7181 | |
| 7182 | def : Pat<(X86Movddup (loadv2f64 addr:$src)), |
| 7183 | (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>; |
| 7184 | def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))), |
| 7185 | (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>; |
| 7186 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 7187 | //===----------------------------------------------------------------------===// |
| 7188 | // AVX-512 - Unpack Instructions |
| 7189 | //===----------------------------------------------------------------------===// |
| 7190 | defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>; |
| 7191 | defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>; |
| 7192 | |
| 7193 | defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl, |
| 7194 | SSE_INTALU_ITINS_P, HasBWI>; |
| 7195 | defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh, |
| 7196 | SSE_INTALU_ITINS_P, HasBWI>; |
| 7197 | defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl, |
| 7198 | SSE_INTALU_ITINS_P, HasBWI>; |
| 7199 | defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh, |
| 7200 | SSE_INTALU_ITINS_P, HasBWI>; |
| 7201 | |
| 7202 | defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl, |
| 7203 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 7204 | defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh, |
| 7205 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 7206 | defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl, |
| 7207 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 7208 | defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh, |
| 7209 | SSE_INTALU_ITINS_P, HasAVX512>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 7210 | |
| 7211 | //===----------------------------------------------------------------------===// |
| 7212 | // AVX-512 - Extract & Insert Integer Instructions |
| 7213 | //===----------------------------------------------------------------------===// |
| 7214 | |
| 7215 | multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7216 | X86VectorVTInfo _> { |
| 7217 | let mayStore = 1 in |
| 7218 | def mr : AVX512Ii8<opc, MRMDestMem, (outs), |
| 7219 | (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2), |
| 7220 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 7221 | [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1), |
| 7222 | imm:$src2)))), |
| 7223 | addr:$dst)]>, |
| 7224 | EVEX, EVEX_CD8<_.EltSize, CD8VT1>; |
| 7225 | } |
| 7226 | |
| 7227 | multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> { |
| 7228 | let Predicates = [HasBWI] in { |
| 7229 | def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst), |
| 7230 | (ins _.RC:$src1, u8imm:$src2), |
| 7231 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 7232 | [(set GR32orGR64:$dst, |
| 7233 | (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>, |
| 7234 | EVEX, TAPD; |
| 7235 | |
| 7236 | defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD; |
| 7237 | } |
| 7238 | } |
| 7239 | |
| 7240 | multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> { |
| 7241 | let Predicates = [HasBWI] in { |
| 7242 | def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst), |
| 7243 | (ins _.RC:$src1, u8imm:$src2), |
| 7244 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 7245 | [(set GR32orGR64:$dst, |
| 7246 | (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>, |
| 7247 | EVEX, PD; |
| 7248 | |
Igor Breger | 5574730 | 2015-11-18 08:46:16 +0000 | [diff] [blame] | 7249 | def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst), |
| 7250 | (ins _.RC:$src1, u8imm:$src2), |
| 7251 | OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| 7252 | EVEX, TAPD; |
| 7253 | |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 7254 | defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD; |
| 7255 | } |
| 7256 | } |
| 7257 | |
| 7258 | multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _, |
| 7259 | RegisterClass GRC> { |
| 7260 | let Predicates = [HasDQI] in { |
| 7261 | def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst), |
| 7262 | (ins _.RC:$src1, u8imm:$src2), |
| 7263 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 7264 | [(set GRC:$dst, |
| 7265 | (extractelt (_.VT _.RC:$src1), imm:$src2))]>, |
| 7266 | EVEX, TAPD; |
| 7267 | |
| 7268 | let mayStore = 1 in |
| 7269 | def mr : AVX512Ii8<0x16, MRMDestMem, (outs), |
| 7270 | (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2), |
| 7271 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 7272 | [(store (extractelt (_.VT _.RC:$src1), |
| 7273 | imm:$src2),addr:$dst)]>, |
| 7274 | EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD; |
| 7275 | } |
| 7276 | } |
| 7277 | |
| 7278 | defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>; |
| 7279 | defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>; |
| 7280 | defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>; |
| 7281 | defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W; |
| 7282 | |
| 7283 | multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7284 | X86VectorVTInfo _, PatFrag LdFrag> { |
| 7285 | def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst), |
| 7286 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 7287 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 7288 | [(set _.RC:$dst, |
| 7289 | (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>, |
| 7290 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
| 7291 | } |
| 7292 | |
| 7293 | multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7294 | X86VectorVTInfo _, PatFrag LdFrag> { |
| 7295 | let Predicates = [HasBWI] in { |
| 7296 | def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst), |
| 7297 | (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3), |
| 7298 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 7299 | [(set _.RC:$dst, |
| 7300 | (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V; |
| 7301 | |
| 7302 | defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>; |
| 7303 | } |
| 7304 | } |
| 7305 | |
| 7306 | multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr, |
| 7307 | X86VectorVTInfo _, RegisterClass GRC> { |
| 7308 | let Predicates = [HasDQI] in { |
| 7309 | def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst), |
| 7310 | (ins _.RC:$src1, GRC:$src2, u8imm:$src3), |
| 7311 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 7312 | [(set _.RC:$dst, |
| 7313 | (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>, |
| 7314 | EVEX_4V, TAPD; |
| 7315 | |
| 7316 | defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _, |
| 7317 | _.ScalarLdFrag>, TAPD; |
| 7318 | } |
| 7319 | } |
| 7320 | |
| 7321 | defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info, |
| 7322 | extloadi8>, TAPD; |
| 7323 | defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info, |
| 7324 | extloadi16>, PD; |
| 7325 | defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>; |
| 7326 | defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W; |
Igor Breger | a6297c7 | 2015-09-02 10:50:58 +0000 | [diff] [blame] | 7327 | //===----------------------------------------------------------------------===// |
| 7328 | // VSHUFPS - VSHUFPD Operations |
| 7329 | //===----------------------------------------------------------------------===// |
| 7330 | multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I, |
| 7331 | AVX512VLVectorVTInfo VTInfo_FP>{ |
| 7332 | defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>, |
| 7333 | EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>, |
| 7334 | AVX512AIi8Base, EVEX_4V; |
Igor Breger | a6297c7 | 2015-09-02 10:50:58 +0000 | [diff] [blame] | 7335 | } |
| 7336 | |
| 7337 | defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS; |
| 7338 | defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7339 | //===----------------------------------------------------------------------===// |
| 7340 | // AVX-512 - Byte shift Left/Right |
| 7341 | //===----------------------------------------------------------------------===// |
| 7342 | |
| 7343 | multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr, |
| 7344 | Format MRMm, string OpcodeStr, X86VectorVTInfo _>{ |
| 7345 | def rr : AVX512<opc, MRMr, |
| 7346 | (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2), |
| 7347 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 7348 | [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>; |
| 7349 | let mayLoad = 1 in |
| 7350 | def rm : AVX512<opc, MRMm, |
| 7351 | (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2), |
| 7352 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 7353 | [(set _.RC:$dst,(_.VT (OpNode |
| 7354 | (_.LdFrag addr:$src1), (i8 imm:$src2))))]>; |
| 7355 | } |
| 7356 | |
| 7357 | multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr, |
| 7358 | Format MRMm, string OpcodeStr, Predicate prd>{ |
| 7359 | let Predicates = [prd] in |
| 7360 | defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, |
| 7361 | OpcodeStr, v8i64_info>, EVEX_V512; |
| 7362 | let Predicates = [prd, HasVLX] in { |
| 7363 | defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, |
| 7364 | OpcodeStr, v4i64x_info>, EVEX_V256; |
| 7365 | defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, |
| 7366 | OpcodeStr, v2i64x_info>, EVEX_V128; |
| 7367 | } |
| 7368 | } |
| 7369 | defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq", |
| 7370 | HasBWI>, AVX512PDIi8Base, EVEX_4V; |
| 7371 | defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq", |
| 7372 | HasBWI>, AVX512PDIi8Base, EVEX_4V; |
| 7373 | |
| 7374 | |
| 7375 | multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode, |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 7376 | string OpcodeStr, X86VectorVTInfo _dst, |
| 7377 | X86VectorVTInfo _src>{ |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7378 | def rr : AVX512BI<opc, MRMSrcReg, |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 7379 | (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2), |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7380 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 7381 | [(set _dst.RC:$dst,(_dst.VT |
| 7382 | (OpNode (_src.VT _src.RC:$src1), |
| 7383 | (_src.VT _src.RC:$src2))))]>; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7384 | let mayLoad = 1 in |
| 7385 | def rm : AVX512BI<opc, MRMSrcMem, |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 7386 | (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2), |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7387 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 7388 | [(set _dst.RC:$dst,(_dst.VT |
| 7389 | (OpNode (_src.VT _src.RC:$src1), |
| 7390 | (_src.VT (bitconvert |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7391 | (_src.LdFrag addr:$src2))))))]>; |
| 7392 | } |
| 7393 | |
| 7394 | multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode, |
| 7395 | string OpcodeStr, Predicate prd> { |
| 7396 | let Predicates = [prd] in |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 7397 | defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info, |
| 7398 | v64i8_info>, EVEX_V512; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7399 | let Predicates = [prd, HasVLX] in { |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 7400 | defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info, |
| 7401 | v32i8x_info>, EVEX_V256; |
| 7402 | defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info, |
| 7403 | v16i8x_info>, EVEX_V128; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7404 | } |
| 7405 | } |
| 7406 | |
| 7407 | defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw", |
| 7408 | HasBWI>, EVEX_4V; |
Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 7409 | |
| 7410 | multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7411 | X86VectorVTInfo _>{ |
| 7412 | let Constraints = "$src1 = $dst" in { |
| 7413 | defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7414 | (ins _.RC:$src2, _.RC:$src3, u8imm:$src4), |
| 7415 | OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3", |
| 7416 | (OpNode (_.VT _.RC:$src1), |
| 7417 | (_.VT _.RC:$src2), |
| 7418 | (_.VT _.RC:$src3), |
| 7419 | (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V; |
| 7420 | let mayLoad = 1 in { |
| 7421 | defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7422 | (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4), |
| 7423 | OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3", |
| 7424 | (OpNode (_.VT _.RC:$src1), |
| 7425 | (_.VT _.RC:$src2), |
| 7426 | (_.VT (bitconvert (_.LdFrag addr:$src3))), |
| 7427 | (i8 imm:$src4))>, |
| 7428 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 7429 | defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7430 | (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4), |
| 7431 | OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2", |
| 7432 | "$src2, ${src3}"##_.BroadcastStr##", $src4", |
| 7433 | (OpNode (_.VT _.RC:$src1), |
| 7434 | (_.VT _.RC:$src2), |
| 7435 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| 7436 | (i8 imm:$src4))>, EVEX_B, |
| 7437 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 7438 | } |
| 7439 | }// Constraints = "$src1 = $dst" |
| 7440 | } |
| 7441 | |
| 7442 | multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{ |
| 7443 | let Predicates = [HasAVX512] in |
| 7444 | defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512; |
| 7445 | let Predicates = [HasAVX512, HasVLX] in { |
| 7446 | defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128; |
| 7447 | defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256; |
| 7448 | } |
| 7449 | } |
| 7450 | |
| 7451 | defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>; |
| 7452 | defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W; |
| 7453 | |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame^] | 7454 | //===----------------------------------------------------------------------===// |
| 7455 | // AVX-512 - FixupImm |
| 7456 | //===----------------------------------------------------------------------===// |
| 7457 | |
| 7458 | multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7459 | X86VectorVTInfo _>{ |
| 7460 | let Constraints = "$src1 = $dst" in { |
| 7461 | defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7462 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 7463 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 7464 | (OpNode (_.VT _.RC:$src1), |
| 7465 | (_.VT _.RC:$src2), |
| 7466 | (_.IntVT _.RC:$src3), |
| 7467 | (i32 imm:$src4), |
| 7468 | (i32 FROUND_CURRENT))>; |
| 7469 | let mayLoad = 1 in { |
| 7470 | defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7471 | (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4), |
| 7472 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src3", |
| 7473 | (OpNode (_.VT _.RC:$src1), |
| 7474 | (_.VT _.RC:$src2), |
| 7475 | (_.IntVT (bitconvert (_.LdFrag addr:$src3))), |
| 7476 | (i32 imm:$src4), |
| 7477 | (i32 FROUND_CURRENT))>; |
| 7478 | defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7479 | (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4), |
| 7480 | OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2", |
| 7481 | "$src2, ${src3}"##_.BroadcastStr##", $src4", |
| 7482 | (OpNode (_.VT _.RC:$src1), |
| 7483 | (_.VT _.RC:$src2), |
| 7484 | (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| 7485 | (i32 imm:$src4), |
| 7486 | (i32 FROUND_CURRENT))>, EVEX_B; |
| 7487 | } |
| 7488 | } // Constraints = "$src1 = $dst" |
| 7489 | } |
| 7490 | |
| 7491 | multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr, |
| 7492 | SDNode OpNode, X86VectorVTInfo _>{ |
| 7493 | let Constraints = "$src1 = $dst" in { |
| 7494 | defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7495 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 7496 | OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2", |
| 7497 | "$src2, $src3, {sae}, $src4", |
| 7498 | (OpNode (_.VT _.RC:$src1), |
| 7499 | (_.VT _.RC:$src2), |
| 7500 | (_.IntVT _.RC:$src3), |
| 7501 | (i32 imm:$src4), |
| 7502 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 7503 | } |
| 7504 | } |
| 7505 | |
| 7506 | multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7507 | X86VectorVTInfo _, X86VectorVTInfo _src3VT> { |
| 7508 | let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in { |
| 7509 | defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7510 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 7511 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 7512 | (OpNode (_.VT _.RC:$src1), |
| 7513 | (_.VT _.RC:$src2), |
| 7514 | (_src3VT.VT _src3VT.RC:$src3), |
| 7515 | (i32 imm:$src4), |
| 7516 | (i32 FROUND_CURRENT))>; |
| 7517 | |
| 7518 | defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7519 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 7520 | OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2", |
| 7521 | "$src2, $src3, {sae}, $src4", |
| 7522 | (OpNode (_.VT _.RC:$src1), |
| 7523 | (_.VT _.RC:$src2), |
| 7524 | (_src3VT.VT _src3VT.RC:$src3), |
| 7525 | (i32 imm:$src4), |
| 7526 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 7527 | let mayLoad = 1 in |
| 7528 | defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7529 | (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4), |
| 7530 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 7531 | (OpNode (_.VT _.RC:$src1), |
| 7532 | (_.VT _.RC:$src2), |
| 7533 | (_src3VT.VT (scalar_to_vector |
| 7534 | (_src3VT.ScalarLdFrag addr:$src3))), |
| 7535 | (i32 imm:$src4), |
| 7536 | (i32 FROUND_CURRENT))>; |
| 7537 | } |
| 7538 | } |
| 7539 | |
| 7540 | multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{ |
| 7541 | let Predicates = [HasAVX512] in |
| 7542 | defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>, |
| 7543 | avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>, |
| 7544 | AVX512AIi8Base, EVEX_4V, EVEX_V512; |
| 7545 | let Predicates = [HasAVX512, HasVLX] in { |
| 7546 | defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>, |
| 7547 | AVX512AIi8Base, EVEX_4V, EVEX_V128; |
| 7548 | defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>, |
| 7549 | AVX512AIi8Base, EVEX_4V, EVEX_V256; |
| 7550 | } |
| 7551 | } |
| 7552 | |
| 7553 | defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar, |
| 7554 | f32x_info, v4i32x_info>, |
| 7555 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 7556 | defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar, |
| 7557 | f64x_info, v2i64x_info>, |
| 7558 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 7559 | defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>, |
| 7560 | EVEX_CD8<32, CD8VF>; |
| 7561 | defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>, |
| 7562 | EVEX_CD8<64, CD8VF>, VEX_W; |