| Eric Christopher | 06b32cd | 2015-02-20 00:36:53 +0000 | [diff] [blame] | 1 | //===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file describes the X86 AVX512 instruction set, defining the | 
|  | 11 | // instructions, and properties of the instructions which are needed for code | 
|  | 12 | // generation, machine code emission, and analysis. | 
|  | 13 | // | 
|  | 14 | //===----------------------------------------------------------------------===// | 
|  | 15 |  | 
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 16 | // Group template arguments that can be derived from the vector type (EltNum x | 
|  | 17 | // EltVT).  These are things like the register class for the writemask, etc. | 
|  | 18 | // The idea is to pass one of these as the template argument rather than the | 
|  | 19 | // individual arguments. | 
| Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 20 | // The template is also used for scalar types, in this case numelts is 1. | 
| Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 21 | class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc, | 
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 22 | string suffix = ""> { | 
|  | 23 | RegisterClass RC = rc; | 
| Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 24 | ValueType EltVT = eltvt; | 
| Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 25 | int NumElts = numelts; | 
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 26 |  | 
|  | 27 | // Corresponding mask register class. | 
|  | 28 | RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts); | 
|  | 29 |  | 
|  | 30 | // Corresponding write-mask register class. | 
|  | 31 | RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM"); | 
|  | 32 |  | 
|  | 33 | // The GPR register class that can hold the write mask.  Use GR8 for fewer | 
|  | 34 | // than 8 elements.  Use shift-right and equal to work around the lack of | 
|  | 35 | // !lt in tablegen. | 
|  | 36 | RegisterClass MRC = | 
|  | 37 | !cast<RegisterClass>("GR" # | 
|  | 38 | !if (!eq (!srl(NumElts, 3), 0), 8, NumElts)); | 
|  | 39 |  | 
|  | 40 | // Suffix used in the instruction mnemonic. | 
|  | 41 | string Suffix = suffix; | 
|  | 42 |  | 
| Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 43 | // VTName is a string name for vector VT. For vector types it will be | 
|  | 44 | // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32 | 
|  | 45 | // It is a little bit complex for scalar types, where NumElts = 1. | 
|  | 46 | // In this case we build v4f32 or v2f64 | 
|  | 47 | string VTName = "v" # !if (!eq (NumElts, 1), | 
|  | 48 | !if (!eq (EltVT.Size, 32), 4, | 
|  | 49 | !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT; | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 50 |  | 
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 51 | // The vector VT. | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 52 | ValueType VT = !cast<ValueType>(VTName); | 
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 53 |  | 
|  | 54 | string EltTypeName = !cast<string>(EltVT); | 
|  | 55 | // Size of the element type in bits, e.g. 32 for v16i32. | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 56 | string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName)); | 
|  | 57 | int EltSize = EltVT.Size; | 
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 58 |  | 
|  | 59 | // "i" for integer types and "f" for floating-point types | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 60 | string TypeVariantName = !subst(EltSizeName, "", EltTypeName); | 
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 61 |  | 
|  | 62 | // Size of RC in bits, e.g. 512 for VR512. | 
|  | 63 | int Size = VT.Size; | 
|  | 64 |  | 
|  | 65 | // The corresponding memory operand, e.g. i512mem for VR512. | 
|  | 66 | X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem"); | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 67 | X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem"); | 
|  | 68 |  | 
|  | 69 | // Load patterns | 
|  | 70 | // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64 | 
|  | 71 | //       due to load promotion during legalization | 
|  | 72 | PatFrag LdFrag = !cast<PatFrag>("load" # | 
|  | 73 | !if (!eq (TypeVariantName, "i"), | 
|  | 74 | !if (!eq (Size, 128), "v2i64", | 
|  | 75 | !if (!eq (Size, 256), "v4i64", | 
|  | 76 | VTName)), VTName)); | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 77 |  | 
|  | 78 | PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" # | 
|  | 79 | !if (!eq (TypeVariantName, "i"), | 
|  | 80 | !if (!eq (Size, 128), "v2i64", | 
|  | 81 | !if (!eq (Size, 256), "v4i64", | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 82 | !if (!eq (Size, 512), | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 83 | !if (!eq (EltSize, 64), "v8i64", "v16i32"), | 
|  | 84 | VTName))), VTName)); | 
|  | 85 |  | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 86 | PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT); | 
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 87 |  | 
|  | 88 | // The corresponding float type, e.g. v16f32 for v16i32 | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 89 | // Note: For EltSize < 32, FloatVT is illegal and TableGen | 
|  | 90 | //       fails to compile, so we choose FloatVT = VT | 
|  | 91 | ValueType FloatVT = !cast<ValueType>( | 
|  | 92 | !if (!eq (!srl(EltSize,5),0), | 
|  | 93 | VTName, | 
|  | 94 | !if (!eq(TypeVariantName, "i"), | 
|  | 95 | "v" # NumElts # "f" # EltSize, | 
|  | 96 | VTName))); | 
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 97 |  | 
|  | 98 | // The string to specify embedded broadcast in assembly. | 
|  | 99 | string BroadcastStr = "{1to" # NumElts # "}"; | 
| Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 100 |  | 
| Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 101 | // 8-bit compressed displacement tuple/subvector format.  This is only | 
|  | 102 | // defined for NumElts <= 8. | 
|  | 103 | CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0), | 
|  | 104 | !cast<CD8VForm>("CD8VT" # NumElts), ?); | 
|  | 105 |  | 
| Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 106 | SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm, | 
|  | 107 | !if (!eq (Size, 256), sub_ymm, ?)); | 
|  | 108 |  | 
|  | 109 | Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle, | 
|  | 110 | !if (!eq (EltTypeName, "f64"), SSEPackedDouble, | 
|  | 111 | SSEPackedInt)); | 
| Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 112 |  | 
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 113 | RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X); | 
|  | 114 |  | 
| Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 115 | // A vector type of the same width with element type i32.  This is used to | 
|  | 116 | // create the canonical constant zero node ImmAllZerosV. | 
|  | 117 | ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32"); | 
|  | 118 | dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV))); | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 119 |  | 
|  | 120 | string ZSuffix = !if (!eq (Size, 128), "Z128", | 
|  | 121 | !if (!eq (Size, 256), "Z256", "Z")); | 
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 122 | } | 
|  | 123 |  | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 124 | def v64i8_info  : X86VectorVTInfo<64,  i8, VR512, "b">; | 
|  | 125 | def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">; | 
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 126 | def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">; | 
|  | 127 | def v8i64_info  : X86VectorVTInfo<8,  i64, VR512, "q">; | 
| Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 128 | def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">; | 
|  | 129 | def v8f64_info  : X86VectorVTInfo<8,  f64, VR512, "pd">; | 
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 130 |  | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 131 | // "x" in v32i8x_info means RC = VR256X | 
|  | 132 | def v32i8x_info  : X86VectorVTInfo<32,  i8, VR256X, "b">; | 
|  | 133 | def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">; | 
|  | 134 | def v8i32x_info  : X86VectorVTInfo<8,  i32, VR256X, "d">; | 
|  | 135 | def v4i64x_info  : X86VectorVTInfo<4,  i64, VR256X, "q">; | 
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 136 | def v8f32x_info  : X86VectorVTInfo<8,  f32, VR256X, "ps">; | 
|  | 137 | def v4f64x_info  : X86VectorVTInfo<4,  f64, VR256X, "pd">; | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 138 |  | 
|  | 139 | def v16i8x_info  : X86VectorVTInfo<16,  i8, VR128X, "b">; | 
|  | 140 | def v8i16x_info  : X86VectorVTInfo<8,  i16, VR128X, "w">; | 
|  | 141 | def v4i32x_info  : X86VectorVTInfo<4,  i32, VR128X, "d">; | 
|  | 142 | def v2i64x_info  : X86VectorVTInfo<2,  i64, VR128X, "q">; | 
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 143 | def v4f32x_info  : X86VectorVTInfo<4,  f32, VR128X, "ps">; | 
|  | 144 | def v2f64x_info  : X86VectorVTInfo<2,  f64, VR128X, "pd">; | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 145 |  | 
| Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 146 | // We map scalar types to the smallest (128-bit) vector type | 
|  | 147 | // with the appropriate element type. This allows to use the same masking logic. | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 148 | def i32x_info    : X86VectorVTInfo<1,  i32, GR32, "si">; | 
|  | 149 | def i64x_info    : X86VectorVTInfo<1,  i64, GR64, "sq">; | 
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 150 | def f32x_info    : X86VectorVTInfo<1,  f32, VR128X, "ss">; | 
|  | 151 | def f64x_info    : X86VectorVTInfo<1,  f64, VR128X, "sd">; | 
|  | 152 |  | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 153 | class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256, | 
|  | 154 | X86VectorVTInfo i128> { | 
|  | 155 | X86VectorVTInfo info512 = i512; | 
|  | 156 | X86VectorVTInfo info256 = i256; | 
|  | 157 | X86VectorVTInfo info128 = i128; | 
|  | 158 | } | 
|  | 159 |  | 
|  | 160 | def avx512vl_i8_info  : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info, | 
|  | 161 | v16i8x_info>; | 
|  | 162 | def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info, | 
|  | 163 | v8i16x_info>; | 
|  | 164 | def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info, | 
|  | 165 | v4i32x_info>; | 
|  | 166 | def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info, | 
|  | 167 | v2i64x_info>; | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 168 | def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info, | 
|  | 169 | v4f32x_info>; | 
|  | 170 | def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info, | 
|  | 171 | v2f64x_info>; | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 172 |  | 
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 173 | // This multiclass generates the masking variants from the non-masking | 
|  | 174 | // variant.  It only provides the assembly pieces for the masking variants. | 
|  | 175 | // It assumes custom ISel patterns for masking which can be provided as | 
|  | 176 | // template arguments. | 
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 177 | multiclass AVX512_maskable_custom<bits<8> O, Format F, | 
|  | 178 | dag Outs, | 
|  | 179 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, | 
|  | 180 | string OpcodeStr, | 
|  | 181 | string AttSrcAsm, string IntelSrcAsm, | 
|  | 182 | list<dag> Pattern, | 
|  | 183 | list<dag> MaskingPattern, | 
|  | 184 | list<dag> ZeroMaskingPattern, | 
|  | 185 | string MaskingConstraint = "", | 
|  | 186 | InstrItinClass itin = NoItinerary, | 
|  | 187 | bit IsCommutable = 0> { | 
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 188 | let isCommutable = IsCommutable in | 
|  | 189 | def NAME: AVX512<O, F, Outs, Ins, | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 190 | OpcodeStr#"\t{"#AttSrcAsm#", $dst|"# | 
|  | 191 | "$dst , "#IntelSrcAsm#"}", | 
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 192 | Pattern, itin>; | 
|  | 193 |  | 
|  | 194 | // Prefer over VMOV*rrk Pat<> | 
|  | 195 | let AddedComplexity = 20 in | 
|  | 196 | def NAME#k: AVX512<O, F, Outs, MaskingIns, | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 197 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"# | 
|  | 198 | "$dst {${mask}}, "#IntelSrcAsm#"}", | 
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 199 | MaskingPattern, itin>, | 
|  | 200 | EVEX_K { | 
|  | 201 | // In case of the 3src subclass this is overridden with a let. | 
|  | 202 | string Constraints = MaskingConstraint; | 
|  | 203 | } | 
|  | 204 | let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<> | 
|  | 205 | def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns, | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 206 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"# | 
|  | 207 | "$dst {${mask}} {z}, "#IntelSrcAsm#"}", | 
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 208 | ZeroMaskingPattern, | 
|  | 209 | itin>, | 
|  | 210 | EVEX_KZ; | 
|  | 211 | } | 
|  | 212 |  | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 213 |  | 
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 214 | // Common base class of AVX512_maskable and AVX512_maskable_3src. | 
|  | 215 | multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _, | 
|  | 216 | dag Outs, | 
|  | 217 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, | 
|  | 218 | string OpcodeStr, | 
|  | 219 | string AttSrcAsm, string IntelSrcAsm, | 
|  | 220 | dag RHS, dag MaskingRHS, | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 221 | SDNode Select = vselect, | 
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 222 | string MaskingConstraint = "", | 
|  | 223 | InstrItinClass itin = NoItinerary, | 
|  | 224 | bit IsCommutable = 0> : | 
|  | 225 | AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr, | 
|  | 226 | AttSrcAsm, IntelSrcAsm, | 
|  | 227 | [(set _.RC:$dst, RHS)], | 
|  | 228 | [(set _.RC:$dst, MaskingRHS)], | 
|  | 229 | [(set _.RC:$dst, | 
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 230 | (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))], | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 231 | MaskingConstraint, NoItinerary, IsCommutable>; | 
| Adam Nemet | 2e2537f | 2014-08-07 17:53:55 +0000 | [diff] [blame] | 232 |  | 
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 233 | // This multiclass generates the unconditional/non-masking, the masking and | 
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 234 | // the zero-masking variant of the vector instruction.  In the masking case, the | 
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 235 | // perserved vector elements come from a new dummy input operand tied to $dst. | 
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 236 | multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _, | 
|  | 237 | dag Outs, dag Ins, string OpcodeStr, | 
|  | 238 | string AttSrcAsm, string IntelSrcAsm, | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 239 | dag RHS, | 
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 240 | InstrItinClass itin = NoItinerary, | 
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 241 | bit IsCommutable = 0> : | 
|  | 242 | AVX512_maskable_common<O, F, _, Outs, Ins, | 
|  | 243 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), | 
|  | 244 | !con((ins _.KRCWM:$mask), Ins), | 
|  | 245 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, | 
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 246 | (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect, | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 247 | "$src0 = $dst", itin, IsCommutable>; | 
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 248 |  | 
|  | 249 | // This multiclass generates the unconditional/non-masking, the masking and | 
|  | 250 | // the zero-masking variant of the scalar instruction. | 
|  | 251 | multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _, | 
|  | 252 | dag Outs, dag Ins, string OpcodeStr, | 
|  | 253 | string AttSrcAsm, string IntelSrcAsm, | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 254 | dag RHS, | 
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 255 | InstrItinClass itin = NoItinerary, | 
|  | 256 | bit IsCommutable = 0> : | 
|  | 257 | AVX512_maskable_common<O, F, _, Outs, Ins, | 
|  | 258 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), | 
|  | 259 | !con((ins _.KRCWM:$mask), Ins), | 
|  | 260 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, | 
|  | 261 | (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select, | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 262 | "$src0 = $dst", itin, IsCommutable>; | 
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 263 |  | 
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 264 | // Similar to AVX512_maskable but in this case one of the source operands | 
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 265 | // ($src1) is already tied to $dst so we just use that for the preserved | 
|  | 266 | // vector elements.  NOTE that the NonTiedIns (the ins dag) should exclude | 
|  | 267 | // $src1. | 
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 268 | multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _, | 
|  | 269 | dag Outs, dag NonTiedIns, string OpcodeStr, | 
|  | 270 | string AttSrcAsm, string IntelSrcAsm, | 
|  | 271 | dag RHS> : | 
|  | 272 | AVX512_maskable_common<O, F, _, Outs, | 
|  | 273 | !con((ins _.RC:$src1), NonTiedIns), | 
|  | 274 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), | 
|  | 275 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), | 
|  | 276 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, | 
|  | 277 | (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>; | 
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 278 |  | 
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 279 | multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _, | 
|  | 280 | dag Outs, dag NonTiedIns, string OpcodeStr, | 
|  | 281 | string AttSrcAsm, string IntelSrcAsm, | 
|  | 282 | dag RHS> : | 
|  | 283 | AVX512_maskable_common<O, F, _, Outs, | 
|  | 284 | !con((ins _.RC:$src1), NonTiedIns), | 
|  | 285 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), | 
|  | 286 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), | 
|  | 287 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, | 
|  | 288 | (X86select _.KRCWM:$mask, RHS, _.RC:$src1)>; | 
| Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 289 |  | 
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 290 | multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _, | 
|  | 291 | dag Outs, dag Ins, | 
|  | 292 | string OpcodeStr, | 
|  | 293 | string AttSrcAsm, string IntelSrcAsm, | 
|  | 294 | list<dag> Pattern> : | 
|  | 295 | AVX512_maskable_custom<O, F, Outs, Ins, | 
|  | 296 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), | 
|  | 297 | !con((ins _.KRCWM:$mask), Ins), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 298 | OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], | 
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 299 | "$src0 = $dst">; | 
| Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 300 |  | 
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 301 |  | 
|  | 302 | // Instruction with mask that puts result in mask register, | 
|  | 303 | // like "compare" and "vptest" | 
|  | 304 | multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F, | 
|  | 305 | dag Outs, | 
|  | 306 | dag Ins, dag MaskingIns, | 
|  | 307 | string OpcodeStr, | 
|  | 308 | string AttSrcAsm, string IntelSrcAsm, | 
|  | 309 | list<dag> Pattern, | 
|  | 310 | list<dag> MaskingPattern, | 
|  | 311 | string Round = "", | 
|  | 312 | InstrItinClass itin = NoItinerary> { | 
|  | 313 | def NAME: AVX512<O, F, Outs, Ins, | 
|  | 314 | OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"# | 
|  | 315 | "$dst "#Round#", "#IntelSrcAsm#"}", | 
|  | 316 | Pattern, itin>; | 
|  | 317 |  | 
|  | 318 | def NAME#k: AVX512<O, F, Outs, MaskingIns, | 
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 319 | OpcodeStr#"\t{"#Round#AttSrcAsm#", $dst {${mask}}|"# | 
|  | 320 | "$dst {${mask}}, "#IntelSrcAsm#Round#"}", | 
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 321 | MaskingPattern, itin>, EVEX_K; | 
|  | 322 | } | 
|  | 323 |  | 
|  | 324 | multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _, | 
|  | 325 | dag Outs, | 
|  | 326 | dag Ins, dag MaskingIns, | 
|  | 327 | string OpcodeStr, | 
|  | 328 | string AttSrcAsm, string IntelSrcAsm, | 
|  | 329 | dag RHS, dag MaskingRHS, | 
|  | 330 | string Round = "", | 
|  | 331 | InstrItinClass itin = NoItinerary> : | 
|  | 332 | AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr, | 
|  | 333 | AttSrcAsm, IntelSrcAsm, | 
|  | 334 | [(set _.KRC:$dst, RHS)], | 
|  | 335 | [(set _.KRC:$dst, MaskingRHS)], | 
|  | 336 | Round, NoItinerary>; | 
|  | 337 |  | 
|  | 338 | multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _, | 
|  | 339 | dag Outs, dag Ins, string OpcodeStr, | 
|  | 340 | string AttSrcAsm, string IntelSrcAsm, | 
|  | 341 | dag RHS, string Round = "", | 
|  | 342 | InstrItinClass itin = NoItinerary> : | 
|  | 343 | AVX512_maskable_common_cmp<O, F, _, Outs, Ins, | 
|  | 344 | !con((ins _.KRCWM:$mask), Ins), | 
|  | 345 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, | 
|  | 346 | (and _.KRCWM:$mask, RHS), | 
|  | 347 | Round, itin>; | 
|  | 348 |  | 
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 349 | multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _, | 
|  | 350 | dag Outs, dag Ins, string OpcodeStr, | 
|  | 351 | string AttSrcAsm, string IntelSrcAsm> : | 
|  | 352 | AVX512_maskable_custom_cmp<O, F, Outs, | 
|  | 353 | Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr, | 
|  | 354 | AttSrcAsm, IntelSrcAsm, | 
|  | 355 | [],[],"", NoItinerary>; | 
|  | 356 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 357 | // Bitcasts between 512-bit vector types. Return the original type since | 
|  | 358 | // no instruction is needed for the conversion | 
|  | 359 | let Predicates = [HasAVX512] in { | 
| Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 360 | def : Pat<(v8f64  (bitconvert (v8i64 VR512:$src))),  (v8f64 VR512:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 361 | def : Pat<(v8f64  (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>; | 
| Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 362 | def : Pat<(v8f64  (bitconvert (v32i16 VR512:$src))),  (v8f64 VR512:$src)>; | 
|  | 363 | def : Pat<(v8f64  (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>; | 
|  | 364 | def : Pat<(v8f64  (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 365 | def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))),  (v16f32 VR512:$src)>; | 
| Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 366 | def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>; | 
|  | 367 | def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>; | 
|  | 368 | def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 369 | def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))),  (v16f32 VR512:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 370 | def : Pat<(v8i64  (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>; | 
| Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 371 | def : Pat<(v8i64  (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>; | 
|  | 372 | def : Pat<(v8i64  (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 373 | def : Pat<(v8i64  (bitconvert (v8f64 VR512:$src))),  (v8i64 VR512:$src)>; | 
| Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 374 | def : Pat<(v8i64  (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>; | 
|  | 375 | def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>; | 
| Elena Demikhovsky | 40a7714 | 2014-08-11 09:59:08 +0000 | [diff] [blame] | 376 | def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>; | 
| Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 377 | def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))),  (v16i32 VR512:$src)>; | 
|  | 378 | def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))),  (v16i32 VR512:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 379 | def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))),  (v16i32 VR512:$src)>; | 
| Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 380 | def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>; | 
|  | 381 | def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))),  (v32i16 VR512:$src)>; | 
|  | 382 | def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))),  (v32i16 VR512:$src)>; | 
|  | 383 | def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))),  (v32i16 VR512:$src)>; | 
|  | 384 | def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>; | 
|  | 385 | def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>; | 
|  | 386 | def : Pat<(v64i8  (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>; | 
|  | 387 | def : Pat<(v64i8  (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>; | 
|  | 388 | def : Pat<(v64i8  (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>; | 
|  | 389 | def : Pat<(v64i8  (bitconvert (v8f64 VR512:$src))),  (v64i8 VR512:$src)>; | 
|  | 390 | def : Pat<(v64i8  (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 391 |  | 
|  | 392 | def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>; | 
|  | 393 | def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>; | 
|  | 394 | def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>; | 
|  | 395 | def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>; | 
|  | 396 | def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>; | 
|  | 397 | def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>; | 
|  | 398 | def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>; | 
|  | 399 | def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>; | 
|  | 400 | def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>; | 
|  | 401 | def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>; | 
|  | 402 | def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>; | 
|  | 403 | def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>; | 
|  | 404 | def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>; | 
|  | 405 | def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>; | 
|  | 406 | def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>; | 
|  | 407 | def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>; | 
|  | 408 | def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>; | 
|  | 409 | def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>; | 
|  | 410 | def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>; | 
|  | 411 | def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>; | 
|  | 412 | def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>; | 
|  | 413 | def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>; | 
|  | 414 | def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>; | 
|  | 415 | def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>; | 
|  | 416 | def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>; | 
|  | 417 | def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>; | 
|  | 418 | def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>; | 
|  | 419 | def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>; | 
|  | 420 | def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>; | 
|  | 421 | def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>; | 
|  | 422 |  | 
|  | 423 | // Bitcasts between 256-bit vector types. Return the original type since | 
|  | 424 | // no instruction is needed for the conversion | 
|  | 425 | def : Pat<(v4f64  (bitconvert (v8f32 VR256X:$src))),  (v4f64 VR256X:$src)>; | 
|  | 426 | def : Pat<(v4f64  (bitconvert (v8i32 VR256X:$src))),  (v4f64 VR256X:$src)>; | 
|  | 427 | def : Pat<(v4f64  (bitconvert (v4i64 VR256X:$src))),  (v4f64 VR256X:$src)>; | 
|  | 428 | def : Pat<(v4f64  (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>; | 
|  | 429 | def : Pat<(v4f64  (bitconvert (v32i8 VR256X:$src))),  (v4f64 VR256X:$src)>; | 
|  | 430 | def : Pat<(v8f32  (bitconvert (v8i32 VR256X:$src))),  (v8f32 VR256X:$src)>; | 
|  | 431 | def : Pat<(v8f32  (bitconvert (v4i64 VR256X:$src))),  (v8f32 VR256X:$src)>; | 
|  | 432 | def : Pat<(v8f32  (bitconvert (v4f64 VR256X:$src))),  (v8f32 VR256X:$src)>; | 
|  | 433 | def : Pat<(v8f32  (bitconvert (v32i8 VR256X:$src))),  (v8f32 VR256X:$src)>; | 
|  | 434 | def : Pat<(v8f32  (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>; | 
|  | 435 | def : Pat<(v4i64  (bitconvert (v8f32 VR256X:$src))),  (v4i64 VR256X:$src)>; | 
|  | 436 | def : Pat<(v4i64  (bitconvert (v8i32 VR256X:$src))),  (v4i64 VR256X:$src)>; | 
|  | 437 | def : Pat<(v4i64  (bitconvert (v4f64 VR256X:$src))),  (v4i64 VR256X:$src)>; | 
|  | 438 | def : Pat<(v4i64  (bitconvert (v32i8 VR256X:$src))),  (v4i64 VR256X:$src)>; | 
|  | 439 | def : Pat<(v4i64  (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>; | 
|  | 440 | def : Pat<(v32i8  (bitconvert (v4f64 VR256X:$src))),  (v32i8 VR256X:$src)>; | 
|  | 441 | def : Pat<(v32i8  (bitconvert (v4i64 VR256X:$src))),  (v32i8 VR256X:$src)>; | 
|  | 442 | def : Pat<(v32i8  (bitconvert (v8f32 VR256X:$src))),  (v32i8 VR256X:$src)>; | 
|  | 443 | def : Pat<(v32i8  (bitconvert (v8i32 VR256X:$src))),  (v32i8 VR256X:$src)>; | 
|  | 444 | def : Pat<(v32i8  (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>; | 
|  | 445 | def : Pat<(v8i32  (bitconvert (v32i8 VR256X:$src))),  (v8i32 VR256X:$src)>; | 
|  | 446 | def : Pat<(v8i32  (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>; | 
|  | 447 | def : Pat<(v8i32  (bitconvert (v8f32 VR256X:$src))),  (v8i32 VR256X:$src)>; | 
|  | 448 | def : Pat<(v8i32  (bitconvert (v4i64 VR256X:$src))),  (v8i32 VR256X:$src)>; | 
|  | 449 | def : Pat<(v8i32  (bitconvert (v4f64 VR256X:$src))),  (v8i32 VR256X:$src)>; | 
|  | 450 | def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))),  (v16i16 VR256X:$src)>; | 
|  | 451 | def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))),  (v16i16 VR256X:$src)>; | 
|  | 452 | def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))),  (v16i16 VR256X:$src)>; | 
|  | 453 | def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))),  (v16i16 VR256X:$src)>; | 
|  | 454 | def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))),  (v16i16 VR256X:$src)>; | 
|  | 455 | } | 
|  | 456 |  | 
|  | 457 | // | 
|  | 458 | // AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros. | 
|  | 459 | // | 
|  | 460 |  | 
|  | 461 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, | 
|  | 462 | isPseudo = 1, Predicates = [HasAVX512] in { | 
|  | 463 | def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "", | 
|  | 464 | [(set VR512:$dst, (v16f32 immAllZerosV))]>; | 
|  | 465 | } | 
|  | 466 |  | 
| Craig Topper | fb1746b | 2014-01-30 06:03:19 +0000 | [diff] [blame] | 467 | let Predicates = [HasAVX512] in { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 468 | def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>; | 
|  | 469 | def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>; | 
|  | 470 | def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>; | 
| Craig Topper | fb1746b | 2014-01-30 06:03:19 +0000 | [diff] [blame] | 471 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 472 |  | 
|  | 473 | //===----------------------------------------------------------------------===// | 
|  | 474 | // AVX-512 - VECTOR INSERT | 
|  | 475 | // | 
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 476 | multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To, | 
|  | 477 | PatFrag vinsert_insert> { | 
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 478 | let hasSideEffects = 0, ExeDomain = To.ExeDomain in { | 
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 479 | defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst), | 
|  | 480 | (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3), | 
|  | 481 | "vinsert" # From.EltTypeName # "x" # From.NumElts, | 
|  | 482 | "$src3, $src2, $src1", "$src1, $src2, $src3", | 
|  | 483 | (vinsert_insert:$src3 (To.VT To.RC:$src1), | 
|  | 484 | (From.VT From.RC:$src2), | 
|  | 485 | (iPTR imm))>, AVX512AIi8Base, EVEX_4V; | 
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 486 |  | 
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 487 | let mayLoad = 1 in | 
|  | 488 | defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst), | 
|  | 489 | (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3), | 
|  | 490 | "vinsert" # From.EltTypeName # "x" # From.NumElts, | 
|  | 491 | "$src3, $src2, $src1", "$src1, $src2, $src3", | 
|  | 492 | (vinsert_insert:$src3 (To.VT To.RC:$src1), | 
|  | 493 | (From.VT (bitconvert (From.LdFrag addr:$src2))), | 
|  | 494 | (iPTR imm))>, AVX512AIi8Base, EVEX_4V, | 
|  | 495 | EVEX_CD8<From.EltSize, From.CD8TupleForm>; | 
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 496 | } | 
| Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 497 | } | 
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 498 |  | 
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 499 | multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From, | 
|  | 500 | X86VectorVTInfo To, PatFrag vinsert_insert, | 
|  | 501 | SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> { | 
|  | 502 | let Predicates = p in { | 
| Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 503 | def : Pat<(vinsert_insert:$ins | 
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 504 | (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)), | 
|  | 505 | (To.VT (!cast<Instruction>(InstrStr#"rr") | 
|  | 506 | To.RC:$src1, From.RC:$src2, | 
|  | 507 | (INSERT_get_vinsert_imm To.RC:$ins)))>; | 
|  | 508 |  | 
|  | 509 | def : Pat<(vinsert_insert:$ins | 
|  | 510 | (To.VT To.RC:$src1), | 
|  | 511 | (From.VT (bitconvert (From.LdFrag addr:$src2))), | 
|  | 512 | (iPTR imm)), | 
|  | 513 | (To.VT (!cast<Instruction>(InstrStr#"rm") | 
|  | 514 | To.RC:$src1, addr:$src2, | 
|  | 515 | (INSERT_get_vinsert_imm To.RC:$ins)))>; | 
|  | 516 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 517 | } | 
|  | 518 |  | 
| Adam Nemet | b1c3ef4 | 2014-10-15 23:42:04 +0000 | [diff] [blame] | 519 | multiclass vinsert_for_type<ValueType EltVT32, int Opcode128, | 
|  | 520 | ValueType EltVT64, int Opcode256> { | 
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 521 |  | 
|  | 522 | let Predicates = [HasVLX] in | 
|  | 523 | defm NAME # "32x4Z256" : vinsert_for_size<Opcode128, | 
|  | 524 | X86VectorVTInfo< 4, EltVT32, VR128X>, | 
|  | 525 | X86VectorVTInfo< 8, EltVT32, VR256X>, | 
|  | 526 | vinsert128_insert>, EVEX_V256; | 
|  | 527 |  | 
|  | 528 | defm NAME # "32x4Z" : vinsert_for_size<Opcode128, | 
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 529 | X86VectorVTInfo< 4, EltVT32, VR128X>, | 
|  | 530 | X86VectorVTInfo<16, EltVT32, VR512>, | 
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 531 | vinsert128_insert>, EVEX_V512; | 
|  | 532 |  | 
|  | 533 | defm NAME # "64x4Z" : vinsert_for_size<Opcode256, | 
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 534 | X86VectorVTInfo< 4, EltVT64, VR256X>, | 
|  | 535 | X86VectorVTInfo< 8, EltVT64, VR512>, | 
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 536 | vinsert256_insert>, VEX_W, EVEX_V512; | 
|  | 537 |  | 
|  | 538 | let Predicates = [HasVLX, HasDQI] in | 
|  | 539 | defm NAME # "64x2Z256" : vinsert_for_size<Opcode128, | 
|  | 540 | X86VectorVTInfo< 2, EltVT64, VR128X>, | 
|  | 541 | X86VectorVTInfo< 4, EltVT64, VR256X>, | 
|  | 542 | vinsert128_insert>, VEX_W, EVEX_V256; | 
|  | 543 |  | 
|  | 544 | let Predicates = [HasDQI] in { | 
|  | 545 | defm NAME # "64x2Z" : vinsert_for_size<Opcode128, | 
|  | 546 | X86VectorVTInfo< 2, EltVT64, VR128X>, | 
|  | 547 | X86VectorVTInfo< 8, EltVT64, VR512>, | 
|  | 548 | vinsert128_insert>, VEX_W, EVEX_V512; | 
|  | 549 |  | 
|  | 550 | defm NAME # "32x8Z" : vinsert_for_size<Opcode256, | 
|  | 551 | X86VectorVTInfo< 8, EltVT32, VR256X>, | 
|  | 552 | X86VectorVTInfo<16, EltVT32, VR512>, | 
|  | 553 | vinsert256_insert>, EVEX_V512; | 
|  | 554 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 555 | } | 
|  | 556 |  | 
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 557 | defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>; | 
|  | 558 | defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 559 |  | 
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 560 | // Codegen pattern with the alternative types, | 
|  | 561 | // Only add this if 64x2 and its friends are not supported natively via AVX512DQ. | 
|  | 562 | defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info, | 
|  | 563 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>; | 
|  | 564 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info, | 
|  | 565 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>; | 
|  | 566 |  | 
|  | 567 | defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info, | 
|  | 568 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>; | 
|  | 569 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info, | 
|  | 570 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>; | 
|  | 571 |  | 
|  | 572 | defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info, | 
|  | 573 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>; | 
|  | 574 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info, | 
|  | 575 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>; | 
|  | 576 |  | 
|  | 577 | // Codegen pattern with the alternative types insert VEC128 into VEC256 | 
|  | 578 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info, | 
|  | 579 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; | 
|  | 580 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info, | 
|  | 581 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; | 
|  | 582 | // Codegen pattern with the alternative types insert VEC128 into VEC512 | 
|  | 583 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info, | 
|  | 584 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; | 
|  | 585 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info, | 
|  | 586 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; | 
|  | 587 | // Codegen pattern with the alternative types insert VEC256 into VEC512 | 
|  | 588 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info, | 
|  | 589 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; | 
|  | 590 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info, | 
|  | 591 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; | 
|  | 592 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 593 | // vinsertps - insert f32 to XMM | 
|  | 594 | def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst), | 
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 595 | (ins VR128X:$src1, VR128X:$src2, u8imm:$src3), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 596 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", | 
| Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 597 | [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 598 | EVEX_4V; | 
|  | 599 | def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst), | 
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 600 | (ins VR128X:$src1, f32mem:$src2, u8imm:$src3), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 601 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", | 
| Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 602 | [(set VR128X:$dst, (X86insertps VR128X:$src1, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 603 | (v4f32 (scalar_to_vector (loadf32 addr:$src2))), | 
|  | 604 | imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>; | 
|  | 605 |  | 
|  | 606 | //===----------------------------------------------------------------------===// | 
|  | 607 | // AVX-512 VECTOR EXTRACT | 
|  | 608 | //--- | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 609 |  | 
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 610 | multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From, | 
|  | 611 | X86VectorVTInfo To> { | 
|  | 612 | // A subvector extract from the first vector position is | 
| Renato Golin | db7ea86 | 2015-09-09 19:44:40 +0000 | [diff] [blame] | 613 | // a subregister copy that needs no instruction. | 
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 614 | def NAME # To.NumElts: | 
|  | 615 | Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))), | 
|  | 616 | (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>; | 
|  | 617 | } | 
| Renato Golin | db7ea86 | 2015-09-09 19:44:40 +0000 | [diff] [blame] | 618 |  | 
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 619 | multiclass vextract_for_size<int Opcode, | 
|  | 620 | X86VectorVTInfo From, X86VectorVTInfo To, | 
|  | 621 | PatFrag vextract_extract> : | 
|  | 622 | vextract_for_size_first_position_lowering<From, To> { | 
|  | 623 |  | 
|  | 624 | let hasSideEffects = 0, ExeDomain = To.ExeDomain in { | 
|  | 625 | // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to | 
|  | 626 | // vextract_extract), we interesting only in patterns without mask, | 
|  | 627 | // intrinsics pattern match generated bellow. | 
|  | 628 | defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst), | 
|  | 629 | (ins From.RC:$src1, i32u8imm:$idx), | 
|  | 630 | "vextract" # To.EltTypeName # "x" # To.NumElts, | 
|  | 631 | "$idx, $src1", "$src1, $idx", | 
|  | 632 | [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1), | 
|  | 633 | (iPTR imm)))]>, | 
|  | 634 | AVX512AIi8Base, EVEX; | 
|  | 635 | let mayStore = 1 in { | 
|  | 636 | def rm  : AVX512AIi8<Opcode, MRMDestMem, (outs), | 
|  | 637 | (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2), | 
|  | 638 | "vextract" # To.EltTypeName # "x" # To.NumElts # | 
|  | 639 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 640 | []>, EVEX; | 
|  | 641 |  | 
|  | 642 | def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs), | 
|  | 643 | (ins To.MemOp:$dst, To.KRCWM:$mask, | 
|  | 644 | From.RC:$src1, i32u8imm:$src2), | 
|  | 645 | "vextract" # To.EltTypeName # "x" # To.NumElts # | 
|  | 646 | "\t{$src2, $src1, $dst {${mask}}|" | 
|  | 647 | "$dst {${mask}}, $src1, $src2}", | 
|  | 648 | []>, EVEX_K, EVEX; | 
|  | 649 | }//mayStore = 1 | 
|  | 650 | } | 
| Renato Golin | db7ea86 | 2015-09-09 19:44:40 +0000 | [diff] [blame] | 651 |  | 
|  | 652 | // Intrinsic call with masking. | 
|  | 653 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName # | 
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 654 | "x" # To.NumElts # "_" # From.Size) | 
|  | 655 | From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask), | 
|  | 656 | (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts # | 
|  | 657 | From.ZSuffix # "rrk") | 
|  | 658 | To.RC:$src0, | 
|  | 659 | (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM), | 
|  | 660 | From.RC:$src1, imm:$idx)>; | 
| Renato Golin | db7ea86 | 2015-09-09 19:44:40 +0000 | [diff] [blame] | 661 |  | 
|  | 662 | // Intrinsic call with zero-masking. | 
|  | 663 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName # | 
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 664 | "x" # To.NumElts # "_" # From.Size) | 
|  | 665 | From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask), | 
|  | 666 | (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts # | 
|  | 667 | From.ZSuffix # "rrkz") | 
|  | 668 | (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM), | 
|  | 669 | From.RC:$src1, imm:$idx)>; | 
| Renato Golin | db7ea86 | 2015-09-09 19:44:40 +0000 | [diff] [blame] | 670 |  | 
|  | 671 | // Intrinsic call without masking. | 
|  | 672 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName # | 
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 673 | "x" # To.NumElts # "_" # From.Size) | 
|  | 674 | From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)), | 
|  | 675 | (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts # | 
|  | 676 | From.ZSuffix # "rr") | 
|  | 677 | From.RC:$src1, imm:$idx)>; | 
| Igor Breger | ac29a82 | 2015-09-09 14:35:09 +0000 | [diff] [blame] | 678 | } | 
|  | 679 |  | 
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 680 | // Codegen pattern for the alternative types | 
|  | 681 | multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From, | 
|  | 682 | X86VectorVTInfo To, PatFrag vextract_extract, | 
|  | 683 | SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> : | 
|  | 684 | vextract_for_size_first_position_lowering<From, To> { | 
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 685 |  | 
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 686 | let Predicates = p in | 
|  | 687 | def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)), | 
|  | 688 | (To.VT (!cast<Instruction>(InstrStr#"rr") | 
|  | 689 | From.RC:$src1, | 
|  | 690 | (EXTRACT_get_vextract_imm To.RC:$ext)))>; | 
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 691 | } | 
|  | 692 |  | 
|  | 693 | multiclass vextract_for_type<ValueType EltVT32, int Opcode128, | 
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 694 | ValueType EltVT64, int Opcode256> { | 
|  | 695 | defm NAME # "32x4Z" : vextract_for_size<Opcode128, | 
| Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 696 | X86VectorVTInfo<16, EltVT32, VR512>, | 
|  | 697 | X86VectorVTInfo< 4, EltVT32, VR128X>, | 
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 698 | vextract128_extract>, | 
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 699 | EVEX_V512, EVEX_CD8<32, CD8VT4>; | 
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 700 | defm NAME # "64x4Z" : vextract_for_size<Opcode256, | 
| Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 701 | X86VectorVTInfo< 8, EltVT64, VR512>, | 
|  | 702 | X86VectorVTInfo< 4, EltVT64, VR256X>, | 
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 703 | vextract256_extract>, | 
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 704 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>; | 
|  | 705 | let Predicates = [HasVLX] in | 
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 706 | defm NAME # "32x4Z256" : vextract_for_size<Opcode128, | 
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 707 | X86VectorVTInfo< 8, EltVT32, VR256X>, | 
|  | 708 | X86VectorVTInfo< 4, EltVT32, VR128X>, | 
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 709 | vextract128_extract>, | 
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 710 | EVEX_V256, EVEX_CD8<32, CD8VT4>; | 
|  | 711 | let Predicates = [HasVLX, HasDQI] in | 
|  | 712 | defm NAME # "64x2Z256" : vextract_for_size<Opcode128, | 
|  | 713 | X86VectorVTInfo< 4, EltVT64, VR256X>, | 
|  | 714 | X86VectorVTInfo< 2, EltVT64, VR128X>, | 
|  | 715 | vextract128_extract>, | 
|  | 716 | VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>; | 
|  | 717 | let Predicates = [HasDQI] in { | 
|  | 718 | defm NAME # "64x2Z" : vextract_for_size<Opcode128, | 
|  | 719 | X86VectorVTInfo< 8, EltVT64, VR512>, | 
|  | 720 | X86VectorVTInfo< 2, EltVT64, VR128X>, | 
|  | 721 | vextract128_extract>, | 
|  | 722 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>; | 
|  | 723 | defm NAME # "32x8Z" : vextract_for_size<Opcode256, | 
|  | 724 | X86VectorVTInfo<16, EltVT32, VR512>, | 
|  | 725 | X86VectorVTInfo< 8, EltVT32, VR256X>, | 
|  | 726 | vextract256_extract>, | 
|  | 727 | EVEX_V512, EVEX_CD8<32, CD8VT8>; | 
|  | 728 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 729 | } | 
|  | 730 |  | 
| Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 731 | defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>; | 
|  | 732 | defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 733 |  | 
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 734 | // extract_subvector codegen patterns with the alternative types. | 
|  | 735 | // Only add this if 64x2 and its friends are not supported natively via AVX512DQ. | 
|  | 736 | defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info, | 
|  | 737 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>; | 
|  | 738 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info, | 
|  | 739 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>; | 
|  | 740 |  | 
|  | 741 | defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info, | 
| Igor Breger | 684af81 | 2015-10-26 12:26:34 +0000 | [diff] [blame] | 742 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>; | 
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 743 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info, | 
|  | 744 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>; | 
|  | 745 |  | 
|  | 746 | defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info, | 
|  | 747 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>; | 
|  | 748 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info, | 
|  | 749 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>; | 
|  | 750 |  | 
|  | 751 | // Codegen pattern with the alternative types extract VEC128 from VEC512 | 
|  | 752 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info, | 
|  | 753 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; | 
|  | 754 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info, | 
|  | 755 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; | 
|  | 756 | // Codegen pattern with the alternative types extract VEC256 from VEC512 | 
|  | 757 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info, | 
|  | 758 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; | 
|  | 759 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info, | 
|  | 760 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; | 
|  | 761 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 762 | // A 128-bit subvector insert to the first 512-bit vector position | 
|  | 763 | // is a subregister copy that needs no instruction. | 
|  | 764 | def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)), | 
|  | 765 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), | 
|  | 766 | (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), | 
|  | 767 | sub_ymm)>; | 
|  | 768 | def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)), | 
|  | 769 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), | 
|  | 770 | (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), | 
|  | 771 | sub_ymm)>; | 
|  | 772 | def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)), | 
|  | 773 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), | 
|  | 774 | (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), | 
|  | 775 | sub_ymm)>; | 
|  | 776 | def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)), | 
|  | 777 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), | 
|  | 778 | (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), | 
|  | 779 | sub_ymm)>; | 
|  | 780 |  | 
|  | 781 | def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)), | 
|  | 782 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; | 
|  | 783 | def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)), | 
|  | 784 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; | 
|  | 785 | def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)), | 
|  | 786 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; | 
|  | 787 | def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)), | 
|  | 788 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; | 
| Igor Breger | cbb9550 | 2015-10-18 09:56:39 +0000 | [diff] [blame] | 789 | def : Pat<(insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0)), | 
|  | 790 | (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; | 
|  | 791 | def : Pat<(insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0)), | 
|  | 792 | (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 793 |  | 
|  | 794 | // vextractps - extract 32 bits from XMM | 
|  | 795 | def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst), | 
| Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 796 | (ins VR128X:$src1, u8imm:$src2), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 797 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 798 | [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>, | 
|  | 799 | EVEX; | 
|  | 800 |  | 
|  | 801 | def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs), | 
| Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 802 | (ins f32mem:$dst, VR128X:$src1, u8imm:$src2), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 803 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 804 | [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2), | 
| Elena Demikhovsky | 2aafc22 | 2014-02-11 07:25:59 +0000 | [diff] [blame] | 805 | addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 806 |  | 
|  | 807 | //===---------------------------------------------------------------------===// | 
|  | 808 | // AVX-512 BROADCAST | 
|  | 809 | //--- | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 810 |  | 
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 811 | multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr, | 
|  | 812 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> { | 
|  | 813 |  | 
|  | 814 | defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), | 
|  | 815 | (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src", | 
|  | 816 | (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>, | 
|  | 817 | T8PD, EVEX; | 
|  | 818 | let mayLoad = 1 in | 
|  | 819 | defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), | 
|  | 820 | (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src", | 
|  | 821 | (DestInfo.VT (X86VBroadcast | 
|  | 822 | (SrcInfo.ScalarLdFrag addr:$src)))>, | 
|  | 823 | T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 824 | } | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 825 |  | 
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 826 | multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr, | 
|  | 827 | AVX512VLVectorVTInfo _> { | 
|  | 828 | defm Z  : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>, | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 829 | EVEX_V512; | 
|  | 830 |  | 
|  | 831 | let Predicates = [HasVLX] in { | 
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 832 | defm Z256  : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>, | 
|  | 833 | EVEX_V256; | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 834 | } | 
|  | 835 | } | 
|  | 836 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 837 | let ExeDomain = SSEPackedSingle in { | 
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 838 | defm VBROADCASTSS  : avx512_fp_broadcast_vl<0x18, "vbroadcastss", | 
|  | 839 | avx512vl_f32_info>; | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 840 | let Predicates = [HasVLX] in { | 
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 841 | defm VBROADCASTSSZ128  : avx512_broadcast_rm<0x18, "vbroadcastss", | 
|  | 842 | v4f32x_info, v4f32x_info>, EVEX_V128; | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 843 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 844 | } | 
|  | 845 |  | 
|  | 846 | let ExeDomain = SSEPackedDouble in { | 
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 847 | defm VBROADCASTSD  : avx512_fp_broadcast_vl<0x19, "vbroadcastsd", | 
|  | 848 | avx512vl_f64_info>, VEX_W; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 849 | } | 
|  | 850 |  | 
| Robert Khasanov | 8d9b93e | 2014-12-16 16:12:11 +0000 | [diff] [blame] | 851 | // avx512_broadcast_pat introduces patterns for broadcast with a scalar argument. | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 852 | // Later, we can canonize broadcast instructions before ISel phase and | 
| Robert Khasanov | 8d9b93e | 2014-12-16 16:12:11 +0000 | [diff] [blame] | 853 | // eliminate additional patterns on ISel. | 
| Robert Khasanov | 8e8c399 | 2014-12-09 18:45:30 +0000 | [diff] [blame] | 854 | // SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar | 
|  | 855 | // representations of source | 
|  | 856 | multiclass avx512_broadcast_pat<string InstName, SDNode OpNode, | 
|  | 857 | X86VectorVTInfo _, RegisterClass SrcRC_v, | 
|  | 858 | RegisterClass SrcRC_s> { | 
| Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 859 | def : Pat<(_.VT (OpNode  (_.EltVT SrcRC_s:$src))), | 
| Robert Khasanov | 8e8c399 | 2014-12-09 18:45:30 +0000 | [diff] [blame] | 860 | (!cast<Instruction>(InstName##"r") | 
|  | 861 | (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>; | 
|  | 862 |  | 
|  | 863 | let AddedComplexity = 30 in { | 
|  | 864 | def : Pat<(_.VT (vselect _.KRCWM:$mask, | 
| Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 865 | (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)), | 
| Robert Khasanov | 8e8c399 | 2014-12-09 18:45:30 +0000 | [diff] [blame] | 866 | (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask, | 
|  | 867 | (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>; | 
|  | 868 |  | 
|  | 869 | def : Pat<(_.VT(vselect _.KRCWM:$mask, | 
| Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 870 | (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)), | 
| Robert Khasanov | 8e8c399 | 2014-12-09 18:45:30 +0000 | [diff] [blame] | 871 | (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask, | 
|  | 872 | (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>; | 
|  | 873 | } | 
|  | 874 | } | 
|  | 875 |  | 
|  | 876 | defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info, | 
|  | 877 | VR128X, FR32X>; | 
|  | 878 | defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info, | 
|  | 879 | VR128X, FR64X>; | 
|  | 880 |  | 
|  | 881 | let Predicates = [HasVLX] in { | 
|  | 882 | defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast, | 
|  | 883 | v8f32x_info, VR128X, FR32X>; | 
|  | 884 | defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast, | 
|  | 885 | v4f32x_info, VR128X, FR32X>; | 
|  | 886 | defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast, | 
|  | 887 | v4f64x_info, VR128X, FR64X>; | 
|  | 888 | } | 
|  | 889 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 890 | def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))), | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 891 | (VBROADCASTSSZm addr:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 892 | def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))), | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 893 | (VBROADCASTSDZm addr:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 894 |  | 
| Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 895 | def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src), | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 896 | (VBROADCASTSSZm addr:$src)>; | 
| Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 897 | def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src), | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 898 | (VBROADCASTSDZm addr:$src)>; | 
| Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 899 |  | 
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 900 | multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _, | 
|  | 901 | RegisterClass SrcRC> { | 
|  | 902 | defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 903 | (ins SrcRC:$src),  "vpbroadcast"##_.Suffix, | 
|  | 904 | "$src", "$src", []>, T8PD, EVEX; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 905 | } | 
|  | 906 |  | 
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 907 | multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _, | 
|  | 908 | RegisterClass SrcRC, Predicate prd> { | 
|  | 909 | let Predicates = [prd] in | 
|  | 910 | defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512; | 
|  | 911 | let Predicates = [prd, HasVLX] in { | 
|  | 912 | defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256; | 
|  | 913 | defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128; | 
|  | 914 | } | 
|  | 915 | } | 
|  | 916 |  | 
|  | 917 | defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32, | 
|  | 918 | HasBWI>; | 
|  | 919 | defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32, | 
|  | 920 | HasBWI>; | 
|  | 921 | defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32, | 
|  | 922 | HasAVX512>; | 
|  | 923 | defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64, | 
|  | 924 | HasAVX512>, VEX_W; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 925 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 926 | def : Pat <(v16i32 (X86vzext VK16WM:$mask)), | 
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 927 | (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 928 |  | 
|  | 929 | def : Pat <(v8i64 (X86vzext VK8WM:$mask)), | 
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 930 | (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 931 |  | 
|  | 932 | def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))), | 
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 933 | (VPBROADCASTDrZr GR32:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 934 | def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))), | 
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 935 | (VPBROADCASTQrZr GR64:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 936 |  | 
| Cameron McInally | 394d557 | 2013-10-31 13:56:31 +0000 | [diff] [blame] | 937 | def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))), | 
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 938 | (VPBROADCASTDrZr GR32:$src)>; | 
| Cameron McInally | 394d557 | 2013-10-31 13:56:31 +0000 | [diff] [blame] | 939 | def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))), | 
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 940 | (VPBROADCASTQrZr GR64:$src)>; | 
| Cameron McInally | 394d557 | 2013-10-31 13:56:31 +0000 | [diff] [blame] | 941 |  | 
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 942 | def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src), | 
|  | 943 | (v16i32 immAllZerosV), (i16 GR16:$mask))), | 
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 944 | (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>; | 
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 945 | def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src), | 
|  | 946 | (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))), | 
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 947 | (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>; | 
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 948 |  | 
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 949 | // Provide aliases for broadcast from the same register class that | 
|  | 950 | // automatically does the extract. | 
|  | 951 | multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo, | 
|  | 952 | X86VectorVTInfo SrcInfo> { | 
|  | 953 | def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))), | 
|  | 954 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r") | 
|  | 955 | (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>; | 
|  | 956 | } | 
|  | 957 |  | 
|  | 958 | multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr, | 
|  | 959 | AVX512VLVectorVTInfo _, Predicate prd> { | 
|  | 960 | let Predicates = [prd] in { | 
|  | 961 | defm Z :   avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>, | 
|  | 962 | avx512_int_broadcast_rm_lowering<_.info512, _.info256>, | 
|  | 963 | EVEX_V512; | 
|  | 964 | // Defined separately to avoid redefinition. | 
|  | 965 | defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>; | 
|  | 966 | } | 
|  | 967 | let Predicates = [prd, HasVLX] in { | 
|  | 968 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>, | 
|  | 969 | avx512_int_broadcast_rm_lowering<_.info256, _.info256>, | 
|  | 970 | EVEX_V256; | 
|  | 971 | defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>, | 
|  | 972 | EVEX_V128; | 
| Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 973 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 974 | } | 
|  | 975 |  | 
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 976 | defm VPBROADCASTB  : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb", | 
|  | 977 | avx512vl_i8_info, HasBWI>; | 
|  | 978 | defm VPBROADCASTW  : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw", | 
|  | 979 | avx512vl_i16_info, HasBWI>; | 
|  | 980 | defm VPBROADCASTD  : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd", | 
|  | 981 | avx512vl_i32_info, HasAVX512>; | 
|  | 982 | defm VPBROADCASTQ  : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq", | 
|  | 983 | avx512vl_i64_info, HasAVX512>, VEX_W; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 984 |  | 
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 985 | multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr, | 
|  | 986 | X86VectorVTInfo _Dst, X86VectorVTInfo _Src> { | 
| Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 987 | let mayLoad = 1 in { | 
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 988 | def rm : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Src.MemOp:$src), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 989 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 990 | [(set _Dst.RC:$dst, | 
|  | 991 | (_Dst.VT (X86SubVBroadcast | 
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 992 | (_Src.VT (bitconvert (_Src.LdFrag addr:$src))))))]>, EVEX; | 
|  | 993 | def rmk : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask, | 
|  | 994 | _Src.MemOp:$src), | 
| Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 995 | !strconcat(OpcodeStr, | 
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 996 | "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"), | 
|  | 997 | []>, EVEX, EVEX_K; | 
|  | 998 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask, | 
|  | 999 | _Src.MemOp:$src), | 
|  | 1000 | !strconcat(OpcodeStr, | 
|  | 1001 | "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"), | 
| Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1002 | []>, EVEX, EVEX_KZ; | 
|  | 1003 | } | 
|  | 1004 | } | 
|  | 1005 |  | 
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1006 | defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", | 
|  | 1007 | v16i32_info, v4i32x_info>, | 
| Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1008 | EVEX_V512, EVEX_CD8<32, CD8VT4>; | 
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1009 | defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4", | 
|  | 1010 | v16f32_info, v4f32x_info>, | 
|  | 1011 | EVEX_V512, EVEX_CD8<32, CD8VT4>; | 
|  | 1012 | defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4", | 
|  | 1013 | v8i64_info, v4i64x_info>, VEX_W, | 
| Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1014 | EVEX_V512, EVEX_CD8<64, CD8VT4>; | 
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1015 | defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4", | 
|  | 1016 | v8f64_info, v4f64x_info>, VEX_W, | 
|  | 1017 | EVEX_V512, EVEX_CD8<64, CD8VT4>; | 
|  | 1018 |  | 
|  | 1019 | let Predicates = [HasVLX] in { | 
|  | 1020 | defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", | 
|  | 1021 | v8i32x_info, v4i32x_info>, | 
|  | 1022 | EVEX_V256, EVEX_CD8<32, CD8VT4>; | 
|  | 1023 | defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4", | 
|  | 1024 | v8f32x_info, v4f32x_info>, | 
|  | 1025 | EVEX_V256, EVEX_CD8<32, CD8VT4>; | 
|  | 1026 | } | 
|  | 1027 | let Predicates = [HasVLX, HasDQI] in { | 
|  | 1028 | defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2", | 
|  | 1029 | v4i64x_info, v2i64x_info>, VEX_W, | 
|  | 1030 | EVEX_V256, EVEX_CD8<64, CD8VT2>; | 
|  | 1031 | defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2", | 
|  | 1032 | v4f64x_info, v2f64x_info>, VEX_W, | 
|  | 1033 | EVEX_V256, EVEX_CD8<64, CD8VT2>; | 
|  | 1034 | } | 
|  | 1035 | let Predicates = [HasDQI] in { | 
|  | 1036 | defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2", | 
|  | 1037 | v8i64_info, v2i64x_info>, VEX_W, | 
|  | 1038 | EVEX_V512, EVEX_CD8<64, CD8VT2>; | 
|  | 1039 | defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8", | 
|  | 1040 | v16i32_info, v8i32x_info>, | 
|  | 1041 | EVEX_V512, EVEX_CD8<32, CD8VT8>; | 
|  | 1042 | defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2", | 
|  | 1043 | v8f64_info, v2f64x_info>, VEX_W, | 
|  | 1044 | EVEX_V512, EVEX_CD8<64, CD8VT2>; | 
|  | 1045 | defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8", | 
|  | 1046 | v16f32_info, v8f32x_info>, | 
|  | 1047 | EVEX_V512, EVEX_CD8<32, CD8VT8>; | 
|  | 1048 | } | 
| Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1049 |  | 
| Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1050 | multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr, | 
|  | 1051 | X86VectorVTInfo _Dst, X86VectorVTInfo _Src, | 
|  | 1052 | SDNode OpNode = X86SubVBroadcast> { | 
|  | 1053 |  | 
|  | 1054 | defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), | 
|  | 1055 | (ins _Src.RC:$src), OpcodeStr, "$src", "$src", | 
|  | 1056 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>, | 
|  | 1057 | T8PD, EVEX; | 
|  | 1058 | let mayLoad = 1 in | 
|  | 1059 | defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), | 
|  | 1060 | (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src", | 
|  | 1061 | (_Dst.VT (OpNode | 
|  | 1062 | (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>, | 
|  | 1063 | T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>; | 
|  | 1064 | } | 
|  | 1065 |  | 
|  | 1066 | multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr, | 
|  | 1067 | AVX512VLVectorVTInfo _> { | 
|  | 1068 | let Predicates = [HasDQI] in | 
|  | 1069 | defm Z :    avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>, | 
|  | 1070 | EVEX_V512; | 
|  | 1071 | let Predicates = [HasDQI, HasVLX] in | 
|  | 1072 | defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>, | 
|  | 1073 | EVEX_V256; | 
|  | 1074 | } | 
|  | 1075 |  | 
|  | 1076 | multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr, | 
|  | 1077 | AVX512VLVectorVTInfo _> : | 
|  | 1078 | avx512_common_broadcast_32x2<opc, OpcodeStr, _> { | 
|  | 1079 |  | 
|  | 1080 | let Predicates = [HasDQI, HasVLX] in | 
|  | 1081 | defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128, | 
|  | 1082 | X86SubV32x2Broadcast>, EVEX_V128; | 
|  | 1083 | } | 
|  | 1084 |  | 
|  | 1085 | defm VPBROADCASTI32X2  : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2", | 
|  | 1086 | avx512vl_i32_info>; | 
|  | 1087 | defm VPBROADCASTF32X2  : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2", | 
|  | 1088 | avx512vl_f32_info>; | 
|  | 1089 |  | 
| Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1090 | def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))), | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1091 | (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>; | 
| Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 1092 | def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))), | 
|  | 1093 | (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>; | 
|  | 1094 |  | 
| Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1095 | def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))), | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1096 | (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>; | 
| Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 1097 | def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))), | 
|  | 1098 | (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>; | 
| Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1099 |  | 
| Quentin Colombet | 8761a8f | 2013-10-25 18:04:12 +0000 | [diff] [blame] | 1100 | def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))), | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1101 | (VBROADCASTSSZr VR128X:$src)>; | 
| Quentin Colombet | 8761a8f | 2013-10-25 18:04:12 +0000 | [diff] [blame] | 1102 | def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))), | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1103 | (VBROADCASTSDZr VR128X:$src)>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1104 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1105 | // Provide fallback in case the load node that is used in the patterns above | 
|  | 1106 | // is used by additional users, which prevents the pattern selection. | 
|  | 1107 | def : Pat<(v16f32 (X86VBroadcast FR32X:$src)), | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1108 | (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1109 | def : Pat<(v8f64 (X86VBroadcast FR64X:$src)), | 
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1110 | (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1111 |  | 
|  | 1112 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1113 | //===----------------------------------------------------------------------===// | 
|  | 1114 | // AVX-512 BROADCAST MASK TO VECTOR REGISTER | 
|  | 1115 | //--- | 
| Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1116 | multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr, | 
|  | 1117 | X86VectorVTInfo _, RegisterClass KRC> { | 
|  | 1118 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1119 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), | 
| Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1120 | [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1121 | } | 
|  | 1122 |  | 
| Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1123 | multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr, | 
|  | 1124 | AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> { | 
|  | 1125 | let Predicates = [HasCDI] in | 
|  | 1126 | defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512; | 
|  | 1127 | let Predicates = [HasCDI, HasVLX] in { | 
|  | 1128 | defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256; | 
|  | 1129 | defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128; | 
|  | 1130 | } | 
|  | 1131 | } | 
|  | 1132 |  | 
| Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 1133 | defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", | 
| Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1134 | avx512vl_i32_info, VK16>; | 
| Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 1135 | defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", | 
| Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1136 | avx512vl_i64_info, VK8>, VEX_W; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1137 |  | 
|  | 1138 | //===----------------------------------------------------------------------===// | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1139 | // -- VPERM2I - 3 source operands form -- | 
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1140 | multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, | 
|  | 1141 | SDNode OpNode, X86VectorVTInfo _> { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1142 | let Constraints = "$src1 = $dst" in { | 
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1143 | defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 1144 | (ins _.RC:$src2, _.RC:$src3), | 
|  | 1145 | OpcodeStr, "$src3, $src2", "$src2, $src3", | 
|  | 1146 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V, | 
|  | 1147 | AVX5128IBase; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1148 |  | 
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1149 | let mayLoad = 1 in | 
|  | 1150 | defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 1151 | (ins _.RC:$src2, _.MemOp:$src3), | 
|  | 1152 | OpcodeStr, "$src3, $src2", "$src2, $src3", | 
|  | 1153 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, | 
|  | 1154 | (_.VT (bitconvert (_.LdFrag addr:$src3)))))>, | 
|  | 1155 | EVEX_4V, AVX5128IBase; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1156 | } | 
|  | 1157 | } | 
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1158 | multiclass avx512_perm_3src_mb<bits<8> opc, string OpcodeStr, | 
|  | 1159 | SDNode OpNode, X86VectorVTInfo _> { | 
|  | 1160 | let mayLoad = 1, Constraints = "$src1 = $dst" in | 
|  | 1161 | defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 1162 | (ins _.RC:$src2, _.ScalarMemOp:$src3), | 
|  | 1163 | OpcodeStr,   !strconcat("${src3}", _.BroadcastStr,", $src2"), | 
|  | 1164 | !strconcat("$src2, ${src3}", _.BroadcastStr ), | 
|  | 1165 | (_.VT (OpNode _.RC:$src1, | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1166 | _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>, | 
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1167 | AVX5128IBase, EVEX_4V, EVEX_B; | 
| Adam Nemet | efe9c98 | 2014-07-02 21:25:58 +0000 | [diff] [blame] | 1168 | } | 
|  | 1169 |  | 
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1170 | multiclass avx512_perm_3src_sizes<bits<8> opc, string OpcodeStr, | 
|  | 1171 | SDNode OpNode, AVX512VLVectorVTInfo VTInfo> { | 
|  | 1172 | let Predicates = [HasAVX512] in | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1173 | defm NAME: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info512>, | 
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1174 | avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512; | 
|  | 1175 | let Predicates = [HasVLX] in { | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1176 | defm NAME#128: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info128>, | 
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1177 | avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info128>, | 
|  | 1178 | EVEX_V128; | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1179 | defm NAME#256: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info256>, | 
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1180 | avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info256>, | 
|  | 1181 | EVEX_V256; | 
|  | 1182 | } | 
|  | 1183 | } | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1184 | multiclass avx512_perm_3src_sizes_w<bits<8> opc, string OpcodeStr, | 
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1185 | SDNode OpNode, AVX512VLVectorVTInfo VTInfo> { | 
|  | 1186 | let Predicates = [HasBWI] in | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1187 | defm NAME: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info512>, | 
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1188 | avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info512>, | 
|  | 1189 | EVEX_V512; | 
|  | 1190 | let Predicates = [HasBWI, HasVLX] in { | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1191 | defm NAME#128: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info128>, | 
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1192 | avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info128>, | 
|  | 1193 | EVEX_V128; | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1194 | defm NAME#256: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info256>, | 
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1195 | avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info256>, | 
|  | 1196 | EVEX_V256; | 
|  | 1197 | } | 
|  | 1198 | } | 
|  | 1199 | defm VPERMI2D  : avx512_perm_3src_sizes<0x76, "vpermi2d", X86VPermiv3, | 
|  | 1200 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; | 
|  | 1201 | defm VPERMI2Q  : avx512_perm_3src_sizes<0x76, "vpermi2q", X86VPermiv3, | 
|  | 1202 | avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; | 
|  | 1203 | defm VPERMI2PS : avx512_perm_3src_sizes<0x77, "vpermi2ps", X86VPermiv3, | 
|  | 1204 | avx512vl_f32_info>, EVEX_CD8<32, CD8VF>; | 
|  | 1205 | defm VPERMI2PD : avx512_perm_3src_sizes<0x77, "vpermi2pd", X86VPermiv3, | 
|  | 1206 | avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>; | 
|  | 1207 |  | 
|  | 1208 | defm VPERMT2D  : avx512_perm_3src_sizes<0x7E, "vpermt2d", X86VPermv3, | 
|  | 1209 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; | 
|  | 1210 | defm VPERMT2Q  : avx512_perm_3src_sizes<0x7E, "vpermt2q", X86VPermv3, | 
|  | 1211 | avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; | 
|  | 1212 | defm VPERMT2PS : avx512_perm_3src_sizes<0x7F, "vpermt2ps", X86VPermv3, | 
|  | 1213 | avx512vl_f32_info>, EVEX_CD8<32, CD8VF>; | 
|  | 1214 | defm VPERMT2PD : avx512_perm_3src_sizes<0x7F, "vpermt2pd", X86VPermv3, | 
|  | 1215 | avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>; | 
|  | 1216 |  | 
|  | 1217 | defm VPERMT2W  : avx512_perm_3src_sizes_w<0x7D, "vpermt2w", X86VPermv3, | 
|  | 1218 | avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>; | 
|  | 1219 | defm VPERMI2W  : avx512_perm_3src_sizes_w<0x75, "vpermi2w", X86VPermiv3, | 
|  | 1220 | avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>; | 
| Elena Demikhovsky | 299cf511 | 2014-04-29 09:09:15 +0000 | [diff] [blame] | 1221 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1222 | //===----------------------------------------------------------------------===// | 
|  | 1223 | // AVX-512 - BLEND using mask | 
|  | 1224 | // | 
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1225 | multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { | 
|  | 1226 | let ExeDomain = _.ExeDomain in { | 
|  | 1227 | def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), | 
|  | 1228 | (ins _.RC:$src1, _.RC:$src2), | 
|  | 1229 | !strconcat(OpcodeStr, | 
|  | 1230 | "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"), | 
|  | 1231 | []>, EVEX_4V; | 
|  | 1232 | def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), | 
|  | 1233 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), | 
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1234 | !strconcat(OpcodeStr, | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1235 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), | 
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1236 | [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1), | 
|  | 1237 | (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K; | 
|  | 1238 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), | 
|  | 1239 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), | 
|  | 1240 | !strconcat(OpcodeStr, | 
|  | 1241 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), | 
|  | 1242 | []>, EVEX_4V, EVEX_KZ; | 
|  | 1243 | let mayLoad = 1 in { | 
|  | 1244 | def rm  : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), | 
|  | 1245 | (ins _.RC:$src1, _.MemOp:$src2), | 
|  | 1246 | !strconcat(OpcodeStr, | 
|  | 1247 | "\t{$src2, $src1, ${dst} |${dst},  $src1, $src2}"), | 
|  | 1248 | []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; | 
|  | 1249 | def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), | 
|  | 1250 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), | 
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1251 | !strconcat(OpcodeStr, | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1252 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), | 
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1253 | [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1), | 
|  | 1254 | (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>, | 
|  | 1255 | EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>; | 
|  | 1256 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), | 
|  | 1257 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), | 
|  | 1258 | !strconcat(OpcodeStr, | 
|  | 1259 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), | 
|  | 1260 | []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>; | 
|  | 1261 | } | 
|  | 1262 | } | 
|  | 1263 | } | 
|  | 1264 | multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { | 
|  | 1265 |  | 
|  | 1266 | def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), | 
|  | 1267 | (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2), | 
|  | 1268 | !strconcat(OpcodeStr, | 
|  | 1269 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", | 
|  | 1270 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), | 
|  | 1271 | [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1), | 
|  | 1272 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>, | 
| Elena Demikhovsky | 3121449 | 2014-12-23 09:36:28 +0000 | [diff] [blame] | 1273 | EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; | 
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1274 |  | 
|  | 1275 | def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), | 
|  | 1276 | (ins _.RC:$src1, _.ScalarMemOp:$src2), | 
|  | 1277 | !strconcat(OpcodeStr, | 
|  | 1278 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", | 
|  | 1279 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), | 
| Elena Demikhovsky | 3121449 | 2014-12-23 09:36:28 +0000 | [diff] [blame] | 1280 | []>,  EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; | 
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1281 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1282 | } | 
|  | 1283 |  | 
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1284 | multiclass blendmask_dq <bits<8> opc, string OpcodeStr, | 
|  | 1285 | AVX512VLVectorVTInfo VTInfo> { | 
|  | 1286 | defm Z : avx512_blendmask      <opc, OpcodeStr, VTInfo.info512>, | 
|  | 1287 | avx512_blendmask_rmb  <opc, OpcodeStr, VTInfo.info512>, EVEX_V512; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1288 |  | 
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1289 | let Predicates = [HasVLX] in { | 
|  | 1290 | defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>, | 
|  | 1291 | avx512_blendmask_rmb  <opc, OpcodeStr, VTInfo.info256>, EVEX_V256; | 
|  | 1292 | defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>, | 
|  | 1293 | avx512_blendmask_rmb  <opc, OpcodeStr, VTInfo.info128>, EVEX_V128; | 
|  | 1294 | } | 
|  | 1295 | } | 
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1296 |  | 
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1297 | multiclass blendmask_bw <bits<8> opc, string OpcodeStr, | 
|  | 1298 | AVX512VLVectorVTInfo VTInfo> { | 
|  | 1299 | let Predicates = [HasBWI] in | 
|  | 1300 | defm Z : avx512_blendmask    <opc, OpcodeStr, VTInfo.info512>, EVEX_V512; | 
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1301 |  | 
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1302 | let Predicates = [HasBWI, HasVLX] in { | 
|  | 1303 | defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256; | 
|  | 1304 | defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128; | 
|  | 1305 | } | 
|  | 1306 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1307 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1308 |  | 
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1309 | defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>; | 
|  | 1310 | defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W; | 
|  | 1311 | defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>; | 
|  | 1312 | defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W; | 
|  | 1313 | defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>; | 
|  | 1314 | defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W; | 
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1315 |  | 
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1316 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1317 | let Predicates = [HasAVX512] in { | 
|  | 1318 | def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1), | 
|  | 1319 | (v8f32 VR256X:$src2))), | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1320 | (EXTRACT_SUBREG | 
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1321 | (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1322 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), | 
|  | 1323 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; | 
|  | 1324 |  | 
|  | 1325 | def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1), | 
|  | 1326 | (v8i32 VR256X:$src2))), | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1327 | (EXTRACT_SUBREG | 
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1328 | (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1329 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), | 
|  | 1330 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; | 
|  | 1331 | } | 
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1332 | //===----------------------------------------------------------------------===// | 
|  | 1333 | // Compare Instructions | 
|  | 1334 | //===----------------------------------------------------------------------===// | 
|  | 1335 |  | 
|  | 1336 | // avx512_cmp_scalar - AVX512 CMPSS and CMPSD | 
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1337 |  | 
|  | 1338 | multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{ | 
|  | 1339 |  | 
|  | 1340 | defm  rr_Int  : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, | 
|  | 1341 | (outs _.KRC:$dst), | 
|  | 1342 | (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), | 
|  | 1343 | "vcmp${cc}"#_.Suffix, | 
|  | 1344 | "$src2, $src1", "$src1, $src2", | 
|  | 1345 | (OpNode (_.VT _.RC:$src1), | 
|  | 1346 | (_.VT _.RC:$src2), | 
|  | 1347 | imm:$cc)>, EVEX_4V; | 
|  | 1348 | let mayLoad = 1 in | 
|  | 1349 | defm  rm_Int  : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, | 
|  | 1350 | (outs _.KRC:$dst), | 
|  | 1351 | (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc), | 
|  | 1352 | "vcmp${cc}"#_.Suffix, | 
|  | 1353 | "$src2, $src1", "$src1, $src2", | 
|  | 1354 | (OpNode (_.VT _.RC:$src1), | 
|  | 1355 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), | 
|  | 1356 | imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; | 
|  | 1357 |  | 
|  | 1358 | defm  rrb_Int  : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, | 
|  | 1359 | (outs _.KRC:$dst), | 
|  | 1360 | (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), | 
|  | 1361 | "vcmp${cc}"#_.Suffix, | 
|  | 1362 | "{sae}, $src2, $src1", "$src1, $src2,{sae}", | 
|  | 1363 | (OpNodeRnd (_.VT _.RC:$src1), | 
|  | 1364 | (_.VT _.RC:$src2), | 
|  | 1365 | imm:$cc, | 
|  | 1366 | (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B; | 
|  | 1367 | // Accept explicit immediate argument form instead of comparison code. | 
| Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1368 | let isAsmParserOnly = 1, hasSideEffects = 0 in { | 
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1369 | defm  rri_alt  : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, | 
|  | 1370 | (outs VK1:$dst), | 
|  | 1371 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), | 
|  | 1372 | "vcmp"#_.Suffix, | 
|  | 1373 | "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V; | 
|  | 1374 | defm  rmi_alt  : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, | 
|  | 1375 | (outs _.KRC:$dst), | 
|  | 1376 | (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), | 
|  | 1377 | "vcmp"#_.Suffix, | 
|  | 1378 | "$cc, $src2, $src1", "$src1, $src2, $cc">, | 
|  | 1379 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; | 
|  | 1380 |  | 
|  | 1381 | defm  rrb_alt  : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, | 
|  | 1382 | (outs _.KRC:$dst), | 
|  | 1383 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), | 
|  | 1384 | "vcmp"#_.Suffix, | 
|  | 1385 | "$cc,{sae}, $src2, $src1","$src1, $src2,{sae}, $cc">, | 
|  | 1386 | EVEX_4V, EVEX_B; | 
|  | 1387 | }// let isAsmParserOnly = 1, hasSideEffects = 0 | 
|  | 1388 |  | 
|  | 1389 | let isCodeGenOnly = 1 in { | 
|  | 1390 | def rr : AVX512Ii8<0xC2, MRMSrcReg, | 
|  | 1391 | (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc), | 
|  | 1392 | !strconcat("vcmp${cc}", _.Suffix, | 
|  | 1393 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
|  | 1394 | [(set _.KRC:$dst, (OpNode _.FRC:$src1, | 
|  | 1395 | _.FRC:$src2, | 
|  | 1396 | imm:$cc))], | 
|  | 1397 | IIC_SSE_ALU_F32S_RR>, EVEX_4V; | 
| Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1398 | let mayLoad = 1 in | 
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1399 | def rm : AVX512Ii8<0xC2, MRMSrcMem, | 
|  | 1400 | (outs _.KRC:$dst), | 
|  | 1401 | (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), | 
|  | 1402 | !strconcat("vcmp${cc}", _.Suffix, | 
|  | 1403 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
|  | 1404 | [(set _.KRC:$dst, (OpNode _.FRC:$src1, | 
|  | 1405 | (_.ScalarLdFrag addr:$src2), | 
|  | 1406 | imm:$cc))], | 
|  | 1407 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; | 
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1408 | } | 
|  | 1409 | } | 
|  | 1410 |  | 
|  | 1411 | let Predicates = [HasAVX512] in { | 
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1412 | defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>, | 
|  | 1413 | AVX512XSIi8Base; | 
|  | 1414 | defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>, | 
|  | 1415 | AVX512XDIi8Base, VEX_W; | 
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1416 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1417 |  | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1418 | multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 1419 | X86VectorVTInfo _> { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1420 | def rr : AVX512BI<opc, MRMSrcReg, | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1421 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2), | 
|  | 1422 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
|  | 1423 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))], | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1424 | IIC_SSE_ALU_F32P_RR>, EVEX_4V; | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1425 | let mayLoad = 1 in | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1426 | def rm : AVX512BI<opc, MRMSrcMem, | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1427 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2), | 
|  | 1428 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
|  | 1429 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), | 
|  | 1430 | (_.VT (bitconvert (_.LdFrag addr:$src2)))))], | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1431 | IIC_SSE_ALU_F32P_RM>, EVEX_4V; | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1432 | def rrk : AVX512BI<opc, MRMSrcReg, | 
|  | 1433 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), | 
|  | 1434 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", | 
|  | 1435 | "$dst {${mask}}, $src1, $src2}"), | 
|  | 1436 | [(set _.KRC:$dst, (and _.KRCWM:$mask, | 
|  | 1437 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))], | 
|  | 1438 | IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; | 
|  | 1439 | let mayLoad = 1 in | 
|  | 1440 | def rmk : AVX512BI<opc, MRMSrcMem, | 
|  | 1441 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), | 
|  | 1442 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", | 
|  | 1443 | "$dst {${mask}}, $src1, $src2}"), | 
|  | 1444 | [(set _.KRC:$dst, (and _.KRCWM:$mask, | 
|  | 1445 | (OpNode (_.VT _.RC:$src1), | 
|  | 1446 | (_.VT (bitconvert | 
|  | 1447 | (_.LdFrag addr:$src2))))))], | 
|  | 1448 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1449 | } | 
|  | 1450 |  | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1451 | multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1452 | X86VectorVTInfo _> : | 
|  | 1453 | avx512_icmp_packed<opc, OpcodeStr, OpNode, _> { | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1454 | let mayLoad = 1 in { | 
|  | 1455 | def rmb : AVX512BI<opc, MRMSrcMem, | 
|  | 1456 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2), | 
|  | 1457 | !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst", | 
|  | 1458 | "|$dst, $src1, ${src2}", _.BroadcastStr, "}"), | 
|  | 1459 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), | 
|  | 1460 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))))], | 
|  | 1461 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; | 
|  | 1462 | def rmbk : AVX512BI<opc, MRMSrcMem, | 
|  | 1463 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, | 
|  | 1464 | _.ScalarMemOp:$src2), | 
|  | 1465 | !strconcat(OpcodeStr, | 
|  | 1466 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", | 
|  | 1467 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), | 
|  | 1468 | [(set _.KRC:$dst, (and _.KRCWM:$mask, | 
|  | 1469 | (OpNode (_.VT _.RC:$src1), | 
|  | 1470 | (X86VBroadcast | 
|  | 1471 | (_.ScalarLdFrag addr:$src2)))))], | 
|  | 1472 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; | 
|  | 1473 | } | 
|  | 1474 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1475 |  | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1476 | multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 1477 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { | 
|  | 1478 | let Predicates = [prd] in | 
|  | 1479 | defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>, | 
|  | 1480 | EVEX_V512; | 
|  | 1481 |  | 
|  | 1482 | let Predicates = [prd, HasVLX] in { | 
|  | 1483 | defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>, | 
|  | 1484 | EVEX_V256; | 
|  | 1485 | defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>, | 
|  | 1486 | EVEX_V128; | 
|  | 1487 | } | 
|  | 1488 | } | 
|  | 1489 |  | 
|  | 1490 | multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr, | 
|  | 1491 | SDNode OpNode, AVX512VLVectorVTInfo VTInfo, | 
|  | 1492 | Predicate prd> { | 
|  | 1493 | let Predicates = [prd] in | 
|  | 1494 | defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>, | 
|  | 1495 | EVEX_V512; | 
|  | 1496 |  | 
|  | 1497 | let Predicates = [prd, HasVLX] in { | 
|  | 1498 | defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>, | 
|  | 1499 | EVEX_V256; | 
|  | 1500 | defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>, | 
|  | 1501 | EVEX_V128; | 
|  | 1502 | } | 
|  | 1503 | } | 
|  | 1504 |  | 
|  | 1505 | defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm, | 
|  | 1506 | avx512vl_i8_info, HasBWI>, | 
|  | 1507 | EVEX_CD8<8, CD8VF>; | 
|  | 1508 |  | 
|  | 1509 | defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm, | 
|  | 1510 | avx512vl_i16_info, HasBWI>, | 
|  | 1511 | EVEX_CD8<16, CD8VF>; | 
|  | 1512 |  | 
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1513 | defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm, | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1514 | avx512vl_i32_info, HasAVX512>, | 
|  | 1515 | EVEX_CD8<32, CD8VF>; | 
|  | 1516 |  | 
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1517 | defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm, | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1518 | avx512vl_i64_info, HasAVX512>, | 
|  | 1519 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; | 
|  | 1520 |  | 
|  | 1521 | defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm, | 
|  | 1522 | avx512vl_i8_info, HasBWI>, | 
|  | 1523 | EVEX_CD8<8, CD8VF>; | 
|  | 1524 |  | 
|  | 1525 | defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm, | 
|  | 1526 | avx512vl_i16_info, HasBWI>, | 
|  | 1527 | EVEX_CD8<16, CD8VF>; | 
|  | 1528 |  | 
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1529 | defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm, | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1530 | avx512vl_i32_info, HasAVX512>, | 
|  | 1531 | EVEX_CD8<32, CD8VF>; | 
|  | 1532 |  | 
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1533 | defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm, | 
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1534 | avx512vl_i64_info, HasAVX512>, | 
|  | 1535 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1536 |  | 
|  | 1537 | def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1538 | (COPY_TO_REGCLASS (VPCMPGTDZrr | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1539 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), | 
|  | 1540 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>; | 
|  | 1541 |  | 
|  | 1542 | def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1543 | (COPY_TO_REGCLASS (VPCMPEQDZrr | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1544 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), | 
|  | 1545 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>; | 
|  | 1546 |  | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1547 | multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode, | 
|  | 1548 | X86VectorVTInfo _> { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1549 | def rri : AVX512AIi8<opc, MRMSrcReg, | 
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1550 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc), | 
| Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1551 | !strconcat("vpcmp${cc}", Suffix, | 
|  | 1552 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1553 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), | 
|  | 1554 | imm:$cc))], | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1555 | IIC_SSE_ALU_F32P_RR>, EVEX_4V; | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1556 | let mayLoad = 1 in | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1557 | def rmi : AVX512AIi8<opc, MRMSrcMem, | 
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1558 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc), | 
| Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1559 | !strconcat("vpcmp${cc}", Suffix, | 
|  | 1560 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1561 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), | 
|  | 1562 | (_.VT (bitconvert (_.LdFrag addr:$src2))), | 
| Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1563 | imm:$cc))], | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1564 | IIC_SSE_ALU_F32P_RM>, EVEX_4V; | 
|  | 1565 | def rrik : AVX512AIi8<opc, MRMSrcReg, | 
|  | 1566 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, | 
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1567 | AVX512ICC:$cc), | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1568 | !strconcat("vpcmp${cc}", Suffix, | 
|  | 1569 | "\t{$src2, $src1, $dst {${mask}}|", | 
|  | 1570 | "$dst {${mask}}, $src1, $src2}"), | 
|  | 1571 | [(set _.KRC:$dst, (and _.KRCWM:$mask, | 
|  | 1572 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), | 
| Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1573 | imm:$cc)))], | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1574 | IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; | 
|  | 1575 | let mayLoad = 1 in | 
|  | 1576 | def rmik : AVX512AIi8<opc, MRMSrcMem, | 
|  | 1577 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, | 
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1578 | AVX512ICC:$cc), | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1579 | !strconcat("vpcmp${cc}", Suffix, | 
|  | 1580 | "\t{$src2, $src1, $dst {${mask}}|", | 
|  | 1581 | "$dst {${mask}}, $src1, $src2}"), | 
|  | 1582 | [(set _.KRC:$dst, (and _.KRCWM:$mask, | 
|  | 1583 | (OpNode (_.VT _.RC:$src1), | 
|  | 1584 | (_.VT (bitconvert (_.LdFrag addr:$src2))), | 
| Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1585 | imm:$cc)))], | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1586 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; | 
|  | 1587 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1588 | // Accept explicit immediate argument form instead of comparison code. | 
| Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1589 | let isAsmParserOnly = 1, hasSideEffects = 0 in { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1590 | def rri_alt : AVX512AIi8<opc, MRMSrcReg, | 
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1591 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1592 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", | 
|  | 1593 | "$dst, $src1, $src2, $cc}"), | 
| Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1594 | [], IIC_SSE_ALU_F32P_RR>, EVEX_4V; | 
| Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1595 | let mayLoad = 1 in | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1596 | def rmi_alt : AVX512AIi8<opc, MRMSrcMem, | 
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1597 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1598 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", | 
|  | 1599 | "$dst, $src1, $src2, $cc}"), | 
| Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1600 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V; | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1601 | def rrik_alt : AVX512AIi8<opc, MRMSrcReg, | 
|  | 1602 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, | 
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1603 | u8imm:$cc), | 
| Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 1604 | !strconcat("vpcmp", Suffix, | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1605 | "\t{$cc, $src2, $src1, $dst {${mask}}|", | 
|  | 1606 | "$dst {${mask}}, $src1, $src2, $cc}"), | 
|  | 1607 | [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; | 
| Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1608 | let mayLoad = 1 in | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1609 | def rmik_alt : AVX512AIi8<opc, MRMSrcMem, | 
|  | 1610 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, | 
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1611 | u8imm:$cc), | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1612 | !strconcat("vpcmp", Suffix, | 
|  | 1613 | "\t{$cc, $src2, $src1, $dst {${mask}}|", | 
|  | 1614 | "$dst {${mask}}, $src1, $src2, $cc}"), | 
| Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 1615 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1616 | } | 
|  | 1617 | } | 
|  | 1618 |  | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1619 | multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode, | 
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1620 | X86VectorVTInfo _> : | 
|  | 1621 | avx512_icmp_cc<opc, Suffix, OpNode, _> { | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1622 | def rmib : AVX512AIi8<opc, MRMSrcMem, | 
|  | 1623 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, | 
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1624 | AVX512ICC:$cc), | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1625 | !strconcat("vpcmp${cc}", Suffix, | 
|  | 1626 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", | 
|  | 1627 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), | 
|  | 1628 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), | 
|  | 1629 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), | 
| Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1630 | imm:$cc))], | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1631 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; | 
|  | 1632 | def rmibk : AVX512AIi8<opc, MRMSrcMem, | 
|  | 1633 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, | 
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1634 | _.ScalarMemOp:$src2, AVX512ICC:$cc), | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1635 | !strconcat("vpcmp${cc}", Suffix, | 
|  | 1636 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", | 
|  | 1637 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), | 
|  | 1638 | [(set _.KRC:$dst, (and _.KRCWM:$mask, | 
|  | 1639 | (OpNode (_.VT _.RC:$src1), | 
|  | 1640 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), | 
| Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1641 | imm:$cc)))], | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1642 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1643 |  | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1644 | // Accept explicit immediate argument form instead of comparison code. | 
| Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1645 | let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in { | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1646 | def rmib_alt : AVX512AIi8<opc, MRMSrcMem, | 
|  | 1647 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, | 
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1648 | u8imm:$cc), | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1649 | !strconcat("vpcmp", Suffix, | 
|  | 1650 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|", | 
|  | 1651 | "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), | 
|  | 1652 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; | 
|  | 1653 | def rmibk_alt : AVX512AIi8<opc, MRMSrcMem, | 
|  | 1654 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, | 
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1655 | _.ScalarMemOp:$src2, u8imm:$cc), | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1656 | !strconcat("vpcmp", Suffix, | 
|  | 1657 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", | 
|  | 1658 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), | 
|  | 1659 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; | 
|  | 1660 | } | 
|  | 1661 | } | 
|  | 1662 |  | 
|  | 1663 | multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode, | 
|  | 1664 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { | 
|  | 1665 | let Predicates = [prd] in | 
|  | 1666 | defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512; | 
|  | 1667 |  | 
|  | 1668 | let Predicates = [prd, HasVLX] in { | 
|  | 1669 | defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256; | 
|  | 1670 | defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128; | 
|  | 1671 | } | 
|  | 1672 | } | 
|  | 1673 |  | 
|  | 1674 | multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode, | 
|  | 1675 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { | 
|  | 1676 | let Predicates = [prd] in | 
|  | 1677 | defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>, | 
|  | 1678 | EVEX_V512; | 
|  | 1679 |  | 
|  | 1680 | let Predicates = [prd, HasVLX] in { | 
|  | 1681 | defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>, | 
|  | 1682 | EVEX_V256; | 
|  | 1683 | defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>, | 
|  | 1684 | EVEX_V128; | 
|  | 1685 | } | 
|  | 1686 | } | 
|  | 1687 |  | 
|  | 1688 | defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info, | 
|  | 1689 | HasBWI>, EVEX_CD8<8, CD8VF>; | 
|  | 1690 | defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info, | 
|  | 1691 | HasBWI>, EVEX_CD8<8, CD8VF>; | 
|  | 1692 |  | 
|  | 1693 | defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info, | 
|  | 1694 | HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>; | 
|  | 1695 | defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info, | 
|  | 1696 | HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>; | 
|  | 1697 |  | 
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1698 | defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info, | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1699 | HasAVX512>, EVEX_CD8<32, CD8VF>; | 
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1700 | defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info, | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1701 | HasAVX512>, EVEX_CD8<32, CD8VF>; | 
|  | 1702 |  | 
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1703 | defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info, | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1704 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; | 
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1705 | defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info, | 
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1706 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1707 |  | 
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1708 | multiclass avx512_vcmp_common<X86VectorVTInfo _> { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1709 |  | 
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1710 | defm  rri  : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, | 
|  | 1711 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc), | 
|  | 1712 | "vcmp${cc}"#_.Suffix, | 
|  | 1713 | "$src2, $src1", "$src1, $src2", | 
|  | 1714 | (X86cmpm (_.VT _.RC:$src1), | 
|  | 1715 | (_.VT _.RC:$src2), | 
|  | 1716 | imm:$cc)>; | 
|  | 1717 |  | 
|  | 1718 | let mayLoad = 1 in { | 
|  | 1719 | defm  rmi  : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, | 
|  | 1720 | (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc), | 
|  | 1721 | "vcmp${cc}"#_.Suffix, | 
|  | 1722 | "$src2, $src1", "$src1, $src2", | 
|  | 1723 | (X86cmpm (_.VT _.RC:$src1), | 
|  | 1724 | (_.VT (bitconvert (_.LdFrag addr:$src2))), | 
|  | 1725 | imm:$cc)>; | 
|  | 1726 |  | 
|  | 1727 | defm  rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, | 
|  | 1728 | (outs _.KRC:$dst), | 
|  | 1729 | (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), | 
|  | 1730 | "vcmp${cc}"#_.Suffix, | 
|  | 1731 | "${src2}"##_.BroadcastStr##", $src1", | 
|  | 1732 | "$src1, ${src2}"##_.BroadcastStr, | 
|  | 1733 | (X86cmpm (_.VT _.RC:$src1), | 
|  | 1734 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), | 
|  | 1735 | imm:$cc)>,EVEX_B; | 
|  | 1736 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1737 | // Accept explicit immediate argument form instead of comparison code. | 
| Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1738 | let isAsmParserOnly = 1, hasSideEffects = 0 in { | 
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1739 | defm  rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, | 
|  | 1740 | (outs _.KRC:$dst), | 
|  | 1741 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), | 
|  | 1742 | "vcmp"#_.Suffix, | 
|  | 1743 | "$cc, $src2, $src1", "$src1, $src2, $cc">; | 
|  | 1744 |  | 
|  | 1745 | let mayLoad = 1 in { | 
|  | 1746 | defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, | 
|  | 1747 | (outs _.KRC:$dst), | 
|  | 1748 | (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), | 
|  | 1749 | "vcmp"#_.Suffix, | 
|  | 1750 | "$cc, $src2, $src1", "$src1, $src2, $cc">; | 
|  | 1751 |  | 
|  | 1752 | defm  rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, | 
|  | 1753 | (outs _.KRC:$dst), | 
|  | 1754 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc), | 
|  | 1755 | "vcmp"#_.Suffix, | 
|  | 1756 | "$cc, ${src2}"##_.BroadcastStr##", $src1", | 
|  | 1757 | "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B; | 
|  | 1758 | } | 
|  | 1759 | } | 
|  | 1760 | } | 
|  | 1761 |  | 
|  | 1762 | multiclass avx512_vcmp_sae<X86VectorVTInfo _> { | 
|  | 1763 | // comparison code form (VCMP[EQ/LT/LE/...] | 
|  | 1764 | defm  rrib  : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, | 
|  | 1765 | (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), | 
|  | 1766 | "vcmp${cc}"#_.Suffix, | 
|  | 1767 | "{sae}, $src2, $src1", "$src1, $src2,{sae}", | 
|  | 1768 | (X86cmpmRnd (_.VT _.RC:$src1), | 
|  | 1769 | (_.VT _.RC:$src2), | 
|  | 1770 | imm:$cc, | 
|  | 1771 | (i32 FROUND_NO_EXC))>, EVEX_B; | 
|  | 1772 |  | 
|  | 1773 | let isAsmParserOnly = 1, hasSideEffects = 0 in { | 
|  | 1774 | defm  rrib_alt  : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, | 
|  | 1775 | (outs _.KRC:$dst), | 
|  | 1776 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), | 
|  | 1777 | "vcmp"#_.Suffix, | 
|  | 1778 | "$cc,{sae}, $src2, $src1", | 
|  | 1779 | "$src1, $src2,{sae}, $cc">, EVEX_B; | 
|  | 1780 | } | 
|  | 1781 | } | 
|  | 1782 |  | 
|  | 1783 | multiclass avx512_vcmp<AVX512VLVectorVTInfo _> { | 
|  | 1784 | let Predicates = [HasAVX512] in { | 
|  | 1785 | defm Z    : avx512_vcmp_common<_.info512>, | 
|  | 1786 | avx512_vcmp_sae<_.info512>, EVEX_V512; | 
|  | 1787 |  | 
|  | 1788 | } | 
|  | 1789 | let Predicates = [HasAVX512,HasVLX] in { | 
|  | 1790 | defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128; | 
|  | 1791 | defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1792 | } | 
|  | 1793 | } | 
|  | 1794 |  | 
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1795 | defm VCMPPD : avx512_vcmp<avx512vl_f64_info>, | 
|  | 1796 | AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; | 
|  | 1797 | defm VCMPPS : avx512_vcmp<avx512vl_f32_info>, | 
|  | 1798 | AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1799 |  | 
|  | 1800 | def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)), | 
|  | 1801 | (COPY_TO_REGCLASS (VCMPPSZrri | 
|  | 1802 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), | 
|  | 1803 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), | 
|  | 1804 | imm:$cc), VK8)>; | 
|  | 1805 | def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)), | 
|  | 1806 | (COPY_TO_REGCLASS (VPCMPDZrri | 
|  | 1807 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), | 
|  | 1808 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), | 
|  | 1809 | imm:$cc), VK8)>; | 
|  | 1810 | def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)), | 
|  | 1811 | (COPY_TO_REGCLASS (VPCMPUDZrri | 
|  | 1812 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), | 
|  | 1813 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), | 
|  | 1814 | imm:$cc), VK8)>; | 
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 1815 |  | 
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1816 | // ---------------------------------------------------------------- | 
|  | 1817 | // FPClass | 
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1818 | //handle fpclass instruction  mask =  op(reg_scalar,imm) | 
|  | 1819 | //                                    op(mem_scalar,imm) | 
|  | 1820 | multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 1821 | X86VectorVTInfo _, Predicate prd> { | 
|  | 1822 | let Predicates = [prd] in { | 
|  | 1823 | def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst), | 
|  | 1824 | (ins _.RC:$src1, i32u8imm:$src2), | 
|  | 1825 | OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst | $dst, $src1, $src2}", | 
|  | 1826 | [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1), | 
|  | 1827 | (i32 imm:$src2)))], NoItinerary>; | 
|  | 1828 | def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), | 
|  | 1829 | (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2), | 
|  | 1830 | OpcodeStr##_.Suffix# | 
|  | 1831 | "\t{$src2, $src1, $dst {${mask}} | $dst {${mask}}, $src1, $src2}", | 
|  | 1832 | [(set _.KRC:$dst,(or _.KRCWM:$mask, | 
|  | 1833 | (OpNode (_.VT _.RC:$src1), | 
|  | 1834 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; | 
|  | 1835 | let mayLoad = 1, AddedComplexity = 20 in { | 
|  | 1836 | def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), | 
|  | 1837 | (ins _.MemOp:$src1, i32u8imm:$src2), | 
|  | 1838 | OpcodeStr##_.Suffix## | 
|  | 1839 | "\t{$src2, $src1, $dst | $dst, $src1, $src2}", | 
|  | 1840 | [(set _.KRC:$dst, | 
|  | 1841 | (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), | 
|  | 1842 | (i32 imm:$src2)))], NoItinerary>; | 
|  | 1843 | def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), | 
|  | 1844 | (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2), | 
|  | 1845 | OpcodeStr##_.Suffix## | 
|  | 1846 | "\t{$src2, $src1, $dst {${mask}} | $dst {${mask}}, $src1, $src2}", | 
|  | 1847 | [(set _.KRC:$dst,(or _.KRCWM:$mask, | 
|  | 1848 | (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), | 
|  | 1849 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; | 
|  | 1850 | } | 
|  | 1851 | } | 
|  | 1852 | } | 
|  | 1853 |  | 
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1854 | //handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm) | 
|  | 1855 | //                                  fpclass(reg_vec, mem_vec, imm) | 
|  | 1856 | //                                  fpclass(reg_vec, broadcast(eltVt), imm) | 
|  | 1857 | multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 1858 | X86VectorVTInfo _, string mem, string broadcast>{ | 
|  | 1859 | def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), | 
|  | 1860 | (ins _.RC:$src1, i32u8imm:$src2), | 
|  | 1861 | OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst | $dst, $src1, $src2}", | 
|  | 1862 | [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1), | 
|  | 1863 | (i32 imm:$src2)))], NoItinerary>; | 
|  | 1864 | def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), | 
|  | 1865 | (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2), | 
|  | 1866 | OpcodeStr##_.Suffix# | 
|  | 1867 | "\t{$src2, $src1, $dst {${mask}}| $dst {${mask}}, $src1, $src2}", | 
|  | 1868 | [(set _.KRC:$dst,(or _.KRCWM:$mask, | 
|  | 1869 | (OpNode (_.VT _.RC:$src1), | 
|  | 1870 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; | 
|  | 1871 | let mayLoad = 1 in { | 
|  | 1872 | def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), | 
|  | 1873 | (ins _.MemOp:$src1, i32u8imm:$src2), | 
|  | 1874 | OpcodeStr##_.Suffix##mem# | 
|  | 1875 | "\t{$src2, $src1, $dst | $dst, $src1, $src2}", | 
|  | 1876 | [(set _.KRC:$dst,(OpNode | 
|  | 1877 | (_.VT (bitconvert (_.LdFrag addr:$src1))), | 
|  | 1878 | (i32 imm:$src2)))], NoItinerary>; | 
|  | 1879 | def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), | 
|  | 1880 | (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2), | 
|  | 1881 | OpcodeStr##_.Suffix##mem# | 
|  | 1882 | "\t{$src2, $src1, $dst {${mask}} | $dst {${mask}}, $src1, $src2}", | 
|  | 1883 | [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode | 
|  | 1884 | (_.VT (bitconvert (_.LdFrag addr:$src1))), | 
|  | 1885 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; | 
|  | 1886 | def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), | 
|  | 1887 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), | 
|  | 1888 | OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"## | 
|  | 1889 | _.BroadcastStr##", $dst | $dst, ${src1}" | 
|  | 1890 | ##_.BroadcastStr##", $src2}", | 
|  | 1891 | [(set _.KRC:$dst,(OpNode | 
|  | 1892 | (_.VT (X86VBroadcast | 
|  | 1893 | (_.ScalarLdFrag addr:$src1))), | 
|  | 1894 | (i32 imm:$src2)))], NoItinerary>,EVEX_B; | 
|  | 1895 | def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), | 
|  | 1896 | (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2), | 
|  | 1897 | OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"## | 
|  | 1898 | _.BroadcastStr##", $dst {${mask}} | $dst {${mask}}, ${src1}"## | 
|  | 1899 | _.BroadcastStr##", $src2}", | 
|  | 1900 | [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode | 
|  | 1901 | (_.VT (X86VBroadcast | 
|  | 1902 | (_.ScalarLdFrag addr:$src1))), | 
|  | 1903 | (i32 imm:$src2))))], NoItinerary>, | 
|  | 1904 | EVEX_B, EVEX_K; | 
|  | 1905 | } | 
|  | 1906 | } | 
|  | 1907 |  | 
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1908 | multiclass avx512_vector_fpclass_all<string OpcodeStr, | 
|  | 1909 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd, | 
|  | 1910 | string broadcast>{ | 
|  | 1911 | let Predicates = [prd] in { | 
|  | 1912 | defm Z    : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}", | 
|  | 1913 | broadcast>, EVEX_V512; | 
|  | 1914 | } | 
|  | 1915 | let Predicates = [prd, HasVLX] in { | 
|  | 1916 | defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}", | 
|  | 1917 | broadcast>, EVEX_V128; | 
|  | 1918 | defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}", | 
|  | 1919 | broadcast>, EVEX_V256; | 
|  | 1920 | } | 
|  | 1921 | } | 
|  | 1922 |  | 
|  | 1923 | multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec, | 
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1924 | bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{ | 
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1925 | defm PS : avx512_vector_fpclass_all<OpcodeStr,  avx512vl_f32_info, opcVec, | 
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1926 | VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>; | 
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1927 | defm PD : avx512_vector_fpclass_all<OpcodeStr,  avx512vl_f64_info, opcVec, | 
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1928 | VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W; | 
|  | 1929 | defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode, | 
|  | 1930 | f32x_info, prd>, EVEX_CD8<32, CD8VT1>; | 
|  | 1931 | defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode, | 
|  | 1932 | f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W; | 
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1933 | } | 
|  | 1934 |  | 
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1935 | defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass, | 
|  | 1936 | X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX; | 
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1937 |  | 
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1938 | //----------------------------------------------------------------- | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1939 | // Mask register copy, including | 
|  | 1940 | // - copy between mask registers | 
|  | 1941 | // - load/store mask registers | 
|  | 1942 | // - copy from GPR to mask register and vice versa | 
|  | 1943 | // | 
|  | 1944 | multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk, | 
|  | 1945 | string OpcodeStr, RegisterClass KRC, | 
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1946 | ValueType vvt, X86MemOperand x86memop> { | 
| Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 1947 | let hasSideEffects = 0 in { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1948 | def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1949 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1950 | let mayLoad = 1 in | 
|  | 1951 | def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1952 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), | 
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1953 | [(set KRC:$dst, (vvt (load addr:$src)))]>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1954 | let mayStore = 1 in | 
|  | 1955 | def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src), | 
| Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 1956 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), | 
|  | 1957 | [(store KRC:$src, addr:$dst)]>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1958 | } | 
|  | 1959 | } | 
|  | 1960 |  | 
|  | 1961 | multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk, | 
|  | 1962 | string OpcodeStr, | 
|  | 1963 | RegisterClass KRC, RegisterClass GRC> { | 
| Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 1964 | let hasSideEffects = 0 in { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1965 | def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1966 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1967 | def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1968 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1969 | } | 
|  | 1970 | } | 
|  | 1971 |  | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1972 | let Predicates = [HasDQI] in | 
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1973 | defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>, | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1974 | avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>, | 
|  | 1975 | VEX, PD; | 
|  | 1976 |  | 
|  | 1977 | let Predicates = [HasAVX512] in | 
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1978 | defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>, | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1979 | avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>, | 
| Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 1980 | VEX, PS; | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1981 |  | 
|  | 1982 | let Predicates = [HasBWI] in { | 
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1983 | defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>, | 
|  | 1984 | VEX, PD, VEX_W; | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1985 | defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>, | 
|  | 1986 | VEX, XD; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1987 | } | 
|  | 1988 |  | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1989 | let Predicates = [HasBWI] in { | 
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1990 | defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>, | 
|  | 1991 | VEX, PS, VEX_W; | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1992 | defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>, | 
|  | 1993 | VEX, XD, VEX_W; | 
|  | 1994 | } | 
|  | 1995 |  | 
|  | 1996 | // GR from/to mask register | 
|  | 1997 | let Predicates = [HasDQI] in { | 
|  | 1998 | def : Pat<(v8i1 (bitconvert (i8 GR8:$src))), | 
|  | 1999 | (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>; | 
|  | 2000 | def : Pat<(i8 (bitconvert (v8i1 VK8:$src))), | 
|  | 2001 | (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>; | 
|  | 2002 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2003 | let Predicates = [HasAVX512] in { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2004 | def : Pat<(v16i1 (bitconvert (i16 GR16:$src))), | 
|  | 2005 | (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>; | 
|  | 2006 | def : Pat<(i16 (bitconvert (v16i1 VK16:$src))), | 
|  | 2007 | (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>; | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2008 | } | 
|  | 2009 | let Predicates = [HasBWI] in { | 
|  | 2010 | def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>; | 
|  | 2011 | def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>; | 
|  | 2012 | } | 
|  | 2013 | let Predicates = [HasBWI] in { | 
|  | 2014 | def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>; | 
|  | 2015 | def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>; | 
|  | 2016 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2017 |  | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2018 | // Load/store kreg | 
|  | 2019 | let Predicates = [HasDQI] in { | 
|  | 2020 | def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst), | 
|  | 2021 | (KMOVBmk addr:$dst, VK8:$src)>; | 
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2022 | def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))), | 
|  | 2023 | (KMOVBkm addr:$src)>; | 
| Elena Demikhovsky | 9f83c73 | 2015-09-02 09:20:58 +0000 | [diff] [blame] | 2024 |  | 
|  | 2025 | def : Pat<(store VK4:$src, addr:$dst), | 
|  | 2026 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>; | 
|  | 2027 | def : Pat<(store VK2:$src, addr:$dst), | 
|  | 2028 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>; | 
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2029 | } | 
|  | 2030 | let Predicates = [HasAVX512, NoDQI] in { | 
|  | 2031 | def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst), | 
|  | 2032 | (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>; | 
|  | 2033 | def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))), | 
|  | 2034 | (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>; | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2035 | } | 
|  | 2036 | let Predicates = [HasAVX512] in { | 
|  | 2037 | def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2038 | (KMOVWmk addr:$dst, VK16:$src)>; | 
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2039 | def : Pat<(i1 (load addr:$src)), | 
| Elena Demikhovsky | f61727d | 2015-05-20 14:32:03 +0000 | [diff] [blame] | 2040 | (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0), | 
|  | 2041 | (MOV8rm addr:$src), sub_8bit)), | 
|  | 2042 | (i16 1)), VK1)>; | 
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2043 | def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))), | 
|  | 2044 | (KMOVWkm addr:$src)>; | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2045 | } | 
|  | 2046 | let Predicates = [HasBWI] in { | 
|  | 2047 | def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst), | 
|  | 2048 | (KMOVDmk addr:$dst, VK32:$src)>; | 
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2049 | def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))), | 
|  | 2050 | (KMOVDkm addr:$src)>; | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2051 | } | 
|  | 2052 | let Predicates = [HasBWI] in { | 
|  | 2053 | def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst), | 
|  | 2054 | (KMOVQmk addr:$dst, VK64:$src)>; | 
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2055 | def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))), | 
|  | 2056 | (KMOVQkm addr:$src)>; | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2057 | } | 
| Elena Demikhovsky | c5f6726 | 2013-12-17 08:33:15 +0000 | [diff] [blame] | 2058 |  | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2059 | let Predicates = [HasAVX512] in { | 
| Elena Demikhovsky | 34d2d76 | 2014-08-18 11:59:06 +0000 | [diff] [blame] | 2060 | def : Pat<(i1 (trunc (i64 GR64:$src))), | 
|  | 2061 | (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit), | 
|  | 2062 | (i32 1))), VK1)>; | 
|  | 2063 |  | 
| Elena Demikhovsky | 64c9548 | 2013-12-24 14:24:07 +0000 | [diff] [blame] | 2064 | def : Pat<(i1 (trunc (i32 GR32:$src))), | 
| Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 2065 | (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>; | 
| Elena Demikhovsky | 64c9548 | 2013-12-24 14:24:07 +0000 | [diff] [blame] | 2066 |  | 
|  | 2067 | def : Pat<(i1 (trunc (i8 GR8:$src))), | 
| Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 2068 | (COPY_TO_REGCLASS | 
|  | 2069 | (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))), | 
|  | 2070 | VK1)>; | 
|  | 2071 | def : Pat<(i1 (trunc (i16 GR16:$src))), | 
|  | 2072 | (COPY_TO_REGCLASS | 
|  | 2073 | (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))), | 
|  | 2074 | VK1)>; | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2075 |  | 
| Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 2076 | def : Pat<(i32 (zext VK1:$src)), | 
|  | 2077 | (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>; | 
| Elena Demikhovsky | 86c7b46 | 2015-05-27 14:09:33 +0000 | [diff] [blame] | 2078 | def : Pat<(i32 (anyext VK1:$src)), | 
|  | 2079 | (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>; | 
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2080 |  | 
| Elena Demikhovsky | 64c9548 | 2013-12-24 14:24:07 +0000 | [diff] [blame] | 2081 | def : Pat<(i8 (zext VK1:$src)), | 
|  | 2082 | (EXTRACT_SUBREG | 
| Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 2083 | (AND32ri (KMOVWrk | 
|  | 2084 | (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>; | 
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2085 | def : Pat<(i8 (anyext VK1:$src)), | 
|  | 2086 | (EXTRACT_SUBREG | 
|  | 2087 | (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>; | 
|  | 2088 |  | 
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 2089 | def : Pat<(i64 (zext VK1:$src)), | 
| Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 2090 | (AND64ri8 (SUBREG_TO_REG (i64 0), | 
|  | 2091 | (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>; | 
| Elena Demikhovsky | 750498c | 2014-02-17 07:29:33 +0000 | [diff] [blame] | 2092 | def : Pat<(i16 (zext VK1:$src)), | 
|  | 2093 | (EXTRACT_SUBREG | 
| Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 2094 | (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), | 
|  | 2095 | sub_16bit)>; | 
| Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 2096 | def : Pat<(v16i1 (scalar_to_vector VK1:$src)), | 
|  | 2097 | (COPY_TO_REGCLASS VK1:$src, VK16)>; | 
|  | 2098 | def : Pat<(v8i1 (scalar_to_vector VK1:$src)), | 
|  | 2099 | (COPY_TO_REGCLASS VK1:$src, VK8)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2100 | } | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2101 | let Predicates = [HasBWI] in { | 
|  | 2102 | def : Pat<(v32i1 (scalar_to_vector VK1:$src)), | 
|  | 2103 | (COPY_TO_REGCLASS VK1:$src, VK32)>; | 
|  | 2104 | def : Pat<(v64i1 (scalar_to_vector VK1:$src)), | 
|  | 2105 | (COPY_TO_REGCLASS VK1:$src, VK64)>; | 
|  | 2106 | } | 
|  | 2107 |  | 
|  | 2108 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2109 | // With AVX-512 only, 8-bit mask is promoted to 16-bit mask. | 
| Elena Demikhovsky | 75d1489 | 2015-05-10 10:33:32 +0000 | [diff] [blame] | 2110 | let Predicates = [HasAVX512, NoDQI] in { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2111 | // GR from/to 8-bit mask without native support | 
|  | 2112 | def : Pat<(v8i1 (bitconvert (i8 GR8:$src))), | 
|  | 2113 | (COPY_TO_REGCLASS | 
| Elena Demikhovsky | f61727d | 2015-05-20 14:32:03 +0000 | [diff] [blame] | 2114 | (KMOVWkr (MOVZX32rr8 GR8 :$src)), VK8)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2115 | def : Pat<(i8 (bitconvert (v8i1 VK8:$src))), | 
|  | 2116 | (EXTRACT_SUBREG | 
|  | 2117 | (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)), | 
|  | 2118 | sub_8bit)>; | 
| Elena Demikhovsky | 75d1489 | 2015-05-10 10:33:32 +0000 | [diff] [blame] | 2119 | } | 
| Elena Demikhovsky | f61727d | 2015-05-20 14:32:03 +0000 | [diff] [blame] | 2120 |  | 
| Elena Demikhovsky | 75d1489 | 2015-05-10 10:33:32 +0000 | [diff] [blame] | 2121 | let Predicates = [HasAVX512] in { | 
| Elena Demikhovsky | 9f423d6 | 2014-02-10 07:02:39 +0000 | [diff] [blame] | 2122 | def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), | 
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2123 | (COPY_TO_REGCLASS VK16:$src, VK1)>; | 
| Elena Demikhovsky | 9f423d6 | 2014-02-10 07:02:39 +0000 | [diff] [blame] | 2124 | def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), | 
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2125 | (COPY_TO_REGCLASS VK8:$src, VK1)>; | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2126 | } | 
|  | 2127 | let Predicates = [HasBWI] in { | 
|  | 2128 | def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), | 
|  | 2129 | (COPY_TO_REGCLASS VK32:$src, VK1)>; | 
|  | 2130 | def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), | 
|  | 2131 | (COPY_TO_REGCLASS VK64:$src, VK1)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2132 | } | 
|  | 2133 |  | 
|  | 2134 | // Mask unary operation | 
|  | 2135 | // - KNOT | 
|  | 2136 | multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr, | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2137 | RegisterClass KRC, SDPatternOperator OpNode, | 
|  | 2138 | Predicate prd> { | 
|  | 2139 | let Predicates = [prd] in | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2140 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2141 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2142 | [(set KRC:$dst, (OpNode KRC:$src))]>; | 
|  | 2143 | } | 
|  | 2144 |  | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2145 | multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr, | 
|  | 2146 | SDPatternOperator OpNode> { | 
|  | 2147 | defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, | 
|  | 2148 | HasDQI>, VEX, PD; | 
|  | 2149 | defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, | 
|  | 2150 | HasAVX512>, VEX, PS; | 
|  | 2151 | defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, | 
|  | 2152 | HasBWI>, VEX, PD, VEX_W; | 
|  | 2153 | defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, | 
|  | 2154 | HasBWI>, VEX, PS, VEX_W; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2155 | } | 
|  | 2156 |  | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2157 | defm KNOT : avx512_mask_unop_all<0x44, "knot", not>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2158 |  | 
| Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2159 | multiclass avx512_mask_unop_int<string IntName, string InstName> { | 
|  | 2160 | let Predicates = [HasAVX512] in | 
|  | 2161 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w") | 
|  | 2162 | (i16 GR16:$src)), | 
|  | 2163 | (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr") | 
|  | 2164 | (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>; | 
|  | 2165 | } | 
|  | 2166 | defm : avx512_mask_unop_int<"knot", "KNOT">; | 
|  | 2167 |  | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2168 | let Predicates = [HasDQI] in | 
|  | 2169 | def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>; | 
|  | 2170 | let Predicates = [HasAVX512] in | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2171 | def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>; | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2172 | let Predicates = [HasBWI] in | 
|  | 2173 | def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>; | 
|  | 2174 | let Predicates = [HasBWI] in | 
|  | 2175 | def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>; | 
|  | 2176 |  | 
|  | 2177 | // KNL does not support KMOVB, 8-bit mask is promoted to 16-bit | 
| Elena Demikhovsky | d2cb3c8 | 2015-02-12 08:40:34 +0000 | [diff] [blame] | 2178 | let Predicates = [HasAVX512, NoDQI] in { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2179 | def : Pat<(xor VK8:$src1,  (v8i1 immAllOnesV)), | 
|  | 2180 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2181 | def : Pat<(not VK8:$src), | 
|  | 2182 | (COPY_TO_REGCLASS | 
|  | 2183 | (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>; | 
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2184 | } | 
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2185 | def : Pat<(xor VK4:$src1,  (v4i1 immAllOnesV)), | 
|  | 2186 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>; | 
|  | 2187 | def : Pat<(xor VK2:$src1,  (v2i1 immAllOnesV)), | 
|  | 2188 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2189 |  | 
|  | 2190 | // Mask binary operation | 
| Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2191 | // - KAND, KANDN, KOR, KXNOR, KXOR | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2192 | multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr, | 
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2193 | RegisterClass KRC, SDPatternOperator OpNode, | 
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2194 | Predicate prd, bit IsCommutable> { | 
|  | 2195 | let Predicates = [prd], isCommutable = IsCommutable in | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2196 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2), | 
|  | 2197 | !strconcat(OpcodeStr, | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2198 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2199 | [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>; | 
|  | 2200 | } | 
|  | 2201 |  | 
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2202 | multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr, | 
| Igor Breger | 59ac339 | 2015-08-31 11:50:23 +0000 | [diff] [blame] | 2203 | SDPatternOperator OpNode, bit IsCommutable, | 
|  | 2204 | Predicate prdW = HasAVX512> { | 
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2205 | defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, | 
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2206 | HasDQI, IsCommutable>, VEX_4V, VEX_L, PD; | 
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2207 | defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, | 
| Igor Breger | 59ac339 | 2015-08-31 11:50:23 +0000 | [diff] [blame] | 2208 | prdW, IsCommutable>, VEX_4V, VEX_L, PS; | 
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2209 | defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, | 
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2210 | HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD; | 
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2211 | defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, | 
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2212 | HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2213 | } | 
|  | 2214 |  | 
|  | 2215 | def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>; | 
|  | 2216 | def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>; | 
|  | 2217 |  | 
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2218 | defm KAND  : avx512_mask_binop_all<0x41, "kand",  and,  1>; | 
|  | 2219 | defm KOR   : avx512_mask_binop_all<0x45, "kor",   or,   1>; | 
|  | 2220 | defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>; | 
|  | 2221 | defm KXOR  : avx512_mask_binop_all<0x47, "kxor",  xor,  1>; | 
|  | 2222 | defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>; | 
| Igor Breger | 59ac339 | 2015-08-31 11:50:23 +0000 | [diff] [blame] | 2223 | defm KADD  : avx512_mask_binop_all<0x4A, "kadd",  add,  1, HasDQI>; | 
| Elena Demikhovsky | b64d7e8 | 2013-12-25 10:06:40 +0000 | [diff] [blame] | 2224 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2225 | multiclass avx512_mask_binop_int<string IntName, string InstName> { | 
|  | 2226 | let Predicates = [HasAVX512] in | 
| Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2227 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w") | 
|  | 2228 | (i16 GR16:$src1), (i16 GR16:$src2)), | 
|  | 2229 | (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr") | 
|  | 2230 | (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)), | 
|  | 2231 | (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2232 | } | 
|  | 2233 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2234 | defm : avx512_mask_binop_int<"kand",  "KAND">; | 
|  | 2235 | defm : avx512_mask_binop_int<"kandn", "KANDN">; | 
|  | 2236 | defm : avx512_mask_binop_int<"kor",   "KOR">; | 
|  | 2237 | defm : avx512_mask_binop_int<"kxnor", "KXNOR">; | 
|  | 2238 | defm : avx512_mask_binop_int<"kxor",  "KXOR">; | 
| Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2239 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2240 | multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> { | 
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2241 | // With AVX512F, 8-bit mask is promoted to 16-bit mask, | 
|  | 2242 | // for the DQI set, this type is legal and KxxxB instruction is used | 
|  | 2243 | let Predicates = [NoDQI] in | 
|  | 2244 | def : Pat<(OpNode VK8:$src1, VK8:$src2), | 
|  | 2245 | (COPY_TO_REGCLASS | 
|  | 2246 | (Inst (COPY_TO_REGCLASS VK8:$src1, VK16), | 
|  | 2247 | (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>; | 
|  | 2248 |  | 
|  | 2249 | // All types smaller than 8 bits require conversion anyway | 
|  | 2250 | def : Pat<(OpNode VK1:$src1, VK1:$src2), | 
|  | 2251 | (COPY_TO_REGCLASS (Inst | 
|  | 2252 | (COPY_TO_REGCLASS VK1:$src1, VK16), | 
|  | 2253 | (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>; | 
|  | 2254 | def : Pat<(OpNode VK2:$src1, VK2:$src2), | 
|  | 2255 | (COPY_TO_REGCLASS (Inst | 
|  | 2256 | (COPY_TO_REGCLASS VK2:$src1, VK16), | 
|  | 2257 | (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>; | 
|  | 2258 | def : Pat<(OpNode VK4:$src1, VK4:$src2), | 
|  | 2259 | (COPY_TO_REGCLASS (Inst | 
|  | 2260 | (COPY_TO_REGCLASS VK4:$src1, VK16), | 
|  | 2261 | (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2262 | } | 
|  | 2263 |  | 
|  | 2264 | defm : avx512_binop_pat<and,  KANDWrr>; | 
|  | 2265 | defm : avx512_binop_pat<andn, KANDNWrr>; | 
|  | 2266 | defm : avx512_binop_pat<or,   KORWrr>; | 
|  | 2267 | defm : avx512_binop_pat<xnor, KXNORWrr>; | 
|  | 2268 | defm : avx512_binop_pat<xor,  KXORWrr>; | 
|  | 2269 |  | 
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2270 | def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)), | 
|  | 2271 | (KXNORWrr VK16:$src1, VK16:$src2)>; | 
|  | 2272 | def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)), | 
| Elena Demikhovsky | 00c9ad5 | 2015-06-10 06:49:28 +0000 | [diff] [blame] | 2273 | (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>; | 
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2274 | def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)), | 
| Elena Demikhovsky | 00c9ad5 | 2015-06-10 06:49:28 +0000 | [diff] [blame] | 2275 | (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>; | 
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2276 | def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)), | 
| Elena Demikhovsky | 00c9ad5 | 2015-06-10 06:49:28 +0000 | [diff] [blame] | 2277 | (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>; | 
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2278 |  | 
|  | 2279 | let Predicates = [NoDQI] in | 
|  | 2280 | def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)), | 
|  | 2281 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16), | 
|  | 2282 | (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>; | 
|  | 2283 |  | 
|  | 2284 | def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)), | 
|  | 2285 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16), | 
|  | 2286 | (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>; | 
|  | 2287 |  | 
|  | 2288 | def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)), | 
|  | 2289 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16), | 
|  | 2290 | (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>; | 
|  | 2291 |  | 
|  | 2292 | def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)), | 
|  | 2293 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16), | 
|  | 2294 | (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>; | 
|  | 2295 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2296 | // Mask unpacking | 
| Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 2297 | multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT, | 
|  | 2298 | RegisterClass KRCSrc, Predicate prd> { | 
|  | 2299 | let Predicates = [prd] in { | 
|  | 2300 | def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst), | 
|  | 2301 | (ins KRC:$src1, KRC:$src2), | 
|  | 2302 | "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, | 
|  | 2303 | VEX_4V, VEX_L; | 
|  | 2304 |  | 
|  | 2305 | def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)), | 
|  | 2306 | (!cast<Instruction>(NAME##rr) | 
|  | 2307 | (COPY_TO_REGCLASS KRCSrc:$src2, KRC), | 
|  | 2308 | (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>; | 
|  | 2309 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2310 | } | 
|  | 2311 |  | 
| Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 2312 | defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD; | 
|  | 2313 | defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS; | 
|  | 2314 | defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2315 |  | 
|  | 2316 | multiclass avx512_mask_unpck_int<string IntName, string InstName> { | 
|  | 2317 | let Predicates = [HasAVX512] in | 
| Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2318 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw") | 
|  | 2319 | (i16 GR16:$src1), (i16 GR16:$src2)), | 
|  | 2320 | (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr") | 
|  | 2321 | (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)), | 
|  | 2322 | (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2323 | } | 
| Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2324 | defm : avx512_mask_unpck_int<"kunpck",  "KUNPCK">; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2325 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2326 | // Mask bit testing | 
|  | 2327 | multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC, | 
| Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 2328 | SDNode OpNode, Predicate prd> { | 
|  | 2329 | let Predicates = [prd], Defs = [EFLAGS] in | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2330 | def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2331 | !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2332 | [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>; | 
|  | 2333 | } | 
|  | 2334 |  | 
| Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 2335 | multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 2336 | Predicate prdW = HasAVX512> { | 
|  | 2337 | defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>, | 
|  | 2338 | VEX, PD; | 
|  | 2339 | defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>, | 
|  | 2340 | VEX, PS; | 
|  | 2341 | defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>, | 
|  | 2342 | VEX, PS, VEX_W; | 
|  | 2343 | defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>, | 
|  | 2344 | VEX, PD, VEX_W; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2345 | } | 
|  | 2346 |  | 
|  | 2347 | defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>; | 
| Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 2348 | defm KTEST   : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>; | 
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2349 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2350 | // Mask shift | 
|  | 2351 | multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC, | 
|  | 2352 | SDNode OpNode> { | 
|  | 2353 | let Predicates = [HasAVX512] in | 
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2354 | def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2355 | !strconcat(OpcodeStr, | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2356 | "\t{$imm, $src, $dst|$dst, $src, $imm}"), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2357 | [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>; | 
|  | 2358 | } | 
|  | 2359 |  | 
|  | 2360 | multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr, | 
|  | 2361 | SDNode OpNode> { | 
|  | 2362 | defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>, | 
| Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2363 | VEX, TAPD, VEX_W; | 
|  | 2364 | let Predicates = [HasDQI] in | 
|  | 2365 | defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>, | 
|  | 2366 | VEX, TAPD; | 
|  | 2367 | let Predicates = [HasBWI] in { | 
|  | 2368 | defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>, | 
|  | 2369 | VEX, TAPD, VEX_W; | 
|  | 2370 | let Predicates = [HasDQI] in | 
|  | 2371 | defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>, | 
|  | 2372 | VEX, TAPD; | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 2373 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2374 | } | 
|  | 2375 |  | 
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2376 | defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>; | 
|  | 2377 | defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2378 |  | 
|  | 2379 | // Mask setting all 0s or 1s | 
|  | 2380 | multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> { | 
|  | 2381 | let Predicates = [HasAVX512] in | 
|  | 2382 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in | 
|  | 2383 | def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "", | 
|  | 2384 | [(set KRC:$dst, (VT Val))]>; | 
|  | 2385 | } | 
|  | 2386 |  | 
|  | 2387 | multiclass avx512_mask_setop_w<PatFrag Val> { | 
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2388 | defm B : avx512_mask_setop<VK8,   v8i1, Val>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2389 | defm W : avx512_mask_setop<VK16, v16i1, Val>; | 
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2390 | defm D : avx512_mask_setop<VK32,  v32i1, Val>; | 
|  | 2391 | defm Q : avx512_mask_setop<VK64, v64i1, Val>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2392 | } | 
|  | 2393 |  | 
|  | 2394 | defm KSET0 : avx512_mask_setop_w<immAllZerosV>; | 
|  | 2395 | defm KSET1 : avx512_mask_setop_w<immAllOnesV>; | 
|  | 2396 |  | 
|  | 2397 | // With AVX-512 only, 8-bit mask is promoted to 16-bit mask. | 
|  | 2398 | let Predicates = [HasAVX512] in { | 
|  | 2399 | def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>; | 
|  | 2400 | def : Pat<(v8i1 immAllOnesV),  (COPY_TO_REGCLASS (KSET1W), VK8)>; | 
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2401 | def : Pat<(v4i1 immAllOnesV),  (COPY_TO_REGCLASS (KSET1W), VK4)>; | 
|  | 2402 | def : Pat<(v2i1 immAllOnesV),  (COPY_TO_REGCLASS (KSET1W), VK2)>; | 
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 2403 | def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>; | 
| Elena Demikhovsky | 1d6a495 | 2015-05-17 07:28:51 +0000 | [diff] [blame] | 2404 | def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>; | 
|  | 2405 | def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2406 | } | 
|  | 2407 | def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))), | 
|  | 2408 | (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>; | 
|  | 2409 |  | 
|  | 2410 | def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))), | 
|  | 2411 | (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>; | 
|  | 2412 |  | 
|  | 2413 | def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))), | 
|  | 2414 | (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>; | 
|  | 2415 |  | 
| Elena Demikhovsky | 86c7b46 | 2015-05-27 14:09:33 +0000 | [diff] [blame] | 2416 | def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))), | 
|  | 2417 | (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>; | 
|  | 2418 |  | 
|  | 2419 | def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))), | 
|  | 2420 | (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>; | 
|  | 2421 |  | 
| Robert Khasanov | 5aa4445 | 2014-09-30 11:41:54 +0000 | [diff] [blame] | 2422 | let Predicates = [HasVLX] in { | 
|  | 2423 | def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))), | 
|  | 2424 | (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>; | 
|  | 2425 | def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))), | 
|  | 2426 | (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>; | 
| Elena Demikhovsky | de05f10 | 2015-03-05 15:11:35 +0000 | [diff] [blame] | 2427 | def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))), | 
|  | 2428 | (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>; | 
| Robert Khasanov | 5aa4445 | 2014-09-30 11:41:54 +0000 | [diff] [blame] | 2429 | def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))), | 
|  | 2430 | (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>; | 
|  | 2431 | def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))), | 
|  | 2432 | (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>; | 
|  | 2433 | } | 
|  | 2434 |  | 
| Elena Demikhovsky | 9737e38 | 2014-03-02 09:19:44 +0000 | [diff] [blame] | 2435 | def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))), | 
| Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2436 | (v8i1 (COPY_TO_REGCLASS | 
|  | 2437 | (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), | 
|  | 2438 | (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>; | 
| Elena Demikhovsky | 9737e38 | 2014-03-02 09:19:44 +0000 | [diff] [blame] | 2439 |  | 
|  | 2440 | def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))), | 
| Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2441 | (v8i1 (COPY_TO_REGCLASS | 
|  | 2442 | (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), | 
|  | 2443 | (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>; | 
| Elena Demikhovsky | de05f10 | 2015-03-05 15:11:35 +0000 | [diff] [blame] | 2444 |  | 
|  | 2445 | def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))), | 
|  | 2446 | (v4i1 (COPY_TO_REGCLASS | 
|  | 2447 | (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16), | 
|  | 2448 | (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>; | 
|  | 2449 |  | 
|  | 2450 | def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))), | 
|  | 2451 | (v4i1 (COPY_TO_REGCLASS | 
|  | 2452 | (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), | 
|  | 2453 | (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>; | 
|  | 2454 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2455 | //===----------------------------------------------------------------------===// | 
|  | 2456 | // AVX-512 - Aligned and unaligned load and store | 
|  | 2457 | // | 
|  | 2458 |  | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2459 |  | 
|  | 2460 | multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2461 | PatFrag ld_frag, PatFrag mload, | 
|  | 2462 | bit IsReMaterializable = 1> { | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2463 | let hasSideEffects = 0 in { | 
|  | 2464 | def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src), | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2465 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2466 | _.ExeDomain>, EVEX; | 
|  | 2467 | def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), | 
|  | 2468 | (ins _.KRCWM:$mask,  _.RC:$src), | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2469 | !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|", | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2470 | "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>, | 
|  | 2471 | EVEX, EVEX_KZ; | 
|  | 2472 |  | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2473 | let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable, | 
|  | 2474 | SchedRW = [WriteLoad] in | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2475 | def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src), | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2476 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2477 | [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))], | 
|  | 2478 | _.ExeDomain>, EVEX; | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2479 |  | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2480 | let Constraints = "$src0 = $dst" in { | 
|  | 2481 | def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), | 
|  | 2482 | (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1), | 
|  | 2483 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", | 
|  | 2484 | "${dst} {${mask}}, $src1}"), | 
|  | 2485 | [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask, | 
|  | 2486 | (_.VT _.RC:$src1), | 
|  | 2487 | (_.VT _.RC:$src0))))], _.ExeDomain>, | 
|  | 2488 | EVEX, EVEX_K; | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2489 | let mayLoad = 1, SchedRW = [WriteLoad] in | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2490 | def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), | 
|  | 2491 | (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1), | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2492 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", | 
|  | 2493 | "${dst} {${mask}}, $src1}"), | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2494 | [(set _.RC:$dst, (_.VT | 
|  | 2495 | (vselect _.KRCWM:$mask, | 
|  | 2496 | (_.VT (bitconvert (ld_frag addr:$src1))), | 
|  | 2497 | (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K; | 
| Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2498 | } | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2499 | let mayLoad = 1, SchedRW = [WriteLoad] in | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2500 | def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), | 
|  | 2501 | (ins _.KRCWM:$mask, _.MemOp:$src), | 
|  | 2502 | OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"# | 
|  | 2503 | "${dst} {${mask}} {z}, $src}", | 
|  | 2504 | [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask, | 
|  | 2505 | (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))], | 
|  | 2506 | _.ExeDomain>, EVEX, EVEX_KZ; | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2507 | } | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2508 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)), | 
|  | 2509 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; | 
|  | 2510 |  | 
|  | 2511 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)), | 
|  | 2512 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; | 
|  | 2513 |  | 
|  | 2514 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))), | 
|  | 2515 | (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0, | 
|  | 2516 | _.KRCWM:$mask, addr:$ptr)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2517 | } | 
|  | 2518 |  | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2519 | multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr, | 
|  | 2520 | AVX512VLVectorVTInfo _, | 
|  | 2521 | Predicate prd, | 
|  | 2522 | bit IsReMaterializable = 1> { | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2523 | let Predicates = [prd] in | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2524 | defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag, | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2525 | masked_load_aligned512, IsReMaterializable>, EVEX_V512; | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2526 |  | 
|  | 2527 | let Predicates = [prd, HasVLX] in { | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2528 | defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag, | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2529 | masked_load_aligned256, IsReMaterializable>, EVEX_V256; | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2530 | defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag, | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2531 | masked_load_aligned128, IsReMaterializable>, EVEX_V128; | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2532 | } | 
|  | 2533 | } | 
|  | 2534 |  | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2535 | multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, | 
|  | 2536 | AVX512VLVectorVTInfo _, | 
|  | 2537 | Predicate prd, | 
|  | 2538 | bit IsReMaterializable = 1> { | 
|  | 2539 | let Predicates = [prd] in | 
|  | 2540 | defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag, | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2541 | masked_load_unaligned, IsReMaterializable>, EVEX_V512; | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2542 |  | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2543 | let Predicates = [prd, HasVLX] in { | 
|  | 2544 | defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag, | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2545 | masked_load_unaligned, IsReMaterializable>, EVEX_V256; | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2546 | defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag, | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2547 | masked_load_unaligned, IsReMaterializable>, EVEX_V128; | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2548 | } | 
|  | 2549 | } | 
|  | 2550 |  | 
|  | 2551 | multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2552 | PatFrag st_frag, PatFrag mstore> { | 
| Craig Topper | 9fdd078 | 2015-01-15 09:37:15 +0000 | [diff] [blame] | 2553 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in { | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2554 | def rr_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src), | 
|  | 2555 | OpcodeStr # "\t{$src, $dst|$dst, $src}", [], | 
|  | 2556 | _.ExeDomain>, EVEX; | 
| Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2557 | let Constraints = "$src1 = $dst" in | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2558 | def rrk_alt : AVX512PI<opc, MRMDestReg, (outs  _.RC:$dst), | 
|  | 2559 | (ins _.RC:$src1, _.KRCWM:$mask, _.RC:$src2), | 
|  | 2560 | OpcodeStr # | 
|  | 2561 | "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}", | 
|  | 2562 | [], _.ExeDomain>,  EVEX, EVEX_K; | 
|  | 2563 | def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs  _.RC:$dst), | 
|  | 2564 | (ins _.KRCWM:$mask, _.RC:$src), | 
|  | 2565 | OpcodeStr # | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 2566 | "\t{$src, ${dst} {${mask}} {z}|" # | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2567 | "${dst} {${mask}} {z}, $src}", | 
|  | 2568 | [], _.ExeDomain>, EVEX, EVEX_KZ; | 
| Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2569 | } | 
|  | 2570 | let mayStore = 1 in { | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2571 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src), | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2572 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2573 | [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX; | 
| Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2574 | def mrk : AVX512PI<opc, MRMDestMem, (outs), | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2575 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), | 
|  | 2576 | OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}", | 
|  | 2577 | [], _.ExeDomain>, EVEX, EVEX_K; | 
| Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2578 | } | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2579 |  | 
|  | 2580 | def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)), | 
|  | 2581 | (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr, | 
|  | 2582 | _.KRCWM:$mask, _.RC:$src)>; | 
| Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2583 | } | 
|  | 2584 |  | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2585 |  | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2586 | multiclass avx512_store_vl< bits<8> opc, string OpcodeStr, | 
|  | 2587 | AVX512VLVectorVTInfo _, Predicate prd> { | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2588 | let Predicates = [prd] in | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2589 | defm Z : avx512_store<opc, OpcodeStr, _.info512, store, | 
|  | 2590 | masked_store_unaligned>, EVEX_V512; | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2591 |  | 
|  | 2592 | let Predicates = [prd, HasVLX] in { | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2593 | defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store, | 
|  | 2594 | masked_store_unaligned>, EVEX_V256; | 
|  | 2595 | defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store, | 
|  | 2596 | masked_store_unaligned>, EVEX_V128; | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2597 | } | 
|  | 2598 | } | 
|  | 2599 |  | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2600 | multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr, | 
|  | 2601 | AVX512VLVectorVTInfo _,  Predicate prd> { | 
|  | 2602 | let Predicates = [prd] in | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2603 | defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512, | 
|  | 2604 | masked_store_aligned512>, EVEX_V512; | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2605 |  | 
|  | 2606 | let Predicates = [prd, HasVLX] in { | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2607 | defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256, | 
|  | 2608 | masked_store_aligned256>, EVEX_V256; | 
|  | 2609 | defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore, | 
|  | 2610 | masked_store_aligned128>, EVEX_V128; | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2611 | } | 
|  | 2612 | } | 
|  | 2613 |  | 
|  | 2614 | defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info, | 
|  | 2615 | HasAVX512>, | 
|  | 2616 | avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info, | 
|  | 2617 | HasAVX512>,  PS, EVEX_CD8<32, CD8VF>; | 
|  | 2618 |  | 
|  | 2619 | defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info, | 
|  | 2620 | HasAVX512>, | 
|  | 2621 | avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info, | 
|  | 2622 | HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>; | 
|  | 2623 |  | 
|  | 2624 | defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>, | 
|  | 2625 | avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>, | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2626 | PS, EVEX_CD8<32, CD8VF>; | 
|  | 2627 |  | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2628 | defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>, | 
|  | 2629 | avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>, | 
|  | 2630 | PD, VEX_W, EVEX_CD8<64, CD8VF>; | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2631 |  | 
| Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2632 | def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr, | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2633 | (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)), | 
| Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2634 | (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2635 |  | 
| Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2636 | def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr, | 
|  | 2637 | (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)), | 
|  | 2638 | (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2639 |  | 
| Adam Nemet | 3e8b22b | 2015-01-16 18:50:09 +0000 | [diff] [blame] | 2640 | def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr, | 
|  | 2641 | (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)), | 
|  | 2642 | (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>; | 
|  | 2643 |  | 
|  | 2644 | def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr, | 
|  | 2645 | (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)), | 
|  | 2646 | (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>; | 
|  | 2647 |  | 
|  | 2648 | def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr, | 
|  | 2649 | (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))), | 
|  | 2650 | (VMOVAPDZrm addr:$ptr)>; | 
|  | 2651 |  | 
|  | 2652 | def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr, | 
|  | 2653 | (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))), | 
|  | 2654 | (VMOVAPSZrm addr:$ptr)>; | 
|  | 2655 |  | 
| Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2656 | def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src), | 
|  | 2657 | GR16:$mask), | 
|  | 2658 | (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), | 
|  | 2659 | VR512:$src)>; | 
|  | 2660 | def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src), | 
|  | 2661 | GR8:$mask), | 
|  | 2662 | (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), | 
|  | 2663 | VR512:$src)>; | 
| Elena Demikhovsky | 1f3ed41 | 2013-10-22 09:19:28 +0000 | [diff] [blame] | 2664 |  | 
| Adam Nemet | 3e8b22b | 2015-01-16 18:50:09 +0000 | [diff] [blame] | 2665 | def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src), | 
|  | 2666 | GR16:$mask), | 
|  | 2667 | (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), | 
|  | 2668 | VR512:$src)>; | 
|  | 2669 | def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src), | 
|  | 2670 | GR8:$mask), | 
|  | 2671 | (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), | 
|  | 2672 | VR512:$src)>; | 
|  | 2673 |  | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2674 | let Predicates = [HasAVX512, NoVLX] in { | 
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 2675 | def: Pat<(X86mstore addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)), | 
| Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 2676 | (VMOVUPSZmrk addr:$ptr, | 
|  | 2677 | (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), | 
|  | 2678 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>; | 
|  | 2679 |  | 
|  | 2680 | def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)), | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 2681 | (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz | 
| Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 2682 | (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>; | 
|  | 2683 |  | 
| Elena Demikhovsky | fb73ca5 | 2014-12-19 23:27:57 +0000 | [diff] [blame] | 2684 | def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))), | 
|  | 2685 | (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk | 
|  | 2686 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm), | 
|  | 2687 | (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>; | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2688 | } | 
| Elena Demikhovsky | fb73ca5 | 2014-12-19 23:27:57 +0000 | [diff] [blame] | 2689 |  | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2690 | defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info, | 
|  | 2691 | HasAVX512>, | 
|  | 2692 | avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info, | 
|  | 2693 | HasAVX512>, PD, EVEX_CD8<32, CD8VF>; | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2694 |  | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2695 | defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info, | 
|  | 2696 | HasAVX512>, | 
|  | 2697 | avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info, | 
|  | 2698 | HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>; | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2699 |  | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2700 | defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>, | 
|  | 2701 | avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2702 | HasBWI>, XD, EVEX_CD8<8, CD8VF>; | 
|  | 2703 |  | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2704 | defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>, | 
|  | 2705 | avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2706 | HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>; | 
|  | 2707 |  | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2708 | defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>, | 
|  | 2709 | avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2710 | HasAVX512>, XS, EVEX_CD8<32, CD8VF>; | 
|  | 2711 |  | 
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2712 | defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>, | 
|  | 2713 | avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2714 | HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>; | 
| Elena Demikhovsky | 1f3ed41 | 2013-10-22 09:19:28 +0000 | [diff] [blame] | 2715 |  | 
| Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 2716 | def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr, | 
|  | 2717 | (v16i32 immAllZerosV), GR16:$mask)), | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2718 | (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>; | 
| Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 2719 |  | 
|  | 2720 | def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr, | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2721 | (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)), | 
|  | 2722 | (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>; | 
| Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 2723 |  | 
| Elena Demikhovsky | e73333a | 2014-05-04 13:35:37 +0000 | [diff] [blame] | 2724 | def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src), | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2725 | GR16:$mask), | 
|  | 2726 | (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), | 
| Elena Demikhovsky | e73333a | 2014-05-04 13:35:37 +0000 | [diff] [blame] | 2727 | VR512:$src)>; | 
|  | 2728 | def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src), | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2729 | GR8:$mask), | 
|  | 2730 | (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), | 
| Elena Demikhovsky | e73333a | 2014-05-04 13:35:37 +0000 | [diff] [blame] | 2731 | VR512:$src)>; | 
|  | 2732 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2733 | let AddedComplexity = 20 in { | 
| Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2734 | def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src), | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2735 | (bc_v8i64 (v16i32 immAllZerosV)))), | 
|  | 2736 | (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>; | 
| Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2737 |  | 
|  | 2738 | def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)), | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2739 | (v8i64 VR512:$src))), | 
|  | 2740 | (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)), | 
| Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2741 | VK8), VR512:$src)>; | 
|  | 2742 |  | 
|  | 2743 | def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src), | 
|  | 2744 | (v16i32 immAllZerosV))), | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2745 | (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>; | 
| Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2746 |  | 
|  | 2747 | def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV), | 
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2748 | (v16i32 VR512:$src))), | 
|  | 2749 | (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2750 | } | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2751 | // NoVLX patterns | 
|  | 2752 | let Predicates = [HasAVX512, NoVLX] in { | 
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 2753 | def: Pat<(X86mstore addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)), | 
| Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 2754 | (VMOVDQU32Zmrk addr:$ptr, | 
|  | 2755 | (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), | 
|  | 2756 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>; | 
|  | 2757 |  | 
|  | 2758 | def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)), | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 2759 | (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz | 
| Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 2760 | (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>; | 
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2761 | } | 
| Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 2762 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2763 | // Move Int Doubleword to Packed Double Int | 
|  | 2764 | // | 
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2765 | def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2766 | "vmovd\t{$src, $dst|$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2767 | [(set VR128X:$dst, | 
|  | 2768 | (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>, | 
|  | 2769 | EVEX, VEX_LIG; | 
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2770 | def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2771 | "vmovd\t{$src, $dst|$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2772 | [(set VR128X:$dst, | 
|  | 2773 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))], | 
|  | 2774 | IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>; | 
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2775 | def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2776 | "vmovq\t{$src, $dst|$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2777 | [(set VR128X:$dst, | 
|  | 2778 | (v2i64 (scalar_to_vector GR64:$src)))], | 
|  | 2779 | IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG; | 
| Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2780 | let isCodeGenOnly = 1 in { | 
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2781 | def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2782 | "vmovq\t{$src, $dst|$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2783 | [(set FR64:$dst, (bitconvert GR64:$src))], | 
|  | 2784 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>; | 
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2785 | def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2786 | "vmovq\t{$src, $dst|$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2787 | [(set GR64:$dst, (bitconvert FR64:$src))], | 
|  | 2788 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>; | 
| Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2789 | } | 
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2790 | def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2791 | "vmovq\t{$src, $dst|$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2792 | [(store (i64 (bitconvert FR64:$src)), addr:$dst)], | 
|  | 2793 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>, | 
|  | 2794 | EVEX_CD8<64, CD8VT1>; | 
|  | 2795 |  | 
|  | 2796 | // Move Int Doubleword to Single Scalar | 
|  | 2797 | // | 
| Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2798 | let isCodeGenOnly = 1 in { | 
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2799 | def VMOVDI2SSZrr  : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2800 | "vmovd\t{$src, $dst|$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2801 | [(set FR32X:$dst, (bitconvert GR32:$src))], | 
|  | 2802 | IIC_SSE_MOVDQ>, EVEX, VEX_LIG; | 
|  | 2803 |  | 
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2804 | def VMOVDI2SSZrm  : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2805 | "vmovd\t{$src, $dst|$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2806 | [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))], | 
|  | 2807 | IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>; | 
| Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2808 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2809 |  | 
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2810 | // Move doubleword from xmm register to r/m32 | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2811 | // | 
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2812 | def VMOVPDI2DIZrr  : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2813 | "vmovd\t{$src, $dst|$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2814 | [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src), | 
|  | 2815 | (iPTR 0)))], IIC_SSE_MOVD_ToGP>, | 
|  | 2816 | EVEX, VEX_LIG; | 
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2817 | def VMOVPDI2DIZmr  : AVX512BI<0x7E, MRMDestMem, (outs), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2818 | (ins i32mem:$dst, VR128X:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2819 | "vmovd\t{$src, $dst|$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2820 | [(store (i32 (vector_extract (v4i32 VR128X:$src), | 
|  | 2821 | (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>, | 
|  | 2822 | EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>; | 
|  | 2823 |  | 
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2824 | // Move quadword from xmm1 register to r/m64 | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2825 | // | 
|  | 2826 | def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2827 | "vmovq\t{$src, $dst|$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2828 | [(set GR64:$dst, (extractelt (v2i64 VR128X:$src), | 
|  | 2829 | (iPTR 0)))], | 
| Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 2830 | IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2831 | Requires<[HasAVX512, In64BitMode]>; | 
|  | 2832 |  | 
| Elena Demikhovsky | 85aeffa | 2013-10-03 12:03:26 +0000 | [diff] [blame] | 2833 | def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2834 | (ins i64mem:$dst, VR128X:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2835 | "vmovq\t{$src, $dst|$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2836 | [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)), | 
|  | 2837 | addr:$dst)], IIC_SSE_MOVDQ>, | 
| Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 2838 | EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2839 | Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>; | 
|  | 2840 |  | 
|  | 2841 | // Move Scalar Single to Double Int | 
|  | 2842 | // | 
| Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2843 | let isCodeGenOnly = 1 in { | 
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2844 | def VMOVSS2DIZrr  : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2845 | (ins FR32X:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2846 | "vmovd\t{$src, $dst|$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2847 | [(set GR32:$dst, (bitconvert FR32X:$src))], | 
|  | 2848 | IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG; | 
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2849 | def VMOVSS2DIZmr  : AVX512BI<0x7E, MRMDestMem, (outs), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2850 | (ins i32mem:$dst, FR32X:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2851 | "vmovd\t{$src, $dst|$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2852 | [(store (i32 (bitconvert FR32X:$src)), addr:$dst)], | 
|  | 2853 | IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>; | 
| Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2854 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2855 |  | 
|  | 2856 | // Move Quadword Int to Packed Quadword Int | 
|  | 2857 | // | 
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2858 | def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2859 | (ins i64mem:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2860 | "vmovq\t{$src, $dst|$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2861 | [(set VR128X:$dst, | 
|  | 2862 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, | 
|  | 2863 | EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; | 
|  | 2864 |  | 
|  | 2865 | //===----------------------------------------------------------------------===// | 
|  | 2866 | // AVX-512  MOVSS, MOVSD | 
|  | 2867 | //===----------------------------------------------------------------------===// | 
|  | 2868 |  | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 2869 | multiclass avx512_move_scalar <string asm, RegisterClass RC, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2870 | SDNode OpNode, ValueType vt, | 
|  | 2871 | X86MemOperand x86memop, PatFrag mem_pat> { | 
| Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 2872 | let hasSideEffects = 0 in { | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 2873 | def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2874 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2875 | [(set VR128X:$dst, (vt (OpNode VR128X:$src1, | 
|  | 2876 | (scalar_to_vector RC:$src2))))], | 
|  | 2877 | IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG; | 
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2878 | let Constraints = "$src1 = $dst" in | 
|  | 2879 | def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst), | 
|  | 2880 | (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3), | 
|  | 2881 | !strconcat(asm, | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2882 | "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"), | 
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2883 | [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2884 | def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2885 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2886 | [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>, | 
|  | 2887 | EVEX, VEX_LIG; | 
| Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 2888 | let mayStore = 1 in { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2889 | def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2890 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2891 | [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>, | 
|  | 2892 | EVEX, VEX_LIG; | 
| Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 2893 | def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2894 | !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"), | 
| Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 2895 | [], IIC_SSE_MOV_S_MR>, | 
|  | 2896 | EVEX, VEX_LIG, EVEX_K; | 
|  | 2897 | } // mayStore | 
| Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 2898 | } //hasSideEffects = 0 | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2899 | } | 
|  | 2900 |  | 
|  | 2901 | let ExeDomain = SSEPackedSingle in | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2902 | defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2903 | loadf32>, XS, EVEX_CD8<32, CD8VT1>; | 
|  | 2904 |  | 
|  | 2905 | let ExeDomain = SSEPackedDouble in | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2906 | defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2907 | loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>; | 
|  | 2908 |  | 
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2909 | def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))), | 
|  | 2910 | (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X), | 
|  | 2911 | VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>; | 
|  | 2912 |  | 
|  | 2913 | def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))), | 
|  | 2914 | (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X), | 
|  | 2915 | VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2916 |  | 
| Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 2917 | def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask), | 
|  | 2918 | (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)), | 
|  | 2919 | (COPY_TO_REGCLASS VR128X:$src, FR32X))>; | 
|  | 2920 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2921 | // For the disassembler | 
| Craig Topper | 3484fc2 | 2014-01-05 04:17:28 +0000 | [diff] [blame] | 2922 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2923 | def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst), | 
|  | 2924 | (ins VR128X:$src1, FR32X:$src2), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2925 | "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [], | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2926 | IIC_SSE_MOV_S_RR>, | 
|  | 2927 | XS, EVEX_4V, VEX_LIG; | 
|  | 2928 | def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst), | 
|  | 2929 | (ins VR128X:$src1, FR64X:$src2), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2930 | "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [], | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2931 | IIC_SSE_MOV_S_RR>, | 
|  | 2932 | XD, EVEX_4V, VEX_LIG, VEX_W; | 
|  | 2933 | } | 
|  | 2934 |  | 
|  | 2935 | let Predicates = [HasAVX512] in { | 
|  | 2936 | let AddedComplexity = 15 in { | 
|  | 2937 | // Move scalar to XMM zero-extended, zeroing a VR128X then do a | 
|  | 2938 | // MOVS{S,D} to the lower bits. | 
|  | 2939 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))), | 
|  | 2940 | (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>; | 
|  | 2941 | def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))), | 
|  | 2942 | (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>; | 
|  | 2943 | def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))), | 
|  | 2944 | (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>; | 
|  | 2945 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))), | 
|  | 2946 | (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>; | 
|  | 2947 |  | 
|  | 2948 | // Move low f32 and clear high bits. | 
|  | 2949 | def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))), | 
|  | 2950 | (SUBREG_TO_REG (i32 0), | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 2951 | (VMOVSSZrr (v4f32 (V_SET0)), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2952 | (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>; | 
|  | 2953 | def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))), | 
|  | 2954 | (SUBREG_TO_REG (i32 0), | 
|  | 2955 | (VMOVSSZrr (v4i32 (V_SET0)), | 
|  | 2956 | (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>; | 
|  | 2957 | } | 
|  | 2958 |  | 
|  | 2959 | let AddedComplexity = 20 in { | 
|  | 2960 | // MOVSSrm zeros the high parts of the register; represent this | 
|  | 2961 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 | 
|  | 2962 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))), | 
|  | 2963 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; | 
|  | 2964 | def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))), | 
|  | 2965 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; | 
|  | 2966 | def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))), | 
|  | 2967 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; | 
|  | 2968 |  | 
|  | 2969 | // MOVSDrm zeros the high parts of the register; represent this | 
|  | 2970 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 | 
|  | 2971 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))), | 
|  | 2972 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; | 
|  | 2973 | def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))), | 
|  | 2974 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; | 
|  | 2975 | def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))), | 
|  | 2976 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; | 
|  | 2977 | def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))), | 
|  | 2978 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; | 
|  | 2979 | def : Pat<(v2f64 (X86vzload addr:$src)), | 
|  | 2980 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; | 
|  | 2981 |  | 
|  | 2982 | // Represent the same patterns above but in the form they appear for | 
|  | 2983 | // 256-bit types | 
|  | 2984 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, | 
|  | 2985 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))), | 
| Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 2986 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2987 | def : Pat<(v8f32 (X86vzmovl (insert_subvector undef, | 
|  | 2988 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))), | 
|  | 2989 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; | 
|  | 2990 | def : Pat<(v4f64 (X86vzmovl (insert_subvector undef, | 
|  | 2991 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))), | 
|  | 2992 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; | 
|  | 2993 | } | 
|  | 2994 | def : Pat<(v8f32 (X86vzmovl (insert_subvector undef, | 
|  | 2995 | (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))), | 
|  | 2996 | (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)), | 
|  | 2997 | FR32X:$src)), sub_xmm)>; | 
|  | 2998 | def : Pat<(v4f64 (X86vzmovl (insert_subvector undef, | 
|  | 2999 | (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))), | 
|  | 3000 | (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)), | 
|  | 3001 | FR64X:$src)), sub_xmm)>; | 
|  | 3002 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, | 
|  | 3003 | (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))), | 
| Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 3004 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3005 |  | 
|  | 3006 | // Move low f64 and clear high bits. | 
|  | 3007 | def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))), | 
|  | 3008 | (SUBREG_TO_REG (i32 0), | 
|  | 3009 | (VMOVSDZrr (v2f64 (V_SET0)), | 
|  | 3010 | (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>; | 
|  | 3011 |  | 
|  | 3012 | def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))), | 
|  | 3013 | (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)), | 
|  | 3014 | (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>; | 
|  | 3015 |  | 
|  | 3016 | // Extract and store. | 
|  | 3017 | def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))), | 
|  | 3018 | addr:$dst), | 
|  | 3019 | (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>; | 
|  | 3020 | def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))), | 
|  | 3021 | addr:$dst), | 
|  | 3022 | (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>; | 
|  | 3023 |  | 
|  | 3024 | // Shuffle with VMOVSS | 
|  | 3025 | def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)), | 
|  | 3026 | (VMOVSSZrr (v4i32 VR128X:$src1), | 
|  | 3027 | (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>; | 
|  | 3028 | def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)), | 
|  | 3029 | (VMOVSSZrr (v4f32 VR128X:$src1), | 
|  | 3030 | (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>; | 
|  | 3031 |  | 
|  | 3032 | // 256-bit variants | 
|  | 3033 | def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)), | 
|  | 3034 | (SUBREG_TO_REG (i32 0), | 
|  | 3035 | (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm), | 
|  | 3036 | (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)), | 
|  | 3037 | sub_xmm)>; | 
|  | 3038 | def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)), | 
|  | 3039 | (SUBREG_TO_REG (i32 0), | 
|  | 3040 | (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm), | 
|  | 3041 | (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)), | 
|  | 3042 | sub_xmm)>; | 
|  | 3043 |  | 
|  | 3044 | // Shuffle with VMOVSD | 
|  | 3045 | def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)), | 
|  | 3046 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; | 
|  | 3047 | def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)), | 
|  | 3048 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; | 
|  | 3049 | def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)), | 
|  | 3050 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; | 
|  | 3051 | def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)), | 
|  | 3052 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; | 
|  | 3053 |  | 
|  | 3054 | // 256-bit variants | 
|  | 3055 | def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)), | 
|  | 3056 | (SUBREG_TO_REG (i32 0), | 
|  | 3057 | (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm), | 
|  | 3058 | (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)), | 
|  | 3059 | sub_xmm)>; | 
|  | 3060 | def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)), | 
|  | 3061 | (SUBREG_TO_REG (i32 0), | 
|  | 3062 | (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm), | 
|  | 3063 | (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)), | 
|  | 3064 | sub_xmm)>; | 
|  | 3065 |  | 
|  | 3066 | def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)), | 
|  | 3067 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; | 
|  | 3068 | def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)), | 
|  | 3069 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; | 
|  | 3070 | def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)), | 
|  | 3071 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; | 
|  | 3072 | def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)), | 
|  | 3073 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; | 
|  | 3074 | } | 
|  | 3075 |  | 
|  | 3076 | let AddedComplexity = 15 in | 
|  | 3077 | def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst), | 
|  | 3078 | (ins VR128X:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3079 | "vmovq\t{$src, $dst|$dst, $src}", | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 3080 | [(set VR128X:$dst, (v2i64 (X86vzmovl | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3081 | (v2i64 VR128X:$src))))], | 
|  | 3082 | IIC_SSE_MOVQ_RR>, EVEX, VEX_W; | 
|  | 3083 |  | 
| Igor Breger | 4ec5abf | 2015-11-03 07:30:17 +0000 | [diff] [blame] | 3084 | let AddedComplexity = 20 , isCodeGenOnly = 1 in | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3085 | def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst), | 
|  | 3086 | (ins i128mem:$src), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3087 | "vmovq\t{$src, $dst|$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3088 | [(set VR128X:$dst, (v2i64 (X86vzmovl | 
|  | 3089 | (loadv2i64 addr:$src))))], | 
|  | 3090 | IIC_SSE_MOVDQ>, EVEX, VEX_W, | 
|  | 3091 | EVEX_CD8<8, CD8VT8>; | 
|  | 3092 |  | 
|  | 3093 | let Predicates = [HasAVX512] in { | 
|  | 3094 | // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part. | 
|  | 3095 | let AddedComplexity = 20 in { | 
|  | 3096 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))), | 
|  | 3097 | (VMOVDI2PDIZrm addr:$src)>; | 
| Elena Demikhovsky | 3b75f5d | 2013-10-01 08:38:02 +0000 | [diff] [blame] | 3098 | def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))), | 
|  | 3099 | (VMOV64toPQIZrr GR64:$src)>; | 
|  | 3100 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))), | 
|  | 3101 | (VMOVDI2PDIZrr GR32:$src)>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 3102 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3103 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))), | 
|  | 3104 | (VMOVDI2PDIZrm addr:$src)>; | 
|  | 3105 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))), | 
|  | 3106 | (VMOVDI2PDIZrm addr:$src)>; | 
|  | 3107 | def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))), | 
|  | 3108 | (VMOVZPQILo2PQIZrm addr:$src)>; | 
|  | 3109 | def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))), | 
|  | 3110 | (VMOVZPQILo2PQIZrr VR128X:$src)>; | 
| Cameron McInally | 30bbb21 | 2013-12-05 00:11:25 +0000 | [diff] [blame] | 3111 | def : Pat<(v2i64 (X86vzload addr:$src)), | 
|  | 3112 | (VMOVZPQILo2PQIZrm addr:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3113 | } | 
| Elena Demikhovsky | 3b75f5d | 2013-10-01 08:38:02 +0000 | [diff] [blame] | 3114 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3115 | // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext. | 
|  | 3116 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, | 
|  | 3117 | (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))), | 
|  | 3118 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>; | 
|  | 3119 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, | 
|  | 3120 | (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))), | 
|  | 3121 | (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>; | 
|  | 3122 | } | 
|  | 3123 |  | 
|  | 3124 | def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))), | 
|  | 3125 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>; | 
|  | 3126 |  | 
|  | 3127 | def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))), | 
|  | 3128 | (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>; | 
|  | 3129 |  | 
|  | 3130 | def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))), | 
|  | 3131 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>; | 
|  | 3132 |  | 
|  | 3133 | def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))), | 
|  | 3134 | (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>; | 
|  | 3135 |  | 
|  | 3136 | //===----------------------------------------------------------------------===// | 
| Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 3137 | // AVX-512 - Non-temporals | 
|  | 3138 | //===----------------------------------------------------------------------===// | 
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3139 | let SchedRW = [WriteLoad] in { | 
|  | 3140 | def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst), | 
|  | 3141 | (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}", | 
|  | 3142 | [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))], | 
|  | 3143 | SSEPackedInt>, EVEX, T8PD, EVEX_V512, | 
|  | 3144 | EVEX_CD8<64, CD8VF>; | 
| Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 3145 |  | 
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3146 | let Predicates = [HasAVX512, HasVLX] in { | 
|  | 3147 | def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst), | 
|  | 3148 | (ins i256mem:$src), | 
|  | 3149 | "vmovntdqa\t{$src, $dst|$dst, $src}", [], | 
|  | 3150 | SSEPackedInt>, EVEX, T8PD, EVEX_V256, | 
|  | 3151 | EVEX_CD8<64, CD8VF>; | 
| Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 3152 |  | 
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3153 | def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst), | 
|  | 3154 | (ins i128mem:$src), | 
|  | 3155 | "vmovntdqa\t{$src, $dst|$dst, $src}", [], | 
|  | 3156 | SSEPackedInt>, EVEX, T8PD, EVEX_V128, | 
|  | 3157 | EVEX_CD8<64, CD8VF>; | 
|  | 3158 | } | 
| Adam Nemet | efd0785 | 2014-06-18 16:51:10 +0000 | [diff] [blame] | 3159 | } | 
|  | 3160 |  | 
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3161 | multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag, | 
|  | 3162 | ValueType OpVT, RegisterClass RC, X86MemOperand memop, | 
|  | 3163 | Domain d, InstrItinClass itin = IIC_SSE_MOVNT> { | 
|  | 3164 | let SchedRW = [WriteStore], mayStore = 1, | 
|  | 3165 | AddedComplexity = 400 in | 
|  | 3166 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src), | 
|  | 3167 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), | 
|  | 3168 | [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX; | 
|  | 3169 | } | 
|  | 3170 |  | 
|  | 3171 | multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag, | 
|  | 3172 | string elty, string elsz, string vsz512, | 
|  | 3173 | string vsz256, string vsz128, Domain d, | 
|  | 3174 | Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> { | 
|  | 3175 | let Predicates = [prd] in | 
|  | 3176 | defm Z : avx512_movnt<opc, OpcodeStr, st_frag, | 
|  | 3177 | !cast<ValueType>("v"##vsz512##elty##elsz), VR512, | 
|  | 3178 | !cast<X86MemOperand>(elty##"512mem"), d, itin>, | 
|  | 3179 | EVEX_V512; | 
|  | 3180 |  | 
|  | 3181 | let Predicates = [prd, HasVLX] in { | 
|  | 3182 | defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag, | 
|  | 3183 | !cast<ValueType>("v"##vsz256##elty##elsz), VR256X, | 
|  | 3184 | !cast<X86MemOperand>(elty##"256mem"), d, itin>, | 
|  | 3185 | EVEX_V256; | 
|  | 3186 |  | 
|  | 3187 | defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag, | 
|  | 3188 | !cast<ValueType>("v"##vsz128##elty##elsz), VR128X, | 
|  | 3189 | !cast<X86MemOperand>(elty##"128mem"), d, itin>, | 
|  | 3190 | EVEX_V128; | 
|  | 3191 | } | 
|  | 3192 | } | 
|  | 3193 |  | 
|  | 3194 | defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore, | 
|  | 3195 | "i", "64", "8", "4", "2", SSEPackedInt, | 
|  | 3196 | HasAVX512>, PD, EVEX_CD8<64, CD8VF>; | 
|  | 3197 |  | 
|  | 3198 | defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore, | 
|  | 3199 | "f", "64", "8", "4", "2", SSEPackedDouble, | 
|  | 3200 | HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>; | 
|  | 3201 |  | 
|  | 3202 | defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore, | 
|  | 3203 | "f", "32", "16", "8", "4", SSEPackedSingle, | 
|  | 3204 | HasAVX512>, PS, EVEX_CD8<32, CD8VF>; | 
|  | 3205 |  | 
| Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 3206 | //===----------------------------------------------------------------------===// | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3207 | // AVX-512 - Integer arithmetic | 
|  | 3208 | // | 
|  | 3209 | multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
| Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3210 | X86VectorVTInfo _, OpndItins itins, | 
|  | 3211 | bit IsCommutable = 0> { | 
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 3212 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3213 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, | 
| Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3214 | "$src2, $src1", "$src1, $src2", | 
|  | 3215 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3216 | itins.rr, IsCommutable>, | 
| Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3217 | AVX512BIBase, EVEX_4V; | 
| Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 3218 |  | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3219 | let mayLoad = 1 in | 
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 3220 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3221 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, | 
| Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3222 | "$src2, $src1", "$src1, $src2", | 
|  | 3223 | (_.VT (OpNode _.RC:$src1, | 
|  | 3224 | (bitconvert (_.LdFrag addr:$src2)))), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3225 | itins.rm>, | 
| Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3226 | AVX512BIBase, EVEX_4V; | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3227 | } | 
|  | 3228 |  | 
|  | 3229 | multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 3230 | X86VectorVTInfo _, OpndItins itins, | 
|  | 3231 | bit IsCommutable = 0> : | 
|  | 3232 | avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> { | 
|  | 3233 | let mayLoad = 1 in | 
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 3234 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3235 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, | 
| Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3236 | "${src2}"##_.BroadcastStr##", $src1", | 
|  | 3237 | "$src1, ${src2}"##_.BroadcastStr, | 
|  | 3238 | (_.VT (OpNode _.RC:$src1, | 
|  | 3239 | (X86VBroadcast | 
|  | 3240 | (_.ScalarLdFrag addr:$src2)))), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3241 | itins.rm>, | 
| Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3242 | AVX512BIBase, EVEX_4V, EVEX_B; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3243 | } | 
| Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 3244 |  | 
| Robert Khasanov | d5b14f7 | 2014-10-09 08:38:48 +0000 | [diff] [blame] | 3245 | multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 3246 | AVX512VLVectorVTInfo VTInfo, OpndItins itins, | 
|  | 3247 | Predicate prd, bit IsCommutable = 0> { | 
|  | 3248 | let Predicates = [prd] in | 
|  | 3249 | defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins, | 
|  | 3250 | IsCommutable>, EVEX_V512; | 
|  | 3251 |  | 
|  | 3252 | let Predicates = [prd, HasVLX] in { | 
|  | 3253 | defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins, | 
|  | 3254 | IsCommutable>, EVEX_V256; | 
|  | 3255 | defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins, | 
|  | 3256 | IsCommutable>, EVEX_V128; | 
|  | 3257 | } | 
|  | 3258 | } | 
|  | 3259 |  | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3260 | multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 3261 | AVX512VLVectorVTInfo VTInfo, OpndItins itins, | 
|  | 3262 | Predicate prd, bit IsCommutable = 0> { | 
|  | 3263 | let Predicates = [prd] in | 
|  | 3264 | defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins, | 
|  | 3265 | IsCommutable>, EVEX_V512; | 
|  | 3266 |  | 
|  | 3267 | let Predicates = [prd, HasVLX] in { | 
|  | 3268 | defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins, | 
|  | 3269 | IsCommutable>, EVEX_V256; | 
|  | 3270 | defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins, | 
|  | 3271 | IsCommutable>, EVEX_V128; | 
|  | 3272 | } | 
|  | 3273 | } | 
|  | 3274 |  | 
|  | 3275 | multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 3276 | OpndItins itins, Predicate prd, | 
|  | 3277 | bit IsCommutable = 0> { | 
|  | 3278 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info, | 
|  | 3279 | itins, prd, IsCommutable>, | 
|  | 3280 | VEX_W, EVEX_CD8<64, CD8VF>; | 
|  | 3281 | } | 
|  | 3282 |  | 
|  | 3283 | multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 3284 | OpndItins itins, Predicate prd, | 
|  | 3285 | bit IsCommutable = 0> { | 
|  | 3286 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info, | 
|  | 3287 | itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>; | 
|  | 3288 | } | 
|  | 3289 |  | 
|  | 3290 | multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 3291 | OpndItins itins, Predicate prd, | 
|  | 3292 | bit IsCommutable = 0> { | 
|  | 3293 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info, | 
|  | 3294 | itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>; | 
|  | 3295 | } | 
|  | 3296 |  | 
|  | 3297 | multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 3298 | OpndItins itins, Predicate prd, | 
|  | 3299 | bit IsCommutable = 0> { | 
|  | 3300 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info, | 
|  | 3301 | itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>; | 
|  | 3302 | } | 
|  | 3303 |  | 
|  | 3304 | multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, | 
|  | 3305 | SDNode OpNode, OpndItins itins, Predicate prd, | 
|  | 3306 | bit IsCommutable = 0> { | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3307 | defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd, | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3308 | IsCommutable>; | 
|  | 3309 |  | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3310 | defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd, | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3311 | IsCommutable>; | 
|  | 3312 | } | 
|  | 3313 |  | 
|  | 3314 | multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, | 
|  | 3315 | SDNode OpNode, OpndItins itins, Predicate prd, | 
|  | 3316 | bit IsCommutable = 0> { | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3317 | defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd, | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3318 | IsCommutable>; | 
|  | 3319 |  | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3320 | defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd, | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3321 | IsCommutable>; | 
|  | 3322 | } | 
|  | 3323 |  | 
|  | 3324 | multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w, | 
|  | 3325 | bits<8> opc_d, bits<8> opc_q, | 
|  | 3326 | string OpcodeStr, SDNode OpNode, | 
|  | 3327 | OpndItins itins, bit IsCommutable = 0> { | 
|  | 3328 | defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, | 
|  | 3329 | itins, HasAVX512, IsCommutable>, | 
|  | 3330 | avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, | 
|  | 3331 | itins, HasBWI, IsCommutable>; | 
|  | 3332 | } | 
|  | 3333 |  | 
| Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3334 | multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins, | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3335 | SDNode OpNode,X86VectorVTInfo _Src, | 
| Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3336 | X86VectorVTInfo _Dst, bit IsCommutable = 0> { | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3337 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), | 
| Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3338 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3339 | "$src2, $src1","$src1, $src2", | 
|  | 3340 | (_Dst.VT (OpNode | 
|  | 3341 | (_Src.VT _Src.RC:$src1), | 
| Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3342 | (_Src.VT _Src.RC:$src2))), | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3343 | itins.rr, IsCommutable>, | 
| Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3344 | AVX512BIBase, EVEX_4V; | 
| Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 3345 | let mayLoad = 1 in { | 
| Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3346 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), | 
|  | 3347 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, | 
|  | 3348 | "$src2, $src1", "$src1, $src2", | 
|  | 3349 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), | 
|  | 3350 | (bitconvert (_Src.LdFrag addr:$src2)))), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3351 | itins.rm>, | 
| Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3352 | AVX512BIBase, EVEX_4V; | 
|  | 3353 |  | 
|  | 3354 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3355 | (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2), | 
| Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3356 | OpcodeStr, | 
|  | 3357 | "${src2}"##_Dst.BroadcastStr##", $src1", | 
|  | 3358 | "$src1, ${src2}"##_Dst.BroadcastStr, | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3359 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert | 
|  | 3360 | (_Dst.VT (X86VBroadcast | 
| Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3361 | (_Dst.ScalarLdFrag addr:$src2)))))), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3362 | itins.rm>, | 
| Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3363 | AVX512BIBase, EVEX_4V, EVEX_B; | 
| Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 3364 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3365 | } | 
|  | 3366 |  | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3367 | defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add, | 
|  | 3368 | SSE_INTALU_ITINS_P, 1>; | 
|  | 3369 | defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub, | 
|  | 3370 | SSE_INTALU_ITINS_P, 0>; | 
| Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 3371 | defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds, | 
|  | 3372 | SSE_INTALU_ITINS_P, HasBWI, 1>; | 
|  | 3373 | defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs, | 
|  | 3374 | SSE_INTALU_ITINS_P, HasBWI, 0>; | 
|  | 3375 | defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus, | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3376 | SSE_INTALU_ITINS_P, HasBWI, 1>; | 
| Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 3377 | defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus, | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3378 | SSE_INTALU_ITINS_P, HasBWI, 0>; | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3379 | defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul, | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3380 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3381 | defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul, | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3382 | SSE_INTALU_ITINS_P, HasBWI, 1>; | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3383 | defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul, | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3384 | SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD; | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3385 | defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P, | 
| Asaf Badouh | 73f26f8 | 2015-07-05 12:23:20 +0000 | [diff] [blame] | 3386 | HasBWI, 1>; | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3387 | defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P, | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3388 | HasBWI, 1>; | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3389 | defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P, | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3390 | HasBWI, 1>, T8PD; | 
| Asaf Badouh | 81f03c3 | 2015-06-18 12:30:53 +0000 | [diff] [blame] | 3391 | defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg, | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3392 | SSE_INTALU_ITINS_P, HasBWI, 1>; | 
|  | 3393 |  | 
| Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3394 | multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins, | 
|  | 3395 | SDNode OpNode, bit IsCommutable = 0> { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3396 |  | 
| Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3397 | defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, | 
|  | 3398 | v16i32_info, v8i64_info, IsCommutable>, | 
|  | 3399 | EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W; | 
|  | 3400 | let Predicates = [HasVLX] in { | 
|  | 3401 | defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, | 
|  | 3402 | v8i32x_info, v4i64x_info, IsCommutable>, | 
|  | 3403 | EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W; | 
|  | 3404 | defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, | 
|  | 3405 | v4i32x_info, v2i64x_info, IsCommutable>, | 
|  | 3406 | EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W; | 
|  | 3407 | } | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3408 | } | 
| Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3409 |  | 
|  | 3410 | defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P, | 
|  | 3411 | X86pmuldq, 1>,T8PD; | 
|  | 3412 | defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P, | 
|  | 3413 | X86pmuludq, 1>; | 
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 3414 |  | 
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3415 | multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 3416 | X86VectorVTInfo _Src, X86VectorVTInfo _Dst> { | 
|  | 3417 | let mayLoad = 1 in { | 
|  | 3418 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3419 | (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), | 
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3420 | OpcodeStr, | 
|  | 3421 | "${src2}"##_Src.BroadcastStr##", $src1", | 
|  | 3422 | "$src1, ${src2}"##_Src.BroadcastStr, | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3423 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert | 
|  | 3424 | (_Src.VT (X86VBroadcast | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3425 | (_Src.ScalarLdFrag addr:$src2))))))>, | 
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3426 | EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>; | 
|  | 3427 | } | 
|  | 3428 | } | 
|  | 3429 |  | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3430 | multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr, | 
|  | 3431 | SDNode OpNode,X86VectorVTInfo _Src, | 
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3432 | X86VectorVTInfo _Dst> { | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3433 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), | 
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3434 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3435 | "$src2, $src1","$src1, $src2", | 
|  | 3436 | (_Dst.VT (OpNode | 
|  | 3437 | (_Src.VT _Src.RC:$src1), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3438 | (_Src.VT _Src.RC:$src2)))>, | 
|  | 3439 | EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V; | 
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3440 | let mayLoad = 1 in { | 
|  | 3441 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), | 
|  | 3442 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, | 
|  | 3443 | "$src2, $src1", "$src1, $src2", | 
|  | 3444 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3445 | (bitconvert (_Src.LdFrag addr:$src2))))>, | 
|  | 3446 | EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>; | 
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3447 | } | 
|  | 3448 | } | 
|  | 3449 |  | 
|  | 3450 | multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr, | 
|  | 3451 | SDNode OpNode> { | 
|  | 3452 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info, | 
|  | 3453 | v32i16_info>, | 
|  | 3454 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info, | 
|  | 3455 | v32i16_info>, EVEX_V512; | 
|  | 3456 | let Predicates = [HasVLX] in { | 
|  | 3457 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info, | 
|  | 3458 | v16i16x_info>, | 
|  | 3459 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info, | 
|  | 3460 | v16i16x_info>, EVEX_V256; | 
|  | 3461 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info, | 
|  | 3462 | v8i16x_info>, | 
|  | 3463 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info, | 
|  | 3464 | v8i16x_info>, EVEX_V128; | 
|  | 3465 | } | 
|  | 3466 | } | 
|  | 3467 | multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr, | 
|  | 3468 | SDNode OpNode> { | 
|  | 3469 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, | 
|  | 3470 | v64i8_info>, EVEX_V512; | 
|  | 3471 | let Predicates = [HasVLX] in { | 
|  | 3472 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info, | 
|  | 3473 | v32i8x_info>, EVEX_V256; | 
|  | 3474 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info, | 
|  | 3475 | v16i8x_info>, EVEX_V128; | 
|  | 3476 | } | 
|  | 3477 | } | 
| Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 3478 |  | 
|  | 3479 | multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr, | 
|  | 3480 | SDNode OpNode, AVX512VLVectorVTInfo _Src, | 
|  | 3481 | AVX512VLVectorVTInfo _Dst> { | 
|  | 3482 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512, | 
|  | 3483 | _Dst.info512>, EVEX_V512; | 
|  | 3484 | let Predicates = [HasVLX] in { | 
|  | 3485 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256, | 
|  | 3486 | _Dst.info256>, EVEX_V256; | 
|  | 3487 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128, | 
|  | 3488 | _Dst.info128>, EVEX_V128; | 
|  | 3489 | } | 
|  | 3490 | } | 
|  | 3491 |  | 
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3492 | let Predicates = [HasBWI] in { | 
|  | 3493 | defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD; | 
|  | 3494 | defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD; | 
|  | 3495 | defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W; | 
|  | 3496 | defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W; | 
| Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 3497 |  | 
|  | 3498 | defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw, | 
|  | 3499 | avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD; | 
|  | 3500 | defm VPMADDWD   : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd, | 
|  | 3501 | avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase; | 
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3502 | } | 
|  | 3503 |  | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3504 | defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax, | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3505 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3506 | defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax, | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3507 | SSE_INTALU_ITINS_P, HasBWI, 1>; | 
| Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 3508 | defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax, | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3509 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; | 
| Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 3510 |  | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3511 | defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax, | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3512 | SSE_INTALU_ITINS_P, HasBWI, 1>; | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3513 | defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax, | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3514 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; | 
| Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 3515 | defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax, | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3516 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; | 
| Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 3517 |  | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3518 | defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin, | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3519 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3520 | defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin, | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3521 | SSE_INTALU_ITINS_P, HasBWI, 1>; | 
| Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 3522 | defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin, | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3523 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; | 
| Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 3524 |  | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3525 | defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin, | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3526 | SSE_INTALU_ITINS_P, HasBWI, 1>; | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3527 | defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin, | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3528 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; | 
| Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 3529 | defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin, | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3530 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3531 | //===----------------------------------------------------------------------===// | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3532 | // AVX-512  Logical Instructions | 
|  | 3533 | //===----------------------------------------------------------------------===// | 
|  | 3534 |  | 
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3535 | defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and, | 
|  | 3536 | SSE_INTALU_ITINS_P, HasAVX512, 1>; | 
|  | 3537 | defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or, | 
|  | 3538 | SSE_INTALU_ITINS_P, HasAVX512, 1>; | 
|  | 3539 | defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, | 
|  | 3540 | SSE_INTALU_ITINS_P, HasAVX512, 1>; | 
|  | 3541 | defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp, | 
| Elena Demikhovsky | 72e3ccc | 2015-03-29 09:14:29 +0000 | [diff] [blame] | 3542 | SSE_INTALU_ITINS_P, HasAVX512, 0>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3543 |  | 
|  | 3544 | //===----------------------------------------------------------------------===// | 
|  | 3545 | // AVX-512  FP arithmetic | 
|  | 3546 | //===----------------------------------------------------------------------===// | 
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3547 | multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, | 
|  | 3548 | SDNode OpNode, SDNode VecNode, OpndItins itins, | 
|  | 3549 | bit IsCommutable> { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3550 |  | 
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3551 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 3552 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, | 
|  | 3553 | "$src2, $src1", "$src1, $src2", | 
|  | 3554 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), | 
|  | 3555 | (i32 FROUND_CURRENT)), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3556 | itins.rr, IsCommutable>; | 
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3557 |  | 
|  | 3558 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 3559 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, | 
|  | 3560 | "$src2, $src1", "$src1, $src2", | 
|  | 3561 | (VecNode (_.VT _.RC:$src1), | 
|  | 3562 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), | 
|  | 3563 | (i32 FROUND_CURRENT)), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3564 | itins.rm, IsCommutable>; | 
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3565 | let isCodeGenOnly = 1, isCommutable = IsCommutable, | 
|  | 3566 | Predicates = [HasAVX512] in { | 
|  | 3567 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3568 | (ins _.FRC:$src1, _.FRC:$src2), | 
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3569 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 3570 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))], | 
|  | 3571 | itins.rr>; | 
|  | 3572 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3573 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), | 
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3574 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 3575 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, | 
|  | 3576 | (_.ScalarLdFrag addr:$src2)))], itins.rr>; | 
|  | 3577 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3578 | } | 
|  | 3579 |  | 
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3580 | multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 3581 | SDNode VecNode, OpndItins itins, bit IsCommutable = 0> { | 
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3582 |  | 
|  | 3583 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 3584 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr, | 
|  | 3585 | "$rc, $src2, $src1", "$src1, $src2, $rc", | 
|  | 3586 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3587 | (i32 imm:$rc)), itins.rr, IsCommutable>, | 
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3588 | EVEX_B, EVEX_RC; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3589 | } | 
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3590 | multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, | 
|  | 3591 | SDNode VecNode, OpndItins itins, bit IsCommutable> { | 
|  | 3592 |  | 
|  | 3593 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 3594 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3595 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", | 
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3596 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3597 | (i32 FROUND_NO_EXC))>, EVEX_B; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3598 | } | 
|  | 3599 |  | 
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3600 | multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 3601 | SDNode VecNode, | 
|  | 3602 | SizeItins itins, bit IsCommutable> { | 
|  | 3603 | defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode, | 
|  | 3604 | itins.s, IsCommutable>, | 
|  | 3605 | avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode, | 
|  | 3606 | itins.s, IsCommutable>, | 
|  | 3607 | XS, EVEX_4V, VEX_LIG,  EVEX_CD8<32, CD8VT1>; | 
|  | 3608 | defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode, | 
|  | 3609 | itins.d,                  IsCommutable>, | 
|  | 3610 | avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode, | 
|  | 3611 | itins.d, IsCommutable>, | 
|  | 3612 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; | 
|  | 3613 | } | 
|  | 3614 |  | 
|  | 3615 | multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 3616 | SDNode VecNode, | 
|  | 3617 | SizeItins itins, bit IsCommutable> { | 
|  | 3618 | defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode, | 
|  | 3619 | itins.s, IsCommutable>, | 
|  | 3620 | avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode, | 
|  | 3621 | itins.s, IsCommutable>, | 
|  | 3622 | XS, EVEX_4V, VEX_LIG,  EVEX_CD8<32, CD8VT1>; | 
|  | 3623 | defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode, | 
|  | 3624 | itins.d,                  IsCommutable>, | 
|  | 3625 | avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode, | 
|  | 3626 | itins.d, IsCommutable>, | 
|  | 3627 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; | 
|  | 3628 | } | 
|  | 3629 | defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>; | 
|  | 3630 | defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>; | 
|  | 3631 | defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>; | 
|  | 3632 | defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>; | 
|  | 3633 | defm VMIN : avx512_binop_s_sae  <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>; | 
|  | 3634 | defm VMAX : avx512_binop_s_sae  <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>; | 
|  | 3635 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3636 | multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3637 | X86VectorVTInfo _, bit IsCommutable> { | 
|  | 3638 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 3639 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, | 
|  | 3640 | "$src2, $src1", "$src1, $src2", | 
|  | 3641 | (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3642 | let mayLoad = 1 in { | 
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3643 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 3644 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, | 
|  | 3645 | "$src2, $src1", "$src1, $src2", | 
|  | 3646 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V; | 
|  | 3647 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 3648 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, | 
|  | 3649 | "${src2}"##_.BroadcastStr##", $src1", | 
|  | 3650 | "$src1, ${src2}"##_.BroadcastStr, | 
|  | 3651 | (OpNode  _.RC:$src1, (_.VT (X86VBroadcast | 
|  | 3652 | (_.ScalarLdFrag addr:$src2))))>, | 
|  | 3653 | EVEX_4V, EVEX_B; | 
|  | 3654 | }//let mayLoad = 1 | 
|  | 3655 | } | 
| Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 3656 |  | 
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3657 | multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd, | 
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3658 | X86VectorVTInfo _> { | 
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3659 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 3660 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix, | 
|  | 3661 | "$rc, $src2, $src1", "$src1, $src2, $rc", | 
|  | 3662 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>, | 
|  | 3663 | EVEX_4V, EVEX_B, EVEX_RC; | 
|  | 3664 | } | 
|  | 3665 |  | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3666 |  | 
|  | 3667 | multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd, | 
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3668 | X86VectorVTInfo _> { | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3669 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 3670 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, | 
|  | 3671 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", | 
|  | 3672 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>, | 
|  | 3673 | EVEX_4V, EVEX_B; | 
|  | 3674 | } | 
|  | 3675 |  | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3676 | multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3677 | bit IsCommutable = 0> { | 
|  | 3678 | defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info, | 
|  | 3679 | IsCommutable>, EVEX_V512, PS, | 
|  | 3680 | EVEX_CD8<32, CD8VF>; | 
|  | 3681 | defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info, | 
|  | 3682 | IsCommutable>, EVEX_V512, PD, VEX_W, | 
|  | 3683 | EVEX_CD8<64, CD8VF>; | 
| Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 3684 |  | 
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3685 | // Define only if AVX512VL feature is present. | 
|  | 3686 | let Predicates = [HasVLX] in { | 
|  | 3687 | defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info, | 
|  | 3688 | IsCommutable>, EVEX_V128, PS, | 
|  | 3689 | EVEX_CD8<32, CD8VF>; | 
|  | 3690 | defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info, | 
|  | 3691 | IsCommutable>, EVEX_V256, PS, | 
|  | 3692 | EVEX_CD8<32, CD8VF>; | 
|  | 3693 | defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info, | 
|  | 3694 | IsCommutable>, EVEX_V128, PD, VEX_W, | 
|  | 3695 | EVEX_CD8<64, CD8VF>; | 
|  | 3696 | defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info, | 
|  | 3697 | IsCommutable>, EVEX_V256, PD, VEX_W, | 
|  | 3698 | EVEX_CD8<64, CD8VF>; | 
| Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 3699 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3700 | } | 
|  | 3701 |  | 
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3702 | multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> { | 
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3703 | defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>, | 
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3704 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; | 
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3705 | defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>, | 
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3706 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; | 
|  | 3707 | } | 
|  | 3708 |  | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3709 | multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> { | 
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3710 | defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>, | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3711 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; | 
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3712 | defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>, | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3713 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; | 
|  | 3714 | } | 
|  | 3715 |  | 
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3716 | defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>, | 
|  | 3717 | avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>; | 
|  | 3718 | defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>, | 
|  | 3719 | avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>; | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3720 | defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>, | 
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3721 | avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>; | 
|  | 3722 | defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>, | 
|  | 3723 | avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>; | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3724 | defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>, | 
|  | 3725 | avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>; | 
|  | 3726 | defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>, | 
|  | 3727 | avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>; | 
| Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3728 | let Predicates = [HasDQI] in { | 
|  | 3729 | defm VAND  : avx512_fp_binop_p<0x54, "vand", X86fand, 1>; | 
|  | 3730 | defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>; | 
|  | 3731 | defm VOR   : avx512_fp_binop_p<0x56, "vor", X86for, 1>; | 
|  | 3732 | defm VXOR  : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>; | 
|  | 3733 | } | 
| Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 3734 |  | 
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3735 | multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 3736 | X86VectorVTInfo _> { | 
|  | 3737 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 3738 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, | 
|  | 3739 | "$src2, $src1", "$src1, $src2", | 
|  | 3740 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V; | 
|  | 3741 | let mayLoad = 1 in { | 
|  | 3742 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 3743 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, | 
|  | 3744 | "$src2, $src1", "$src1, $src2", | 
|  | 3745 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V; | 
|  | 3746 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 3747 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, | 
|  | 3748 | "${src2}"##_.BroadcastStr##", $src1", | 
|  | 3749 | "$src1, ${src2}"##_.BroadcastStr, | 
|  | 3750 | (OpNode  _.RC:$src1, (_.VT (X86VBroadcast | 
|  | 3751 | (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>, | 
|  | 3752 | EVEX_4V, EVEX_B; | 
|  | 3753 | }//let mayLoad = 1 | 
|  | 3754 | } | 
|  | 3755 |  | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 3756 | multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 3757 | X86VectorVTInfo _> { | 
|  | 3758 | defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 3759 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, | 
|  | 3760 | "$src2, $src1", "$src1, $src2", | 
|  | 3761 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>; | 
|  | 3762 | let mayLoad = 1 in { | 
|  | 3763 | defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 3764 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, | 
|  | 3765 | "$src2, $src1", "$src1, $src2", | 
|  | 3766 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>; | 
|  | 3767 | }//let mayLoad = 1 | 
|  | 3768 | } | 
|  | 3769 |  | 
|  | 3770 | multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> { | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3771 | defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>, | 
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3772 | avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>, | 
|  | 3773 | EVEX_V512, EVEX_CD8<32, CD8VF>; | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3774 | defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>, | 
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3775 | avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>, | 
|  | 3776 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 3777 | defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>, | 
|  | 3778 | avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>, | 
|  | 3779 | EVEX_4V,EVEX_CD8<32, CD8VT1>; | 
|  | 3780 | defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>, | 
|  | 3781 | avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>, | 
|  | 3782 | EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; | 
|  | 3783 |  | 
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3784 | // Define only if AVX512VL feature is present. | 
|  | 3785 | let Predicates = [HasVLX] in { | 
|  | 3786 | defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>, | 
|  | 3787 | EVEX_V128, EVEX_CD8<32, CD8VF>; | 
|  | 3788 | defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>, | 
|  | 3789 | EVEX_V256, EVEX_CD8<32, CD8VF>; | 
|  | 3790 | defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>, | 
|  | 3791 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; | 
|  | 3792 | defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>, | 
|  | 3793 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; | 
|  | 3794 | } | 
|  | 3795 | } | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 3796 | defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD; | 
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3797 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3798 | //===----------------------------------------------------------------------===// | 
|  | 3799 | // AVX-512  VPTESTM instructions | 
|  | 3800 | //===----------------------------------------------------------------------===// | 
|  | 3801 |  | 
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 3802 | multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 3803 | X86VectorVTInfo _> { | 
|  | 3804 | defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst), | 
|  | 3805 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, | 
|  | 3806 | "$src2, $src1", "$src1, $src2", | 
|  | 3807 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, | 
|  | 3808 | EVEX_4V; | 
|  | 3809 | let mayLoad = 1 in | 
|  | 3810 | defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), | 
|  | 3811 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, | 
|  | 3812 | "$src2, $src1", "$src1, $src2", | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3813 | (OpNode (_.VT _.RC:$src1), | 
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 3814 | (_.VT (bitconvert (_.LdFrag addr:$src2))))>, | 
|  | 3815 | EVEX_4V, | 
|  | 3816 | EVEX_CD8<_.EltSize, CD8VF>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3817 | } | 
|  | 3818 |  | 
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 3819 | multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 3820 | X86VectorVTInfo _> { | 
|  | 3821 | let mayLoad = 1 in | 
|  | 3822 | defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), | 
|  | 3823 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, | 
|  | 3824 | "${src2}"##_.BroadcastStr##", $src1", | 
|  | 3825 | "$src1, ${src2}"##_.BroadcastStr, | 
|  | 3826 | (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast | 
|  | 3827 | (_.ScalarLdFrag addr:$src2))))>, | 
|  | 3828 | EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; | 
| Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3829 | } | 
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 3830 | multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 3831 | AVX512VLVectorVTInfo _> { | 
|  | 3832 | let Predicates  = [HasAVX512] in | 
|  | 3833 | defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>, | 
|  | 3834 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; | 
|  | 3835 |  | 
|  | 3836 | let Predicates = [HasAVX512, HasVLX] in { | 
|  | 3837 | defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>, | 
|  | 3838 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; | 
|  | 3839 | defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>, | 
|  | 3840 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; | 
|  | 3841 | } | 
|  | 3842 | } | 
|  | 3843 |  | 
|  | 3844 | multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> { | 
|  | 3845 | defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, | 
|  | 3846 | avx512vl_i32_info>; | 
|  | 3847 | defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, | 
|  | 3848 | avx512vl_i64_info>, VEX_W; | 
|  | 3849 | } | 
|  | 3850 |  | 
|  | 3851 | multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr, | 
|  | 3852 | SDNode OpNode> { | 
|  | 3853 | let Predicates = [HasBWI] in { | 
|  | 3854 | defm WZ:    avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>, | 
|  | 3855 | EVEX_V512, VEX_W; | 
|  | 3856 | defm BZ:    avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>, | 
|  | 3857 | EVEX_V512; | 
|  | 3858 | } | 
|  | 3859 | let Predicates = [HasVLX, HasBWI] in { | 
|  | 3860 |  | 
|  | 3861 | defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>, | 
|  | 3862 | EVEX_V256, VEX_W; | 
|  | 3863 | defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>, | 
|  | 3864 | EVEX_V128, VEX_W; | 
|  | 3865 | defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>, | 
|  | 3866 | EVEX_V256; | 
|  | 3867 | defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>, | 
|  | 3868 | EVEX_V128; | 
|  | 3869 | } | 
|  | 3870 | } | 
|  | 3871 |  | 
|  | 3872 | multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr, | 
|  | 3873 | SDNode OpNode> : | 
|  | 3874 | avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>, | 
|  | 3875 | avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>; | 
|  | 3876 |  | 
|  | 3877 | defm VPTESTM   : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD; | 
|  | 3878 | defm VPTESTNM  : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS; | 
| Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3879 |  | 
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 3880 | def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1), | 
|  | 3881 | (v16i32 VR512:$src2), (i16 -1))), | 
|  | 3882 | (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>; | 
|  | 3883 |  | 
|  | 3884 | def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1), | 
|  | 3885 | (v8i64 VR512:$src2), (i8 -1))), | 
| Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 3886 | (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>; | 
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3887 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3888 | //===----------------------------------------------------------------------===// | 
|  | 3889 | // AVX-512  Shift instructions | 
|  | 3890 | //===----------------------------------------------------------------------===// | 
|  | 3891 | multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM, | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 3892 | string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> { | 
| Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3893 | defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst), | 
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 3894 | (ins _.RC:$src1, u8imm:$src2), OpcodeStr, | 
| Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3895 | "$src2, $src1", "$src1, $src2", | 
|  | 3896 | (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))), | 
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 3897 | SSE_INTSHIFT_ITINS_P.rr>; | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3898 | let mayLoad = 1 in | 
| Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3899 | defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), | 
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 3900 | (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr, | 
| Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3901 | "$src2, $src1", "$src1, $src2", | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3902 | (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), | 
|  | 3903 | (i8 imm:$src2))), | 
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 3904 | SSE_INTSHIFT_ITINS_P.rm>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3905 | } | 
|  | 3906 |  | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3907 | multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM, | 
|  | 3908 | string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> { | 
|  | 3909 | let mayLoad = 1 in | 
|  | 3910 | defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), | 
|  | 3911 | (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr, | 
|  | 3912 | "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2", | 
|  | 3913 | (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))), | 
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 3914 | SSE_INTSHIFT_ITINS_P.rm>, EVEX_B; | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3915 | } | 
|  | 3916 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3917 | multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3918 | ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> { | 
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3919 | // src2 is always 128-bit | 
|  | 3920 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 3921 | (ins _.RC:$src1, VR128X:$src2), OpcodeStr, | 
|  | 3922 | "$src2, $src1", "$src1, $src2", | 
|  | 3923 | (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3924 | SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V; | 
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3925 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 3926 | (ins _.RC:$src1, i128mem:$src2), OpcodeStr, | 
|  | 3927 | "$src2, $src1", "$src1, $src2", | 
| Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3928 | (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3929 | SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase, | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3930 | EVEX_4V; | 
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3931 | } | 
|  | 3932 |  | 
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3933 | multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3934 | ValueType SrcVT, PatFrag bc_frag, | 
|  | 3935 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { | 
|  | 3936 | let Predicates = [prd] in | 
|  | 3937 | defm Z    : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, | 
|  | 3938 | VTInfo.info512>, EVEX_V512, | 
|  | 3939 | EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ; | 
|  | 3940 | let Predicates = [prd, HasVLX] in { | 
|  | 3941 | defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, | 
|  | 3942 | VTInfo.info256>, EVEX_V256, | 
|  | 3943 | EVEX_CD8<VTInfo.info256.EltSize, CD8VH>; | 
|  | 3944 | defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, | 
|  | 3945 | VTInfo.info128>, EVEX_V128, | 
|  | 3946 | EVEX_CD8<VTInfo.info128.EltSize, CD8VF>; | 
|  | 3947 | } | 
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3948 | } | 
|  | 3949 |  | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3950 | multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw, | 
|  | 3951 | string OpcodeStr, SDNode OpNode> { | 
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3952 | defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32, | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3953 | avx512vl_i32_info, HasAVX512>; | 
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3954 | defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64, | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3955 | avx512vl_i64_info, HasAVX512>, VEX_W; | 
|  | 3956 | defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16, | 
|  | 3957 | avx512vl_i16_info, HasBWI>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3958 | } | 
|  | 3959 |  | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3960 | multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, | 
|  | 3961 | string OpcodeStr, SDNode OpNode, | 
|  | 3962 | AVX512VLVectorVTInfo VTInfo> { | 
|  | 3963 | let Predicates = [HasAVX512] in | 
|  | 3964 | defm Z:    avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, | 
|  | 3965 | VTInfo.info512>, | 
|  | 3966 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, | 
|  | 3967 | VTInfo.info512>, EVEX_V512; | 
|  | 3968 | let Predicates = [HasAVX512, HasVLX] in { | 
|  | 3969 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, | 
|  | 3970 | VTInfo.info256>, | 
|  | 3971 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, | 
|  | 3972 | VTInfo.info256>, EVEX_V256; | 
|  | 3973 | defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, | 
|  | 3974 | VTInfo.info128>, | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3975 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3976 | VTInfo.info128>, EVEX_V128; | 
|  | 3977 | } | 
|  | 3978 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3979 |  | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3980 | multiclass avx512_shift_rmi_w<bits<8> opcw, | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3981 | Format ImmFormR, Format ImmFormM, | 
|  | 3982 | string OpcodeStr, SDNode OpNode> { | 
|  | 3983 | let Predicates = [HasBWI] in | 
|  | 3984 | defm WZ:    avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, | 
|  | 3985 | v32i16_info>, EVEX_V512; | 
|  | 3986 | let Predicates = [HasVLX, HasBWI] in { | 
|  | 3987 | defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, | 
|  | 3988 | v16i16x_info>, EVEX_V256; | 
|  | 3989 | defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, | 
|  | 3990 | v8i16x_info>, EVEX_V128; | 
|  | 3991 | } | 
|  | 3992 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3993 |  | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3994 | multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq, | 
|  | 3995 | Format ImmFormR, Format ImmFormM, | 
|  | 3996 | string OpcodeStr, SDNode OpNode> { | 
|  | 3997 | defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode, | 
|  | 3998 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; | 
|  | 3999 | defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode, | 
|  | 4000 | avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W; | 
|  | 4001 | } | 
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 4002 |  | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4003 | defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>, | 
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4004 | avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V; | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4005 |  | 
|  | 4006 | defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>, | 
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4007 | avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V; | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4008 |  | 
| Elena Demikhovsky | 1b2f2f1 | 2015-05-13 07:35:05 +0000 | [diff] [blame] | 4009 | defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>, | 
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4010 | avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V; | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4011 |  | 
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4012 | defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>, AVX512BIi8Base, EVEX_4V; | 
|  | 4013 | defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>, AVX512BIi8Base, EVEX_4V; | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4014 |  | 
|  | 4015 | defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>; | 
|  | 4016 | defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>; | 
|  | 4017 | defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4018 |  | 
|  | 4019 | //===-------------------------------------------------------------------===// | 
|  | 4020 | // Variable Bit Shifts | 
|  | 4021 | //===-------------------------------------------------------------------===// | 
|  | 4022 | multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4023 | X86VectorVTInfo _> { | 
|  | 4024 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 4025 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, | 
|  | 4026 | "$src2, $src1", "$src1, $src2", | 
|  | 4027 | (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4028 | SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V; | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4029 | let mayLoad = 1 in | 
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4030 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 4031 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, | 
|  | 4032 | "$src2, $src1", "$src1, $src2", | 
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 4033 | (_.VT (OpNode _.RC:$src1, | 
|  | 4034 | (_.VT (bitconvert (_.LdFrag addr:$src2))))), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4035 | SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V, | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4036 | EVEX_CD8<_.EltSize, CD8VF>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4037 | } | 
|  | 4038 |  | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4039 | multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4040 | X86VectorVTInfo _> { | 
|  | 4041 | let mayLoad = 1 in | 
|  | 4042 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 4043 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, | 
|  | 4044 | "${src2}"##_.BroadcastStr##", $src1", | 
|  | 4045 | "$src1, ${src2}"##_.BroadcastStr, | 
|  | 4046 | (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast | 
|  | 4047 | (_.ScalarLdFrag addr:$src2))))), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4048 | SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B, | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4049 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; | 
|  | 4050 | } | 
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4051 | multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4052 | AVX512VLVectorVTInfo _> { | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4053 | let Predicates  = [HasAVX512] in | 
|  | 4054 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, | 
|  | 4055 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; | 
|  | 4056 |  | 
|  | 4057 | let Predicates = [HasAVX512, HasVLX] in { | 
|  | 4058 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, | 
|  | 4059 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; | 
|  | 4060 | defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>, | 
|  | 4061 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; | 
|  | 4062 | } | 
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4063 | } | 
|  | 4064 |  | 
|  | 4065 | multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr, | 
|  | 4066 | SDNode OpNode> { | 
|  | 4067 | defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4068 | avx512vl_i32_info>; | 
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4069 | defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4070 | avx512vl_i64_info>, VEX_W; | 
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4071 | } | 
|  | 4072 |  | 
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4073 | multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr, | 
|  | 4074 | SDNode OpNode> { | 
|  | 4075 | let Predicates = [HasBWI] in | 
|  | 4076 | defm WZ:    avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>, | 
|  | 4077 | EVEX_V512, VEX_W; | 
|  | 4078 | let Predicates = [HasVLX, HasBWI] in { | 
|  | 4079 |  | 
|  | 4080 | defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>, | 
|  | 4081 | EVEX_V256, VEX_W; | 
|  | 4082 | defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>, | 
|  | 4083 | EVEX_V128, VEX_W; | 
|  | 4084 | } | 
|  | 4085 | } | 
|  | 4086 |  | 
|  | 4087 | defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>, | 
|  | 4088 | avx512_var_shift_w<0x12, "vpsllvw", shl>; | 
|  | 4089 | defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>, | 
|  | 4090 | avx512_var_shift_w<0x11, "vpsravw", sra>; | 
|  | 4091 | defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>, | 
|  | 4092 | avx512_var_shift_w<0x10, "vpsrlvw", srl>; | 
|  | 4093 | defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>; | 
|  | 4094 | defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4095 |  | 
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 4096 | //===-------------------------------------------------------------------===// | 
|  | 4097 | // 1-src variable permutation VPERMW/D/Q | 
|  | 4098 | //===-------------------------------------------------------------------===// | 
|  | 4099 | multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4100 | AVX512VLVectorVTInfo _> { | 
|  | 4101 | let Predicates  = [HasAVX512] in | 
|  | 4102 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, | 
|  | 4103 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; | 
|  | 4104 |  | 
|  | 4105 | let Predicates = [HasAVX512, HasVLX] in | 
|  | 4106 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, | 
|  | 4107 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; | 
|  | 4108 | } | 
|  | 4109 |  | 
|  | 4110 | multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, | 
|  | 4111 | string OpcodeStr, SDNode OpNode, | 
|  | 4112 | AVX512VLVectorVTInfo VTInfo> { | 
|  | 4113 | let Predicates = [HasAVX512] in | 
|  | 4114 | defm Z:    avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, | 
|  | 4115 | VTInfo.info512>, | 
|  | 4116 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, | 
|  | 4117 | VTInfo.info512>, EVEX_V512; | 
|  | 4118 | let Predicates = [HasAVX512, HasVLX] in | 
|  | 4119 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, | 
|  | 4120 | VTInfo.info256>, | 
|  | 4121 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, | 
|  | 4122 | VTInfo.info256>, EVEX_V256; | 
|  | 4123 | } | 
|  | 4124 |  | 
|  | 4125 |  | 
|  | 4126 | defm VPERM  : avx512_var_shift_w<0x8D, "vpermw", X86VPermv>; | 
|  | 4127 |  | 
|  | 4128 | defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv, | 
|  | 4129 | avx512vl_i32_info>; | 
|  | 4130 | defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv, | 
|  | 4131 | avx512vl_i64_info>, VEX_W; | 
|  | 4132 | defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv, | 
|  | 4133 | avx512vl_f32_info>; | 
|  | 4134 | defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv, | 
|  | 4135 | avx512vl_f64_info>, VEX_W; | 
|  | 4136 |  | 
|  | 4137 | defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq", | 
|  | 4138 | X86VPermi, avx512vl_i64_info>, | 
|  | 4139 | EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W; | 
|  | 4140 | defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd", | 
|  | 4141 | X86VPermi, avx512vl_f64_info>, | 
|  | 4142 | EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W; | 
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 4143 | //===----------------------------------------------------------------------===// | 
|  | 4144 | // AVX-512 - VPERMIL | 
|  | 4145 | //===----------------------------------------------------------------------===// | 
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 4146 |  | 
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 4147 | multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr,  SDNode OpNode, | 
|  | 4148 | X86VectorVTInfo _, X86VectorVTInfo Ctrl> { | 
|  | 4149 | defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 4150 | (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr, | 
|  | 4151 | "$src2, $src1", "$src1, $src2", | 
|  | 4152 | (_.VT (OpNode _.RC:$src1, | 
|  | 4153 | (Ctrl.VT Ctrl.RC:$src2)))>, | 
|  | 4154 | T8PD, EVEX_4V; | 
|  | 4155 | let mayLoad = 1 in { | 
|  | 4156 | defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 4157 | (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr, | 
|  | 4158 | "$src2, $src1", "$src1, $src2", | 
|  | 4159 | (_.VT (OpNode | 
|  | 4160 | _.RC:$src1, | 
|  | 4161 | (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>, | 
|  | 4162 | T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; | 
|  | 4163 | defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 4164 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, | 
|  | 4165 | "${src2}"##_.BroadcastStr##", $src1", | 
|  | 4166 | "$src1, ${src2}"##_.BroadcastStr, | 
|  | 4167 | (_.VT (OpNode | 
|  | 4168 | _.RC:$src1, | 
|  | 4169 | (Ctrl.VT (X86VBroadcast | 
|  | 4170 | (Ctrl.ScalarLdFrag addr:$src2)))))>, | 
|  | 4171 | T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; | 
|  | 4172 | }//let mayLoad = 1 | 
|  | 4173 | } | 
|  | 4174 |  | 
|  | 4175 | multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar, | 
|  | 4176 | AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{ | 
|  | 4177 | let Predicates = [HasAVX512] in { | 
|  | 4178 | defm Z    : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512, | 
|  | 4179 | Ctrl.info512>, EVEX_V512; | 
|  | 4180 | } | 
|  | 4181 | let Predicates = [HasAVX512, HasVLX] in { | 
|  | 4182 | defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128, | 
|  | 4183 | Ctrl.info128>, EVEX_V128; | 
|  | 4184 | defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256, | 
|  | 4185 | Ctrl.info256>, EVEX_V256; | 
|  | 4186 | } | 
|  | 4187 | } | 
|  | 4188 |  | 
|  | 4189 | multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar, | 
|  | 4190 | AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{ | 
|  | 4191 |  | 
|  | 4192 | defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>; | 
|  | 4193 | defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr, | 
|  | 4194 | X86VPermilpi, _>, | 
|  | 4195 | EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>; | 
|  | 4196 |  | 
|  | 4197 | let isCodeGenOnly = 1 in { | 
|  | 4198 | // lowering implementation with the alternative types | 
|  | 4199 | defm NAME#_I: avx512_permil_vec_common<OpcodeStr, OpcVar, Ctrl, Ctrl>; | 
|  | 4200 | defm NAME#_I: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, | 
|  | 4201 | OpcodeStr, X86VPermilpi, Ctrl>, | 
|  | 4202 | EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>; | 
|  | 4203 | } | 
|  | 4204 | } | 
|  | 4205 |  | 
|  | 4206 | defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info, | 
|  | 4207 | avx512vl_i32_info>; | 
|  | 4208 | defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info, | 
|  | 4209 | avx512vl_i64_info>, VEX_W; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4210 | //===----------------------------------------------------------------------===// | 
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4211 | // AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW | 
|  | 4212 | //===----------------------------------------------------------------------===// | 
|  | 4213 |  | 
|  | 4214 | defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd", | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4215 | X86PShufd, avx512vl_i32_info>, | 
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4216 | EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>; | 
|  | 4217 | defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw", | 
| Igor Breger | 1a6fd1c | 2015-10-07 06:31:18 +0000 | [diff] [blame] | 4218 | X86PShufhw>, EVEX, AVX512XSIi8Base; | 
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4219 | defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw", | 
| Igor Breger | 1a6fd1c | 2015-10-07 06:31:18 +0000 | [diff] [blame] | 4220 | X86PShuflw>, EVEX, AVX512XDIi8Base; | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4221 |  | 
| Elena Demikhovsky | 55a9974 | 2015-06-22 13:00:42 +0000 | [diff] [blame] | 4222 | multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> { | 
|  | 4223 | let Predicates = [HasBWI] in | 
|  | 4224 | defm Z:    avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512; | 
|  | 4225 |  | 
|  | 4226 | let Predicates = [HasVLX, HasBWI] in { | 
|  | 4227 | defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256; | 
|  | 4228 | defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128; | 
|  | 4229 | } | 
|  | 4230 | } | 
|  | 4231 |  | 
|  | 4232 | defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>; | 
|  | 4233 |  | 
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4234 | //===----------------------------------------------------------------------===// | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4235 | // AVX-512 - MOVDDUP | 
|  | 4236 | //===----------------------------------------------------------------------===// | 
|  | 4237 |  | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4238 | multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4239 | X86MemOperand x86memop, PatFrag memop_frag> { | 
|  | 4240 | def rr  : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4241 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4242 | [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX; | 
|  | 4243 | def rm  : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4244 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4245 | [(set RC:$dst, | 
|  | 4246 | (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX; | 
|  | 4247 | } | 
|  | 4248 |  | 
| Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4249 | defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4250 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>; | 
|  | 4251 | def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))), | 
|  | 4252 | (VMOVDDUPZrm addr:$src)>; | 
|  | 4253 |  | 
| Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 4254 | //===----------------------------------------------------------------------===// | 
|  | 4255 | // Move Low to High and High to Low packed FP Instructions | 
|  | 4256 | //===----------------------------------------------------------------------===// | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4257 | def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst), | 
|  | 4258 | (ins VR128X:$src1, VR128X:$src2), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4259 | "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4260 | [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))], | 
|  | 4261 | IIC_SSE_MOV_LH>, EVEX_4V; | 
|  | 4262 | def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst), | 
|  | 4263 | (ins VR128X:$src1, VR128X:$src2), | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4264 | "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4265 | [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))], | 
|  | 4266 | IIC_SSE_MOV_LH>, EVEX_4V; | 
|  | 4267 |  | 
| Craig Topper | dbe8b7d | 2013-09-27 07:20:47 +0000 | [diff] [blame] | 4268 | let Predicates = [HasAVX512] in { | 
|  | 4269 | // MOVLHPS patterns | 
|  | 4270 | def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)), | 
|  | 4271 | (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>; | 
|  | 4272 | def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)), | 
|  | 4273 | (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4274 |  | 
| Craig Topper | dbe8b7d | 2013-09-27 07:20:47 +0000 | [diff] [blame] | 4275 | // MOVHLPS patterns | 
|  | 4276 | def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)), | 
|  | 4277 | (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>; | 
|  | 4278 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4279 |  | 
|  | 4280 | //===----------------------------------------------------------------------===// | 
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 4281 | // VMOVHPS/PD VMOVLPS Instructions | 
|  | 4282 | // All patterns was taken from SSS implementation. | 
|  | 4283 | //===----------------------------------------------------------------------===// | 
|  | 4284 | multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4285 | X86VectorVTInfo _> { | 
|  | 4286 | let mayLoad = 1 in | 
|  | 4287 | def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst), | 
|  | 4288 | (ins _.RC:$src1, f64mem:$src2), | 
|  | 4289 | !strconcat(OpcodeStr, | 
|  | 4290 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
|  | 4291 | [(set _.RC:$dst, | 
|  | 4292 | (OpNode _.RC:$src1, | 
|  | 4293 | (_.VT (bitconvert | 
|  | 4294 | (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))], | 
|  | 4295 | IIC_SSE_MOV_LH>, EVEX_4V; | 
|  | 4296 | } | 
|  | 4297 |  | 
|  | 4298 | defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps, | 
|  | 4299 | v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS; | 
|  | 4300 | defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd, | 
|  | 4301 | v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W; | 
|  | 4302 | defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps, | 
|  | 4303 | v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS; | 
|  | 4304 | defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd, | 
|  | 4305 | v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W; | 
|  | 4306 |  | 
|  | 4307 | let Predicates = [HasAVX512] in { | 
|  | 4308 | // VMOVHPS patterns | 
|  | 4309 | def : Pat<(X86Movlhps VR128X:$src1, | 
|  | 4310 | (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))), | 
|  | 4311 | (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>; | 
|  | 4312 | def : Pat<(X86Movlhps VR128X:$src1, | 
|  | 4313 | (bc_v4i32 (v2i64 (X86vzload addr:$src2)))), | 
|  | 4314 | (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>; | 
|  | 4315 | // VMOVHPD patterns | 
|  | 4316 | def : Pat<(v2f64 (X86Unpckl VR128X:$src1, | 
|  | 4317 | (scalar_to_vector (loadf64 addr:$src2)))), | 
|  | 4318 | (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>; | 
|  | 4319 | def : Pat<(v2f64 (X86Unpckl VR128X:$src1, | 
|  | 4320 | (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))), | 
|  | 4321 | (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>; | 
|  | 4322 | // VMOVLPS patterns | 
|  | 4323 | def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))), | 
|  | 4324 | (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>; | 
|  | 4325 | def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))), | 
|  | 4326 | (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>; | 
|  | 4327 | // VMOVLPD patterns | 
|  | 4328 | def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))), | 
|  | 4329 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; | 
|  | 4330 | def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))), | 
|  | 4331 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; | 
|  | 4332 | def : Pat<(v2f64 (X86Movsd VR128X:$src1, | 
|  | 4333 | (v2f64 (scalar_to_vector (loadf64 addr:$src2))))), | 
|  | 4334 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; | 
|  | 4335 | } | 
|  | 4336 |  | 
|  | 4337 | let mayStore = 1 in { | 
|  | 4338 | def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs), | 
|  | 4339 | (ins f64mem:$dst, VR128X:$src), | 
|  | 4340 | "vmovhps\t{$src, $dst|$dst, $src}", | 
|  | 4341 | [(store (f64 (vector_extract | 
|  | 4342 | (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)), | 
|  | 4343 | (bc_v2f64 (v4f32 VR128X:$src))), | 
|  | 4344 | (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>, | 
|  | 4345 | EVEX, EVEX_CD8<32, CD8VT2>; | 
|  | 4346 | def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs), | 
|  | 4347 | (ins f64mem:$dst, VR128X:$src), | 
|  | 4348 | "vmovhpd\t{$src, $dst|$dst, $src}", | 
|  | 4349 | [(store (f64 (vector_extract | 
|  | 4350 | (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)), | 
|  | 4351 | (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>, | 
|  | 4352 | EVEX, EVEX_CD8<64, CD8VT1>, VEX_W; | 
|  | 4353 | def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs), | 
|  | 4354 | (ins f64mem:$dst, VR128X:$src), | 
|  | 4355 | "vmovlps\t{$src, $dst|$dst, $src}", | 
|  | 4356 | [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128X:$src)), | 
|  | 4357 | (iPTR 0))), addr:$dst)], | 
|  | 4358 | IIC_SSE_MOV_LH>, | 
|  | 4359 | EVEX, EVEX_CD8<32, CD8VT2>; | 
|  | 4360 | def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs), | 
|  | 4361 | (ins f64mem:$dst, VR128X:$src), | 
|  | 4362 | "vmovlpd\t{$src, $dst|$dst, $src}", | 
|  | 4363 | [(store (f64 (vector_extract (v2f64 VR128X:$src), | 
|  | 4364 | (iPTR 0))), addr:$dst)], | 
|  | 4365 | IIC_SSE_MOV_LH>, | 
|  | 4366 | EVEX, EVEX_CD8<64, CD8VT1>, VEX_W; | 
|  | 4367 | } | 
|  | 4368 | let Predicates = [HasAVX512] in { | 
|  | 4369 | // VMOVHPD patterns | 
|  | 4370 | def : Pat<(store (f64 (vector_extract | 
|  | 4371 | (v2f64 (X86VPermilpi VR128X:$src, (i8 1))), | 
|  | 4372 | (iPTR 0))), addr:$dst), | 
|  | 4373 | (VMOVHPDZ128mr addr:$dst, VR128X:$src)>; | 
|  | 4374 | // VMOVLPS patterns | 
|  | 4375 | def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)), | 
|  | 4376 | addr:$src1), | 
|  | 4377 | (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>; | 
|  | 4378 | def : Pat<(store (v4i32 (X86Movlps | 
|  | 4379 | (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1), | 
|  | 4380 | (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>; | 
|  | 4381 | // VMOVLPD patterns | 
|  | 4382 | def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)), | 
|  | 4383 | addr:$src1), | 
|  | 4384 | (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>; | 
|  | 4385 | def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)), | 
|  | 4386 | addr:$src1), | 
|  | 4387 | (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>; | 
|  | 4388 | } | 
|  | 4389 | //===----------------------------------------------------------------------===// | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4390 | // FMA - Fused Multiply Operations | 
|  | 4391 | // | 
| Adam Nemet | 26371ce | 2014-10-24 00:02:55 +0000 | [diff] [blame] | 4392 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4393 | let Constraints = "$src1 = $dst" in { | 
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4394 | multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4395 | X86VectorVTInfo _> { | 
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 4396 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
| Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 4397 | (ins _.RC:$src2, _.RC:$src3), | 
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 4398 | OpcodeStr, "$src3, $src2", "$src2, $src3", | 
| Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 4399 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>, | 
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 4400 | AVX512FMA3Base; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4401 |  | 
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4402 | let mayLoad = 1 in { | 
|  | 4403 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4404 | (ins _.RC:$src2, _.MemOp:$src3), | 
|  | 4405 | OpcodeStr, "$src3, $src2", "$src2, $src3", | 
|  | 4406 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>, | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4407 | AVX512FMA3Base; | 
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4408 |  | 
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4409 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4410 | (ins _.RC:$src2, _.ScalarMemOp:$src3), | 
| Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4411 | OpcodeStr,   !strconcat("${src3}", _.BroadcastStr,", $src2"), | 
|  | 4412 | !strconcat("$src2, ${src3}", _.BroadcastStr ), | 
|  | 4413 | (OpNode _.RC:$src1, | 
| Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 4414 | _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>, | 
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4415 | AVX512FMA3Base, EVEX_B; | 
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4416 | } | 
|  | 4417 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4418 |  | 
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4419 | multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4420 | X86VectorVTInfo _> { | 
|  | 4421 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
| Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 4422 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), | 
|  | 4423 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", | 
|  | 4424 | (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>, | 
|  | 4425 | AVX512FMA3Base, EVEX_B, EVEX_RC; | 
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4426 | } | 
| Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 4427 | } // Constraints = "$src1 = $dst" | 
|  | 4428 |  | 
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4429 | multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4430 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _> { | 
|  | 4431 | let Predicates = [HasAVX512] in { | 
|  | 4432 | defm Z      : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>, | 
|  | 4433 | avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>, | 
|  | 4434 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; | 
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4435 | } | 
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4436 | let Predicates = [HasVLX, HasAVX512] in { | 
|  | 4437 | defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>, | 
|  | 4438 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; | 
|  | 4439 | defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>, | 
|  | 4440 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; | 
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4441 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4442 | } | 
|  | 4443 |  | 
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4444 | multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4445 | SDNode OpNodeRnd > { | 
|  | 4446 | defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, | 
|  | 4447 | avx512vl_f32_info>; | 
|  | 4448 | defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, | 
|  | 4449 | avx512vl_f64_info>, VEX_W; | 
|  | 4450 | } | 
|  | 4451 |  | 
|  | 4452 | defm VFMADD213    : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>; | 
|  | 4453 | defm VFMSUB213    : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>; | 
|  | 4454 | defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>; | 
|  | 4455 | defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>; | 
|  | 4456 | defm VFNMADD213   : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>; | 
|  | 4457 | defm VFNMSUB213   : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>; | 
|  | 4458 |  | 
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4459 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4460 | let Constraints = "$src1 = $dst" in { | 
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4461 | multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4462 | X86VectorVTInfo _> { | 
|  | 4463 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 4464 | (ins _.RC:$src2, _.RC:$src3), | 
|  | 4465 | OpcodeStr, "$src3, $src2", "$src2, $src3", | 
|  | 4466 | (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>, | 
|  | 4467 | AVX512FMA3Base; | 
|  | 4468 |  | 
|  | 4469 | let mayLoad = 1 in { | 
|  | 4470 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 4471 | (ins _.RC:$src2, _.MemOp:$src3), | 
|  | 4472 | OpcodeStr, "$src3, $src2", "$src2, $src3", | 
|  | 4473 | (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>, | 
|  | 4474 | AVX512FMA3Base; | 
|  | 4475 |  | 
|  | 4476 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 4477 | (ins _.RC:$src2, _.ScalarMemOp:$src3), | 
|  | 4478 | OpcodeStr, "${src3}"##_.BroadcastStr##", $src2", | 
|  | 4479 | "$src2, ${src3}"##_.BroadcastStr, | 
|  | 4480 | (_.VT (OpNode _.RC:$src2, | 
|  | 4481 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), | 
|  | 4482 | _.RC:$src1))>, AVX512FMA3Base, EVEX_B; | 
|  | 4483 | } | 
|  | 4484 | } | 
|  | 4485 |  | 
|  | 4486 | multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4487 | X86VectorVTInfo _> { | 
|  | 4488 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 4489 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), | 
|  | 4490 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", | 
|  | 4491 | (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>, | 
|  | 4492 | AVX512FMA3Base, EVEX_B, EVEX_RC; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4493 | } | 
|  | 4494 | } // Constraints = "$src1 = $dst" | 
|  | 4495 |  | 
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4496 | multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4497 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _> { | 
|  | 4498 | let Predicates = [HasAVX512] in { | 
|  | 4499 | defm Z      : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>, | 
|  | 4500 | avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>, | 
|  | 4501 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; | 
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4502 | } | 
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4503 | let Predicates = [HasVLX, HasAVX512] in { | 
|  | 4504 | defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>, | 
|  | 4505 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; | 
|  | 4506 | defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>, | 
|  | 4507 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; | 
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4508 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4509 | } | 
|  | 4510 |  | 
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4511 | multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4512 | SDNode OpNodeRnd > { | 
|  | 4513 | defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, | 
|  | 4514 | avx512vl_f32_info>; | 
|  | 4515 | defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, | 
|  | 4516 | avx512vl_f64_info>, VEX_W; | 
|  | 4517 | } | 
|  | 4518 |  | 
|  | 4519 | defm VFMADD231    : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>; | 
|  | 4520 | defm VFMSUB231    : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>; | 
|  | 4521 | defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>; | 
|  | 4522 | defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>; | 
|  | 4523 | defm VFNMADD231   : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>; | 
|  | 4524 | defm VFNMSUB231   : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>; | 
|  | 4525 |  | 
|  | 4526 | let Constraints = "$src1 = $dst" in { | 
|  | 4527 | multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4528 | X86VectorVTInfo _> { | 
|  | 4529 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 4530 | (ins _.RC:$src3, _.RC:$src2), | 
|  | 4531 | OpcodeStr, "$src2, $src3", "$src3, $src2", | 
|  | 4532 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>, | 
|  | 4533 | AVX512FMA3Base; | 
|  | 4534 |  | 
|  | 4535 | let mayLoad = 1 in { | 
|  | 4536 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 4537 | (ins _.RC:$src3, _.MemOp:$src2), | 
|  | 4538 | OpcodeStr, "$src2, $src3", "$src3, $src2", | 
|  | 4539 | (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>, | 
|  | 4540 | AVX512FMA3Base; | 
|  | 4541 |  | 
|  | 4542 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 4543 | (ins _.RC:$src3, _.ScalarMemOp:$src2), | 
|  | 4544 | OpcodeStr, "${src2}"##_.BroadcastStr##", $src3", | 
|  | 4545 | "$src3, ${src2}"##_.BroadcastStr, | 
|  | 4546 | (_.VT (OpNode _.RC:$src1, | 
|  | 4547 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), | 
|  | 4548 | _.RC:$src3))>, AVX512FMA3Base, EVEX_B; | 
|  | 4549 | } | 
|  | 4550 | } | 
|  | 4551 |  | 
|  | 4552 | multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4553 | X86VectorVTInfo _> { | 
|  | 4554 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 4555 | (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc), | 
|  | 4556 | OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc", | 
|  | 4557 | (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>, | 
|  | 4558 | AVX512FMA3Base, EVEX_B, EVEX_RC; | 
|  | 4559 | } | 
|  | 4560 | } // Constraints = "$src1 = $dst" | 
|  | 4561 |  | 
|  | 4562 | multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4563 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _> { | 
|  | 4564 | let Predicates = [HasAVX512] in { | 
|  | 4565 | defm Z      : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>, | 
|  | 4566 | avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>, | 
|  | 4567 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; | 
|  | 4568 | } | 
|  | 4569 | let Predicates = [HasVLX, HasAVX512] in { | 
|  | 4570 | defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>, | 
|  | 4571 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; | 
|  | 4572 | defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>, | 
|  | 4573 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; | 
|  | 4574 | } | 
|  | 4575 | } | 
|  | 4576 |  | 
|  | 4577 | multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4578 | SDNode OpNodeRnd > { | 
|  | 4579 | defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, | 
|  | 4580 | avx512vl_f32_info>; | 
|  | 4581 | defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, | 
|  | 4582 | avx512vl_f64_info>, VEX_W; | 
|  | 4583 | } | 
|  | 4584 |  | 
|  | 4585 | defm VFMADD132    : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>; | 
|  | 4586 | defm VFMSUB132    : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>; | 
|  | 4587 | defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>; | 
|  | 4588 | defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>; | 
|  | 4589 | defm VFNMADD132   : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>; | 
|  | 4590 | defm VFNMSUB132   : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>; | 
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4591 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4592 | // Scalar FMA | 
|  | 4593 | let Constraints = "$src1 = $dst" in { | 
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 4594 | multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, | 
|  | 4595 | dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb, | 
|  | 4596 | dag RHS_r, dag RHS_m > { | 
|  | 4597 | defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 4598 | (ins _.RC:$src2, _.RC:$src3), OpcodeStr, | 
|  | 4599 | "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4600 |  | 
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 4601 | let mayLoad = 1 in | 
|  | 4602 | defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 4603 | (ins _.RC:$src2, _.MemOp:$src3), OpcodeStr, | 
|  | 4604 | "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base; | 
|  | 4605 |  | 
|  | 4606 | defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 4607 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), | 
|  | 4608 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>, | 
|  | 4609 | AVX512FMA3Base, EVEX_B, EVEX_RC; | 
|  | 4610 |  | 
|  | 4611 | let isCodeGenOnly = 1 in { | 
|  | 4612 | def r     : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst), | 
|  | 4613 | (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3), | 
|  | 4614 | !strconcat(OpcodeStr, | 
|  | 4615 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), | 
|  | 4616 | [RHS_r]>; | 
|  | 4617 | let mayLoad = 1 in | 
|  | 4618 | def m     : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst), | 
|  | 4619 | (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3), | 
|  | 4620 | !strconcat(OpcodeStr, | 
|  | 4621 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), | 
|  | 4622 | [RHS_m]>; | 
|  | 4623 | }// isCodeGenOnly = 1 | 
|  | 4624 | } | 
|  | 4625 | }// Constraints = "$src1 = $dst" | 
|  | 4626 |  | 
|  | 4627 | multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132, | 
|  | 4628 | string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ , | 
|  | 4629 | string SUFF> { | 
|  | 4630 |  | 
|  | 4631 | defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ , | 
|  | 4632 | (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), | 
|  | 4633 | (_.VT (OpNode _.RC:$src2, _.RC:$src1, | 
|  | 4634 | (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))))), | 
|  | 4635 | (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, | 
|  | 4636 | (i32 imm:$rc))), | 
|  | 4637 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1, | 
|  | 4638 | _.FRC:$src3))), | 
|  | 4639 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1, | 
|  | 4640 | (_.ScalarLdFrag addr:$src3))))>; | 
|  | 4641 |  | 
|  | 4642 | defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ , | 
|  | 4643 | (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), | 
|  | 4644 | (_.VT (OpNode _.RC:$src2, | 
|  | 4645 | (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), | 
|  | 4646 | _.RC:$src1)), | 
|  | 4647 | (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, | 
|  | 4648 | (i32 imm:$rc))), | 
|  | 4649 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3, | 
|  | 4650 | _.FRC:$src1))), | 
|  | 4651 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, | 
|  | 4652 | (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>; | 
|  | 4653 |  | 
|  | 4654 | defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ , | 
|  | 4655 | (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), | 
|  | 4656 | (_.VT (OpNode _.RC:$src1, | 
|  | 4657 | (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), | 
|  | 4658 | _.RC:$src2)), | 
|  | 4659 | (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, | 
|  | 4660 | (i32 imm:$rc))), | 
|  | 4661 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3, | 
|  | 4662 | _.FRC:$src2))), | 
|  | 4663 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, | 
|  | 4664 | (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>; | 
|  | 4665 | } | 
|  | 4666 |  | 
|  | 4667 | multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132, | 
|  | 4668 | string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{ | 
|  | 4669 | let Predicates = [HasAVX512] in { | 
|  | 4670 | defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode, | 
|  | 4671 | OpNodeRnd, f32x_info, "SS">, | 
|  | 4672 | EVEX_CD8<32, CD8VT1>, VEX_LIG; | 
|  | 4673 | defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode, | 
|  | 4674 | OpNodeRnd, f64x_info, "SD">, | 
|  | 4675 | EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W; | 
|  | 4676 | } | 
|  | 4677 | } | 
|  | 4678 |  | 
|  | 4679 | defm VFMADD  : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>; | 
|  | 4680 | defm VFMSUB  : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>; | 
|  | 4681 | defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>; | 
|  | 4682 | defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4683 |  | 
|  | 4684 | //===----------------------------------------------------------------------===// | 
|  | 4685 | // AVX-512  Scalar convert from sign integer to float/double | 
|  | 4686 | //===----------------------------------------------------------------------===// | 
|  | 4687 |  | 
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4688 | multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, | 
|  | 4689 | X86VectorVTInfo DstVT, X86MemOperand x86memop, | 
|  | 4690 | PatFrag ld_frag, string asm> { | 
|  | 4691 | let hasSideEffects = 0 in { | 
|  | 4692 | def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst), | 
|  | 4693 | (ins DstVT.FRC:$src1, SrcRC:$src), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4694 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4695 | EVEX_4V; | 
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4696 | let mayLoad = 1 in | 
|  | 4697 | def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst), | 
|  | 4698 | (ins DstVT.FRC:$src1, x86memop:$src), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4699 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4700 | EVEX_4V; | 
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4701 | } // hasSideEffects = 0 | 
|  | 4702 | let isCodeGenOnly = 1 in { | 
|  | 4703 | def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), | 
|  | 4704 | (ins DstVT.RC:$src1, SrcRC:$src2), | 
|  | 4705 | !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
|  | 4706 | [(set DstVT.RC:$dst, | 
|  | 4707 | (OpNode (DstVT.VT DstVT.RC:$src1), | 
|  | 4708 | SrcRC:$src2, | 
|  | 4709 | (i32 FROUND_CURRENT)))]>, EVEX_4V; | 
|  | 4710 |  | 
|  | 4711 | def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), | 
|  | 4712 | (ins DstVT.RC:$src1, x86memop:$src2), | 
|  | 4713 | !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
|  | 4714 | [(set DstVT.RC:$dst, | 
|  | 4715 | (OpNode (DstVT.VT DstVT.RC:$src1), | 
|  | 4716 | (ld_frag addr:$src2), | 
|  | 4717 | (i32 FROUND_CURRENT)))]>, EVEX_4V; | 
|  | 4718 | }//isCodeGenOnly = 1 | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4719 | } | 
| Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4720 |  | 
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4721 | multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, | 
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4722 | X86VectorVTInfo DstVT, string asm> { | 
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4723 | def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), | 
|  | 4724 | (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc), | 
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4725 | !strconcat(asm, | 
|  | 4726 | "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"), | 
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4727 | [(set DstVT.RC:$dst, | 
|  | 4728 | (OpNode (DstVT.VT DstVT.RC:$src1), | 
|  | 4729 | SrcRC:$src2, | 
|  | 4730 | (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC; | 
|  | 4731 | } | 
|  | 4732 |  | 
|  | 4733 | multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, | 
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4734 | X86VectorVTInfo DstVT, X86MemOperand x86memop, | 
|  | 4735 | PatFrag ld_frag, string asm> { | 
|  | 4736 | defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>, | 
|  | 4737 | avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>, | 
|  | 4738 | VEX_LIG; | 
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4739 | } | 
|  | 4740 |  | 
| Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 4741 | let Predicates = [HasAVX512] in { | 
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4742 | defm VCVTSI2SSZ  : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32, | 
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4743 | v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">, | 
|  | 4744 | XS, EVEX_CD8<32, CD8VT1>; | 
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4745 | defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64, | 
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4746 | v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">, | 
|  | 4747 | XS, VEX_W, EVEX_CD8<64, CD8VT1>; | 
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4748 | defm VCVTSI2SDZ  : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32, | 
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4749 | v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">, | 
|  | 4750 | XD, EVEX_CD8<32, CD8VT1>; | 
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 4751 | defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64, | 
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4752 | v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">, | 
|  | 4753 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4754 |  | 
|  | 4755 | def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))), | 
|  | 4756 | (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; | 
|  | 4757 | def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))), | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4758 | (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4759 | def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))), | 
|  | 4760 | (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; | 
|  | 4761 | def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))), | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4762 | (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4763 |  | 
|  | 4764 | def : Pat<(f32 (sint_to_fp GR32:$src)), | 
|  | 4765 | (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; | 
|  | 4766 | def : Pat<(f32 (sint_to_fp GR64:$src)), | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4767 | (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4768 | def : Pat<(f64 (sint_to_fp GR32:$src)), | 
|  | 4769 | (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; | 
|  | 4770 | def : Pat<(f64 (sint_to_fp GR64:$src)), | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4771 | (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; | 
|  | 4772 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4773 | defm VCVTUSI2SSZ   : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32, | 
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4774 | v4f32x_info, i32mem, loadi32, | 
|  | 4775 | "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>; | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4776 | defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64, | 
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4777 | v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">, | 
|  | 4778 | XS, VEX_W, EVEX_CD8<64, CD8VT1>; | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4779 | defm VCVTUSI2SDZ   : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info, | 
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4780 | i32mem, loadi32, "cvtusi2sd{l}">, | 
|  | 4781 | XD, VEX_LIG, EVEX_CD8<32, CD8VT1>; | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 4782 | defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64, | 
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 4783 | v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">, | 
|  | 4784 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4785 |  | 
|  | 4786 | def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))), | 
|  | 4787 | (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; | 
|  | 4788 | def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))), | 
|  | 4789 | (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; | 
|  | 4790 | def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))), | 
|  | 4791 | (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; | 
|  | 4792 | def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))), | 
|  | 4793 | (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; | 
|  | 4794 |  | 
|  | 4795 | def : Pat<(f32 (uint_to_fp GR32:$src)), | 
|  | 4796 | (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; | 
|  | 4797 | def : Pat<(f32 (uint_to_fp GR64:$src)), | 
|  | 4798 | (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; | 
|  | 4799 | def : Pat<(f64 (uint_to_fp GR32:$src)), | 
|  | 4800 | (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; | 
|  | 4801 | def : Pat<(f64 (uint_to_fp GR64:$src)), | 
|  | 4802 | (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; | 
| Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 4803 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4804 |  | 
|  | 4805 | //===----------------------------------------------------------------------===// | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4806 | // AVX-512  Scalar convert from float/double to integer | 
|  | 4807 | //===----------------------------------------------------------------------===// | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4808 | multiclass avx512_cvt_s_int_round<bits<8> opc, RegisterClass SrcRC, | 
|  | 4809 | RegisterClass DstRC, Intrinsic Int, | 
|  | 4810 | Operand memop, ComplexPattern mem_cpat, string asm> { | 
|  | 4811 | let hasSideEffects = 0, Predicates = [HasAVX512] in { | 
|  | 4812 | def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), | 
|  | 4813 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), | 
|  | 4814 | [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG; | 
|  | 4815 | def rb : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc), | 
|  | 4816 | !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), []>, | 
|  | 4817 | EVEX, VEX_LIG, EVEX_B, EVEX_RC; | 
|  | 4818 | let mayLoad = 1 in | 
|  | 4819 | def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src), | 
|  | 4820 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG; | 
|  | 4821 | } // hasSideEffects = 0, Predicates = [HasAVX512] | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4822 | } | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4823 |  | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4824 | // Convert float/double to signed/unsigned int 32/64 | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4825 | defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse_cvtss2si, | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4826 | ssmem, sse_load_f32, "cvtss2si">, | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4827 | XS, EVEX_CD8<32, CD8VT1>; | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4828 | defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64, | 
|  | 4829 | int_x86_sse_cvtss2si64, | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4830 | ssmem, sse_load_f32, "cvtss2si">, | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4831 | XS, VEX_W, EVEX_CD8<32, CD8VT1>; | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4832 | defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32, | 
|  | 4833 | int_x86_avx512_cvtss2usi, | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4834 | ssmem, sse_load_f32, "cvtss2usi">, | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4835 | XS, EVEX_CD8<32, CD8VT1>; | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4836 | defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64, | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4837 | int_x86_avx512_cvtss2usi64, ssmem, | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4838 | sse_load_f32, "cvtss2usi">, XS, VEX_W, | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4839 | EVEX_CD8<32, CD8VT1>; | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4840 | defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si, | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4841 | sdmem, sse_load_f64, "cvtsd2si">, | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4842 | XD, EVEX_CD8<64, CD8VT1>; | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4843 | defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64, | 
|  | 4844 | int_x86_sse2_cvtsd2si64, | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4845 | sdmem, sse_load_f64, "cvtsd2si">, | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4846 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4847 | defm VCVTSD2USIZ:   avx512_cvt_s_int_round<0x79, VR128X, GR32, | 
|  | 4848 | int_x86_avx512_cvtsd2usi, | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4849 | sdmem, sse_load_f64, "cvtsd2usi">, | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4850 | XD, EVEX_CD8<64, CD8VT1>; | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4851 | defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64, | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4852 | int_x86_avx512_cvtsd2usi64, sdmem, | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4853 | sse_load_f64, "cvtsd2usi">, XD, VEX_W, | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4854 | EVEX_CD8<64, CD8VT1>; | 
|  | 4855 |  | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4856 | let isCodeGenOnly = 1 , Predicates = [HasAVX512] in { | 
| Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4857 | defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X, | 
|  | 4858 | int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}", | 
|  | 4859 | SSE_CVT_Scalar, 0>, XS, EVEX_4V; | 
|  | 4860 | defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X, | 
|  | 4861 | int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}", | 
|  | 4862 | SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W; | 
|  | 4863 | defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X, | 
|  | 4864 | int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}", | 
|  | 4865 | SSE_CVT_Scalar, 0>, XD, EVEX_4V; | 
|  | 4866 | defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X, | 
|  | 4867 | int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}", | 
|  | 4868 | SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W; | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4869 |  | 
| Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4870 | defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X, | 
|  | 4871 | int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}", | 
|  | 4872 | SSE_CVT_Scalar, 0>, XD, EVEX_4V; | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4873 | } // isCodeGenOnly = 1, Predicates = [HasAVX512] | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4874 |  | 
|  | 4875 | // Convert float/double to signed/unsigned int 32/64 with truncation | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4876 | multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC, | 
|  | 4877 | X86VectorVTInfo _DstRC, SDNode OpNode, | 
|  | 4878 | SDNode OpNodeRnd>{ | 
|  | 4879 | let Predicates = [HasAVX512] in { | 
|  | 4880 | def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src), | 
|  | 4881 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), | 
|  | 4882 | [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX; | 
|  | 4883 | def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src), | 
|  | 4884 | !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"), | 
|  | 4885 | []>, EVEX, EVEX_B; | 
|  | 4886 | def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.MemOp:$src), | 
|  | 4887 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), | 
|  | 4888 | [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>, | 
|  | 4889 | EVEX; | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4890 |  | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4891 | let isCodeGenOnly = 1,hasSideEffects = 0 in { | 
|  | 4892 | def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src), | 
|  | 4893 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), | 
|  | 4894 | [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src, | 
|  | 4895 | (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG; | 
|  | 4896 | def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src), | 
|  | 4897 | !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"), | 
|  | 4898 | [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src, | 
|  | 4899 | (i32 FROUND_NO_EXC)))]>, | 
|  | 4900 | EVEX,VEX_LIG , EVEX_B; | 
|  | 4901 | let mayLoad = 1 in | 
|  | 4902 | def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), | 
|  | 4903 | (ins _SrcRC.MemOp:$src), | 
|  | 4904 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), | 
|  | 4905 | []>, EVEX, VEX_LIG; | 
|  | 4906 |  | 
|  | 4907 | } // isCodeGenOnly = 1, hasSideEffects = 0 | 
|  | 4908 | } //HasAVX512 | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4909 | } | 
|  | 4910 |  | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4911 |  | 
|  | 4912 | defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info, | 
|  | 4913 | fp_to_sint,X86cvttss2IntRnd>, | 
|  | 4914 | XS, EVEX_CD8<32, CD8VT1>; | 
|  | 4915 | defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info, | 
|  | 4916 | fp_to_sint,X86cvttss2IntRnd>, | 
|  | 4917 | VEX_W, XS, EVEX_CD8<32, CD8VT1>; | 
|  | 4918 | defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info, | 
|  | 4919 | fp_to_sint,X86cvttsd2IntRnd>, | 
|  | 4920 | XD, EVEX_CD8<64, CD8VT1>; | 
|  | 4921 | defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info, | 
|  | 4922 | fp_to_sint,X86cvttsd2IntRnd>, | 
|  | 4923 | VEX_W, XD, EVEX_CD8<64, CD8VT1>; | 
|  | 4924 |  | 
|  | 4925 | defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info, | 
|  | 4926 | fp_to_uint,X86cvttss2UIntRnd>, | 
|  | 4927 | XS, EVEX_CD8<32, CD8VT1>; | 
|  | 4928 | defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info, | 
|  | 4929 | fp_to_uint,X86cvttss2UIntRnd>, | 
|  | 4930 | XS,VEX_W, EVEX_CD8<32, CD8VT1>; | 
|  | 4931 | defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info, | 
|  | 4932 | fp_to_uint,X86cvttsd2UIntRnd>, | 
|  | 4933 | XD, EVEX_CD8<64, CD8VT1>; | 
|  | 4934 | defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info, | 
|  | 4935 | fp_to_uint,X86cvttsd2UIntRnd>, | 
|  | 4936 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; | 
|  | 4937 | let Predicates = [HasAVX512] in { | 
|  | 4938 | def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))), | 
|  | 4939 | (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>; | 
|  | 4940 | def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))), | 
|  | 4941 | (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>; | 
|  | 4942 | def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))), | 
|  | 4943 | (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>; | 
|  | 4944 | def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))), | 
|  | 4945 | (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>; | 
|  | 4946 |  | 
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4947 | } // HasAVX512 | 
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4948 | //===----------------------------------------------------------------------===// | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4949 | // AVX-512  Convert form float to double and back | 
|  | 4950 | //===----------------------------------------------------------------------===// | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4951 | multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, | 
|  | 4952 | X86VectorVTInfo _Src, SDNode OpNode> { | 
|  | 4953 | defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 4954 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, | 
|  | 4955 | "$src2, $src1", "$src1, $src2", | 
|  | 4956 | (_.VT (OpNode (_Src.VT _Src.RC:$src1), | 
|  | 4957 | (_Src.VT _Src.RC:$src2)))>, | 
|  | 4958 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>; | 
|  | 4959 | defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 4960 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, | 
|  | 4961 | "$src2, $src1", "$src1, $src2", | 
|  | 4962 | (_.VT (OpNode (_Src.VT _Src.RC:$src1), | 
|  | 4963 | (_Src.VT (scalar_to_vector | 
|  | 4964 | (_Src.ScalarLdFrag addr:$src2)))))>, | 
|  | 4965 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4966 | } | 
|  | 4967 |  | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4968 | // Scalar Coversion with SAE - suppress all exceptions | 
|  | 4969 | multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, | 
|  | 4970 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { | 
|  | 4971 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 4972 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, | 
|  | 4973 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", | 
|  | 4974 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1), | 
|  | 4975 | (_Src.VT _Src.RC:$src2), | 
|  | 4976 | (i32 FROUND_NO_EXC)))>, | 
|  | 4977 | EVEX_4V, VEX_LIG, EVEX_B; | 
|  | 4978 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4979 |  | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 4980 | // Scalar Conversion with rounding control (RC) | 
|  | 4981 | multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, | 
|  | 4982 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { | 
|  | 4983 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 4984 | (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr, | 
|  | 4985 | "$rc, $src2, $src1", "$src1, $src2, $rc", | 
|  | 4986 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1), | 
|  | 4987 | (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>, | 
|  | 4988 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>, | 
|  | 4989 | EVEX_B, EVEX_RC; | 
|  | 4990 | } | 
|  | 4991 | multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 4992 | SDNode OpNodeRnd, X86VectorVTInfo _src, | 
|  | 4993 | X86VectorVTInfo _dst> { | 
|  | 4994 | let Predicates = [HasAVX512] in { | 
|  | 4995 | defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>, | 
|  | 4996 | avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src, | 
|  | 4997 | OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, | 
|  | 4998 | EVEX_V512, XD; | 
|  | 4999 | } | 
|  | 5000 | } | 
|  | 5001 |  | 
|  | 5002 | multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 5003 | SDNode OpNodeRnd, X86VectorVTInfo _src, | 
|  | 5004 | X86VectorVTInfo _dst> { | 
|  | 5005 | let Predicates = [HasAVX512] in { | 
|  | 5006 | defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>, | 
|  | 5007 | avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>, | 
|  | 5008 | EVEX_CD8<32, CD8VT1>, XS, EVEX_V512; | 
|  | 5009 | } | 
|  | 5010 | } | 
|  | 5011 | defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround, | 
|  | 5012 | X86froundRnd, f64x_info, f32x_info>; | 
|  | 5013 | defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext, | 
|  | 5014 | X86fpextRnd,f32x_info, f64x_info >; | 
|  | 5015 |  | 
|  | 5016 | def : Pat<(f64 (fextend FR32X:$src)), | 
|  | 5017 | (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X), | 
|  | 5018 | (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>, | 
|  | 5019 | Requires<[HasAVX512]>; | 
|  | 5020 | def : Pat<(f64 (fextend (loadf32 addr:$src))), | 
|  | 5021 | (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>, | 
|  | 5022 | Requires<[HasAVX512]>; | 
|  | 5023 |  | 
|  | 5024 | def : Pat<(f64 (extloadf32 addr:$src)), | 
|  | 5025 | (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5026 | Requires<[HasAVX512, OptForSize]>; | 
|  | 5027 |  | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5028 | def : Pat<(f64 (extloadf32 addr:$src)), | 
|  | 5029 | (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)), | 
|  | 5030 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>, | 
|  | 5031 | Requires<[HasAVX512, OptForSpeed]>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5032 |  | 
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5033 | def : Pat<(f32 (fround FR64X:$src)), | 
|  | 5034 | (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X), | 
|  | 5035 | (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5036 | Requires<[HasAVX512]>; | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5037 | //===----------------------------------------------------------------------===// | 
|  | 5038 | // AVX-512  Vector convert from signed/unsigned integer to float/double | 
|  | 5039 | //          and from float/double to signed/unsigned integer | 
|  | 5040 | //===----------------------------------------------------------------------===// | 
|  | 5041 |  | 
|  | 5042 | multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, | 
|  | 5043 | X86VectorVTInfo _Src, SDNode OpNode, | 
|  | 5044 | string Broadcast = _.BroadcastStr, | 
|  | 5045 | string Alias = ""> { | 
|  | 5046 |  | 
|  | 5047 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 5048 | (ins _Src.RC:$src), OpcodeStr, "$src", "$src", | 
|  | 5049 | (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX; | 
|  | 5050 |  | 
|  | 5051 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 5052 | (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src", | 
|  | 5053 | (_.VT (OpNode (_Src.VT | 
|  | 5054 | (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX; | 
|  | 5055 |  | 
|  | 5056 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 5057 | (ins _Src.MemOp:$src), OpcodeStr, | 
|  | 5058 | "${src}"##Broadcast, "${src}"##Broadcast, | 
|  | 5059 | (_.VT (OpNode (_Src.VT | 
|  | 5060 | (X86VBroadcast (_Src.ScalarLdFrag addr:$src))) | 
|  | 5061 | ))>, EVEX, EVEX_B; | 
|  | 5062 | } | 
|  | 5063 | // Coversion with SAE - suppress all exceptions | 
|  | 5064 | multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, | 
|  | 5065 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { | 
|  | 5066 | defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 5067 | (ins _Src.RC:$src), OpcodeStr, | 
|  | 5068 | "{sae}, $src", "$src, {sae}", | 
|  | 5069 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), | 
|  | 5070 | (i32 FROUND_NO_EXC)))>, | 
|  | 5071 | EVEX, EVEX_B; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5072 | } | 
|  | 5073 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5074 | // Conversion with rounding control (RC) | 
|  | 5075 | multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, | 
|  | 5076 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { | 
|  | 5077 | defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 5078 | (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr, | 
|  | 5079 | "$rc, $src", "$src, $rc", | 
|  | 5080 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>, | 
|  | 5081 | EVEX, EVEX_B, EVEX_RC; | 
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5082 | } | 
|  | 5083 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5084 | // Extend Float to Double | 
|  | 5085 | multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> { | 
|  | 5086 | let Predicates = [HasAVX512] in { | 
|  | 5087 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>, | 
|  | 5088 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info, | 
|  | 5089 | X86vfpextRnd>, EVEX_V512; | 
|  | 5090 | } | 
|  | 5091 | let Predicates = [HasVLX] in { | 
|  | 5092 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info, | 
|  | 5093 | X86vfpext, "{1to2}">, EVEX_V128; | 
|  | 5094 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>, | 
|  | 5095 | EVEX_V256; | 
|  | 5096 | } | 
|  | 5097 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5098 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5099 | // Truncate Double to Float | 
|  | 5100 | multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> { | 
|  | 5101 | let Predicates = [HasAVX512] in { | 
|  | 5102 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>, | 
|  | 5103 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info, | 
|  | 5104 | X86vfproundRnd>, EVEX_V512; | 
|  | 5105 | } | 
|  | 5106 | let Predicates = [HasVLX] in { | 
|  | 5107 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info, | 
|  | 5108 | X86vfpround, "{1to2}", "{x}">, EVEX_V128; | 
|  | 5109 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround, | 
|  | 5110 | "{1to4}", "{y}">, EVEX_V256; | 
|  | 5111 | } | 
|  | 5112 | } | 
|  | 5113 |  | 
|  | 5114 | defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">, | 
|  | 5115 | VEX_W, PD, EVEX_CD8<64, CD8VF>; | 
|  | 5116 | defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">, | 
|  | 5117 | PS, EVEX_CD8<32, CD8VH>; | 
|  | 5118 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5119 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), | 
|  | 5120 | (VCVTPS2PDZrm addr:$src)>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5121 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5122 | let Predicates = [HasVLX] in { | 
|  | 5123 | def : Pat<(v4f64 (extloadv4f32 addr:$src)), | 
|  | 5124 | (VCVTPS2PDZ256rm addr:$src)>; | 
|  | 5125 | } | 
| Elena Demikhovsky | 3629b4a | 2014-01-06 08:45:54 +0000 | [diff] [blame] | 5126 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5127 | // Convert Signed/Unsigned Doubleword to Double | 
|  | 5128 | multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 5129 | SDNode OpNode128> { | 
|  | 5130 | // No rounding in this op | 
|  | 5131 | let Predicates = [HasAVX512] in | 
|  | 5132 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>, | 
|  | 5133 | EVEX_V512; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5134 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5135 | let Predicates = [HasVLX] in { | 
|  | 5136 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info, | 
|  | 5137 | OpNode128, "{1to2}">, EVEX_V128; | 
|  | 5138 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>, | 
|  | 5139 | EVEX_V256; | 
|  | 5140 | } | 
|  | 5141 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5142 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5143 | // Convert Signed/Unsigned Doubleword to Float | 
|  | 5144 | multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 5145 | SDNode OpNodeRnd> { | 
|  | 5146 | let Predicates = [HasAVX512] in | 
|  | 5147 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>, | 
|  | 5148 | avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info, | 
|  | 5149 | OpNodeRnd>, EVEX_V512; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5150 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5151 | let Predicates = [HasVLX] in { | 
|  | 5152 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>, | 
|  | 5153 | EVEX_V128; | 
|  | 5154 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>, | 
|  | 5155 | EVEX_V256; | 
|  | 5156 | } | 
|  | 5157 | } | 
|  | 5158 |  | 
|  | 5159 | // Convert Float to Signed/Unsigned Doubleword with truncation | 
|  | 5160 | multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, | 
|  | 5161 | SDNode OpNode, SDNode OpNodeRnd> { | 
|  | 5162 | let Predicates = [HasAVX512] in { | 
|  | 5163 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>, | 
|  | 5164 | avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info, | 
|  | 5165 | OpNodeRnd>, EVEX_V512; | 
|  | 5166 | } | 
|  | 5167 | let Predicates = [HasVLX] in { | 
|  | 5168 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>, | 
|  | 5169 | EVEX_V128; | 
|  | 5170 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>, | 
|  | 5171 | EVEX_V256; | 
|  | 5172 | } | 
|  | 5173 | } | 
|  | 5174 |  | 
|  | 5175 | // Convert Float to Signed/Unsigned Doubleword | 
|  | 5176 | multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, | 
|  | 5177 | SDNode OpNode, SDNode OpNodeRnd> { | 
|  | 5178 | let Predicates = [HasAVX512] in { | 
|  | 5179 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>, | 
|  | 5180 | avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info, | 
|  | 5181 | OpNodeRnd>, EVEX_V512; | 
|  | 5182 | } | 
|  | 5183 | let Predicates = [HasVLX] in { | 
|  | 5184 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>, | 
|  | 5185 | EVEX_V128; | 
|  | 5186 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>, | 
|  | 5187 | EVEX_V256; | 
|  | 5188 | } | 
|  | 5189 | } | 
|  | 5190 |  | 
|  | 5191 | // Convert Double to Signed/Unsigned Doubleword with truncation | 
|  | 5192 | multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, | 
|  | 5193 | SDNode OpNode, SDNode OpNodeRnd> { | 
|  | 5194 | let Predicates = [HasAVX512] in { | 
|  | 5195 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>, | 
|  | 5196 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info, | 
|  | 5197 | OpNodeRnd>, EVEX_V512; | 
|  | 5198 | } | 
|  | 5199 | let Predicates = [HasVLX] in { | 
|  | 5200 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 | 
|  | 5201 | // memory forms of these instructions in Asm Parcer. They have the same | 
|  | 5202 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly | 
|  | 5203 | // due to the same reason. | 
|  | 5204 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode, | 
|  | 5205 | "{1to2}", "{x}">, EVEX_V128; | 
|  | 5206 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode, | 
|  | 5207 | "{1to4}", "{y}">, EVEX_V256; | 
|  | 5208 | } | 
|  | 5209 | } | 
|  | 5210 |  | 
|  | 5211 | // Convert Double to Signed/Unsigned Doubleword | 
|  | 5212 | multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, | 
|  | 5213 | SDNode OpNode, SDNode OpNodeRnd> { | 
|  | 5214 | let Predicates = [HasAVX512] in { | 
|  | 5215 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>, | 
|  | 5216 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info, | 
|  | 5217 | OpNodeRnd>, EVEX_V512; | 
|  | 5218 | } | 
|  | 5219 | let Predicates = [HasVLX] in { | 
|  | 5220 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 | 
|  | 5221 | // memory forms of these instructions in Asm Parcer. They have the same | 
|  | 5222 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly | 
|  | 5223 | // due to the same reason. | 
|  | 5224 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode, | 
|  | 5225 | "{1to2}", "{x}">, EVEX_V128; | 
|  | 5226 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode, | 
|  | 5227 | "{1to4}", "{y}">, EVEX_V256; | 
|  | 5228 | } | 
|  | 5229 | } | 
|  | 5230 |  | 
|  | 5231 | // Convert Double to Signed/Unsigned Quardword | 
|  | 5232 | multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, | 
|  | 5233 | SDNode OpNode, SDNode OpNodeRnd> { | 
|  | 5234 | let Predicates = [HasDQI] in { | 
|  | 5235 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>, | 
|  | 5236 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info, | 
|  | 5237 | OpNodeRnd>, EVEX_V512; | 
|  | 5238 | } | 
|  | 5239 | let Predicates = [HasDQI, HasVLX] in { | 
|  | 5240 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>, | 
|  | 5241 | EVEX_V128; | 
|  | 5242 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>, | 
|  | 5243 | EVEX_V256; | 
|  | 5244 | } | 
|  | 5245 | } | 
|  | 5246 |  | 
|  | 5247 | // Convert Double to Signed/Unsigned Quardword with truncation | 
|  | 5248 | multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, | 
|  | 5249 | SDNode OpNode, SDNode OpNodeRnd> { | 
|  | 5250 | let Predicates = [HasDQI] in { | 
|  | 5251 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>, | 
|  | 5252 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info, | 
|  | 5253 | OpNodeRnd>, EVEX_V512; | 
|  | 5254 | } | 
|  | 5255 | let Predicates = [HasDQI, HasVLX] in { | 
|  | 5256 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>, | 
|  | 5257 | EVEX_V128; | 
|  | 5258 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>, | 
|  | 5259 | EVEX_V256; | 
|  | 5260 | } | 
|  | 5261 | } | 
|  | 5262 |  | 
|  | 5263 | // Convert Signed/Unsigned Quardword to Double | 
|  | 5264 | multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, | 
|  | 5265 | SDNode OpNode, SDNode OpNodeRnd> { | 
|  | 5266 | let Predicates = [HasDQI] in { | 
|  | 5267 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>, | 
|  | 5268 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info, | 
|  | 5269 | OpNodeRnd>, EVEX_V512; | 
|  | 5270 | } | 
|  | 5271 | let Predicates = [HasDQI, HasVLX] in { | 
|  | 5272 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>, | 
|  | 5273 | EVEX_V128; | 
|  | 5274 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>, | 
|  | 5275 | EVEX_V256; | 
|  | 5276 | } | 
|  | 5277 | } | 
|  | 5278 |  | 
|  | 5279 | // Convert Float to Signed/Unsigned Quardword | 
|  | 5280 | multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, | 
|  | 5281 | SDNode OpNode, SDNode OpNodeRnd> { | 
|  | 5282 | let Predicates = [HasDQI] in { | 
|  | 5283 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>, | 
|  | 5284 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info, | 
|  | 5285 | OpNodeRnd>, EVEX_V512; | 
|  | 5286 | } | 
|  | 5287 | let Predicates = [HasDQI, HasVLX] in { | 
|  | 5288 | // Explicitly specified broadcast string, since we take only 2 elements | 
|  | 5289 | // from v4f32x_info source | 
|  | 5290 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode, | 
|  | 5291 | "{1to2}">, EVEX_V128; | 
|  | 5292 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>, | 
|  | 5293 | EVEX_V256; | 
|  | 5294 | } | 
|  | 5295 | } | 
|  | 5296 |  | 
|  | 5297 | // Convert Float to Signed/Unsigned Quardword with truncation | 
|  | 5298 | multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, | 
|  | 5299 | SDNode OpNode, SDNode OpNodeRnd> { | 
|  | 5300 | let Predicates = [HasDQI] in { | 
|  | 5301 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>, | 
|  | 5302 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info, | 
|  | 5303 | OpNodeRnd>, EVEX_V512; | 
|  | 5304 | } | 
|  | 5305 | let Predicates = [HasDQI, HasVLX] in { | 
|  | 5306 | // Explicitly specified broadcast string, since we take only 2 elements | 
|  | 5307 | // from v4f32x_info source | 
|  | 5308 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode, | 
|  | 5309 | "{1to2}">, EVEX_V128; | 
|  | 5310 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>, | 
|  | 5311 | EVEX_V256; | 
|  | 5312 | } | 
|  | 5313 | } | 
|  | 5314 |  | 
|  | 5315 | // Convert Signed/Unsigned Quardword to Float | 
|  | 5316 | multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, | 
|  | 5317 | SDNode OpNode, SDNode OpNodeRnd> { | 
|  | 5318 | let Predicates = [HasDQI] in { | 
|  | 5319 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>, | 
|  | 5320 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info, | 
|  | 5321 | OpNodeRnd>, EVEX_V512; | 
|  | 5322 | } | 
|  | 5323 | let Predicates = [HasDQI, HasVLX] in { | 
|  | 5324 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 | 
|  | 5325 | // memory forms of these instructions in Asm Parcer. They have the same | 
|  | 5326 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly | 
|  | 5327 | // due to the same reason. | 
|  | 5328 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode, | 
|  | 5329 | "{1to2}", "{x}">, EVEX_V128; | 
|  | 5330 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode, | 
|  | 5331 | "{1to4}", "{y}">, EVEX_V256; | 
|  | 5332 | } | 
|  | 5333 | } | 
|  | 5334 |  | 
|  | 5335 | defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5336 | EVEX_CD8<32, CD8VH>; | 
|  | 5337 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5338 | defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp, | 
|  | 5339 | X86VSintToFpRnd>, | 
|  | 5340 | PS, EVEX_CD8<32, CD8VF>; | 
|  | 5341 |  | 
|  | 5342 | defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint, | 
|  | 5343 | X86VFpToSintRnd>, | 
|  | 5344 | XS, EVEX_CD8<32, CD8VF>; | 
|  | 5345 |  | 
|  | 5346 | defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, | 
|  | 5347 | X86VFpToSintRnd>, | 
|  | 5348 | PD, VEX_W, EVEX_CD8<64, CD8VF>; | 
|  | 5349 |  | 
|  | 5350 | defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint, | 
|  | 5351 | X86VFpToUintRnd>, PS, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5352 | EVEX_CD8<32, CD8VF>; | 
|  | 5353 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5354 | defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint, | 
|  | 5355 | X86VFpToUintRnd>, PS, VEX_W, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5356 | EVEX_CD8<64, CD8VF>; | 
|  | 5357 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5358 | defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>, | 
|  | 5359 | XS, EVEX_CD8<32, CD8VH>; | 
|  | 5360 |  | 
|  | 5361 | defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp, | 
|  | 5362 | X86VUintToFpRnd>, XD, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5363 | EVEX_CD8<32, CD8VF>; | 
|  | 5364 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5365 | defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int, | 
|  | 5366 | X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>; | 
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5367 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5368 | defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int, | 
|  | 5369 | X86cvtpd2IntRnd>, XD, VEX_W, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5370 | EVEX_CD8<64, CD8VF>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5371 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5372 | defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt, | 
|  | 5373 | X86cvtps2UIntRnd>, | 
|  | 5374 | PS, EVEX_CD8<32, CD8VF>; | 
|  | 5375 | defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt, | 
|  | 5376 | X86cvtpd2UIntRnd>, VEX_W, | 
|  | 5377 | PS, EVEX_CD8<64, CD8VF>; | 
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5378 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5379 | defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int, | 
|  | 5380 | X86cvtpd2IntRnd>, VEX_W, | 
|  | 5381 | PD, EVEX_CD8<64, CD8VF>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5382 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5383 | defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int, | 
|  | 5384 | X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5385 |  | 
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5386 | defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt, | 
|  | 5387 | X86cvtpd2UIntRnd>, VEX_W, | 
|  | 5388 | PD, EVEX_CD8<64, CD8VF>; | 
|  | 5389 |  | 
|  | 5390 | defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt, | 
|  | 5391 | X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>; | 
|  | 5392 |  | 
|  | 5393 | defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint, | 
|  | 5394 | X86VFpToSlongRnd>, VEX_W, | 
|  | 5395 | PD, EVEX_CD8<64, CD8VF>; | 
|  | 5396 |  | 
|  | 5397 | defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, | 
|  | 5398 | X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>; | 
|  | 5399 |  | 
|  | 5400 | defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint, | 
|  | 5401 | X86VFpToUlongRnd>, VEX_W, | 
|  | 5402 | PD, EVEX_CD8<64, CD8VF>; | 
|  | 5403 |  | 
|  | 5404 | defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, | 
|  | 5405 | X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>; | 
|  | 5406 |  | 
|  | 5407 | defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp, | 
|  | 5408 | X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>; | 
|  | 5409 |  | 
|  | 5410 | defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp, | 
|  | 5411 | X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>; | 
|  | 5412 |  | 
|  | 5413 | defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, | 
|  | 5414 | X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>; | 
|  | 5415 |  | 
|  | 5416 | defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, | 
|  | 5417 | X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>; | 
|  | 5418 |  | 
|  | 5419 | let Predicates = [NoVLX] in { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5420 | def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))), | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5421 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5422 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5423 |  | 
| Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 5424 | def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))), | 
|  | 5425 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr | 
|  | 5426 | (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>; | 
|  | 5427 |  | 
|  | 5428 | def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))), | 
|  | 5429 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr | 
|  | 5430 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5431 |  | 
| Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 5432 | def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))), | 
|  | 5433 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr | 
|  | 5434 | (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5435 |  | 
| Cameron McInally | f10a7c9 | 2014-06-18 14:04:37 +0000 | [diff] [blame] | 5436 | def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))), | 
|  | 5437 | (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr | 
|  | 5438 | (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>; | 
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5439 | } | 
|  | 5440 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5441 | let Predicates = [HasAVX512] in { | 
|  | 5442 | def : Pat<(v8f32 (fround (loadv8f64 addr:$src))), | 
|  | 5443 | (VCVTPD2PSZrm addr:$src)>; | 
|  | 5444 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), | 
|  | 5445 | (VCVTPS2PDZrm addr:$src)>; | 
|  | 5446 | } | 
|  | 5447 |  | 
| Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5448 | //===----------------------------------------------------------------------===// | 
|  | 5449 | // Half precision conversion instructions | 
|  | 5450 | //===----------------------------------------------------------------------===// | 
| Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 5451 | multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src, | 
|  | 5452 | X86MemOperand x86memop, PatFrag ld_frag> { | 
|  | 5453 | defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src), | 
|  | 5454 | "vcvtph2ps", "$src", "$src", | 
|  | 5455 | (X86cvtph2ps (_src.VT _src.RC:$src), | 
|  | 5456 | (i32 FROUND_CURRENT))>, T8PD; | 
|  | 5457 | let hasSideEffects = 0, mayLoad = 1 in { | 
|  | 5458 | defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src), | 
|  | 5459 | "vcvtph2ps", "$src", "$src", | 
|  | 5460 | (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))), | 
|  | 5461 | (i32 FROUND_CURRENT))>, T8PD; | 
|  | 5462 | } | 
|  | 5463 | } | 
|  | 5464 |  | 
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 5465 | multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> { | 
| Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 5466 | defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src), | 
|  | 5467 | "vcvtph2ps", "{sae}, $src", "$src, {sae}", | 
|  | 5468 | (X86cvtph2ps (_src.VT _src.RC:$src), | 
|  | 5469 | (i32 FROUND_NO_EXC))>, T8PD, EVEX_B; | 
|  | 5470 |  | 
|  | 5471 | } | 
|  | 5472 |  | 
|  | 5473 | let Predicates = [HasAVX512] in { | 
|  | 5474 | defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>, | 
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 5475 | avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>, | 
| Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 5476 | EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>; | 
|  | 5477 | let Predicates = [HasVLX] in { | 
|  | 5478 | defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem, | 
|  | 5479 | loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>; | 
|  | 5480 | defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem, | 
|  | 5481 | loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>; | 
|  | 5482 | } | 
| Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5483 | } | 
|  | 5484 |  | 
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 5485 | multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src, | 
|  | 5486 | X86MemOperand x86memop> { | 
|  | 5487 | defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst), | 
|  | 5488 | (ins _src.RC:$src1, i32u8imm:$src2), | 
|  | 5489 | "vcvtps2ph", "$src2, $src1", "$src1, $src2", | 
|  | 5490 | (X86cvtps2ph (_src.VT _src.RC:$src1), | 
|  | 5491 | (i32 imm:$src2), | 
|  | 5492 | (i32 FROUND_CURRENT))>, AVX512AIi8Base; | 
|  | 5493 | let hasSideEffects = 0, mayStore = 1 in { | 
|  | 5494 | def mr : AVX512AIi8<0x1D, MRMDestMem, (outs), | 
|  | 5495 | (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2), | 
|  | 5496 | "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 5497 | [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1), | 
|  | 5498 | (i32 imm:$src2), (i32 FROUND_CURRENT) )), | 
|  | 5499 | addr:$dst)]>; | 
|  | 5500 | def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs), | 
|  | 5501 | (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2), | 
|  | 5502 | "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", | 
|  | 5503 | []>, EVEX_K; | 
|  | 5504 | } | 
| Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5505 | } | 
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 5506 | multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> { | 
|  | 5507 | defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst), | 
|  | 5508 | (ins _src.RC:$src1, i32u8imm:$src2), | 
|  | 5509 | "vcvtps2ph", "$src2, {sae}, $src1", "$src1, $src2, {sae}", | 
|  | 5510 | (X86cvtps2ph (_src.VT _src.RC:$src1), | 
|  | 5511 | (i32 imm:$src2), | 
|  | 5512 | (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base; | 
|  | 5513 | } | 
|  | 5514 | let Predicates = [HasAVX512] in { | 
|  | 5515 | defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>, | 
|  | 5516 | avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>, | 
|  | 5517 | EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>; | 
|  | 5518 | let Predicates = [HasVLX] in { | 
|  | 5519 | defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>, | 
|  | 5520 | EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>; | 
|  | 5521 | defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>, | 
|  | 5522 | EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>; | 
|  | 5523 | } | 
|  | 5524 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5525 | let Defs = [EFLAGS], Predicates = [HasAVX512] in { | 
|  | 5526 | defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32, | 
| Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 5527 | "ucomiss">, PS, EVEX, VEX_LIG, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5528 | EVEX_CD8<32, CD8VT1>; | 
|  | 5529 | defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64, | 
| Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 5530 | "ucomisd">, PD, EVEX, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5531 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; | 
|  | 5532 | let Pattern = []<dag> in { | 
| Marina Yatsina | 7a4e1ba | 2015-08-20 11:21:36 +0000 | [diff] [blame] | 5533 | defm VCOMISSZ  : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32, | 
| Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 5534 | "comiss">, PS, EVEX, VEX_LIG, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5535 | EVEX_CD8<32, CD8VT1>; | 
| Marina Yatsina | 7a4e1ba | 2015-08-20 11:21:36 +0000 | [diff] [blame] | 5536 | defm VCOMISDZ  : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64, | 
| Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 5537 | "comisd">, PD, EVEX, | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5538 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; | 
|  | 5539 | } | 
| Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5540 | let isCodeGenOnly = 1 in { | 
|  | 5541 | defm Int_VUCOMISSZ  : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem, | 
| Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 5542 | load, "ucomiss">, PS, EVEX, VEX_LIG, | 
| Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5543 | EVEX_CD8<32, CD8VT1>; | 
|  | 5544 | defm Int_VUCOMISDZ  : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem, | 
| Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 5545 | load, "ucomisd">, PD, EVEX, | 
| Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5546 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5547 |  | 
| Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5548 | defm Int_VCOMISSZ  : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem, | 
| Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 5549 | load, "comiss">, PS, EVEX, VEX_LIG, | 
| Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5550 | EVEX_CD8<32, CD8VT1>; | 
|  | 5551 | defm Int_VCOMISDZ  : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem, | 
| Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 5552 | load, "comisd">, PD, EVEX, | 
| Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5553 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; | 
|  | 5554 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5555 | } | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5556 |  | 
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5557 | /// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd | 
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 5558 | multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 5559 | X86VectorVTInfo _> { | 
|  | 5560 | let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in { | 
|  | 5561 | defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 5562 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, | 
|  | 5563 | "$src2, $src1", "$src1, $src2", | 
|  | 5564 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5565 | let mayLoad = 1 in { | 
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 5566 | defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 5567 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, | 
|  | 5568 | "$src2, $src1", "$src1, $src2", | 
|  | 5569 | (OpNode (_.VT _.RC:$src1), | 
|  | 5570 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5571 | } | 
|  | 5572 | } | 
|  | 5573 | } | 
|  | 5574 |  | 
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 5575 | defm VRCP14SS   : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>, | 
|  | 5576 | EVEX_CD8<32, CD8VT1>, T8PD; | 
|  | 5577 | defm VRCP14SD   : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>, | 
|  | 5578 | VEX_W, EVEX_CD8<64, CD8VT1>, T8PD; | 
|  | 5579 | defm VRSQRT14SS   : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>, | 
|  | 5580 | EVEX_CD8<32, CD8VT1>, T8PD; | 
|  | 5581 | defm VRSQRT14SD   : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>, | 
|  | 5582 | VEX_W, EVEX_CD8<64, CD8VT1>, T8PD; | 
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5583 |  | 
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5584 | /// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd | 
|  | 5585 | multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 5586 | X86VectorVTInfo _> { | 
|  | 5587 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 5588 | (ins _.RC:$src), OpcodeStr, "$src", "$src", | 
|  | 5589 | (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD; | 
|  | 5590 | let mayLoad = 1 in { | 
|  | 5591 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 5592 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", | 
|  | 5593 | (OpNode (_.FloatVT | 
|  | 5594 | (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD; | 
|  | 5595 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 5596 | (ins _.ScalarMemOp:$src), OpcodeStr, | 
|  | 5597 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, | 
|  | 5598 | (OpNode (_.FloatVT | 
|  | 5599 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, | 
|  | 5600 | EVEX, T8PD, EVEX_B; | 
|  | 5601 | } | 
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5602 | } | 
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 5603 |  | 
|  | 5604 | multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> { | 
|  | 5605 | defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>, | 
|  | 5606 | EVEX_V512, EVEX_CD8<32, CD8VF>; | 
|  | 5607 | defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>, | 
|  | 5608 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; | 
|  | 5609 |  | 
|  | 5610 | // Define only if AVX512VL feature is present. | 
|  | 5611 | let Predicates = [HasVLX] in { | 
|  | 5612 | defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), | 
|  | 5613 | OpNode, v4f32x_info>, | 
|  | 5614 | EVEX_V128, EVEX_CD8<32, CD8VF>; | 
|  | 5615 | defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), | 
|  | 5616 | OpNode, v8f32x_info>, | 
|  | 5617 | EVEX_V256, EVEX_CD8<32, CD8VF>; | 
|  | 5618 | defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), | 
|  | 5619 | OpNode, v2f64x_info>, | 
|  | 5620 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; | 
|  | 5621 | defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), | 
|  | 5622 | OpNode, v4f64x_info>, | 
|  | 5623 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; | 
|  | 5624 | } | 
|  | 5625 | } | 
|  | 5626 |  | 
|  | 5627 | defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>; | 
|  | 5628 | defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>; | 
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5629 |  | 
|  | 5630 | def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src), | 
|  | 5631 | (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))), | 
|  | 5632 | (VRSQRT14PSZr VR512:$src)>; | 
|  | 5633 | def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src), | 
|  | 5634 | (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))), | 
|  | 5635 | (VRSQRT14PDZr VR512:$src)>; | 
|  | 5636 |  | 
|  | 5637 | def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src), | 
|  | 5638 | (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))), | 
|  | 5639 | (VRCP14PSZr VR512:$src)>; | 
|  | 5640 | def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src), | 
|  | 5641 | (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))), | 
|  | 5642 | (VRCP14PDZr VR512:$src)>; | 
|  | 5643 |  | 
|  | 5644 | /// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd | 
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5645 | multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, | 
|  | 5646 | SDNode OpNode> { | 
|  | 5647 |  | 
|  | 5648 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 5649 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, | 
|  | 5650 | "$src2, $src1", "$src1, $src2", | 
|  | 5651 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), | 
|  | 5652 | (i32 FROUND_CURRENT))>; | 
|  | 5653 |  | 
|  | 5654 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 5655 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5656 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", | 
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5657 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5658 | (i32 FROUND_NO_EXC))>, EVEX_B; | 
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5659 |  | 
|  | 5660 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 5661 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, | 
|  | 5662 | "$src2, $src1", "$src1, $src2", | 
|  | 5663 | (OpNode (_.VT _.RC:$src1), | 
|  | 5664 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), | 
|  | 5665 | (i32 FROUND_CURRENT))>; | 
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5666 | } | 
|  | 5667 |  | 
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5668 | multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> { | 
|  | 5669 | defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>, | 
|  | 5670 | EVEX_CD8<32, CD8VT1>; | 
|  | 5671 | defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>, | 
|  | 5672 | EVEX_CD8<64, CD8VT1>, VEX_W; | 
|  | 5673 | } | 
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5674 |  | 
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5675 | let hasSideEffects = 0, Predicates = [HasERI] in { | 
|  | 5676 | defm VRCP28   : avx512_eri_s<0xCB, "vrcp28",   X86rcp28s>,   T8PD, EVEX_4V; | 
|  | 5677 | defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V; | 
|  | 5678 | } | 
| Igor Breger | 8352a0d | 2015-07-28 06:53:28 +0000 | [diff] [blame] | 5679 |  | 
|  | 5680 | defm VGETEXP   : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V; | 
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5681 | /// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd | 
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5682 |  | 
|  | 5683 | multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, | 
|  | 5684 | SDNode OpNode> { | 
|  | 5685 |  | 
|  | 5686 | defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 5687 | (ins _.RC:$src), OpcodeStr, "$src", "$src", | 
|  | 5688 | (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>; | 
|  | 5689 |  | 
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5690 | defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 5691 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", | 
|  | 5692 | (OpNode (_.FloatVT | 
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 5693 | (bitconvert (_.LdFrag addr:$src))), | 
|  | 5694 | (i32 FROUND_CURRENT))>; | 
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5695 |  | 
|  | 5696 | defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5697 | (ins _.MemOp:$src), OpcodeStr, | 
|  | 5698 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, | 
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5699 | (OpNode (_.FloatVT | 
|  | 5700 | (X86VBroadcast (_.ScalarLdFrag addr:$src))), | 
|  | 5701 | (i32 FROUND_CURRENT))>, EVEX_B; | 
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5702 | } | 
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5703 | multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, | 
|  | 5704 | SDNode OpNode> { | 
|  | 5705 | defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 5706 | (ins _.RC:$src), OpcodeStr, | 
|  | 5707 | "{sae}, $src", "$src, {sae}", | 
|  | 5708 | (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B; | 
|  | 5709 | } | 
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5710 |  | 
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5711 | multiclass  avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> { | 
|  | 5712 | defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>, | 
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5713 | avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>, | 
|  | 5714 | T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>; | 
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5715 | defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>, | 
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5716 | avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>, | 
|  | 5717 | T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; | 
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5718 | } | 
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5719 |  | 
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5720 | multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr, | 
|  | 5721 | SDNode OpNode> { | 
|  | 5722 | // Define only if AVX512VL feature is present. | 
|  | 5723 | let Predicates = [HasVLX] in { | 
|  | 5724 | defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>, | 
|  | 5725 | EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>; | 
|  | 5726 | defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>, | 
|  | 5727 | EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>; | 
|  | 5728 | defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>, | 
|  | 5729 | EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>; | 
|  | 5730 | defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>, | 
|  | 5731 | EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>; | 
|  | 5732 | } | 
|  | 5733 | } | 
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5734 | let Predicates = [HasERI], hasSideEffects = 0 in { | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5735 |  | 
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5736 | defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX; | 
|  | 5737 | defm VRCP28   : avx512_eri<0xCA, "vrcp28",   X86rcp28>,   EVEX; | 
|  | 5738 | defm VEXP2    : avx512_eri<0xC8, "vexp2",    X86exp2>,    EVEX; | 
|  | 5739 | } | 
|  | 5740 | defm VGETEXP   : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>, | 
|  | 5741 | avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX; | 
|  | 5742 |  | 
|  | 5743 | multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr, | 
|  | 5744 | SDNode OpNodeRnd, X86VectorVTInfo _>{ | 
|  | 5745 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 5746 | (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc", | 
|  | 5747 | (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>, | 
|  | 5748 | EVEX, EVEX_B, EVEX_RC; | 
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 5749 | } | 
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 5750 |  | 
| Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 5751 | multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, | 
|  | 5752 | SDNode OpNode, X86VectorVTInfo _>{ | 
| Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 5753 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
| Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 5754 | (ins _.RC:$src), OpcodeStr, "$src", "$src", | 
|  | 5755 | (_.FloatVT (OpNode _.RC:$src))>, EVEX; | 
|  | 5756 | let mayLoad = 1 in { | 
| Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 5757 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
| Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 5758 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", | 
|  | 5759 | (OpNode (_.FloatVT | 
|  | 5760 | (bitconvert (_.LdFrag addr:$src))))>, EVEX; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5761 |  | 
| Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 5762 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
| Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 5763 | (ins _.ScalarMemOp:$src), OpcodeStr, | 
|  | 5764 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, | 
|  | 5765 | (OpNode (_.FloatVT | 
|  | 5766 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, | 
|  | 5767 | EVEX, EVEX_B; | 
|  | 5768 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5769 | } | 
|  | 5770 |  | 
| Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 5771 | multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr, | 
|  | 5772 | SDNode OpNode> { | 
|  | 5773 | defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, | 
|  | 5774 | v16f32_info>, | 
|  | 5775 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; | 
|  | 5776 | defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, | 
|  | 5777 | v8f64_info>, | 
|  | 5778 | EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; | 
|  | 5779 | // Define only if AVX512VL feature is present. | 
|  | 5780 | let Predicates = [HasVLX] in { | 
|  | 5781 | defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), | 
|  | 5782 | OpNode, v4f32x_info>, | 
|  | 5783 | EVEX_V128, PS, EVEX_CD8<32, CD8VF>; | 
|  | 5784 | defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), | 
|  | 5785 | OpNode, v8f32x_info>, | 
|  | 5786 | EVEX_V256, PS, EVEX_CD8<32, CD8VF>; | 
|  | 5787 | defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), | 
|  | 5788 | OpNode, v2f64x_info>, | 
|  | 5789 | EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>; | 
|  | 5790 | defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), | 
|  | 5791 | OpNode, v4f64x_info>, | 
|  | 5792 | EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>; | 
|  | 5793 | } | 
|  | 5794 | } | 
|  | 5795 |  | 
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5796 | multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr, | 
|  | 5797 | SDNode OpNodeRnd> { | 
|  | 5798 | defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd, | 
|  | 5799 | v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>; | 
|  | 5800 | defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd, | 
|  | 5801 | v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; | 
|  | 5802 | } | 
|  | 5803 |  | 
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 5804 | multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, | 
|  | 5805 | string SUFF, SDNode OpNode, SDNode OpNodeRnd> { | 
|  | 5806 |  | 
|  | 5807 | defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 5808 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, | 
|  | 5809 | "$src2, $src1", "$src1, $src2", | 
|  | 5810 | (OpNodeRnd (_.VT _.RC:$src1), | 
|  | 5811 | (_.VT _.RC:$src2), | 
|  | 5812 | (i32 FROUND_CURRENT))>; | 
|  | 5813 | let mayLoad = 1 in | 
|  | 5814 | defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 5815 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, | 
|  | 5816 | "$src2, $src1", "$src1, $src2", | 
|  | 5817 | (OpNodeRnd (_.VT _.RC:$src1), | 
|  | 5818 | (_.VT (scalar_to_vector | 
|  | 5819 | (_.ScalarLdFrag addr:$src2))), | 
|  | 5820 | (i32 FROUND_CURRENT))>; | 
|  | 5821 |  | 
|  | 5822 | defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 5823 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr, | 
|  | 5824 | "$rc, $src2, $src1", "$src1, $src2, $rc", | 
|  | 5825 | (OpNodeRnd (_.VT _.RC:$src1), | 
|  | 5826 | (_.VT _.RC:$src2), | 
|  | 5827 | (i32 imm:$rc))>, | 
|  | 5828 | EVEX_B, EVEX_RC; | 
|  | 5829 |  | 
|  | 5830 | let isCodeGenOnly = 1 in { | 
|  | 5831 | def r : SI<opc, MRMSrcReg, (outs _.FRC:$dst), | 
|  | 5832 | (ins _.FRC:$src1, _.FRC:$src2), | 
|  | 5833 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>; | 
|  | 5834 |  | 
|  | 5835 | let mayLoad = 1 in | 
|  | 5836 | def m : SI<opc, MRMSrcMem, (outs _.FRC:$dst), | 
|  | 5837 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), | 
|  | 5838 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>; | 
|  | 5839 | } | 
|  | 5840 |  | 
|  | 5841 | def : Pat<(_.EltVT (OpNode _.FRC:$src)), | 
|  | 5842 | (!cast<Instruction>(NAME#SUFF#Zr) | 
|  | 5843 | (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>; | 
|  | 5844 |  | 
|  | 5845 | def : Pat<(_.EltVT (OpNode (load addr:$src))), | 
|  | 5846 | (!cast<Instruction>(NAME#SUFF#Zm) | 
|  | 5847 | (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[OptForSize]>; | 
|  | 5848 | } | 
|  | 5849 |  | 
|  | 5850 | multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> { | 
|  | 5851 | defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt, | 
|  | 5852 | X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS; | 
|  | 5853 | defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt, | 
|  | 5854 | X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W; | 
|  | 5855 | } | 
|  | 5856 |  | 
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 5857 | defm VSQRT   : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>, | 
|  | 5858 | avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5859 |  | 
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 5860 | defm VSQRT   : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5861 |  | 
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5862 | let Predicates = [HasAVX512] in { | 
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5863 | def : Pat<(f32 (X86frsqrt FR32X:$src)), | 
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 5864 | (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>; | 
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5865 | def : Pat<(f32 (X86frsqrt (load addr:$src))), | 
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 5866 | (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>, | 
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5867 | Requires<[OptForSize]>; | 
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5868 | def : Pat<(f32 (X86frcp FR32X:$src)), | 
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 5869 | (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>; | 
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5870 | def : Pat<(f32 (X86frcp (load addr:$src))), | 
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 5871 | (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>, | 
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5872 | Requires<[OptForSize]>; | 
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 5873 | } | 
|  | 5874 |  | 
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5875 | multiclass | 
|  | 5876 | avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { | 
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5877 |  | 
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5878 | let ExeDomain = _.ExeDomain in { | 
|  | 5879 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 5880 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, | 
|  | 5881 | "$src3, $src2, $src1", "$src1, $src2, $src3", | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5882 | (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2), | 
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5883 | (i32 imm:$src3), (i32 FROUND_CURRENT)))>; | 
|  | 5884 |  | 
|  | 5885 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 5886 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5887 | "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3", | 
|  | 5888 | (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2), | 
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5889 | (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B; | 
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5890 |  | 
|  | 5891 | let mayLoad = 1 in | 
|  | 5892 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 5893 | (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr, | 
|  | 5894 | "$src3, $src2, $src1", "$src1, $src2, $src3", | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5895 | (_.VT (X86RndScales (_.VT _.RC:$src1), | 
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5896 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), | 
|  | 5897 | (i32 imm:$src3), (i32 FROUND_CURRENT)))>; | 
|  | 5898 | } | 
|  | 5899 | let Predicates = [HasAVX512] in { | 
|  | 5900 | def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS | 
|  | 5901 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), | 
|  | 5902 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>; | 
|  | 5903 | def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS | 
|  | 5904 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), | 
|  | 5905 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>; | 
|  | 5906 | def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS | 
|  | 5907 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), | 
|  | 5908 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>; | 
|  | 5909 | def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS | 
|  | 5910 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), | 
|  | 5911 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>; | 
|  | 5912 | def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS | 
|  | 5913 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), | 
|  | 5914 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>; | 
|  | 5915 |  | 
|  | 5916 | def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS | 
|  | 5917 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), | 
|  | 5918 | addr:$src, (i32 0x1))), _.FRC)>; | 
|  | 5919 | def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS | 
|  | 5920 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), | 
|  | 5921 | addr:$src, (i32 0x2))), _.FRC)>; | 
|  | 5922 | def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS | 
|  | 5923 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), | 
|  | 5924 | addr:$src, (i32 0x3))), _.FRC)>; | 
|  | 5925 | def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS | 
|  | 5926 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), | 
|  | 5927 | addr:$src, (i32 0x4))), _.FRC)>; | 
|  | 5928 | def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS | 
|  | 5929 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), | 
|  | 5930 | addr:$src, (i32 0xc))), _.FRC)>; | 
|  | 5931 | } | 
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5932 | } | 
|  | 5933 |  | 
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5934 | defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>, | 
|  | 5935 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5936 |  | 
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5937 | defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W, | 
|  | 5938 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>; | 
| Eric Christopher | 0d94fa9 | 2015-02-20 00:45:28 +0000 | [diff] [blame] | 5939 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5940 | //------------------------------------------------- | 
|  | 5941 | // Integer truncate and extend operations | 
|  | 5942 | //------------------------------------------------- | 
|  | 5943 |  | 
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 5944 | multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 5945 | X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo, | 
|  | 5946 | X86MemOperand x86memop> { | 
|  | 5947 |  | 
|  | 5948 | defm rr  : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst), | 
|  | 5949 | (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1", | 
|  | 5950 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>, | 
|  | 5951 | EVEX, T8XS; | 
|  | 5952 |  | 
|  | 5953 | // for intrinsic patter match | 
|  | 5954 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, | 
|  | 5955 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), | 
|  | 5956 | undef)), | 
|  | 5957 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask , | 
|  | 5958 | SrcInfo.RC:$src1)>; | 
|  | 5959 |  | 
|  | 5960 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, | 
|  | 5961 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), | 
|  | 5962 | DestInfo.ImmAllZerosV)), | 
|  | 5963 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask , | 
|  | 5964 | SrcInfo.RC:$src1)>; | 
|  | 5965 |  | 
|  | 5966 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, | 
|  | 5967 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), | 
|  | 5968 | DestInfo.RC:$src0)), | 
|  | 5969 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0, | 
|  | 5970 | DestInfo.KRCWM:$mask , | 
|  | 5971 | SrcInfo.RC:$src1)>; | 
|  | 5972 |  | 
|  | 5973 | let mayStore = 1 in { | 
|  | 5974 | def mr : AVX512XS8I<opc, MRMDestMem, (outs), | 
|  | 5975 | (ins x86memop:$dst, SrcInfo.RC:$src), | 
|  | 5976 | OpcodeStr # "\t{$src, $dst |$dst, $src}", | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5977 | []>, EVEX; | 
|  | 5978 |  | 
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 5979 | def mrk : AVX512XS8I<opc, MRMDestMem, (outs), | 
|  | 5980 | (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src), | 
|  | 5981 | OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}", | 
| Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5982 | []>, EVEX, EVEX_K; | 
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 5983 | }//mayStore = 1 | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5984 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5985 |  | 
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 5986 | multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo, | 
|  | 5987 | X86VectorVTInfo DestInfo, | 
|  | 5988 | PatFrag truncFrag, PatFrag mtruncFrag > { | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5989 |  | 
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 5990 | def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst), | 
|  | 5991 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) | 
|  | 5992 | addr:$dst, SrcInfo.RC:$src)>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5993 |  | 
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 5994 | def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask, | 
|  | 5995 | (SrcInfo.VT SrcInfo.RC:$src)), | 
|  | 5996 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) | 
|  | 5997 | addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>; | 
|  | 5998 | } | 
|  | 5999 |  | 
|  | 6000 | multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo, | 
|  | 6001 | X86VectorVTInfo DestInfo, string sat > { | 
|  | 6002 |  | 
|  | 6003 | def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix# | 
|  | 6004 | DestInfo.Suffix#"_mem_"#SrcInfo.Size) | 
|  | 6005 | addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask), | 
|  | 6006 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr, | 
|  | 6007 | (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM), | 
|  | 6008 | (SrcInfo.VT SrcInfo.RC:$src))>; | 
|  | 6009 |  | 
|  | 6010 | def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix# | 
|  | 6011 | DestInfo.Suffix#"_mem_"#SrcInfo.Size) | 
|  | 6012 | addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1), | 
|  | 6013 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr, | 
|  | 6014 | (SrcInfo.VT SrcInfo.RC:$src))>; | 
|  | 6015 | } | 
|  | 6016 |  | 
|  | 6017 | multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 6018 | AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128, | 
|  | 6019 | X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ, | 
|  | 6020 | X86MemOperand x86memopZ128, X86MemOperand x86memopZ256, | 
|  | 6021 | X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag, | 
|  | 6022 | Predicate prd = HasAVX512>{ | 
|  | 6023 |  | 
|  | 6024 | let Predicates = [HasVLX, prd] in { | 
|  | 6025 | defm Z128:  avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128, | 
|  | 6026 | DestInfoZ128, x86memopZ128>, | 
|  | 6027 | avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128, | 
|  | 6028 | truncFrag, mtruncFrag>, EVEX_V128; | 
|  | 6029 |  | 
|  | 6030 | defm Z256:  avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256, | 
|  | 6031 | DestInfoZ256, x86memopZ256>, | 
|  | 6032 | avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256, | 
|  | 6033 | truncFrag, mtruncFrag>, EVEX_V256; | 
|  | 6034 | } | 
|  | 6035 | let Predicates = [prd] in | 
|  | 6036 | defm Z:     avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512, | 
|  | 6037 | DestInfoZ, x86memopZ>, | 
|  | 6038 | avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ, | 
|  | 6039 | truncFrag, mtruncFrag>, EVEX_V512; | 
|  | 6040 | } | 
|  | 6041 |  | 
|  | 6042 | multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 6043 | AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128, | 
|  | 6044 | X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ, | 
|  | 6045 | X86MemOperand x86memopZ128, X86MemOperand x86memopZ256, | 
|  | 6046 | X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{ | 
|  | 6047 |  | 
|  | 6048 | let Predicates = [HasVLX, prd] in { | 
|  | 6049 | defm Z128:  avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128, | 
|  | 6050 | DestInfoZ128, x86memopZ128>, | 
|  | 6051 | avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128, | 
|  | 6052 | sat>, EVEX_V128; | 
|  | 6053 |  | 
|  | 6054 | defm Z256:  avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256, | 
|  | 6055 | DestInfoZ256, x86memopZ256>, | 
|  | 6056 | avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256, | 
|  | 6057 | sat>, EVEX_V256; | 
|  | 6058 | } | 
|  | 6059 | let Predicates = [prd] in | 
|  | 6060 | defm Z:     avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512, | 
|  | 6061 | DestInfoZ, x86memopZ>, | 
|  | 6062 | avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ, | 
|  | 6063 | sat>, EVEX_V512; | 
|  | 6064 | } | 
|  | 6065 |  | 
|  | 6066 | multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> { | 
|  | 6067 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, | 
|  | 6068 | v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem, | 
|  | 6069 | truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>; | 
|  | 6070 | } | 
|  | 6071 | multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> { | 
|  | 6072 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info, | 
|  | 6073 | v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem, | 
|  | 6074 | sat>, EVEX_CD8<8, CD8VO>; | 
|  | 6075 | } | 
|  | 6076 |  | 
|  | 6077 | multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> { | 
|  | 6078 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, | 
|  | 6079 | v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem, | 
|  | 6080 | truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>; | 
|  | 6081 | } | 
|  | 6082 | multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> { | 
|  | 6083 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info, | 
|  | 6084 | v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem, | 
|  | 6085 | sat>, EVEX_CD8<16, CD8VQ>; | 
|  | 6086 | } | 
|  | 6087 |  | 
|  | 6088 | multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> { | 
|  | 6089 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, | 
|  | 6090 | v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem, | 
|  | 6091 | truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>; | 
|  | 6092 | } | 
|  | 6093 | multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> { | 
|  | 6094 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info, | 
|  | 6095 | v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem, | 
|  | 6096 | sat>, EVEX_CD8<32, CD8VH>; | 
|  | 6097 | } | 
|  | 6098 |  | 
|  | 6099 | multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> { | 
|  | 6100 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info, | 
|  | 6101 | v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem, | 
|  | 6102 | truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>; | 
|  | 6103 | } | 
|  | 6104 | multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> { | 
|  | 6105 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info, | 
|  | 6106 | v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem, | 
|  | 6107 | sat>, EVEX_CD8<8, CD8VQ>; | 
|  | 6108 | } | 
|  | 6109 |  | 
|  | 6110 | multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> { | 
|  | 6111 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info, | 
|  | 6112 | v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem, | 
|  | 6113 | truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>; | 
|  | 6114 | } | 
|  | 6115 | multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> { | 
|  | 6116 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info, | 
|  | 6117 | v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem, | 
|  | 6118 | sat>, EVEX_CD8<16, CD8VH>; | 
|  | 6119 | } | 
|  | 6120 |  | 
|  | 6121 | multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> { | 
|  | 6122 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info, | 
|  | 6123 | v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem, | 
|  | 6124 | truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>; | 
|  | 6125 | } | 
|  | 6126 | multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> { | 
|  | 6127 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info, | 
|  | 6128 | v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem, | 
|  | 6129 | sat, HasBWI>, EVEX_CD8<16, CD8VH>; | 
|  | 6130 | } | 
|  | 6131 |  | 
|  | 6132 | defm VPMOVQB    : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>; | 
|  | 6133 | defm VPMOVSQB   : avx512_trunc_sat_qb<0x22, "s",   X86vtruncs>; | 
|  | 6134 | defm VPMOVUSQB  : avx512_trunc_sat_qb<0x12, "us",  X86vtruncus>; | 
|  | 6135 |  | 
|  | 6136 | defm VPMOVQW    : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>; | 
|  | 6137 | defm VPMOVSQW   : avx512_trunc_sat_qw<0x24, "s",   X86vtruncs>; | 
|  | 6138 | defm VPMOVUSQW  : avx512_trunc_sat_qw<0x14, "us",  X86vtruncus>; | 
|  | 6139 |  | 
|  | 6140 | defm VPMOVQD    : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>; | 
|  | 6141 | defm VPMOVSQD   : avx512_trunc_sat_qd<0x25, "s",   X86vtruncs>; | 
|  | 6142 | defm VPMOVUSQD  : avx512_trunc_sat_qd<0x15, "us",  X86vtruncus>; | 
|  | 6143 |  | 
|  | 6144 | defm VPMOVDB    : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>; | 
|  | 6145 | defm VPMOVSDB   : avx512_trunc_sat_db<0x21, "s",   X86vtruncs>; | 
|  | 6146 | defm VPMOVUSDB  : avx512_trunc_sat_db<0x11, "us",  X86vtruncus>; | 
|  | 6147 |  | 
|  | 6148 | defm VPMOVDW    : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>; | 
|  | 6149 | defm VPMOVSDW   : avx512_trunc_sat_dw<0x23, "s",   X86vtruncs>; | 
|  | 6150 | defm VPMOVUSDW  : avx512_trunc_sat_dw<0x13, "us",  X86vtruncus>; | 
|  | 6151 |  | 
|  | 6152 | defm VPMOVWB    : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>; | 
|  | 6153 | defm VPMOVSWB   : avx512_trunc_sat_wb<0x20, "s",   X86vtruncs>; | 
|  | 6154 | defm VPMOVUSWB  : avx512_trunc_sat_wb<0x10, "us",  X86vtruncus>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6155 |  | 
| Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 6156 | let Predicates = [HasAVX512, NoVLX] in { | 
|  | 6157 | def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))), | 
|  | 6158 | (v8i16 (EXTRACT_SUBREG | 
|  | 6159 | (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0), | 
|  | 6160 | VR256X:$src, sub_ymm)))), sub_xmm))>; | 
|  | 6161 | def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))), | 
|  | 6162 | (v4i32 (EXTRACT_SUBREG | 
|  | 6163 | (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0), | 
|  | 6164 | VR256X:$src, sub_ymm)))), sub_xmm))>; | 
|  | 6165 | } | 
|  | 6166 |  | 
|  | 6167 | let Predicates = [HasBWI, NoVLX] in { | 
|  | 6168 | def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))), | 
|  | 6169 | (v16i8 (EXTRACT_SUBREG  (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0), | 
|  | 6170 | VR256X:$src, sub_ymm))), sub_xmm))>; | 
|  | 6171 | } | 
|  | 6172 |  | 
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6173 | multiclass avx512_extend_common<bits<8> opc, string OpcodeStr, | 
|  | 6174 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo, | 
|  | 6175 | X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{ | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6176 |  | 
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6177 | defm rr   : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), | 
|  | 6178 | (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src", | 
|  | 6179 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>, | 
|  | 6180 | EVEX; | 
| Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 6181 |  | 
|  | 6182 | let mayLoad = 1 in { | 
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6183 | defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), | 
|  | 6184 | (ins x86memop:$src), OpcodeStr ,"$src", "$src", | 
|  | 6185 | (DestInfo.VT (LdFrag addr:$src))>, | 
|  | 6186 | EVEX; | 
| Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 6187 | } | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6188 | } | 
|  | 6189 |  | 
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6190 | multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 6191 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { | 
|  | 6192 | let Predicates = [HasVLX, HasBWI] in { | 
|  | 6193 | defm Z128:  avx512_extend_common<opc, OpcodeStr, v8i16x_info, | 
|  | 6194 | v16i8x_info, i64mem, LdFrag, OpNode>, | 
|  | 6195 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128; | 
| Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 6196 |  | 
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6197 | defm Z256:  avx512_extend_common<opc, OpcodeStr, v16i16x_info, | 
|  | 6198 | v16i8x_info, i128mem, LdFrag, OpNode>, | 
|  | 6199 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256; | 
|  | 6200 | } | 
|  | 6201 | let Predicates = [HasBWI] in { | 
|  | 6202 | defm Z   :  avx512_extend_common<opc, OpcodeStr, v32i16_info, | 
|  | 6203 | v32i8x_info, i256mem, LdFrag, OpNode>, | 
|  | 6204 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512; | 
|  | 6205 | } | 
|  | 6206 | } | 
|  | 6207 |  | 
|  | 6208 | multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 6209 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { | 
|  | 6210 | let Predicates = [HasVLX, HasAVX512] in { | 
|  | 6211 | defm Z128:  avx512_extend_common<opc, OpcodeStr, v4i32x_info, | 
|  | 6212 | v16i8x_info, i32mem, LdFrag, OpNode>, | 
|  | 6213 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128; | 
|  | 6214 |  | 
|  | 6215 | defm Z256:  avx512_extend_common<opc, OpcodeStr, v8i32x_info, | 
|  | 6216 | v16i8x_info, i64mem, LdFrag, OpNode>, | 
|  | 6217 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256; | 
|  | 6218 | } | 
|  | 6219 | let Predicates = [HasAVX512] in { | 
|  | 6220 | defm Z   :  avx512_extend_common<opc, OpcodeStr, v16i32_info, | 
|  | 6221 | v16i8x_info, i128mem, LdFrag, OpNode>, | 
|  | 6222 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512; | 
|  | 6223 | } | 
|  | 6224 | } | 
|  | 6225 |  | 
|  | 6226 | multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 6227 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { | 
|  | 6228 | let Predicates = [HasVLX, HasAVX512] in { | 
|  | 6229 | defm Z128:  avx512_extend_common<opc, OpcodeStr, v2i64x_info, | 
|  | 6230 | v16i8x_info, i16mem, LdFrag, OpNode>, | 
|  | 6231 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128; | 
|  | 6232 |  | 
|  | 6233 | defm Z256:  avx512_extend_common<opc, OpcodeStr, v4i64x_info, | 
|  | 6234 | v16i8x_info, i32mem, LdFrag, OpNode>, | 
|  | 6235 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256; | 
|  | 6236 | } | 
|  | 6237 | let Predicates = [HasAVX512] in { | 
|  | 6238 | defm Z   :  avx512_extend_common<opc, OpcodeStr, v8i64_info, | 
|  | 6239 | v16i8x_info, i64mem, LdFrag, OpNode>, | 
|  | 6240 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512; | 
|  | 6241 | } | 
|  | 6242 | } | 
|  | 6243 |  | 
|  | 6244 | multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 6245 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> { | 
|  | 6246 | let Predicates = [HasVLX, HasAVX512] in { | 
|  | 6247 | defm Z128:  avx512_extend_common<opc, OpcodeStr, v4i32x_info, | 
|  | 6248 | v8i16x_info, i64mem, LdFrag, OpNode>, | 
|  | 6249 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128; | 
|  | 6250 |  | 
|  | 6251 | defm Z256:  avx512_extend_common<opc, OpcodeStr, v8i32x_info, | 
|  | 6252 | v8i16x_info, i128mem, LdFrag, OpNode>, | 
|  | 6253 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256; | 
|  | 6254 | } | 
|  | 6255 | let Predicates = [HasAVX512] in { | 
|  | 6256 | defm Z   :  avx512_extend_common<opc, OpcodeStr, v16i32_info, | 
|  | 6257 | v16i16x_info, i256mem, LdFrag, OpNode>, | 
|  | 6258 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512; | 
|  | 6259 | } | 
|  | 6260 | } | 
|  | 6261 |  | 
|  | 6262 | multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 6263 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> { | 
|  | 6264 | let Predicates = [HasVLX, HasAVX512] in { | 
|  | 6265 | defm Z128:  avx512_extend_common<opc, OpcodeStr, v2i64x_info, | 
|  | 6266 | v8i16x_info, i32mem, LdFrag, OpNode>, | 
|  | 6267 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128; | 
|  | 6268 |  | 
|  | 6269 | defm Z256:  avx512_extend_common<opc, OpcodeStr, v4i64x_info, | 
|  | 6270 | v8i16x_info, i64mem, LdFrag, OpNode>, | 
|  | 6271 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256; | 
|  | 6272 | } | 
|  | 6273 | let Predicates = [HasAVX512] in { | 
|  | 6274 | defm Z   :  avx512_extend_common<opc, OpcodeStr, v8i64_info, | 
|  | 6275 | v8i16x_info, i128mem, LdFrag, OpNode>, | 
|  | 6276 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512; | 
|  | 6277 | } | 
|  | 6278 | } | 
|  | 6279 |  | 
|  | 6280 | multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 6281 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> { | 
|  | 6282 |  | 
|  | 6283 | let Predicates = [HasVLX, HasAVX512] in { | 
|  | 6284 | defm Z128:  avx512_extend_common<opc, OpcodeStr, v2i64x_info, | 
|  | 6285 | v4i32x_info, i64mem, LdFrag, OpNode>, | 
|  | 6286 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128; | 
|  | 6287 |  | 
|  | 6288 | defm Z256:  avx512_extend_common<opc, OpcodeStr, v4i64x_info, | 
|  | 6289 | v4i32x_info, i128mem, LdFrag, OpNode>, | 
|  | 6290 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256; | 
|  | 6291 | } | 
|  | 6292 | let Predicates = [HasAVX512] in { | 
|  | 6293 | defm Z   :  avx512_extend_common<opc, OpcodeStr, v8i64_info, | 
|  | 6294 | v8i32x_info, i256mem, LdFrag, OpNode>, | 
|  | 6295 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512; | 
|  | 6296 | } | 
|  | 6297 | } | 
|  | 6298 |  | 
|  | 6299 | defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">; | 
|  | 6300 | defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">; | 
|  | 6301 | defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">; | 
|  | 6302 | defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">; | 
|  | 6303 | defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">; | 
|  | 6304 | defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">; | 
|  | 6305 |  | 
|  | 6306 |  | 
|  | 6307 | defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">; | 
|  | 6308 | defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">; | 
|  | 6309 | defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">; | 
|  | 6310 | defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">; | 
|  | 6311 | defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">; | 
|  | 6312 | defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6313 |  | 
|  | 6314 | //===----------------------------------------------------------------------===// | 
|  | 6315 | // GATHER - SCATTER Operations | 
|  | 6316 |  | 
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6317 | multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, | 
|  | 6318 | X86MemOperand memop, PatFrag GatherNode> { | 
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6319 | let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb", | 
|  | 6320 | ExeDomain = _.ExeDomain in | 
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6321 | def rm  : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb), | 
|  | 6322 | (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2), | 
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6323 | !strconcat(OpcodeStr#_.Suffix, | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6324 | "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), | 
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6325 | [(set _.RC:$dst, _.KRCWM:$mask_wb, | 
|  | 6326 | (GatherNode  (_.VT _.RC:$src1), _.KRCWM:$mask, | 
|  | 6327 | vectoraddr:$src2))]>, EVEX, EVEX_K, | 
|  | 6328 | EVEX_CD8<_.EltSize, CD8VT1>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6329 | } | 
| Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 6330 |  | 
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6331 | multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc, | 
|  | 6332 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { | 
|  | 6333 | defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, | 
|  | 6334 | vy32xmem, mgatherv8i32>, EVEX_V512, VEX_W; | 
|  | 6335 | defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512, | 
|  | 6336 | vz64mem,  mgatherv8i64>, EVEX_V512, VEX_W; | 
|  | 6337 | let Predicates = [HasVLX] in { | 
|  | 6338 | defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256, | 
|  | 6339 | vx32xmem, mgatherv4i32>, EVEX_V256, VEX_W; | 
|  | 6340 | defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256, | 
|  | 6341 | vy64xmem, mgatherv4i64>, EVEX_V256, VEX_W; | 
|  | 6342 | defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128, | 
|  | 6343 | vx32xmem, mgatherv4i32>, EVEX_V128, VEX_W; | 
|  | 6344 | defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128, | 
|  | 6345 | vx64xmem, mgatherv2i64>, EVEX_V128, VEX_W; | 
|  | 6346 | } | 
| Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 6347 | } | 
|  | 6348 |  | 
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6349 | multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc, | 
|  | 6350 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { | 
|  | 6351 | defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz32mem, | 
|  | 6352 | mgatherv16i32>, EVEX_V512; | 
|  | 6353 | defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz64mem, | 
|  | 6354 | mgatherv8i64>, EVEX_V512; | 
|  | 6355 | let Predicates = [HasVLX] in { | 
|  | 6356 | defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256, | 
|  | 6357 | vy32xmem, mgatherv8i32>, EVEX_V256; | 
|  | 6358 | defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128, | 
|  | 6359 | vy64xmem, mgatherv4i64>, EVEX_V256; | 
|  | 6360 | defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128, | 
|  | 6361 | vx32xmem, mgatherv4i32>, EVEX_V128; | 
|  | 6362 | defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128, | 
|  | 6363 | vx64xmem, mgatherv2i64>, EVEX_V128; | 
|  | 6364 | } | 
| Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 6365 | } | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6366 |  | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6367 |  | 
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6368 | defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">, | 
|  | 6369 | avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">; | 
|  | 6370 |  | 
|  | 6371 | defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">, | 
|  | 6372 | avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6373 |  | 
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6374 | multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, | 
|  | 6375 | X86MemOperand memop, PatFrag ScatterNode> { | 
|  | 6376 |  | 
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6377 | let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in | 
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6378 |  | 
|  | 6379 | def mr  : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb), | 
|  | 6380 | (ins memop:$dst, _.KRCWM:$mask, _.RC:$src), | 
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6381 | !strconcat(OpcodeStr#_.Suffix, | 
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6382 | "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"), | 
|  | 6383 | [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src), | 
|  | 6384 | _.KRCWM:$mask,  vectoraddr:$dst))]>, | 
|  | 6385 | EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6386 | } | 
|  | 6387 |  | 
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6388 | multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc, | 
|  | 6389 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { | 
|  | 6390 | defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, | 
|  | 6391 | vy32xmem, mscatterv8i32>, EVEX_V512, VEX_W; | 
|  | 6392 | defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512, | 
|  | 6393 | vz64mem,  mscatterv8i64>, EVEX_V512, VEX_W; | 
|  | 6394 | let Predicates = [HasVLX] in { | 
|  | 6395 | defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256, | 
|  | 6396 | vx32xmem, mscatterv4i32>, EVEX_V256, VEX_W; | 
|  | 6397 | defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256, | 
|  | 6398 | vy64xmem, mscatterv4i64>, EVEX_V256, VEX_W; | 
|  | 6399 | defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128, | 
|  | 6400 | vx32xmem, mscatterv4i32>, EVEX_V128, VEX_W; | 
|  | 6401 | defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128, | 
|  | 6402 | vx64xmem, mscatterv2i64>, EVEX_V128, VEX_W; | 
|  | 6403 | } | 
| Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 6404 | } | 
|  | 6405 |  | 
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6406 | multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc, | 
|  | 6407 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { | 
|  | 6408 | defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz32mem, | 
|  | 6409 | mscatterv16i32>, EVEX_V512; | 
|  | 6410 | defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz64mem, | 
|  | 6411 | mscatterv8i64>, EVEX_V512; | 
|  | 6412 | let Predicates = [HasVLX] in { | 
|  | 6413 | defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256, | 
|  | 6414 | vy32xmem, mscatterv8i32>, EVEX_V256; | 
|  | 6415 | defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128, | 
|  | 6416 | vy64xmem, mscatterv4i64>, EVEX_V256; | 
|  | 6417 | defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128, | 
|  | 6418 | vx32xmem, mscatterv4i32>, EVEX_V128; | 
|  | 6419 | defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128, | 
|  | 6420 | vx64xmem, mscatterv2i64>, EVEX_V128; | 
|  | 6421 | } | 
| Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 6422 | } | 
|  | 6423 |  | 
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6424 | defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">, | 
|  | 6425 | avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6426 |  | 
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6427 | defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">, | 
|  | 6428 | avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6429 |  | 
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6430 | // prefetch | 
|  | 6431 | multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr, | 
|  | 6432 | RegisterClass KRC, X86MemOperand memop> { | 
|  | 6433 | let Predicates = [HasPFI], hasSideEffects = 1 in | 
|  | 6434 | def m  : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6435 | !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), | 
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6436 | []>, EVEX, EVEX_K; | 
|  | 6437 | } | 
|  | 6438 |  | 
|  | 6439 | defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps", | 
|  | 6440 | VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; | 
|  | 6441 |  | 
|  | 6442 | defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps", | 
|  | 6443 | VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; | 
|  | 6444 |  | 
|  | 6445 | defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd", | 
|  | 6446 | VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; | 
|  | 6447 |  | 
|  | 6448 | defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd", | 
|  | 6449 | VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6450 |  | 
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6451 | defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps", | 
|  | 6452 | VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; | 
|  | 6453 |  | 
|  | 6454 | defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps", | 
|  | 6455 | VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; | 
|  | 6456 |  | 
|  | 6457 | defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd", | 
|  | 6458 | VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; | 
|  | 6459 |  | 
|  | 6460 | defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd", | 
|  | 6461 | VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; | 
|  | 6462 |  | 
|  | 6463 | defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps", | 
|  | 6464 | VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; | 
|  | 6465 |  | 
|  | 6466 | defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps", | 
|  | 6467 | VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; | 
|  | 6468 |  | 
|  | 6469 | defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd", | 
|  | 6470 | VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; | 
|  | 6471 |  | 
|  | 6472 | defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd", | 
|  | 6473 | VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; | 
|  | 6474 |  | 
|  | 6475 | defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps", | 
|  | 6476 | VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; | 
|  | 6477 |  | 
|  | 6478 | defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps", | 
|  | 6479 | VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; | 
|  | 6480 |  | 
|  | 6481 | defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd", | 
|  | 6482 | VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; | 
|  | 6483 |  | 
|  | 6484 | defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd", | 
|  | 6485 | VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; | 
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6486 |  | 
| Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 6487 | // Helper fragments to match sext vXi1 to vXiY. | 
|  | 6488 | def v16i1sextv16i32  : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>; | 
|  | 6489 | def v8i1sextv8i64  : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>; | 
|  | 6490 |  | 
| Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 6491 | def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>; | 
|  | 6492 | def : Pat<(store (i1  1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>; | 
|  | 6493 | def : Pat<(store (i1  0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>; | 
| Elena Demikhovsky | acc5c9e | 2014-04-22 14:13:10 +0000 | [diff] [blame] | 6494 |  | 
|  | 6495 | def : Pat<(store VK1:$src, addr:$dst), | 
| Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 6496 | (MOV8mr addr:$dst, | 
|  | 6497 | (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), | 
|  | 6498 | sub_8bit))>, Requires<[HasAVX512, NoDQI]>; | 
|  | 6499 |  | 
|  | 6500 | def : Pat<(store VK8:$src, addr:$dst), | 
|  | 6501 | (MOV8mr addr:$dst, | 
|  | 6502 | (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)), | 
|  | 6503 | sub_8bit))>, Requires<[HasAVX512, NoDQI]>; | 
| Elena Demikhovsky | acc5c9e | 2014-04-22 14:13:10 +0000 | [diff] [blame] | 6504 |  | 
|  | 6505 | def truncstorei1 : PatFrag<(ops node:$val, node:$ptr), | 
|  | 6506 | (truncstore node:$val, node:$ptr), [{ | 
|  | 6507 | return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1; | 
|  | 6508 | }]>; | 
|  | 6509 |  | 
|  | 6510 | def : Pat<(truncstorei1 GR8:$src, addr:$dst), | 
|  | 6511 | (MOV8mr addr:$dst, GR8:$src)>; | 
|  | 6512 |  | 
| Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 6513 | multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > { | 
| Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 6514 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src), | 
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6515 | !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"), | 
| Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 6516 | [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX; | 
|  | 6517 | } | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6518 |  | 
| Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 6519 | multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo, | 
|  | 6520 | string OpcodeStr, Predicate prd> { | 
|  | 6521 | let Predicates = [prd] in | 
|  | 6522 | defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; | 
|  | 6523 |  | 
|  | 6524 | let Predicates = [prd, HasVLX] in { | 
|  | 6525 | defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; | 
|  | 6526 | defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; | 
|  | 6527 | } | 
|  | 6528 | } | 
|  | 6529 |  | 
|  | 6530 | multiclass avx512_convert_mask_to_vector<string OpcodeStr> { | 
|  | 6531 | defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info,  OpcodeStr, | 
|  | 6532 | HasBWI>; | 
|  | 6533 | defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr, | 
|  | 6534 | HasBWI>, VEX_W; | 
|  | 6535 | defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr, | 
|  | 6536 | HasDQI>; | 
|  | 6537 | defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr, | 
|  | 6538 | HasDQI>, VEX_W; | 
|  | 6539 | } | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6540 |  | 
| Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 6541 | defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">; | 
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6542 |  | 
| Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 6543 | multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > { | 
|  | 6544 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src), | 
|  | 6545 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), | 
|  | 6546 | [(set _.KRC:$dst, (trunc (_.VT _.RC:$src)))]>, EVEX; | 
|  | 6547 | } | 
|  | 6548 |  | 
|  | 6549 | multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr, | 
|  | 6550 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { | 
|  | 6551 | let Predicates = [prd] in | 
|  | 6552 | defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>, | 
|  | 6553 | EVEX_V512; | 
|  | 6554 |  | 
|  | 6555 | let Predicates = [prd, HasVLX] in { | 
|  | 6556 | defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>, | 
|  | 6557 | EVEX_V256; | 
|  | 6558 | defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>, | 
|  | 6559 | EVEX_V128; | 
|  | 6560 | } | 
|  | 6561 | } | 
|  | 6562 |  | 
|  | 6563 | defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m", | 
|  | 6564 | avx512vl_i8_info, HasBWI>; | 
|  | 6565 | defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m", | 
|  | 6566 | avx512vl_i16_info, HasBWI>, VEX_W; | 
|  | 6567 | defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m", | 
|  | 6568 | avx512vl_i32_info, HasDQI>; | 
|  | 6569 | defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m", | 
|  | 6570 | avx512vl_i64_info, HasDQI>, VEX_W; | 
|  | 6571 |  | 
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6572 | //===----------------------------------------------------------------------===// | 
|  | 6573 | // AVX-512 - COMPRESS and EXPAND | 
|  | 6574 | // | 
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6575 |  | 
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6576 | multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _, | 
|  | 6577 | string OpcodeStr> { | 
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6578 | defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst), | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 6579 | (ins _.RC:$src1), OpcodeStr, "$src1", "$src1", | 
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6580 | (_.VT (X86compress _.RC:$src1))>, AVX5128IBase; | 
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6581 |  | 
|  | 6582 | let mayStore = 1 in { | 
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6583 | def mr : AVX5128I<opc, MRMDestMem, (outs), | 
|  | 6584 | (ins _.MemOp:$dst, _.RC:$src), | 
|  | 6585 | OpcodeStr # "\t{$src, $dst |$dst, $src}", | 
|  | 6586 | []>, EVEX_CD8<_.EltSize, CD8VT1>; | 
|  | 6587 |  | 
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6588 | def mrk : AVX5128I<opc, MRMDestMem, (outs), | 
|  | 6589 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), | 
|  | 6590 | OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}", | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 6591 | [(store (_.VT (vselect _.KRCWM:$mask, | 
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6592 | (_.VT (X86compress  _.RC:$src)), _.ImmAllZerosV)), | 
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 6593 | addr:$dst)]>, | 
|  | 6594 | EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; | 
|  | 6595 | } | 
|  | 6596 | } | 
|  | 6597 |  | 
|  | 6598 | multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr, | 
|  | 6599 | AVX512VLVectorVTInfo VTInfo> { | 
|  | 6600 | defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; | 
|  | 6601 |  | 
|  | 6602 | let Predicates = [HasVLX] in { | 
|  | 6603 | defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; | 
|  | 6604 | defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; | 
|  | 6605 | } | 
|  | 6606 | } | 
|  | 6607 |  | 
|  | 6608 | defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>, | 
|  | 6609 | EVEX; | 
|  | 6610 | defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>, | 
|  | 6611 | EVEX, VEX_W; | 
|  | 6612 | defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>, | 
|  | 6613 | EVEX; | 
|  | 6614 | defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>, | 
|  | 6615 | EVEX, VEX_W; | 
|  | 6616 |  | 
| Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 6617 | // expand | 
|  | 6618 | multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _, | 
|  | 6619 | string OpcodeStr> { | 
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6620 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 6621 | (ins _.RC:$src1), OpcodeStr, "$src1", "$src1", | 
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6622 | (_.VT (X86expand _.RC:$src1))>, AVX5128IBase; | 
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 6623 |  | 
| Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 6624 | let mayLoad = 1 in | 
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 6625 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 6626 | (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1", | 
|  | 6627 | (_.VT (X86expand (_.VT (bitconvert | 
|  | 6628 | (_.LdFrag addr:$src1)))))>, | 
|  | 6629 | AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>; | 
| Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 6630 | } | 
|  | 6631 |  | 
|  | 6632 | multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr, | 
|  | 6633 | AVX512VLVectorVTInfo VTInfo> { | 
|  | 6634 | defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; | 
|  | 6635 |  | 
|  | 6636 | let Predicates = [HasVLX] in { | 
|  | 6637 | defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; | 
|  | 6638 | defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; | 
|  | 6639 | } | 
|  | 6640 | } | 
|  | 6641 |  | 
|  | 6642 | defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>, | 
|  | 6643 | EVEX; | 
|  | 6644 | defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>, | 
|  | 6645 | EVEX, VEX_W; | 
|  | 6646 | defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>, | 
|  | 6647 | EVEX; | 
|  | 6648 | defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>, | 
|  | 6649 | EVEX, VEX_W; | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6650 |  | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6651 | //handle instruction  reg_vec1 = op(reg_vec,imm) | 
|  | 6652 | //                               op(mem_vec,imm) | 
|  | 6653 | //                               op(broadcast(eltVt),imm) | 
|  | 6654 | //all instruction created with FROUND_CURRENT | 
|  | 6655 | multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 6656 | X86VectorVTInfo _>{ | 
|  | 6657 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 6658 | (ins _.RC:$src1, i32u8imm:$src2), | 
|  | 6659 | OpcodeStr##_.Suffix, "$src2, $src1", "$src2, $src2", | 
|  | 6660 | (OpNode (_.VT _.RC:$src1), | 
|  | 6661 | (i32 imm:$src2), | 
|  | 6662 | (i32 FROUND_CURRENT))>; | 
|  | 6663 | let mayLoad = 1 in { | 
|  | 6664 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 6665 | (ins _.MemOp:$src1, i32u8imm:$src2), | 
|  | 6666 | OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2", | 
|  | 6667 | (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), | 
|  | 6668 | (i32 imm:$src2), | 
|  | 6669 | (i32 FROUND_CURRENT))>; | 
|  | 6670 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 6671 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), | 
|  | 6672 | OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr, | 
|  | 6673 | "${src1}"##_.BroadcastStr##", $src2", | 
|  | 6674 | (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))), | 
|  | 6675 | (i32 imm:$src2), | 
|  | 6676 | (i32 FROUND_CURRENT))>, EVEX_B; | 
|  | 6677 | } | 
|  | 6678 | } | 
|  | 6679 |  | 
|  | 6680 | //handle instruction  reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} | 
|  | 6681 | multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr, | 
|  | 6682 | SDNode OpNode, X86VectorVTInfo _>{ | 
|  | 6683 | defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 6684 | (ins _.RC:$src1, i32u8imm:$src2), | 
|  | 6685 | OpcodeStr##_.Suffix, "$src2,{sae}, $src1", | 
|  | 6686 | "$src1, {sae}, $src2", | 
|  | 6687 | (OpNode (_.VT _.RC:$src1), | 
|  | 6688 | (i32 imm:$src2), | 
|  | 6689 | (i32 FROUND_NO_EXC))>, EVEX_B; | 
|  | 6690 | } | 
|  | 6691 |  | 
|  | 6692 | multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr, | 
|  | 6693 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ | 
|  | 6694 | let Predicates = [prd] in { | 
|  | 6695 | defm Z    : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>, | 
|  | 6696 | avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>, | 
|  | 6697 | EVEX_V512; | 
|  | 6698 | } | 
|  | 6699 | let Predicates = [prd, HasVLX] in { | 
|  | 6700 | defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>, | 
|  | 6701 | EVEX_V128; | 
|  | 6702 | defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>, | 
|  | 6703 | EVEX_V256; | 
|  | 6704 | } | 
|  | 6705 | } | 
|  | 6706 |  | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6707 | //handle instruction  reg_vec1 = op(reg_vec2,reg_vec3,imm) | 
|  | 6708 | //                               op(reg_vec2,mem_vec,imm) | 
|  | 6709 | //                               op(reg_vec2,broadcast(eltVt),imm) | 
|  | 6710 | //all instruction created with FROUND_CURRENT | 
|  | 6711 | multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 6712 | X86VectorVTInfo _>{ | 
|  | 6713 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6714 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6715 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", | 
|  | 6716 | (OpNode (_.VT _.RC:$src1), | 
|  | 6717 | (_.VT _.RC:$src2), | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6718 | (i32 imm:$src3), | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6719 | (i32 FROUND_CURRENT))>; | 
|  | 6720 | let mayLoad = 1 in { | 
|  | 6721 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6722 | (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6723 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", | 
|  | 6724 | (OpNode (_.VT _.RC:$src1), | 
|  | 6725 | (_.VT (bitconvert (_.LdFrag addr:$src2))), | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6726 | (i32 imm:$src3), | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6727 | (i32 FROUND_CURRENT))>; | 
|  | 6728 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6729 | (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6730 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", | 
|  | 6731 | "$src1, ${src2}"##_.BroadcastStr##", $src3", | 
|  | 6732 | (OpNode (_.VT _.RC:$src1), | 
|  | 6733 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6734 | (i32 imm:$src3), | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6735 | (i32 FROUND_CURRENT))>, EVEX_B; | 
|  | 6736 | } | 
|  | 6737 | } | 
|  | 6738 |  | 
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6739 | //handle instruction  reg_vec1 = op(reg_vec2,reg_vec3,imm) | 
|  | 6740 | //                               op(reg_vec2,mem_vec,imm) | 
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 6741 | multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 6742 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{ | 
|  | 6743 |  | 
|  | 6744 | defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), | 
|  | 6745 | (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3), | 
|  | 6746 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", | 
|  | 6747 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1), | 
|  | 6748 | (SrcInfo.VT SrcInfo.RC:$src2), | 
|  | 6749 | (i8 imm:$src3)))>; | 
|  | 6750 | let mayLoad = 1 in | 
|  | 6751 | defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), | 
|  | 6752 | (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3), | 
|  | 6753 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", | 
|  | 6754 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1), | 
|  | 6755 | (SrcInfo.VT (bitconvert | 
|  | 6756 | (SrcInfo.LdFrag addr:$src2))), | 
|  | 6757 | (i8 imm:$src3)))>; | 
|  | 6758 | } | 
|  | 6759 |  | 
|  | 6760 | //handle instruction  reg_vec1 = op(reg_vec2,reg_vec3,imm) | 
|  | 6761 | //                               op(reg_vec2,mem_vec,imm) | 
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6762 | //                               op(reg_vec2,broadcast(eltVt),imm) | 
|  | 6763 | multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 6764 | X86VectorVTInfo _>: | 
|  | 6765 | avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{ | 
|  | 6766 |  | 
|  | 6767 | let mayLoad = 1 in | 
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6768 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 6769 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), | 
|  | 6770 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", | 
|  | 6771 | "$src1, ${src2}"##_.BroadcastStr##", $src3", | 
|  | 6772 | (OpNode (_.VT _.RC:$src1), | 
|  | 6773 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), | 
|  | 6774 | (i8 imm:$src3))>, EVEX_B; | 
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6775 | } | 
|  | 6776 |  | 
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6777 | //handle scalar instruction  reg_vec1 = op(reg_vec2,reg_vec3,imm) | 
|  | 6778 | //                                      op(reg_vec2,mem_scalar,imm) | 
|  | 6779 | //all instruction created with FROUND_CURRENT | 
|  | 6780 | multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 6781 | X86VectorVTInfo _> { | 
|  | 6782 |  | 
|  | 6783 | defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6784 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), | 
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6785 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", | 
|  | 6786 | (OpNode (_.VT _.RC:$src1), | 
|  | 6787 | (_.VT _.RC:$src2), | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6788 | (i32 imm:$src3), | 
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6789 | (i32 FROUND_CURRENT))>; | 
|  | 6790 | let mayLoad = 1 in { | 
|  | 6791 | defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6792 | (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), | 
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6793 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", | 
|  | 6794 | (OpNode (_.VT _.RC:$src1), | 
|  | 6795 | (_.VT (scalar_to_vector | 
|  | 6796 | (_.ScalarLdFrag addr:$src2))), | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6797 | (i32 imm:$src3), | 
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6798 | (i32 FROUND_CURRENT))>; | 
|  | 6799 |  | 
|  | 6800 | let isAsmParserOnly = 1 in { | 
|  | 6801 | defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst), | 
|  | 6802 | (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), | 
|  | 6803 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", | 
|  | 6804 | []>; | 
|  | 6805 | } | 
|  | 6806 | } | 
|  | 6807 | } | 
|  | 6808 |  | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6809 | //handle instruction  reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} | 
|  | 6810 | multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr, | 
|  | 6811 | SDNode OpNode, X86VectorVTInfo _>{ | 
|  | 6812 | defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6813 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6814 | OpcodeStr, "$src3,{sae}, $src2, $src1", | 
|  | 6815 | "$src1, $src2,{sae}, $src3", | 
|  | 6816 | (OpNode (_.VT _.RC:$src1), | 
|  | 6817 | (_.VT _.RC:$src2), | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6818 | (i32 imm:$src3), | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6819 | (i32 FROUND_NO_EXC))>, EVEX_B; | 
|  | 6820 | } | 
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6821 | //handle scalar instruction  reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} | 
|  | 6822 | multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, | 
|  | 6823 | SDNode OpNode, X86VectorVTInfo _> { | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6824 | defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 6825 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), | 
|  | 6826 | OpcodeStr, "$src3,{sae}, $src2, $src1", | 
|  | 6827 | "$src1, $src2,{sae}, $src3", | 
|  | 6828 | (OpNode (_.VT _.RC:$src1), | 
|  | 6829 | (_.VT _.RC:$src2), | 
|  | 6830 | (i32 imm:$src3), | 
|  | 6831 | (i32 FROUND_NO_EXC))>, EVEX_B; | 
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6832 | } | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6833 |  | 
| Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 6834 | multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr, | 
|  | 6835 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ | 
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6836 | let Predicates = [prd] in { | 
|  | 6837 | defm Z    : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>, | 
| Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 6838 | avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>, | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6839 | EVEX_V512; | 
|  | 6840 |  | 
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6841 | } | 
|  | 6842 | let Predicates = [prd, HasVLX] in { | 
|  | 6843 | defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>, | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6844 | EVEX_V128; | 
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6845 | defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>, | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6846 | EVEX_V256; | 
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6847 | } | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6848 | } | 
|  | 6849 |  | 
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 6850 | multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr, | 
|  | 6851 | AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{ | 
|  | 6852 | let Predicates = [HasBWI] in { | 
|  | 6853 | defm Z    : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512, | 
|  | 6854 | SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V; | 
|  | 6855 | } | 
|  | 6856 | let Predicates = [HasBWI, HasVLX] in { | 
|  | 6857 | defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128, | 
|  | 6858 | SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V; | 
|  | 6859 | defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode,  DestInfo.info256, | 
|  | 6860 | SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V; | 
|  | 6861 | } | 
|  | 6862 | } | 
|  | 6863 |  | 
| Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 6864 | multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _, | 
|  | 6865 | bits<8> opc, SDNode OpNode>{ | 
|  | 6866 | let Predicates = [HasAVX512] in { | 
|  | 6867 | defm Z    : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; | 
|  | 6868 | } | 
|  | 6869 | let Predicates = [HasAVX512, HasVLX] in { | 
|  | 6870 | defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; | 
|  | 6871 | defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; | 
|  | 6872 | } | 
|  | 6873 | } | 
|  | 6874 |  | 
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6875 | multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr, | 
|  | 6876 | X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ | 
|  | 6877 | let Predicates = [prd] in { | 
|  | 6878 | defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>, | 
|  | 6879 | avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>; | 
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6880 | } | 
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6881 | } | 
|  | 6882 |  | 
| Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 6883 | multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr, | 
|  | 6884 | bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{ | 
|  | 6885 | defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info, | 
|  | 6886 | opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>; | 
|  | 6887 | defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info, | 
|  | 6888 | opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W; | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6889 | } | 
|  | 6890 |  | 
| Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 6891 | defm VFIXUPIMMPD : avx512_common_fp_sae_packed_imm<"vfixupimmpd", | 
|  | 6892 | avx512vl_f64_info, 0x54, X86VFixupimm, HasAVX512>, | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6893 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; | 
| Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 6894 | defm VFIXUPIMMPS : avx512_common_fp_sae_packed_imm<"vfixupimmps", | 
|  | 6895 | avx512vl_f32_info, 0x54, X86VFixupimm, HasAVX512>, | 
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 6896 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; | 
|  | 6897 |  | 
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 6898 | defm VFIXUPIMMSD: avx512_common_fp_sae_scalar_imm<"vfixupimmsd", f64x_info, | 
|  | 6899 | 0x55, X86VFixupimm, HasAVX512>, | 
|  | 6900 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; | 
|  | 6901 | defm VFIXUPIMMSS: avx512_common_fp_sae_scalar_imm<"vfixupimmss", f32x_info, | 
|  | 6902 | 0x55, X86VFixupimm, HasAVX512>, | 
|  | 6903 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; | 
| Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 6904 |  | 
| Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 6905 | defm VREDUCE   : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56, | 
|  | 6906 | X86VReduce, HasDQI>, AVX512AIi8Base, EVEX; | 
|  | 6907 | defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09, | 
|  | 6908 | X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX; | 
|  | 6909 | defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26, | 
|  | 6910 | X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX; | 
|  | 6911 |  | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6912 |  | 
| Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 6913 | defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info, | 
|  | 6914 | 0x50, X86VRange, HasDQI>, | 
|  | 6915 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; | 
|  | 6916 | defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info, | 
|  | 6917 | 0x50, X86VRange, HasDQI>, | 
|  | 6918 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; | 
|  | 6919 |  | 
| Elena Demikhovsky | 8938f5a | 2015-06-02 14:12:54 +0000 | [diff] [blame] | 6920 | defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info, | 
|  | 6921 | 0x51, X86VRange, HasDQI>, | 
|  | 6922 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; | 
|  | 6923 | defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info, | 
|  | 6924 | 0x51, X86VRange, HasDQI>, | 
|  | 6925 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; | 
|  | 6926 |  | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6927 | defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info, | 
|  | 6928 | 0x57, X86Reduces, HasDQI>, | 
|  | 6929 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; | 
|  | 6930 | defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info, | 
|  | 6931 | 0x57, X86Reduces, HasDQI>, | 
|  | 6932 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; | 
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6933 |  | 
| Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 6934 | defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info, | 
|  | 6935 | 0x27, X86GetMants, HasAVX512>, | 
|  | 6936 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; | 
|  | 6937 | defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info, | 
|  | 6938 | 0x27, X86GetMants, HasAVX512>, | 
|  | 6939 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; | 
|  | 6940 |  | 
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6941 | multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _, | 
|  | 6942 | bits<8> opc, SDNode OpNode = X86Shuf128>{ | 
|  | 6943 | let Predicates = [HasAVX512] in { | 
|  | 6944 | defm Z    : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; | 
|  | 6945 |  | 
|  | 6946 | } | 
|  | 6947 | let Predicates = [HasAVX512, HasVLX] in { | 
|  | 6948 | defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; | 
|  | 6949 | } | 
|  | 6950 | } | 
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6951 | let Predicates = [HasAVX512] in { | 
|  | 6952 | def : Pat<(v16f32 (ffloor VR512:$src)), | 
|  | 6953 | (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>; | 
|  | 6954 | def : Pat<(v16f32 (fnearbyint VR512:$src)), | 
|  | 6955 | (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>; | 
|  | 6956 | def : Pat<(v16f32 (fceil VR512:$src)), | 
|  | 6957 | (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>; | 
|  | 6958 | def : Pat<(v16f32 (frint VR512:$src)), | 
|  | 6959 | (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>; | 
|  | 6960 | def : Pat<(v16f32 (ftrunc VR512:$src)), | 
|  | 6961 | (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>; | 
|  | 6962 |  | 
|  | 6963 | def : Pat<(v8f64 (ffloor VR512:$src)), | 
|  | 6964 | (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>; | 
|  | 6965 | def : Pat<(v8f64 (fnearbyint VR512:$src)), | 
|  | 6966 | (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>; | 
|  | 6967 | def : Pat<(v8f64 (fceil VR512:$src)), | 
|  | 6968 | (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>; | 
|  | 6969 | def : Pat<(v8f64 (frint VR512:$src)), | 
|  | 6970 | (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>; | 
|  | 6971 | def : Pat<(v8f64 (ftrunc VR512:$src)), | 
|  | 6972 | (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>; | 
|  | 6973 | } | 
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 6974 |  | 
|  | 6975 | defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>, | 
|  | 6976 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; | 
|  | 6977 | defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>, | 
|  | 6978 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; | 
|  | 6979 | defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>, | 
|  | 6980 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; | 
|  | 6981 | defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>, | 
|  | 6982 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; | 
| Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 6983 |  | 
|  | 6984 | multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I, | 
|  | 6985 | AVX512VLVectorVTInfo VTInfo_FP>{ | 
|  | 6986 | defm NAME:       avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>, | 
|  | 6987 | AVX512AIi8Base, EVEX_4V; | 
|  | 6988 | let isCodeGenOnly = 1 in { | 
|  | 6989 | defm NAME#_FP: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0x03, X86VAlign>, | 
|  | 6990 | AVX512AIi8Base, EVEX_4V; | 
|  | 6991 | } | 
|  | 6992 | } | 
|  | 6993 |  | 
|  | 6994 | defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info, avx512vl_f32_info>, | 
|  | 6995 | EVEX_CD8<32, CD8VF>; | 
|  | 6996 | defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info, avx512vl_f64_info>, | 
|  | 6997 | EVEX_CD8<64, CD8VF>, VEX_W; | 
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 6998 |  | 
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 6999 | multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{ | 
|  | 7000 | let Predicates = p in | 
|  | 7001 | def NAME#_.VTName#rri: | 
|  | 7002 | Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))), | 
|  | 7003 | (!cast<Instruction>(NAME#_.ZSuffix#rri) | 
|  | 7004 | _.RC:$src1, _.RC:$src2, imm:$imm)>; | 
|  | 7005 | } | 
|  | 7006 |  | 
|  | 7007 | multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>: | 
|  | 7008 | avx512_vpalign_lowering<_.info512, [HasBWI]>, | 
|  | 7009 | avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>, | 
|  | 7010 | avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>; | 
|  | 7011 |  | 
|  | 7012 | defm VPALIGN:   avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" , | 
|  | 7013 | avx512vl_i8_info, avx512vl_i8_info>, | 
|  | 7014 | avx512_vpalign_lowering_common<avx512vl_i16_info>, | 
|  | 7015 | avx512_vpalign_lowering_common<avx512vl_i32_info>, | 
|  | 7016 | avx512_vpalign_lowering_common<avx512vl_f32_info>, | 
|  | 7017 | avx512_vpalign_lowering_common<avx512vl_i64_info>, | 
|  | 7018 | avx512_vpalign_lowering_common<avx512vl_f64_info>, | 
|  | 7019 | EVEX_CD8<8, CD8VF>; | 
|  | 7020 |  | 
| Igor Breger | f3ded81 | 2015-08-31 13:09:30 +0000 | [diff] [blame] | 7021 | defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" , | 
|  | 7022 | avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>; | 
|  | 7023 |  | 
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7024 | multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 7025 | X86VectorVTInfo _> { | 
|  | 7026 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7027 | (ins _.RC:$src1), OpcodeStr, | 
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7028 | "$src1", "$src1", | 
|  | 7029 | (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase; | 
|  | 7030 |  | 
|  | 7031 | let mayLoad = 1 in | 
|  | 7032 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7033 | (ins _.MemOp:$src1), OpcodeStr, | 
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7034 | "$src1", "$src1", | 
|  | 7035 | (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>, | 
|  | 7036 | EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>; | 
|  | 7037 | } | 
|  | 7038 |  | 
|  | 7039 | multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 7040 | X86VectorVTInfo _> : | 
|  | 7041 | avx512_unary_rm<opc, OpcodeStr, OpNode, _> { | 
|  | 7042 | let mayLoad = 1 in | 
|  | 7043 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7044 | (ins _.ScalarMemOp:$src1), OpcodeStr, | 
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7045 | "${src1}"##_.BroadcastStr, | 
|  | 7046 | "${src1}"##_.BroadcastStr, | 
|  | 7047 | (_.VT (OpNode (X86VBroadcast | 
|  | 7048 | (_.ScalarLdFrag addr:$src1))))>, | 
|  | 7049 | EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; | 
|  | 7050 | } | 
|  | 7051 |  | 
|  | 7052 | multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 7053 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { | 
|  | 7054 | let Predicates = [prd] in | 
|  | 7055 | defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512; | 
|  | 7056 |  | 
|  | 7057 | let Predicates = [prd, HasVLX] in { | 
|  | 7058 | defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>, | 
|  | 7059 | EVEX_V256; | 
|  | 7060 | defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>, | 
|  | 7061 | EVEX_V128; | 
|  | 7062 | } | 
|  | 7063 | } | 
|  | 7064 |  | 
|  | 7065 | multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 7066 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { | 
|  | 7067 | let Predicates = [prd] in | 
|  | 7068 | defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>, | 
|  | 7069 | EVEX_V512; | 
|  | 7070 |  | 
|  | 7071 | let Predicates = [prd, HasVLX] in { | 
|  | 7072 | defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>, | 
|  | 7073 | EVEX_V256; | 
|  | 7074 | defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>, | 
|  | 7075 | EVEX_V128; | 
|  | 7076 | } | 
|  | 7077 | } | 
|  | 7078 |  | 
|  | 7079 | multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, | 
|  | 7080 | SDNode OpNode, Predicate prd> { | 
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7081 | defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info, | 
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7082 | prd>, VEX_W; | 
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7083 | defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info, | 
|  | 7084 | prd>; | 
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7085 | } | 
|  | 7086 |  | 
|  | 7087 | multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, | 
|  | 7088 | SDNode OpNode, Predicate prd> { | 
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7089 | defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>; | 
|  | 7090 | defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>; | 
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7091 | } | 
|  | 7092 |  | 
|  | 7093 | multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w, | 
|  | 7094 | bits<8> opc_d, bits<8> opc_q, | 
|  | 7095 | string OpcodeStr, SDNode OpNode> { | 
|  | 7096 | defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, | 
|  | 7097 | HasAVX512>, | 
|  | 7098 | avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, | 
|  | 7099 | HasBWI>; | 
|  | 7100 | } | 
|  | 7101 |  | 
|  | 7102 | defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>; | 
|  | 7103 |  | 
|  | 7104 | def : Pat<(xor | 
|  | 7105 | (bc_v16i32 (v16i1sextv16i32)), | 
|  | 7106 | (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))), | 
|  | 7107 | (VPABSDZrr VR512:$src)>; | 
|  | 7108 | def : Pat<(xor | 
|  | 7109 | (bc_v8i64 (v8i1sextv8i64)), | 
|  | 7110 | (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))), | 
|  | 7111 | (VPABSQZrr VR512:$src)>; | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 7112 |  | 
| Igor Breger | 0dcd8bc | 2015-09-03 09:05:31 +0000 | [diff] [blame] | 7113 | multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{ | 
|  | 7114 |  | 
|  | 7115 | defm NAME :          avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>; | 
|  | 7116 | let isCodeGenOnly = 1 in | 
|  | 7117 | defm NAME#_UNDEF : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, | 
|  | 7118 | ctlz_zero_undef, prd>; | 
|  | 7119 | } | 
|  | 7120 |  | 
|  | 7121 | defm VPLZCNT    : avx512_ctlz<0x44, "vplzcnt", HasCDI>; | 
|  | 7122 | defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>; | 
|  | 7123 |  | 
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7124 | //===---------------------------------------------------------------------===// | 
|  | 7125 | // Replicate Single FP - MOVSHDUP and MOVSLDUP | 
|  | 7126 | //===---------------------------------------------------------------------===// | 
|  | 7127 | multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{ | 
|  | 7128 | defm NAME:       avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info, | 
|  | 7129 | HasAVX512>, XS; | 
|  | 7130 | let isCodeGenOnly = 1 in | 
|  | 7131 | defm NAME#_I: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info, | 
|  | 7132 | HasAVX512>, XS; | 
|  | 7133 | } | 
|  | 7134 |  | 
|  | 7135 | defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>; | 
|  | 7136 | defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>; | 
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 7137 | //===----------------------------------------------------------------------===// | 
|  | 7138 | // AVX-512 - Unpack Instructions | 
|  | 7139 | //===----------------------------------------------------------------------===// | 
|  | 7140 | defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>; | 
|  | 7141 | defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>; | 
|  | 7142 |  | 
|  | 7143 | defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl, | 
|  | 7144 | SSE_INTALU_ITINS_P, HasBWI>; | 
|  | 7145 | defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh, | 
|  | 7146 | SSE_INTALU_ITINS_P, HasBWI>; | 
|  | 7147 | defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl, | 
|  | 7148 | SSE_INTALU_ITINS_P, HasBWI>; | 
|  | 7149 | defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh, | 
|  | 7150 | SSE_INTALU_ITINS_P, HasBWI>; | 
|  | 7151 |  | 
|  | 7152 | defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl, | 
|  | 7153 | SSE_INTALU_ITINS_P, HasAVX512>; | 
|  | 7154 | defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh, | 
|  | 7155 | SSE_INTALU_ITINS_P, HasAVX512>; | 
|  | 7156 | defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl, | 
|  | 7157 | SSE_INTALU_ITINS_P, HasAVX512>; | 
|  | 7158 | defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh, | 
|  | 7159 | SSE_INTALU_ITINS_P, HasAVX512>; | 
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 7160 |  | 
|  | 7161 | //===----------------------------------------------------------------------===// | 
|  | 7162 | // AVX-512 - Extract & Insert Integer Instructions | 
|  | 7163 | //===----------------------------------------------------------------------===// | 
|  | 7164 |  | 
|  | 7165 | multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 7166 | X86VectorVTInfo _> { | 
|  | 7167 | let mayStore = 1 in | 
|  | 7168 | def mr : AVX512Ii8<opc, MRMDestMem, (outs), | 
|  | 7169 | (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2), | 
|  | 7170 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 7171 | [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1), | 
|  | 7172 | imm:$src2)))), | 
|  | 7173 | addr:$dst)]>, | 
|  | 7174 | EVEX, EVEX_CD8<_.EltSize, CD8VT1>; | 
|  | 7175 | } | 
|  | 7176 |  | 
|  | 7177 | multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> { | 
|  | 7178 | let Predicates = [HasBWI] in { | 
|  | 7179 | def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst), | 
|  | 7180 | (ins _.RC:$src1, u8imm:$src2), | 
|  | 7181 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 7182 | [(set GR32orGR64:$dst, | 
|  | 7183 | (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>, | 
|  | 7184 | EVEX, TAPD; | 
|  | 7185 |  | 
|  | 7186 | defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD; | 
|  | 7187 | } | 
|  | 7188 | } | 
|  | 7189 |  | 
|  | 7190 | multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> { | 
|  | 7191 | let Predicates = [HasBWI] in { | 
|  | 7192 | def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst), | 
|  | 7193 | (ins _.RC:$src1, u8imm:$src2), | 
|  | 7194 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 7195 | [(set GR32orGR64:$dst, | 
|  | 7196 | (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>, | 
|  | 7197 | EVEX, PD; | 
|  | 7198 |  | 
| Igor Breger | 5574730 | 2015-11-18 08:46:16 +0000 | [diff] [blame] | 7199 | def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst), | 
|  | 7200 | (ins _.RC:$src1, u8imm:$src2), | 
|  | 7201 | OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, | 
|  | 7202 | EVEX, TAPD; | 
|  | 7203 |  | 
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 7204 | defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD; | 
|  | 7205 | } | 
|  | 7206 | } | 
|  | 7207 |  | 
|  | 7208 | multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _, | 
|  | 7209 | RegisterClass GRC> { | 
|  | 7210 | let Predicates = [HasDQI] in { | 
|  | 7211 | def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst), | 
|  | 7212 | (ins _.RC:$src1, u8imm:$src2), | 
|  | 7213 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 7214 | [(set GRC:$dst, | 
|  | 7215 | (extractelt (_.VT _.RC:$src1), imm:$src2))]>, | 
|  | 7216 | EVEX, TAPD; | 
|  | 7217 |  | 
|  | 7218 | let mayStore = 1 in | 
|  | 7219 | def mr : AVX512Ii8<0x16, MRMDestMem, (outs), | 
|  | 7220 | (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2), | 
|  | 7221 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", | 
|  | 7222 | [(store (extractelt (_.VT _.RC:$src1), | 
|  | 7223 | imm:$src2),addr:$dst)]>, | 
|  | 7224 | EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD; | 
|  | 7225 | } | 
|  | 7226 | } | 
|  | 7227 |  | 
|  | 7228 | defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>; | 
|  | 7229 | defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>; | 
|  | 7230 | defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>; | 
|  | 7231 | defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W; | 
|  | 7232 |  | 
|  | 7233 | multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 7234 | X86VectorVTInfo _, PatFrag LdFrag> { | 
|  | 7235 | def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst), | 
|  | 7236 | (ins _.RC:$src1,  _.ScalarMemOp:$src2, u8imm:$src3), | 
|  | 7237 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", | 
|  | 7238 | [(set _.RC:$dst, | 
|  | 7239 | (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>, | 
|  | 7240 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; | 
|  | 7241 | } | 
|  | 7242 |  | 
|  | 7243 | multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 7244 | X86VectorVTInfo _, PatFrag LdFrag> { | 
|  | 7245 | let Predicates = [HasBWI] in { | 
|  | 7246 | def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst), | 
|  | 7247 | (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3), | 
|  | 7248 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", | 
|  | 7249 | [(set _.RC:$dst, | 
|  | 7250 | (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V; | 
|  | 7251 |  | 
|  | 7252 | defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>; | 
|  | 7253 | } | 
|  | 7254 | } | 
|  | 7255 |  | 
|  | 7256 | multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr, | 
|  | 7257 | X86VectorVTInfo _, RegisterClass GRC> { | 
|  | 7258 | let Predicates = [HasDQI] in { | 
|  | 7259 | def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst), | 
|  | 7260 | (ins _.RC:$src1, GRC:$src2, u8imm:$src3), | 
|  | 7261 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", | 
|  | 7262 | [(set _.RC:$dst, | 
|  | 7263 | (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>, | 
|  | 7264 | EVEX_4V, TAPD; | 
|  | 7265 |  | 
|  | 7266 | defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _, | 
|  | 7267 | _.ScalarLdFrag>, TAPD; | 
|  | 7268 | } | 
|  | 7269 | } | 
|  | 7270 |  | 
|  | 7271 | defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info, | 
|  | 7272 | extloadi8>, TAPD; | 
|  | 7273 | defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info, | 
|  | 7274 | extloadi16>, PD; | 
|  | 7275 | defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>; | 
|  | 7276 | defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W; | 
| Igor Breger | a6297c7 | 2015-09-02 10:50:58 +0000 | [diff] [blame] | 7277 | //===----------------------------------------------------------------------===// | 
|  | 7278 | // VSHUFPS - VSHUFPD Operations | 
|  | 7279 | //===----------------------------------------------------------------------===// | 
|  | 7280 | multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I, | 
|  | 7281 | AVX512VLVectorVTInfo VTInfo_FP>{ | 
|  | 7282 | defm NAME:     avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>, | 
|  | 7283 | EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>, | 
|  | 7284 | AVX512AIi8Base, EVEX_4V; | 
|  | 7285 | let isCodeGenOnly = 1 in { | 
|  | 7286 | defm NAME#_I: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0xC6, X86Shufp>, | 
|  | 7287 | EVEX_CD8<VTInfo_I.info512.EltSize, CD8VF>, | 
|  | 7288 | AVX512AIi8Base, EVEX_4V; | 
|  | 7289 | } | 
|  | 7290 | } | 
|  | 7291 |  | 
|  | 7292 | defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS; | 
|  | 7293 | defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W; | 
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7294 | //===----------------------------------------------------------------------===// | 
|  | 7295 | // AVX-512 - Byte shift Left/Right | 
|  | 7296 | //===----------------------------------------------------------------------===// | 
|  | 7297 |  | 
|  | 7298 | multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr, | 
|  | 7299 | Format MRMm, string OpcodeStr, X86VectorVTInfo _>{ | 
|  | 7300 | def rr : AVX512<opc, MRMr, | 
|  | 7301 | (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2), | 
|  | 7302 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
|  | 7303 | [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>; | 
|  | 7304 | let mayLoad = 1 in | 
|  | 7305 | def rm : AVX512<opc, MRMm, | 
|  | 7306 | (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2), | 
|  | 7307 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
|  | 7308 | [(set _.RC:$dst,(_.VT (OpNode | 
|  | 7309 | (_.LdFrag addr:$src1), (i8 imm:$src2))))]>; | 
|  | 7310 | } | 
|  | 7311 |  | 
|  | 7312 | multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr, | 
|  | 7313 | Format MRMm, string OpcodeStr, Predicate prd>{ | 
|  | 7314 | let Predicates = [prd] in | 
|  | 7315 | defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, | 
|  | 7316 | OpcodeStr, v8i64_info>, EVEX_V512; | 
|  | 7317 | let Predicates = [prd, HasVLX] in { | 
|  | 7318 | defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, | 
|  | 7319 | OpcodeStr, v4i64x_info>, EVEX_V256; | 
|  | 7320 | defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, | 
|  | 7321 | OpcodeStr, v2i64x_info>, EVEX_V128; | 
|  | 7322 | } | 
|  | 7323 | } | 
|  | 7324 | defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq", | 
|  | 7325 | HasBWI>, AVX512PDIi8Base, EVEX_4V; | 
|  | 7326 | defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq", | 
|  | 7327 | HasBWI>, AVX512PDIi8Base, EVEX_4V; | 
|  | 7328 |  | 
|  | 7329 |  | 
|  | 7330 | multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode, | 
|  | 7331 | string OpcodeStr, X86VectorVTInfo _src>{ | 
|  | 7332 | def rr : AVX512BI<opc, MRMSrcReg, | 
|  | 7333 | (outs _src.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2), | 
|  | 7334 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
|  | 7335 | [(set _src.RC:$dst,(_src.VT | 
|  | 7336 | (OpNode _src.RC:$src1, _src.RC:$src2)))]>; | 
|  | 7337 | let mayLoad = 1 in | 
|  | 7338 | def rm : AVX512BI<opc, MRMSrcMem, | 
|  | 7339 | (outs _src.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2), | 
|  | 7340 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), | 
|  | 7341 | [(set _src.RC:$dst,(_src.VT | 
|  | 7342 | (OpNode _src.RC:$src1, | 
|  | 7343 | (_src.VT (bitconvert | 
|  | 7344 | (_src.LdFrag addr:$src2))))))]>; | 
|  | 7345 | } | 
|  | 7346 |  | 
|  | 7347 | multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode, | 
|  | 7348 | string OpcodeStr, Predicate prd> { | 
|  | 7349 | let Predicates = [prd] in | 
|  | 7350 | defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v64i8_info>, | 
|  | 7351 | EVEX_V512; | 
|  | 7352 | let Predicates = [prd, HasVLX] in { | 
|  | 7353 | defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v32i8x_info>, | 
|  | 7354 | EVEX_V256; | 
|  | 7355 | defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v16i8x_info>, | 
|  | 7356 | EVEX_V128; | 
|  | 7357 | } | 
|  | 7358 | } | 
|  | 7359 |  | 
|  | 7360 | defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw", | 
|  | 7361 | HasBWI>, EVEX_4V; | 
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 7362 |  | 
|  | 7363 | multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode, | 
|  | 7364 | X86VectorVTInfo _>{ | 
|  | 7365 | let Constraints = "$src1 = $dst" in { | 
|  | 7366 | defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), | 
|  | 7367 | (ins _.RC:$src2, _.RC:$src3, u8imm:$src4), | 
|  | 7368 | OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3", | 
|  | 7369 | (OpNode (_.VT _.RC:$src1), | 
|  | 7370 | (_.VT _.RC:$src2), | 
|  | 7371 | (_.VT _.RC:$src3), | 
|  | 7372 | (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V; | 
|  | 7373 | let mayLoad = 1 in { | 
|  | 7374 | defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 7375 | (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4), | 
|  | 7376 | OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3", | 
|  | 7377 | (OpNode (_.VT _.RC:$src1), | 
|  | 7378 | (_.VT _.RC:$src2), | 
|  | 7379 | (_.VT (bitconvert (_.LdFrag addr:$src3))), | 
|  | 7380 | (i8 imm:$src4))>, | 
|  | 7381 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; | 
|  | 7382 | defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), | 
|  | 7383 | (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4), | 
|  | 7384 | OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2", | 
|  | 7385 | "$src2, ${src3}"##_.BroadcastStr##", $src4", | 
|  | 7386 | (OpNode (_.VT _.RC:$src1), | 
|  | 7387 | (_.VT _.RC:$src2), | 
|  | 7388 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), | 
|  | 7389 | (i8 imm:$src4))>, EVEX_B, | 
|  | 7390 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; | 
|  | 7391 | } | 
|  | 7392 | }// Constraints = "$src1 = $dst" | 
|  | 7393 | } | 
|  | 7394 |  | 
|  | 7395 | multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{ | 
|  | 7396 | let Predicates = [HasAVX512] in | 
|  | 7397 | defm Z    : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512; | 
|  | 7398 | let Predicates = [HasAVX512, HasVLX] in { | 
|  | 7399 | defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128; | 
|  | 7400 | defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256; | 
|  | 7401 | } | 
|  | 7402 | } | 
|  | 7403 |  | 
|  | 7404 | defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>; | 
|  | 7405 | defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W; | 
|  | 7406 |  |