blob: 1efe68165a05335be176c726b12574b678191804 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000042def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
43def nImmSplatI64 : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmSplatI64AsmOperand;
46}
Jim Grosbach0e387b22011-10-17 22:26:03 +000047
Jim Grosbach460a9052011-10-07 23:56:00 +000048def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
49def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
50def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
51def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
52 return ((uint64_t)Imm) < 8;
53}]> {
54 let ParserMatchClass = VectorIndex8Operand;
55 let PrintMethod = "printVectorIndex";
56 let MIOperandInfo = (ops i32imm);
57}
58def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
59 return ((uint64_t)Imm) < 4;
60}]> {
61 let ParserMatchClass = VectorIndex16Operand;
62 let PrintMethod = "printVectorIndex";
63 let MIOperandInfo = (ops i32imm);
64}
65def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
66 return ((uint64_t)Imm) < 2;
67}]> {
68 let ParserMatchClass = VectorIndex32Operand;
69 let PrintMethod = "printVectorIndex";
70 let MIOperandInfo = (ops i32imm);
71}
72
Jim Grosbach862019c2011-10-18 23:02:30 +000073def VecListOneDAsmOperand : AsmOperandClass {
74 let Name = "VecListOneD";
75 let ParserMethod = "parseVectorList";
76}
77def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
78 let ParserMatchClass = VecListOneDAsmOperand;
79}
Jim Grosbach280dfad2011-10-21 18:54:25 +000080// Register list of two sequential D registers.
81def VecListTwoDAsmOperand : AsmOperandClass {
82 let Name = "VecListTwoD";
83 let ParserMethod = "parseVectorList";
84}
85def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
86 let ParserMatchClass = VecListTwoDAsmOperand;
87}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000088// Register list of three sequential D registers.
89def VecListThreeDAsmOperand : AsmOperandClass {
90 let Name = "VecListThreeD";
91 let ParserMethod = "parseVectorList";
92}
93def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
94 let ParserMatchClass = VecListThreeDAsmOperand;
95}
Jim Grosbachb6310312011-10-21 20:35:01 +000096// Register list of four sequential D registers.
97def VecListFourDAsmOperand : AsmOperandClass {
98 let Name = "VecListFourD";
99 let ParserMethod = "parseVectorList";
100}
101def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
102 let ParserMatchClass = VecListFourDAsmOperand;
103}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000104// Register list of two D registers spaced by 2 (two sequential Q registers).
105def VecListTwoQAsmOperand : AsmOperandClass {
106 let Name = "VecListTwoQ";
107 let ParserMethod = "parseVectorList";
108}
109def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> {
110 let ParserMatchClass = VecListTwoQAsmOperand;
111}
Jim Grosbach862019c2011-10-18 23:02:30 +0000112
Bob Wilson5bafff32009-06-22 23:27:02 +0000113//===----------------------------------------------------------------------===//
114// NEON-specific DAG Nodes.
115//===----------------------------------------------------------------------===//
116
117def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000118def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000119
120def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000121def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000122def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000123def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
124def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000125def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
126def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000127def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
128def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000129def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
130def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
131
132// Types for vector shift by immediates. The "SHX" version is for long and
133// narrow operations where the source and destination vectors have different
134// types. The "SHINS" version is for shift and insert operations.
135def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
136 SDTCisVT<2, i32>]>;
137def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
138 SDTCisVT<2, i32>]>;
139def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
140 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
141
142def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
143def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
144def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
145def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
146def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
147def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
148def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
149
150def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
151def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
152def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
153
154def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
155def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
156def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
157def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
158def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
159def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
160
161def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
162def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
163def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
164
165def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
166def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
167
168def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
169 SDTCisVT<2, i32>]>;
170def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
171def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
172
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000173def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
174def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
175def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
176
Owen Andersond9668172010-11-03 22:44:51 +0000177def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
178 SDTCisVT<2, i32>]>;
179def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000180def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000181
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000182def NEONvbsl : SDNode<"ARMISD::VBSL",
183 SDTypeProfile<1, 3, [SDTCisVec<0>,
184 SDTCisSameAs<0, 1>,
185 SDTCisSameAs<0, 2>,
186 SDTCisSameAs<0, 3>]>>;
187
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000188def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
189
Bob Wilson0ce37102009-08-14 05:08:32 +0000190// VDUPLANE can produce a quad-register result from a double-register source,
191// so the result is not constrained to match the source.
192def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
193 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
194 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000195
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000196def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
197 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
198def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
199
Bob Wilsond8e17572009-08-12 22:31:50 +0000200def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
201def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
202def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
203def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
204
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000205def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000206 SDTCisSameAs<0, 2>,
207 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000208def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
209def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
210def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000211
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000212def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
213 SDTCisSameAs<1, 2>]>;
214def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
215def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
216
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000217def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
218 SDTCisSameAs<0, 2>]>;
219def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
220def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
221
Bob Wilsoncba270d2010-07-13 21:16:48 +0000222def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
223 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000224 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000225 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
226 return (EltBits == 32 && EltVal == 0);
227}]>;
228
229def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
230 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000231 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000232 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
233 return (EltBits == 8 && EltVal == 0xff);
234}]>;
235
Bob Wilson5bafff32009-06-22 23:27:02 +0000236//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000237// NEON load / store instructions
238//===----------------------------------------------------------------------===//
239
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000240// Use VLDM to load a Q register as a D register pair.
241// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000242def VLDMQIA
243 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
244 IIC_fpLoad_m, "",
245 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000246
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000247// Use VSTM to store a Q register as a D register pair.
248// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000249def VSTMQIA
250 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
251 IIC_fpStore_m, "",
252 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000253
Bob Wilsonffde0802010-09-02 16:00:54 +0000254// Classes for VLD* pseudo-instructions with multi-register operands.
255// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000256class VLDQPseudo<InstrItinClass itin>
257 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
258class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000259 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000260 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000261 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000262class VLDQQPseudo<InstrItinClass itin>
263 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
264class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000265 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000266 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000267 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000268class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000269 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
270 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000271class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000272 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000273 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000274 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000275
Bob Wilson2a0e9742010-11-27 06:35:16 +0000276let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
277
Bob Wilson205a5ca2009-07-08 18:11:30 +0000278// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000279class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000280 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000281 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000282 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000283 let Rm = 0b1111;
284 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000285 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000286}
Bob Wilson621f1952010-03-23 05:25:43 +0000287class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000288 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000289 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000290 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000291 let Rm = 0b1111;
292 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000293 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000294}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000295
Owen Andersond9aa7d32010-11-02 00:05:05 +0000296def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
297def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
298def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
299def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000300
Owen Andersond9aa7d32010-11-02 00:05:05 +0000301def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
302def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
303def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
304def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000305
Evan Chengd2ca8132010-10-09 01:03:04 +0000306def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
307def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
308def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
309def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000310
Bob Wilson99493b22010-03-20 17:59:03 +0000311// ...with address register writeback:
312class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000313 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000314 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
315 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
316 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000317 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000318 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000319}
Bob Wilson99493b22010-03-20 17:59:03 +0000320class VLD1QWB<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000321 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000322 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000323 "vld1", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000324 "$Rn.addr = $wb", []> {
325 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000326 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000327}
Bob Wilson99493b22010-03-20 17:59:03 +0000328
Owen Andersone85bd772010-11-02 00:24:52 +0000329def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
330def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
331def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
332def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000333
Owen Andersone85bd772010-11-02 00:24:52 +0000334def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
335def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
336def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
337def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000338
Evan Chengd2ca8132010-10-09 01:03:04 +0000339def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
340def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
341def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
342def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000343
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000344// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000345class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000346 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000347 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000348 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000349 let Rm = 0b1111;
350 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000351 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000352}
Bob Wilson99493b22010-03-20 17:59:03 +0000353class VLD1D3WB<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000354 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000355 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000356 "$Vd, $Rn$Rm", "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000357 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000358 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000359}
Bob Wilson052ba452010-03-22 18:22:06 +0000360
Owen Andersone85bd772010-11-02 00:24:52 +0000361def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
362def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
363def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
364def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000365
Owen Andersone85bd772010-11-02 00:24:52 +0000366def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
367def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
368def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
369def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000370
Evan Chengd2ca8132010-10-09 01:03:04 +0000371def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
372def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000373
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000374// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000375class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000376 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000377 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000378 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000379 let Rm = 0b1111;
380 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000381 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000382}
Bob Wilson99493b22010-03-20 17:59:03 +0000383class VLD1D4WB<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000384 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000385 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000386 "$Vd, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000387 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000388 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000389 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000390}
Johnny Chend7283d92010-02-23 20:51:23 +0000391
Owen Andersone85bd772010-11-02 00:24:52 +0000392def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
393def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
394def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
395def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000396
Owen Andersone85bd772010-11-02 00:24:52 +0000397def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
398def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
399def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
400def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000401
Evan Chengd2ca8132010-10-09 01:03:04 +0000402def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
403def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000404
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000405// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000406class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
407 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000408 (ins addrmode6:$Rn), IIC_VLD2,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000409 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000410 let Rm = 0b1111;
411 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000412 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000413}
Jim Grosbach224180e2011-10-21 23:58:57 +0000414class VLD2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000415 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000416 (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000417 (ins addrmode6:$Rn), IIC_VLD2x2,
Jim Grosbach224180e2011-10-21 23:58:57 +0000418 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000419 let Rm = 0b1111;
420 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000421 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000422}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000423
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000424def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8", VecListTwoD>;
425def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16", VecListTwoD>;
426def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000427
Jim Grosbach224180e2011-10-21 23:58:57 +0000428def VLD2q8 : VLD2Q<{0,0,?,?}, "8", VecListFourD>;
429def VLD2q16 : VLD2Q<{0,1,?,?}, "16", VecListFourD>;
430def VLD2q32 : VLD2Q<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000431
Bob Wilson9d84fb32010-09-14 20:59:49 +0000432def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
433def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
434def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000435
Evan Chengd2ca8132010-10-09 01:03:04 +0000436def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
437def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
438def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000439
Bob Wilson92cb9322010-03-20 20:10:51 +0000440// ...with address register writeback:
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000441class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
442 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000443 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000444 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000445 "$Rn.addr = $wb", []> {
446 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000447 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000448}
Jim Grosbach224180e2011-10-21 23:58:57 +0000449class VLD2QWB<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson92cb9322010-03-20 20:10:51 +0000450 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000451 (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000452 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
Jim Grosbach224180e2011-10-21 23:58:57 +0000453 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000454 "$Rn.addr = $wb", []> {
455 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000456 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000457}
Bob Wilson92cb9322010-03-20 20:10:51 +0000458
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000459def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
460def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
461def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000462
Jim Grosbach224180e2011-10-21 23:58:57 +0000463def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8", VecListFourD>;
464def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16", VecListFourD>;
465def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000466
Evan Chengd2ca8132010-10-09 01:03:04 +0000467def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
468def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
469def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000470
Evan Chengd2ca8132010-10-09 01:03:04 +0000471def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
472def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
473def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000474
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000475// ...with double-spaced registers
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000476def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
477def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
478def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
479def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
480def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
481def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chend7283d92010-02-23 20:51:23 +0000482
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000483// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000484class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000485 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000486 (ins addrmode6:$Rn), IIC_VLD3,
487 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
488 let Rm = 0b1111;
489 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000490 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000491}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000492
Owen Andersoncf667be2010-11-02 01:24:55 +0000493def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
494def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
495def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000496
Bob Wilson9d84fb32010-09-14 20:59:49 +0000497def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
498def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
499def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000500
Bob Wilson92cb9322010-03-20 20:10:51 +0000501// ...with address register writeback:
502class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
503 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000504 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000505 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
506 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
507 "$Rn.addr = $wb", []> {
508 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000509 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000510}
Bob Wilson92cb9322010-03-20 20:10:51 +0000511
Owen Andersoncf667be2010-11-02 01:24:55 +0000512def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
513def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
514def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000515
Evan Cheng84f69e82010-10-09 01:45:34 +0000516def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
517def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
518def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000519
Bob Wilson7de68142011-02-07 17:43:15 +0000520// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000521def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
522def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
523def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
524def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
525def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
526def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000527
Evan Cheng84f69e82010-10-09 01:45:34 +0000528def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
529def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
530def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000531
Bob Wilson92cb9322010-03-20 20:10:51 +0000532// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000533def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
534def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
535def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
536
Evan Cheng84f69e82010-10-09 01:45:34 +0000537def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
538def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
539def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000540
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000541// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000542class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
543 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000544 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000545 (ins addrmode6:$Rn), IIC_VLD4,
546 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
547 let Rm = 0b1111;
548 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000549 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000550}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000551
Owen Andersoncf667be2010-11-02 01:24:55 +0000552def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
553def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
554def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000555
Bob Wilson9d84fb32010-09-14 20:59:49 +0000556def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
557def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
558def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000559
Bob Wilson92cb9322010-03-20 20:10:51 +0000560// ...with address register writeback:
561class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
562 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000563 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000564 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000565 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
566 "$Rn.addr = $wb", []> {
567 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000568 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000569}
Bob Wilson92cb9322010-03-20 20:10:51 +0000570
Owen Andersoncf667be2010-11-02 01:24:55 +0000571def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
572def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
573def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000574
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000575def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
576def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
577def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000578
Bob Wilson7de68142011-02-07 17:43:15 +0000579// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000580def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
581def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
582def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
583def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
584def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
585def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000586
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000587def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
588def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
589def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000590
Bob Wilson92cb9322010-03-20 20:10:51 +0000591// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000592def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
593def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
594def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
595
596def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
597def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
598def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000599
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000600} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
601
Bob Wilson8466fa12010-09-13 23:01:35 +0000602// Classes for VLD*LN pseudo-instructions with multi-register operands.
603// These are expanded to real instructions after register allocation.
604class VLDQLNPseudo<InstrItinClass itin>
605 : PseudoNLdSt<(outs QPR:$dst),
606 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
607 itin, "$src = $dst">;
608class VLDQLNWBPseudo<InstrItinClass itin>
609 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
610 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
611 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
612class VLDQQLNPseudo<InstrItinClass itin>
613 : PseudoNLdSt<(outs QQPR:$dst),
614 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
615 itin, "$src = $dst">;
616class VLDQQLNWBPseudo<InstrItinClass itin>
617 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
618 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
619 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
620class VLDQQQQLNPseudo<InstrItinClass itin>
621 : PseudoNLdSt<(outs QQQQPR:$dst),
622 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
623 itin, "$src = $dst">;
624class VLDQQQQLNWBPseudo<InstrItinClass itin>
625 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
626 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
627 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
628
Bob Wilsonb07c1712009-10-07 21:53:04 +0000629// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000630class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
631 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000632 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000633 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
634 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000635 "$src = $Vd",
636 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000637 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000638 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000639 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000640 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000641}
Mon P Wang183c6272011-05-09 17:47:27 +0000642class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
643 PatFrag LoadOp>
644 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
645 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
646 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
647 "$src = $Vd",
648 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
649 (i32 (LoadOp addrmode6oneL32:$Rn)),
650 imm:$lane))]> {
651 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000652 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000653}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000654class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
655 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
656 (i32 (LoadOp addrmode6:$addr)),
657 imm:$lane))];
658}
659
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000660def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
661 let Inst{7-5} = lane{2-0};
662}
663def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
664 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000665 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000666}
Mon P Wang183c6272011-05-09 17:47:27 +0000667def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000668 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000669 let Inst{5} = Rn{4};
670 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000671}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000672
673def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
674def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
675def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
676
Bob Wilson746fa172010-12-10 22:13:32 +0000677def : Pat<(vector_insert (v2f32 DPR:$src),
678 (f32 (load addrmode6:$addr)), imm:$lane),
679 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
680def : Pat<(vector_insert (v4f32 QPR:$src),
681 (f32 (load addrmode6:$addr)), imm:$lane),
682 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
683
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000684let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
685
686// ...with address register writeback:
687class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000688 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000689 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000690 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000691 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000692 "$src = $Vd, $Rn.addr = $wb", []> {
693 let DecoderMethod = "DecodeVLD1LN";
694}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000695
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000696def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
697 let Inst{7-5} = lane{2-0};
698}
699def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
700 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000701 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000702}
703def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
704 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000705 let Inst{5} = Rn{4};
706 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000707}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000708
709def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
710def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
711def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000712
Bob Wilson243fcc52009-09-01 04:26:28 +0000713// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000714class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000715 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000716 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
717 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000718 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000719 let Rm = 0b1111;
720 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000721 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722}
Bob Wilson243fcc52009-09-01 04:26:28 +0000723
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000724def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
725 let Inst{7-5} = lane{2-0};
726}
727def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
728 let Inst{7-6} = lane{1-0};
729}
730def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
731 let Inst{7} = lane{0};
732}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000733
Evan Chengd2ca8132010-10-09 01:03:04 +0000734def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
735def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
736def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000737
Bob Wilson41315282010-03-20 20:39:53 +0000738// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000739def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
740 let Inst{7-6} = lane{1-0};
741}
742def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
743 let Inst{7} = lane{0};
744}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000745
Evan Chengd2ca8132010-10-09 01:03:04 +0000746def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
747def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000748
Bob Wilsona1023642010-03-20 20:47:18 +0000749// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000750class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000751 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000752 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000753 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000754 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
755 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
756 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000757 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000758}
Bob Wilsona1023642010-03-20 20:47:18 +0000759
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000760def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
761 let Inst{7-5} = lane{2-0};
762}
763def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
764 let Inst{7-6} = lane{1-0};
765}
766def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
767 let Inst{7} = lane{0};
768}
Bob Wilsona1023642010-03-20 20:47:18 +0000769
Evan Chengd2ca8132010-10-09 01:03:04 +0000770def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
771def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
772def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000773
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000774def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
775 let Inst{7-6} = lane{1-0};
776}
777def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
778 let Inst{7} = lane{0};
779}
Bob Wilsona1023642010-03-20 20:47:18 +0000780
Evan Chengd2ca8132010-10-09 01:03:04 +0000781def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
782def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000783
Bob Wilson243fcc52009-09-01 04:26:28 +0000784// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000785class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000786 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000787 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000788 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000789 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000790 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000791 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000792 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000793}
Bob Wilson243fcc52009-09-01 04:26:28 +0000794
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000795def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
796 let Inst{7-5} = lane{2-0};
797}
798def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
799 let Inst{7-6} = lane{1-0};
800}
801def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
802 let Inst{7} = lane{0};
803}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000804
Evan Cheng84f69e82010-10-09 01:45:34 +0000805def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
806def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
807def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000808
Bob Wilson41315282010-03-20 20:39:53 +0000809// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000810def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
811 let Inst{7-6} = lane{1-0};
812}
813def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
814 let Inst{7} = lane{0};
815}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000816
Evan Cheng84f69e82010-10-09 01:45:34 +0000817def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
818def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000819
Bob Wilsona1023642010-03-20 20:47:18 +0000820// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000821class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000822 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000823 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000824 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000825 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000826 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000827 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
828 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000829 []> {
830 let DecoderMethod = "DecodeVLD3LN";
831}
Bob Wilsona1023642010-03-20 20:47:18 +0000832
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000833def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
834 let Inst{7-5} = lane{2-0};
835}
836def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
837 let Inst{7-6} = lane{1-0};
838}
839def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
840 let Inst{7} = lane{0};
841}
Bob Wilsona1023642010-03-20 20:47:18 +0000842
Evan Cheng84f69e82010-10-09 01:45:34 +0000843def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
844def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
845def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000846
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000847def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
848 let Inst{7-6} = lane{1-0};
849}
850def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
851 let Inst{7} = lane{0};
852}
Bob Wilsona1023642010-03-20 20:47:18 +0000853
Evan Cheng84f69e82010-10-09 01:45:34 +0000854def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
855def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000856
Bob Wilson243fcc52009-09-01 04:26:28 +0000857// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000858class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000859 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000860 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000861 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000862 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000863 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000864 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000865 let Rm = 0b1111;
866 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000867 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000868}
Bob Wilson243fcc52009-09-01 04:26:28 +0000869
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000870def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
871 let Inst{7-5} = lane{2-0};
872}
873def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
874 let Inst{7-6} = lane{1-0};
875}
876def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
877 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000878 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000879}
Bob Wilson62e053e2009-10-08 22:53:57 +0000880
Evan Cheng10dc63f2010-10-09 04:07:58 +0000881def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
882def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
883def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000884
Bob Wilson41315282010-03-20 20:39:53 +0000885// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000886def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
887 let Inst{7-6} = lane{1-0};
888}
889def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
890 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000891 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000892}
Bob Wilson62e053e2009-10-08 22:53:57 +0000893
Evan Cheng10dc63f2010-10-09 04:07:58 +0000894def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
895def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000896
Bob Wilsona1023642010-03-20 20:47:18 +0000897// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000898class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000899 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000900 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000901 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000902 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000903 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000904"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
905"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000906 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000907 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000908 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000909}
Bob Wilsona1023642010-03-20 20:47:18 +0000910
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000911def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
912 let Inst{7-5} = lane{2-0};
913}
914def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
915 let Inst{7-6} = lane{1-0};
916}
917def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
918 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000919 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000920}
Bob Wilsona1023642010-03-20 20:47:18 +0000921
Evan Cheng10dc63f2010-10-09 04:07:58 +0000922def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
923def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
924def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000925
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000926def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
927 let Inst{7-6} = lane{1-0};
928}
929def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
930 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000931 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000932}
Bob Wilsona1023642010-03-20 20:47:18 +0000933
Evan Cheng10dc63f2010-10-09 04:07:58 +0000934def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
935def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000936
Bob Wilson2a0e9742010-11-27 06:35:16 +0000937} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
938
Bob Wilsonb07c1712009-10-07 21:53:04 +0000939// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000940class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000941 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000942 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000943 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000944 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000945 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000946 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000947}
948class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
949 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000950 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000951}
952
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000953def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
954def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
955def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000956
957def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
958def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
959def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
960
Bob Wilson746fa172010-12-10 22:13:32 +0000961def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
962 (VLD1DUPd32 addrmode6:$addr)>;
963def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
964 (VLD1DUPq32Pseudo addrmode6:$addr)>;
965
Bob Wilson2a0e9742010-11-27 06:35:16 +0000966let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
967
Bob Wilson20d55152010-12-10 22:13:24 +0000968class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000969 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000970 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000971 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
972 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000973 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000974 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000975}
976
Bob Wilson20d55152010-12-10 22:13:24 +0000977def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
978def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
979def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000980
981// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000982class VLD1DUPWB<bits<4> op7_4, string Dt>
983 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000984 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000985 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
986 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000987 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000988}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000989class VLD1QDUPWB<bits<4> op7_4, string Dt>
990 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000991 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000992 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
993 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000994 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000995}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000996
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000997def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
998def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
999def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001000
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001001def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
1002def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
1003def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001004
1005def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1006def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1007def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1008
Bob Wilsonb07c1712009-10-07 21:53:04 +00001009// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001010class VLD2DUP<bits<4> op7_4, string Dt>
1011 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001012 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001013 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1014 let Rm = 0b1111;
1015 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001016 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001017}
1018
1019def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1020def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1021def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1022
1023def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1024def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1025def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1026
1027// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001028def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1029def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1030def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001031
1032// ...with address register writeback:
1033class VLD2DUPWB<bits<4> op7_4, string Dt>
1034 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001035 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001036 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1037 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001038 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001039}
1040
1041def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1042def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1043def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1044
Bob Wilson173fb142010-11-30 00:00:38 +00001045def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1046def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1047def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001048
1049def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1050def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1051def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1052
Bob Wilsonb07c1712009-10-07 21:53:04 +00001053// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001054class VLD3DUP<bits<4> op7_4, string Dt>
1055 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001056 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001057 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1058 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001059 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001060 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001061}
1062
1063def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1064def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1065def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1066
1067def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1068def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1069def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1070
1071// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001072def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1073def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1074def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001075
1076// ...with address register writeback:
1077class VLD3DUPWB<bits<4> op7_4, string Dt>
1078 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001079 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001080 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1081 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001082 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001083 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001084}
1085
1086def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1087def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1088def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1089
Bob Wilson173fb142010-11-30 00:00:38 +00001090def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1091def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1092def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001093
1094def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1095def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1096def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1097
Bob Wilsonb07c1712009-10-07 21:53:04 +00001098// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001099class VLD4DUP<bits<4> op7_4, string Dt>
1100 : NLdSt<1, 0b10, 0b1111, op7_4,
1101 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001102 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001103 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1104 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001105 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001106 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001107}
1108
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001109def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1110def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1111def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001112
1113def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1114def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1115def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1116
1117// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001118def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1119def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1120def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001121
1122// ...with address register writeback:
1123class VLD4DUPWB<bits<4> op7_4, string Dt>
1124 : NLdSt<1, 0b10, 0b1111, op7_4,
1125 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001126 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001127 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001128 "$Rn.addr = $wb", []> {
1129 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001130 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001131}
1132
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001133def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1134def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1135def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1136
1137def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1138def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1139def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001140
1141def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1142def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1143def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1144
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001145} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001146
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001147let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001148
Bob Wilson709d5922010-08-25 23:27:42 +00001149// Classes for VST* pseudo-instructions with multi-register operands.
1150// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001151class VSTQPseudo<InstrItinClass itin>
1152 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1153class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001154 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001155 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001156 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001157class VSTQQPseudo<InstrItinClass itin>
1158 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1159class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001160 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001161 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001162 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001163class VSTQQQQPseudo<InstrItinClass itin>
1164 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001165class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001166 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001167 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001168 "$addr.addr = $wb">;
1169
Bob Wilson11d98992010-03-23 06:20:33 +00001170// VST1 : Vector Store (multiple single elements)
1171class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001172 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1173 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001174 let Rm = 0b1111;
1175 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001176 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001177}
Bob Wilson11d98992010-03-23 06:20:33 +00001178class VST1Q<bits<4> op7_4, string Dt>
1179 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001180 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1181 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1182 let Rm = 0b1111;
1183 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001184 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001185}
Bob Wilson11d98992010-03-23 06:20:33 +00001186
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001187def VST1d8 : VST1D<{0,0,0,?}, "8">;
1188def VST1d16 : VST1D<{0,1,0,?}, "16">;
1189def VST1d32 : VST1D<{1,0,0,?}, "32">;
1190def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001191
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001192def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1193def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1194def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1195def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001196
Evan Cheng60ff8792010-10-11 22:03:18 +00001197def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1198def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1199def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1200def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001201
Bob Wilson25eb5012010-03-20 20:54:36 +00001202// ...with address register writeback:
1203class VST1DWB<bits<4> op7_4, string Dt>
1204 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001205 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1206 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1207 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001208 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001209}
Bob Wilson25eb5012010-03-20 20:54:36 +00001210class VST1QWB<bits<4> op7_4, string Dt>
1211 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001212 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1213 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1214 "$Rn.addr = $wb", []> {
1215 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001216 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001217}
Bob Wilson25eb5012010-03-20 20:54:36 +00001218
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001219def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1220def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1221def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1222def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001223
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001224def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1225def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1226def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1227def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001228
Evan Cheng60ff8792010-10-11 22:03:18 +00001229def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1230def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1231def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1232def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001233
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001234// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001235class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001236 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001237 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1238 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1239 let Rm = 0b1111;
1240 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001241 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001242}
Bob Wilson25eb5012010-03-20 20:54:36 +00001243class VST1D3WB<bits<4> op7_4, string Dt>
1244 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001245 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001246 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001247 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1248 "$Rn.addr = $wb", []> {
1249 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001250 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001251}
Bob Wilson052ba452010-03-22 18:22:06 +00001252
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001253def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1254def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1255def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1256def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001257
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001258def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1259def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1260def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1261def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001262
Evan Cheng60ff8792010-10-11 22:03:18 +00001263def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1264def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001265
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001266// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001267class VST1D4<bits<4> op7_4, string Dt>
1268 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001269 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1270 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001271 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001272 let Rm = 0b1111;
1273 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001274 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001275}
Bob Wilson25eb5012010-03-20 20:54:36 +00001276class VST1D4WB<bits<4> op7_4, string Dt>
1277 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001278 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001279 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001280 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1281 "$Rn.addr = $wb", []> {
1282 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001283 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001284}
Bob Wilson25eb5012010-03-20 20:54:36 +00001285
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001286def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1287def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1288def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1289def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001290
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001291def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1292def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1293def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1294def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001295
Evan Cheng60ff8792010-10-11 22:03:18 +00001296def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1297def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001298
Bob Wilsonb36ec862009-08-06 18:47:44 +00001299// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001300class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1301 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001302 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1303 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1304 let Rm = 0b1111;
1305 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001306 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001307}
Bob Wilson95808322010-03-18 20:18:39 +00001308class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001309 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001310 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1311 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001312 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001313 let Rm = 0b1111;
1314 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001315 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001316}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001317
Owen Andersond2f37942010-11-02 21:16:58 +00001318def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1319def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1320def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001321
Owen Andersond2f37942010-11-02 21:16:58 +00001322def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1323def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1324def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001325
Evan Cheng60ff8792010-10-11 22:03:18 +00001326def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1327def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1328def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001329
Evan Cheng60ff8792010-10-11 22:03:18 +00001330def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1331def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1332def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001333
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001334// ...with address register writeback:
1335class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1336 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001337 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1338 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1339 "$Rn.addr = $wb", []> {
1340 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001341 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001342}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001343class VST2QWB<bits<4> op7_4, string Dt>
1344 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001345 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001346 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001347 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1348 "$Rn.addr = $wb", []> {
1349 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001350 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001351}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001352
Owen Andersond2f37942010-11-02 21:16:58 +00001353def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1354def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1355def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001356
Owen Andersond2f37942010-11-02 21:16:58 +00001357def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1358def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1359def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001360
Evan Cheng60ff8792010-10-11 22:03:18 +00001361def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1362def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1363def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001364
Evan Cheng60ff8792010-10-11 22:03:18 +00001365def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1366def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1367def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001368
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001369// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001370def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1371def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1372def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1373def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1374def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1375def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001376
Bob Wilsonb36ec862009-08-06 18:47:44 +00001377// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001378class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1379 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001380 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1381 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1382 let Rm = 0b1111;
1383 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001384 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001385}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001386
Owen Andersona1a45fd2010-11-02 21:47:03 +00001387def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1388def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1389def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001390
Evan Cheng60ff8792010-10-11 22:03:18 +00001391def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1392def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1393def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001394
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001395// ...with address register writeback:
1396class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1397 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001398 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001399 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001400 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1401 "$Rn.addr = $wb", []> {
1402 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001403 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001404}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001405
Owen Andersona1a45fd2010-11-02 21:47:03 +00001406def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1407def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1408def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001409
Evan Cheng60ff8792010-10-11 22:03:18 +00001410def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1411def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1412def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001413
Bob Wilson7de68142011-02-07 17:43:15 +00001414// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001415def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1416def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1417def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1418def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1419def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1420def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001421
Evan Cheng60ff8792010-10-11 22:03:18 +00001422def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1423def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1424def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001425
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001426// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001427def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1428def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1429def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1430
Evan Cheng60ff8792010-10-11 22:03:18 +00001431def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1432def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1433def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001434
Bob Wilsonb36ec862009-08-06 18:47:44 +00001435// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001436class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1437 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001438 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1439 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001440 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001441 let Rm = 0b1111;
1442 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001443 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001444}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001445
Owen Andersona1a45fd2010-11-02 21:47:03 +00001446def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1447def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1448def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001449
Evan Cheng60ff8792010-10-11 22:03:18 +00001450def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1451def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1452def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001453
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001454// ...with address register writeback:
1455class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1456 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001457 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001458 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001459 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1460 "$Rn.addr = $wb", []> {
1461 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001462 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001463}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001464
Owen Andersona1a45fd2010-11-02 21:47:03 +00001465def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1466def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1467def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001468
Evan Cheng60ff8792010-10-11 22:03:18 +00001469def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1470def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1471def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001472
Bob Wilson7de68142011-02-07 17:43:15 +00001473// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001474def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1475def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1476def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1477def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1478def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1479def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001480
Evan Cheng60ff8792010-10-11 22:03:18 +00001481def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1482def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1483def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001484
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001485// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001486def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1487def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1488def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1489
Evan Cheng60ff8792010-10-11 22:03:18 +00001490def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1491def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1492def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001493
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001494} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1495
Bob Wilson8466fa12010-09-13 23:01:35 +00001496// Classes for VST*LN pseudo-instructions with multi-register operands.
1497// These are expanded to real instructions after register allocation.
1498class VSTQLNPseudo<InstrItinClass itin>
1499 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1500 itin, "">;
1501class VSTQLNWBPseudo<InstrItinClass itin>
1502 : PseudoNLdSt<(outs GPR:$wb),
1503 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1504 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1505class VSTQQLNPseudo<InstrItinClass itin>
1506 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1507 itin, "">;
1508class VSTQQLNWBPseudo<InstrItinClass itin>
1509 : PseudoNLdSt<(outs GPR:$wb),
1510 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1511 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1512class VSTQQQQLNPseudo<InstrItinClass itin>
1513 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1514 itin, "">;
1515class VSTQQQQLNWBPseudo<InstrItinClass itin>
1516 : PseudoNLdSt<(outs GPR:$wb),
1517 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1518 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1519
Bob Wilsonb07c1712009-10-07 21:53:04 +00001520// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001521class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1522 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001523 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001524 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001525 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1526 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001527 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001528 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001529}
Mon P Wang183c6272011-05-09 17:47:27 +00001530class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1531 PatFrag StoreOp, SDNode ExtractOp>
1532 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1533 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1534 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001535 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001536 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001537 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001538}
Bob Wilsond168cef2010-11-03 16:24:53 +00001539class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1540 : VSTQLNPseudo<IIC_VST1ln> {
1541 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1542 addrmode6:$addr)];
1543}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001544
Bob Wilsond168cef2010-11-03 16:24:53 +00001545def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1546 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001547 let Inst{7-5} = lane{2-0};
1548}
Bob Wilsond168cef2010-11-03 16:24:53 +00001549def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1550 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001551 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001552 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001553}
Mon P Wang183c6272011-05-09 17:47:27 +00001554
1555def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001556 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001557 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001558}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001559
Bob Wilsond168cef2010-11-03 16:24:53 +00001560def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1561def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1562def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001563
Bob Wilson746fa172010-12-10 22:13:32 +00001564def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1565 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1566def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1567 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1568
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001569// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001570class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1571 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001572 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001573 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001574 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001575 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001576 "$Rn.addr = $wb",
1577 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001578 addrmode6:$Rn, am6offset:$Rm))]> {
1579 let DecoderMethod = "DecodeVST1LN";
1580}
Bob Wilsonda525062011-02-25 06:42:42 +00001581class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1582 : VSTQLNWBPseudo<IIC_VST1lnu> {
1583 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1584 addrmode6:$addr, am6offset:$offset))];
1585}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001586
Bob Wilsonda525062011-02-25 06:42:42 +00001587def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1588 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001589 let Inst{7-5} = lane{2-0};
1590}
Bob Wilsonda525062011-02-25 06:42:42 +00001591def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1592 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001593 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001594 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001595}
Bob Wilsonda525062011-02-25 06:42:42 +00001596def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1597 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001598 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001599 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001600}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001601
Bob Wilsonda525062011-02-25 06:42:42 +00001602def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1603def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1604def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1605
1606let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001607
Bob Wilson8a3198b2009-09-01 18:51:56 +00001608// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001609class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001610 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001611 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1612 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001613 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001614 let Rm = 0b1111;
1615 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001616 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001617}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001618
Owen Andersonb20594f2010-11-02 22:18:18 +00001619def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1620 let Inst{7-5} = lane{2-0};
1621}
1622def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1623 let Inst{7-6} = lane{1-0};
1624}
1625def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1626 let Inst{7} = lane{0};
1627}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001628
Evan Cheng60ff8792010-10-11 22:03:18 +00001629def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1630def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1631def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001632
Bob Wilson41315282010-03-20 20:39:53 +00001633// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001634def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1635 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001636 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001637}
1638def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1639 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001640 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001641}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001642
Evan Cheng60ff8792010-10-11 22:03:18 +00001643def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1644def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001645
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001646// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001647class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001648 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001649 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001650 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001651 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001652 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001653 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001654 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001655}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001656
Owen Andersonb20594f2010-11-02 22:18:18 +00001657def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1658 let Inst{7-5} = lane{2-0};
1659}
1660def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1661 let Inst{7-6} = lane{1-0};
1662}
1663def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1664 let Inst{7} = lane{0};
1665}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001666
Evan Cheng60ff8792010-10-11 22:03:18 +00001667def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1668def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1669def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001670
Owen Andersonb20594f2010-11-02 22:18:18 +00001671def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1672 let Inst{7-6} = lane{1-0};
1673}
1674def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1675 let Inst{7} = lane{0};
1676}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001677
Evan Cheng60ff8792010-10-11 22:03:18 +00001678def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1679def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001680
Bob Wilson8a3198b2009-09-01 18:51:56 +00001681// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001682class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001683 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001684 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001685 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001686 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1687 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001688 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001689}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001690
Owen Andersonb20594f2010-11-02 22:18:18 +00001691def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1692 let Inst{7-5} = lane{2-0};
1693}
1694def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1695 let Inst{7-6} = lane{1-0};
1696}
1697def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1698 let Inst{7} = lane{0};
1699}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001700
Evan Cheng60ff8792010-10-11 22:03:18 +00001701def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1702def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1703def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001704
Bob Wilson41315282010-03-20 20:39:53 +00001705// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001706def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1707 let Inst{7-6} = lane{1-0};
1708}
1709def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1710 let Inst{7} = lane{0};
1711}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001712
Evan Cheng60ff8792010-10-11 22:03:18 +00001713def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1714def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001715
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001716// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001717class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001718 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001719 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001720 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001721 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001722 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001723 "$Rn.addr = $wb", []> {
1724 let DecoderMethod = "DecodeVST3LN";
1725}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001726
Owen Andersonb20594f2010-11-02 22:18:18 +00001727def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1728 let Inst{7-5} = lane{2-0};
1729}
1730def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1731 let Inst{7-6} = lane{1-0};
1732}
1733def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1734 let Inst{7} = lane{0};
1735}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001736
Evan Cheng60ff8792010-10-11 22:03:18 +00001737def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1738def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1739def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001740
Owen Andersonb20594f2010-11-02 22:18:18 +00001741def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1742 let Inst{7-6} = lane{1-0};
1743}
1744def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1745 let Inst{7} = lane{0};
1746}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001747
Evan Cheng60ff8792010-10-11 22:03:18 +00001748def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1749def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001750
Bob Wilson8a3198b2009-09-01 18:51:56 +00001751// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001752class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001753 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001754 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001755 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001756 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001757 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001758 let Rm = 0b1111;
1759 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001760 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001761}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001762
Owen Andersonb20594f2010-11-02 22:18:18 +00001763def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1764 let Inst{7-5} = lane{2-0};
1765}
1766def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1767 let Inst{7-6} = lane{1-0};
1768}
1769def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1770 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001771 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001772}
Bob Wilson56311392009-10-09 00:01:36 +00001773
Evan Cheng60ff8792010-10-11 22:03:18 +00001774def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1775def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1776def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001777
Bob Wilson41315282010-03-20 20:39:53 +00001778// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001779def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1780 let Inst{7-6} = lane{1-0};
1781}
1782def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1783 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001784 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001785}
Bob Wilson56311392009-10-09 00:01:36 +00001786
Evan Cheng60ff8792010-10-11 22:03:18 +00001787def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1788def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001789
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001790// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001791class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001792 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001793 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001794 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001795 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001796 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1797 "$Rn.addr = $wb", []> {
1798 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001799 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001800}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001801
Owen Andersonb20594f2010-11-02 22:18:18 +00001802def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1803 let Inst{7-5} = lane{2-0};
1804}
1805def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1806 let Inst{7-6} = lane{1-0};
1807}
1808def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1809 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001810 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001811}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001812
Evan Cheng60ff8792010-10-11 22:03:18 +00001813def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1814def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1815def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001816
Owen Andersonb20594f2010-11-02 22:18:18 +00001817def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1818 let Inst{7-6} = lane{1-0};
1819}
1820def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1821 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001822 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001823}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001824
Evan Cheng60ff8792010-10-11 22:03:18 +00001825def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1826def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001827
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001828} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001829
Bob Wilson205a5ca2009-07-08 18:11:30 +00001830
Bob Wilson5bafff32009-06-22 23:27:02 +00001831//===----------------------------------------------------------------------===//
1832// NEON pattern fragments
1833//===----------------------------------------------------------------------===//
1834
1835// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001836def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001837 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1838 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001839}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001840def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001841 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1842 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001843}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001844def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001845 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1846 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001847}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001848def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001849 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1850 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001851}]>;
1852
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001853// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001854def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001855 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1856 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001857}]>;
1858
Bob Wilson5bafff32009-06-22 23:27:02 +00001859// Translate lane numbers from Q registers to D subregs.
1860def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001861 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001862}]>;
1863def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001864 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001865}]>;
1866def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001868}]>;
1869
1870//===----------------------------------------------------------------------===//
1871// Instruction Classes
1872//===----------------------------------------------------------------------===//
1873
Bob Wilson4711d5c2010-12-13 23:02:37 +00001874// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001875class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001876 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1877 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001878 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1879 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1880 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001881class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001882 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1883 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001884 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1885 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1886 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001887
Bob Wilson69bfbd62010-02-17 22:42:54 +00001888// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001889class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001890 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001891 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001892 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001893 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1894 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1895 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001896class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001897 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001898 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001899 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001900 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1901 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1902 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001903
Bob Wilson973a0742010-08-30 20:02:30 +00001904// Narrow 2-register operations.
1905class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1906 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1907 InstrItinClass itin, string OpcodeStr, string Dt,
1908 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001909 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1910 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1911 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001912
Bob Wilson5bafff32009-06-22 23:27:02 +00001913// Narrow 2-register intrinsics.
1914class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1915 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001916 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001917 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001918 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1919 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1920 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001921
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001922// Long 2-register operations (currently only used for VMOVL).
1923class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1924 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1925 InstrItinClass itin, string OpcodeStr, string Dt,
1926 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001927 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1928 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1929 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001930
Bob Wilson04063562010-12-15 22:14:12 +00001931// Long 2-register intrinsics.
1932class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1933 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1934 InstrItinClass itin, string OpcodeStr, string Dt,
1935 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1936 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1937 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1938 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1939
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001940// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001941class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001942 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001943 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001944 OpcodeStr, Dt, "$Vd, $Vm",
1945 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001946class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001947 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001948 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1949 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1950 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001951
Bob Wilson4711d5c2010-12-13 23:02:37 +00001952// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001953class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001954 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001955 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001956 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001957 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1958 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1959 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001960 let isCommutable = Commutable;
1961}
1962// Same as N3VD but no data type.
1963class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1964 InstrItinClass itin, string OpcodeStr,
1965 ValueType ResTy, ValueType OpTy,
1966 SDNode OpNode, bit Commutable>
1967 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001968 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1969 OpcodeStr, "$Vd, $Vn, $Vm", "",
1970 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001971 let isCommutable = Commutable;
1972}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001973
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001974class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001975 InstrItinClass itin, string OpcodeStr, string Dt,
1976 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001977 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00001978 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
1979 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00001980 [(set (Ty DPR:$Vd),
1981 (Ty (ShOp (Ty DPR:$Vn),
1982 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001983 let isCommutable = 0;
1984}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001985class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001986 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001987 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00001988 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
1989 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00001990 [(set (Ty DPR:$Vd),
1991 (Ty (ShOp (Ty DPR:$Vn),
1992 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001993 let isCommutable = 0;
1994}
1995
Bob Wilson5bafff32009-06-22 23:27:02 +00001996class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001997 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001998 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001999 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002000 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2001 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2002 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002003 let isCommutable = Commutable;
2004}
2005class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2006 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002007 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002008 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002009 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2010 OpcodeStr, "$Vd, $Vn, $Vm", "",
2011 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002012 let isCommutable = Commutable;
2013}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002014class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002015 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002016 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002017 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002018 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2019 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002020 [(set (ResTy QPR:$Vd),
2021 (ResTy (ShOp (ResTy QPR:$Vn),
2022 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002023 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002024 let isCommutable = 0;
2025}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002026class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002027 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002028 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002029 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2030 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002031 [(set (ResTy QPR:$Vd),
2032 (ResTy (ShOp (ResTy QPR:$Vn),
2033 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002034 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002035 let isCommutable = 0;
2036}
Bob Wilson5bafff32009-06-22 23:27:02 +00002037
2038// Basic 3-register intrinsics, both double- and quad-register.
2039class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002040 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002041 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002042 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002043 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2044 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2045 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002046 let isCommutable = Commutable;
2047}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002048class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002049 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002050 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002051 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2052 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002053 [(set (Ty DPR:$Vd),
2054 (Ty (IntOp (Ty DPR:$Vn),
2055 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002056 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002057 let isCommutable = 0;
2058}
David Goodwin658ea602009-09-25 18:38:29 +00002059class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002060 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002061 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002062 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2063 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002064 [(set (Ty DPR:$Vd),
2065 (Ty (IntOp (Ty DPR:$Vn),
2066 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002067 let isCommutable = 0;
2068}
Owen Anderson3557d002010-10-26 20:56:57 +00002069class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2070 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002071 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002072 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2073 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2074 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2075 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002076 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002077}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002078
Bob Wilson5bafff32009-06-22 23:27:02 +00002079class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002080 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002081 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002082 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002083 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2084 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2085 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002086 let isCommutable = Commutable;
2087}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002088class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002089 string OpcodeStr, string Dt,
2090 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002091 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002092 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2093 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002094 [(set (ResTy QPR:$Vd),
2095 (ResTy (IntOp (ResTy QPR:$Vn),
2096 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002097 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002098 let isCommutable = 0;
2099}
David Goodwin658ea602009-09-25 18:38:29 +00002100class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002101 string OpcodeStr, string Dt,
2102 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002103 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002104 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2105 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002106 [(set (ResTy QPR:$Vd),
2107 (ResTy (IntOp (ResTy QPR:$Vn),
2108 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002109 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002110 let isCommutable = 0;
2111}
Owen Anderson3557d002010-10-26 20:56:57 +00002112class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2113 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002114 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002115 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2116 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2117 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2118 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002119 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002120}
Bob Wilson5bafff32009-06-22 23:27:02 +00002121
Bob Wilson4711d5c2010-12-13 23:02:37 +00002122// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002123class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002124 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002125 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002126 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002127 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2128 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2129 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2130 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2131
David Goodwin658ea602009-09-25 18:38:29 +00002132class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002133 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002134 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002135 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002136 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002137 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002138 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002139 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002140 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002141 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002142 (Ty (MulOp DPR:$Vn,
2143 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002144 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002145class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002146 string OpcodeStr, string Dt,
2147 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002148 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002149 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002150 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002151 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002152 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002153 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002154 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002155 (Ty (MulOp DPR:$Vn,
2156 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002157 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002158
Bob Wilson5bafff32009-06-22 23:27:02 +00002159class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002160 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002161 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002162 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002163 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2164 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2165 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2166 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002167class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002168 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002169 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002170 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002171 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002172 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002173 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002174 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002175 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002176 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002177 (ResTy (MulOp QPR:$Vn,
2178 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002179 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002180class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002181 string OpcodeStr, string Dt,
2182 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002183 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002184 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002185 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002186 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002187 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002188 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002189 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002190 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002191 (ResTy (MulOp QPR:$Vn,
2192 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002193 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002194
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002195// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2196class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2197 InstrItinClass itin, string OpcodeStr, string Dt,
2198 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2199 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002200 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2201 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2202 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2203 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002204class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2205 InstrItinClass itin, string OpcodeStr, string Dt,
2206 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2207 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002208 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2209 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2210 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2211 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002212
Bob Wilson5bafff32009-06-22 23:27:02 +00002213// Neon 3-argument intrinsics, both double- and quad-register.
2214// The destination register is also used as the first source operand register.
2215class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002216 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002217 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002218 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002219 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2220 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2221 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2222 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002223class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002224 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002225 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002226 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002227 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2228 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2229 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2230 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002231
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002232// Long Multiply-Add/Sub operations.
2233class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2234 InstrItinClass itin, string OpcodeStr, string Dt,
2235 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2236 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002237 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2238 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2239 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2240 (TyQ (MulOp (TyD DPR:$Vn),
2241 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002242class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2243 InstrItinClass itin, string OpcodeStr, string Dt,
2244 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002245 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002246 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002247 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002248 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002249 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002250 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002251 (TyQ (MulOp (TyD DPR:$Vn),
2252 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002253 imm:$lane))))))]>;
2254class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2255 InstrItinClass itin, string OpcodeStr, string Dt,
2256 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002257 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002258 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002259 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002260 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002261 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002262 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002263 (TyQ (MulOp (TyD DPR:$Vn),
2264 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002265 imm:$lane))))))]>;
2266
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002267// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2268class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2269 InstrItinClass itin, string OpcodeStr, string Dt,
2270 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2271 SDNode OpNode>
2272 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002273 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2274 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2275 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2276 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2277 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002278
Bob Wilson5bafff32009-06-22 23:27:02 +00002279// Neon Long 3-argument intrinsic. The destination register is
2280// a quad-register and is also used as the first source operand register.
2281class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002282 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002283 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002284 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002285 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2286 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2287 [(set QPR:$Vd,
2288 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002289class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002290 string OpcodeStr, string Dt,
2291 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002292 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002293 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002294 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002295 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002296 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002297 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002298 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002299 (OpTy DPR:$Vn),
2300 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002301 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002302class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2303 InstrItinClass itin, string OpcodeStr, string Dt,
2304 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002305 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002306 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002307 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002308 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002309 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002310 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002311 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002312 (OpTy DPR:$Vn),
2313 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002314 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002315
Bob Wilson5bafff32009-06-22 23:27:02 +00002316// Narrowing 3-register intrinsics.
2317class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002318 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002319 Intrinsic IntOp, bit Commutable>
2320 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002321 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2322 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2323 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002324 let isCommutable = Commutable;
2325}
2326
Bob Wilson04d6c282010-08-29 05:57:34 +00002327// Long 3-register operations.
2328class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2329 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002330 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2331 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002332 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2333 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2334 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002335 let isCommutable = Commutable;
2336}
2337class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2338 InstrItinClass itin, string OpcodeStr, string Dt,
2339 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002340 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002341 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2342 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002343 [(set QPR:$Vd,
2344 (TyQ (OpNode (TyD DPR:$Vn),
2345 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002346class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2347 InstrItinClass itin, string OpcodeStr, string Dt,
2348 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002349 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002350 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2351 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002352 [(set QPR:$Vd,
2353 (TyQ (OpNode (TyD DPR:$Vn),
2354 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002355
2356// Long 3-register operations with explicitly extended operands.
2357class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2358 InstrItinClass itin, string OpcodeStr, string Dt,
2359 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2360 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002361 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002362 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2363 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2364 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2365 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002366 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002367}
2368
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002369// Long 3-register intrinsics with explicit extend (VABDL).
2370class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2371 InstrItinClass itin, string OpcodeStr, string Dt,
2372 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2373 bit Commutable>
2374 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002375 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2376 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2377 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2378 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002379 let isCommutable = Commutable;
2380}
2381
Bob Wilson5bafff32009-06-22 23:27:02 +00002382// Long 3-register intrinsics.
2383class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002384 InstrItinClass itin, string OpcodeStr, string Dt,
2385 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002386 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002387 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2388 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2389 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002390 let isCommutable = Commutable;
2391}
David Goodwin658ea602009-09-25 18:38:29 +00002392class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002393 string OpcodeStr, string Dt,
2394 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002395 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002396 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2397 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002398 [(set (ResTy QPR:$Vd),
2399 (ResTy (IntOp (OpTy DPR:$Vn),
2400 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002401 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002402class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2403 InstrItinClass itin, string OpcodeStr, string Dt,
2404 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002405 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002406 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2407 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002408 [(set (ResTy QPR:$Vd),
2409 (ResTy (IntOp (OpTy DPR:$Vn),
2410 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002411 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002412
Bob Wilson04d6c282010-08-29 05:57:34 +00002413// Wide 3-register operations.
2414class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2415 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2416 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002417 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002418 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2419 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2420 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2421 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002422 let isCommutable = Commutable;
2423}
2424
2425// Pairwise long 2-register intrinsics, both double- and quad-register.
2426class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002427 bits<2> op17_16, bits<5> op11_7, bit op4,
2428 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002429 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002430 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2431 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2432 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002433class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002434 bits<2> op17_16, bits<5> op11_7, bit op4,
2435 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002436 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002437 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2438 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2439 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002440
2441// Pairwise long 2-register accumulate intrinsics,
2442// both double- and quad-register.
2443// The destination register is also used as the first source operand register.
2444class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002445 bits<2> op17_16, bits<5> op11_7, bit op4,
2446 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002447 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2448 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002449 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2450 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2451 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002452class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002453 bits<2> op17_16, bits<5> op11_7, bit op4,
2454 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002455 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2456 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002457 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2458 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2459 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002460
2461// Shift by immediate,
2462// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002463class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002464 Format f, InstrItinClass itin, Operand ImmTy,
2465 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002466 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002467 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002468 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2469 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002470class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002471 Format f, InstrItinClass itin, Operand ImmTy,
2472 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002473 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002474 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002475 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2476 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002477
Johnny Chen6c8648b2010-03-17 23:26:50 +00002478// Long shift by immediate.
2479class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2480 string OpcodeStr, string Dt,
2481 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2482 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002483 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2484 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2485 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002486 (i32 imm:$SIMM))))]>;
2487
Bob Wilson5bafff32009-06-22 23:27:02 +00002488// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002489class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002490 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002491 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002492 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002493 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002494 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2495 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002496 (i32 imm:$SIMM))))]>;
2497
2498// Shift right by immediate and accumulate,
2499// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002500class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002501 Operand ImmTy, string OpcodeStr, string Dt,
2502 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002503 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002504 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002505 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2506 [(set DPR:$Vd, (Ty (add DPR:$src1,
2507 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002508class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002509 Operand ImmTy, string OpcodeStr, string Dt,
2510 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002511 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002512 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002513 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2514 [(set QPR:$Vd, (Ty (add QPR:$src1,
2515 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002516
2517// Shift by immediate and insert,
2518// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002519class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002520 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2521 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002522 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002523 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002524 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2525 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002526class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002527 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2528 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002529 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002530 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002531 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2532 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002533
2534// Convert, with fractional bits immediate,
2535// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002536class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002537 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002538 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002539 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002540 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2541 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2542 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002543class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002544 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002545 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002546 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002547 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2548 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2549 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002550
2551//===----------------------------------------------------------------------===//
2552// Multiclasses
2553//===----------------------------------------------------------------------===//
2554
Bob Wilson916ac5b2009-10-03 04:44:16 +00002555// Abbreviations used in multiclass suffixes:
2556// Q = quarter int (8 bit) elements
2557// H = half int (16 bit) elements
2558// S = single int (32 bit) elements
2559// D = double int (64 bit) elements
2560
Bob Wilson094dd802010-12-18 00:42:58 +00002561// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002562
Bob Wilson094dd802010-12-18 00:42:58 +00002563// Neon 2-register comparisons.
2564// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002565multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2566 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002567 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002568 // 64-bit vector types.
2569 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002570 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002571 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002572 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002573 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002574 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002575 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002576 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002577 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002578 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002579 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002580 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002581 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002582 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002583 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002584 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002585 let Inst{10} = 1; // overwrite F = 1
2586 }
2587
2588 // 128-bit vector types.
2589 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002590 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002591 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002592 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002593 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002594 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002595 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002596 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002597 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002598 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002599 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002600 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002601 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002602 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002603 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002604 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002605 let Inst{10} = 1; // overwrite F = 1
2606 }
2607}
2608
Bob Wilson094dd802010-12-18 00:42:58 +00002609
2610// Neon 2-register vector intrinsics,
2611// element sizes of 8, 16 and 32 bits:
2612multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2613 bits<5> op11_7, bit op4,
2614 InstrItinClass itinD, InstrItinClass itinQ,
2615 string OpcodeStr, string Dt, Intrinsic IntOp> {
2616 // 64-bit vector types.
2617 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2618 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2619 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2620 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2621 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2622 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2623
2624 // 128-bit vector types.
2625 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2626 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2627 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2628 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2629 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2630 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2631}
2632
2633
2634// Neon Narrowing 2-register vector operations,
2635// source operand element sizes of 16, 32 and 64 bits:
2636multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2637 bits<5> op11_7, bit op6, bit op4,
2638 InstrItinClass itin, string OpcodeStr, string Dt,
2639 SDNode OpNode> {
2640 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2641 itin, OpcodeStr, !strconcat(Dt, "16"),
2642 v8i8, v8i16, OpNode>;
2643 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2644 itin, OpcodeStr, !strconcat(Dt, "32"),
2645 v4i16, v4i32, OpNode>;
2646 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2647 itin, OpcodeStr, !strconcat(Dt, "64"),
2648 v2i32, v2i64, OpNode>;
2649}
2650
2651// Neon Narrowing 2-register vector intrinsics,
2652// source operand element sizes of 16, 32 and 64 bits:
2653multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2654 bits<5> op11_7, bit op6, bit op4,
2655 InstrItinClass itin, string OpcodeStr, string Dt,
2656 Intrinsic IntOp> {
2657 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2658 itin, OpcodeStr, !strconcat(Dt, "16"),
2659 v8i8, v8i16, IntOp>;
2660 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2661 itin, OpcodeStr, !strconcat(Dt, "32"),
2662 v4i16, v4i32, IntOp>;
2663 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2664 itin, OpcodeStr, !strconcat(Dt, "64"),
2665 v2i32, v2i64, IntOp>;
2666}
2667
2668
2669// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2670// source operand element sizes of 16, 32 and 64 bits:
2671multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2672 string OpcodeStr, string Dt, SDNode OpNode> {
2673 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2674 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2675 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2676 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2677 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2678 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2679}
2680
2681
Bob Wilson5bafff32009-06-22 23:27:02 +00002682// Neon 3-register vector operations.
2683
2684// First with only element sizes of 8, 16 and 32 bits:
2685multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002686 InstrItinClass itinD16, InstrItinClass itinD32,
2687 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002688 string OpcodeStr, string Dt,
2689 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002690 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002691 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002692 OpcodeStr, !strconcat(Dt, "8"),
2693 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002694 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002695 OpcodeStr, !strconcat(Dt, "16"),
2696 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002697 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002698 OpcodeStr, !strconcat(Dt, "32"),
2699 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002700
2701 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002702 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002703 OpcodeStr, !strconcat(Dt, "8"),
2704 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002705 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002706 OpcodeStr, !strconcat(Dt, "16"),
2707 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002708 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002709 OpcodeStr, !strconcat(Dt, "32"),
2710 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002711}
2712
Evan Chengf81bf152009-11-23 21:57:23 +00002713multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2714 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2715 v4i16, ShOp>;
2716 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002717 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002718 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002719 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002720 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002721 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002722}
2723
Bob Wilson5bafff32009-06-22 23:27:02 +00002724// ....then also with element size 64 bits:
2725multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002726 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002727 string OpcodeStr, string Dt,
2728 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002729 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002730 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002731 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002732 OpcodeStr, !strconcat(Dt, "64"),
2733 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002734 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002735 OpcodeStr, !strconcat(Dt, "64"),
2736 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002737}
2738
2739
Bob Wilson5bafff32009-06-22 23:27:02 +00002740// Neon 3-register vector intrinsics.
2741
2742// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002743multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002744 InstrItinClass itinD16, InstrItinClass itinD32,
2745 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002746 string OpcodeStr, string Dt,
2747 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002748 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002749 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002750 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002751 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002752 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002753 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002754 v2i32, v2i32, IntOp, Commutable>;
2755
2756 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002757 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002758 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002759 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002760 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002761 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002762 v4i32, v4i32, IntOp, Commutable>;
2763}
Owen Anderson3557d002010-10-26 20:56:57 +00002764multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2765 InstrItinClass itinD16, InstrItinClass itinD32,
2766 InstrItinClass itinQ16, InstrItinClass itinQ32,
2767 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002768 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002769 // 64-bit vector types.
2770 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2771 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002772 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002773 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2774 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002775 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002776
2777 // 128-bit vector types.
2778 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2779 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002780 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002781 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2782 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002783 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002784}
Bob Wilson5bafff32009-06-22 23:27:02 +00002785
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002786multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002787 InstrItinClass itinD16, InstrItinClass itinD32,
2788 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002789 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002790 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002791 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002792 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002793 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002794 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002795 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002796 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002797 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002798}
2799
Bob Wilson5bafff32009-06-22 23:27:02 +00002800// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002801multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002802 InstrItinClass itinD16, InstrItinClass itinD32,
2803 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002804 string OpcodeStr, string Dt,
2805 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002806 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002807 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002808 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002809 OpcodeStr, !strconcat(Dt, "8"),
2810 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002811 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002812 OpcodeStr, !strconcat(Dt, "8"),
2813 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002814}
Owen Anderson3557d002010-10-26 20:56:57 +00002815multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2816 InstrItinClass itinD16, InstrItinClass itinD32,
2817 InstrItinClass itinQ16, InstrItinClass itinQ32,
2818 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002819 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002820 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002821 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002822 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2823 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002824 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002825 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2826 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002827 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002828}
2829
Bob Wilson5bafff32009-06-22 23:27:02 +00002830
2831// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002832multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002833 InstrItinClass itinD16, InstrItinClass itinD32,
2834 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002835 string OpcodeStr, string Dt,
2836 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002837 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002838 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002839 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002840 OpcodeStr, !strconcat(Dt, "64"),
2841 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002842 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002843 OpcodeStr, !strconcat(Dt, "64"),
2844 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002845}
Owen Anderson3557d002010-10-26 20:56:57 +00002846multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2847 InstrItinClass itinD16, InstrItinClass itinD32,
2848 InstrItinClass itinQ16, InstrItinClass itinQ32,
2849 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002850 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002851 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002852 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002853 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2854 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002855 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002856 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2857 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002858 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002859}
Bob Wilson5bafff32009-06-22 23:27:02 +00002860
Bob Wilson5bafff32009-06-22 23:27:02 +00002861// Neon Narrowing 3-register vector intrinsics,
2862// source operand element sizes of 16, 32 and 64 bits:
2863multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002864 string OpcodeStr, string Dt,
2865 Intrinsic IntOp, bit Commutable = 0> {
2866 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2867 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002868 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002869 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2870 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002871 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002872 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2873 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002874 v2i32, v2i64, IntOp, Commutable>;
2875}
2876
2877
Bob Wilson04d6c282010-08-29 05:57:34 +00002878// Neon Long 3-register vector operations.
2879
2880multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2881 InstrItinClass itin16, InstrItinClass itin32,
2882 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002883 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002884 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2885 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002886 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002887 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002888 OpcodeStr, !strconcat(Dt, "16"),
2889 v4i32, v4i16, OpNode, Commutable>;
2890 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2891 OpcodeStr, !strconcat(Dt, "32"),
2892 v2i64, v2i32, OpNode, Commutable>;
2893}
2894
2895multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2896 InstrItinClass itin, string OpcodeStr, string Dt,
2897 SDNode OpNode> {
2898 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2899 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2900 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2901 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2902}
2903
2904multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2905 InstrItinClass itin16, InstrItinClass itin32,
2906 string OpcodeStr, string Dt,
2907 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2908 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2909 OpcodeStr, !strconcat(Dt, "8"),
2910 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002911 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002912 OpcodeStr, !strconcat(Dt, "16"),
2913 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2914 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2915 OpcodeStr, !strconcat(Dt, "32"),
2916 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002917}
2918
Bob Wilson5bafff32009-06-22 23:27:02 +00002919// Neon Long 3-register vector intrinsics.
2920
2921// First with only element sizes of 16 and 32 bits:
2922multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002923 InstrItinClass itin16, InstrItinClass itin32,
2924 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002925 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002926 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002927 OpcodeStr, !strconcat(Dt, "16"),
2928 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002929 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002930 OpcodeStr, !strconcat(Dt, "32"),
2931 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002932}
2933
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002934multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002935 InstrItinClass itin, string OpcodeStr, string Dt,
2936 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002937 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002938 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002939 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002940 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002941}
2942
Bob Wilson5bafff32009-06-22 23:27:02 +00002943// ....then also with element size of 8 bits:
2944multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002945 InstrItinClass itin16, InstrItinClass itin32,
2946 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002947 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002948 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002949 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002950 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002951 OpcodeStr, !strconcat(Dt, "8"),
2952 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002953}
2954
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002955// ....with explicit extend (VABDL).
2956multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2957 InstrItinClass itin, string OpcodeStr, string Dt,
2958 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2959 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2960 OpcodeStr, !strconcat(Dt, "8"),
2961 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002962 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002963 OpcodeStr, !strconcat(Dt, "16"),
2964 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2965 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2966 OpcodeStr, !strconcat(Dt, "32"),
2967 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2968}
2969
Bob Wilson5bafff32009-06-22 23:27:02 +00002970
2971// Neon Wide 3-register vector intrinsics,
2972// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002973multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2974 string OpcodeStr, string Dt,
2975 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2976 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2977 OpcodeStr, !strconcat(Dt, "8"),
2978 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2979 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2980 OpcodeStr, !strconcat(Dt, "16"),
2981 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2982 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2983 OpcodeStr, !strconcat(Dt, "32"),
2984 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002985}
2986
2987
2988// Neon Multiply-Op vector operations,
2989// element sizes of 8, 16 and 32 bits:
2990multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002991 InstrItinClass itinD16, InstrItinClass itinD32,
2992 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002993 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002994 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002995 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002996 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002997 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002998 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002999 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003000 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003001
3002 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003003 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003004 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003005 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003006 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003007 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003008 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003009}
3010
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003011multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003012 InstrItinClass itinD16, InstrItinClass itinD32,
3013 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003014 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003015 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003016 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003017 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003018 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003019 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003020 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3021 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003022 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003023 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3024 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003025}
Bob Wilson5bafff32009-06-22 23:27:02 +00003026
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003027// Neon Intrinsic-Op vector operations,
3028// element sizes of 8, 16 and 32 bits:
3029multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3030 InstrItinClass itinD, InstrItinClass itinQ,
3031 string OpcodeStr, string Dt, Intrinsic IntOp,
3032 SDNode OpNode> {
3033 // 64-bit vector types.
3034 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3035 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3036 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3037 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3038 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3039 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3040
3041 // 128-bit vector types.
3042 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3043 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3044 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3045 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3046 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3047 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3048}
3049
Bob Wilson5bafff32009-06-22 23:27:02 +00003050// Neon 3-argument intrinsics,
3051// element sizes of 8, 16 and 32 bits:
3052multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003053 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003054 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003055 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003056 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003057 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003058 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003059 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003060 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003061 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003062
3063 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003064 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003065 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003066 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003067 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003068 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003069 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003070}
3071
3072
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003073// Neon Long Multiply-Op vector operations,
3074// element sizes of 8, 16 and 32 bits:
3075multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3076 InstrItinClass itin16, InstrItinClass itin32,
3077 string OpcodeStr, string Dt, SDNode MulOp,
3078 SDNode OpNode> {
3079 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3080 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3081 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3082 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3083 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3084 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3085}
3086
3087multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3088 string Dt, SDNode MulOp, SDNode OpNode> {
3089 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3090 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3091 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3092 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3093}
3094
3095
Bob Wilson5bafff32009-06-22 23:27:02 +00003096// Neon Long 3-argument intrinsics.
3097
3098// First with only element sizes of 16 and 32 bits:
3099multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003100 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003101 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003102 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003103 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003104 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003105 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003106}
3107
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003108multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003109 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003110 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003111 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003112 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003113 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003114}
3115
Bob Wilson5bafff32009-06-22 23:27:02 +00003116// ....then also with element size of 8 bits:
3117multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003118 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003119 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003120 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3121 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003122 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003123}
3124
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003125// ....with explicit extend (VABAL).
3126multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3127 InstrItinClass itin, string OpcodeStr, string Dt,
3128 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3129 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3130 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3131 IntOp, ExtOp, OpNode>;
3132 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3133 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3134 IntOp, ExtOp, OpNode>;
3135 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3136 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3137 IntOp, ExtOp, OpNode>;
3138}
3139
Bob Wilson5bafff32009-06-22 23:27:02 +00003140
Bob Wilson5bafff32009-06-22 23:27:02 +00003141// Neon Pairwise long 2-register intrinsics,
3142// element sizes of 8, 16 and 32 bits:
3143multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3144 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003145 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003146 // 64-bit vector types.
3147 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003148 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003149 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003150 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003151 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003152 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003153
3154 // 128-bit vector types.
3155 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003156 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003157 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003158 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003159 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003160 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003161}
3162
3163
3164// Neon Pairwise long 2-register accumulate intrinsics,
3165// element sizes of 8, 16 and 32 bits:
3166multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3167 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003168 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003169 // 64-bit vector types.
3170 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003171 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003172 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003173 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003174 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003175 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003176
3177 // 128-bit vector types.
3178 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003179 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003180 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003181 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003182 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003183 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003184}
3185
3186
3187// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003188// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003189// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003190multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3191 InstrItinClass itin, string OpcodeStr, string Dt,
3192 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003193 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003194 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003195 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003196 let Inst{21-19} = 0b001; // imm6 = 001xxx
3197 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003198 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003199 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003200 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3201 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003202 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003203 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003204 let Inst{21} = 0b1; // imm6 = 1xxxxx
3205 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003206 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003207 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003208 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003209
3210 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003211 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003212 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003213 let Inst{21-19} = 0b001; // imm6 = 001xxx
3214 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003215 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003216 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003217 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3218 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003219 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003220 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003221 let Inst{21} = 0b1; // imm6 = 1xxxxx
3222 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003223 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3224 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3225 // imm6 = xxxxxx
3226}
3227multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3228 InstrItinClass itin, string OpcodeStr, string Dt,
3229 SDNode OpNode> {
3230 // 64-bit vector types.
3231 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3232 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3233 let Inst{21-19} = 0b001; // imm6 = 001xxx
3234 }
3235 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3236 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3237 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3238 }
3239 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3240 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3241 let Inst{21} = 0b1; // imm6 = 1xxxxx
3242 }
3243 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3244 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3245 // imm6 = xxxxxx
3246
3247 // 128-bit vector types.
3248 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3249 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3250 let Inst{21-19} = 0b001; // imm6 = 001xxx
3251 }
3252 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3253 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3254 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3255 }
3256 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3257 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3258 let Inst{21} = 0b1; // imm6 = 1xxxxx
3259 }
3260 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003261 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003262 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003263}
3264
Bob Wilson5bafff32009-06-22 23:27:02 +00003265// Neon Shift-Accumulate vector operations,
3266// element sizes of 8, 16, 32 and 64 bits:
3267multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003268 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003269 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003270 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003271 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003272 let Inst{21-19} = 0b001; // imm6 = 001xxx
3273 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003274 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003275 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003276 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3277 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003278 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003279 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003280 let Inst{21} = 0b1; // imm6 = 1xxxxx
3281 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003282 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003283 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003284 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003285
3286 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003287 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003288 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003289 let Inst{21-19} = 0b001; // imm6 = 001xxx
3290 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003291 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003292 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003293 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3294 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003295 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003296 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003297 let Inst{21} = 0b1; // imm6 = 1xxxxx
3298 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003299 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003300 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003301 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003302}
3303
Bob Wilson5bafff32009-06-22 23:27:02 +00003304// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003305// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003306// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003307multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3308 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003309 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003310 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3311 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003312 let Inst{21-19} = 0b001; // imm6 = 001xxx
3313 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003314 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3315 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003316 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3317 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003318 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3319 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003320 let Inst{21} = 0b1; // imm6 = 1xxxxx
3321 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003322 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3323 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003324 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003325
3326 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003327 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3328 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003329 let Inst{21-19} = 0b001; // imm6 = 001xxx
3330 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003331 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3332 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003333 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3334 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003335 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3336 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003337 let Inst{21} = 0b1; // imm6 = 1xxxxx
3338 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003339 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3340 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3341 // imm6 = xxxxxx
3342}
3343multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3344 string OpcodeStr> {
3345 // 64-bit vector types.
3346 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3347 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3348 let Inst{21-19} = 0b001; // imm6 = 001xxx
3349 }
3350 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3351 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3352 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3353 }
3354 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3355 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3356 let Inst{21} = 0b1; // imm6 = 1xxxxx
3357 }
3358 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3359 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3360 // imm6 = xxxxxx
3361
3362 // 128-bit vector types.
3363 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3364 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3365 let Inst{21-19} = 0b001; // imm6 = 001xxx
3366 }
3367 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3368 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3369 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3370 }
3371 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3372 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3373 let Inst{21} = 0b1; // imm6 = 1xxxxx
3374 }
3375 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3376 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003377 // imm6 = xxxxxx
3378}
3379
3380// Neon Shift Long operations,
3381// element sizes of 8, 16, 32 bits:
3382multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003383 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003384 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003385 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003386 let Inst{21-19} = 0b001; // imm6 = 001xxx
3387 }
3388 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003389 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003390 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3391 }
3392 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003393 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003394 let Inst{21} = 0b1; // imm6 = 1xxxxx
3395 }
3396}
3397
3398// Neon Shift Narrow operations,
3399// element sizes of 16, 32, 64 bits:
3400multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003401 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003402 SDNode OpNode> {
3403 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003404 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003405 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003406 let Inst{21-19} = 0b001; // imm6 = 001xxx
3407 }
3408 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003409 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003410 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003411 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3412 }
3413 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003414 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003415 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003416 let Inst{21} = 0b1; // imm6 = 1xxxxx
3417 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003418}
3419
3420//===----------------------------------------------------------------------===//
3421// Instruction Definitions.
3422//===----------------------------------------------------------------------===//
3423
3424// Vector Add Operations.
3425
3426// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003427defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003428 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003429def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003430 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003431def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003432 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003433// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003434defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3435 "vaddl", "s", add, sext, 1>;
3436defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3437 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003438// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003439defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3440defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003441// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003442defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3443 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3444 "vhadd", "s", int_arm_neon_vhadds, 1>;
3445defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3446 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3447 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003448// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003449defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3450 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3451 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3452defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3453 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3454 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003455// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003456defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3457 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3458 "vqadd", "s", int_arm_neon_vqadds, 1>;
3459defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3460 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3461 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003462// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003463defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3464 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003465// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003466defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3467 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003468
3469// Vector Multiply Operations.
3470
3471// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003472defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003473 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003474def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3475 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3476def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3477 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003478def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003479 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003480def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003481 v4f32, v4f32, fmul, 1>;
3482defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3483def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3484def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3485 v2f32, fmul>;
3486
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003487def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3488 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3489 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3490 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003491 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003492 (SubReg_i16_lane imm:$lane)))>;
3493def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3494 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3495 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3496 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003497 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003498 (SubReg_i32_lane imm:$lane)))>;
3499def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3500 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3501 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3502 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003503 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003504 (SubReg_i32_lane imm:$lane)))>;
3505
Bob Wilson5bafff32009-06-22 23:27:02 +00003506// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003507defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003508 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003509 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003510defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3511 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003512 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003513def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003514 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3515 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003516 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3517 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003518 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003519 (SubReg_i16_lane imm:$lane)))>;
3520def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003521 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3522 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003523 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3524 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003525 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003526 (SubReg_i32_lane imm:$lane)))>;
3527
Bob Wilson5bafff32009-06-22 23:27:02 +00003528// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003529defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3530 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003531 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003532defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3533 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003534 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003535def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003536 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3537 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003538 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3539 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003540 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003541 (SubReg_i16_lane imm:$lane)))>;
3542def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003543 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3544 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003545 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3546 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003547 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003548 (SubReg_i32_lane imm:$lane)))>;
3549
Bob Wilson5bafff32009-06-22 23:27:02 +00003550// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003551defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3552 "vmull", "s", NEONvmulls, 1>;
3553defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3554 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003555def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003556 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003557defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3558defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003559
Bob Wilson5bafff32009-06-22 23:27:02 +00003560// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003561defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3562 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3563defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3564 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003565
3566// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3567
3568// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003569defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003570 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3571def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003572 v2f32, fmul_su, fadd_mlx>,
3573 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003574def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003575 v4f32, fmul_su, fadd_mlx>,
3576 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003577defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003578 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3579def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003580 v2f32, fmul_su, fadd_mlx>,
3581 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003582def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003583 v4f32, v2f32, fmul_su, fadd_mlx>,
3584 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003585
3586def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003587 (mul (v8i16 QPR:$src2),
3588 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3589 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003590 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003591 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003592 (SubReg_i16_lane imm:$lane)))>;
3593
3594def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003595 (mul (v4i32 QPR:$src2),
3596 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3597 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003598 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003599 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003600 (SubReg_i32_lane imm:$lane)))>;
3601
Evan Cheng48575f62010-12-05 22:04:16 +00003602def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3603 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003604 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003605 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3606 (v4f32 QPR:$src2),
3607 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003608 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003609 (SubReg_i32_lane imm:$lane)))>,
3610 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003611
Bob Wilson5bafff32009-06-22 23:27:02 +00003612// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003613defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3614 "vmlal", "s", NEONvmulls, add>;
3615defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3616 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003617
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003618defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3619defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003620
Bob Wilson5bafff32009-06-22 23:27:02 +00003621// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003622defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003623 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003624defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003625
Bob Wilson5bafff32009-06-22 23:27:02 +00003626// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003627defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003628 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3629def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003630 v2f32, fmul_su, fsub_mlx>,
3631 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003632def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003633 v4f32, fmul_su, fsub_mlx>,
3634 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003635defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003636 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3637def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003638 v2f32, fmul_su, fsub_mlx>,
3639 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003640def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003641 v4f32, v2f32, fmul_su, fsub_mlx>,
3642 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003643
3644def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003645 (mul (v8i16 QPR:$src2),
3646 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3647 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003648 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003649 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003650 (SubReg_i16_lane imm:$lane)))>;
3651
3652def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003653 (mul (v4i32 QPR:$src2),
3654 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3655 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003656 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003657 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003658 (SubReg_i32_lane imm:$lane)))>;
3659
Evan Cheng48575f62010-12-05 22:04:16 +00003660def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3661 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003662 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3663 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003664 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003665 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003666 (SubReg_i32_lane imm:$lane)))>,
3667 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003668
Bob Wilson5bafff32009-06-22 23:27:02 +00003669// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003670defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3671 "vmlsl", "s", NEONvmulls, sub>;
3672defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3673 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003674
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003675defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3676defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003677
Bob Wilson5bafff32009-06-22 23:27:02 +00003678// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003679defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003680 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003681defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003682
3683// Vector Subtract Operations.
3684
3685// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003686defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003687 "vsub", "i", sub, 0>;
3688def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003689 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003690def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003691 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003692// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003693defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3694 "vsubl", "s", sub, sext, 0>;
3695defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3696 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003697// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003698defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3699defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003700// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003701defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003702 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003703 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003704defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003705 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003706 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003707// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003708defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003709 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003710 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003711defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003712 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003713 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003714// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003715defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3716 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003717// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003718defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3719 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003720
3721// Vector Comparisons.
3722
3723// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003724defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3725 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003726def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003727 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003728def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003729 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003730
Johnny Chen363ac582010-02-23 01:42:58 +00003731defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003732 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003733
Bob Wilson5bafff32009-06-22 23:27:02 +00003734// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003735defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3736 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003737defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003738 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003739def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3740 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003741def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003742 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003743
Johnny Chen363ac582010-02-23 01:42:58 +00003744defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003745 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003746defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003747 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003748
Bob Wilson5bafff32009-06-22 23:27:02 +00003749// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003750defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3751 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3752defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3753 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003754def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003755 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003756def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003757 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003758
Johnny Chen363ac582010-02-23 01:42:58 +00003759defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003760 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003761defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003762 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003763
Bob Wilson5bafff32009-06-22 23:27:02 +00003764// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003765def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3766 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3767def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3768 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003769// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003770def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3771 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3772def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3773 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003774// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003775defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003776 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003777
3778// Vector Bitwise Operations.
3779
Bob Wilsoncba270d2010-07-13 21:16:48 +00003780def vnotd : PatFrag<(ops node:$in),
3781 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3782def vnotq : PatFrag<(ops node:$in),
3783 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003784
3785
Bob Wilson5bafff32009-06-22 23:27:02 +00003786// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003787def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3788 v2i32, v2i32, and, 1>;
3789def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3790 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003791
3792// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003793def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3794 v2i32, v2i32, xor, 1>;
3795def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3796 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003797
3798// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003799def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3800 v2i32, v2i32, or, 1>;
3801def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3802 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003803
Owen Andersond9668172010-11-03 22:44:51 +00003804def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003805 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003806 IIC_VMOVImm,
3807 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3808 [(set DPR:$Vd,
3809 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3810 let Inst{9} = SIMM{9};
3811}
3812
Owen Anderson080c0922010-11-05 19:27:46 +00003813def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003814 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003815 IIC_VMOVImm,
3816 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3817 [(set DPR:$Vd,
3818 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003819 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003820}
3821
3822def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003823 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003824 IIC_VMOVImm,
3825 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3826 [(set QPR:$Vd,
3827 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3828 let Inst{9} = SIMM{9};
3829}
3830
Owen Anderson080c0922010-11-05 19:27:46 +00003831def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003832 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003833 IIC_VMOVImm,
3834 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3835 [(set QPR:$Vd,
3836 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003837 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003838}
3839
3840
Bob Wilson5bafff32009-06-22 23:27:02 +00003841// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003842def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3843 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3844 "vbic", "$Vd, $Vn, $Vm", "",
3845 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3846 (vnotd DPR:$Vm))))]>;
3847def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3848 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3849 "vbic", "$Vd, $Vn, $Vm", "",
3850 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3851 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003852
Owen Anderson080c0922010-11-05 19:27:46 +00003853def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003854 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003855 IIC_VMOVImm,
3856 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3857 [(set DPR:$Vd,
3858 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3859 let Inst{9} = SIMM{9};
3860}
3861
3862def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003863 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003864 IIC_VMOVImm,
3865 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3866 [(set DPR:$Vd,
3867 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3868 let Inst{10-9} = SIMM{10-9};
3869}
3870
3871def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003872 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003873 IIC_VMOVImm,
3874 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3875 [(set QPR:$Vd,
3876 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3877 let Inst{9} = SIMM{9};
3878}
3879
3880def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003881 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003882 IIC_VMOVImm,
3883 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3884 [(set QPR:$Vd,
3885 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3886 let Inst{10-9} = SIMM{10-9};
3887}
3888
Bob Wilson5bafff32009-06-22 23:27:02 +00003889// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003890def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3891 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3892 "vorn", "$Vd, $Vn, $Vm", "",
3893 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3894 (vnotd DPR:$Vm))))]>;
3895def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3896 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3897 "vorn", "$Vd, $Vn, $Vm", "",
3898 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3899 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003900
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003901// VMVN : Vector Bitwise NOT (Immediate)
3902
3903let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003904
Owen Andersonca6945e2010-12-01 00:28:25 +00003905def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003906 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003907 "vmvn", "i16", "$Vd, $SIMM", "",
3908 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003909 let Inst{9} = SIMM{9};
3910}
3911
Owen Andersonca6945e2010-12-01 00:28:25 +00003912def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003913 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003914 "vmvn", "i16", "$Vd, $SIMM", "",
3915 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003916 let Inst{9} = SIMM{9};
3917}
3918
Owen Andersonca6945e2010-12-01 00:28:25 +00003919def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003920 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003921 "vmvn", "i32", "$Vd, $SIMM", "",
3922 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003923 let Inst{11-8} = SIMM{11-8};
3924}
3925
Owen Andersonca6945e2010-12-01 00:28:25 +00003926def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003927 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003928 "vmvn", "i32", "$Vd, $SIMM", "",
3929 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003930 let Inst{11-8} = SIMM{11-8};
3931}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003932}
3933
Bob Wilson5bafff32009-06-22 23:27:02 +00003934// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003935def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003936 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3937 "vmvn", "$Vd, $Vm", "",
3938 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003939def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003940 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3941 "vmvn", "$Vd, $Vm", "",
3942 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003943def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3944def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003945
3946// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003947def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3948 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003949 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003950 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003951 [(set DPR:$Vd,
3952 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003953
3954def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3955 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3956 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
3957
Owen Anderson4110b432010-10-25 20:13:13 +00003958def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3959 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003960 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003961 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003962 [(set QPR:$Vd,
3963 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003964
3965def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
3966 (and QPR:$Vm, (vnotq QPR:$Vd)))),
3967 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003968
3969// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003970// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003971// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003972def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003973 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003974 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003975 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003976 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003977def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003978 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003979 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003980 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003981 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003982
Bob Wilson5bafff32009-06-22 23:27:02 +00003983// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003984// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003985// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003986def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003987 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003988 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003989 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003990 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003991def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003992 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003993 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003994 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003995 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003996
3997// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003998// for equivalent operations with different register constraints; it just
3999// inserts copies.
4000
4001// Vector Absolute Differences.
4002
4003// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004004defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004005 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004006 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004007defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004008 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004009 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004010def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004011 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004012def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004013 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004014
4015// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004016defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4017 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4018defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4019 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004020
4021// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004022defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4023 "vaba", "s", int_arm_neon_vabds, add>;
4024defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4025 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004026
4027// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004028defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4029 "vabal", "s", int_arm_neon_vabds, zext, add>;
4030defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4031 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004032
4033// Vector Maximum and Minimum.
4034
4035// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004036defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004037 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004038 "vmax", "s", int_arm_neon_vmaxs, 1>;
4039defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004040 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004041 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004042def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4043 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004044 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004045def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4046 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004047 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4048
4049// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004050defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4051 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4052 "vmin", "s", int_arm_neon_vmins, 1>;
4053defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4054 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4055 "vmin", "u", int_arm_neon_vminu, 1>;
4056def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4057 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004058 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004059def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4060 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004061 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004062
4063// Vector Pairwise Operations.
4064
4065// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004066def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4067 "vpadd", "i8",
4068 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4069def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4070 "vpadd", "i16",
4071 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4072def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4073 "vpadd", "i32",
4074 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004075def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004076 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004077 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004078
4079// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004080defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004081 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004082defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004083 int_arm_neon_vpaddlu>;
4084
4085// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004086defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004087 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004088defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004089 int_arm_neon_vpadalu>;
4090
4091// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004092def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004093 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004094def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004095 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004096def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004097 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004098def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004099 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004100def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004101 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004102def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004103 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004104def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004105 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004106
4107// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004108def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004109 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004110def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004111 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004112def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004113 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004114def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004115 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004116def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004117 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004118def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004119 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004120def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004121 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004122
4123// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4124
4125// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004126def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004127 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004128 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004129def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004130 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004131 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004132def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004133 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004134 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004135def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004136 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004137 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004138
4139// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004140def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004141 IIC_VRECSD, "vrecps", "f32",
4142 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004143def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004144 IIC_VRECSQ, "vrecps", "f32",
4145 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004146
4147// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004148def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004149 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004150 v2i32, v2i32, int_arm_neon_vrsqrte>;
4151def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004152 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004153 v4i32, v4i32, int_arm_neon_vrsqrte>;
4154def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004155 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004156 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004157def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004158 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004159 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004160
4161// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004162def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004163 IIC_VRECSD, "vrsqrts", "f32",
4164 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004165def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004166 IIC_VRECSQ, "vrsqrts", "f32",
4167 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004168
4169// Vector Shifts.
4170
4171// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004172defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004173 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004174 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004175defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004176 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004177 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004178
Bob Wilson5bafff32009-06-22 23:27:02 +00004179// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004180defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4181
Bob Wilson5bafff32009-06-22 23:27:02 +00004182// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004183defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4184defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004185
4186// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004187defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4188defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004189
4190// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004191class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004192 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004193 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004194 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4195 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004196 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004197 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004198}
Evan Chengf81bf152009-11-23 21:57:23 +00004199def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004200 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004201def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004202 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004203def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004204 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004205
4206// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004207defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004208 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004209
4210// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004211defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004212 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004213 "vrshl", "s", int_arm_neon_vrshifts>;
4214defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004215 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004216 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004217// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004218defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4219defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004220
4221// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004222defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004223 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004224
4225// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004226defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004227 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004228 "vqshl", "s", int_arm_neon_vqshifts>;
4229defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004230 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004231 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004232// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004233defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4234defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4235
Bob Wilson5bafff32009-06-22 23:27:02 +00004236// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004237defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004238
4239// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004240defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004241 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004242defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004243 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004244
4245// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004246defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004247 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004248
4249// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004250defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004251 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004252 "vqrshl", "s", int_arm_neon_vqrshifts>;
4253defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004254 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004255 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004256
4257// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004258defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004259 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004260defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004261 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004262
4263// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004264defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004265 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004266
4267// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004268defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4269defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004270// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004271defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4272defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004273
4274// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004275defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4276
Bob Wilson5bafff32009-06-22 23:27:02 +00004277// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004278defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004279
4280// Vector Absolute and Saturating Absolute.
4281
4282// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004283defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004284 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004285 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004286def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004287 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004288 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004289def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004290 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004291 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004292
4293// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004294defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004295 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004296 int_arm_neon_vqabs>;
4297
4298// Vector Negate.
4299
Bob Wilsoncba270d2010-07-13 21:16:48 +00004300def vnegd : PatFrag<(ops node:$in),
4301 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4302def vnegq : PatFrag<(ops node:$in),
4303 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004304
Evan Chengf81bf152009-11-23 21:57:23 +00004305class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004306 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4307 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4308 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004309class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004310 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4311 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4312 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004313
Chris Lattner0a00ed92010-03-28 08:39:10 +00004314// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004315def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4316def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4317def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4318def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4319def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4320def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004321
4322// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004323def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004324 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4325 "vneg", "f32", "$Vd, $Vm", "",
4326 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004327def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004328 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4329 "vneg", "f32", "$Vd, $Vm", "",
4330 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004331
Bob Wilsoncba270d2010-07-13 21:16:48 +00004332def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4333def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4334def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4335def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4336def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4337def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004338
4339// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004340defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004341 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004342 int_arm_neon_vqneg>;
4343
4344// Vector Bit Counting Operations.
4345
4346// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004347defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004348 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004349 int_arm_neon_vcls>;
4350// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004351defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004352 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004353 int_arm_neon_vclz>;
4354// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004355def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004356 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004357 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004358def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004359 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004360 v16i8, v16i8, int_arm_neon_vcnt>;
4361
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004362// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004363def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004364 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4365 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004366def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004367 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4368 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004369
Bob Wilson5bafff32009-06-22 23:27:02 +00004370// Vector Move Operations.
4371
4372// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004373def : InstAlias<"vmov${p} $Vd, $Vm",
4374 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4375def : InstAlias<"vmov${p} $Vd, $Vm",
4376 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004377
Bob Wilson5bafff32009-06-22 23:27:02 +00004378// VMOV : Vector Move (Immediate)
4379
Evan Cheng47006be2010-05-17 21:54:50 +00004380let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004381def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004382 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004383 "vmov", "i8", "$Vd, $SIMM", "",
4384 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4385def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004386 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004387 "vmov", "i8", "$Vd, $SIMM", "",
4388 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004389
Owen Andersonca6945e2010-12-01 00:28:25 +00004390def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004391 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004392 "vmov", "i16", "$Vd, $SIMM", "",
4393 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004394 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004395}
4396
Owen Andersonca6945e2010-12-01 00:28:25 +00004397def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004398 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004399 "vmov", "i16", "$Vd, $SIMM", "",
4400 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004401 let Inst{9} = SIMM{9};
4402}
Bob Wilson5bafff32009-06-22 23:27:02 +00004403
Owen Andersonca6945e2010-12-01 00:28:25 +00004404def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004405 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004406 "vmov", "i32", "$Vd, $SIMM", "",
4407 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004408 let Inst{11-8} = SIMM{11-8};
4409}
4410
Owen Andersonca6945e2010-12-01 00:28:25 +00004411def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004412 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004413 "vmov", "i32", "$Vd, $SIMM", "",
4414 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004415 let Inst{11-8} = SIMM{11-8};
4416}
Bob Wilson5bafff32009-06-22 23:27:02 +00004417
Owen Andersonca6945e2010-12-01 00:28:25 +00004418def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004419 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004420 "vmov", "i64", "$Vd, $SIMM", "",
4421 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4422def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004423 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004424 "vmov", "i64", "$Vd, $SIMM", "",
4425 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004426} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004427
4428// VMOV : Vector Get Lane (move scalar to ARM core register)
4429
Johnny Chen131c4a52009-11-23 17:48:17 +00004430def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004431 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4432 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004433 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4434 imm:$lane))]> {
4435 let Inst{21} = lane{2};
4436 let Inst{6-5} = lane{1-0};
4437}
Johnny Chen131c4a52009-11-23 17:48:17 +00004438def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004439 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4440 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004441 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4442 imm:$lane))]> {
4443 let Inst{21} = lane{1};
4444 let Inst{6} = lane{0};
4445}
Johnny Chen131c4a52009-11-23 17:48:17 +00004446def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004447 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4448 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004449 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4450 imm:$lane))]> {
4451 let Inst{21} = lane{2};
4452 let Inst{6-5} = lane{1-0};
4453}
Johnny Chen131c4a52009-11-23 17:48:17 +00004454def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004455 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4456 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004457 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4458 imm:$lane))]> {
4459 let Inst{21} = lane{1};
4460 let Inst{6} = lane{0};
4461}
Johnny Chen131c4a52009-11-23 17:48:17 +00004462def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004463 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4464 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004465 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4466 imm:$lane))]> {
4467 let Inst{21} = lane{0};
4468}
Bob Wilson5bafff32009-06-22 23:27:02 +00004469// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4470def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4471 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004472 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004473 (SubReg_i8_lane imm:$lane))>;
4474def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4475 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004476 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004477 (SubReg_i16_lane imm:$lane))>;
4478def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4479 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004480 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004481 (SubReg_i8_lane imm:$lane))>;
4482def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4483 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004484 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004485 (SubReg_i16_lane imm:$lane))>;
4486def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4487 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004488 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004489 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004490def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004491 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004492 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004493def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004494 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004495 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004496//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004497// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004498def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004499 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004500
4501
4502// VMOV : Vector Set Lane (move ARM core register to scalar)
4503
Owen Andersond2fbdb72010-10-27 21:28:09 +00004504let Constraints = "$src1 = $V" in {
4505def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004506 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4507 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004508 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4509 GPR:$R, imm:$lane))]> {
4510 let Inst{21} = lane{2};
4511 let Inst{6-5} = lane{1-0};
4512}
4513def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004514 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4515 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004516 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4517 GPR:$R, imm:$lane))]> {
4518 let Inst{21} = lane{1};
4519 let Inst{6} = lane{0};
4520}
4521def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004522 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4523 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004524 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4525 GPR:$R, imm:$lane))]> {
4526 let Inst{21} = lane{0};
4527}
Bob Wilson5bafff32009-06-22 23:27:02 +00004528}
4529def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004530 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004531 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004532 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004533 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004534 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004535def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004536 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004537 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004538 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004539 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004540 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004541def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004542 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004543 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004544 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004545 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004546 (DSubReg_i32_reg imm:$lane)))>;
4547
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004548def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004549 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4550 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004551def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004552 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4553 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004554
4555//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004556// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004557def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004558 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004559
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004560def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004561 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004562def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004563 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004564def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004565 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004566
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004567def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4568 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4569def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4570 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4571def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4572 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4573
4574def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4575 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4576 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004577 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004578def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4579 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4580 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004581 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004582def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4583 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4584 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004585 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004586
Bob Wilson5bafff32009-06-22 23:27:02 +00004587// VDUP : Vector Duplicate (from ARM core register to all elements)
4588
Evan Chengf81bf152009-11-23 21:57:23 +00004589class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004590 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4591 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4592 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004593class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004594 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4595 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4596 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004597
Evan Chengf81bf152009-11-23 21:57:23 +00004598def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4599def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4600def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4601def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4602def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4603def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004604
Jim Grosbach958108a2011-03-11 20:44:08 +00004605def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4606def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004607
4608// VDUP : Vector Duplicate Lane (from scalar to all elements)
4609
Johnny Chene4614f72010-03-25 17:01:27 +00004610class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004611 ValueType Ty, Operand IdxTy>
4612 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4613 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004614 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004615
Johnny Chene4614f72010-03-25 17:01:27 +00004616class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004617 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4618 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4619 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004620 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004621 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004622
Bob Wilson507df402009-10-21 02:15:46 +00004623// Inst{19-16} is partially specified depending on the element size.
4624
Jim Grosbach460a9052011-10-07 23:56:00 +00004625def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4626 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004627 let Inst{19-17} = lane{2-0};
4628}
Jim Grosbach460a9052011-10-07 23:56:00 +00004629def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4630 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004631 let Inst{19-18} = lane{1-0};
4632}
Jim Grosbach460a9052011-10-07 23:56:00 +00004633def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4634 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004635 let Inst{19} = lane{0};
4636}
Jim Grosbach460a9052011-10-07 23:56:00 +00004637def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4638 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004639 let Inst{19-17} = lane{2-0};
4640}
Jim Grosbach460a9052011-10-07 23:56:00 +00004641def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4642 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004643 let Inst{19-18} = lane{1-0};
4644}
Jim Grosbach460a9052011-10-07 23:56:00 +00004645def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4646 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004647 let Inst{19} = lane{0};
4648}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004649
4650def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4651 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4652
4653def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4654 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004655
Bob Wilson0ce37102009-08-14 05:08:32 +00004656def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4657 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4658 (DSubReg_i8_reg imm:$lane))),
4659 (SubReg_i8_lane imm:$lane)))>;
4660def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4661 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4662 (DSubReg_i16_reg imm:$lane))),
4663 (SubReg_i16_lane imm:$lane)))>;
4664def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4665 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4666 (DSubReg_i32_reg imm:$lane))),
4667 (SubReg_i32_lane imm:$lane)))>;
4668def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004669 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004670 (DSubReg_i32_reg imm:$lane))),
4671 (SubReg_i32_lane imm:$lane)))>;
4672
Jim Grosbach65dc3032010-10-06 21:16:16 +00004673def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004674 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004675def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004676 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004677
Bob Wilson5bafff32009-06-22 23:27:02 +00004678// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004679defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004680 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004681// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004682defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4683 "vqmovn", "s", int_arm_neon_vqmovns>;
4684defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4685 "vqmovn", "u", int_arm_neon_vqmovnu>;
4686defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4687 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004688// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004689defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4690defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004691
4692// Vector Conversions.
4693
Johnny Chen9e088762010-03-17 17:52:21 +00004694// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004695def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4696 v2i32, v2f32, fp_to_sint>;
4697def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4698 v2i32, v2f32, fp_to_uint>;
4699def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4700 v2f32, v2i32, sint_to_fp>;
4701def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4702 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004703
Johnny Chen6c8648b2010-03-17 23:26:50 +00004704def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4705 v4i32, v4f32, fp_to_sint>;
4706def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4707 v4i32, v4f32, fp_to_uint>;
4708def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4709 v4f32, v4i32, sint_to_fp>;
4710def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4711 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004712
4713// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004714def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004715 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004716def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004717 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004718def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004719 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004720def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004721 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4722
Evan Chengf81bf152009-11-23 21:57:23 +00004723def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004724 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004725def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004726 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004727def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004728 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004729def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004730 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4731
Bob Wilson04063562010-12-15 22:14:12 +00004732// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4733def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4734 IIC_VUNAQ, "vcvt", "f16.f32",
4735 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4736 Requires<[HasNEON, HasFP16]>;
4737def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4738 IIC_VUNAQ, "vcvt", "f32.f16",
4739 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4740 Requires<[HasNEON, HasFP16]>;
4741
Bob Wilsond8e17572009-08-12 22:31:50 +00004742// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004743
4744// VREV64 : Vector Reverse elements within 64-bit doublewords
4745
Evan Chengf81bf152009-11-23 21:57:23 +00004746class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004747 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4748 (ins DPR:$Vm), IIC_VMOVD,
4749 OpcodeStr, Dt, "$Vd, $Vm", "",
4750 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004751class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004752 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4753 (ins QPR:$Vm), IIC_VMOVQ,
4754 OpcodeStr, Dt, "$Vd, $Vm", "",
4755 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004756
Evan Chengf81bf152009-11-23 21:57:23 +00004757def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4758def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4759def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004760def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004761
Evan Chengf81bf152009-11-23 21:57:23 +00004762def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4763def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4764def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004765def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004766
4767// VREV32 : Vector Reverse elements within 32-bit words
4768
Evan Chengf81bf152009-11-23 21:57:23 +00004769class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004770 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4771 (ins DPR:$Vm), IIC_VMOVD,
4772 OpcodeStr, Dt, "$Vd, $Vm", "",
4773 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004774class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004775 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4776 (ins QPR:$Vm), IIC_VMOVQ,
4777 OpcodeStr, Dt, "$Vd, $Vm", "",
4778 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004779
Evan Chengf81bf152009-11-23 21:57:23 +00004780def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4781def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004782
Evan Chengf81bf152009-11-23 21:57:23 +00004783def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4784def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004785
4786// VREV16 : Vector Reverse elements within 16-bit halfwords
4787
Evan Chengf81bf152009-11-23 21:57:23 +00004788class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004789 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4790 (ins DPR:$Vm), IIC_VMOVD,
4791 OpcodeStr, Dt, "$Vd, $Vm", "",
4792 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004793class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004794 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4795 (ins QPR:$Vm), IIC_VMOVQ,
4796 OpcodeStr, Dt, "$Vd, $Vm", "",
4797 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004798
Evan Chengf81bf152009-11-23 21:57:23 +00004799def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4800def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004801
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004802// Other Vector Shuffles.
4803
Bob Wilson5e8b8332011-01-07 04:59:04 +00004804// Aligned extractions: really just dropping registers
4805
4806class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4807 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4808 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4809
4810def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4811
4812def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4813
4814def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4815
4816def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4817
4818def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4819
4820
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004821// VEXT : Vector Extract
4822
Evan Chengf81bf152009-11-23 21:57:23 +00004823class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004824 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4825 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4826 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4827 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4828 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004829 bits<4> index;
4830 let Inst{11-8} = index{3-0};
4831}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004832
Evan Chengf81bf152009-11-23 21:57:23 +00004833class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004834 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4835 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4836 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4837 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4838 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004839 bits<4> index;
4840 let Inst{11-8} = index{3-0};
4841}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004842
Owen Anderson7a258252010-11-03 18:16:27 +00004843def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4844 let Inst{11-8} = index{3-0};
4845}
4846def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4847 let Inst{11-9} = index{2-0};
4848 let Inst{8} = 0b0;
4849}
4850def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4851 let Inst{11-10} = index{1-0};
4852 let Inst{9-8} = 0b00;
4853}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004854def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4855 (v2f32 DPR:$Vm),
4856 (i32 imm:$index))),
4857 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004858
Owen Anderson7a258252010-11-03 18:16:27 +00004859def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4860 let Inst{11-8} = index{3-0};
4861}
4862def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4863 let Inst{11-9} = index{2-0};
4864 let Inst{8} = 0b0;
4865}
4866def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4867 let Inst{11-10} = index{1-0};
4868 let Inst{9-8} = 0b00;
4869}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004870def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4871 (v4f32 QPR:$Vm),
4872 (i32 imm:$index))),
4873 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004874
Bob Wilson64efd902009-08-08 05:53:00 +00004875// VTRN : Vector Transpose
4876
Evan Chengf81bf152009-11-23 21:57:23 +00004877def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4878def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4879def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004880
Evan Chengf81bf152009-11-23 21:57:23 +00004881def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4882def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4883def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004884
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004885// VUZP : Vector Unzip (Deinterleave)
4886
Evan Chengf81bf152009-11-23 21:57:23 +00004887def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4888def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4889def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004890
Evan Chengf81bf152009-11-23 21:57:23 +00004891def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4892def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4893def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004894
4895// VZIP : Vector Zip (Interleave)
4896
Evan Chengf81bf152009-11-23 21:57:23 +00004897def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4898def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4899def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004900
Evan Chengf81bf152009-11-23 21:57:23 +00004901def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4902def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4903def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004904
Bob Wilson114a2662009-08-12 20:51:55 +00004905// Vector Table Lookup and Table Extension.
4906
4907// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004908let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004909def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004910 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00004911 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4912 "vtbl", "8", "$Vd, $Vn, $Vm", "",
4913 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004914let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004915def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004916 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4917 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4918 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004919def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004920 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4921 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4922 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004923def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004924 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4925 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004926 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004927 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004928} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004929
Bob Wilsonbd916c52010-09-13 23:55:10 +00004930def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004931 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004932def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004933 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004934def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004935 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004936
Bob Wilson114a2662009-08-12 20:51:55 +00004937// VTBX : Vector Table Extension
4938def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004939 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00004940 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4941 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004942 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00004943 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004944let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004945def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004946 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4947 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4948 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004949def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004950 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4951 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004952 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004953 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4954 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004955def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004956 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4957 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4958 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4959 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004960} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004961
Bob Wilsonbd916c52010-09-13 23:55:10 +00004962def VTBX2Pseudo
4963 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004964 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004965def VTBX3Pseudo
4966 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004967 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004968def VTBX4Pseudo
4969 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004970 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004971} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00004972
Bob Wilson5bafff32009-06-22 23:27:02 +00004973//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004974// NEON instructions for single-precision FP math
4975//===----------------------------------------------------------------------===//
4976
Bob Wilson0e6d5402010-12-13 23:02:31 +00004977class N2VSPat<SDNode OpNode, NeonI Inst>
4978 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004979 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00004980 (v2f32 (COPY_TO_REGCLASS (Inst
4981 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00004982 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4983 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004984
4985class N3VSPat<SDNode OpNode, NeonI Inst>
4986 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004987 (EXTRACT_SUBREG
4988 (v2f32 (COPY_TO_REGCLASS (Inst
4989 (INSERT_SUBREG
4990 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4991 SPR:$a, ssub_0),
4992 (INSERT_SUBREG
4993 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4994 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004995
4996class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4997 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004998 (EXTRACT_SUBREG
4999 (v2f32 (COPY_TO_REGCLASS (Inst
5000 (INSERT_SUBREG
5001 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5002 SPR:$acc, ssub_0),
5003 (INSERT_SUBREG
5004 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5005 SPR:$a, ssub_0),
5006 (INSERT_SUBREG
5007 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5008 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005009
Bob Wilson4711d5c2010-12-13 23:02:37 +00005010def : N3VSPat<fadd, VADDfd>;
5011def : N3VSPat<fsub, VSUBfd>;
5012def : N3VSPat<fmul, VMULfd>;
5013def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005014 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005015def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005016 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005017def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005018def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005019def : N3VSPat<NEONfmax, VMAXfd>;
5020def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005021def : N2VSPat<arm_ftosi, VCVTf2sd>;
5022def : N2VSPat<arm_ftoui, VCVTf2ud>;
5023def : N2VSPat<arm_sitof, VCVTs2fd>;
5024def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005025
Evan Cheng1d2426c2009-08-07 19:30:41 +00005026//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005027// Non-Instruction Patterns
5028//===----------------------------------------------------------------------===//
5029
5030// bit_convert
5031def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5032def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5033def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5034def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5035def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5036def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5037def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5038def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5039def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5040def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5041def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5042def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5043def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5044def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5045def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5046def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5047def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5048def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5049def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5050def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5051def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5052def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5053def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5054def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5055def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5056def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5057def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5058def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5059def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5060def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5061
5062def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5063def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5064def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5065def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5066def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5067def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5068def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5069def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5070def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5071def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5072def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5073def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5074def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5075def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5076def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5077def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5078def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5079def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5080def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5081def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5082def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5083def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5084def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5085def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5086def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5087def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5088def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5089def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5090def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5091def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;