blob: 78a57fb22a1fa0fe415561161170e146b87ea333 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000042def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
43def nImmSplatI64 : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmSplatI64AsmOperand;
46}
Jim Grosbach0e387b22011-10-17 22:26:03 +000047
Jim Grosbach460a9052011-10-07 23:56:00 +000048def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
49def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
50def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
51def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
52 return ((uint64_t)Imm) < 8;
53}]> {
54 let ParserMatchClass = VectorIndex8Operand;
55 let PrintMethod = "printVectorIndex";
56 let MIOperandInfo = (ops i32imm);
57}
58def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
59 return ((uint64_t)Imm) < 4;
60}]> {
61 let ParserMatchClass = VectorIndex16Operand;
62 let PrintMethod = "printVectorIndex";
63 let MIOperandInfo = (ops i32imm);
64}
65def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
66 return ((uint64_t)Imm) < 2;
67}]> {
68 let ParserMatchClass = VectorIndex32Operand;
69 let PrintMethod = "printVectorIndex";
70 let MIOperandInfo = (ops i32imm);
71}
72
Jim Grosbach862019c2011-10-18 23:02:30 +000073def VecListOneDAsmOperand : AsmOperandClass {
74 let Name = "VecListOneD";
75 let ParserMethod = "parseVectorList";
76}
77def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
78 let ParserMatchClass = VecListOneDAsmOperand;
79}
Jim Grosbach280dfad2011-10-21 18:54:25 +000080// Register list of two sequential D registers.
81def VecListTwoDAsmOperand : AsmOperandClass {
82 let Name = "VecListTwoD";
83 let ParserMethod = "parseVectorList";
84}
85def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
86 let ParserMatchClass = VecListTwoDAsmOperand;
87}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000088// Register list of three sequential D registers.
89def VecListThreeDAsmOperand : AsmOperandClass {
90 let Name = "VecListThreeD";
91 let ParserMethod = "parseVectorList";
92}
93def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
94 let ParserMatchClass = VecListThreeDAsmOperand;
95}
Jim Grosbachb6310312011-10-21 20:35:01 +000096// Register list of four sequential D registers.
97def VecListFourDAsmOperand : AsmOperandClass {
98 let Name = "VecListFourD";
99 let ParserMethod = "parseVectorList";
100}
101def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
102 let ParserMatchClass = VecListFourDAsmOperand;
103}
Jim Grosbach862019c2011-10-18 23:02:30 +0000104
Bob Wilson5bafff32009-06-22 23:27:02 +0000105//===----------------------------------------------------------------------===//
106// NEON-specific DAG Nodes.
107//===----------------------------------------------------------------------===//
108
109def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000110def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000111
112def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000113def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000114def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000115def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
116def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000117def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
118def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000119def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
120def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000121def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
122def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
123
124// Types for vector shift by immediates. The "SHX" version is for long and
125// narrow operations where the source and destination vectors have different
126// types. The "SHINS" version is for shift and insert operations.
127def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
128 SDTCisVT<2, i32>]>;
129def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
130 SDTCisVT<2, i32>]>;
131def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
132 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
133
134def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
135def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
136def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
137def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
138def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
139def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
140def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
141
142def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
143def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
144def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
145
146def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
147def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
148def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
149def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
150def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
151def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
152
153def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
154def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
155def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
156
157def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
158def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
159
160def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
161 SDTCisVT<2, i32>]>;
162def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
163def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
164
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000165def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
166def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
167def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
168
Owen Andersond9668172010-11-03 22:44:51 +0000169def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
170 SDTCisVT<2, i32>]>;
171def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000172def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000173
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000174def NEONvbsl : SDNode<"ARMISD::VBSL",
175 SDTypeProfile<1, 3, [SDTCisVec<0>,
176 SDTCisSameAs<0, 1>,
177 SDTCisSameAs<0, 2>,
178 SDTCisSameAs<0, 3>]>>;
179
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000180def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
181
Bob Wilson0ce37102009-08-14 05:08:32 +0000182// VDUPLANE can produce a quad-register result from a double-register source,
183// so the result is not constrained to match the source.
184def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
185 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
186 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000187
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000188def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
189 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
190def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
191
Bob Wilsond8e17572009-08-12 22:31:50 +0000192def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
193def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
194def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
195def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
196
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000197def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000198 SDTCisSameAs<0, 2>,
199 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000200def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
201def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
202def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000203
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000204def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
205 SDTCisSameAs<1, 2>]>;
206def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
207def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
208
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000209def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
210 SDTCisSameAs<0, 2>]>;
211def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
212def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
213
Bob Wilsoncba270d2010-07-13 21:16:48 +0000214def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
215 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000216 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000217 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
218 return (EltBits == 32 && EltVal == 0);
219}]>;
220
221def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
222 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000223 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000224 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
225 return (EltBits == 8 && EltVal == 0xff);
226}]>;
227
Bob Wilson5bafff32009-06-22 23:27:02 +0000228//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000229// NEON load / store instructions
230//===----------------------------------------------------------------------===//
231
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000232// Use VLDM to load a Q register as a D register pair.
233// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000234def VLDMQIA
235 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
236 IIC_fpLoad_m, "",
237 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000238
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000239// Use VSTM to store a Q register as a D register pair.
240// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000241def VSTMQIA
242 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
243 IIC_fpStore_m, "",
244 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000245
Bob Wilsonffde0802010-09-02 16:00:54 +0000246// Classes for VLD* pseudo-instructions with multi-register operands.
247// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000248class VLDQPseudo<InstrItinClass itin>
249 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
250class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000251 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000252 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000253 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000254class VLDQQPseudo<InstrItinClass itin>
255 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
256class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000257 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000258 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000259 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000260class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000261 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
262 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000263class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000264 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000265 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000266 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000267
Bob Wilson2a0e9742010-11-27 06:35:16 +0000268let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
269
Bob Wilson205a5ca2009-07-08 18:11:30 +0000270// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000271class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000272 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000273 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000274 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000275 let Rm = 0b1111;
276 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000277 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000278}
Bob Wilson621f1952010-03-23 05:25:43 +0000279class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000280 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000281 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000282 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000283 let Rm = 0b1111;
284 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000285 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000286}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000287
Owen Andersond9aa7d32010-11-02 00:05:05 +0000288def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
289def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
290def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
291def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000292
Owen Andersond9aa7d32010-11-02 00:05:05 +0000293def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
294def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
295def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
296def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000297
Evan Chengd2ca8132010-10-09 01:03:04 +0000298def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
299def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
300def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
301def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000302
Bob Wilson99493b22010-03-20 17:59:03 +0000303// ...with address register writeback:
304class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000305 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000306 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
307 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
308 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000309 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000310 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000311}
Bob Wilson99493b22010-03-20 17:59:03 +0000312class VLD1QWB<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000313 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000314 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000315 "vld1", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000316 "$Rn.addr = $wb", []> {
317 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000318 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000319}
Bob Wilson99493b22010-03-20 17:59:03 +0000320
Owen Andersone85bd772010-11-02 00:24:52 +0000321def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
322def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
323def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
324def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000325
Owen Andersone85bd772010-11-02 00:24:52 +0000326def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
327def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
328def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
329def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000330
Evan Chengd2ca8132010-10-09 01:03:04 +0000331def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
332def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
333def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
334def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000335
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000336// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000337class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000338 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000339 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000340 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000341 let Rm = 0b1111;
342 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000343 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000344}
Bob Wilson99493b22010-03-20 17:59:03 +0000345class VLD1D3WB<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000346 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000347 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000348 "$Vd, $Rn$Rm", "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000349 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000350 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000351}
Bob Wilson052ba452010-03-22 18:22:06 +0000352
Owen Andersone85bd772010-11-02 00:24:52 +0000353def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
354def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
355def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
356def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000357
Owen Andersone85bd772010-11-02 00:24:52 +0000358def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
359def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
360def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
361def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000362
Evan Chengd2ca8132010-10-09 01:03:04 +0000363def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
364def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000365
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000366// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000367class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000368 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000369 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000370 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000371 let Rm = 0b1111;
372 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000373 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000374}
Bob Wilson99493b22010-03-20 17:59:03 +0000375class VLD1D4WB<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000376 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000377 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000378 "$Vd, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000379 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000380 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000381 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000382}
Johnny Chend7283d92010-02-23 20:51:23 +0000383
Owen Andersone85bd772010-11-02 00:24:52 +0000384def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
385def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
386def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
387def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000388
Owen Andersone85bd772010-11-02 00:24:52 +0000389def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
390def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
391def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
392def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000393
Evan Chengd2ca8132010-10-09 01:03:04 +0000394def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
395def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000396
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000397// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000398class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000399 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000400 (ins addrmode6:$Rn), IIC_VLD2,
401 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
402 let Rm = 0b1111;
403 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000404 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000405}
Bob Wilson95808322010-03-18 20:18:39 +0000406class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000407 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000408 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000409 (ins addrmode6:$Rn), IIC_VLD2x2,
410 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
411 let Rm = 0b1111;
412 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000413 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000414}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000415
Owen Andersoncf667be2010-11-02 01:24:55 +0000416def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
417def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
418def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000419
Owen Andersoncf667be2010-11-02 01:24:55 +0000420def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
421def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
422def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000423
Bob Wilson9d84fb32010-09-14 20:59:49 +0000424def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
425def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
426def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000427
Evan Chengd2ca8132010-10-09 01:03:04 +0000428def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
429def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
430def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000431
Bob Wilson92cb9322010-03-20 20:10:51 +0000432// ...with address register writeback:
433class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000434 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000435 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
436 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
437 "$Rn.addr = $wb", []> {
438 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000439 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000440}
Bob Wilson92cb9322010-03-20 20:10:51 +0000441class VLD2QWB<bits<4> op7_4, string Dt>
442 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000443 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000444 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
445 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
446 "$Rn.addr = $wb", []> {
447 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000448 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000449}
Bob Wilson92cb9322010-03-20 20:10:51 +0000450
Owen Andersoncf667be2010-11-02 01:24:55 +0000451def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
452def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
453def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000454
Owen Andersoncf667be2010-11-02 01:24:55 +0000455def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
456def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
457def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000458
Evan Chengd2ca8132010-10-09 01:03:04 +0000459def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
460def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
461def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000462
Evan Chengd2ca8132010-10-09 01:03:04 +0000463def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
464def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
465def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000466
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000467// ...with double-spaced registers
Owen Andersoncf667be2010-11-02 01:24:55 +0000468def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
469def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
470def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
471def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
472def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
473def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000474
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000475// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000476class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000477 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000478 (ins addrmode6:$Rn), IIC_VLD3,
479 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
480 let Rm = 0b1111;
481 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000482 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000483}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000484
Owen Andersoncf667be2010-11-02 01:24:55 +0000485def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
486def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
487def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000488
Bob Wilson9d84fb32010-09-14 20:59:49 +0000489def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
490def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
491def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000492
Bob Wilson92cb9322010-03-20 20:10:51 +0000493// ...with address register writeback:
494class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
495 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000496 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000497 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
498 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
499 "$Rn.addr = $wb", []> {
500 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000501 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000502}
Bob Wilson92cb9322010-03-20 20:10:51 +0000503
Owen Andersoncf667be2010-11-02 01:24:55 +0000504def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
505def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
506def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000507
Evan Cheng84f69e82010-10-09 01:45:34 +0000508def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
509def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
510def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000511
Bob Wilson7de68142011-02-07 17:43:15 +0000512// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000513def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
514def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
515def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
516def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
517def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
518def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000519
Evan Cheng84f69e82010-10-09 01:45:34 +0000520def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
521def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
522def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000523
Bob Wilson92cb9322010-03-20 20:10:51 +0000524// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000525def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
526def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
527def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
528
Evan Cheng84f69e82010-10-09 01:45:34 +0000529def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
530def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
531def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000532
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000533// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000534class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
535 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000536 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000537 (ins addrmode6:$Rn), IIC_VLD4,
538 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
539 let Rm = 0b1111;
540 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000541 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000542}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000543
Owen Andersoncf667be2010-11-02 01:24:55 +0000544def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
545def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
546def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000547
Bob Wilson9d84fb32010-09-14 20:59:49 +0000548def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
549def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
550def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000551
Bob Wilson92cb9322010-03-20 20:10:51 +0000552// ...with address register writeback:
553class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
554 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000555 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000556 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000557 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
558 "$Rn.addr = $wb", []> {
559 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000560 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000561}
Bob Wilson92cb9322010-03-20 20:10:51 +0000562
Owen Andersoncf667be2010-11-02 01:24:55 +0000563def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
564def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
565def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000566
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000567def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
568def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
569def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000570
Bob Wilson7de68142011-02-07 17:43:15 +0000571// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000572def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
573def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
574def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
575def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
576def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
577def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000578
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000579def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
580def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
581def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000582
Bob Wilson92cb9322010-03-20 20:10:51 +0000583// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000584def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
585def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
586def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
587
588def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
589def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
590def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000591
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000592} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
593
Bob Wilson8466fa12010-09-13 23:01:35 +0000594// Classes for VLD*LN pseudo-instructions with multi-register operands.
595// These are expanded to real instructions after register allocation.
596class VLDQLNPseudo<InstrItinClass itin>
597 : PseudoNLdSt<(outs QPR:$dst),
598 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
599 itin, "$src = $dst">;
600class VLDQLNWBPseudo<InstrItinClass itin>
601 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
602 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
603 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
604class VLDQQLNPseudo<InstrItinClass itin>
605 : PseudoNLdSt<(outs QQPR:$dst),
606 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
607 itin, "$src = $dst">;
608class VLDQQLNWBPseudo<InstrItinClass itin>
609 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
610 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
611 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
612class VLDQQQQLNPseudo<InstrItinClass itin>
613 : PseudoNLdSt<(outs QQQQPR:$dst),
614 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
615 itin, "$src = $dst">;
616class VLDQQQQLNWBPseudo<InstrItinClass itin>
617 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
618 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
619 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
620
Bob Wilsonb07c1712009-10-07 21:53:04 +0000621// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000622class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
623 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000624 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000625 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
626 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000627 "$src = $Vd",
628 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000629 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000630 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000631 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000632 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000633}
Mon P Wang183c6272011-05-09 17:47:27 +0000634class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
635 PatFrag LoadOp>
636 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
637 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
638 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
639 "$src = $Vd",
640 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
641 (i32 (LoadOp addrmode6oneL32:$Rn)),
642 imm:$lane))]> {
643 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000644 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000645}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000646class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
647 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
648 (i32 (LoadOp addrmode6:$addr)),
649 imm:$lane))];
650}
651
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000652def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
653 let Inst{7-5} = lane{2-0};
654}
655def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
656 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000657 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000658}
Mon P Wang183c6272011-05-09 17:47:27 +0000659def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000660 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000661 let Inst{5} = Rn{4};
662 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000663}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000664
665def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
666def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
667def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
668
Bob Wilson746fa172010-12-10 22:13:32 +0000669def : Pat<(vector_insert (v2f32 DPR:$src),
670 (f32 (load addrmode6:$addr)), imm:$lane),
671 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
672def : Pat<(vector_insert (v4f32 QPR:$src),
673 (f32 (load addrmode6:$addr)), imm:$lane),
674 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
675
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000676let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
677
678// ...with address register writeback:
679class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000680 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000681 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000682 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000683 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000684 "$src = $Vd, $Rn.addr = $wb", []> {
685 let DecoderMethod = "DecodeVLD1LN";
686}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000687
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000688def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
689 let Inst{7-5} = lane{2-0};
690}
691def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
692 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000693 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000694}
695def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
696 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000697 let Inst{5} = Rn{4};
698 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000699}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000700
701def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
702def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
703def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000704
Bob Wilson243fcc52009-09-01 04:26:28 +0000705// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000706class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000707 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000708 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
709 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000710 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000711 let Rm = 0b1111;
712 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000713 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000714}
Bob Wilson243fcc52009-09-01 04:26:28 +0000715
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000716def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
717 let Inst{7-5} = lane{2-0};
718}
719def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
720 let Inst{7-6} = lane{1-0};
721}
722def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
723 let Inst{7} = lane{0};
724}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000725
Evan Chengd2ca8132010-10-09 01:03:04 +0000726def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
727def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
728def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000729
Bob Wilson41315282010-03-20 20:39:53 +0000730// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000731def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
732 let Inst{7-6} = lane{1-0};
733}
734def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
735 let Inst{7} = lane{0};
736}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000737
Evan Chengd2ca8132010-10-09 01:03:04 +0000738def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
739def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000740
Bob Wilsona1023642010-03-20 20:47:18 +0000741// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000742class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000743 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000744 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000745 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000746 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
747 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
748 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000749 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000750}
Bob Wilsona1023642010-03-20 20:47:18 +0000751
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000752def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
753 let Inst{7-5} = lane{2-0};
754}
755def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
756 let Inst{7-6} = lane{1-0};
757}
758def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
759 let Inst{7} = lane{0};
760}
Bob Wilsona1023642010-03-20 20:47:18 +0000761
Evan Chengd2ca8132010-10-09 01:03:04 +0000762def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
763def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
764def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000765
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000766def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
767 let Inst{7-6} = lane{1-0};
768}
769def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
770 let Inst{7} = lane{0};
771}
Bob Wilsona1023642010-03-20 20:47:18 +0000772
Evan Chengd2ca8132010-10-09 01:03:04 +0000773def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
774def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000775
Bob Wilson243fcc52009-09-01 04:26:28 +0000776// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000777class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000778 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000779 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000780 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000781 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000782 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000783 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000784 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000785}
Bob Wilson243fcc52009-09-01 04:26:28 +0000786
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000787def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
788 let Inst{7-5} = lane{2-0};
789}
790def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
791 let Inst{7-6} = lane{1-0};
792}
793def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
794 let Inst{7} = lane{0};
795}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000796
Evan Cheng84f69e82010-10-09 01:45:34 +0000797def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
798def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
799def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000800
Bob Wilson41315282010-03-20 20:39:53 +0000801// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000802def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
803 let Inst{7-6} = lane{1-0};
804}
805def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
806 let Inst{7} = lane{0};
807}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000808
Evan Cheng84f69e82010-10-09 01:45:34 +0000809def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
810def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000811
Bob Wilsona1023642010-03-20 20:47:18 +0000812// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000813class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000814 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000815 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000816 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000817 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000818 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000819 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
820 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000821 []> {
822 let DecoderMethod = "DecodeVLD3LN";
823}
Bob Wilsona1023642010-03-20 20:47:18 +0000824
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000825def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
826 let Inst{7-5} = lane{2-0};
827}
828def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
829 let Inst{7-6} = lane{1-0};
830}
831def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
832 let Inst{7} = lane{0};
833}
Bob Wilsona1023642010-03-20 20:47:18 +0000834
Evan Cheng84f69e82010-10-09 01:45:34 +0000835def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
836def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
837def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000838
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000839def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
840 let Inst{7-6} = lane{1-0};
841}
842def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
843 let Inst{7} = lane{0};
844}
Bob Wilsona1023642010-03-20 20:47:18 +0000845
Evan Cheng84f69e82010-10-09 01:45:34 +0000846def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
847def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000848
Bob Wilson243fcc52009-09-01 04:26:28 +0000849// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000850class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000851 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000852 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000853 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000854 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000855 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000856 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000857 let Rm = 0b1111;
858 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000859 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000860}
Bob Wilson243fcc52009-09-01 04:26:28 +0000861
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000862def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
863 let Inst{7-5} = lane{2-0};
864}
865def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
866 let Inst{7-6} = lane{1-0};
867}
868def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
869 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000870 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000871}
Bob Wilson62e053e2009-10-08 22:53:57 +0000872
Evan Cheng10dc63f2010-10-09 04:07:58 +0000873def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
874def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
875def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000876
Bob Wilson41315282010-03-20 20:39:53 +0000877// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000878def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
879 let Inst{7-6} = lane{1-0};
880}
881def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
882 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000883 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000884}
Bob Wilson62e053e2009-10-08 22:53:57 +0000885
Evan Cheng10dc63f2010-10-09 04:07:58 +0000886def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
887def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000888
Bob Wilsona1023642010-03-20 20:47:18 +0000889// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000890class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000891 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000892 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000893 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000894 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000895 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000896"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
897"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000898 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000899 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000900 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000901}
Bob Wilsona1023642010-03-20 20:47:18 +0000902
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000903def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
904 let Inst{7-5} = lane{2-0};
905}
906def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
907 let Inst{7-6} = lane{1-0};
908}
909def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
910 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000911 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000912}
Bob Wilsona1023642010-03-20 20:47:18 +0000913
Evan Cheng10dc63f2010-10-09 04:07:58 +0000914def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
915def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
916def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000917
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000918def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
919 let Inst{7-6} = lane{1-0};
920}
921def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
922 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000923 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000924}
Bob Wilsona1023642010-03-20 20:47:18 +0000925
Evan Cheng10dc63f2010-10-09 04:07:58 +0000926def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
927def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000928
Bob Wilson2a0e9742010-11-27 06:35:16 +0000929} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
930
Bob Wilsonb07c1712009-10-07 21:53:04 +0000931// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000932class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000933 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000934 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000935 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000936 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000937 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000938 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000939}
940class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
941 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000942 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000943}
944
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000945def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
946def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
947def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000948
949def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
950def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
951def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
952
Bob Wilson746fa172010-12-10 22:13:32 +0000953def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
954 (VLD1DUPd32 addrmode6:$addr)>;
955def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
956 (VLD1DUPq32Pseudo addrmode6:$addr)>;
957
Bob Wilson2a0e9742010-11-27 06:35:16 +0000958let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
959
Bob Wilson20d55152010-12-10 22:13:24 +0000960class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000961 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000962 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000963 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
964 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000965 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000966 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000967}
968
Bob Wilson20d55152010-12-10 22:13:24 +0000969def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
970def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
971def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000972
973// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000974class VLD1DUPWB<bits<4> op7_4, string Dt>
975 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000976 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000977 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
978 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000979 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000980}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000981class VLD1QDUPWB<bits<4> op7_4, string Dt>
982 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000983 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000984 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
985 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000986 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000987}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000988
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000989def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
990def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
991def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000992
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000993def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
994def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
995def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000996
997def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
998def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
999def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1000
Bob Wilsonb07c1712009-10-07 21:53:04 +00001001// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001002class VLD2DUP<bits<4> op7_4, string Dt>
1003 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001004 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001005 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1006 let Rm = 0b1111;
1007 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001008 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001009}
1010
1011def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1012def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1013def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1014
1015def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1016def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1017def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1018
1019// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001020def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1021def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1022def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001023
1024// ...with address register writeback:
1025class VLD2DUPWB<bits<4> op7_4, string Dt>
1026 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001027 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001028 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1029 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001030 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001031}
1032
1033def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1034def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1035def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1036
Bob Wilson173fb142010-11-30 00:00:38 +00001037def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1038def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1039def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001040
1041def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1042def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1043def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1044
Bob Wilsonb07c1712009-10-07 21:53:04 +00001045// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001046class VLD3DUP<bits<4> op7_4, string Dt>
1047 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001048 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001049 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1050 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001051 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001052 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001053}
1054
1055def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1056def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1057def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1058
1059def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1060def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1061def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1062
1063// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001064def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1065def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1066def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001067
1068// ...with address register writeback:
1069class VLD3DUPWB<bits<4> op7_4, string Dt>
1070 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001071 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001072 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1073 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001074 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001075 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001076}
1077
1078def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1079def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1080def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1081
Bob Wilson173fb142010-11-30 00:00:38 +00001082def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1083def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1084def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001085
1086def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1087def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1088def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1089
Bob Wilsonb07c1712009-10-07 21:53:04 +00001090// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001091class VLD4DUP<bits<4> op7_4, string Dt>
1092 : NLdSt<1, 0b10, 0b1111, op7_4,
1093 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001094 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001095 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1096 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001097 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001098 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001099}
1100
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001101def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1102def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1103def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001104
1105def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1106def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1107def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1108
1109// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001110def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1111def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1112def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001113
1114// ...with address register writeback:
1115class VLD4DUPWB<bits<4> op7_4, string Dt>
1116 : NLdSt<1, 0b10, 0b1111, op7_4,
1117 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001118 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001119 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001120 "$Rn.addr = $wb", []> {
1121 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001122 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001123}
1124
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001125def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1126def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1127def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1128
1129def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1130def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1131def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001132
1133def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1134def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1135def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1136
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001137} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001138
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001139let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001140
Bob Wilson709d5922010-08-25 23:27:42 +00001141// Classes for VST* pseudo-instructions with multi-register operands.
1142// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001143class VSTQPseudo<InstrItinClass itin>
1144 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1145class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001146 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001147 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001148 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001149class VSTQQPseudo<InstrItinClass itin>
1150 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1151class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001152 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001153 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001154 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001155class VSTQQQQPseudo<InstrItinClass itin>
1156 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001157class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001158 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001159 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001160 "$addr.addr = $wb">;
1161
Bob Wilson11d98992010-03-23 06:20:33 +00001162// VST1 : Vector Store (multiple single elements)
1163class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001164 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1165 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001166 let Rm = 0b1111;
1167 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001168 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001169}
Bob Wilson11d98992010-03-23 06:20:33 +00001170class VST1Q<bits<4> op7_4, string Dt>
1171 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001172 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1173 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1174 let Rm = 0b1111;
1175 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001176 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001177}
Bob Wilson11d98992010-03-23 06:20:33 +00001178
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001179def VST1d8 : VST1D<{0,0,0,?}, "8">;
1180def VST1d16 : VST1D<{0,1,0,?}, "16">;
1181def VST1d32 : VST1D<{1,0,0,?}, "32">;
1182def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001183
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001184def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1185def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1186def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1187def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001188
Evan Cheng60ff8792010-10-11 22:03:18 +00001189def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1190def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1191def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1192def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001193
Bob Wilson25eb5012010-03-20 20:54:36 +00001194// ...with address register writeback:
1195class VST1DWB<bits<4> op7_4, string Dt>
1196 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001197 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1198 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1199 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001200 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001201}
Bob Wilson25eb5012010-03-20 20:54:36 +00001202class VST1QWB<bits<4> op7_4, string Dt>
1203 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001204 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1205 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1206 "$Rn.addr = $wb", []> {
1207 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001208 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001209}
Bob Wilson25eb5012010-03-20 20:54:36 +00001210
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001211def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1212def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1213def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1214def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001215
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001216def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1217def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1218def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1219def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001220
Evan Cheng60ff8792010-10-11 22:03:18 +00001221def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1222def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1223def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1224def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001225
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001226// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001227class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001228 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001229 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1230 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1231 let Rm = 0b1111;
1232 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001233 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001234}
Bob Wilson25eb5012010-03-20 20:54:36 +00001235class VST1D3WB<bits<4> op7_4, string Dt>
1236 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001237 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001238 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001239 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1240 "$Rn.addr = $wb", []> {
1241 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001242 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001243}
Bob Wilson052ba452010-03-22 18:22:06 +00001244
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001245def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1246def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1247def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1248def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001249
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001250def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1251def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1252def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1253def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001254
Evan Cheng60ff8792010-10-11 22:03:18 +00001255def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1256def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001257
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001258// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001259class VST1D4<bits<4> op7_4, string Dt>
1260 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001261 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1262 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001263 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001264 let Rm = 0b1111;
1265 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001266 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001267}
Bob Wilson25eb5012010-03-20 20:54:36 +00001268class VST1D4WB<bits<4> op7_4, string Dt>
1269 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001270 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001271 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001272 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1273 "$Rn.addr = $wb", []> {
1274 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001275 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001276}
Bob Wilson25eb5012010-03-20 20:54:36 +00001277
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001278def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1279def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1280def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1281def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001282
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001283def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1284def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1285def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1286def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001287
Evan Cheng60ff8792010-10-11 22:03:18 +00001288def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1289def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001290
Bob Wilsonb36ec862009-08-06 18:47:44 +00001291// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001292class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1293 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001294 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1295 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1296 let Rm = 0b1111;
1297 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001298 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001299}
Bob Wilson95808322010-03-18 20:18:39 +00001300class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001301 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001302 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1303 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001304 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001305 let Rm = 0b1111;
1306 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001307 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001308}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001309
Owen Andersond2f37942010-11-02 21:16:58 +00001310def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1311def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1312def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001313
Owen Andersond2f37942010-11-02 21:16:58 +00001314def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1315def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1316def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001317
Evan Cheng60ff8792010-10-11 22:03:18 +00001318def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1319def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1320def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001321
Evan Cheng60ff8792010-10-11 22:03:18 +00001322def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1323def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1324def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001325
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001326// ...with address register writeback:
1327class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1328 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001329 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1330 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1331 "$Rn.addr = $wb", []> {
1332 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001333 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001334}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001335class VST2QWB<bits<4> op7_4, string Dt>
1336 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001337 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001338 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001339 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1340 "$Rn.addr = $wb", []> {
1341 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001342 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001343}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001344
Owen Andersond2f37942010-11-02 21:16:58 +00001345def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1346def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1347def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001348
Owen Andersond2f37942010-11-02 21:16:58 +00001349def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1350def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1351def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001352
Evan Cheng60ff8792010-10-11 22:03:18 +00001353def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1354def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1355def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001356
Evan Cheng60ff8792010-10-11 22:03:18 +00001357def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1358def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1359def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001360
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001361// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001362def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1363def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1364def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1365def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1366def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1367def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001368
Bob Wilsonb36ec862009-08-06 18:47:44 +00001369// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001370class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1371 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001372 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1373 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1374 let Rm = 0b1111;
1375 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001376 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001377}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001378
Owen Andersona1a45fd2010-11-02 21:47:03 +00001379def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1380def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1381def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001382
Evan Cheng60ff8792010-10-11 22:03:18 +00001383def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1384def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1385def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001386
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001387// ...with address register writeback:
1388class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1389 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001390 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001391 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001392 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1393 "$Rn.addr = $wb", []> {
1394 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001395 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001396}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001397
Owen Andersona1a45fd2010-11-02 21:47:03 +00001398def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1399def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1400def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001401
Evan Cheng60ff8792010-10-11 22:03:18 +00001402def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1403def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1404def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001405
Bob Wilson7de68142011-02-07 17:43:15 +00001406// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001407def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1408def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1409def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1410def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1411def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1412def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001413
Evan Cheng60ff8792010-10-11 22:03:18 +00001414def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1415def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1416def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001417
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001418// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001419def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1420def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1421def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1422
Evan Cheng60ff8792010-10-11 22:03:18 +00001423def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1424def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1425def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001426
Bob Wilsonb36ec862009-08-06 18:47:44 +00001427// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001428class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1429 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001430 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1431 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001432 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001433 let Rm = 0b1111;
1434 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001435 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001436}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001437
Owen Andersona1a45fd2010-11-02 21:47:03 +00001438def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1439def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1440def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001441
Evan Cheng60ff8792010-10-11 22:03:18 +00001442def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1443def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1444def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001445
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001446// ...with address register writeback:
1447class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1448 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001449 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001450 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001451 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1452 "$Rn.addr = $wb", []> {
1453 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001454 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001455}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001456
Owen Andersona1a45fd2010-11-02 21:47:03 +00001457def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1458def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1459def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001460
Evan Cheng60ff8792010-10-11 22:03:18 +00001461def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1462def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1463def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001464
Bob Wilson7de68142011-02-07 17:43:15 +00001465// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001466def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1467def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1468def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1469def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1470def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1471def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001472
Evan Cheng60ff8792010-10-11 22:03:18 +00001473def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1474def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1475def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001476
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001477// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001478def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1479def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1480def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1481
Evan Cheng60ff8792010-10-11 22:03:18 +00001482def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1483def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1484def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001485
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001486} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1487
Bob Wilson8466fa12010-09-13 23:01:35 +00001488// Classes for VST*LN pseudo-instructions with multi-register operands.
1489// These are expanded to real instructions after register allocation.
1490class VSTQLNPseudo<InstrItinClass itin>
1491 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1492 itin, "">;
1493class VSTQLNWBPseudo<InstrItinClass itin>
1494 : PseudoNLdSt<(outs GPR:$wb),
1495 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1496 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1497class VSTQQLNPseudo<InstrItinClass itin>
1498 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1499 itin, "">;
1500class VSTQQLNWBPseudo<InstrItinClass itin>
1501 : PseudoNLdSt<(outs GPR:$wb),
1502 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1503 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1504class VSTQQQQLNPseudo<InstrItinClass itin>
1505 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1506 itin, "">;
1507class VSTQQQQLNWBPseudo<InstrItinClass itin>
1508 : PseudoNLdSt<(outs GPR:$wb),
1509 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1510 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1511
Bob Wilsonb07c1712009-10-07 21:53:04 +00001512// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001513class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1514 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001515 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001516 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001517 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1518 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001519 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001520 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001521}
Mon P Wang183c6272011-05-09 17:47:27 +00001522class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1523 PatFrag StoreOp, SDNode ExtractOp>
1524 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1525 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1526 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001527 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001528 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001529 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001530}
Bob Wilsond168cef2010-11-03 16:24:53 +00001531class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1532 : VSTQLNPseudo<IIC_VST1ln> {
1533 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1534 addrmode6:$addr)];
1535}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001536
Bob Wilsond168cef2010-11-03 16:24:53 +00001537def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1538 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001539 let Inst{7-5} = lane{2-0};
1540}
Bob Wilsond168cef2010-11-03 16:24:53 +00001541def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1542 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001543 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001544 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001545}
Mon P Wang183c6272011-05-09 17:47:27 +00001546
1547def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001548 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001549 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001550}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001551
Bob Wilsond168cef2010-11-03 16:24:53 +00001552def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1553def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1554def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001555
Bob Wilson746fa172010-12-10 22:13:32 +00001556def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1557 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1558def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1559 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1560
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001561// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001562class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1563 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001564 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001565 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001566 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001567 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001568 "$Rn.addr = $wb",
1569 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001570 addrmode6:$Rn, am6offset:$Rm))]> {
1571 let DecoderMethod = "DecodeVST1LN";
1572}
Bob Wilsonda525062011-02-25 06:42:42 +00001573class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1574 : VSTQLNWBPseudo<IIC_VST1lnu> {
1575 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1576 addrmode6:$addr, am6offset:$offset))];
1577}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001578
Bob Wilsonda525062011-02-25 06:42:42 +00001579def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1580 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001581 let Inst{7-5} = lane{2-0};
1582}
Bob Wilsonda525062011-02-25 06:42:42 +00001583def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1584 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001585 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001586 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001587}
Bob Wilsonda525062011-02-25 06:42:42 +00001588def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1589 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001590 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001591 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001592}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001593
Bob Wilsonda525062011-02-25 06:42:42 +00001594def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1595def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1596def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1597
1598let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001599
Bob Wilson8a3198b2009-09-01 18:51:56 +00001600// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001601class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001602 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001603 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1604 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001605 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001606 let Rm = 0b1111;
1607 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001608 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001609}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001610
Owen Andersonb20594f2010-11-02 22:18:18 +00001611def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1612 let Inst{7-5} = lane{2-0};
1613}
1614def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1615 let Inst{7-6} = lane{1-0};
1616}
1617def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1618 let Inst{7} = lane{0};
1619}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001620
Evan Cheng60ff8792010-10-11 22:03:18 +00001621def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1622def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1623def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001624
Bob Wilson41315282010-03-20 20:39:53 +00001625// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001626def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1627 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001628 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001629}
1630def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1631 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001632 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001633}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001634
Evan Cheng60ff8792010-10-11 22:03:18 +00001635def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1636def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001637
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001638// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001639class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001640 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001641 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001642 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001643 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001644 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001645 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001646 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001647}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001648
Owen Andersonb20594f2010-11-02 22:18:18 +00001649def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1650 let Inst{7-5} = lane{2-0};
1651}
1652def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1653 let Inst{7-6} = lane{1-0};
1654}
1655def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1656 let Inst{7} = lane{0};
1657}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001658
Evan Cheng60ff8792010-10-11 22:03:18 +00001659def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1660def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1661def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001662
Owen Andersonb20594f2010-11-02 22:18:18 +00001663def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1664 let Inst{7-6} = lane{1-0};
1665}
1666def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1667 let Inst{7} = lane{0};
1668}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001669
Evan Cheng60ff8792010-10-11 22:03:18 +00001670def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1671def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001672
Bob Wilson8a3198b2009-09-01 18:51:56 +00001673// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001674class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001675 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001676 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001677 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001678 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1679 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001680 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001681}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001682
Owen Andersonb20594f2010-11-02 22:18:18 +00001683def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1684 let Inst{7-5} = lane{2-0};
1685}
1686def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1687 let Inst{7-6} = lane{1-0};
1688}
1689def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1690 let Inst{7} = lane{0};
1691}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001692
Evan Cheng60ff8792010-10-11 22:03:18 +00001693def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1694def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1695def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001696
Bob Wilson41315282010-03-20 20:39:53 +00001697// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001698def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1699 let Inst{7-6} = lane{1-0};
1700}
1701def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1702 let Inst{7} = lane{0};
1703}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001704
Evan Cheng60ff8792010-10-11 22:03:18 +00001705def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1706def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001707
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001708// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001709class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001710 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001711 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001712 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001713 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001714 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001715 "$Rn.addr = $wb", []> {
1716 let DecoderMethod = "DecodeVST3LN";
1717}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001718
Owen Andersonb20594f2010-11-02 22:18:18 +00001719def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1720 let Inst{7-5} = lane{2-0};
1721}
1722def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1723 let Inst{7-6} = lane{1-0};
1724}
1725def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1726 let Inst{7} = lane{0};
1727}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001728
Evan Cheng60ff8792010-10-11 22:03:18 +00001729def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1730def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1731def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001732
Owen Andersonb20594f2010-11-02 22:18:18 +00001733def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1734 let Inst{7-6} = lane{1-0};
1735}
1736def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1737 let Inst{7} = lane{0};
1738}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001739
Evan Cheng60ff8792010-10-11 22:03:18 +00001740def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1741def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001742
Bob Wilson8a3198b2009-09-01 18:51:56 +00001743// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001744class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001745 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001746 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001747 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001748 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001749 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001750 let Rm = 0b1111;
1751 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001752 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001753}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001754
Owen Andersonb20594f2010-11-02 22:18:18 +00001755def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1756 let Inst{7-5} = lane{2-0};
1757}
1758def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1759 let Inst{7-6} = lane{1-0};
1760}
1761def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1762 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001763 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001764}
Bob Wilson56311392009-10-09 00:01:36 +00001765
Evan Cheng60ff8792010-10-11 22:03:18 +00001766def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1767def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1768def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001769
Bob Wilson41315282010-03-20 20:39:53 +00001770// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001771def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1772 let Inst{7-6} = lane{1-0};
1773}
1774def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1775 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001776 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001777}
Bob Wilson56311392009-10-09 00:01:36 +00001778
Evan Cheng60ff8792010-10-11 22:03:18 +00001779def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1780def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001781
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001782// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001783class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001784 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001785 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001786 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001787 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001788 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1789 "$Rn.addr = $wb", []> {
1790 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001791 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001792}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001793
Owen Andersonb20594f2010-11-02 22:18:18 +00001794def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1795 let Inst{7-5} = lane{2-0};
1796}
1797def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1798 let Inst{7-6} = lane{1-0};
1799}
1800def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1801 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001802 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001803}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001804
Evan Cheng60ff8792010-10-11 22:03:18 +00001805def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1806def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1807def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001808
Owen Andersonb20594f2010-11-02 22:18:18 +00001809def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1810 let Inst{7-6} = lane{1-0};
1811}
1812def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1813 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001814 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001815}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001816
Evan Cheng60ff8792010-10-11 22:03:18 +00001817def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1818def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001819
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001820} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001821
Bob Wilson205a5ca2009-07-08 18:11:30 +00001822
Bob Wilson5bafff32009-06-22 23:27:02 +00001823//===----------------------------------------------------------------------===//
1824// NEON pattern fragments
1825//===----------------------------------------------------------------------===//
1826
1827// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001828def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001829 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1830 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001831}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001832def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001833 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1834 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001835}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001836def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001837 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1838 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001839}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001840def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001841 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1842 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001843}]>;
1844
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001845// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001846def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001847 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1848 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001849}]>;
1850
Bob Wilson5bafff32009-06-22 23:27:02 +00001851// Translate lane numbers from Q registers to D subregs.
1852def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001854}]>;
1855def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001857}]>;
1858def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001860}]>;
1861
1862//===----------------------------------------------------------------------===//
1863// Instruction Classes
1864//===----------------------------------------------------------------------===//
1865
Bob Wilson4711d5c2010-12-13 23:02:37 +00001866// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001867class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001868 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1869 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001870 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1871 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1872 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001873class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001874 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1875 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001876 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1877 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1878 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001879
Bob Wilson69bfbd62010-02-17 22:42:54 +00001880// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001881class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001882 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001883 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001884 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001885 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1886 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1887 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001888class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001889 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001890 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001891 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001892 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1893 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1894 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001895
Bob Wilson973a0742010-08-30 20:02:30 +00001896// Narrow 2-register operations.
1897class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1898 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1899 InstrItinClass itin, string OpcodeStr, string Dt,
1900 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001901 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1902 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1903 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001904
Bob Wilson5bafff32009-06-22 23:27:02 +00001905// Narrow 2-register intrinsics.
1906class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1907 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001908 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001909 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001910 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1911 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1912 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001913
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001914// Long 2-register operations (currently only used for VMOVL).
1915class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1916 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1917 InstrItinClass itin, string OpcodeStr, string Dt,
1918 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001919 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1920 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1921 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001922
Bob Wilson04063562010-12-15 22:14:12 +00001923// Long 2-register intrinsics.
1924class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1925 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1926 InstrItinClass itin, string OpcodeStr, string Dt,
1927 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1928 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1929 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1930 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1931
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001932// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001933class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001934 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001935 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001936 OpcodeStr, Dt, "$Vd, $Vm",
1937 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001938class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001939 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001940 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1941 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1942 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001943
Bob Wilson4711d5c2010-12-13 23:02:37 +00001944// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001945class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001946 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001947 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001948 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001949 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1950 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1951 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001952 let isCommutable = Commutable;
1953}
1954// Same as N3VD but no data type.
1955class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1956 InstrItinClass itin, string OpcodeStr,
1957 ValueType ResTy, ValueType OpTy,
1958 SDNode OpNode, bit Commutable>
1959 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001960 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1961 OpcodeStr, "$Vd, $Vn, $Vm", "",
1962 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001963 let isCommutable = Commutable;
1964}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001965
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001966class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001967 InstrItinClass itin, string OpcodeStr, string Dt,
1968 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001969 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00001970 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
1971 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00001972 [(set (Ty DPR:$Vd),
1973 (Ty (ShOp (Ty DPR:$Vn),
1974 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001975 let isCommutable = 0;
1976}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001977class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001978 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001979 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00001980 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
1981 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00001982 [(set (Ty DPR:$Vd),
1983 (Ty (ShOp (Ty DPR:$Vn),
1984 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001985 let isCommutable = 0;
1986}
1987
Bob Wilson5bafff32009-06-22 23:27:02 +00001988class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001989 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001990 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001991 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001992 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1993 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1994 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001995 let isCommutable = Commutable;
1996}
1997class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1998 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001999 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002000 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002001 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2002 OpcodeStr, "$Vd, $Vn, $Vm", "",
2003 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002004 let isCommutable = Commutable;
2005}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002006class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002007 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002008 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002009 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002010 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2011 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002012 [(set (ResTy QPR:$Vd),
2013 (ResTy (ShOp (ResTy QPR:$Vn),
2014 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002015 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002016 let isCommutable = 0;
2017}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002018class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002019 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002020 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002021 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2022 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002023 [(set (ResTy QPR:$Vd),
2024 (ResTy (ShOp (ResTy QPR:$Vn),
2025 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002026 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002027 let isCommutable = 0;
2028}
Bob Wilson5bafff32009-06-22 23:27:02 +00002029
2030// Basic 3-register intrinsics, both double- and quad-register.
2031class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002032 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002033 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002034 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002035 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2036 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2037 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002038 let isCommutable = Commutable;
2039}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002040class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002041 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002042 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002043 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2044 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002045 [(set (Ty DPR:$Vd),
2046 (Ty (IntOp (Ty DPR:$Vn),
2047 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002048 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002049 let isCommutable = 0;
2050}
David Goodwin658ea602009-09-25 18:38:29 +00002051class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002052 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002053 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002054 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2055 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002056 [(set (Ty DPR:$Vd),
2057 (Ty (IntOp (Ty DPR:$Vn),
2058 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002059 let isCommutable = 0;
2060}
Owen Anderson3557d002010-10-26 20:56:57 +00002061class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2062 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002063 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002064 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2065 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2066 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2067 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002068 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002069}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002070
Bob Wilson5bafff32009-06-22 23:27:02 +00002071class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002072 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002073 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002074 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002075 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2076 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2077 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002078 let isCommutable = Commutable;
2079}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002080class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002081 string OpcodeStr, string Dt,
2082 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002083 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002084 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2085 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002086 [(set (ResTy QPR:$Vd),
2087 (ResTy (IntOp (ResTy QPR:$Vn),
2088 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002089 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002090 let isCommutable = 0;
2091}
David Goodwin658ea602009-09-25 18:38:29 +00002092class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002093 string OpcodeStr, string Dt,
2094 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002095 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002096 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2097 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002098 [(set (ResTy QPR:$Vd),
2099 (ResTy (IntOp (ResTy QPR:$Vn),
2100 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002101 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002102 let isCommutable = 0;
2103}
Owen Anderson3557d002010-10-26 20:56:57 +00002104class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2105 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002106 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002107 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2108 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2109 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2110 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002111 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002112}
Bob Wilson5bafff32009-06-22 23:27:02 +00002113
Bob Wilson4711d5c2010-12-13 23:02:37 +00002114// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002115class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002116 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002117 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002118 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002119 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2120 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2121 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2122 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2123
David Goodwin658ea602009-09-25 18:38:29 +00002124class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002125 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002126 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002127 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002128 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002129 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002130 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002131 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002132 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002133 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002134 (Ty (MulOp DPR:$Vn,
2135 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002136 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002137class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002138 string OpcodeStr, string Dt,
2139 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002140 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002141 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002142 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002143 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002144 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002145 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002146 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002147 (Ty (MulOp DPR:$Vn,
2148 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002149 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002150
Bob Wilson5bafff32009-06-22 23:27:02 +00002151class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002152 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002153 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002154 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002155 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2156 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2157 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2158 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002159class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002160 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002161 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002162 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002163 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002164 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002165 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002166 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002167 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002168 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002169 (ResTy (MulOp QPR:$Vn,
2170 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002171 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002172class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002173 string OpcodeStr, string Dt,
2174 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002175 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002176 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002177 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002178 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002179 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002180 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002181 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002182 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002183 (ResTy (MulOp QPR:$Vn,
2184 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002185 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002186
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002187// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2188class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2189 InstrItinClass itin, string OpcodeStr, string Dt,
2190 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2191 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002192 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2193 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2194 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2195 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002196class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2197 InstrItinClass itin, string OpcodeStr, string Dt,
2198 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2199 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002200 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2201 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2202 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2203 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002204
Bob Wilson5bafff32009-06-22 23:27:02 +00002205// Neon 3-argument intrinsics, both double- and quad-register.
2206// The destination register is also used as the first source operand register.
2207class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002208 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002209 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002210 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002211 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2212 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2213 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2214 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002215class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002216 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002217 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002218 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002219 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2220 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2221 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2222 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002223
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002224// Long Multiply-Add/Sub operations.
2225class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2226 InstrItinClass itin, string OpcodeStr, string Dt,
2227 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2228 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002229 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2230 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2231 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2232 (TyQ (MulOp (TyD DPR:$Vn),
2233 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002234class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2235 InstrItinClass itin, string OpcodeStr, string Dt,
2236 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002237 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002238 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002239 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002240 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002241 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002242 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002243 (TyQ (MulOp (TyD DPR:$Vn),
2244 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002245 imm:$lane))))))]>;
2246class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2247 InstrItinClass itin, string OpcodeStr, string Dt,
2248 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002249 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002250 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002251 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002252 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002253 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002254 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002255 (TyQ (MulOp (TyD DPR:$Vn),
2256 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002257 imm:$lane))))))]>;
2258
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002259// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2260class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2261 InstrItinClass itin, string OpcodeStr, string Dt,
2262 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2263 SDNode OpNode>
2264 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002265 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2266 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2267 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2268 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2269 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002270
Bob Wilson5bafff32009-06-22 23:27:02 +00002271// Neon Long 3-argument intrinsic. The destination register is
2272// a quad-register and is also used as the first source operand register.
2273class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002274 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002275 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002276 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002277 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2278 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2279 [(set QPR:$Vd,
2280 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002281class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002282 string OpcodeStr, string Dt,
2283 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002284 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002285 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002286 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002287 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002288 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002289 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002290 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002291 (OpTy DPR:$Vn),
2292 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002293 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002294class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2295 InstrItinClass itin, string OpcodeStr, string Dt,
2296 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002297 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002298 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002299 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002300 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002301 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002302 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002303 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002304 (OpTy DPR:$Vn),
2305 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002306 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002307
Bob Wilson5bafff32009-06-22 23:27:02 +00002308// Narrowing 3-register intrinsics.
2309class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002310 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002311 Intrinsic IntOp, bit Commutable>
2312 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002313 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2314 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2315 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002316 let isCommutable = Commutable;
2317}
2318
Bob Wilson04d6c282010-08-29 05:57:34 +00002319// Long 3-register operations.
2320class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2321 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002322 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2323 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002324 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2325 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2326 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002327 let isCommutable = Commutable;
2328}
2329class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2330 InstrItinClass itin, string OpcodeStr, string Dt,
2331 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002332 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002333 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2334 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002335 [(set QPR:$Vd,
2336 (TyQ (OpNode (TyD DPR:$Vn),
2337 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002338class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2339 InstrItinClass itin, string OpcodeStr, string Dt,
2340 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002341 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002342 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2343 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002344 [(set QPR:$Vd,
2345 (TyQ (OpNode (TyD DPR:$Vn),
2346 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002347
2348// Long 3-register operations with explicitly extended operands.
2349class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2350 InstrItinClass itin, string OpcodeStr, string Dt,
2351 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2352 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002353 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002354 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2355 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2356 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2357 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002358 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002359}
2360
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002361// Long 3-register intrinsics with explicit extend (VABDL).
2362class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2363 InstrItinClass itin, string OpcodeStr, string Dt,
2364 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2365 bit Commutable>
2366 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002367 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2368 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2369 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2370 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002371 let isCommutable = Commutable;
2372}
2373
Bob Wilson5bafff32009-06-22 23:27:02 +00002374// Long 3-register intrinsics.
2375class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002376 InstrItinClass itin, string OpcodeStr, string Dt,
2377 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002378 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002379 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2380 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2381 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002382 let isCommutable = Commutable;
2383}
David Goodwin658ea602009-09-25 18:38:29 +00002384class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002385 string OpcodeStr, string Dt,
2386 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002387 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002388 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2389 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002390 [(set (ResTy QPR:$Vd),
2391 (ResTy (IntOp (OpTy DPR:$Vn),
2392 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002393 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002394class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2395 InstrItinClass itin, string OpcodeStr, string Dt,
2396 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002397 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002398 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2399 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002400 [(set (ResTy QPR:$Vd),
2401 (ResTy (IntOp (OpTy DPR:$Vn),
2402 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002403 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002404
Bob Wilson04d6c282010-08-29 05:57:34 +00002405// Wide 3-register operations.
2406class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2407 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2408 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002409 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002410 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2411 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2412 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2413 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002414 let isCommutable = Commutable;
2415}
2416
2417// Pairwise long 2-register intrinsics, both double- and quad-register.
2418class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002419 bits<2> op17_16, bits<5> op11_7, bit op4,
2420 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002421 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002422 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2423 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2424 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002425class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002426 bits<2> op17_16, bits<5> op11_7, bit op4,
2427 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002428 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002429 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2430 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2431 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002432
2433// Pairwise long 2-register accumulate intrinsics,
2434// both double- and quad-register.
2435// The destination register is also used as the first source operand register.
2436class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002437 bits<2> op17_16, bits<5> op11_7, bit op4,
2438 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002439 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2440 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002441 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2442 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2443 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002444class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002445 bits<2> op17_16, bits<5> op11_7, bit op4,
2446 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002447 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2448 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002449 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2450 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2451 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002452
2453// Shift by immediate,
2454// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002455class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002456 Format f, InstrItinClass itin, Operand ImmTy,
2457 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002458 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002459 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002460 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2461 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002462class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002463 Format f, InstrItinClass itin, Operand ImmTy,
2464 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002465 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002466 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002467 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2468 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002469
Johnny Chen6c8648b2010-03-17 23:26:50 +00002470// Long shift by immediate.
2471class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2472 string OpcodeStr, string Dt,
2473 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2474 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002475 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2476 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2477 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002478 (i32 imm:$SIMM))))]>;
2479
Bob Wilson5bafff32009-06-22 23:27:02 +00002480// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002481class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002482 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002483 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002484 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002485 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002486 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2487 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002488 (i32 imm:$SIMM))))]>;
2489
2490// Shift right by immediate and accumulate,
2491// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002492class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002493 Operand ImmTy, string OpcodeStr, string Dt,
2494 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002495 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002496 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002497 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2498 [(set DPR:$Vd, (Ty (add DPR:$src1,
2499 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002500class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002501 Operand ImmTy, string OpcodeStr, string Dt,
2502 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002503 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002504 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002505 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2506 [(set QPR:$Vd, (Ty (add QPR:$src1,
2507 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002508
2509// Shift by immediate and insert,
2510// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002511class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002512 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2513 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002514 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002515 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002516 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2517 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002518class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002519 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2520 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002521 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002522 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002523 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2524 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002525
2526// Convert, with fractional bits immediate,
2527// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002528class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002529 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002530 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002531 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002532 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2533 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2534 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002535class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002536 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002537 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002538 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002539 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2540 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2541 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002542
2543//===----------------------------------------------------------------------===//
2544// Multiclasses
2545//===----------------------------------------------------------------------===//
2546
Bob Wilson916ac5b2009-10-03 04:44:16 +00002547// Abbreviations used in multiclass suffixes:
2548// Q = quarter int (8 bit) elements
2549// H = half int (16 bit) elements
2550// S = single int (32 bit) elements
2551// D = double int (64 bit) elements
2552
Bob Wilson094dd802010-12-18 00:42:58 +00002553// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002554
Bob Wilson094dd802010-12-18 00:42:58 +00002555// Neon 2-register comparisons.
2556// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002557multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2558 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002559 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002560 // 64-bit vector types.
2561 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002562 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002563 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002564 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002565 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002566 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002567 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002568 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002569 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002570 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002571 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002572 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002573 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002574 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002575 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002576 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002577 let Inst{10} = 1; // overwrite F = 1
2578 }
2579
2580 // 128-bit vector types.
2581 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002582 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002583 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002584 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002585 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002586 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002587 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002588 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002589 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002590 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002591 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002592 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002593 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002594 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002595 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002596 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002597 let Inst{10} = 1; // overwrite F = 1
2598 }
2599}
2600
Bob Wilson094dd802010-12-18 00:42:58 +00002601
2602// Neon 2-register vector intrinsics,
2603// element sizes of 8, 16 and 32 bits:
2604multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2605 bits<5> op11_7, bit op4,
2606 InstrItinClass itinD, InstrItinClass itinQ,
2607 string OpcodeStr, string Dt, Intrinsic IntOp> {
2608 // 64-bit vector types.
2609 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2610 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2611 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2612 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2613 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2614 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2615
2616 // 128-bit vector types.
2617 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2618 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2619 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2620 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2621 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2622 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2623}
2624
2625
2626// Neon Narrowing 2-register vector operations,
2627// source operand element sizes of 16, 32 and 64 bits:
2628multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2629 bits<5> op11_7, bit op6, bit op4,
2630 InstrItinClass itin, string OpcodeStr, string Dt,
2631 SDNode OpNode> {
2632 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2633 itin, OpcodeStr, !strconcat(Dt, "16"),
2634 v8i8, v8i16, OpNode>;
2635 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2636 itin, OpcodeStr, !strconcat(Dt, "32"),
2637 v4i16, v4i32, OpNode>;
2638 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2639 itin, OpcodeStr, !strconcat(Dt, "64"),
2640 v2i32, v2i64, OpNode>;
2641}
2642
2643// Neon Narrowing 2-register vector intrinsics,
2644// source operand element sizes of 16, 32 and 64 bits:
2645multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2646 bits<5> op11_7, bit op6, bit op4,
2647 InstrItinClass itin, string OpcodeStr, string Dt,
2648 Intrinsic IntOp> {
2649 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2650 itin, OpcodeStr, !strconcat(Dt, "16"),
2651 v8i8, v8i16, IntOp>;
2652 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2653 itin, OpcodeStr, !strconcat(Dt, "32"),
2654 v4i16, v4i32, IntOp>;
2655 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2656 itin, OpcodeStr, !strconcat(Dt, "64"),
2657 v2i32, v2i64, IntOp>;
2658}
2659
2660
2661// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2662// source operand element sizes of 16, 32 and 64 bits:
2663multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2664 string OpcodeStr, string Dt, SDNode OpNode> {
2665 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2666 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2667 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2668 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2669 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2670 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2671}
2672
2673
Bob Wilson5bafff32009-06-22 23:27:02 +00002674// Neon 3-register vector operations.
2675
2676// First with only element sizes of 8, 16 and 32 bits:
2677multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002678 InstrItinClass itinD16, InstrItinClass itinD32,
2679 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002680 string OpcodeStr, string Dt,
2681 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002682 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002683 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002684 OpcodeStr, !strconcat(Dt, "8"),
2685 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002686 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002687 OpcodeStr, !strconcat(Dt, "16"),
2688 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002689 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002690 OpcodeStr, !strconcat(Dt, "32"),
2691 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002692
2693 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002694 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002695 OpcodeStr, !strconcat(Dt, "8"),
2696 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002697 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002698 OpcodeStr, !strconcat(Dt, "16"),
2699 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002700 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002701 OpcodeStr, !strconcat(Dt, "32"),
2702 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002703}
2704
Evan Chengf81bf152009-11-23 21:57:23 +00002705multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2706 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2707 v4i16, ShOp>;
2708 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002709 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002710 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002711 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002712 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002713 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002714}
2715
Bob Wilson5bafff32009-06-22 23:27:02 +00002716// ....then also with element size 64 bits:
2717multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002718 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002719 string OpcodeStr, string Dt,
2720 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002721 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002722 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002723 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002724 OpcodeStr, !strconcat(Dt, "64"),
2725 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002726 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002727 OpcodeStr, !strconcat(Dt, "64"),
2728 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002729}
2730
2731
Bob Wilson5bafff32009-06-22 23:27:02 +00002732// Neon 3-register vector intrinsics.
2733
2734// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002735multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002736 InstrItinClass itinD16, InstrItinClass itinD32,
2737 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002738 string OpcodeStr, string Dt,
2739 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002740 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002741 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002742 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002743 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002744 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002745 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002746 v2i32, v2i32, IntOp, Commutable>;
2747
2748 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002749 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002750 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002751 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002752 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002753 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002754 v4i32, v4i32, IntOp, Commutable>;
2755}
Owen Anderson3557d002010-10-26 20:56:57 +00002756multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2757 InstrItinClass itinD16, InstrItinClass itinD32,
2758 InstrItinClass itinQ16, InstrItinClass itinQ32,
2759 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002760 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002761 // 64-bit vector types.
2762 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2763 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002764 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002765 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2766 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002767 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002768
2769 // 128-bit vector types.
2770 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2771 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002772 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002773 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2774 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002775 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002776}
Bob Wilson5bafff32009-06-22 23:27:02 +00002777
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002778multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002779 InstrItinClass itinD16, InstrItinClass itinD32,
2780 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002781 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002782 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002783 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002784 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002785 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002786 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002787 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002788 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002789 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002790}
2791
Bob Wilson5bafff32009-06-22 23:27:02 +00002792// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002793multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002794 InstrItinClass itinD16, InstrItinClass itinD32,
2795 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002796 string OpcodeStr, string Dt,
2797 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002798 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002799 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002800 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002801 OpcodeStr, !strconcat(Dt, "8"),
2802 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002803 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002804 OpcodeStr, !strconcat(Dt, "8"),
2805 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002806}
Owen Anderson3557d002010-10-26 20:56:57 +00002807multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2808 InstrItinClass itinD16, InstrItinClass itinD32,
2809 InstrItinClass itinQ16, InstrItinClass itinQ32,
2810 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002811 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002812 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002813 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002814 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2815 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002816 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002817 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2818 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002819 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002820}
2821
Bob Wilson5bafff32009-06-22 23:27:02 +00002822
2823// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002824multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002825 InstrItinClass itinD16, InstrItinClass itinD32,
2826 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002827 string OpcodeStr, string Dt,
2828 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002829 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002830 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002831 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002832 OpcodeStr, !strconcat(Dt, "64"),
2833 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002834 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002835 OpcodeStr, !strconcat(Dt, "64"),
2836 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002837}
Owen Anderson3557d002010-10-26 20:56:57 +00002838multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2839 InstrItinClass itinD16, InstrItinClass itinD32,
2840 InstrItinClass itinQ16, InstrItinClass itinQ32,
2841 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002842 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002843 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002844 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002845 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2846 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002847 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002848 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2849 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002850 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002851}
Bob Wilson5bafff32009-06-22 23:27:02 +00002852
Bob Wilson5bafff32009-06-22 23:27:02 +00002853// Neon Narrowing 3-register vector intrinsics,
2854// source operand element sizes of 16, 32 and 64 bits:
2855multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002856 string OpcodeStr, string Dt,
2857 Intrinsic IntOp, bit Commutable = 0> {
2858 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2859 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002860 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002861 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2862 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002863 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002864 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2865 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002866 v2i32, v2i64, IntOp, Commutable>;
2867}
2868
2869
Bob Wilson04d6c282010-08-29 05:57:34 +00002870// Neon Long 3-register vector operations.
2871
2872multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2873 InstrItinClass itin16, InstrItinClass itin32,
2874 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002875 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002876 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2877 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002878 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002879 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002880 OpcodeStr, !strconcat(Dt, "16"),
2881 v4i32, v4i16, OpNode, Commutable>;
2882 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2883 OpcodeStr, !strconcat(Dt, "32"),
2884 v2i64, v2i32, OpNode, Commutable>;
2885}
2886
2887multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2888 InstrItinClass itin, string OpcodeStr, string Dt,
2889 SDNode OpNode> {
2890 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2891 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2892 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2893 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2894}
2895
2896multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2897 InstrItinClass itin16, InstrItinClass itin32,
2898 string OpcodeStr, string Dt,
2899 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2900 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2901 OpcodeStr, !strconcat(Dt, "8"),
2902 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002903 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002904 OpcodeStr, !strconcat(Dt, "16"),
2905 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2906 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2907 OpcodeStr, !strconcat(Dt, "32"),
2908 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002909}
2910
Bob Wilson5bafff32009-06-22 23:27:02 +00002911// Neon Long 3-register vector intrinsics.
2912
2913// First with only element sizes of 16 and 32 bits:
2914multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002915 InstrItinClass itin16, InstrItinClass itin32,
2916 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002917 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002918 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002919 OpcodeStr, !strconcat(Dt, "16"),
2920 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002921 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002922 OpcodeStr, !strconcat(Dt, "32"),
2923 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002924}
2925
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002926multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002927 InstrItinClass itin, string OpcodeStr, string Dt,
2928 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002929 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002930 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002931 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002932 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002933}
2934
Bob Wilson5bafff32009-06-22 23:27:02 +00002935// ....then also with element size of 8 bits:
2936multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002937 InstrItinClass itin16, InstrItinClass itin32,
2938 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002939 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002940 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002941 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002942 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002943 OpcodeStr, !strconcat(Dt, "8"),
2944 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002945}
2946
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002947// ....with explicit extend (VABDL).
2948multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2949 InstrItinClass itin, string OpcodeStr, string Dt,
2950 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2951 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2952 OpcodeStr, !strconcat(Dt, "8"),
2953 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002954 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002955 OpcodeStr, !strconcat(Dt, "16"),
2956 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2957 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2958 OpcodeStr, !strconcat(Dt, "32"),
2959 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2960}
2961
Bob Wilson5bafff32009-06-22 23:27:02 +00002962
2963// Neon Wide 3-register vector intrinsics,
2964// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002965multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2966 string OpcodeStr, string Dt,
2967 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2968 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2969 OpcodeStr, !strconcat(Dt, "8"),
2970 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2971 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2972 OpcodeStr, !strconcat(Dt, "16"),
2973 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2974 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2975 OpcodeStr, !strconcat(Dt, "32"),
2976 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002977}
2978
2979
2980// Neon Multiply-Op vector operations,
2981// element sizes of 8, 16 and 32 bits:
2982multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002983 InstrItinClass itinD16, InstrItinClass itinD32,
2984 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002985 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002986 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002987 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002988 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002989 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002990 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002991 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002992 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002993
2994 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002995 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002996 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002997 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002998 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002999 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003000 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003001}
3002
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003003multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003004 InstrItinClass itinD16, InstrItinClass itinD32,
3005 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003006 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003007 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003008 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003009 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003010 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003011 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003012 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3013 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003014 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003015 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3016 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003017}
Bob Wilson5bafff32009-06-22 23:27:02 +00003018
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003019// Neon Intrinsic-Op vector operations,
3020// element sizes of 8, 16 and 32 bits:
3021multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3022 InstrItinClass itinD, InstrItinClass itinQ,
3023 string OpcodeStr, string Dt, Intrinsic IntOp,
3024 SDNode OpNode> {
3025 // 64-bit vector types.
3026 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3027 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3028 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3029 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3030 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3031 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3032
3033 // 128-bit vector types.
3034 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3035 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3036 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3037 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3038 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3039 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3040}
3041
Bob Wilson5bafff32009-06-22 23:27:02 +00003042// Neon 3-argument intrinsics,
3043// element sizes of 8, 16 and 32 bits:
3044multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003045 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003046 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003047 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003048 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003049 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003050 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003051 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003052 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003053 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003054
3055 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003056 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003057 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003058 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003059 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003060 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003061 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003062}
3063
3064
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003065// Neon Long Multiply-Op vector operations,
3066// element sizes of 8, 16 and 32 bits:
3067multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3068 InstrItinClass itin16, InstrItinClass itin32,
3069 string OpcodeStr, string Dt, SDNode MulOp,
3070 SDNode OpNode> {
3071 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3072 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3073 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3074 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3075 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3076 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3077}
3078
3079multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3080 string Dt, SDNode MulOp, SDNode OpNode> {
3081 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3082 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3083 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3084 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3085}
3086
3087
Bob Wilson5bafff32009-06-22 23:27:02 +00003088// Neon Long 3-argument intrinsics.
3089
3090// First with only element sizes of 16 and 32 bits:
3091multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003092 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003093 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003094 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003095 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003096 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003097 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003098}
3099
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003100multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003101 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003102 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003103 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003104 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003105 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003106}
3107
Bob Wilson5bafff32009-06-22 23:27:02 +00003108// ....then also with element size of 8 bits:
3109multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003110 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003111 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003112 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3113 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003114 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003115}
3116
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003117// ....with explicit extend (VABAL).
3118multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3119 InstrItinClass itin, string OpcodeStr, string Dt,
3120 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3121 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3122 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3123 IntOp, ExtOp, OpNode>;
3124 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3125 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3126 IntOp, ExtOp, OpNode>;
3127 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3128 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3129 IntOp, ExtOp, OpNode>;
3130}
3131
Bob Wilson5bafff32009-06-22 23:27:02 +00003132
Bob Wilson5bafff32009-06-22 23:27:02 +00003133// Neon Pairwise long 2-register intrinsics,
3134// element sizes of 8, 16 and 32 bits:
3135multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3136 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003137 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003138 // 64-bit vector types.
3139 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003140 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003141 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003142 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003143 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003144 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003145
3146 // 128-bit vector types.
3147 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003148 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003149 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003150 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003151 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003152 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003153}
3154
3155
3156// Neon Pairwise long 2-register accumulate intrinsics,
3157// element sizes of 8, 16 and 32 bits:
3158multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3159 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003160 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003161 // 64-bit vector types.
3162 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003163 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003164 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003165 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003166 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003167 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003168
3169 // 128-bit vector types.
3170 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003171 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003172 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003173 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003174 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003175 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003176}
3177
3178
3179// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003180// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003181// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003182multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3183 InstrItinClass itin, string OpcodeStr, string Dt,
3184 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003185 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003186 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003187 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003188 let Inst{21-19} = 0b001; // imm6 = 001xxx
3189 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003190 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003191 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003192 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3193 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003194 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003195 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003196 let Inst{21} = 0b1; // imm6 = 1xxxxx
3197 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003198 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003199 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003200 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003201
3202 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003203 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003204 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003205 let Inst{21-19} = 0b001; // imm6 = 001xxx
3206 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003207 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003208 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003209 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3210 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003211 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003212 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003213 let Inst{21} = 0b1; // imm6 = 1xxxxx
3214 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003215 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3216 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3217 // imm6 = xxxxxx
3218}
3219multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3220 InstrItinClass itin, string OpcodeStr, string Dt,
3221 SDNode OpNode> {
3222 // 64-bit vector types.
3223 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3224 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3225 let Inst{21-19} = 0b001; // imm6 = 001xxx
3226 }
3227 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3228 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3229 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3230 }
3231 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3232 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3233 let Inst{21} = 0b1; // imm6 = 1xxxxx
3234 }
3235 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3236 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3237 // imm6 = xxxxxx
3238
3239 // 128-bit vector types.
3240 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3241 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3242 let Inst{21-19} = 0b001; // imm6 = 001xxx
3243 }
3244 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3245 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3246 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3247 }
3248 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3249 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3250 let Inst{21} = 0b1; // imm6 = 1xxxxx
3251 }
3252 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003253 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003254 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003255}
3256
Bob Wilson5bafff32009-06-22 23:27:02 +00003257// Neon Shift-Accumulate vector operations,
3258// element sizes of 8, 16, 32 and 64 bits:
3259multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003260 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003261 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003262 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003263 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003264 let Inst{21-19} = 0b001; // imm6 = 001xxx
3265 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003266 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003267 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003268 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3269 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003270 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003271 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003272 let Inst{21} = 0b1; // imm6 = 1xxxxx
3273 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003274 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003275 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003276 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003277
3278 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003279 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003280 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003281 let Inst{21-19} = 0b001; // imm6 = 001xxx
3282 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003283 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003284 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003285 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3286 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003287 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003288 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003289 let Inst{21} = 0b1; // imm6 = 1xxxxx
3290 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003291 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003292 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003293 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003294}
3295
Bob Wilson5bafff32009-06-22 23:27:02 +00003296// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003297// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003298// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003299multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3300 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003301 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003302 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3303 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003304 let Inst{21-19} = 0b001; // imm6 = 001xxx
3305 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003306 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3307 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003308 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3309 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003310 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3311 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003312 let Inst{21} = 0b1; // imm6 = 1xxxxx
3313 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003314 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3315 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003316 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003317
3318 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003319 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3320 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003321 let Inst{21-19} = 0b001; // imm6 = 001xxx
3322 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003323 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3324 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003325 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3326 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003327 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3328 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003329 let Inst{21} = 0b1; // imm6 = 1xxxxx
3330 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003331 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3332 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3333 // imm6 = xxxxxx
3334}
3335multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3336 string OpcodeStr> {
3337 // 64-bit vector types.
3338 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3339 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3340 let Inst{21-19} = 0b001; // imm6 = 001xxx
3341 }
3342 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3343 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3344 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3345 }
3346 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3347 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3348 let Inst{21} = 0b1; // imm6 = 1xxxxx
3349 }
3350 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3351 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3352 // imm6 = xxxxxx
3353
3354 // 128-bit vector types.
3355 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3356 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3357 let Inst{21-19} = 0b001; // imm6 = 001xxx
3358 }
3359 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3360 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3361 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3362 }
3363 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3364 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3365 let Inst{21} = 0b1; // imm6 = 1xxxxx
3366 }
3367 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3368 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003369 // imm6 = xxxxxx
3370}
3371
3372// Neon Shift Long operations,
3373// element sizes of 8, 16, 32 bits:
3374multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003375 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003376 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003377 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003378 let Inst{21-19} = 0b001; // imm6 = 001xxx
3379 }
3380 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003381 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003382 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3383 }
3384 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003385 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003386 let Inst{21} = 0b1; // imm6 = 1xxxxx
3387 }
3388}
3389
3390// Neon Shift Narrow operations,
3391// element sizes of 16, 32, 64 bits:
3392multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003393 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003394 SDNode OpNode> {
3395 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003396 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003397 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003398 let Inst{21-19} = 0b001; // imm6 = 001xxx
3399 }
3400 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003401 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003402 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003403 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3404 }
3405 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003406 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003407 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003408 let Inst{21} = 0b1; // imm6 = 1xxxxx
3409 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003410}
3411
3412//===----------------------------------------------------------------------===//
3413// Instruction Definitions.
3414//===----------------------------------------------------------------------===//
3415
3416// Vector Add Operations.
3417
3418// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003419defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003420 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003421def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003422 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003423def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003424 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003425// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003426defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3427 "vaddl", "s", add, sext, 1>;
3428defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3429 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003430// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003431defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3432defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003433// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003434defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3435 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3436 "vhadd", "s", int_arm_neon_vhadds, 1>;
3437defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3438 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3439 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003440// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003441defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3442 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3443 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3444defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3445 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3446 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003447// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003448defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3449 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3450 "vqadd", "s", int_arm_neon_vqadds, 1>;
3451defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3452 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3453 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003454// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003455defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3456 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003457// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003458defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3459 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003460
3461// Vector Multiply Operations.
3462
3463// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003464defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003465 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003466def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3467 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3468def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3469 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003470def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003471 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003472def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003473 v4f32, v4f32, fmul, 1>;
3474defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3475def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3476def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3477 v2f32, fmul>;
3478
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003479def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3480 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3481 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3482 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003483 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003484 (SubReg_i16_lane imm:$lane)))>;
3485def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3486 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3487 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3488 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003489 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003490 (SubReg_i32_lane imm:$lane)))>;
3491def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3492 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3493 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3494 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003495 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003496 (SubReg_i32_lane imm:$lane)))>;
3497
Bob Wilson5bafff32009-06-22 23:27:02 +00003498// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003499defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003500 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003501 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003502defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3503 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003504 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003505def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003506 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3507 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003508 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3509 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003510 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003511 (SubReg_i16_lane imm:$lane)))>;
3512def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003513 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3514 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003515 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3516 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003517 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003518 (SubReg_i32_lane imm:$lane)))>;
3519
Bob Wilson5bafff32009-06-22 23:27:02 +00003520// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003521defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3522 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003523 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003524defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3525 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003526 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003527def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003528 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3529 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003530 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3531 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003532 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003533 (SubReg_i16_lane imm:$lane)))>;
3534def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003535 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3536 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003537 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3538 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003539 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003540 (SubReg_i32_lane imm:$lane)))>;
3541
Bob Wilson5bafff32009-06-22 23:27:02 +00003542// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003543defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3544 "vmull", "s", NEONvmulls, 1>;
3545defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3546 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003547def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003548 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003549defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3550defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003551
Bob Wilson5bafff32009-06-22 23:27:02 +00003552// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003553defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3554 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3555defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3556 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003557
3558// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3559
3560// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003561defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003562 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3563def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003564 v2f32, fmul_su, fadd_mlx>,
3565 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003566def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003567 v4f32, fmul_su, fadd_mlx>,
3568 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003569defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003570 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3571def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003572 v2f32, fmul_su, fadd_mlx>,
3573 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003574def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003575 v4f32, v2f32, fmul_su, fadd_mlx>,
3576 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003577
3578def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003579 (mul (v8i16 QPR:$src2),
3580 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3581 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003582 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003583 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003584 (SubReg_i16_lane imm:$lane)))>;
3585
3586def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003587 (mul (v4i32 QPR:$src2),
3588 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3589 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003590 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003591 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003592 (SubReg_i32_lane imm:$lane)))>;
3593
Evan Cheng48575f62010-12-05 22:04:16 +00003594def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3595 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003596 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003597 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3598 (v4f32 QPR:$src2),
3599 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003600 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003601 (SubReg_i32_lane imm:$lane)))>,
3602 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003603
Bob Wilson5bafff32009-06-22 23:27:02 +00003604// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003605defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3606 "vmlal", "s", NEONvmulls, add>;
3607defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3608 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003609
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003610defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3611defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003612
Bob Wilson5bafff32009-06-22 23:27:02 +00003613// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003614defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003615 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003616defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003617
Bob Wilson5bafff32009-06-22 23:27:02 +00003618// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003619defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003620 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3621def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003622 v2f32, fmul_su, fsub_mlx>,
3623 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003624def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003625 v4f32, fmul_su, fsub_mlx>,
3626 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003627defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003628 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3629def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003630 v2f32, fmul_su, fsub_mlx>,
3631 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003632def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003633 v4f32, v2f32, fmul_su, fsub_mlx>,
3634 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003635
3636def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003637 (mul (v8i16 QPR:$src2),
3638 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3639 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003640 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003641 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003642 (SubReg_i16_lane imm:$lane)))>;
3643
3644def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003645 (mul (v4i32 QPR:$src2),
3646 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3647 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003648 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003649 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003650 (SubReg_i32_lane imm:$lane)))>;
3651
Evan Cheng48575f62010-12-05 22:04:16 +00003652def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3653 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003654 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3655 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003656 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003657 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003658 (SubReg_i32_lane imm:$lane)))>,
3659 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003660
Bob Wilson5bafff32009-06-22 23:27:02 +00003661// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003662defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3663 "vmlsl", "s", NEONvmulls, sub>;
3664defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3665 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003666
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003667defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3668defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003669
Bob Wilson5bafff32009-06-22 23:27:02 +00003670// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003671defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003672 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003673defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003674
3675// Vector Subtract Operations.
3676
3677// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003678defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003679 "vsub", "i", sub, 0>;
3680def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003681 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003682def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003683 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003684// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003685defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3686 "vsubl", "s", sub, sext, 0>;
3687defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3688 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003689// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003690defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3691defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003692// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003693defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003694 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003695 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003696defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003697 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003698 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003699// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003700defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003701 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003702 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003703defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003704 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003705 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003706// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003707defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3708 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003709// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003710defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3711 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003712
3713// Vector Comparisons.
3714
3715// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003716defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3717 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003718def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003719 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003720def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003721 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003722
Johnny Chen363ac582010-02-23 01:42:58 +00003723defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003724 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003725
Bob Wilson5bafff32009-06-22 23:27:02 +00003726// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003727defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3728 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003729defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003730 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003731def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3732 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003733def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003734 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003735
Johnny Chen363ac582010-02-23 01:42:58 +00003736defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003737 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003738defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003739 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003740
Bob Wilson5bafff32009-06-22 23:27:02 +00003741// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003742defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3743 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3744defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3745 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003746def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003747 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003748def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003749 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003750
Johnny Chen363ac582010-02-23 01:42:58 +00003751defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003752 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003753defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003754 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003755
Bob Wilson5bafff32009-06-22 23:27:02 +00003756// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003757def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3758 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3759def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3760 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003761// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003762def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3763 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3764def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3765 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003766// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003767defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003768 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003769
3770// Vector Bitwise Operations.
3771
Bob Wilsoncba270d2010-07-13 21:16:48 +00003772def vnotd : PatFrag<(ops node:$in),
3773 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3774def vnotq : PatFrag<(ops node:$in),
3775 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003776
3777
Bob Wilson5bafff32009-06-22 23:27:02 +00003778// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003779def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3780 v2i32, v2i32, and, 1>;
3781def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3782 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003783
3784// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003785def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3786 v2i32, v2i32, xor, 1>;
3787def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3788 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003789
3790// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003791def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3792 v2i32, v2i32, or, 1>;
3793def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3794 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003795
Owen Andersond9668172010-11-03 22:44:51 +00003796def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003797 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003798 IIC_VMOVImm,
3799 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3800 [(set DPR:$Vd,
3801 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3802 let Inst{9} = SIMM{9};
3803}
3804
Owen Anderson080c0922010-11-05 19:27:46 +00003805def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003806 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003807 IIC_VMOVImm,
3808 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3809 [(set DPR:$Vd,
3810 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003811 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003812}
3813
3814def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003815 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003816 IIC_VMOVImm,
3817 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3818 [(set QPR:$Vd,
3819 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3820 let Inst{9} = SIMM{9};
3821}
3822
Owen Anderson080c0922010-11-05 19:27:46 +00003823def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003824 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003825 IIC_VMOVImm,
3826 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3827 [(set QPR:$Vd,
3828 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003829 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003830}
3831
3832
Bob Wilson5bafff32009-06-22 23:27:02 +00003833// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003834def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3835 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3836 "vbic", "$Vd, $Vn, $Vm", "",
3837 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3838 (vnotd DPR:$Vm))))]>;
3839def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3840 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3841 "vbic", "$Vd, $Vn, $Vm", "",
3842 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3843 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003844
Owen Anderson080c0922010-11-05 19:27:46 +00003845def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003846 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003847 IIC_VMOVImm,
3848 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3849 [(set DPR:$Vd,
3850 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3851 let Inst{9} = SIMM{9};
3852}
3853
3854def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003855 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003856 IIC_VMOVImm,
3857 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3858 [(set DPR:$Vd,
3859 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3860 let Inst{10-9} = SIMM{10-9};
3861}
3862
3863def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003864 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003865 IIC_VMOVImm,
3866 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3867 [(set QPR:$Vd,
3868 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3869 let Inst{9} = SIMM{9};
3870}
3871
3872def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003873 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003874 IIC_VMOVImm,
3875 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3876 [(set QPR:$Vd,
3877 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3878 let Inst{10-9} = SIMM{10-9};
3879}
3880
Bob Wilson5bafff32009-06-22 23:27:02 +00003881// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003882def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3883 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3884 "vorn", "$Vd, $Vn, $Vm", "",
3885 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3886 (vnotd DPR:$Vm))))]>;
3887def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3888 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3889 "vorn", "$Vd, $Vn, $Vm", "",
3890 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3891 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003892
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003893// VMVN : Vector Bitwise NOT (Immediate)
3894
3895let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003896
Owen Andersonca6945e2010-12-01 00:28:25 +00003897def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003898 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003899 "vmvn", "i16", "$Vd, $SIMM", "",
3900 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003901 let Inst{9} = SIMM{9};
3902}
3903
Owen Andersonca6945e2010-12-01 00:28:25 +00003904def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003905 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003906 "vmvn", "i16", "$Vd, $SIMM", "",
3907 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003908 let Inst{9} = SIMM{9};
3909}
3910
Owen Andersonca6945e2010-12-01 00:28:25 +00003911def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003912 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003913 "vmvn", "i32", "$Vd, $SIMM", "",
3914 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003915 let Inst{11-8} = SIMM{11-8};
3916}
3917
Owen Andersonca6945e2010-12-01 00:28:25 +00003918def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003919 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003920 "vmvn", "i32", "$Vd, $SIMM", "",
3921 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003922 let Inst{11-8} = SIMM{11-8};
3923}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003924}
3925
Bob Wilson5bafff32009-06-22 23:27:02 +00003926// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003927def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003928 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3929 "vmvn", "$Vd, $Vm", "",
3930 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003931def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003932 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3933 "vmvn", "$Vd, $Vm", "",
3934 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003935def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3936def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003937
3938// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003939def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3940 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003941 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003942 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003943 [(set DPR:$Vd,
3944 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003945
3946def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3947 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3948 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
3949
Owen Anderson4110b432010-10-25 20:13:13 +00003950def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3951 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003952 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003953 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003954 [(set QPR:$Vd,
3955 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003956
3957def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
3958 (and QPR:$Vm, (vnotq QPR:$Vd)))),
3959 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003960
3961// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003962// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003963// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003964def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003965 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003966 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003967 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003968 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003969def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003970 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003971 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003972 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003973 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003974
Bob Wilson5bafff32009-06-22 23:27:02 +00003975// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003976// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003977// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003978def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003979 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003980 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003981 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003982 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003983def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003984 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003985 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003986 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003987 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003988
3989// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003990// for equivalent operations with different register constraints; it just
3991// inserts copies.
3992
3993// Vector Absolute Differences.
3994
3995// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003996defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003997 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003998 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003999defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004000 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004001 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004002def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004003 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004004def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004005 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004006
4007// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004008defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4009 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4010defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4011 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004012
4013// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004014defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4015 "vaba", "s", int_arm_neon_vabds, add>;
4016defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4017 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004018
4019// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004020defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4021 "vabal", "s", int_arm_neon_vabds, zext, add>;
4022defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4023 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004024
4025// Vector Maximum and Minimum.
4026
4027// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004028defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004029 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004030 "vmax", "s", int_arm_neon_vmaxs, 1>;
4031defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004032 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004033 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004034def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4035 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004036 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004037def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4038 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004039 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4040
4041// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004042defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4043 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4044 "vmin", "s", int_arm_neon_vmins, 1>;
4045defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4046 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4047 "vmin", "u", int_arm_neon_vminu, 1>;
4048def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4049 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004050 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004051def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4052 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004053 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004054
4055// Vector Pairwise Operations.
4056
4057// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004058def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4059 "vpadd", "i8",
4060 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4061def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4062 "vpadd", "i16",
4063 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4064def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4065 "vpadd", "i32",
4066 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004067def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004068 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004069 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004070
4071// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004072defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004073 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004074defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004075 int_arm_neon_vpaddlu>;
4076
4077// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004078defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004079 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004080defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004081 int_arm_neon_vpadalu>;
4082
4083// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004084def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004085 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004086def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004087 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004088def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004089 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004090def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004091 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004092def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004093 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004094def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004095 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004096def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004097 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004098
4099// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004100def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004101 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004102def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004103 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004104def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004105 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004106def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004107 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004108def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004109 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004110def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004111 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004112def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004113 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004114
4115// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4116
4117// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004118def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004119 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004120 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004121def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004122 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004123 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004124def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004125 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004126 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004127def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004128 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004129 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004130
4131// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004132def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004133 IIC_VRECSD, "vrecps", "f32",
4134 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004135def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004136 IIC_VRECSQ, "vrecps", "f32",
4137 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004138
4139// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004140def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004141 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004142 v2i32, v2i32, int_arm_neon_vrsqrte>;
4143def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004144 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004145 v4i32, v4i32, int_arm_neon_vrsqrte>;
4146def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004147 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004148 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004149def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004150 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004151 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004152
4153// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004154def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004155 IIC_VRECSD, "vrsqrts", "f32",
4156 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004157def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004158 IIC_VRECSQ, "vrsqrts", "f32",
4159 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004160
4161// Vector Shifts.
4162
4163// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004164defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004165 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004166 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004167defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004168 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004169 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004170
Bob Wilson5bafff32009-06-22 23:27:02 +00004171// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004172defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4173
Bob Wilson5bafff32009-06-22 23:27:02 +00004174// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004175defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4176defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004177
4178// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004179defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4180defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004181
4182// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004183class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004184 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004185 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004186 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4187 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004188 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004189 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004190}
Evan Chengf81bf152009-11-23 21:57:23 +00004191def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004192 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004193def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004194 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004195def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004196 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004197
4198// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004199defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004200 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004201
4202// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004203defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004204 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004205 "vrshl", "s", int_arm_neon_vrshifts>;
4206defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004207 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004208 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004209// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004210defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4211defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004212
4213// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004214defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004215 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004216
4217// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004218defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004219 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004220 "vqshl", "s", int_arm_neon_vqshifts>;
4221defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004222 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004223 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004224// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004225defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4226defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4227
Bob Wilson5bafff32009-06-22 23:27:02 +00004228// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004229defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004230
4231// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004232defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004233 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004234defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004235 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004236
4237// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004238defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004239 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004240
4241// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004242defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004243 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004244 "vqrshl", "s", int_arm_neon_vqrshifts>;
4245defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004246 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004247 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004248
4249// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004250defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004251 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004252defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004253 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004254
4255// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004256defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004257 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004258
4259// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004260defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4261defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004262// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004263defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4264defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004265
4266// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004267defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4268
Bob Wilson5bafff32009-06-22 23:27:02 +00004269// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004270defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004271
4272// Vector Absolute and Saturating Absolute.
4273
4274// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004275defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004276 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004277 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004278def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004279 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004280 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004281def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004282 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004283 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004284
4285// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004286defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004287 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004288 int_arm_neon_vqabs>;
4289
4290// Vector Negate.
4291
Bob Wilsoncba270d2010-07-13 21:16:48 +00004292def vnegd : PatFrag<(ops node:$in),
4293 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4294def vnegq : PatFrag<(ops node:$in),
4295 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004296
Evan Chengf81bf152009-11-23 21:57:23 +00004297class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004298 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4299 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4300 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004301class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004302 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4303 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4304 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004305
Chris Lattner0a00ed92010-03-28 08:39:10 +00004306// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004307def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4308def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4309def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4310def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4311def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4312def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004313
4314// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004315def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004316 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4317 "vneg", "f32", "$Vd, $Vm", "",
4318 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004319def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004320 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4321 "vneg", "f32", "$Vd, $Vm", "",
4322 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004323
Bob Wilsoncba270d2010-07-13 21:16:48 +00004324def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4325def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4326def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4327def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4328def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4329def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004330
4331// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004332defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004333 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004334 int_arm_neon_vqneg>;
4335
4336// Vector Bit Counting Operations.
4337
4338// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004339defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004340 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004341 int_arm_neon_vcls>;
4342// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004343defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004344 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004345 int_arm_neon_vclz>;
4346// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004347def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004348 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004349 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004350def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004351 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004352 v16i8, v16i8, int_arm_neon_vcnt>;
4353
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004354// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004355def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004356 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4357 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004358def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004359 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4360 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004361
Bob Wilson5bafff32009-06-22 23:27:02 +00004362// Vector Move Operations.
4363
4364// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004365def : InstAlias<"vmov${p} $Vd, $Vm",
4366 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4367def : InstAlias<"vmov${p} $Vd, $Vm",
4368 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004369
Bob Wilson5bafff32009-06-22 23:27:02 +00004370// VMOV : Vector Move (Immediate)
4371
Evan Cheng47006be2010-05-17 21:54:50 +00004372let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004373def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004374 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004375 "vmov", "i8", "$Vd, $SIMM", "",
4376 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4377def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004378 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004379 "vmov", "i8", "$Vd, $SIMM", "",
4380 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004381
Owen Andersonca6945e2010-12-01 00:28:25 +00004382def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004383 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004384 "vmov", "i16", "$Vd, $SIMM", "",
4385 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004386 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004387}
4388
Owen Andersonca6945e2010-12-01 00:28:25 +00004389def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004390 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004391 "vmov", "i16", "$Vd, $SIMM", "",
4392 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004393 let Inst{9} = SIMM{9};
4394}
Bob Wilson5bafff32009-06-22 23:27:02 +00004395
Owen Andersonca6945e2010-12-01 00:28:25 +00004396def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004397 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004398 "vmov", "i32", "$Vd, $SIMM", "",
4399 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004400 let Inst{11-8} = SIMM{11-8};
4401}
4402
Owen Andersonca6945e2010-12-01 00:28:25 +00004403def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004404 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004405 "vmov", "i32", "$Vd, $SIMM", "",
4406 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004407 let Inst{11-8} = SIMM{11-8};
4408}
Bob Wilson5bafff32009-06-22 23:27:02 +00004409
Owen Andersonca6945e2010-12-01 00:28:25 +00004410def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004411 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004412 "vmov", "i64", "$Vd, $SIMM", "",
4413 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4414def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004415 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004416 "vmov", "i64", "$Vd, $SIMM", "",
4417 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004418} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004419
4420// VMOV : Vector Get Lane (move scalar to ARM core register)
4421
Johnny Chen131c4a52009-11-23 17:48:17 +00004422def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004423 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4424 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004425 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4426 imm:$lane))]> {
4427 let Inst{21} = lane{2};
4428 let Inst{6-5} = lane{1-0};
4429}
Johnny Chen131c4a52009-11-23 17:48:17 +00004430def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004431 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4432 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004433 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4434 imm:$lane))]> {
4435 let Inst{21} = lane{1};
4436 let Inst{6} = lane{0};
4437}
Johnny Chen131c4a52009-11-23 17:48:17 +00004438def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004439 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4440 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004441 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4442 imm:$lane))]> {
4443 let Inst{21} = lane{2};
4444 let Inst{6-5} = lane{1-0};
4445}
Johnny Chen131c4a52009-11-23 17:48:17 +00004446def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004447 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4448 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004449 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4450 imm:$lane))]> {
4451 let Inst{21} = lane{1};
4452 let Inst{6} = lane{0};
4453}
Johnny Chen131c4a52009-11-23 17:48:17 +00004454def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004455 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4456 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004457 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4458 imm:$lane))]> {
4459 let Inst{21} = lane{0};
4460}
Bob Wilson5bafff32009-06-22 23:27:02 +00004461// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4462def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4463 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004464 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004465 (SubReg_i8_lane imm:$lane))>;
4466def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4467 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004468 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004469 (SubReg_i16_lane imm:$lane))>;
4470def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4471 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004472 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004473 (SubReg_i8_lane imm:$lane))>;
4474def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4475 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004476 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004477 (SubReg_i16_lane imm:$lane))>;
4478def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4479 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004480 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004481 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004482def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004483 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004484 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004485def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004486 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004487 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004488//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004489// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004490def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004491 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004492
4493
4494// VMOV : Vector Set Lane (move ARM core register to scalar)
4495
Owen Andersond2fbdb72010-10-27 21:28:09 +00004496let Constraints = "$src1 = $V" in {
4497def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004498 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4499 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004500 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4501 GPR:$R, imm:$lane))]> {
4502 let Inst{21} = lane{2};
4503 let Inst{6-5} = lane{1-0};
4504}
4505def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004506 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4507 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004508 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4509 GPR:$R, imm:$lane))]> {
4510 let Inst{21} = lane{1};
4511 let Inst{6} = lane{0};
4512}
4513def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004514 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4515 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004516 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4517 GPR:$R, imm:$lane))]> {
4518 let Inst{21} = lane{0};
4519}
Bob Wilson5bafff32009-06-22 23:27:02 +00004520}
4521def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004522 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004523 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004524 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004525 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004526 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004527def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004528 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004529 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004530 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004531 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004532 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004533def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004534 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004535 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004536 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004537 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004538 (DSubReg_i32_reg imm:$lane)))>;
4539
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004540def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004541 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4542 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004543def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004544 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4545 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004546
4547//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004548// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004549def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004550 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004551
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004552def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004553 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004554def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004555 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004556def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004557 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004558
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004559def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4560 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4561def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4562 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4563def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4564 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4565
4566def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4567 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4568 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004569 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004570def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4571 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4572 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004573 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004574def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4575 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4576 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004577 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004578
Bob Wilson5bafff32009-06-22 23:27:02 +00004579// VDUP : Vector Duplicate (from ARM core register to all elements)
4580
Evan Chengf81bf152009-11-23 21:57:23 +00004581class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004582 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4583 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4584 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004585class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004586 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4587 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4588 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004589
Evan Chengf81bf152009-11-23 21:57:23 +00004590def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4591def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4592def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4593def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4594def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4595def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004596
Jim Grosbach958108a2011-03-11 20:44:08 +00004597def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4598def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004599
4600// VDUP : Vector Duplicate Lane (from scalar to all elements)
4601
Johnny Chene4614f72010-03-25 17:01:27 +00004602class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004603 ValueType Ty, Operand IdxTy>
4604 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4605 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004606 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004607
Johnny Chene4614f72010-03-25 17:01:27 +00004608class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004609 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4610 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4611 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004612 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004613 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004614
Bob Wilson507df402009-10-21 02:15:46 +00004615// Inst{19-16} is partially specified depending on the element size.
4616
Jim Grosbach460a9052011-10-07 23:56:00 +00004617def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4618 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004619 let Inst{19-17} = lane{2-0};
4620}
Jim Grosbach460a9052011-10-07 23:56:00 +00004621def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4622 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004623 let Inst{19-18} = lane{1-0};
4624}
Jim Grosbach460a9052011-10-07 23:56:00 +00004625def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4626 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004627 let Inst{19} = lane{0};
4628}
Jim Grosbach460a9052011-10-07 23:56:00 +00004629def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4630 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004631 let Inst{19-17} = lane{2-0};
4632}
Jim Grosbach460a9052011-10-07 23:56:00 +00004633def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4634 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004635 let Inst{19-18} = lane{1-0};
4636}
Jim Grosbach460a9052011-10-07 23:56:00 +00004637def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4638 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004639 let Inst{19} = lane{0};
4640}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004641
4642def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4643 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4644
4645def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4646 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004647
Bob Wilson0ce37102009-08-14 05:08:32 +00004648def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4649 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4650 (DSubReg_i8_reg imm:$lane))),
4651 (SubReg_i8_lane imm:$lane)))>;
4652def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4653 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4654 (DSubReg_i16_reg imm:$lane))),
4655 (SubReg_i16_lane imm:$lane)))>;
4656def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4657 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4658 (DSubReg_i32_reg imm:$lane))),
4659 (SubReg_i32_lane imm:$lane)))>;
4660def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004661 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004662 (DSubReg_i32_reg imm:$lane))),
4663 (SubReg_i32_lane imm:$lane)))>;
4664
Jim Grosbach65dc3032010-10-06 21:16:16 +00004665def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004666 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004667def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004668 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004669
Bob Wilson5bafff32009-06-22 23:27:02 +00004670// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004671defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004672 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004673// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004674defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4675 "vqmovn", "s", int_arm_neon_vqmovns>;
4676defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4677 "vqmovn", "u", int_arm_neon_vqmovnu>;
4678defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4679 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004680// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004681defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4682defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004683
4684// Vector Conversions.
4685
Johnny Chen9e088762010-03-17 17:52:21 +00004686// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004687def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4688 v2i32, v2f32, fp_to_sint>;
4689def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4690 v2i32, v2f32, fp_to_uint>;
4691def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4692 v2f32, v2i32, sint_to_fp>;
4693def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4694 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004695
Johnny Chen6c8648b2010-03-17 23:26:50 +00004696def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4697 v4i32, v4f32, fp_to_sint>;
4698def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4699 v4i32, v4f32, fp_to_uint>;
4700def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4701 v4f32, v4i32, sint_to_fp>;
4702def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4703 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004704
4705// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004706def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004707 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004708def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004709 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004710def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004711 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004712def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004713 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4714
Evan Chengf81bf152009-11-23 21:57:23 +00004715def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004716 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004717def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004718 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004719def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004720 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004721def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004722 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4723
Bob Wilson04063562010-12-15 22:14:12 +00004724// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4725def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4726 IIC_VUNAQ, "vcvt", "f16.f32",
4727 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4728 Requires<[HasNEON, HasFP16]>;
4729def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4730 IIC_VUNAQ, "vcvt", "f32.f16",
4731 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4732 Requires<[HasNEON, HasFP16]>;
4733
Bob Wilsond8e17572009-08-12 22:31:50 +00004734// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004735
4736// VREV64 : Vector Reverse elements within 64-bit doublewords
4737
Evan Chengf81bf152009-11-23 21:57:23 +00004738class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004739 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4740 (ins DPR:$Vm), IIC_VMOVD,
4741 OpcodeStr, Dt, "$Vd, $Vm", "",
4742 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004743class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004744 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4745 (ins QPR:$Vm), IIC_VMOVQ,
4746 OpcodeStr, Dt, "$Vd, $Vm", "",
4747 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004748
Evan Chengf81bf152009-11-23 21:57:23 +00004749def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4750def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4751def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004752def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004753
Evan Chengf81bf152009-11-23 21:57:23 +00004754def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4755def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4756def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004757def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004758
4759// VREV32 : Vector Reverse elements within 32-bit words
4760
Evan Chengf81bf152009-11-23 21:57:23 +00004761class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004762 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4763 (ins DPR:$Vm), IIC_VMOVD,
4764 OpcodeStr, Dt, "$Vd, $Vm", "",
4765 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004766class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004767 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4768 (ins QPR:$Vm), IIC_VMOVQ,
4769 OpcodeStr, Dt, "$Vd, $Vm", "",
4770 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004771
Evan Chengf81bf152009-11-23 21:57:23 +00004772def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4773def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004774
Evan Chengf81bf152009-11-23 21:57:23 +00004775def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4776def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004777
4778// VREV16 : Vector Reverse elements within 16-bit halfwords
4779
Evan Chengf81bf152009-11-23 21:57:23 +00004780class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004781 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4782 (ins DPR:$Vm), IIC_VMOVD,
4783 OpcodeStr, Dt, "$Vd, $Vm", "",
4784 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004785class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004786 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4787 (ins QPR:$Vm), IIC_VMOVQ,
4788 OpcodeStr, Dt, "$Vd, $Vm", "",
4789 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004790
Evan Chengf81bf152009-11-23 21:57:23 +00004791def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4792def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004793
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004794// Other Vector Shuffles.
4795
Bob Wilson5e8b8332011-01-07 04:59:04 +00004796// Aligned extractions: really just dropping registers
4797
4798class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4799 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4800 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4801
4802def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4803
4804def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4805
4806def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4807
4808def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4809
4810def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4811
4812
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004813// VEXT : Vector Extract
4814
Evan Chengf81bf152009-11-23 21:57:23 +00004815class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004816 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4817 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4818 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4819 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4820 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004821 bits<4> index;
4822 let Inst{11-8} = index{3-0};
4823}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004824
Evan Chengf81bf152009-11-23 21:57:23 +00004825class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004826 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4827 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4828 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4829 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4830 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004831 bits<4> index;
4832 let Inst{11-8} = index{3-0};
4833}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004834
Owen Anderson7a258252010-11-03 18:16:27 +00004835def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4836 let Inst{11-8} = index{3-0};
4837}
4838def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4839 let Inst{11-9} = index{2-0};
4840 let Inst{8} = 0b0;
4841}
4842def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4843 let Inst{11-10} = index{1-0};
4844 let Inst{9-8} = 0b00;
4845}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004846def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4847 (v2f32 DPR:$Vm),
4848 (i32 imm:$index))),
4849 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004850
Owen Anderson7a258252010-11-03 18:16:27 +00004851def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4852 let Inst{11-8} = index{3-0};
4853}
4854def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4855 let Inst{11-9} = index{2-0};
4856 let Inst{8} = 0b0;
4857}
4858def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4859 let Inst{11-10} = index{1-0};
4860 let Inst{9-8} = 0b00;
4861}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004862def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4863 (v4f32 QPR:$Vm),
4864 (i32 imm:$index))),
4865 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004866
Bob Wilson64efd902009-08-08 05:53:00 +00004867// VTRN : Vector Transpose
4868
Evan Chengf81bf152009-11-23 21:57:23 +00004869def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4870def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4871def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004872
Evan Chengf81bf152009-11-23 21:57:23 +00004873def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4874def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4875def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004876
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004877// VUZP : Vector Unzip (Deinterleave)
4878
Evan Chengf81bf152009-11-23 21:57:23 +00004879def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4880def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4881def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004882
Evan Chengf81bf152009-11-23 21:57:23 +00004883def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4884def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4885def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004886
4887// VZIP : Vector Zip (Interleave)
4888
Evan Chengf81bf152009-11-23 21:57:23 +00004889def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4890def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4891def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004892
Evan Chengf81bf152009-11-23 21:57:23 +00004893def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4894def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4895def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004896
Bob Wilson114a2662009-08-12 20:51:55 +00004897// Vector Table Lookup and Table Extension.
4898
4899// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004900let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004901def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004902 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00004903 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4904 "vtbl", "8", "$Vd, $Vn, $Vm", "",
4905 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004906let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004907def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004908 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4909 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4910 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004911def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004912 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4913 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4914 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004915def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004916 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4917 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004918 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004919 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004920} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004921
Bob Wilsonbd916c52010-09-13 23:55:10 +00004922def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004923 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004924def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004925 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004926def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004927 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004928
Bob Wilson114a2662009-08-12 20:51:55 +00004929// VTBX : Vector Table Extension
4930def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004931 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00004932 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4933 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004934 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00004935 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004936let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004937def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004938 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4939 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4940 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004941def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004942 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4943 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004944 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004945 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4946 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004947def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004948 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4949 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4950 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4951 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004952} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004953
Bob Wilsonbd916c52010-09-13 23:55:10 +00004954def VTBX2Pseudo
4955 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004956 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004957def VTBX3Pseudo
4958 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004959 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004960def VTBX4Pseudo
4961 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004962 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004963} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00004964
Bob Wilson5bafff32009-06-22 23:27:02 +00004965//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004966// NEON instructions for single-precision FP math
4967//===----------------------------------------------------------------------===//
4968
Bob Wilson0e6d5402010-12-13 23:02:31 +00004969class N2VSPat<SDNode OpNode, NeonI Inst>
4970 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004971 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00004972 (v2f32 (COPY_TO_REGCLASS (Inst
4973 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00004974 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4975 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004976
4977class N3VSPat<SDNode OpNode, NeonI Inst>
4978 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004979 (EXTRACT_SUBREG
4980 (v2f32 (COPY_TO_REGCLASS (Inst
4981 (INSERT_SUBREG
4982 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4983 SPR:$a, ssub_0),
4984 (INSERT_SUBREG
4985 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4986 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004987
4988class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4989 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004990 (EXTRACT_SUBREG
4991 (v2f32 (COPY_TO_REGCLASS (Inst
4992 (INSERT_SUBREG
4993 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4994 SPR:$acc, ssub_0),
4995 (INSERT_SUBREG
4996 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4997 SPR:$a, ssub_0),
4998 (INSERT_SUBREG
4999 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5000 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005001
Bob Wilson4711d5c2010-12-13 23:02:37 +00005002def : N3VSPat<fadd, VADDfd>;
5003def : N3VSPat<fsub, VSUBfd>;
5004def : N3VSPat<fmul, VMULfd>;
5005def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005006 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005007def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005008 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005009def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005010def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005011def : N3VSPat<NEONfmax, VMAXfd>;
5012def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005013def : N2VSPat<arm_ftosi, VCVTf2sd>;
5014def : N2VSPat<arm_ftoui, VCVTf2ud>;
5015def : N2VSPat<arm_sitof, VCVTs2fd>;
5016def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005017
Evan Cheng1d2426c2009-08-07 19:30:41 +00005018//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005019// Non-Instruction Patterns
5020//===----------------------------------------------------------------------===//
5021
5022// bit_convert
5023def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5024def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5025def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5026def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5027def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5028def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5029def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5030def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5031def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5032def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5033def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5034def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5035def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5036def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5037def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5038def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5039def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5040def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5041def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5042def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5043def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5044def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5045def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5046def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5047def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5048def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5049def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5050def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5051def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5052def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5053
5054def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5055def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5056def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5057def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5058def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5059def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5060def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5061def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5062def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5063def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5064def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5065def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5066def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5067def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5068def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5069def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5070def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5071def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5072def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5073def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5074def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5075def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5076def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5077def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5078def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5079def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5080def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5081def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5082def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5083def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;