blob: 41ef511b16832709856c08c3f7f94a3746f36ac4 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000200 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 return SDValue();
210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
356 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000357 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
359 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
360 }
361 } else if (PartBits == ValueVT.getSizeInBits()) {
362 // Different types of the same size.
363 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000364 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000365 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
366 // If the parts cover less bits than value has, truncate the value.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Unknown mismatch!");
369 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
370 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
371 }
372
373 // The value may have changed - recompute ValueVT.
374 ValueVT = Val.getValueType();
375 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
376 "Failed to tile the value with PartVT!");
377
378 if (NumParts == 1) {
379 assert(PartVT == ValueVT && "Type conversion failed!");
380 Parts[0] = Val;
381 return;
382 }
383
384 // Expand the value into multiple parts.
385 if (NumParts & (NumParts - 1)) {
386 // The number of parts is not a power of 2. Split off and copy the tail.
387 assert(PartVT.isInteger() && ValueVT.isInteger() &&
388 "Do not know what to expand to!");
389 unsigned RoundParts = 1 << Log2_32(NumParts);
390 unsigned RoundBits = RoundParts * PartBits;
391 unsigned OddParts = NumParts - RoundParts;
392 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
393 DAG.getIntPtrConstant(RoundBits));
394 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
395
396 if (TLI.isBigEndian())
397 // The odd parts were reversed by getCopyToParts - unreverse them.
398 std::reverse(Parts + RoundParts, Parts + NumParts);
399
400 NumParts = RoundParts;
401 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
402 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
403 }
404
405 // The number of parts is a power of 2. Repeatedly bisect the value using
406 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000407 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 EVT::getIntegerVT(*DAG.getContext(),
409 ValueVT.getSizeInBits()),
410 Val);
411
412 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
413 for (unsigned i = 0; i < NumParts; i += StepSize) {
414 unsigned ThisBits = StepSize * PartBits / 2;
415 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
416 SDValue &Part0 = Parts[i];
417 SDValue &Part1 = Parts[i+StepSize/2];
418
419 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
420 ThisVT, Part0, DAG.getIntPtrConstant(1));
421 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
422 ThisVT, Part0, DAG.getIntPtrConstant(0));
423
424 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000425 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
426 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000427 }
428 }
429 }
430
431 if (TLI.isBigEndian())
432 std::reverse(Parts, Parts + OrigNumParts);
433}
434
435
436/// getCopyToPartsVector - Create a series of nodes that contain the specified
437/// value split into legal parts.
438static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
439 SDValue Val, SDValue *Parts, unsigned NumParts,
440 EVT PartVT) {
441 EVT ValueVT = Val.getValueType();
442 assert(ValueVT.isVector() && "Not a vector");
443 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000444
Chris Lattnera13b8602010-08-24 23:10:06 +0000445 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000446 if (PartVT == ValueVT) {
447 // Nothing to do.
448 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
449 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000450 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000452 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000453 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
454 EVT ElementVT = PartVT.getVectorElementType();
455 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
456 // undef elements.
457 SmallVector<SDValue, 16> Ops;
458 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
459 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
460 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnere6f7c262010-08-25 22:49:25 +0000462 for (unsigned i = ValueVT.getVectorNumElements(),
463 e = PartVT.getVectorNumElements(); i != e; ++i)
464 Ops.push_back(DAG.getUNDEF(ElementVT));
465
466 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
467
468 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000469
Chris Lattnere6f7c262010-08-25 22:49:25 +0000470 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
471 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000472 } else if (PartVT.isVector() &&
473 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000474 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000475 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
476
477 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000478 bool Smaller = PartVT.bitsLE(ValueVT);
479 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
480 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000482 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000483 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 "Only trivial vector-to-scalar conversions should get here!");
485 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
486 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000487
488 bool Smaller = ValueVT.bitsLE(PartVT);
489 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
490 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000491 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000492
Chris Lattnera13b8602010-08-24 23:10:06 +0000493 Parts[0] = Val;
494 return;
495 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000497 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000498 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000499 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000500 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000501 IntermediateVT,
502 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
506 NumParts = NumRegs; // Silence a compiler warning.
507 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 // Split the vector into intermediate operands.
510 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000511 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000513 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000514 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000515 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000516 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000517 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000518 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000519 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000521 // Split the intermediate operands into legal parts.
522 if (NumParts == NumIntermediates) {
523 // If the register was not expanded, promote or copy the value,
524 // as appropriate.
525 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000526 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 } else if (NumParts > 0) {
528 // If the intermediate type was expanded, split each the value into
529 // legal parts.
530 assert(NumParts % NumIntermediates == 0 &&
531 "Must expand into a divisible number of parts!");
532 unsigned Factor = NumParts / NumIntermediates;
533 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000534 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000535 }
536}
537
Chris Lattnera13b8602010-08-24 23:10:06 +0000538
539
540
Dan Gohman462f6b52010-05-29 17:53:24 +0000541namespace {
542 /// RegsForValue - This struct represents the registers (physical or virtual)
543 /// that a particular set of values is assigned, and the type information
544 /// about the value. The most common situation is to represent one value at a
545 /// time, but struct or array values are handled element-wise as multiple
546 /// values. The splitting of aggregates is performed recursively, so that we
547 /// never have aggregate-typed registers. The values at this point do not
548 /// necessarily have legal types, so each value may require one or more
549 /// registers of some legal type.
550 ///
551 struct RegsForValue {
552 /// ValueVTs - The value types of the values, which may not be legal, and
553 /// may need be promoted or synthesized from one or more registers.
554 ///
555 SmallVector<EVT, 4> ValueVTs;
556
557 /// RegVTs - The value types of the registers. This is the same size as
558 /// ValueVTs and it records, for each value, what the type of the assigned
559 /// register or registers are. (Individual values are never synthesized
560 /// from more than one type of register.)
561 ///
562 /// With virtual registers, the contents of RegVTs is redundant with TLI's
563 /// getRegisterType member function, however when with physical registers
564 /// it is necessary to have a separate record of the types.
565 ///
566 SmallVector<EVT, 4> RegVTs;
567
568 /// Regs - This list holds the registers assigned to the values.
569 /// Each legal or promoted value requires one register, and each
570 /// expanded value requires multiple registers.
571 ///
572 SmallVector<unsigned, 4> Regs;
573
574 RegsForValue() {}
575
576 RegsForValue(const SmallVector<unsigned, 4> &regs,
577 EVT regvt, EVT valuevt)
578 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
579
Dan Gohman462f6b52010-05-29 17:53:24 +0000580 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000581 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000582 ComputeValueVTs(tli, Ty, ValueVTs);
583
584 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
585 EVT ValueVT = ValueVTs[Value];
586 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
587 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
588 for (unsigned i = 0; i != NumRegs; ++i)
589 Regs.push_back(Reg + i);
590 RegVTs.push_back(RegisterVT);
591 Reg += NumRegs;
592 }
593 }
594
595 /// areValueTypesLegal - Return true if types of all the values are legal.
596 bool areValueTypesLegal(const TargetLowering &TLI) {
597 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
598 EVT RegisterVT = RegVTs[Value];
599 if (!TLI.isTypeLegal(RegisterVT))
600 return false;
601 }
602 return true;
603 }
604
605 /// append - Add the specified values to this one.
606 void append(const RegsForValue &RHS) {
607 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
608 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
609 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
610 }
611
612 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
613 /// this value and returns the result as a ValueVTs value. This uses
614 /// Chain/Flag as the input and updates them for the output Chain/Flag.
615 /// If the Flag pointer is NULL, no flag is used.
616 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
617 DebugLoc dl,
618 SDValue &Chain, SDValue *Flag) const;
619
620 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
621 /// specified value into the registers specified by this object. This uses
622 /// Chain/Flag as the input and updates them for the output Chain/Flag.
623 /// If the Flag pointer is NULL, no flag is used.
624 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
625 SDValue &Chain, SDValue *Flag) const;
626
627 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
628 /// operand list. This adds the code marker, matching input operand index
629 /// (if applicable), and includes the number of values added into it.
630 void AddInlineAsmOperands(unsigned Kind,
631 bool HasMatching, unsigned MatchingIdx,
632 SelectionDAG &DAG,
633 std::vector<SDValue> &Ops) const;
634 };
635}
636
637/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
638/// this value and returns the result as a ValueVT value. This uses
639/// Chain/Flag as the input and updates them for the output Chain/Flag.
640/// If the Flag pointer is NULL, no flag is used.
641SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
642 FunctionLoweringInfo &FuncInfo,
643 DebugLoc dl,
644 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000645 // A Value with type {} or [0 x %t] needs no registers.
646 if (ValueVTs.empty())
647 return SDValue();
648
Dan Gohman462f6b52010-05-29 17:53:24 +0000649 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
650
651 // Assemble the legal parts into the final values.
652 SmallVector<SDValue, 4> Values(ValueVTs.size());
653 SmallVector<SDValue, 8> Parts;
654 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
655 // Copy the legal parts from the registers.
656 EVT ValueVT = ValueVTs[Value];
657 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
658 EVT RegisterVT = RegVTs[Value];
659
660 Parts.resize(NumRegs);
661 for (unsigned i = 0; i != NumRegs; ++i) {
662 SDValue P;
663 if (Flag == 0) {
664 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
665 } else {
666 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
667 *Flag = P.getValue(2);
668 }
669
670 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000671 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000672
673 // If the source register was virtual and if we know something about it,
674 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000675 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000676 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000678
679 const FunctionLoweringInfo::LiveOutInfo *LOI =
680 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
681 if (!LOI)
682 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000683
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000684 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000685 unsigned NumSignBits = LOI->NumSignBits;
686 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000687
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000688 // FIXME: We capture more information than the dag can represent. For
689 // now, just use the tightest assertzext/assertsext possible.
690 bool isSExt = true;
691 EVT FromVT(MVT::Other);
692 if (NumSignBits == RegSize)
693 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
694 else if (NumZeroBits >= RegSize-1)
695 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
696 else if (NumSignBits > RegSize-8)
697 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
698 else if (NumZeroBits >= RegSize-8)
699 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
700 else if (NumSignBits > RegSize-16)
701 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
702 else if (NumZeroBits >= RegSize-16)
703 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
704 else if (NumSignBits > RegSize-32)
705 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
706 else if (NumZeroBits >= RegSize-32)
707 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
708 else
709 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000710
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000711 // Add an assertion node.
712 assert(FromVT != MVT::Other);
713 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
714 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000715 }
716
717 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
718 NumRegs, RegisterVT, ValueVT);
719 Part += NumRegs;
720 Parts.clear();
721 }
722
723 return DAG.getNode(ISD::MERGE_VALUES, dl,
724 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
725 &Values[0], ValueVTs.size());
726}
727
728/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
729/// specified value into the registers specified by this object. This uses
730/// Chain/Flag as the input and updates them for the output Chain/Flag.
731/// If the Flag pointer is NULL, no flag is used.
732void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
733 SDValue &Chain, SDValue *Flag) const {
734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
735
736 // Get the list of the values's legal parts.
737 unsigned NumRegs = Regs.size();
738 SmallVector<SDValue, 8> Parts(NumRegs);
739 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
740 EVT ValueVT = ValueVTs[Value];
741 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
742 EVT RegisterVT = RegVTs[Value];
743
Chris Lattner3ac18842010-08-24 23:20:40 +0000744 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000745 &Parts[Part], NumParts, RegisterVT);
746 Part += NumParts;
747 }
748
749 // Copy the parts into the registers.
750 SmallVector<SDValue, 8> Chains(NumRegs);
751 for (unsigned i = 0; i != NumRegs; ++i) {
752 SDValue Part;
753 if (Flag == 0) {
754 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
755 } else {
756 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
757 *Flag = Part.getValue(1);
758 }
759
760 Chains[i] = Part.getValue(0);
761 }
762
763 if (NumRegs == 1 || Flag)
764 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
765 // flagged to it. That is the CopyToReg nodes and the user are considered
766 // a single scheduling unit. If we create a TokenFactor and return it as
767 // chain, then the TokenFactor is both a predecessor (operand) of the
768 // user as well as a successor (the TF operands are flagged to the user).
769 // c1, f1 = CopyToReg
770 // c2, f2 = CopyToReg
771 // c3 = TokenFactor c1, c2
772 // ...
773 // = op c3, ..., f2
774 Chain = Chains[NumRegs-1];
775 else
776 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
777}
778
779/// AddInlineAsmOperands - Add this value to the specified inlineasm node
780/// operand list. This adds the code marker and includes the number of
781/// values added into it.
782void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
783 unsigned MatchingIdx,
784 SelectionDAG &DAG,
785 std::vector<SDValue> &Ops) const {
786 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
787
788 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
789 if (HasMatching)
790 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
791 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
792 Ops.push_back(Res);
793
794 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
795 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
796 EVT RegisterVT = RegVTs[Value];
797 for (unsigned i = 0; i != NumRegs; ++i) {
798 assert(Reg < Regs.size() && "Mismatch in # registers expected");
799 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
800 }
801 }
802}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000803
Dan Gohman2048b852009-11-23 18:04:58 +0000804void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000805 AA = &aa;
806 GFI = gfi;
807 TD = DAG.getTarget().getTargetData();
808}
809
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000810/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000811/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000812/// for a new block. This doesn't clear out information about
813/// additional blocks that are needed to complete switch lowering
814/// or PHI node updating; that information is cleared out as it is
815/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000816void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000817 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000818 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000819 PendingLoads.clear();
820 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000821 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000822 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000823}
824
Devang Patel23385752011-05-23 17:44:13 +0000825/// clearDanglingDebugInfo - Clear the dangling debug information
826/// map. This function is seperated from the clear so that debug
827/// information that is dangling in a basic block can be properly
828/// resolved in a different basic block. This allows the
829/// SelectionDAG to resolve dangling debug information attached
830/// to PHI nodes.
831void SelectionDAGBuilder::clearDanglingDebugInfo() {
832 DanglingDebugInfoMap.clear();
833}
834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000835/// getRoot - Return the current virtual root of the Selection DAG,
836/// flushing any PendingLoad items. This must be done before emitting
837/// a store or any other node that may need to be ordered after any
838/// prior load instructions.
839///
Dan Gohman2048b852009-11-23 18:04:58 +0000840SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000841 if (PendingLoads.empty())
842 return DAG.getRoot();
843
844 if (PendingLoads.size() == 1) {
845 SDValue Root = PendingLoads[0];
846 DAG.setRoot(Root);
847 PendingLoads.clear();
848 return Root;
849 }
850
851 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853 &PendingLoads[0], PendingLoads.size());
854 PendingLoads.clear();
855 DAG.setRoot(Root);
856 return Root;
857}
858
859/// getControlRoot - Similar to getRoot, but instead of flushing all the
860/// PendingLoad items, flush all the PendingExports items. It is necessary
861/// to do this before emitting a terminator instruction.
862///
Dan Gohman2048b852009-11-23 18:04:58 +0000863SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000864 SDValue Root = DAG.getRoot();
865
866 if (PendingExports.empty())
867 return Root;
868
869 // Turn all of the CopyToReg chains into one factored node.
870 if (Root.getOpcode() != ISD::EntryToken) {
871 unsigned i = 0, e = PendingExports.size();
872 for (; i != e; ++i) {
873 assert(PendingExports[i].getNode()->getNumOperands() > 1);
874 if (PendingExports[i].getNode()->getOperand(0) == Root)
875 break; // Don't add the root if we already indirectly depend on it.
876 }
877
878 if (i == e)
879 PendingExports.push_back(Root);
880 }
881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883 &PendingExports[0],
884 PendingExports.size());
885 PendingExports.clear();
886 DAG.setRoot(Root);
887 return Root;
888}
889
Bill Wendling4533cac2010-01-28 21:51:40 +0000890void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
891 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
892 DAG.AssignOrdering(Node, SDNodeOrder);
893
894 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
895 AssignOrderingToNode(Node->getOperand(I).getNode());
896}
897
Dan Gohman46510a72010-04-15 01:51:59 +0000898void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000899 // Set up outgoing PHI node register values before emitting the terminator.
900 if (isa<TerminatorInst>(&I))
901 HandlePHINodesInSuccessorBlocks(I.getParent());
902
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000903 CurDebugLoc = I.getDebugLoc();
904
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000906
Dan Gohman92884f72010-04-20 15:03:56 +0000907 if (!isa<TerminatorInst>(&I) && !HasTailCall)
908 CopyToExportRegsIfNeeded(&I);
909
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000910 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000911}
912
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000913void SelectionDAGBuilder::visitPHI(const PHINode &) {
914 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
915}
916
Dan Gohman46510a72010-04-15 01:51:59 +0000917void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000918 // Note: this doesn't use InstVisitor, because it has to work with
919 // ConstantExpr's in addition to instructions.
920 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000921 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000922 // Build the switch statement using the Instruction.def file.
923#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000924 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925#include "llvm/Instruction.def"
926 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000927
928 // Assign the ordering to the freshly created DAG nodes.
929 if (NodeMap.count(&I)) {
930 ++SDNodeOrder;
931 AssignOrderingToNode(getValue(&I).getNode());
932 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000933}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000935// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
936// generate the debug data structures now that we've seen its definition.
937void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
938 SDValue Val) {
939 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000940 if (DDI.getDI()) {
941 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000942 DebugLoc dl = DDI.getdl();
943 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000944 MDNode *Variable = DI->getVariable();
945 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000946 SDDbgValue *SDV;
947 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000948 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000949 SDV = DAG.getDbgValue(Variable, Val.getNode(),
950 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
951 DAG.AddDbgValue(SDV, Val.getNode(), false);
952 }
Owen Anderson95771af2011-02-25 21:41:48 +0000953 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000954 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000955 DanglingDebugInfoMap[V] = DanglingDebugInfo();
956 }
957}
958
Dan Gohman28a17352010-07-01 01:59:43 +0000959// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000960SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000961 // If we already have an SDValue for this value, use it. It's important
962 // to do this first, so that we don't create a CopyFromReg if we already
963 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000964 SDValue &N = NodeMap[V];
965 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000966
Dan Gohman28a17352010-07-01 01:59:43 +0000967 // If there's a virtual register allocated and initialized for this
968 // value, use it.
969 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
970 if (It != FuncInfo.ValueMap.end()) {
971 unsigned InReg = It->second;
972 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
973 SDValue Chain = DAG.getEntryNode();
Devang Patel8f314282011-01-25 18:09:58 +0000974 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
975 resolveDanglingDebugInfo(V, N);
976 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000977 }
978
979 // Otherwise create a new SDValue and remember it.
980 SDValue Val = getValueImpl(V);
981 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000982 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000983 return Val;
984}
985
986/// getNonRegisterValue - Return an SDValue for the given Value, but
987/// don't look in FuncInfo.ValueMap for a virtual register.
988SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
989 // If we already have an SDValue for this value, use it.
990 SDValue &N = NodeMap[V];
991 if (N.getNode()) return N;
992
993 // Otherwise create a new SDValue and remember it.
994 SDValue Val = getValueImpl(V);
995 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000996 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000997 return Val;
998}
999
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001000/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001001/// Create an SDValue for the given value.
1002SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001003 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001004 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001005
Dan Gohman383b5f62010-04-17 15:32:28 +00001006 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001007 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001008
Dan Gohman383b5f62010-04-17 15:32:28 +00001009 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001010 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001011
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001012 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001013 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001014
Dan Gohman383b5f62010-04-17 15:32:28 +00001015 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001016 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001017
Nate Begeman9008ca62009-04-27 18:41:29 +00001018 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001019 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001020
Dan Gohman383b5f62010-04-17 15:32:28 +00001021 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001022 visit(CE->getOpcode(), *CE);
1023 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001024 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001025 return N1;
1026 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1029 SmallVector<SDValue, 4> Constants;
1030 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1031 OI != OE; ++OI) {
1032 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001033 // If the operand is an empty aggregate, there are no values.
1034 if (!Val) continue;
1035 // Add each leaf value from the operand to the Constants list
1036 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1038 Constants.push_back(SDValue(Val, i));
1039 }
Bill Wendling87710f02009-12-21 23:47:40 +00001040
Bill Wendling4533cac2010-01-28 21:51:40 +00001041 return DAG.getMergeValues(&Constants[0], Constants.size(),
1042 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 }
1044
Duncan Sands1df98592010-02-16 11:11:14 +00001045 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1047 "Unknown struct or array constant!");
1048
Owen Andersone50ed302009-08-10 22:56:29 +00001049 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001050 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1051 unsigned NumElts = ValueVTs.size();
1052 if (NumElts == 0)
1053 return SDValue(); // empty struct
1054 SmallVector<SDValue, 4> Constants(NumElts);
1055 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001056 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001058 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059 else if (EltVT.isFloatingPoint())
1060 Constants[i] = DAG.getConstantFP(0, EltVT);
1061 else
1062 Constants[i] = DAG.getConstant(0, EltVT);
1063 }
Bill Wendling87710f02009-12-21 23:47:40 +00001064
Bill Wendling4533cac2010-01-28 21:51:40 +00001065 return DAG.getMergeValues(&Constants[0], NumElts,
1066 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001067 }
1068
Dan Gohman383b5f62010-04-17 15:32:28 +00001069 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001070 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001071
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001072 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001074
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001075 // Now that we know the number and type of the elements, get that number of
1076 // elements into the Ops array based on what kind of constant it is.
1077 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001078 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001079 for (unsigned i = 0; i != NumElements; ++i)
1080 Ops.push_back(getValue(CP->getOperand(i)));
1081 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001082 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001083 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001084
1085 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001086 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001087 Op = DAG.getConstantFP(0, EltVT);
1088 else
1089 Op = DAG.getConstant(0, EltVT);
1090 Ops.assign(NumElements, Op);
1091 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001093 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001094 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1095 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001096 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001097
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001098 // If this is a static alloca, generate it as the frameindex instead of
1099 // computation.
1100 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1101 DenseMap<const AllocaInst*, int>::iterator SI =
1102 FuncInfo.StaticAllocaMap.find(AI);
1103 if (SI != FuncInfo.StaticAllocaMap.end())
1104 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1105 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001106
Dan Gohman28a17352010-07-01 01:59:43 +00001107 // If this is an instruction which fast-isel has deferred, select it now.
1108 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001109 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1110 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1111 SDValue Chain = DAG.getEntryNode();
1112 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001113 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001114
Dan Gohman28a17352010-07-01 01:59:43 +00001115 llvm_unreachable("Can't get register for value!");
1116 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001117}
1118
Dan Gohman46510a72010-04-15 01:51:59 +00001119void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120 SDValue Chain = getControlRoot();
1121 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001122 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001123
Dan Gohman7451d3e2010-05-29 17:03:36 +00001124 if (!FuncInfo.CanLowerReturn) {
1125 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001126 const Function *F = I.getParent()->getParent();
1127
1128 // Emit a store of the return value through the virtual register.
1129 // Leave Outs empty so that LowerReturn won't try to load return
1130 // registers the usual way.
1131 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001132 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001133 PtrValueVTs);
1134
1135 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1136 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001137
Owen Andersone50ed302009-08-10 22:56:29 +00001138 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001139 SmallVector<uint64_t, 4> Offsets;
1140 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001141 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001142
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001143 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001144 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001145 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1146 RetPtr.getValueType(), RetPtr,
1147 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001148 Chains[i] =
1149 DAG.getStore(Chain, getCurDebugLoc(),
1150 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001151 // FIXME: better loc info would be nice.
1152 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001153 }
1154
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001155 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1156 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001157 } else if (I.getNumOperands() != 0) {
1158 SmallVector<EVT, 4> ValueVTs;
1159 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1160 unsigned NumValues = ValueVTs.size();
1161 if (NumValues) {
1162 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001163 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1164 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001165
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001166 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001167
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001168 const Function *F = I.getParent()->getParent();
1169 if (F->paramHasAttr(0, Attribute::SExt))
1170 ExtendKind = ISD::SIGN_EXTEND;
1171 else if (F->paramHasAttr(0, Attribute::ZExt))
1172 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001173
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001174 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1175 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001176
1177 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1178 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1179 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001180 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001181 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1182 &Parts[0], NumParts, PartVT, ExtendKind);
1183
1184 // 'inreg' on function refers to return value
1185 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1186 if (F->paramHasAttr(0, Attribute::InReg))
1187 Flags.setInReg();
1188
1189 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001190 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001191 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001192 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001193 Flags.setZExt();
1194
Dan Gohmanc9403652010-07-07 15:54:55 +00001195 for (unsigned i = 0; i < NumParts; ++i) {
1196 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1197 /*isfixed=*/true));
1198 OutVals.push_back(Parts[i]);
1199 }
Evan Cheng3927f432009-03-25 20:20:11 +00001200 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001201 }
1202 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001203
1204 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001205 CallingConv::ID CallConv =
1206 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001207 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001208 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001209
1210 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001212 "LowerReturn didn't return a valid chain!");
1213
1214 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001216}
1217
Dan Gohmanad62f532009-04-23 23:13:24 +00001218/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1219/// created for it, emit nodes to copy the value into the virtual
1220/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001221void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001222 // Skip empty types
1223 if (V->getType()->isEmptyTy())
1224 return;
1225
Dan Gohman33b7a292010-04-16 17:15:02 +00001226 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1227 if (VMI != FuncInfo.ValueMap.end()) {
1228 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1229 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001230 }
1231}
1232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001233/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1234/// the current basic block, add it to ValueMap now so that we'll get a
1235/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001236void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001237 // No need to export constants.
1238 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001240 // Already exported?
1241 if (FuncInfo.isExportedInst(V)) return;
1242
1243 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1244 CopyValueToVirtualRegister(V, Reg);
1245}
1246
Dan Gohman46510a72010-04-15 01:51:59 +00001247bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001248 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001249 // The operands of the setcc have to be in this block. We don't know
1250 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001251 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 // Can export from current BB.
1253 if (VI->getParent() == FromBB)
1254 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001255
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001256 // Is already exported, noop.
1257 return FuncInfo.isExportedInst(V);
1258 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001259
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001260 // If this is an argument, we can export it if the BB is the entry block or
1261 // if it is already exported.
1262 if (isa<Argument>(V)) {
1263 if (FromBB == &FromBB->getParent()->getEntryBlock())
1264 return true;
1265
1266 // Otherwise, can only export this if it is already exported.
1267 return FuncInfo.isExportedInst(V);
1268 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270 // Otherwise, constants can always be exported.
1271 return true;
1272}
1273
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001274/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1275uint32_t SelectionDAGBuilder::getEdgeWeight(MachineBasicBlock *Src,
1276 MachineBasicBlock *Dst) {
1277 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1278 if (!BPI)
1279 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001280 const BasicBlock *SrcBB = Src->getBasicBlock();
1281 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001282 return BPI->getEdgeWeight(SrcBB, DstBB);
1283}
1284
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001285void SelectionDAGBuilder::
1286addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1287 uint32_t Weight /* = 0 */) {
1288 if (!Weight)
1289 Weight = getEdgeWeight(Src, Dst);
1290 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001291}
1292
1293
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001294static bool InBlock(const Value *V, const BasicBlock *BB) {
1295 if (const Instruction *I = dyn_cast<Instruction>(V))
1296 return I->getParent() == BB;
1297 return true;
1298}
1299
Dan Gohmanc2277342008-10-17 21:16:08 +00001300/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1301/// This function emits a branch and is used at the leaves of an OR or an
1302/// AND operator tree.
1303///
1304void
Dan Gohman46510a72010-04-15 01:51:59 +00001305SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001306 MachineBasicBlock *TBB,
1307 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001308 MachineBasicBlock *CurBB,
1309 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001310 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001311
Dan Gohmanc2277342008-10-17 21:16:08 +00001312 // If the leaf of the tree is a comparison, merge the condition into
1313 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001314 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001315 // The operands of the cmp have to be in this block. We don't know
1316 // how to export them from some other block. If this is the first block
1317 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001318 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001319 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1320 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001321 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001322 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001323 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001324 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001325 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 } else {
1327 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001328 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001329 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001330
1331 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1333 SwitchCases.push_back(CB);
1334 return;
1335 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001336 }
1337
1338 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001339 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001340 NULL, TBB, FBB, CurBB);
1341 SwitchCases.push_back(CB);
1342}
1343
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001344/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001345void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001346 MachineBasicBlock *TBB,
1347 MachineBasicBlock *FBB,
1348 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001349 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001350 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001351 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001352 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001353 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001354 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1355 BOp->getParent() != CurBB->getBasicBlock() ||
1356 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1357 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001358 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001359 return;
1360 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001361
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001362 // Create TmpBB after CurBB.
1363 MachineFunction::iterator BBI = CurBB;
1364 MachineFunction &MF = DAG.getMachineFunction();
1365 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1366 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001367
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368 if (Opc == Instruction::Or) {
1369 // Codegen X | Y as:
1370 // jmp_if_X TBB
1371 // jmp TmpBB
1372 // TmpBB:
1373 // jmp_if_Y TBB
1374 // jmp FBB
1375 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001378 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001381 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001382 } else {
1383 assert(Opc == Instruction::And && "Unknown merge op!");
1384 // Codegen X & Y as:
1385 // jmp_if_X TmpBB
1386 // jmp FBB
1387 // TmpBB:
1388 // jmp_if_Y TBB
1389 // jmp FBB
1390 //
1391 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001394 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001397 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 }
1399}
1400
1401/// If the set of cases should be emitted as a series of branches, return true.
1402/// If we should emit this as a bunch of and/or'd together conditions, return
1403/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001404bool
Dan Gohman2048b852009-11-23 18:04:58 +00001405SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001407
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408 // If this is two comparisons of the same values or'd or and'd together, they
1409 // will get folded into a single comparison, so don't emit two blocks.
1410 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1411 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1412 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1413 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1414 return false;
1415 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001416
Chris Lattner133ce872010-01-02 00:00:03 +00001417 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1418 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1419 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1420 Cases[0].CC == Cases[1].CC &&
1421 isa<Constant>(Cases[0].CmpRHS) &&
1422 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1423 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1424 return false;
1425 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1426 return false;
1427 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001429 return true;
1430}
1431
Dan Gohman46510a72010-04-15 01:51:59 +00001432void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001433 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001435 // Update machine-CFG edges.
1436 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1437
1438 // Figure out which block is immediately after the current one.
1439 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001440 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001441 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001442 NextBlock = BBI;
1443
1444 if (I.isUnconditional()) {
1445 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001446 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001448 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001449 if (Succ0MBB != NextBlock)
1450 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001451 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001452 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 return;
1455 }
1456
1457 // If this condition is one of the special cases we handle, do special stuff
1458 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001459 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001460 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1461
1462 // If this is a series of conditions that are or'd or and'd together, emit
1463 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001464 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465 // For example, instead of something like:
1466 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001467 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001469 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001470 // or C, F
1471 // jnz foo
1472 // Emit:
1473 // cmp A, B
1474 // je foo
1475 // cmp D, E
1476 // jle foo
1477 //
Dan Gohman46510a72010-04-15 01:51:59 +00001478 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001479 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001480 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481 (BOp->getOpcode() == Instruction::And ||
1482 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001483 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1484 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001485 // If the compares in later blocks need to use values not currently
1486 // exported from this block, export them now. This block should always
1487 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001488 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001489
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001490 // Allow some cases to be rejected.
1491 if (ShouldEmitAsBranches(SwitchCases)) {
1492 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1493 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1494 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1495 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001497 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001498 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 SwitchCases.erase(SwitchCases.begin());
1500 return;
1501 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503 // Okay, we decided not to do this, remove any inserted MBB's and clear
1504 // SwitchCases.
1505 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001506 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 SwitchCases.clear();
1509 }
1510 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001513 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001514 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001515
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001516 // Use visitSwitchCase to actually insert the fast branch sequence for this
1517 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001518 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001519}
1520
1521/// visitSwitchCase - Emits the necessary code to represent a single node in
1522/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001523void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1524 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001525 SDValue Cond;
1526 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001527 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001528
1529 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001530 if (CB.CmpMHS == NULL) {
1531 // Fold "(X == true)" to X and "(X == false)" to !X to
1532 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001533 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001534 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001536 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001537 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001539 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001541 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 } else {
1543 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1544
Anton Korobeynikov23218582008-12-23 22:25:27 +00001545 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1546 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001547
1548 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001549 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001550
1551 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001552 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001553 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001555 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001556 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001557 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001558 DAG.getConstant(High-Low, VT), ISD::SETULE);
1559 }
1560 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001561
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001562 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001563 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1564 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001565
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001566 // Set NextBlock to be the MBB immediately after the current one, if any.
1567 // This is used to avoid emitting unnecessary branches to the next block.
1568 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001569 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001570 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001572
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 // If the lhs block is the next block, invert the condition so that we can
1574 // fall through to the lhs instead of the rhs block.
1575 if (CB.TrueBB == NextBlock) {
1576 std::swap(CB.TrueBB, CB.FalseBB);
1577 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001578 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001580
Dale Johannesenf5d97892009-02-04 01:48:28 +00001581 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001583 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001584
Evan Cheng266a99d2010-09-23 06:51:55 +00001585 // Insert the false branch. Do this even if it's a fall through branch,
1586 // this makes it easier to do DAG optimizations which require inverting
1587 // the branch condition.
1588 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1589 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001590
1591 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001592}
1593
1594/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001595void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001596 // Emit the code for the jump table
1597 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001598 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001599 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1600 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001602 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1603 MVT::Other, Index.getValue(1),
1604 Table, Index);
1605 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606}
1607
1608/// visitJumpTableHeader - This function emits necessary code to produce index
1609/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001610void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001611 JumpTableHeader &JTH,
1612 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001613 // Subtract the lowest switch case value from the value being switched on and
1614 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615 // difference between smallest and largest cases.
1616 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001617 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001618 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001619 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001620
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001621 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001622 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001623 // can be used as an index into the jump table in a subsequent basic block.
1624 // This value may be smaller or larger than the target's pointer type, and
1625 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001626 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001627
Dan Gohman89496d02010-07-02 00:10:16 +00001628 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001629 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1630 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001631 JT.Reg = JumpTableReg;
1632
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001633 // Emit the range check for the jump table, and branch to the default block
1634 // for the switch statement if the value being switched on exceeds the largest
1635 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001636 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001637 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001638 DAG.getConstant(JTH.Last-JTH.First,VT),
1639 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001640
1641 // Set NextBlock to be the MBB immediately after the current one, if any.
1642 // This is used to avoid emitting unnecessary branches to the next block.
1643 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001644 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001645
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001646 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001647 NextBlock = BBI;
1648
Dale Johannesen66978ee2009-01-31 02:22:37 +00001649 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001650 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001651 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001652
Bill Wendling4533cac2010-01-28 21:51:40 +00001653 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001654 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1655 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001656
Bill Wendling87710f02009-12-21 23:47:40 +00001657 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001658}
1659
1660/// visitBitTestHeader - This function emits necessary code to produce value
1661/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001662void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1663 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664 // Subtract the minimum value
1665 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001666 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001667 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001668 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001669
1670 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001671 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001672 TLI.getSetCCResultType(Sub.getValueType()),
1673 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001674 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001675
Evan Chengd08e5b42011-01-06 01:02:44 +00001676 // Determine the type of the test operands.
1677 bool UsePtrType = false;
1678 if (!TLI.isTypeLegal(VT))
1679 UsePtrType = true;
1680 else {
1681 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1682 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1683 // Switch table case range are encoded into series of masks.
1684 // Just use pointer type, it's guaranteed to fit.
1685 UsePtrType = true;
1686 break;
1687 }
1688 }
1689 if (UsePtrType) {
1690 VT = TLI.getPointerTy();
1691 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1692 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001693
Evan Chengd08e5b42011-01-06 01:02:44 +00001694 B.RegVT = VT;
1695 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001696 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001697 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001698
1699 // Set NextBlock to be the MBB immediately after the current one, if any.
1700 // This is used to avoid emitting unnecessary branches to the next block.
1701 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001702 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001703 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704 NextBlock = BBI;
1705
1706 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1707
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001708 addSuccessorWithWeight(SwitchBB, B.Default);
1709 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710
Dale Johannesen66978ee2009-01-31 02:22:37 +00001711 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001713 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001714
Evan Cheng8c1f4322010-09-23 18:32:19 +00001715 if (MBB != NextBlock)
1716 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1717 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001718
Bill Wendling87710f02009-12-21 23:47:40 +00001719 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001720}
1721
1722/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001723void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1724 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001725 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001726 BitTestCase &B,
1727 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001728 EVT VT = BB.RegVT;
1729 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1730 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001731 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001732 unsigned PopCount = CountPopulation_64(B.Mask);
1733 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001734 // Testing for a single bit; just compare the shift count with what it
1735 // would need to be to shift a 1 bit in that position.
1736 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001737 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001738 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001739 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001740 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001741 } else if (PopCount == BB.Range) {
1742 // There is only one zero bit in the range, test for it directly.
1743 Cmp = DAG.getSetCC(getCurDebugLoc(),
1744 TLI.getSetCCResultType(VT),
1745 ShiftOp,
1746 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1747 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001748 } else {
1749 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001750 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1751 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001752
Dan Gohman8e0163a2010-06-24 02:06:24 +00001753 // Emit bit tests and jumps
1754 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001755 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001756 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001757 TLI.getSetCCResultType(VT),
1758 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001759 ISD::SETNE);
1760 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001761
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001762 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1763 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001764
Dale Johannesen66978ee2009-01-31 02:22:37 +00001765 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001767 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001768
1769 // Set NextBlock to be the MBB immediately after the current one, if any.
1770 // This is used to avoid emitting unnecessary branches to the next block.
1771 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001772 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001773 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001774 NextBlock = BBI;
1775
Evan Cheng8c1f4322010-09-23 18:32:19 +00001776 if (NextMBB != NextBlock)
1777 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1778 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001779
Bill Wendling87710f02009-12-21 23:47:40 +00001780 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001781}
1782
Dan Gohman46510a72010-04-15 01:51:59 +00001783void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001784 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001785
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001786 // Retrieve successors.
1787 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1788 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1789
Gabor Greifb67e6b32009-01-15 11:10:44 +00001790 const Value *Callee(I.getCalledValue());
1791 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001792 visitInlineAsm(&I);
1793 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001794 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001795
1796 // If the value of the invoke is used outside of its defining block, make it
1797 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001798 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799
1800 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001801 InvokeMBB->addSuccessor(Return);
1802 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001803
1804 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001805 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1806 MVT::Other, getControlRoot(),
1807 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001808}
1809
Dan Gohman46510a72010-04-15 01:51:59 +00001810void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001811}
1812
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001813void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1814 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1815}
1816
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001817void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1818 assert(FuncInfo.MBB->isLandingPad() &&
1819 "Call to landingpad not in landing pad!");
1820
1821 MachineBasicBlock *MBB = FuncInfo.MBB;
1822 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1823 AddLandingPadInfo(LP, MMI, MBB);
1824
1825 SmallVector<EVT, 2> ValueVTs;
1826 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1827
1828 // Insert the EXCEPTIONADDR instruction.
1829 assert(FuncInfo.MBB->isLandingPad() &&
1830 "Call to eh.exception not in landing pad!");
1831 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1832 SDValue Ops[2];
1833 Ops[0] = DAG.getRoot();
1834 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1835 SDValue Chain = Op1.getValue(1);
1836
1837 // Insert the EHSELECTION instruction.
1838 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1839 Ops[0] = Op1;
1840 Ops[1] = Chain;
1841 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1842 Chain = Op2.getValue(1);
1843 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1844
1845 Ops[0] = Op1;
1846 Ops[1] = Op2;
1847 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1848 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1849 &Ops[0], 2);
1850
1851 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1852 setValue(&LP, RetPair.first);
1853 DAG.setRoot(RetPair.second);
1854}
1855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001856/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1857/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001858bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1859 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001860 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001861 MachineBasicBlock *Default,
1862 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001863 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001864
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001865 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001866 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001867 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001868 return false;
1869
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001870 // Get the MachineFunction which holds the current MBB. This is used when
1871 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001872 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001873
1874 // Figure out which block is immediately after the current one.
1875 MachineBasicBlock *NextBlock = 0;
1876 MachineFunction::iterator BBI = CR.CaseBB;
1877
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001878 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001879 NextBlock = BBI;
1880
Benjamin Kramerce750f02010-11-22 09:45:38 +00001881 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882 // is the same as the other, but has one bit unset that the other has set,
1883 // use bit manipulation to do two compares at once. For example:
1884 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001885 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1886 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1887 if (Size == 2 && CR.CaseBB == SwitchBB) {
1888 Case &Small = *CR.Range.first;
1889 Case &Big = *(CR.Range.second-1);
1890
1891 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1892 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1893 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1894
1895 // Check that there is only one bit different.
1896 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1897 (SmallValue | BigValue) == BigValue) {
1898 // Isolate the common bit.
1899 APInt CommonBit = BigValue & ~SmallValue;
1900 assert((SmallValue | CommonBit) == BigValue &&
1901 CommonBit.countPopulation() == 1 && "Not a common bit?");
1902
1903 SDValue CondLHS = getValue(SV);
1904 EVT VT = CondLHS.getValueType();
1905 DebugLoc DL = getCurDebugLoc();
1906
1907 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1908 DAG.getConstant(CommonBit, VT));
1909 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1910 Or, DAG.getConstant(BigValue, VT),
1911 ISD::SETEQ);
1912
1913 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001914 addSuccessorWithWeight(SwitchBB, Small.BB);
1915 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001916
1917 // Insert the true branch.
1918 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1919 getControlRoot(), Cond,
1920 DAG.getBasicBlock(Small.BB));
1921
1922 // Insert the false branch.
1923 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1924 DAG.getBasicBlock(Default));
1925
1926 DAG.setRoot(BrCond);
1927 return true;
1928 }
1929 }
1930 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001931
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001932 // Rearrange the case blocks so that the last one falls through if possible.
1933 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1934 // The last case block won't fall through into 'NextBlock' if we emit the
1935 // branches in this order. See if rearranging a case value would help.
1936 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1937 if (I->BB == NextBlock) {
1938 std::swap(*I, BackCase);
1939 break;
1940 }
1941 }
1942 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001943
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001944 // Create a CaseBlock record representing a conditional branch to
1945 // the Case's target mbb if the value being switched on SV is equal
1946 // to C.
1947 MachineBasicBlock *CurBlock = CR.CaseBB;
1948 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1949 MachineBasicBlock *FallThrough;
1950 if (I != E-1) {
1951 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1952 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001953
1954 // Put SV in a virtual register to make it available from the new blocks.
1955 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001956 } else {
1957 // If the last case doesn't match, go to the default block.
1958 FallThrough = Default;
1959 }
1960
Dan Gohman46510a72010-04-15 01:51:59 +00001961 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001962 ISD::CondCode CC;
1963 if (I->High == I->Low) {
1964 // This is just small small case range :) containing exactly 1 case
1965 CC = ISD::SETEQ;
1966 LHS = SV; RHS = I->High; MHS = NULL;
1967 } else {
1968 CC = ISD::SETLE;
1969 LHS = I->Low; MHS = SV; RHS = I->High;
1970 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001971
1972 uint32_t ExtraWeight = I->ExtraWeight;
1973 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
1974 /* me */ CurBlock,
1975 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001976
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001977 // If emitting the first comparison, just call visitSwitchCase to emit the
1978 // code into the current block. Otherwise, push the CaseBlock onto the
1979 // vector to be later processed by SDISel, and insert the node's MBB
1980 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001981 if (CurBlock == SwitchBB)
1982 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983 else
1984 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001985
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001986 CurBlock = FallThrough;
1987 }
1988
1989 return true;
1990}
1991
1992static inline bool areJTsAllowed(const TargetLowering &TLI) {
1993 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1995 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001996}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001997
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001998static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001999 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00002000 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002001 return (LastExt - FirstExt + 1ULL);
2002}
2003
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002004/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00002005bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
2006 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002007 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002008 MachineBasicBlock* Default,
2009 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002010 Case& FrontCase = *CR.Range.first;
2011 Case& BackCase = *(CR.Range.second-1);
2012
Chris Lattnere880efe2009-11-07 07:50:34 +00002013 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2014 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002015
Chris Lattnere880efe2009-11-07 07:50:34 +00002016 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002017 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2018 I!=E; ++I)
2019 TSize += I->size();
2020
Dan Gohmane0567812010-04-08 23:03:40 +00002021 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002022 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002023
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002024 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00002025 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002026 if (Density < 0.4)
2027 return false;
2028
David Greene4b69d992010-01-05 01:24:57 +00002029 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002030 << "First entry: " << First << ". Last entry: " << Last << '\n'
2031 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00002032 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002033
2034 // Get the MachineFunction which holds the current MBB. This is used when
2035 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002036 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002037
2038 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002039 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002040 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002041
2042 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2043
2044 // Create a new basic block to hold the code for loading the address
2045 // of the jump table, and jumping to it. Update successor information;
2046 // we will either branch to the default case for the switch, or the jump
2047 // table.
2048 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2049 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002050
2051 addSuccessorWithWeight(CR.CaseBB, Default);
2052 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002053
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002054 // Build a vector of destination BBs, corresponding to each target
2055 // of the jump table. If the value of the jump table slot corresponds to
2056 // a case statement, push the case's BB onto the vector, otherwise, push
2057 // the default BB.
2058 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002059 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002060 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002061 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2062 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002063
2064 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002065 DestBBs.push_back(I->BB);
2066 if (TEI==High)
2067 ++I;
2068 } else {
2069 DestBBs.push_back(Default);
2070 }
2071 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002072
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002073 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002074 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2075 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076 E = DestBBs.end(); I != E; ++I) {
2077 if (!SuccsHandled[(*I)->getNumber()]) {
2078 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002079 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002080 }
2081 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002082
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002083 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002084 unsigned JTEncoding = TLI.getJumpTableEncoding();
2085 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002086 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002087
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002088 // Set the jump table information so that we can codegen it as a second
2089 // MachineBasicBlock
2090 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002091 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2092 if (CR.CaseBB == SwitchBB)
2093 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002095 JTCases.push_back(JumpTableBlock(JTH, JT));
2096
2097 return true;
2098}
2099
2100/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2101/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002102bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2103 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002104 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002105 MachineBasicBlock *Default,
2106 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002107 // Get the MachineFunction which holds the current MBB. This is used when
2108 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002109 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002110
2111 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002112 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002113 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002114
2115 Case& FrontCase = *CR.Range.first;
2116 Case& BackCase = *(CR.Range.second-1);
2117 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2118
2119 // Size is the number of Cases represented by this range.
2120 unsigned Size = CR.Range.second - CR.Range.first;
2121
Chris Lattnere880efe2009-11-07 07:50:34 +00002122 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2123 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002124 double FMetric = 0;
2125 CaseItr Pivot = CR.Range.first + Size/2;
2126
2127 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2128 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002129 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002130 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2131 I!=E; ++I)
2132 TSize += I->size();
2133
Chris Lattnere880efe2009-11-07 07:50:34 +00002134 APInt LSize = FrontCase.size();
2135 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002136 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002137 << "First: " << First << ", Last: " << Last <<'\n'
2138 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002139 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2140 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002141 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2142 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002143 APInt Range = ComputeRange(LEnd, RBegin);
2144 assert((Range - 2ULL).isNonNegative() &&
2145 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002146 // Use volatile double here to avoid excess precision issues on some hosts,
2147 // e.g. that use 80-bit X87 registers.
2148 volatile double LDensity =
2149 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002150 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002151 volatile double RDensity =
2152 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002153 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002154 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002155 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002156 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002157 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2158 << "LDensity: " << LDensity
2159 << ", RDensity: " << RDensity << '\n'
2160 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002161 if (FMetric < Metric) {
2162 Pivot = J;
2163 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002164 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002165 }
2166
2167 LSize += J->size();
2168 RSize -= J->size();
2169 }
2170 if (areJTsAllowed(TLI)) {
2171 // If our case is dense we *really* should handle it earlier!
2172 assert((FMetric > 0) && "Should handle dense range earlier!");
2173 } else {
2174 Pivot = CR.Range.first + Size/2;
2175 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002176
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002177 CaseRange LHSR(CR.Range.first, Pivot);
2178 CaseRange RHSR(Pivot, CR.Range.second);
2179 Constant *C = Pivot->Low;
2180 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002181
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002182 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002183 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002184 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002185 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002186 // Pivot's Value, then we can branch directly to the LHS's Target,
2187 // rather than creating a leaf node for it.
2188 if ((LHSR.second - LHSR.first) == 1 &&
2189 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002190 cast<ConstantInt>(C)->getValue() ==
2191 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002192 TrueBB = LHSR.first->BB;
2193 } else {
2194 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2195 CurMF->insert(BBI, TrueBB);
2196 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002197
2198 // Put SV in a virtual register to make it available from the new blocks.
2199 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002200 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002201
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002202 // Similar to the optimization above, if the Value being switched on is
2203 // known to be less than the Constant CR.LT, and the current Case Value
2204 // is CR.LT - 1, then we can branch directly to the target block for
2205 // the current Case Value, rather than emitting a RHS leaf node for it.
2206 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002207 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2208 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002209 FalseBB = RHSR.first->BB;
2210 } else {
2211 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2212 CurMF->insert(BBI, FalseBB);
2213 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002214
2215 // Put SV in a virtual register to make it available from the new blocks.
2216 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002217 }
2218
2219 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002220 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002221 // Otherwise, branch to LHS.
2222 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2223
Dan Gohman99be8ae2010-04-19 22:41:47 +00002224 if (CR.CaseBB == SwitchBB)
2225 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002226 else
2227 SwitchCases.push_back(CB);
2228
2229 return true;
2230}
2231
2232/// handleBitTestsSwitchCase - if current case range has few destination and
2233/// range span less, than machine word bitwidth, encode case range into series
2234/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002235bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2236 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002237 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002238 MachineBasicBlock* Default,
2239 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002240 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002241 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242
2243 Case& FrontCase = *CR.Range.first;
2244 Case& BackCase = *(CR.Range.second-1);
2245
2246 // Get the MachineFunction which holds the current MBB. This is used when
2247 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002248 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002249
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002250 // If target does not have legal shift left, do not emit bit tests at all.
2251 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2252 return false;
2253
Anton Korobeynikov23218582008-12-23 22:25:27 +00002254 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002255 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2256 I!=E; ++I) {
2257 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002258 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002260
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002261 // Count unique destinations
2262 SmallSet<MachineBasicBlock*, 4> Dests;
2263 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2264 Dests.insert(I->BB);
2265 if (Dests.size() > 3)
2266 // Don't bother the code below, if there are too much unique destinations
2267 return false;
2268 }
David Greene4b69d992010-01-05 01:24:57 +00002269 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002270 << Dests.size() << '\n'
2271 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002272
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002273 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002274 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2275 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002276 APInt cmpRange = maxValue - minValue;
2277
David Greene4b69d992010-01-05 01:24:57 +00002278 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002279 << "Low bound: " << minValue << '\n'
2280 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002281
Dan Gohmane0567812010-04-08 23:03:40 +00002282 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002283 (!(Dests.size() == 1 && numCmps >= 3) &&
2284 !(Dests.size() == 2 && numCmps >= 5) &&
2285 !(Dests.size() >= 3 && numCmps >= 6)))
2286 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002287
David Greene4b69d992010-01-05 01:24:57 +00002288 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002289 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2290
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291 // Optimize the case where all the case values fit in a
2292 // word without having to subtract minValue. In this case,
2293 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002294 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002295 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002296 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002297 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002298 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002300 CaseBitsVector CasesBits;
2301 unsigned i, count = 0;
2302
2303 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2304 MachineBasicBlock* Dest = I->BB;
2305 for (i = 0; i < count; ++i)
2306 if (Dest == CasesBits[i].BB)
2307 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309 if (i == count) {
2310 assert((count < 3) && "Too much destinations to test!");
2311 CasesBits.push_back(CaseBits(0, Dest, 0));
2312 count++;
2313 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002314
2315 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2316 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2317
2318 uint64_t lo = (lowValue - lowBound).getZExtValue();
2319 uint64_t hi = (highValue - lowBound).getZExtValue();
2320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002321 for (uint64_t j = lo; j <= hi; j++) {
2322 CasesBits[i].Mask |= 1ULL << j;
2323 CasesBits[i].Bits++;
2324 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002325
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002326 }
2327 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002328
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002329 BitTestInfo BTC;
2330
2331 // Figure out which block is immediately after the current one.
2332 MachineFunction::iterator BBI = CR.CaseBB;
2333 ++BBI;
2334
2335 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2336
David Greene4b69d992010-01-05 01:24:57 +00002337 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002339 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002340 << ", Bits: " << CasesBits[i].Bits
2341 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342
2343 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2344 CurMF->insert(BBI, CaseBB);
2345 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2346 CaseBB,
2347 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002348
2349 // Put SV in a virtual register to make it available from the new blocks.
2350 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002351 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002352
2353 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002354 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002355 CR.CaseBB, Default, BTC);
2356
Dan Gohman99be8ae2010-04-19 22:41:47 +00002357 if (CR.CaseBB == SwitchBB)
2358 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002359
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002360 BitTestCases.push_back(BTB);
2361
2362 return true;
2363}
2364
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002365/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002366size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2367 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002368 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002369
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002370 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002371 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002372 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002373 BasicBlock *SuccBB = SI.getSuccessor(i);
2374 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2375
2376 uint32_t ExtraWeight = BPI ? BPI->getEdgeWeight(SI.getParent(), SuccBB) : 0;
2377
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002378 Cases.push_back(Case(SI.getSuccessorValue(i),
2379 SI.getSuccessorValue(i),
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002380 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002381 }
2382 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2383
2384 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002385 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002386 // Must recompute end() each iteration because it may be
2387 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002388 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2389 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002390 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2391 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002392 MachineBasicBlock* nextBB = J->BB;
2393 MachineBasicBlock* currentBB = I->BB;
2394
2395 // If the two neighboring cases go to the same destination, merge them
2396 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002397 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002398 I->High = J->High;
2399 J = Cases.erase(J);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002400
2401 if (BranchProbabilityInfo *BPI = FuncInfo.BPI) {
2402 uint32_t CurWeight = currentBB->getBasicBlock() ?
2403 BPI->getEdgeWeight(SI.getParent(), currentBB->getBasicBlock()) : 16;
2404 uint32_t NextWeight = nextBB->getBasicBlock() ?
2405 BPI->getEdgeWeight(SI.getParent(), nextBB->getBasicBlock()) : 16;
2406
2407 BPI->setEdgeWeight(SI.getParent(), currentBB->getBasicBlock(),
2408 CurWeight + NextWeight);
2409 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002410 } else {
2411 I = J++;
2412 }
2413 }
2414
2415 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2416 if (I->Low != I->High)
2417 // A range counts double, since it requires two compares.
2418 ++numCmps;
2419 }
2420
2421 return numCmps;
2422}
2423
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002424void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2425 MachineBasicBlock *Last) {
2426 // Update JTCases.
2427 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2428 if (JTCases[i].first.HeaderBB == First)
2429 JTCases[i].first.HeaderBB = Last;
2430
2431 // Update BitTestCases.
2432 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2433 if (BitTestCases[i].Parent == First)
2434 BitTestCases[i].Parent = Last;
2435}
2436
Dan Gohman46510a72010-04-15 01:51:59 +00002437void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002438 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002439
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002440 // Figure out which block is immediately after the current one.
2441 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002442 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2443
2444 // If there is only the default destination, branch to it if it is not the
2445 // next basic block. Otherwise, just fall through.
2446 if (SI.getNumOperands() == 2) {
2447 // Update machine-CFG edges.
2448
2449 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002450 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002451 if (Default != NextBlock)
2452 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2453 MVT::Other, getControlRoot(),
2454 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002455
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002456 return;
2457 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002458
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002459 // If there are any non-default case statements, create a vector of Cases
2460 // representing each one, and sort the vector so that we can efficiently
2461 // create a binary search tree from them.
2462 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002463 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002464 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002465 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002466 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002467
2468 // Get the Value to be switched on and default basic blocks, which will be
2469 // inserted into CaseBlock records, representing basic blocks in the binary
2470 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002471 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002472
2473 // Push the initial CaseRec onto the worklist
2474 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002475 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2476 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002477
2478 while (!WorkList.empty()) {
2479 // Grab a record representing a case range to process off the worklist
2480 CaseRec CR = WorkList.back();
2481 WorkList.pop_back();
2482
Dan Gohman99be8ae2010-04-19 22:41:47 +00002483 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002484 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002485
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002486 // If the range has few cases (two or less) emit a series of specific
2487 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002488 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002489 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002490
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002491 // If the switch has more than 5 blocks, and at least 40% dense, and the
2492 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002493 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002494 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002495 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002497 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2498 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002499 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002500 }
2501}
2502
Dan Gohman46510a72010-04-15 01:51:59 +00002503void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002504 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002505
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002506 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002507 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002508 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002509 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002510 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002511 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002512 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002513 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2514 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2515 addSuccessorWithWeight(IndirectBrMBB, Succ);
2516 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002517
Bill Wendling4533cac2010-01-28 21:51:40 +00002518 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2519 MVT::Other, getControlRoot(),
2520 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002521}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002522
Dan Gohman46510a72010-04-15 01:51:59 +00002523void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002524 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002525 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002526 if (isa<Constant>(I.getOperand(0)) &&
2527 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2528 SDValue Op2 = getValue(I.getOperand(1));
2529 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2530 Op2.getValueType(), Op2));
2531 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002532 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002533
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002534 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002535}
2536
Dan Gohman46510a72010-04-15 01:51:59 +00002537void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002538 SDValue Op1 = getValue(I.getOperand(0));
2539 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002540 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2541 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002542}
2543
Dan Gohman46510a72010-04-15 01:51:59 +00002544void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002545 SDValue Op1 = getValue(I.getOperand(0));
2546 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002547
2548 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2549
Chris Lattnerd3027732011-02-13 09:02:52 +00002550 // Coerce the shift amount to the right type if we can.
2551 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002552 unsigned ShiftSize = ShiftTy.getSizeInBits();
2553 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002554 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002555
Dan Gohman57fc82d2009-04-09 03:51:29 +00002556 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002557 if (ShiftSize > Op2Size)
2558 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002559
Dan Gohman57fc82d2009-04-09 03:51:29 +00002560 // If the operand is larger than the shift count type but the shift
2561 // count type has enough bits to represent any shift value, truncate
2562 // it now. This is a common case and it exposes the truncate to
2563 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002564 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2565 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2566 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002567 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002568 else
Chris Lattnere0751182011-02-13 19:09:16 +00002569 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002570 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002571
Bill Wendling4533cac2010-01-28 21:51:40 +00002572 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2573 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002574}
2575
Benjamin Kramer9c640302011-07-08 10:31:30 +00002576void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002577 SDValue Op1 = getValue(I.getOperand(0));
2578 SDValue Op2 = getValue(I.getOperand(1));
2579
2580 // Turn exact SDivs into multiplications.
2581 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2582 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002583 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2584 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002585 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2586 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2587 else
2588 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2589 Op1, Op2));
2590}
2591
Dan Gohman46510a72010-04-15 01:51:59 +00002592void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002593 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002594 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002595 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002596 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002597 predicate = ICmpInst::Predicate(IC->getPredicate());
2598 SDValue Op1 = getValue(I.getOperand(0));
2599 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002600 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002601
Owen Andersone50ed302009-08-10 22:56:29 +00002602 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002603 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002604}
2605
Dan Gohman46510a72010-04-15 01:51:59 +00002606void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002607 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002608 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002609 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002610 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002611 predicate = FCmpInst::Predicate(FC->getPredicate());
2612 SDValue Op1 = getValue(I.getOperand(0));
2613 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002614 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002615 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002616 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002617}
2618
Dan Gohman46510a72010-04-15 01:51:59 +00002619void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002620 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002621 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2622 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002623 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002624
Bill Wendling49fcff82009-12-21 22:30:11 +00002625 SmallVector<SDValue, 4> Values(NumValues);
2626 SDValue Cond = getValue(I.getOperand(0));
2627 SDValue TrueVal = getValue(I.getOperand(1));
2628 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002629
Bill Wendling4533cac2010-01-28 21:51:40 +00002630 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002631 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002632 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2633 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002634 SDValue(TrueVal.getNode(),
2635 TrueVal.getResNo() + i),
2636 SDValue(FalseVal.getNode(),
2637 FalseVal.getResNo() + i));
2638
Bill Wendling4533cac2010-01-28 21:51:40 +00002639 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2640 DAG.getVTList(&ValueVTs[0], NumValues),
2641 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002642}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002643
Dan Gohman46510a72010-04-15 01:51:59 +00002644void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002645 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2646 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002647 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002648 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002649}
2650
Dan Gohman46510a72010-04-15 01:51:59 +00002651void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002652 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2653 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2654 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002655 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002656 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002657}
2658
Dan Gohman46510a72010-04-15 01:51:59 +00002659void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002660 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2661 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2662 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002663 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002664 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002665}
2666
Dan Gohman46510a72010-04-15 01:51:59 +00002667void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002668 // FPTrunc is never a no-op cast, no need to check
2669 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002670 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002671 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2672 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002673}
2674
Dan Gohman46510a72010-04-15 01:51:59 +00002675void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002676 // FPTrunc is never a no-op cast, no need to check
2677 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002678 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002679 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002680}
2681
Dan Gohman46510a72010-04-15 01:51:59 +00002682void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002683 // FPToUI is never a no-op cast, no need to check
2684 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002685 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002686 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002687}
2688
Dan Gohman46510a72010-04-15 01:51:59 +00002689void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002690 // FPToSI is never a no-op cast, no need to check
2691 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002692 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002693 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002694}
2695
Dan Gohman46510a72010-04-15 01:51:59 +00002696void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002697 // UIToFP is never a no-op cast, no need to check
2698 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002699 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002700 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002701}
2702
Dan Gohman46510a72010-04-15 01:51:59 +00002703void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002704 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002705 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002706 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002707 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002708}
2709
Dan Gohman46510a72010-04-15 01:51:59 +00002710void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002711 // What to do depends on the size of the integer and the size of the pointer.
2712 // We can either truncate, zero extend, or no-op, accordingly.
2713 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002714 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002715 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002716}
2717
Dan Gohman46510a72010-04-15 01:51:59 +00002718void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002719 // What to do depends on the size of the integer and the size of the pointer.
2720 // We can either truncate, zero extend, or no-op, accordingly.
2721 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002722 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002723 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002724}
2725
Dan Gohman46510a72010-04-15 01:51:59 +00002726void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002727 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002728 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002729
Bill Wendling49fcff82009-12-21 22:30:11 +00002730 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002731 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002732 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002733 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002734 DestVT, N)); // convert types.
2735 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002736 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737}
2738
Dan Gohman46510a72010-04-15 01:51:59 +00002739void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002740 SDValue InVec = getValue(I.getOperand(0));
2741 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002742 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002743 TLI.getPointerTy(),
2744 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002745 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2746 TLI.getValueType(I.getType()),
2747 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002748}
2749
Dan Gohman46510a72010-04-15 01:51:59 +00002750void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002751 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002752 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002753 TLI.getPointerTy(),
2754 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002755 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2756 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002757}
2758
Mon P Wangaeb06d22008-11-10 04:46:22 +00002759// Utility for visitShuffleVector - Returns true if the mask is mask starting
2760// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002761static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2762 unsigned MaskNumElts = Mask.size();
2763 for (unsigned i = 0; i != MaskNumElts; ++i)
2764 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002765 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002766 return true;
2767}
2768
Dan Gohman46510a72010-04-15 01:51:59 +00002769void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002771 SDValue Src1 = getValue(I.getOperand(0));
2772 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002773
Nate Begeman9008ca62009-04-27 18:41:29 +00002774 // Convert the ConstantVector mask operand into an array of ints, with -1
2775 // representing undef values.
2776 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002777 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002778 unsigned MaskNumElts = MaskElts.size();
2779 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002780 if (isa<UndefValue>(MaskElts[i]))
2781 Mask.push_back(-1);
2782 else
2783 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2784 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002785
Owen Andersone50ed302009-08-10 22:56:29 +00002786 EVT VT = TLI.getValueType(I.getType());
2787 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002788 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002789
Mon P Wangc7849c22008-11-16 05:06:27 +00002790 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002791 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2792 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002793 return;
2794 }
2795
2796 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002797 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2798 // Mask is longer than the source vectors and is a multiple of the source
2799 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002800 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002801 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2802 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002803 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2804 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002805 return;
2806 }
2807
Mon P Wangc7849c22008-11-16 05:06:27 +00002808 // Pad both vectors with undefs to make them the same length as the mask.
2809 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002810 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2811 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002812 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002813
Nate Begeman9008ca62009-04-27 18:41:29 +00002814 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2815 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002816 MOps1[0] = Src1;
2817 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002818
2819 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2820 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002821 &MOps1[0], NumConcat);
2822 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002823 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002825
Mon P Wangaeb06d22008-11-10 04:46:22 +00002826 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002827 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002828 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002830 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002831 MappedOps.push_back(Idx);
2832 else
2833 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002834 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002835
Bill Wendling4533cac2010-01-28 21:51:40 +00002836 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2837 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002838 return;
2839 }
2840
Mon P Wangc7849c22008-11-16 05:06:27 +00002841 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002842 // Analyze the access pattern of the vector to see if we can extract
2843 // two subvectors and do the shuffle. The analysis is done by calculating
2844 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002845 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2846 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002847 int MaxRange[2] = {-1, -1};
2848
Nate Begeman5a5ca152009-04-29 05:20:52 +00002849 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002850 int Idx = Mask[i];
2851 int Input = 0;
2852 if (Idx < 0)
2853 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002854
Nate Begeman5a5ca152009-04-29 05:20:52 +00002855 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002856 Input = 1;
2857 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002858 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002859 if (Idx > MaxRange[Input])
2860 MaxRange[Input] = Idx;
2861 if (Idx < MinRange[Input])
2862 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002863 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002864
Mon P Wangc7849c22008-11-16 05:06:27 +00002865 // Check if the access is smaller than the vector size and can we find
2866 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002867 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2868 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002869 int StartIdx[2]; // StartIdx to extract from
2870 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002871 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002872 RangeUse[Input] = 0; // Unused
2873 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002874 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002875 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002876 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002877 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002878 RangeUse[Input] = 1; // Extract from beginning of the vector
2879 StartIdx[Input] = 0;
2880 } else {
2881 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002882 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002883 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002884 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002885 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002886 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002887 }
2888
Bill Wendling636e2582009-08-21 18:16:06 +00002889 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002890 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002891 return;
2892 }
2893 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2894 // Extract appropriate subvector and generate a vector shuffle
2895 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002896 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002897 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002898 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002899 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002900 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002901 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002902 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002903
Mon P Wangc7849c22008-11-16 05:06:27 +00002904 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002905 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002906 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 int Idx = Mask[i];
2908 if (Idx < 0)
2909 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002910 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002911 MappedOps.push_back(Idx - StartIdx[0]);
2912 else
2913 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002914 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002915
Bill Wendling4533cac2010-01-28 21:51:40 +00002916 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2917 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002918 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002919 }
2920 }
2921
Mon P Wangc7849c22008-11-16 05:06:27 +00002922 // We can't use either concat vectors or extract subvectors so fall back to
2923 // replacing the shuffle with extract and build vector.
2924 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002925 EVT EltVT = VT.getVectorElementType();
2926 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002927 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002928 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002930 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002931 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002933 SDValue Res;
2934
Nate Begeman5a5ca152009-04-29 05:20:52 +00002935 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002936 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2937 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002938 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002939 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2940 EltVT, Src2,
2941 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2942
2943 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002944 }
2945 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002946
Bill Wendling4533cac2010-01-28 21:51:40 +00002947 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2948 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002949}
2950
Dan Gohman46510a72010-04-15 01:51:59 +00002951void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002952 const Value *Op0 = I.getOperand(0);
2953 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002954 Type *AggTy = I.getType();
2955 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002956 bool IntoUndef = isa<UndefValue>(Op0);
2957 bool FromUndef = isa<UndefValue>(Op1);
2958
Jay Foadfc6d3a42011-07-13 10:26:04 +00002959 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002960
Owen Andersone50ed302009-08-10 22:56:29 +00002961 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002962 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002963 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002964 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2965
2966 unsigned NumAggValues = AggValueVTs.size();
2967 unsigned NumValValues = ValValueVTs.size();
2968 SmallVector<SDValue, 4> Values(NumAggValues);
2969
2970 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002971 unsigned i = 0;
2972 // Copy the beginning value(s) from the original aggregate.
2973 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002974 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002975 SDValue(Agg.getNode(), Agg.getResNo() + i);
2976 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00002977 if (NumValValues) {
2978 SDValue Val = getValue(Op1);
2979 for (; i != LinearIndex + NumValValues; ++i)
2980 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2981 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2982 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002983 // Copy remaining value(s) from the original aggregate.
2984 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002985 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002986 SDValue(Agg.getNode(), Agg.getResNo() + i);
2987
Bill Wendling4533cac2010-01-28 21:51:40 +00002988 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2989 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2990 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002991}
2992
Dan Gohman46510a72010-04-15 01:51:59 +00002993void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002994 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002995 Type *AggTy = Op0->getType();
2996 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002997 bool OutOfUndef = isa<UndefValue>(Op0);
2998
Jay Foadfc6d3a42011-07-13 10:26:04 +00002999 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003000
Owen Andersone50ed302009-08-10 22:56:29 +00003001 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003002 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3003
3004 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003005
3006 // Ignore a extractvalue that produces an empty object
3007 if (!NumValValues) {
3008 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3009 return;
3010 }
3011
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003012 SmallVector<SDValue, 4> Values(NumValValues);
3013
3014 SDValue Agg = getValue(Op0);
3015 // Copy out the selected value(s).
3016 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3017 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003018 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003019 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003020 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003021
Bill Wendling4533cac2010-01-28 21:51:40 +00003022 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3023 DAG.getVTList(&ValValueVTs[0], NumValValues),
3024 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003025}
3026
Dan Gohman46510a72010-04-15 01:51:59 +00003027void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003028 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003029 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003030
Dan Gohman46510a72010-04-15 01:51:59 +00003031 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003032 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003033 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003034 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003035 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3036 if (Field) {
3037 // N = N + Offset
3038 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003039 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003040 DAG.getIntPtrConstant(Offset));
3041 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003042
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003043 Ty = StTy->getElementType(Field);
3044 } else {
3045 Ty = cast<SequentialType>(Ty)->getElementType();
3046
3047 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003048 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003049 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003050 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003051 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003052 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003053 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003054 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003055 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003056 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3057 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003058 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003059 else
Evan Chengb1032a82009-02-09 20:54:38 +00003060 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003061
Dale Johannesen66978ee2009-01-31 02:22:37 +00003062 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003063 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003064 continue;
3065 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003066
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003067 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003068 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3069 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003070 SDValue IdxN = getValue(Idx);
3071
3072 // If the index is smaller or larger than intptr_t, truncate or extend
3073 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003074 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003075
3076 // If this is a multiply by a power of two, turn it into a shl
3077 // immediately. This is a very common case.
3078 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003079 if (ElementSize.isPowerOf2()) {
3080 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003081 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003082 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00003083 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003084 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003085 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003086 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003087 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003088 }
3089 }
3090
Scott Michelfdc40a02009-02-17 22:15:04 +00003091 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003092 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003093 }
3094 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003096 setValue(&I, N);
3097}
3098
Dan Gohman46510a72010-04-15 01:51:59 +00003099void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003100 // If this is a fixed sized alloca in the entry block of the function,
3101 // allocate it statically on the stack.
3102 if (FuncInfo.StaticAllocaMap.count(&I))
3103 return; // getValue will auto-populate this.
3104
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003105 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003106 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003107 unsigned Align =
3108 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3109 I.getAlignment());
3110
3111 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003112
Owen Andersone50ed302009-08-10 22:56:29 +00003113 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003114 if (AllocSize.getValueType() != IntPtr)
3115 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3116
3117 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3118 AllocSize,
3119 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003120
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003121 // Handle alignment. If the requested alignment is less than or equal to
3122 // the stack alignment, ignore it. If the size is greater than or equal to
3123 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003124 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003125 if (Align <= StackAlign)
3126 Align = 0;
3127
3128 // Round the size of the allocation up to the stack alignment size
3129 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003130 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003131 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003132 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003134 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003135 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003136 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003137 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3138
3139 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003140 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003141 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003142 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003143 setValue(&I, DSA);
3144 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003145
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003146 // Inform the Frame Information that we have just allocated a variable-sized
3147 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003148 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003149}
3150
Dan Gohman46510a72010-04-15 01:51:59 +00003151void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003152 const Value *SV = I.getOperand(0);
3153 SDValue Ptr = getValue(SV);
3154
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003155 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003157 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003158 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003159 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003160 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003161
Owen Andersone50ed302009-08-10 22:56:29 +00003162 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003163 SmallVector<uint64_t, 4> Offsets;
3164 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3165 unsigned NumValues = ValueVTs.size();
3166 if (NumValues == 0)
3167 return;
3168
3169 SDValue Root;
3170 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003171 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003172 // Serialize volatile loads with other side effects.
3173 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003174 else if (AA->pointsToConstantMemory(
3175 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003176 // Do not serialize (non-volatile) loads of constant memory with anything.
3177 Root = DAG.getEntryNode();
3178 ConstantMemory = true;
3179 } else {
3180 // Do not serialize non-volatile loads against each other.
3181 Root = DAG.getRoot();
3182 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003183
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003184 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003185 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3186 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003187 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003188 unsigned ChainI = 0;
3189 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3190 // Serializing loads here may result in excessive register pressure, and
3191 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3192 // could recover a bit by hoisting nodes upward in the chain by recognizing
3193 // they are side-effect free or do not alias. The optimizer should really
3194 // avoid this case by converting large object/array copies to llvm.memcpy
3195 // (MaxParallelChains should always remain as failsafe).
3196 if (ChainI == MaxParallelChains) {
3197 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3198 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3199 MVT::Other, &Chains[0], ChainI);
3200 Root = Chain;
3201 ChainI = 0;
3202 }
Bill Wendling856ff412009-12-22 00:12:37 +00003203 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3204 PtrVT, Ptr,
3205 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003206 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003207 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003208 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003209
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003210 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003211 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003212 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003213
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003214 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003215 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003216 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003217 if (isVolatile)
3218 DAG.setRoot(Chain);
3219 else
3220 PendingLoads.push_back(Chain);
3221 }
3222
Bill Wendling4533cac2010-01-28 21:51:40 +00003223 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3224 DAG.getVTList(&ValueVTs[0], NumValues),
3225 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003226}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003227
Dan Gohman46510a72010-04-15 01:51:59 +00003228void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3229 const Value *SrcV = I.getOperand(0);
3230 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003231
Owen Andersone50ed302009-08-10 22:56:29 +00003232 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003233 SmallVector<uint64_t, 4> Offsets;
3234 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3235 unsigned NumValues = ValueVTs.size();
3236 if (NumValues == 0)
3237 return;
3238
3239 // Get the lowered operands. Note that we do this after
3240 // checking if NumResults is zero, because with zero results
3241 // the operands won't have values in the map.
3242 SDValue Src = getValue(SrcV);
3243 SDValue Ptr = getValue(PtrV);
3244
3245 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003246 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3247 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003248 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003249 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003250 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003251 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003252 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003253
Andrew Trickde91f3c2010-11-12 17:50:46 +00003254 unsigned ChainI = 0;
3255 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3256 // See visitLoad comments.
3257 if (ChainI == MaxParallelChains) {
3258 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3259 MVT::Other, &Chains[0], ChainI);
3260 Root = Chain;
3261 ChainI = 0;
3262 }
Bill Wendling856ff412009-12-22 00:12:37 +00003263 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3264 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003265 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3266 SDValue(Src.getNode(), Src.getResNo() + i),
3267 Add, MachinePointerInfo(PtrV, Offsets[i]),
3268 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3269 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003270 }
3271
Devang Patel7e13efa2010-10-26 22:14:52 +00003272 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003273 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003274 ++SDNodeOrder;
3275 AssignOrderingToNode(StoreNode.getNode());
3276 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003277}
3278
Eli Friedman26689ac2011-08-03 21:06:02 +00003279static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
3280 bool Before, DebugLoc dl,
3281 SelectionDAG &DAG,
3282 const TargetLowering &TLI) {
3283 // Fence, if necessary
3284 if (Before) {
3285 if (Order == AcquireRelease)
3286 Order = Release;
3287 else if (Order == Acquire || Order == Monotonic)
3288 return Chain;
3289 } else {
3290 if (Order == AcquireRelease)
3291 Order = Acquire;
3292 else if (Order == Release || Order == Monotonic)
3293 return Chain;
3294 }
3295 SDValue Ops[3];
3296 Ops[0] = Chain;
3297 Ops[1] = DAG.getConstant(SequentiallyConsistent, TLI.getPointerTy());
3298 Ops[2] = DAG.getConstant(Order, TLI.getPointerTy());
3299 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3300}
3301
Eli Friedmanff030482011-07-28 21:48:00 +00003302void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003303 DebugLoc dl = getCurDebugLoc();
3304 AtomicOrdering Order = I.getOrdering();
3305
3306 SDValue InChain = getRoot();
3307
3308 if (TLI.getInsertFencesForAtomic())
3309 InChain = InsertFenceForAtomic(InChain, Order, true, dl, DAG, TLI);
3310
Eli Friedman55ba8162011-07-29 03:05:32 +00003311 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003312 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003313 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003314 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003315 getValue(I.getPointerOperand()),
3316 getValue(I.getCompareOperand()),
3317 getValue(I.getNewValOperand()),
3318 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
3319 I.getOrdering(), I.getSynchScope());
Eli Friedman26689ac2011-08-03 21:06:02 +00003320
3321 SDValue OutChain = L.getValue(1);
3322
3323 if (TLI.getInsertFencesForAtomic())
3324 OutChain = InsertFenceForAtomic(OutChain, Order, false, dl, DAG, TLI);
3325
Eli Friedman55ba8162011-07-29 03:05:32 +00003326 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003327 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003328}
3329
3330void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003331 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003332 ISD::NodeType NT;
3333 switch (I.getOperation()) {
3334 default: llvm_unreachable("Unknown atomicrmw operation"); return;
3335 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3336 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3337 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3338 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3339 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3340 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3341 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3342 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3343 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3344 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3345 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3346 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003347 AtomicOrdering Order = I.getOrdering();
3348
3349 SDValue InChain = getRoot();
3350
3351 if (TLI.getInsertFencesForAtomic())
3352 InChain = InsertFenceForAtomic(InChain, Order, true, dl, DAG, TLI);
3353
Eli Friedman55ba8162011-07-29 03:05:32 +00003354 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003355 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003356 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003357 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003358 getValue(I.getPointerOperand()),
3359 getValue(I.getValOperand()),
3360 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003361 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3362 I.getSynchScope());
3363
3364 SDValue OutChain = L.getValue(1);
3365
3366 if (TLI.getInsertFencesForAtomic())
3367 OutChain = InsertFenceForAtomic(OutChain, Order, false, dl, DAG, TLI);
3368
Eli Friedman55ba8162011-07-29 03:05:32 +00003369 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003370 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003371}
3372
Eli Friedman47f35132011-07-25 23:16:38 +00003373void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003374 DebugLoc dl = getCurDebugLoc();
3375 SDValue Ops[3];
3376 Ops[0] = getRoot();
3377 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3378 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3379 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003380}
3381
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003382/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3383/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003384void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003385 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003386 bool HasChain = !I.doesNotAccessMemory();
3387 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3388
3389 // Build the operand list.
3390 SmallVector<SDValue, 8> Ops;
3391 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3392 if (OnlyLoad) {
3393 // We don't need to serialize loads against other loads.
3394 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003395 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003396 Ops.push_back(getRoot());
3397 }
3398 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003399
3400 // Info is set by getTgtMemInstrinsic
3401 TargetLowering::IntrinsicInfo Info;
3402 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3403
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003404 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003405 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3406 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003407 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003408
3409 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003410 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3411 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003412 assert(TLI.isTypeLegal(Op.getValueType()) &&
3413 "Intrinsic uses a non-legal type?");
3414 Ops.push_back(Op);
3415 }
3416
Owen Andersone50ed302009-08-10 22:56:29 +00003417 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003418 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3419#ifndef NDEBUG
3420 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3421 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3422 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003423 }
Bob Wilson8d919552009-07-31 22:41:21 +00003424#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003425
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003426 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003427 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003428
Bob Wilson8d919552009-07-31 22:41:21 +00003429 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003430
3431 // Create the node.
3432 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003433 if (IsTgtIntrinsic) {
3434 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003435 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003436 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003437 Info.memVT,
3438 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003439 Info.align, Info.vol,
3440 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003441 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003442 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003443 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003444 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003445 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003446 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003447 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003448 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003449 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003450 }
3451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003452 if (HasChain) {
3453 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3454 if (OnlyLoad)
3455 PendingLoads.push_back(Chain);
3456 else
3457 DAG.setRoot(Chain);
3458 }
Bill Wendling856ff412009-12-22 00:12:37 +00003459
Benjamin Kramerf0127052010-01-05 13:12:22 +00003460 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003461 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003462 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003463 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003464 }
Bill Wendling856ff412009-12-22 00:12:37 +00003465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003466 setValue(&I, Result);
3467 }
3468}
3469
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003470/// GetSignificand - Get the significand and build it into a floating-point
3471/// number with exponent of 1:
3472///
3473/// Op = (Op & 0x007fffff) | 0x3f800000;
3474///
3475/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003476static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003477GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003478 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3479 DAG.getConstant(0x007fffff, MVT::i32));
3480 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3481 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003482 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003483}
3484
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003485/// GetExponent - Get the exponent:
3486///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003487/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003488///
3489/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003490static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003491GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003492 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3494 DAG.getConstant(0x7f800000, MVT::i32));
3495 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003496 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003497 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3498 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003499 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003500}
3501
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003502/// getF32Constant - Get 32-bit floating point constant.
3503static SDValue
3504getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003505 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003506}
3507
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003508/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003509/// visitIntrinsicCall: I is a call instruction
3510/// Op is the associated NodeType for I
3511const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003512SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3513 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003514 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003515 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003516 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003517 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003518 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003519 getValue(I.getArgOperand(0)),
3520 getValue(I.getArgOperand(1)),
Eli Friedman55ba8162011-07-29 03:05:32 +00003521 I.getArgOperand(0), 0 /* Alignment */,
3522 Monotonic, CrossThread);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003523 setValue(&I, L);
3524 DAG.setRoot(L.getValue(1));
3525 return 0;
3526}
3527
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003528// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003529const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003530SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003531 SDValue Op1 = getValue(I.getArgOperand(0));
3532 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003533
Owen Anderson825b72b2009-08-11 20:47:22 +00003534 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003535 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003536 return 0;
3537}
Bill Wendling74c37652008-12-09 22:08:41 +00003538
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003539/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3540/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003541void
Dan Gohman46510a72010-04-15 01:51:59 +00003542SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003543 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003544 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003545
Gabor Greif0635f352010-06-25 09:38:13 +00003546 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003547 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003548 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003549
3550 // Put the exponent in the right bit position for later addition to the
3551 // final result:
3552 //
3553 // #define LOG2OFe 1.4426950f
3554 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003556 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003558
3559 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3561 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003562
3563 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003565 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003566
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003567 if (LimitFloatPrecision <= 6) {
3568 // For floating-point precision of 6:
3569 //
3570 // TwoToFractionalPartOfX =
3571 // 0.997535578f +
3572 // (0.735607626f + 0.252464424f * x) * x;
3573 //
3574 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003576 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003578 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3580 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003581 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003582 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003583
3584 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003586 TwoToFracPartOfX, IntegerPartOfX);
3587
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003588 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003589 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3590 // For floating-point precision of 12:
3591 //
3592 // TwoToFractionalPartOfX =
3593 // 0.999892986f +
3594 // (0.696457318f +
3595 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3596 //
3597 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003599 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003601 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3603 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003604 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3606 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003607 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003608 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003609
3610 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003611 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003612 TwoToFracPartOfX, IntegerPartOfX);
3613
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003614 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003615 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3616 // For floating-point precision of 18:
3617 //
3618 // TwoToFractionalPartOfX =
3619 // 0.999999982f +
3620 // (0.693148872f +
3621 // (0.240227044f +
3622 // (0.554906021e-1f +
3623 // (0.961591928e-2f +
3624 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3625 //
3626 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003628 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003629 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003630 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3632 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003633 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3635 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003636 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3638 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003639 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3641 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003642 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3644 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003645 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003646 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003648
3649 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003651 TwoToFracPartOfX, IntegerPartOfX);
3652
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003653 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003654 }
3655 } else {
3656 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003657 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003658 getValue(I.getArgOperand(0)).getValueType(),
3659 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003660 }
3661
Dale Johannesen59e577f2008-09-05 18:38:42 +00003662 setValue(&I, result);
3663}
3664
Bill Wendling39150252008-09-09 20:39:27 +00003665/// visitLog - Lower a log intrinsic. Handles the special sequences for
3666/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003667void
Dan Gohman46510a72010-04-15 01:51:59 +00003668SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003669 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003670 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003671
Gabor Greif0635f352010-06-25 09:38:13 +00003672 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003673 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003674 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003675 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003676
3677 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003678 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003680 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003681
3682 // Get the significand and build it into a floating-point number with
3683 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003684 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003685
3686 if (LimitFloatPrecision <= 6) {
3687 // For floating-point precision of 6:
3688 //
3689 // LogofMantissa =
3690 // -1.1609546f +
3691 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003692 //
Bill Wendling39150252008-09-09 20:39:27 +00003693 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003695 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003697 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3699 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003700 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003701
Scott Michelfdc40a02009-02-17 22:15:04 +00003702 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003704 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3705 // For floating-point precision of 12:
3706 //
3707 // LogOfMantissa =
3708 // -1.7417939f +
3709 // (2.8212026f +
3710 // (-1.4699568f +
3711 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3712 //
3713 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003715 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003716 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003717 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3719 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003720 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003721 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3722 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003723 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003724 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3725 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003726 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003727
Scott Michelfdc40a02009-02-17 22:15:04 +00003728 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003730 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3731 // For floating-point precision of 18:
3732 //
3733 // LogOfMantissa =
3734 // -2.1072184f +
3735 // (4.2372794f +
3736 // (-3.7029485f +
3737 // (2.2781945f +
3738 // (-0.87823314f +
3739 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3740 //
3741 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003743 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003744 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003745 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003746 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3747 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003748 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3750 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003751 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3753 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003754 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3756 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003757 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3759 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003760 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003761
Scott Michelfdc40a02009-02-17 22:15:04 +00003762 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003764 }
3765 } else {
3766 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003767 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003768 getValue(I.getArgOperand(0)).getValueType(),
3769 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003770 }
3771
Dale Johannesen59e577f2008-09-05 18:38:42 +00003772 setValue(&I, result);
3773}
3774
Bill Wendling3eb59402008-09-09 00:28:24 +00003775/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3776/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003777void
Dan Gohman46510a72010-04-15 01:51:59 +00003778SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003779 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003780 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003781
Gabor Greif0635f352010-06-25 09:38:13 +00003782 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003783 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003784 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003785 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003786
Bill Wendling39150252008-09-09 20:39:27 +00003787 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003788 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003789
Bill Wendling3eb59402008-09-09 00:28:24 +00003790 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003791 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003792 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003793
Bill Wendling3eb59402008-09-09 00:28:24 +00003794 // Different possible minimax approximations of significand in
3795 // floating-point for various degrees of accuracy over [1,2].
3796 if (LimitFloatPrecision <= 6) {
3797 // For floating-point precision of 6:
3798 //
3799 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3800 //
3801 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003803 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003805 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3807 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003808 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003809
Scott Michelfdc40a02009-02-17 22:15:04 +00003810 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003811 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003812 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3813 // For floating-point precision of 12:
3814 //
3815 // Log2ofMantissa =
3816 // -2.51285454f +
3817 // (4.07009056f +
3818 // (-2.12067489f +
3819 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003820 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003821 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003823 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003825 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003826 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3827 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003828 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003829 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3830 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003831 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3833 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003834 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003835
Scott Michelfdc40a02009-02-17 22:15:04 +00003836 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003838 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3839 // For floating-point precision of 18:
3840 //
3841 // Log2ofMantissa =
3842 // -3.0400495f +
3843 // (6.1129976f +
3844 // (-5.3420409f +
3845 // (3.2865683f +
3846 // (-1.2669343f +
3847 // (0.27515199f -
3848 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3849 //
3850 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003852 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003853 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003854 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003855 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3856 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003857 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003858 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3859 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003860 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3862 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003863 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003864 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3865 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003866 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3868 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003869 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003870
Scott Michelfdc40a02009-02-17 22:15:04 +00003871 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003872 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003873 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003874 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003875 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003876 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003877 getValue(I.getArgOperand(0)).getValueType(),
3878 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003879 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003880
Dale Johannesen59e577f2008-09-05 18:38:42 +00003881 setValue(&I, result);
3882}
3883
Bill Wendling3eb59402008-09-09 00:28:24 +00003884/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3885/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003886void
Dan Gohman46510a72010-04-15 01:51:59 +00003887SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003888 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003889 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003890
Gabor Greif0635f352010-06-25 09:38:13 +00003891 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003892 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003893 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003894 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003895
Bill Wendling39150252008-09-09 20:39:27 +00003896 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003897 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003899 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003900
3901 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003902 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003903 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003904
3905 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003906 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003907 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003908 // Log10ofMantissa =
3909 // -0.50419619f +
3910 // (0.60948995f - 0.10380950f * x) * x;
3911 //
3912 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003913 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003914 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003915 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003916 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003917 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3918 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003919 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003920
Scott Michelfdc40a02009-02-17 22:15:04 +00003921 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003923 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3924 // For floating-point precision of 12:
3925 //
3926 // Log10ofMantissa =
3927 // -0.64831180f +
3928 // (0.91751397f +
3929 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3930 //
3931 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003933 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003935 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3937 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3940 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003941 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003942
Scott Michelfdc40a02009-02-17 22:15:04 +00003943 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003945 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003946 // For floating-point precision of 18:
3947 //
3948 // Log10ofMantissa =
3949 // -0.84299375f +
3950 // (1.5327582f +
3951 // (-1.0688956f +
3952 // (0.49102474f +
3953 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3954 //
3955 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003957 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003959 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003960 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3961 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003962 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003963 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3964 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003965 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3967 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003968 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3970 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003971 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003972
Scott Michelfdc40a02009-02-17 22:15:04 +00003973 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003974 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003975 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003976 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003977 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003978 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003979 getValue(I.getArgOperand(0)).getValueType(),
3980 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003981 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003982
Dale Johannesen59e577f2008-09-05 18:38:42 +00003983 setValue(&I, result);
3984}
3985
Bill Wendlinge10c8142008-09-09 22:39:21 +00003986/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3987/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003988void
Dan Gohman46510a72010-04-15 01:51:59 +00003989SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003990 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003991 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003992
Gabor Greif0635f352010-06-25 09:38:13 +00003993 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003994 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003995 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003996
Owen Anderson825b72b2009-08-11 20:47:22 +00003997 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003998
3999 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004000 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4001 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004002
4003 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004004 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004005 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004006
4007 if (LimitFloatPrecision <= 6) {
4008 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004009 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004010 // TwoToFractionalPartOfX =
4011 // 0.997535578f +
4012 // (0.735607626f + 0.252464424f * x) * x;
4013 //
4014 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004016 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004017 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004018 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004019 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4020 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004021 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004022 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004023 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004024 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004025
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004026 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004027 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004028 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4029 // For floating-point precision of 12:
4030 //
4031 // TwoToFractionalPartOfX =
4032 // 0.999892986f +
4033 // (0.696457318f +
4034 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4035 //
4036 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004037 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004038 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004040 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004041 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4042 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004043 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004044 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4045 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004046 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004047 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004048 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004049 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004050
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004051 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004052 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004053 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4054 // For floating-point precision of 18:
4055 //
4056 // TwoToFractionalPartOfX =
4057 // 0.999999982f +
4058 // (0.693148872f +
4059 // (0.240227044f +
4060 // (0.554906021e-1f +
4061 // (0.961591928e-2f +
4062 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4063 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004064 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004065 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004066 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004067 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004068 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4069 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004070 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004071 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4072 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004073 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004074 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4075 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004076 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004077 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4078 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004079 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004080 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4081 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004082 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004083 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004084 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004085 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004086
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004087 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004088 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004089 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004090 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004091 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004092 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004093 getValue(I.getArgOperand(0)).getValueType(),
4094 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004095 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004096
Dale Johannesen601d3c02008-09-05 01:48:15 +00004097 setValue(&I, result);
4098}
4099
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004100/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4101/// limited-precision mode with x == 10.0f.
4102void
Dan Gohman46510a72010-04-15 01:51:59 +00004103SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004104 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004105 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004106 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004107 bool IsExp10 = false;
4108
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004110 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004111 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4112 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4113 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4114 APFloat Ten(10.0f);
4115 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4116 }
4117 }
4118 }
4119
4120 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004121 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004122
4123 // Put the exponent in the right bit position for later addition to the
4124 // final result:
4125 //
4126 // #define LOG2OF10 3.3219281f
4127 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004129 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004131
4132 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4134 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004135
4136 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004137 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004138 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004139
4140 if (LimitFloatPrecision <= 6) {
4141 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004142 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004143 // twoToFractionalPartOfX =
4144 // 0.997535578f +
4145 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004146 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004147 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004148 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004149 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004150 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004151 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4153 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004154 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004155 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004156 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004158
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004159 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004161 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4162 // For floating-point precision of 12:
4163 //
4164 // TwoToFractionalPartOfX =
4165 // 0.999892986f +
4166 // (0.696457318f +
4167 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4168 //
4169 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004171 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004173 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4175 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004176 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4178 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004179 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004180 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004181 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004183
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004184 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004186 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4187 // For floating-point precision of 18:
4188 //
4189 // TwoToFractionalPartOfX =
4190 // 0.999999982f +
4191 // (0.693148872f +
4192 // (0.240227044f +
4193 // (0.554906021e-1f +
4194 // (0.961591928e-2f +
4195 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4196 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004197 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004198 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004199 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004200 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4202 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004203 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4205 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004206 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4208 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004209 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004210 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4211 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004212 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4214 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004215 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004216 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004217 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004218 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004219
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004220 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004221 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004222 }
4223 } else {
4224 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004225 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004226 getValue(I.getArgOperand(0)).getValueType(),
4227 getValue(I.getArgOperand(0)),
4228 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004229 }
4230
4231 setValue(&I, result);
4232}
4233
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004234
4235/// ExpandPowI - Expand a llvm.powi intrinsic.
4236static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4237 SelectionDAG &DAG) {
4238 // If RHS is a constant, we can expand this out to a multiplication tree,
4239 // otherwise we end up lowering to a call to __powidf2 (for example). When
4240 // optimizing for size, we only want to do this if the expansion would produce
4241 // a small number of multiplies, otherwise we do the full expansion.
4242 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4243 // Get the exponent as a positive value.
4244 unsigned Val = RHSC->getSExtValue();
4245 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004246
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004247 // powi(x, 0) -> 1.0
4248 if (Val == 0)
4249 return DAG.getConstantFP(1.0, LHS.getValueType());
4250
Dan Gohmanae541aa2010-04-15 04:33:49 +00004251 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004252 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4253 // If optimizing for size, don't insert too many multiplies. This
4254 // inserts up to 5 multiplies.
4255 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4256 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004257 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004258 // powi(x,15) generates one more multiply than it should), but this has
4259 // the benefit of being both really simple and much better than a libcall.
4260 SDValue Res; // Logically starts equal to 1.0
4261 SDValue CurSquare = LHS;
4262 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004263 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004264 if (Res.getNode())
4265 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4266 else
4267 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004268 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004269
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004270 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4271 CurSquare, CurSquare);
4272 Val >>= 1;
4273 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004274
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004275 // If the original was negative, invert the result, producing 1/(x*x*x).
4276 if (RHSC->getSExtValue() < 0)
4277 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4278 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4279 return Res;
4280 }
4281 }
4282
4283 // Otherwise, expand to a libcall.
4284 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4285}
4286
Devang Patel227dfdb2011-05-16 21:24:05 +00004287// getTruncatedArgReg - Find underlying register used for an truncated
4288// argument.
4289static unsigned getTruncatedArgReg(const SDValue &N) {
4290 if (N.getOpcode() != ISD::TRUNCATE)
4291 return 0;
4292
4293 const SDValue &Ext = N.getOperand(0);
4294 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4295 const SDValue &CFR = Ext.getOperand(0);
4296 if (CFR.getOpcode() == ISD::CopyFromReg)
4297 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4298 else
4299 if (CFR.getOpcode() == ISD::TRUNCATE)
4300 return getTruncatedArgReg(CFR);
4301 }
4302 return 0;
4303}
4304
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004305/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4306/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4307/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004308bool
Devang Patel78a06e52010-08-25 20:39:26 +00004309SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004310 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004311 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004312 const Argument *Arg = dyn_cast<Argument>(V);
4313 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004314 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004315
Devang Patel719f6a92010-04-29 20:40:36 +00004316 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004317 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4318 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4319
Devang Patela83ce982010-04-29 18:50:36 +00004320 // Ignore inlined function arguments here.
4321 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004322 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004323 return false;
4324
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004325 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004326 if (Arg->hasByValAttr()) {
4327 // Byval arguments' frame index is recorded during argument lowering.
4328 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004329 Reg = TRI->getFrameRegister(MF);
4330 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004331 // If byval argument ofset is not recorded then ignore this.
4332 if (!Offset)
4333 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004334 }
4335
Devang Patel227dfdb2011-05-16 21:24:05 +00004336 if (N.getNode()) {
4337 if (N.getOpcode() == ISD::CopyFromReg)
4338 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4339 else
4340 Reg = getTruncatedArgReg(N);
4341 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004342 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4343 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4344 if (PR)
4345 Reg = PR;
4346 }
4347 }
4348
Evan Chenga36acad2010-04-29 06:33:38 +00004349 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004350 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004351 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004352 if (VMI != FuncInfo.ValueMap.end())
4353 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004354 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004355
Devang Patel8bc9ef72010-11-02 17:19:03 +00004356 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004357 // Check if frame index is available.
4358 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004359 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004360 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4361 Reg = TRI->getFrameRegister(MF);
4362 Offset = FINode->getIndex();
4363 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004364 }
4365
4366 if (!Reg)
4367 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004368
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004369 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4370 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004371 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004372 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004373 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004374}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004375
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004376// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004377#if defined(_MSC_VER) && defined(setjmp) && \
4378 !defined(setjmp_undefined_for_msvc)
4379# pragma push_macro("setjmp")
4380# undef setjmp
4381# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004382#endif
4383
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004384/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4385/// we want to emit this as a call to a named external function, return the name
4386/// otherwise lower it and return null.
4387const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004388SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004389 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004390 SDValue Res;
4391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004392 switch (Intrinsic) {
4393 default:
4394 // By default, turn this into a target intrinsic node.
4395 visitTargetIntrinsic(I, Intrinsic);
4396 return 0;
4397 case Intrinsic::vastart: visitVAStart(I); return 0;
4398 case Intrinsic::vaend: visitVAEnd(I); return 0;
4399 case Intrinsic::vacopy: visitVACopy(I); return 0;
4400 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004401 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004402 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004403 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004404 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004405 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004406 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004407 return 0;
4408 case Intrinsic::setjmp:
4409 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004410 case Intrinsic::longjmp:
4411 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004412 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004413 // Assert for address < 256 since we support only user defined address
4414 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004415 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004416 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004417 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004418 < 256 &&
4419 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004420 SDValue Op1 = getValue(I.getArgOperand(0));
4421 SDValue Op2 = getValue(I.getArgOperand(1));
4422 SDValue Op3 = getValue(I.getArgOperand(2));
4423 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4424 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004425 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004426 MachinePointerInfo(I.getArgOperand(0)),
4427 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004428 return 0;
4429 }
Chris Lattner824b9582008-11-21 16:42:48 +00004430 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004431 // Assert for address < 256 since we support only user defined address
4432 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004433 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004434 < 256 &&
4435 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004436 SDValue Op1 = getValue(I.getArgOperand(0));
4437 SDValue Op2 = getValue(I.getArgOperand(1));
4438 SDValue Op3 = getValue(I.getArgOperand(2));
4439 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4440 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004441 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004442 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004443 return 0;
4444 }
Chris Lattner824b9582008-11-21 16:42:48 +00004445 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004446 // Assert for address < 256 since we support only user defined address
4447 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004448 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004449 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004450 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004451 < 256 &&
4452 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004453 SDValue Op1 = getValue(I.getArgOperand(0));
4454 SDValue Op2 = getValue(I.getArgOperand(1));
4455 SDValue Op3 = getValue(I.getArgOperand(2));
4456 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4457 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004458 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004459 MachinePointerInfo(I.getArgOperand(0)),
4460 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004461 return 0;
4462 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004463 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004464 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004465 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004466 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004467 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004468 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004469
4470 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4471 // but do not always have a corresponding SDNode built. The SDNodeOrder
4472 // absolute, but not relative, values are different depending on whether
4473 // debug info exists.
4474 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004475
4476 // Check if address has undef value.
4477 if (isa<UndefValue>(Address) ||
4478 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004479 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004480 return 0;
4481 }
4482
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004483 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004484 if (!N.getNode() && isa<Argument>(Address))
4485 // Check unused arguments map.
4486 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004487 SDDbgValue *SDV;
4488 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004489 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004490 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004491 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4492 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4493 Address = BCI->getOperand(0);
4494 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4495
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004496 if (isParameter && !AI) {
4497 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4498 if (FINode)
4499 // Byval parameter. We have a frame index at this point.
4500 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4501 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004502 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004503 // Address is an argument, so try to emit its dbg value using
4504 // virtual register info from the FuncInfo.ValueMap.
4505 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004506 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004507 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004508 } else if (AI)
4509 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4510 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004511 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004512 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004513 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004514 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004515 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004516 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4517 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004518 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004519 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004520 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004521 // If variable is pinned by a alloca in dominating bb then
4522 // use StaticAllocaMap.
4523 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004524 if (AI->getParent() != DI.getParent()) {
4525 DenseMap<const AllocaInst*, int>::iterator SI =
4526 FuncInfo.StaticAllocaMap.find(AI);
4527 if (SI != FuncInfo.StaticAllocaMap.end()) {
4528 SDV = DAG.getDbgValue(Variable, SI->second,
4529 0, dl, SDNodeOrder);
4530 DAG.AddDbgValue(SDV, 0, false);
4531 return 0;
4532 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004533 }
4534 }
Devang Patelafeaae72010-12-06 22:39:26 +00004535 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004536 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004537 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004538 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004539 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004540 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004541 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004542 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004543 return 0;
4544
4545 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004546 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004547 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004548 if (!V)
4549 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004550
4551 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4552 // but do not always have a corresponding SDNode built. The SDNodeOrder
4553 // absolute, but not relative, values are different depending on whether
4554 // debug info exists.
4555 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004556 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004557 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004558 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4559 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004560 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004561 // Do not use getValue() in here; we don't want to generate code at
4562 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004563 SDValue N = NodeMap[V];
4564 if (!N.getNode() && isa<Argument>(V))
4565 // Check unused arguments map.
4566 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004567 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004568 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004569 SDV = DAG.getDbgValue(Variable, N.getNode(),
4570 N.getResNo(), Offset, dl, SDNodeOrder);
4571 DAG.AddDbgValue(SDV, N.getNode(), false);
4572 }
Devang Patela778f5c2011-02-18 22:43:42 +00004573 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004574 // Do not call getValue(V) yet, as we don't want to generate code.
4575 // Remember it for later.
4576 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4577 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004578 } else {
Devang Patel00190342010-03-15 19:15:44 +00004579 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004580 // data available is an unreferenced parameter.
4581 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004582 }
Devang Patel00190342010-03-15 19:15:44 +00004583 }
4584
4585 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004586 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004587 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004588 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004589 // Don't handle byval struct arguments or VLAs, for example.
4590 if (!AI)
4591 return 0;
4592 DenseMap<const AllocaInst*, int>::iterator SI =
4593 FuncInfo.StaticAllocaMap.find(AI);
4594 if (SI == FuncInfo.StaticAllocaMap.end())
4595 return 0; // VLAs.
4596 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004597
Chris Lattner512063d2010-04-05 06:19:28 +00004598 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4599 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4600 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004601 return 0;
4602 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004603 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004604 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004605 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004606 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004607 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004608 SDValue Ops[1];
4609 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004610 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004611 setValue(&I, Op);
4612 DAG.setRoot(Op.getValue(1));
4613 return 0;
4614 }
4615
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004616 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004617 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004618 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004619 if (CallMBB->isLandingPad())
4620 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004621 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004622#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004623 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004624#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004625 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4626 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004627 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004628 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004629
Chris Lattner3a5815f2009-09-17 23:54:54 +00004630 // Insert the EHSELECTION instruction.
4631 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4632 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004633 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004634 Ops[1] = getRoot();
4635 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004636 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004637 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004638 return 0;
4639 }
4640
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004641 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004642 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004643 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004644 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4645 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004646 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004647 return 0;
4648 }
4649
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004650 case Intrinsic::eh_return_i32:
4651 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004652 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4653 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4654 MVT::Other,
4655 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004656 getValue(I.getArgOperand(0)),
4657 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004658 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004659 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004660 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004661 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004662 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004663 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004664 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004665 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004666 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004667 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004668 TLI.getPointerTy()),
4669 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004670 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004671 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004672 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004673 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4674 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004675 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004676 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004677 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004678 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004679 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004680 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004681 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004682
Chris Lattner512063d2010-04-05 06:19:28 +00004683 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004684 return 0;
4685 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004686 case Intrinsic::eh_sjlj_setjmp: {
4687 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004688 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004689 return 0;
4690 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004691 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004692 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004693 getRoot(), getValue(I.getArgOperand(0))));
4694 return 0;
4695 }
4696 case Intrinsic::eh_sjlj_dispatch_setup: {
4697 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00004698 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004699 return 0;
4700 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004701
Dale Johannesen0488fb62010-09-30 23:57:10 +00004702 case Intrinsic::x86_mmx_pslli_w:
4703 case Intrinsic::x86_mmx_pslli_d:
4704 case Intrinsic::x86_mmx_pslli_q:
4705 case Intrinsic::x86_mmx_psrli_w:
4706 case Intrinsic::x86_mmx_psrli_d:
4707 case Intrinsic::x86_mmx_psrli_q:
4708 case Intrinsic::x86_mmx_psrai_w:
4709 case Intrinsic::x86_mmx_psrai_d: {
4710 SDValue ShAmt = getValue(I.getArgOperand(1));
4711 if (isa<ConstantSDNode>(ShAmt)) {
4712 visitTargetIntrinsic(I, Intrinsic);
4713 return 0;
4714 }
4715 unsigned NewIntrinsic = 0;
4716 EVT ShAmtVT = MVT::v2i32;
4717 switch (Intrinsic) {
4718 case Intrinsic::x86_mmx_pslli_w:
4719 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4720 break;
4721 case Intrinsic::x86_mmx_pslli_d:
4722 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4723 break;
4724 case Intrinsic::x86_mmx_pslli_q:
4725 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4726 break;
4727 case Intrinsic::x86_mmx_psrli_w:
4728 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4729 break;
4730 case Intrinsic::x86_mmx_psrli_d:
4731 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4732 break;
4733 case Intrinsic::x86_mmx_psrli_q:
4734 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4735 break;
4736 case Intrinsic::x86_mmx_psrai_w:
4737 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4738 break;
4739 case Intrinsic::x86_mmx_psrai_d:
4740 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4741 break;
4742 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4743 }
4744
4745 // The vector shift intrinsics with scalars uses 32b shift amounts but
4746 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4747 // to be zero.
4748 // We must do this early because v2i32 is not a legal type.
4749 DebugLoc dl = getCurDebugLoc();
4750 SDValue ShOps[2];
4751 ShOps[0] = ShAmt;
4752 ShOps[1] = DAG.getConstant(0, MVT::i32);
4753 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4754 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004755 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004756 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4757 DAG.getConstant(NewIntrinsic, MVT::i32),
4758 getValue(I.getArgOperand(0)), ShAmt);
4759 setValue(&I, Res);
4760 return 0;
4761 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004762 case Intrinsic::convertff:
4763 case Intrinsic::convertfsi:
4764 case Intrinsic::convertfui:
4765 case Intrinsic::convertsif:
4766 case Intrinsic::convertuif:
4767 case Intrinsic::convertss:
4768 case Intrinsic::convertsu:
4769 case Intrinsic::convertus:
4770 case Intrinsic::convertuu: {
4771 ISD::CvtCode Code = ISD::CVT_INVALID;
4772 switch (Intrinsic) {
4773 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4774 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4775 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4776 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4777 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4778 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4779 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4780 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4781 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4782 }
Owen Andersone50ed302009-08-10 22:56:29 +00004783 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004784 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004785 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4786 DAG.getValueType(DestVT),
4787 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004788 getValue(I.getArgOperand(1)),
4789 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004790 Code);
4791 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004792 return 0;
4793 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004794 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004795 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004796 getValue(I.getArgOperand(0)).getValueType(),
4797 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004798 return 0;
4799 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004800 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4801 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004802 return 0;
4803 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004804 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004805 getValue(I.getArgOperand(0)).getValueType(),
4806 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004807 return 0;
4808 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004809 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004810 getValue(I.getArgOperand(0)).getValueType(),
4811 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004812 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004813 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004814 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004815 return 0;
4816 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004817 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004818 return 0;
4819 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004820 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004821 return 0;
4822 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004823 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004824 return 0;
4825 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004826 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004827 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004828 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004829 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004830 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004831 case Intrinsic::fma:
4832 setValue(&I, DAG.getNode(ISD::FMA, dl,
4833 getValue(I.getArgOperand(0)).getValueType(),
4834 getValue(I.getArgOperand(0)),
4835 getValue(I.getArgOperand(1)),
4836 getValue(I.getArgOperand(2))));
4837 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004838 case Intrinsic::convert_to_fp16:
4839 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004840 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004841 return 0;
4842 case Intrinsic::convert_from_fp16:
4843 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004844 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004845 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004846 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004847 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004848 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004849 return 0;
4850 }
4851 case Intrinsic::readcyclecounter: {
4852 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004853 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4854 DAG.getVTList(MVT::i64, MVT::Other),
4855 &Op, 1);
4856 setValue(&I, Res);
4857 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004858 return 0;
4859 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004860 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004861 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004862 getValue(I.getArgOperand(0)).getValueType(),
4863 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004864 return 0;
4865 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004866 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004867 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004868 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004869 return 0;
4870 }
4871 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004872 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004873 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004874 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004875 return 0;
4876 }
4877 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004878 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004879 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004880 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004881 return 0;
4882 }
4883 case Intrinsic::stacksave: {
4884 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004885 Res = DAG.getNode(ISD::STACKSAVE, dl,
4886 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4887 setValue(&I, Res);
4888 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004889 return 0;
4890 }
4891 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004892 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004893 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004894 return 0;
4895 }
Bill Wendling57344502008-11-18 11:01:33 +00004896 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004897 // Emit code into the DAG to store the stack guard onto the stack.
4898 MachineFunction &MF = DAG.getMachineFunction();
4899 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004900 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004901
Gabor Greif0635f352010-06-25 09:38:13 +00004902 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4903 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004904
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004905 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004906 MFI->setStackProtectorIndex(FI);
4907
4908 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4909
4910 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004911 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004912 MachinePointerInfo::getFixedStack(FI),
4913 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004914 setValue(&I, Res);
4915 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004916 return 0;
4917 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004918 case Intrinsic::objectsize: {
4919 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004920 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004921
4922 assert(CI && "Non-constant type in __builtin_object_size?");
4923
Gabor Greif0635f352010-06-25 09:38:13 +00004924 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004925 EVT Ty = Arg.getValueType();
4926
Dan Gohmane368b462010-06-18 14:22:04 +00004927 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004928 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004929 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004930 Res = DAG.getConstant(0, Ty);
4931
4932 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004933 return 0;
4934 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004935 case Intrinsic::var_annotation:
4936 // Discard annotate attributes
4937 return 0;
4938
4939 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004940 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004941
4942 SDValue Ops[6];
4943 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004944 Ops[1] = getValue(I.getArgOperand(0));
4945 Ops[2] = getValue(I.getArgOperand(1));
4946 Ops[3] = getValue(I.getArgOperand(2));
4947 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004948 Ops[5] = DAG.getSrcValue(F);
4949
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004950 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4951 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4952 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004953
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004954 setValue(&I, Res);
4955 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004956 return 0;
4957 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004958 case Intrinsic::gcroot:
4959 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004960 const Value *Alloca = I.getArgOperand(0);
4961 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004962
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4964 GFI->addStackRoot(FI->getIndex(), TypeMap);
4965 }
4966 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004967 case Intrinsic::gcread:
4968 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004969 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004970 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004971 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004972 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004973 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00004974
4975 case Intrinsic::expect: {
4976 // Just replace __builtin_expect(exp, c) with EXP.
4977 setValue(&I, getValue(I.getArgOperand(0)));
4978 return 0;
4979 }
4980
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004981 case Intrinsic::trap: {
4982 StringRef TrapFuncName = getTrapFunctionName();
4983 if (TrapFuncName.empty()) {
4984 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
4985 return 0;
4986 }
4987 TargetLowering::ArgListTy Args;
4988 std::pair<SDValue, SDValue> Result =
4989 TLI.LowerCallTo(getRoot(), I.getType(),
4990 false, false, false, false, 0, CallingConv::C,
4991 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
4992 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
4993 Args, DAG, getCurDebugLoc());
4994 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004995 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004996 }
Bill Wendlingef375462008-11-21 02:38:44 +00004997 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004998 return implVisitAluOverflow(I, ISD::UADDO);
4999 case Intrinsic::sadd_with_overflow:
5000 return implVisitAluOverflow(I, ISD::SADDO);
5001 case Intrinsic::usub_with_overflow:
5002 return implVisitAluOverflow(I, ISD::USUBO);
5003 case Intrinsic::ssub_with_overflow:
5004 return implVisitAluOverflow(I, ISD::SSUBO);
5005 case Intrinsic::umul_with_overflow:
5006 return implVisitAluOverflow(I, ISD::UMULO);
5007 case Intrinsic::smul_with_overflow:
5008 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005009
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005010 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005011 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005012 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005013 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005014 Ops[1] = getValue(I.getArgOperand(0));
5015 Ops[2] = getValue(I.getArgOperand(1));
5016 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005017 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005018 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5019 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005020 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005021 EVT::getIntegerVT(*Context, 8),
5022 MachinePointerInfo(I.getArgOperand(0)),
5023 0, /* align */
5024 false, /* volatile */
5025 rw==0, /* read */
5026 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005027 return 0;
5028 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005029 case Intrinsic::memory_barrier: {
5030 SDValue Ops[6];
5031 Ops[0] = getRoot();
5032 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00005033 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005034
Bill Wendling4533cac2010-01-28 21:51:40 +00005035 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005036 return 0;
5037 }
5038 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005039 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005040 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00005041 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00005042 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005043 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00005044 getValue(I.getArgOperand(0)),
5045 getValue(I.getArgOperand(1)),
5046 getValue(I.getArgOperand(2)),
Eli Friedman55ba8162011-07-29 03:05:32 +00005047 MachinePointerInfo(I.getArgOperand(0)), 0 /* Alignment */,
5048 Monotonic, CrossThread);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005049 setValue(&I, L);
5050 DAG.setRoot(L.getValue(1));
5051 return 0;
5052 }
5053 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005054 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005055 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005056 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005057 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005058 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005059 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005060 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005061 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005062 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005063 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005064 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005065 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005066 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005067 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005068 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005069 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005070 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005071 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005072 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005073 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005074 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00005075
5076 case Intrinsic::invariant_start:
5077 case Intrinsic::lifetime_start:
5078 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005079 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005080 return 0;
5081 case Intrinsic::invariant_end:
5082 case Intrinsic::lifetime_end:
5083 // Discard region information.
5084 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005085 }
5086}
5087
Dan Gohman46510a72010-04-15 01:51:59 +00005088void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005089 bool isTailCall,
5090 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005091 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5092 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5093 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005094 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005095 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005096
5097 TargetLowering::ArgListTy Args;
5098 TargetLowering::ArgListEntry Entry;
5099 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005100
5101 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005102 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005103 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005104 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5105 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005106
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005107 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005108 DAG.getMachineFunction(),
5109 FTy->isVarArg(), Outs,
5110 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005111
5112 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005113 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005114
5115 if (!CanLowerReturn) {
5116 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5117 FTy->getReturnType());
5118 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5119 FTy->getReturnType());
5120 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005121 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005122 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005123
Chris Lattnerecf42c42010-09-21 16:36:31 +00005124 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005125 Entry.Node = DemoteStackSlot;
5126 Entry.Ty = StackSlotPtrType;
5127 Entry.isSExt = false;
5128 Entry.isZExt = false;
5129 Entry.isInReg = false;
5130 Entry.isSRet = true;
5131 Entry.isNest = false;
5132 Entry.isByVal = false;
5133 Entry.Alignment = Align;
5134 Args.push_back(Entry);
5135 RetTy = Type::getVoidTy(FTy->getContext());
5136 }
5137
Dan Gohman46510a72010-04-15 01:51:59 +00005138 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005139 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005140 const Value *V = *i;
5141
5142 // Skip empty types
5143 if (V->getType()->isEmptyTy())
5144 continue;
5145
5146 SDValue ArgNode = getValue(V);
5147 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005148
5149 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005150 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5151 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5152 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5153 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5154 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5155 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005156 Entry.Alignment = CS.getParamAlignment(attrInd);
5157 Args.push_back(Entry);
5158 }
5159
Chris Lattner512063d2010-04-05 06:19:28 +00005160 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005161 // Insert a label before the invoke call to mark the try range. This can be
5162 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005163 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005164
Jim Grosbachca752c92010-01-28 01:45:32 +00005165 // For SjLj, keep track of which landing pads go with which invokes
5166 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005167 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005168 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005169 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00005170 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005171 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005172 }
5173
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005174 // Both PendingLoads and PendingExports must be flushed here;
5175 // this call might not return.
5176 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005177 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005178 }
5179
Dan Gohman98ca4f22009-08-05 01:29:28 +00005180 // Check if target-independent constraints permit a tail call here.
5181 // Target-dependent constraints are checked within TLI.LowerCallTo.
5182 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005183 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005184 isTailCall = false;
5185
Dan Gohmanbadcda42010-08-28 00:51:03 +00005186 // If there's a possibility that fast-isel has already selected some amount
5187 // of the current basic block, don't emit a tail call.
5188 if (isTailCall && EnableFastISel)
5189 isTailCall = false;
5190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005191 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005192 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005193 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005194 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005195 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005196 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005197 isTailCall,
5198 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005199 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005200 assert((isTailCall || Result.second.getNode()) &&
5201 "Non-null chain expected with non-tail call!");
5202 assert((Result.second.getNode() || !Result.first.getNode()) &&
5203 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005204 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005205 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005206 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005207 // The instruction result is the result of loading from the
5208 // hidden sret parameter.
5209 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005210 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005211
5212 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5213 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5214 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005215 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005216 SmallVector<SDValue, 4> Values(NumValues);
5217 SmallVector<SDValue, 4> Chains(NumValues);
5218
5219 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005220 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5221 DemoteStackSlot,
5222 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005223 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005224 Add,
5225 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
5226 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005227 Values[i] = L;
5228 Chains[i] = L.getValue(1);
5229 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005230
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005231 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5232 MVT::Other, &Chains[0], NumValues);
5233 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005234
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005235 // Collect the legal value parts into potentially illegal values
5236 // that correspond to the original function's return values.
5237 SmallVector<EVT, 4> RetTys;
5238 RetTy = FTy->getReturnType();
5239 ComputeValueVTs(TLI, RetTy, RetTys);
5240 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5241 SmallVector<SDValue, 4> ReturnValues;
5242 unsigned CurReg = 0;
5243 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5244 EVT VT = RetTys[I];
5245 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5246 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005247
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005248 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005249 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005250 RegisterVT, VT, AssertOp);
5251 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005252 CurReg += NumRegs;
5253 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005254
Bill Wendling4533cac2010-01-28 21:51:40 +00005255 setValue(CS.getInstruction(),
5256 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5257 DAG.getVTList(&RetTys[0], RetTys.size()),
5258 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005259 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005260
Evan Chengc249e482011-04-01 19:57:01 +00005261 // Assign order to nodes here. If the call does not produce a result, it won't
5262 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005263 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005264 // As a special case, a null chain means that a tail call has been emitted and
5265 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005266 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005267 ++SDNodeOrder;
5268 AssignOrderingToNode(DAG.getRoot().getNode());
5269 } else {
5270 DAG.setRoot(Result.second);
5271 ++SDNodeOrder;
5272 AssignOrderingToNode(Result.second.getNode());
5273 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005274
Chris Lattner512063d2010-04-05 06:19:28 +00005275 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005276 // Insert a label at the end of the invoke call to mark the try range. This
5277 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005278 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005279 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005280
5281 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005282 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005283 }
5284}
5285
Chris Lattner8047d9a2009-12-24 00:37:38 +00005286/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5287/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005288static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5289 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005290 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005291 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005292 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005293 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005294 if (C->isNullValue())
5295 continue;
5296 // Unknown instruction.
5297 return false;
5298 }
5299 return true;
5300}
5301
Dan Gohman46510a72010-04-15 01:51:59 +00005302static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005303 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005304 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005305
Chris Lattner8047d9a2009-12-24 00:37:38 +00005306 // Check to see if this load can be trivially constant folded, e.g. if the
5307 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005308 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005309 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005310 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005311 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005312
Dan Gohman46510a72010-04-15 01:51:59 +00005313 if (const Constant *LoadCst =
5314 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5315 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005316 return Builder.getValue(LoadCst);
5317 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005318
Chris Lattner8047d9a2009-12-24 00:37:38 +00005319 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5320 // still constant memory, the input chain can be the entry node.
5321 SDValue Root;
5322 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005323
Chris Lattner8047d9a2009-12-24 00:37:38 +00005324 // Do not serialize (non-volatile) loads of constant memory with anything.
5325 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5326 Root = Builder.DAG.getEntryNode();
5327 ConstantMemory = true;
5328 } else {
5329 // Do not serialize non-volatile loads against each other.
5330 Root = Builder.DAG.getRoot();
5331 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005332
Chris Lattner8047d9a2009-12-24 00:37:38 +00005333 SDValue Ptr = Builder.getValue(PtrVal);
5334 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005335 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005336 false /*volatile*/,
5337 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005338
Chris Lattner8047d9a2009-12-24 00:37:38 +00005339 if (!ConstantMemory)
5340 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5341 return LoadVal;
5342}
5343
5344
5345/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5346/// If so, return true and lower it, otherwise return false and it will be
5347/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005348bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005349 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005350 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005351 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005352
Gabor Greif0635f352010-06-25 09:38:13 +00005353 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005354 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005355 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005356 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005357 return false;
5358
Gabor Greif0635f352010-06-25 09:38:13 +00005359 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005360
Chris Lattner8047d9a2009-12-24 00:37:38 +00005361 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5362 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005363 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5364 bool ActuallyDoIt = true;
5365 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005366 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005367 switch (Size->getZExtValue()) {
5368 default:
5369 LoadVT = MVT::Other;
5370 LoadTy = 0;
5371 ActuallyDoIt = false;
5372 break;
5373 case 2:
5374 LoadVT = MVT::i16;
5375 LoadTy = Type::getInt16Ty(Size->getContext());
5376 break;
5377 case 4:
5378 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005379 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005380 break;
5381 case 8:
5382 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005383 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005384 break;
5385 /*
5386 case 16:
5387 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005388 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005389 LoadTy = VectorType::get(LoadTy, 4);
5390 break;
5391 */
5392 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005393
Chris Lattner04b091a2009-12-24 01:07:17 +00005394 // This turns into unaligned loads. We only do this if the target natively
5395 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5396 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005397
Chris Lattner04b091a2009-12-24 01:07:17 +00005398 // Require that we can find a legal MVT, and only do this if the target
5399 // supports unaligned loads of that type. Expanding into byte loads would
5400 // bloat the code.
5401 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5402 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5403 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5404 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5405 ActuallyDoIt = false;
5406 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005407
Chris Lattner04b091a2009-12-24 01:07:17 +00005408 if (ActuallyDoIt) {
5409 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5410 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005411
Chris Lattner04b091a2009-12-24 01:07:17 +00005412 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5413 ISD::SETNE);
5414 EVT CallVT = TLI.getValueType(I.getType(), true);
5415 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5416 return true;
5417 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005418 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005419
5420
Chris Lattner8047d9a2009-12-24 00:37:38 +00005421 return false;
5422}
5423
5424
Dan Gohman46510a72010-04-15 01:51:59 +00005425void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005426 // Handle inline assembly differently.
5427 if (isa<InlineAsm>(I.getCalledValue())) {
5428 visitInlineAsm(&I);
5429 return;
5430 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005431
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005432 // See if any floating point values are being passed to this function. This is
5433 // used to emit an undefined reference to fltused on Windows.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005434 FunctionType *FT =
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005435 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5436 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5437 if (FT->isVarArg() &&
5438 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5439 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005440 Type* T = I.getArgOperand(i)->getType();
5441 for (po_iterator<Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005442 i != e; ++i) {
5443 if (!i->isFloatingPointTy()) continue;
5444 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5445 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005446 }
5447 }
5448 }
5449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005450 const char *RenameFn = 0;
5451 if (Function *F = I.getCalledFunction()) {
5452 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005453 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005454 if (unsigned IID = II->getIntrinsicID(F)) {
5455 RenameFn = visitIntrinsicCall(I, IID);
5456 if (!RenameFn)
5457 return;
5458 }
5459 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005460 if (unsigned IID = F->getIntrinsicID()) {
5461 RenameFn = visitIntrinsicCall(I, IID);
5462 if (!RenameFn)
5463 return;
5464 }
5465 }
5466
5467 // Check for well-known libc/libm calls. If the function is internal, it
5468 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005469 if (!F->hasLocalLinkage() && F->hasName()) {
5470 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005471 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005472 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005473 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5474 I.getType() == I.getArgOperand(0)->getType() &&
5475 I.getType() == I.getArgOperand(1)->getType()) {
5476 SDValue LHS = getValue(I.getArgOperand(0));
5477 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005478 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5479 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005480 return;
5481 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005482 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005483 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005484 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5485 I.getType() == I.getArgOperand(0)->getType()) {
5486 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005487 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5488 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005489 return;
5490 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005491 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005492 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005493 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5494 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005495 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005496 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005497 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5498 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005499 return;
5500 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005501 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005502 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005503 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5504 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005505 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005506 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005507 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5508 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005509 return;
5510 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005511 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005512 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005513 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5514 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005515 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005516 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005517 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5518 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005519 return;
5520 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005521 } else if (Name == "memcmp") {
5522 if (visitMemCmpCall(I))
5523 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005524 }
5525 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005526 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005527
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005528 SDValue Callee;
5529 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005530 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005531 else
Bill Wendling056292f2008-09-16 21:48:12 +00005532 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005533
Bill Wendling0d580132009-12-23 01:28:19 +00005534 // Check if we can potentially perform a tail call. More detailed checking is
5535 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005536 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005537}
5538
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005539namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005540
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005541/// AsmOperandInfo - This contains information for each constraint that we are
5542/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005543class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005544public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005545 /// CallOperand - If this is the result output operand or a clobber
5546 /// this is null, otherwise it is the incoming operand to the CallInst.
5547 /// This gets modified as the asm is processed.
5548 SDValue CallOperand;
5549
5550 /// AssignedRegs - If this is a register or register class operand, this
5551 /// contains the set of register corresponding to the operand.
5552 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005553
John Thompsoneac6e1d2010-09-13 18:15:37 +00005554 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005555 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5556 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005557
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005558 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5559 /// busy in OutputRegs/InputRegs.
5560 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005561 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005562 std::set<unsigned> &InputRegs,
5563 const TargetRegisterInfo &TRI) const {
5564 if (isOutReg) {
5565 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5566 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5567 }
5568 if (isInReg) {
5569 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5570 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5571 }
5572 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005573
Owen Andersone50ed302009-08-10 22:56:29 +00005574 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005575 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005576 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005577 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005578 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005579 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005580 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005581
Chris Lattner81249c92008-10-17 17:05:25 +00005582 if (isa<BasicBlock>(CallOperandVal))
5583 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005584
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005585 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005586
Eric Christophercef81b72011-05-09 20:04:43 +00005587 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005588 // If this is an indirect operand, the operand is a pointer to the
5589 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005590 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005591 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005592 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005593 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005594 OpTy = PtrTy->getElementType();
5595 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005596
Eric Christophercef81b72011-05-09 20:04:43 +00005597 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005598 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005599 if (STy->getNumElements() == 1)
5600 OpTy = STy->getElementType(0);
5601
Chris Lattner81249c92008-10-17 17:05:25 +00005602 // If OpTy is not a single value, it may be a struct/union that we
5603 // can tile with integers.
5604 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5605 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5606 switch (BitSize) {
5607 default: break;
5608 case 1:
5609 case 8:
5610 case 16:
5611 case 32:
5612 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005613 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005614 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005615 break;
5616 }
5617 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005618
Chris Lattner81249c92008-10-17 17:05:25 +00005619 return TLI.getValueType(OpTy, true);
5620 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005621
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005622private:
5623 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5624 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005625 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005626 const TargetRegisterInfo &TRI) {
5627 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5628 Regs.insert(Reg);
5629 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5630 for (; *Aliases; ++Aliases)
5631 Regs.insert(*Aliases);
5632 }
5633};
Dan Gohman462f6b52010-05-29 17:53:24 +00005634
John Thompson44ab89e2010-10-29 17:29:13 +00005635typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5636
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005637} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005638
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005639/// GetRegistersForValue - Assign registers (virtual or physical) for the
5640/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005641/// register allocator to handle the assignment process. However, if the asm
5642/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005643/// allocation. This produces generally horrible, but correct, code.
5644///
5645/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005646/// Input and OutputRegs are the set of already allocated physical registers.
5647///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005648static void GetRegistersForValue(SelectionDAG &DAG,
5649 const TargetLowering &TLI,
5650 DebugLoc DL,
5651 SDISelAsmOperandInfo &OpInfo,
5652 std::set<unsigned> &OutputRegs,
5653 std::set<unsigned> &InputRegs) {
5654 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005655
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005656 // Compute whether this value requires an input register, an output register,
5657 // or both.
5658 bool isOutReg = false;
5659 bool isInReg = false;
5660 switch (OpInfo.Type) {
5661 case InlineAsm::isOutput:
5662 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005663
5664 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005665 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005666 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005667 break;
5668 case InlineAsm::isInput:
5669 isInReg = true;
5670 isOutReg = false;
5671 break;
5672 case InlineAsm::isClobber:
5673 isOutReg = true;
5674 isInReg = true;
5675 break;
5676 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005677
5678
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005679 MachineFunction &MF = DAG.getMachineFunction();
5680 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005681
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005682 // If this is a constraint for a single physreg, or a constraint for a
5683 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005684 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005685 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5686 OpInfo.ConstraintVT);
5687
5688 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005690 // If this is a FP input in an integer register (or visa versa) insert a bit
5691 // cast of the input value. More generally, handle any case where the input
5692 // value disagrees with the register class we plan to stick this in.
5693 if (OpInfo.Type == InlineAsm::isInput &&
5694 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005695 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005696 // types are identical size, use a bitcast to convert (e.g. two differing
5697 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005698 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005699 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005700 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005701 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005702 OpInfo.ConstraintVT = RegVT;
5703 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5704 // If the input is a FP value and we want it in FP registers, do a
5705 // bitcast to the corresponding integer type. This turns an f64 value
5706 // into i64, which can be passed with two i32 values on a 32-bit
5707 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005708 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005709 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005710 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005711 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005712 OpInfo.ConstraintVT = RegVT;
5713 }
5714 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005715
Owen Anderson23b9b192009-08-12 00:36:31 +00005716 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005717 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005718
Owen Andersone50ed302009-08-10 22:56:29 +00005719 EVT RegVT;
5720 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005721
5722 // If this is a constraint for a specific physical register, like {r17},
5723 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005724 if (unsigned AssignedReg = PhysReg.first) {
5725 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005726 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005727 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005728
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005729 // Get the actual register value type. This is important, because the user
5730 // may have asked for (e.g.) the AX register in i32 type. We need to
5731 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005732 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005733
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005734 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005735 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005736
5737 // If this is an expanded reference, add the rest of the regs to Regs.
5738 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005739 TargetRegisterClass::iterator I = RC->begin();
5740 for (; *I != AssignedReg; ++I)
5741 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005742
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005743 // Already added the first reg.
5744 --NumRegs; ++I;
5745 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005746 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005747 Regs.push_back(*I);
5748 }
5749 }
Bill Wendling651ad132009-12-22 01:25:10 +00005750
Dan Gohman7451d3e2010-05-29 17:03:36 +00005751 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005752 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5753 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5754 return;
5755 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005756
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005757 // Otherwise, if this was a reference to an LLVM register class, create vregs
5758 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005759 if (const TargetRegisterClass *RC = PhysReg.second) {
5760 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005761 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005762 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005763
Evan Chengfb112882009-03-23 08:01:15 +00005764 // Create the appropriate number of virtual registers.
5765 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5766 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005767 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005768
Dan Gohman7451d3e2010-05-29 17:03:36 +00005769 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005770 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005771 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005772
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005773 // Otherwise, we couldn't allocate enough registers for this.
5774}
5775
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005776/// visitInlineAsm - Handle a call to an InlineAsm object.
5777///
Dan Gohman46510a72010-04-15 01:51:59 +00005778void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5779 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005780
5781 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005782 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005783
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005784 std::set<unsigned> OutputRegs, InputRegs;
5785
Evan Chengce1cdac2011-05-06 20:52:23 +00005786 TargetLowering::AsmOperandInfoVector
5787 TargetConstraints = TLI.ParseConstraints(CS);
5788
John Thompsoneac6e1d2010-09-13 18:15:37 +00005789 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005790
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005791 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5792 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005793 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5794 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005795 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005796
Owen Anderson825b72b2009-08-11 20:47:22 +00005797 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005798
5799 // Compute the value type for each operand.
5800 switch (OpInfo.Type) {
5801 case InlineAsm::isOutput:
5802 // Indirect outputs just consume an argument.
5803 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005804 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005805 break;
5806 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005807
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005808 // The return value of the call is this value. As such, there is no
5809 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005810 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005811 "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005812 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005813 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5814 } else {
5815 assert(ResNo == 0 && "Asm only has one result!");
5816 OpVT = TLI.getValueType(CS.getType());
5817 }
5818 ++ResNo;
5819 break;
5820 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005821 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005822 break;
5823 case InlineAsm::isClobber:
5824 // Nothing to do.
5825 break;
5826 }
5827
5828 // If this is an input or an indirect output, process the call argument.
5829 // BasicBlocks are labels, currently appearing only in asm's.
5830 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005831 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005832 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005833 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005834 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005835 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005836
Owen Anderson1d0be152009-08-13 21:58:54 +00005837 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005838 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005839
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005840 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005841
John Thompsoneac6e1d2010-09-13 18:15:37 +00005842 // Indirect operand accesses access memory.
5843 if (OpInfo.isIndirect)
5844 hasMemory = true;
5845 else {
5846 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005847 TargetLowering::ConstraintType
5848 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005849 if (CType == TargetLowering::C_Memory) {
5850 hasMemory = true;
5851 break;
5852 }
5853 }
5854 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005855 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005856
John Thompsoneac6e1d2010-09-13 18:15:37 +00005857 SDValue Chain, Flag;
5858
5859 // We won't need to flush pending loads if this asm doesn't touch
5860 // memory and is nonvolatile.
5861 if (hasMemory || IA->hasSideEffects())
5862 Chain = getRoot();
5863 else
5864 Chain = DAG.getRoot();
5865
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005866 // Second pass over the constraints: compute which constraint option to use
5867 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005868 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005869 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005870
John Thompson54584742010-09-24 22:24:05 +00005871 // If this is an output operand with a matching input operand, look up the
5872 // matching input. If their types mismatch, e.g. one is an integer, the
5873 // other is floating point, or their sizes are different, flag it as an
5874 // error.
5875 if (OpInfo.hasMatchingInput()) {
5876 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005877
John Thompson54584742010-09-24 22:24:05 +00005878 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005879 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005880 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5881 OpInfo.ConstraintVT);
Eric Christopher5427ede2011-07-14 20:13:52 +00005882 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005883 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
5884 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005885 if ((OpInfo.ConstraintVT.isInteger() !=
5886 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005887 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005888 report_fatal_error("Unsupported asm: input constraint"
5889 " with a matching output constraint of"
5890 " incompatible type!");
5891 }
5892 Input.ConstraintVT = OpInfo.ConstraintVT;
5893 }
5894 }
5895
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005896 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005897 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005898
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005899 // If this is a memory input, and if the operand is not indirect, do what we
5900 // need to to provide an address for the memory input.
5901 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5902 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005903 assert((OpInfo.isMultipleAlternative ||
5904 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005905 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005906
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005907 // Memory operands really want the address of the value. If we don't have
5908 // an indirect input, put it in the constpool if we can, otherwise spill
5909 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005910 // TODO: This isn't quite right. We need to handle these according to
5911 // the addressing mode that the constraint wants. Also, this may take
5912 // an additional register for the computation and we don't want that
5913 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005914
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005915 // If the operand is a float, integer, or vector constant, spill to a
5916 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005917 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005918 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5919 isa<ConstantVector>(OpVal)) {
5920 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5921 TLI.getPointerTy());
5922 } else {
5923 // Otherwise, create a stack slot and emit a store to it before the
5924 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005925 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005926 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005927 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5928 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005929 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005930 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005931 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005932 OpInfo.CallOperand, StackSlot,
5933 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005934 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005935 OpInfo.CallOperand = StackSlot;
5936 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005937
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005938 // There is no longer a Value* corresponding to this operand.
5939 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005940
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005941 // It is now an indirect operand.
5942 OpInfo.isIndirect = true;
5943 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005944
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005945 // If this constraint is for a specific register, allocate it before
5946 // anything else.
5947 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005948 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5949 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005950 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005951
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005952 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005953 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005954 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5955 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005956
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005957 // C_Register operands have already been allocated, Other/Memory don't need
5958 // to be.
5959 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005960 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5961 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005962 }
5963
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005964 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5965 std::vector<SDValue> AsmNodeOperands;
5966 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5967 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005968 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5969 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005970
Chris Lattnerdecc2672010-04-07 05:20:54 +00005971 // If we have a !srcloc metadata node associated with it, we want to attach
5972 // this to the ultimately generated inline asm machineinstr. To do this, we
5973 // pass in the third operand as this (potentially null) inline asm MDNode.
5974 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5975 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005976
Evan Chengc36b7062011-01-07 23:50:32 +00005977 // Remember the HasSideEffect and AlignStack bits as operand 3.
5978 unsigned ExtraInfo = 0;
5979 if (IA->hasSideEffects())
5980 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5981 if (IA->isAlignStack())
5982 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5983 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5984 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005985
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005986 // Loop over all of the inputs, copying the operand values into the
5987 // appropriate registers and processing the output regs.
5988 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005989
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005990 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5991 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005992
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005993 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5994 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5995
5996 switch (OpInfo.Type) {
5997 case InlineAsm::isOutput: {
5998 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5999 OpInfo.ConstraintType != TargetLowering::C_Register) {
6000 // Memory output, or 'other' output (e.g. 'X' constraint).
6001 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6002
6003 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006004 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6005 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006006 TLI.getPointerTy()));
6007 AsmNodeOperands.push_back(OpInfo.CallOperand);
6008 break;
6009 }
6010
6011 // Otherwise, this is a register or register class output.
6012
6013 // Copy the output from the appropriate register. Find a register that
6014 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006015 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006016 report_fatal_error("Couldn't allocate output reg for constraint '" +
6017 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006018
6019 // If this is an indirect operand, store through the pointer after the
6020 // asm.
6021 if (OpInfo.isIndirect) {
6022 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6023 OpInfo.CallOperandVal));
6024 } else {
6025 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006026 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006027 // Concatenate this output onto the outputs list.
6028 RetValRegs.append(OpInfo.AssignedRegs);
6029 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006031 // Add information to the INLINEASM node to know that this register is
6032 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006033 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006034 InlineAsm::Kind_RegDefEarlyClobber :
6035 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006036 false,
6037 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006038 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006039 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006040 break;
6041 }
6042 case InlineAsm::isInput: {
6043 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006044
Chris Lattner6bdcda32008-10-17 16:47:46 +00006045 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006046 // If this is required to match an output register we have already set,
6047 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006048 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006049
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006050 // Scan until we find the definition we already emitted of this operand.
6051 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006052 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006053 for (; OperandNo; --OperandNo) {
6054 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006055 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006056 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006057 assert((InlineAsm::isRegDefKind(OpFlag) ||
6058 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6059 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006060 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006061 }
6062
Evan Cheng697cbbf2009-03-20 18:03:34 +00006063 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006064 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006065 if (InlineAsm::isRegDefKind(OpFlag) ||
6066 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006067 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006068 if (OpInfo.isIndirect) {
6069 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006070 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006071 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6072 " don't know how to handle tied "
6073 "indirect register inputs");
6074 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006075
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006076 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006077 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006078 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006079 MatchedRegs.RegVTs.push_back(RegVT);
6080 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006081 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006082 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006083 MatchedRegs.Regs.push_back
6084 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006085
6086 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006087 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006088 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006089 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006090 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006091 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006092 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006093 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006094
Chris Lattnerdecc2672010-04-07 05:20:54 +00006095 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6096 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6097 "Unexpected number of operands");
6098 // Add information to the INLINEASM node to know about this input.
6099 // See InlineAsm.h isUseOperandTiedToDef.
6100 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6101 OpInfo.getMatchedOperand());
6102 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6103 TLI.getPointerTy()));
6104 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6105 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006106 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006107
Dale Johannesenb5611a62010-07-13 20:17:05 +00006108 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006109 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6110 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006111 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006112
Dale Johannesenb5611a62010-07-13 20:17:05 +00006113 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006114 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006115 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006116 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00006117 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006118 report_fatal_error("Invalid operand for inline asm constraint '" +
6119 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006120
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006121 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006122 unsigned ResOpType =
6123 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006124 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006125 TLI.getPointerTy()));
6126 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6127 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006128 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006129
Chris Lattnerdecc2672010-04-07 05:20:54 +00006130 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006131 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6132 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6133 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006135 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006136 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006137 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006138 TLI.getPointerTy()));
6139 AsmNodeOperands.push_back(InOperandVal);
6140 break;
6141 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6144 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6145 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006146 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006147 "Don't know how to handle indirect register inputs yet!");
6148
6149 // Copy the input into the appropriate registers.
Eric Christopher5427ede2011-07-14 20:13:52 +00006150 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006151 report_fatal_error("Couldn't allocate input reg for constraint '" +
6152 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006153
Dale Johannesen66978ee2009-01-31 02:22:37 +00006154 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006155 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006156
Chris Lattnerdecc2672010-04-07 05:20:54 +00006157 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006158 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006159 break;
6160 }
6161 case InlineAsm::isClobber: {
6162 // Add the clobbered value to the operand list, so that the register
6163 // allocator is aware that the physreg got clobbered.
6164 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006165 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006166 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006167 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006168 break;
6169 }
6170 }
6171 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006172
Chris Lattnerdecc2672010-04-07 05:20:54 +00006173 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006174 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006175 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006176
Dale Johannesen66978ee2009-01-31 02:22:37 +00006177 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006178 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006179 &AsmNodeOperands[0], AsmNodeOperands.size());
6180 Flag = Chain.getValue(1);
6181
6182 // If this asm returns a register value, copy the result from that register
6183 // and set it as the value of the call.
6184 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006185 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006186 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006187
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006188 // FIXME: Why don't we do this for inline asms with MRVs?
6189 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006190 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006191
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006192 // If any of the results of the inline asm is a vector, it may have the
6193 // wrong width/num elts. This can happen for register classes that can
6194 // contain multiple different value types. The preg or vreg allocated may
6195 // not have the same VT as was expected. Convert it to the right type
6196 // with bit_convert.
6197 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006198 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006199 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006200
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006201 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006202 ResultType.isInteger() && Val.getValueType().isInteger()) {
6203 // If a result value was tied to an input value, the computed result may
6204 // have a wider width than the expected result. Extract the relevant
6205 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006206 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006207 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006208
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006209 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006210 }
Dan Gohman95915732008-10-18 01:03:45 +00006211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006212 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006213 // Don't need to use this as a chain in this case.
6214 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6215 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006216 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006217
Dan Gohman46510a72010-04-15 01:51:59 +00006218 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006220 // Process indirect outputs, first output all of the flagged copies out of
6221 // physregs.
6222 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6223 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006224 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006225 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006226 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006227 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6228 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006229
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006230 // Emit the non-flagged stores from the physregs.
6231 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006232 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6233 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6234 StoresToEmit[i].first,
6235 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006236 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006237 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006238 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006239 }
6240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006241 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006242 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006243 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006245 DAG.setRoot(Chain);
6246}
6247
Dan Gohman46510a72010-04-15 01:51:59 +00006248void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006249 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6250 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006251 getValue(I.getArgOperand(0)),
6252 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006253}
6254
Dan Gohman46510a72010-04-15 01:51:59 +00006255void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006256 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006257 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6258 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006259 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006260 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006261 setValue(&I, V);
6262 DAG.setRoot(V.getValue(1));
6263}
6264
Dan Gohman46510a72010-04-15 01:51:59 +00006265void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006266 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6267 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006268 getValue(I.getArgOperand(0)),
6269 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006270}
6271
Dan Gohman46510a72010-04-15 01:51:59 +00006272void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006273 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6274 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006275 getValue(I.getArgOperand(0)),
6276 getValue(I.getArgOperand(1)),
6277 DAG.getSrcValue(I.getArgOperand(0)),
6278 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006279}
6280
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006281/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006282/// implementation, which just calls LowerCall.
6283/// FIXME: When all targets are
6284/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006285std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006286TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006287 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006288 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006289 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006290 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006291 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006292 ArgListTy &Args, SelectionDAG &DAG,
6293 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006294 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006295 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006296 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006297 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006298 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006299 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6300 for (unsigned Value = 0, NumValues = ValueVTs.size();
6301 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006302 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006303 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006304 SDValue Op = SDValue(Args[i].Node.getNode(),
6305 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006306 ISD::ArgFlagsTy Flags;
6307 unsigned OriginalAlignment =
6308 getTargetData()->getABITypeAlignment(ArgTy);
6309
6310 if (Args[i].isZExt)
6311 Flags.setZExt();
6312 if (Args[i].isSExt)
6313 Flags.setSExt();
6314 if (Args[i].isInReg)
6315 Flags.setInReg();
6316 if (Args[i].isSRet)
6317 Flags.setSRet();
6318 if (Args[i].isByVal) {
6319 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006320 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6321 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006322 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006323 // For ByVal, alignment should come from FE. BE will guess if this
6324 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006325 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006326 if (Args[i].Alignment)
6327 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006328 else
6329 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006330 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006331 }
6332 if (Args[i].isNest)
6333 Flags.setNest();
6334 Flags.setOrigAlign(OriginalAlignment);
6335
Owen Anderson23b9b192009-08-12 00:36:31 +00006336 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6337 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006338 SmallVector<SDValue, 4> Parts(NumParts);
6339 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6340
6341 if (Args[i].isSExt)
6342 ExtendKind = ISD::SIGN_EXTEND;
6343 else if (Args[i].isZExt)
6344 ExtendKind = ISD::ZERO_EXTEND;
6345
Bill Wendling46ada192010-03-02 01:55:18 +00006346 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006347 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006348
Dan Gohman98ca4f22009-08-05 01:29:28 +00006349 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006350 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006351 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6352 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006353 if (NumParts > 1 && j == 0)
6354 MyFlags.Flags.setSplit();
6355 else if (j != 0)
6356 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006357
Dan Gohman98ca4f22009-08-05 01:29:28 +00006358 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006359 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006360 }
6361 }
6362 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006363
Dan Gohman98ca4f22009-08-05 01:29:28 +00006364 // Handle the incoming return values from the call.
6365 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006366 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006367 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006368 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006369 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006370 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6371 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006372 for (unsigned i = 0; i != NumRegs; ++i) {
6373 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006374 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006375 MyFlags.Used = isReturnValueUsed;
6376 if (RetSExt)
6377 MyFlags.Flags.setSExt();
6378 if (RetZExt)
6379 MyFlags.Flags.setZExt();
6380 if (isInreg)
6381 MyFlags.Flags.setInReg();
6382 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006383 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006384 }
6385
Dan Gohman98ca4f22009-08-05 01:29:28 +00006386 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006387 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006388 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006389
6390 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006391 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006392 "LowerCall didn't return a valid chain!");
6393 assert((!isTailCall || InVals.empty()) &&
6394 "LowerCall emitted a return value for a tail call!");
6395 assert((isTailCall || InVals.size() == Ins.size()) &&
6396 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006397
6398 // For a tail call, the return value is merely live-out and there aren't
6399 // any nodes in the DAG representing it. Return a special value to
6400 // indicate that a tail call has been emitted and no more Instructions
6401 // should be processed in the current block.
6402 if (isTailCall) {
6403 DAG.setRoot(Chain);
6404 return std::make_pair(SDValue(), SDValue());
6405 }
6406
Evan Chengaf1871f2010-03-11 19:38:18 +00006407 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6408 assert(InVals[i].getNode() &&
6409 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006410 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006411 "LowerCall emitted a value with the wrong type!");
6412 });
6413
Dan Gohman98ca4f22009-08-05 01:29:28 +00006414 // Collect the legal value parts into potentially illegal values
6415 // that correspond to the original function's return values.
6416 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6417 if (RetSExt)
6418 AssertOp = ISD::AssertSext;
6419 else if (RetZExt)
6420 AssertOp = ISD::AssertZext;
6421 SmallVector<SDValue, 4> ReturnValues;
6422 unsigned CurReg = 0;
6423 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006424 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006425 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6426 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006427
Bill Wendling46ada192010-03-02 01:55:18 +00006428 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006429 NumRegs, RegisterVT, VT,
6430 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006431 CurReg += NumRegs;
6432 }
6433
6434 // For a function returning void, there is no return value. We can't create
6435 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006436 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006437 if (ReturnValues.empty())
6438 return std::make_pair(SDValue(), Chain);
6439
6440 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6441 DAG.getVTList(&RetTys[0], RetTys.size()),
6442 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006443 return std::make_pair(Res, Chain);
6444}
6445
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006446void TargetLowering::LowerOperationWrapper(SDNode *N,
6447 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006448 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006449 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006450 if (Res.getNode())
6451 Results.push_back(Res);
6452}
6453
Dan Gohmand858e902010-04-17 15:26:15 +00006454SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006455 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006456 return SDValue();
6457}
6458
Dan Gohman46510a72010-04-15 01:51:59 +00006459void
6460SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006461 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006462 assert((Op.getOpcode() != ISD::CopyFromReg ||
6463 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6464 "Copy from a reg to the same reg!");
6465 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6466
Owen Anderson23b9b192009-08-12 00:36:31 +00006467 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006468 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006469 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006470 PendingExports.push_back(Chain);
6471}
6472
6473#include "llvm/CodeGen/SelectionDAGISel.h"
6474
Eli Friedman23d32432011-05-05 16:53:34 +00006475/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6476/// entry block, return true. This includes arguments used by switches, since
6477/// the switch may expand into multiple basic blocks.
6478static bool isOnlyUsedInEntryBlock(const Argument *A) {
6479 // With FastISel active, we may be splitting blocks, so force creation
6480 // of virtual registers for all non-dead arguments.
6481 if (EnableFastISel)
6482 return A->use_empty();
6483
6484 const BasicBlock *Entry = A->getParent()->begin();
6485 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6486 UI != E; ++UI) {
6487 const User *U = *UI;
6488 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6489 return false; // Use not in entry block.
6490 }
6491 return true;
6492}
6493
Dan Gohman46510a72010-04-15 01:51:59 +00006494void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006495 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006496 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006497 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006498 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006499 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006500 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006501
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006502 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006503 SmallVector<ISD::OutputArg, 4> Outs;
6504 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6505 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006506
Dan Gohman7451d3e2010-05-29 17:03:36 +00006507 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006508 // Put in an sret pointer parameter before all the other parameters.
6509 SmallVector<EVT, 1> ValueVTs;
6510 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6511
6512 // NOTE: Assuming that a pointer will never break down to more than one VT
6513 // or one register.
6514 ISD::ArgFlagsTy Flags;
6515 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006516 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006517 ISD::InputArg RetArg(Flags, RegisterVT, true);
6518 Ins.push_back(RetArg);
6519 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006520
Dan Gohman98ca4f22009-08-05 01:29:28 +00006521 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006522 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006523 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006524 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006525 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006526 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6527 bool isArgValueUsed = !I->use_empty();
6528 for (unsigned Value = 0, NumValues = ValueVTs.size();
6529 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006530 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006531 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006532 ISD::ArgFlagsTy Flags;
6533 unsigned OriginalAlignment =
6534 TD->getABITypeAlignment(ArgTy);
6535
6536 if (F.paramHasAttr(Idx, Attribute::ZExt))
6537 Flags.setZExt();
6538 if (F.paramHasAttr(Idx, Attribute::SExt))
6539 Flags.setSExt();
6540 if (F.paramHasAttr(Idx, Attribute::InReg))
6541 Flags.setInReg();
6542 if (F.paramHasAttr(Idx, Attribute::StructRet))
6543 Flags.setSRet();
6544 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6545 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006546 PointerType *Ty = cast<PointerType>(I->getType());
6547 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006548 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006549 // For ByVal, alignment should be passed from FE. BE will guess if
6550 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006551 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006552 if (F.getParamAlignment(Idx))
6553 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006554 else
6555 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006556 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006557 }
6558 if (F.paramHasAttr(Idx, Attribute::Nest))
6559 Flags.setNest();
6560 Flags.setOrigAlign(OriginalAlignment);
6561
Owen Anderson23b9b192009-08-12 00:36:31 +00006562 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6563 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006564 for (unsigned i = 0; i != NumRegs; ++i) {
6565 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6566 if (NumRegs > 1 && i == 0)
6567 MyFlags.Flags.setSplit();
6568 // if it isn't first piece, alignment must be 1
6569 else if (i > 0)
6570 MyFlags.Flags.setOrigAlign(1);
6571 Ins.push_back(MyFlags);
6572 }
6573 }
6574 }
6575
6576 // Call the target to set up the argument values.
6577 SmallVector<SDValue, 8> InVals;
6578 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6579 F.isVarArg(), Ins,
6580 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006581
6582 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006583 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006584 "LowerFormalArguments didn't return a valid chain!");
6585 assert(InVals.size() == Ins.size() &&
6586 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006587 DEBUG({
6588 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6589 assert(InVals[i].getNode() &&
6590 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006591 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006592 "LowerFormalArguments emitted a value with the wrong type!");
6593 }
6594 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006595
Dan Gohman5e866062009-08-06 15:37:27 +00006596 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006597 DAG.setRoot(NewRoot);
6598
6599 // Set up the argument values.
6600 unsigned i = 0;
6601 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006602 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006603 // Create a virtual register for the sret pointer, and put in a copy
6604 // from the sret argument into it.
6605 SmallVector<EVT, 1> ValueVTs;
6606 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6607 EVT VT = ValueVTs[0];
6608 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6609 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006610 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006611 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006612
Dan Gohman2048b852009-11-23 18:04:58 +00006613 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006614 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6615 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006616 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006617 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6618 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006619 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006620
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006621 // i indexes lowered arguments. Bump it past the hidden sret argument.
6622 // Idx indexes LLVM arguments. Don't touch it.
6623 ++i;
6624 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006625
Dan Gohman46510a72010-04-15 01:51:59 +00006626 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006627 ++I, ++Idx) {
6628 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006629 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006630 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006631 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006632
6633 // If this argument is unused then remember its value. It is used to generate
6634 // debugging information.
6635 if (I->use_empty() && NumValues)
6636 SDB->setUnusedArgValue(I, InVals[i]);
6637
Eli Friedman23d32432011-05-05 16:53:34 +00006638 for (unsigned Val = 0; Val != NumValues; ++Val) {
6639 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006640 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6641 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006642
6643 if (!I->use_empty()) {
6644 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6645 if (F.paramHasAttr(Idx, Attribute::SExt))
6646 AssertOp = ISD::AssertSext;
6647 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6648 AssertOp = ISD::AssertZext;
6649
Bill Wendling46ada192010-03-02 01:55:18 +00006650 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006651 NumParts, PartVT, VT,
6652 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006653 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006654
Dan Gohman98ca4f22009-08-05 01:29:28 +00006655 i += NumParts;
6656 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006657
Eli Friedman23d32432011-05-05 16:53:34 +00006658 // We don't need to do anything else for unused arguments.
6659 if (ArgValues.empty())
6660 continue;
6661
Devang Patel0b48ead2010-08-31 22:22:42 +00006662 // Note down frame index for byval arguments.
Eli Friedman23d32432011-05-05 16:53:34 +00006663 if (I->hasByValAttr())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006664 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006665 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6666 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6667
Eli Friedman23d32432011-05-05 16:53:34 +00006668 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6669 SDB->getCurDebugLoc());
6670 SDB->setValue(I, Res);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006671
Eli Friedman23d32432011-05-05 16:53:34 +00006672 // If this argument is live outside of the entry block, insert a copy from
6673 // wherever we got it to the vreg that other BB's will reference it as.
Eli Friedman7f33d672011-05-10 21:50:58 +00006674 if (!EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006675 // If we can, though, try to skip creating an unnecessary vreg.
6676 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006677 // general. It's also subtly incompatible with the hacks FastISel
6678 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006679 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6680 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6681 FuncInfo->ValueMap[I] = Reg;
6682 continue;
6683 }
6684 }
6685 if (!isOnlyUsedInEntryBlock(I)) {
6686 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006687 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006688 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006689 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006690
Dan Gohman98ca4f22009-08-05 01:29:28 +00006691 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006692
6693 // Finally, if the target has anything special to do, allow it to do so.
6694 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006695 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006696}
6697
6698/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6699/// ensure constants are generated when needed. Remember the virtual registers
6700/// that need to be added to the Machine PHI nodes as input. We cannot just
6701/// directly add them, because expansion might result in multiple MBB's for one
6702/// BB. As such, the start of the BB might correspond to a different MBB than
6703/// the end.
6704///
6705void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006706SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006707 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006708
6709 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6710
6711 // Check successor nodes' PHI nodes that expect a constant to be available
6712 // from this block.
6713 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006714 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006715 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006716 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006717
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006718 // If this terminator has multiple identical successors (common for
6719 // switches), only handle each succ once.
6720 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006721
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006722 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006723
6724 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6725 // nodes and Machine PHI nodes, but the incoming operands have not been
6726 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006727 for (BasicBlock::const_iterator I = SuccBB->begin();
6728 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006729 // Ignore dead phi's.
6730 if (PN->use_empty()) continue;
6731
Rafael Espindola3fa82832011-05-13 15:18:06 +00006732 // Skip empty types
6733 if (PN->getType()->isEmptyTy())
6734 continue;
6735
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006736 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006737 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006738
Dan Gohman46510a72010-04-15 01:51:59 +00006739 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006740 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006741 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006742 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006743 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006744 }
6745 Reg = RegOut;
6746 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006747 DenseMap<const Value *, unsigned>::iterator I =
6748 FuncInfo.ValueMap.find(PHIOp);
6749 if (I != FuncInfo.ValueMap.end())
6750 Reg = I->second;
6751 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006752 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006753 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006754 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006755 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006756 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006757 }
6758 }
6759
6760 // Remember that this register needs to added to the machine PHI node as
6761 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006762 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006763 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6764 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006765 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006766 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006767 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006768 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006769 Reg += NumRegisters;
6770 }
6771 }
6772 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006773 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006774}