blob: a961b7f524200713f45c3a7539382bb0e97df000 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Jim Grosbach4725ca72010-09-08 03:54:02 +000062// This option should go away when Machine LICM is smart enough to hoist a
Dale Johannesenf630c712010-07-29 20:10:08 +000063// reg-to-reg VDUP.
64static cl::opt<bool>
65EnableARMVDUPsplat("arm-vdup-splat", cl::Hidden,
66 cl::desc("Generate VDUP for integer constant splats (TEMPORARY OPTION)."),
67 cl::init(false));
68
Jim Grosbache7b52522010-04-14 22:28:31 +000069static cl::opt<bool>
70EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000071 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000072 cl::init(false));
73
Evan Cheng46df4eb2010-06-16 07:35:02 +000074static cl::opt<bool>
75ARMInterworking("arm-interworking", cl::Hidden,
76 cl::desc("Enable / disable ARM interworking (for debugging only)"),
77 cl::init(true));
78
Owen Andersone50ed302009-08-10 22:56:29 +000079void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
80 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000081 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000083 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
84 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000085
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000087 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000088 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000089 }
90
Owen Andersone50ed302009-08-10 22:56:29 +000091 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000092 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000093 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000094 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000096 if (ElemTy != MVT::i32) {
97 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
98 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
99 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
100 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
101 }
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000104 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000105 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000106 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
107 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000109 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
110 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
111 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000112 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
113 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000114 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000115 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000116
117 // Promote all bit-wise operations.
118 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000119 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
121 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000123 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000124 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000125 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000126 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000127 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000128 }
Bob Wilson16330762009-09-16 00:17:28 +0000129
130 // Neon does not support vector divide/remainder operations.
131 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
133 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
134 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
135 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
136 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000137}
138
Owen Andersone50ed302009-08-10 22:56:29 +0000139void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000140 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000142}
143
Owen Andersone50ed302009-08-10 22:56:29 +0000144void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000145 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Chris Lattnerf0144122009-07-28 03:13:23 +0000149static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
150 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000151 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000152
Chris Lattner80ec2792009-08-02 00:34:36 +0000153 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000154}
155
Evan Chenga8e29892007-01-19 07:51:42 +0000156ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000157 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000158 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000159 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000160 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000161
Evan Chengb1df8f22007-04-27 08:15:43 +0000162 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000163 // Uses VFP for Thumb libfuncs if available.
164 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
165 // Single-precision floating-point arithmetic.
166 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
167 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
168 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
169 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000170
Evan Chengb1df8f22007-04-27 08:15:43 +0000171 // Double-precision floating-point arithmetic.
172 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
173 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
174 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
175 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000176
Evan Chengb1df8f22007-04-27 08:15:43 +0000177 // Single-precision comparisons.
178 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
179 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
180 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
181 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
182 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
183 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
184 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
185 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000186
Evan Chengb1df8f22007-04-27 08:15:43 +0000187 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000195
Evan Chengb1df8f22007-04-27 08:15:43 +0000196 // Double-precision comparisons.
197 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
198 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
199 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
200 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
201 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
202 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
203 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
204 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000205
Evan Chengb1df8f22007-04-27 08:15:43 +0000206 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Evan Chengb1df8f22007-04-27 08:15:43 +0000215 // Floating-point to integer conversions.
216 // i64 conversions are done via library routines even when generating VFP
217 // instructions, so use the same ones.
218 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
219 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
220 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
221 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 // Conversions between floating types.
224 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
225 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
226
227 // Integer to floating-point conversions.
228 // i64 conversions are done via library routines even when generating VFP
229 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000230 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
231 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000232 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
233 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
234 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
235 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
236 }
Evan Chenga8e29892007-01-19 07:51:42 +0000237 }
238
Bob Wilson2f954612009-05-22 17:38:41 +0000239 // These libcalls are not available in 32-bit.
240 setLibcallName(RTLIB::SHL_I128, 0);
241 setLibcallName(RTLIB::SRL_I128, 0);
242 setLibcallName(RTLIB::SRA_I128, 0);
243
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000244 if (Subtarget->isAAPCS_ABI()) {
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000245 // Double-precision floating-point arithmetic helper functions
246 // RTABI chapter 4.1.2, Table 2
247 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
248 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
249 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
250 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
251 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
252 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
253 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
254 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
255
256 // Double-precision floating-point comparison helper functions
257 // RTABI chapter 4.1.2, Table 3
258 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
259 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
260 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
261 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
262 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
263 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
264 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
265 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
266 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
267 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
268 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
269 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
270 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
271 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
272 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
273 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
274 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
278 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
279 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
280 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
281 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
282
283 // Single-precision floating-point arithmetic helper functions
284 // RTABI chapter 4.1.2, Table 4
285 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
286 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
287 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
288 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
289 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
290 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
291 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
292 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
293
294 // Single-precision floating-point comparison helper functions
295 // RTABI chapter 4.1.2, Table 5
296 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
297 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
298 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
299 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
300 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
301 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
302 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
303 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
304 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
305 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
306 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
307 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
308 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
309 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
310 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
311 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
312 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
316 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
317 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
318 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
319 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
320
321 // Floating-point to integer conversions.
322 // RTABI chapter 4.1.2, Table 6
323 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
324 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
325 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
326 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
327 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
328 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
329 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
330 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
331 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
338 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
339
340 // Conversions between floating types.
341 // RTABI chapter 4.1.2, Table 7
342 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
343 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
344 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
345 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
346
347 // Integer to floating-point conversions.
348 // RTABI chapter 4.1.2, Table 8
349 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
350 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
351 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
352 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
353 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
354 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
355 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
356 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
357 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
361 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
362 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
363 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
364 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
365
366 // Long long helper functions
367 // RTABI chapter 4.2, Table 9
368 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
369 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
370 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
371 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
372 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
373 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
374 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
377 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
378 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
379 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
380
381 // Integer division functions
382 // RTABI chapter 4.3.1
383 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
384 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
385 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
386 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
387 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
388 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
389 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
392 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
393 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
394 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000395 }
396
David Goodwinf1daf7d2009-07-08 23:10:31 +0000397 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000399 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000401 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000403 if (!Subtarget->isFPOnlySP())
404 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000405
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000407 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000408
409 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 addDRTypeForNEON(MVT::v2f32);
411 addDRTypeForNEON(MVT::v8i8);
412 addDRTypeForNEON(MVT::v4i16);
413 addDRTypeForNEON(MVT::v2i32);
414 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000415
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 addQRTypeForNEON(MVT::v4f32);
417 addQRTypeForNEON(MVT::v2f64);
418 addQRTypeForNEON(MVT::v16i8);
419 addQRTypeForNEON(MVT::v8i16);
420 addQRTypeForNEON(MVT::v4i32);
421 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000422
Bob Wilson74dc72e2009-09-15 23:55:57 +0000423 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
424 // neither Neon nor VFP support any arithmetic operations on it.
425 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
426 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
427 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
428 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
429 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
430 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
431 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
432 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
433 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
434 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
435 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
436 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
437 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
438 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
439 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
440 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
441 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
442 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
443 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
444 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
445 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
446 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
447 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
448 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
449
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000450 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
451
Bob Wilson642b3292009-09-16 00:32:15 +0000452 // Neon does not support some operations on v1i64 and v2i64 types.
453 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000454 // Custom handling for some quad-vector types to detect VMULL.
455 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
456 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
457 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000458 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
459 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
460
Bob Wilson5bafff32009-06-22 23:27:02 +0000461 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
462 setTargetDAGCombine(ISD::SHL);
463 setTargetDAGCombine(ISD::SRL);
464 setTargetDAGCombine(ISD::SRA);
465 setTargetDAGCombine(ISD::SIGN_EXTEND);
466 setTargetDAGCombine(ISD::ZERO_EXTEND);
467 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000468 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000469 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilson5bafff32009-06-22 23:27:02 +0000470 }
471
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000472 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000473
474 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000476
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000477 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000479
Evan Chenga8e29892007-01-19 07:51:42 +0000480 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000481 if (!Subtarget->isThumb1Only()) {
482 for (unsigned im = (unsigned)ISD::PRE_INC;
483 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setIndexedLoadAction(im, MVT::i1, Legal);
485 setIndexedLoadAction(im, MVT::i8, Legal);
486 setIndexedLoadAction(im, MVT::i16, Legal);
487 setIndexedLoadAction(im, MVT::i32, Legal);
488 setIndexedStoreAction(im, MVT::i1, Legal);
489 setIndexedStoreAction(im, MVT::i8, Legal);
490 setIndexedStoreAction(im, MVT::i16, Legal);
491 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000492 }
Evan Chenga8e29892007-01-19 07:51:42 +0000493 }
494
495 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000496 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::MUL, MVT::i64, Expand);
498 setOperationAction(ISD::MULHU, MVT::i32, Expand);
499 setOperationAction(ISD::MULHS, MVT::i32, Expand);
500 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
501 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000502 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::MUL, MVT::i64, Expand);
504 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000505 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000507 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000508 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000509 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000510 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 setOperationAction(ISD::SRL, MVT::i64, Custom);
512 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000513
514 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000516 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000518 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000520
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000521 // Only ARMv6 has BSWAP.
522 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000524
Evan Chenga8e29892007-01-19 07:51:42 +0000525 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000526 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000527 // v7M has a hardware divider
528 setOperationAction(ISD::SDIV, MVT::i32, Expand);
529 setOperationAction(ISD::UDIV, MVT::i32, Expand);
530 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::SREM, MVT::i32, Expand);
532 setOperationAction(ISD::UREM, MVT::i32, Expand);
533 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
534 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000535
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
537 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
538 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
539 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000540 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000541
Evan Chengfb3611d2010-05-11 07:26:32 +0000542 setOperationAction(ISD::TRAP, MVT::Other, Legal);
543
Evan Chenga8e29892007-01-19 07:51:42 +0000544 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::VASTART, MVT::Other, Custom);
546 setOperationAction(ISD::VAARG, MVT::Other, Expand);
547 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
548 setOperationAction(ISD::VAEND, MVT::Other, Expand);
549 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
550 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000551 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
552 // FIXME: Shouldn't need this, since no register is used, but the legalizer
553 // doesn't yet know how to not do that for SjLj.
554 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000555 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000556 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
557 // the default expansion.
558 if (Subtarget->hasDataBarrier() ||
559 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000560 // membarrier needs custom lowering; the rest are legal and handled
561 // normally.
562 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
563 } else {
564 // Set them all for expansion, which will force libcalls.
565 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
566 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
567 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
568 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000569 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
570 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
571 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000572 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
573 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
574 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
587 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
588 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
589 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000590 // Since the libcalls include locking, fold in the fences
591 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000592 }
593 // 64-bit versions are always libcalls (for now)
594 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000595 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000596 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
600 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
601 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000602
Eli Friedmana2c6f452010-06-26 04:36:50 +0000603 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
604 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
606 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000607 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000609
Nate Begemand1fb5832010-08-03 21:31:55 +0000610 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000611 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
612 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000614 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
615 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000616
617 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000619 if (Subtarget->isTargetDarwin()) {
620 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
621 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
622 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000623
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::SETCC, MVT::i32, Expand);
625 setOperationAction(ISD::SETCC, MVT::f32, Expand);
626 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000627 setOperationAction(ISD::SELECT, MVT::i32, Custom);
628 setOperationAction(ISD::SELECT, MVT::f32, Custom);
629 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
631 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
632 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
635 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
636 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
637 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
638 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000639
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000640 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::FSIN, MVT::f64, Expand);
642 setOperationAction(ISD::FSIN, MVT::f32, Expand);
643 setOperationAction(ISD::FCOS, MVT::f32, Expand);
644 setOperationAction(ISD::FCOS, MVT::f64, Expand);
645 setOperationAction(ISD::FREM, MVT::f64, Expand);
646 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000647 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
649 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000650 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::FPOW, MVT::f64, Expand);
652 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000653
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000654 // Various VFP goodness
655 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000656 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
657 if (Subtarget->hasVFP2()) {
658 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
659 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
660 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
661 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
662 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000663 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000664 if (!Subtarget->hasFP16()) {
665 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
666 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000667 }
Evan Cheng110cf482008-04-01 01:50:16 +0000668 }
Evan Chenga8e29892007-01-19 07:51:42 +0000669
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000670 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000671 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000672 setTargetDAGCombine(ISD::ADD);
673 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000674 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000675
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000676 if (Subtarget->hasV6T2Ops())
677 setTargetDAGCombine(ISD::OR);
678
Evan Chenga8e29892007-01-19 07:51:42 +0000679 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000680
Evan Chengf7d87ee2010-05-21 00:43:17 +0000681 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
682 setSchedulingPreference(Sched::RegPressure);
683 else
684 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000685
686 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000687
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000688 // On ARM arguments smaller than 4 bytes are extended, so all arguments
689 // are at least 4 bytes aligned.
690 setMinStackArgumentAlignment(4);
691
Evan Chengfff606d2010-09-24 19:07:23 +0000692 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000693}
694
Evan Cheng4f6b4672010-07-21 06:09:07 +0000695std::pair<const TargetRegisterClass*, uint8_t>
696ARMTargetLowering::findRepresentativeClass(EVT VT) const{
697 const TargetRegisterClass *RRC = 0;
698 uint8_t Cost = 1;
699 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000700 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000701 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000702 // Use DPR as representative register class for all floating point
703 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
704 // the cost is 1 for both f32 and f64.
705 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000706 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000707 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000708 break;
709 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
710 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000711 RRC = ARM::DPRRegisterClass;
712 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000713 break;
714 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000715 RRC = ARM::DPRRegisterClass;
716 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000717 break;
718 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000719 RRC = ARM::DPRRegisterClass;
720 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000721 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000722 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000723 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000724}
725
Evan Chenga8e29892007-01-19 07:51:42 +0000726const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
727 switch (Opcode) {
728 default: return 0;
729 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000730 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
731 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000732 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000733 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
734 case ARMISD::tCALL: return "ARMISD::tCALL";
735 case ARMISD::BRCOND: return "ARMISD::BRCOND";
736 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000737 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000738 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
739 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
Bill Wendling0b4aa7d2010-08-29 03:02:11 +0000740 case ARMISD::AND: return "ARMISD::AND";
Evan Chenga8e29892007-01-19 07:51:42 +0000741 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000742 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000743 case ARMISD::CMPFP: return "ARMISD::CMPFP";
744 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000745 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000746 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
747 case ARMISD::CMOV: return "ARMISD::CMOV";
748 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000749
Jim Grosbach3482c802010-01-18 19:58:49 +0000750 case ARMISD::RBIT: return "ARMISD::RBIT";
751
Bob Wilson76a312b2010-03-19 22:51:32 +0000752 case ARMISD::FTOSI: return "ARMISD::FTOSI";
753 case ARMISD::FTOUI: return "ARMISD::FTOUI";
754 case ARMISD::SITOF: return "ARMISD::SITOF";
755 case ARMISD::UITOF: return "ARMISD::UITOF";
756
Evan Chenga8e29892007-01-19 07:51:42 +0000757 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
758 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
759 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000760
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000761 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
762 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000763
Evan Chengc5942082009-10-28 06:55:03 +0000764 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
765 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
766
Dale Johannesen51e28e62010-06-03 21:09:53 +0000767 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000768
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000769 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000770
Evan Cheng86198642009-08-07 00:34:42 +0000771 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
772
Jim Grosbach3728e962009-12-10 00:11:09 +0000773 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
774 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
775
Bob Wilson5bafff32009-06-22 23:27:02 +0000776 case ARMISD::VCEQ: return "ARMISD::VCEQ";
777 case ARMISD::VCGE: return "ARMISD::VCGE";
778 case ARMISD::VCGEU: return "ARMISD::VCGEU";
779 case ARMISD::VCGT: return "ARMISD::VCGT";
780 case ARMISD::VCGTU: return "ARMISD::VCGTU";
781 case ARMISD::VTST: return "ARMISD::VTST";
782
783 case ARMISD::VSHL: return "ARMISD::VSHL";
784 case ARMISD::VSHRs: return "ARMISD::VSHRs";
785 case ARMISD::VSHRu: return "ARMISD::VSHRu";
786 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
787 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
788 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
789 case ARMISD::VSHRN: return "ARMISD::VSHRN";
790 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
791 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
792 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
793 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
794 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
795 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
796 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
797 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
798 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
799 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
800 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
801 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
802 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
803 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000804 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000805 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000806 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000807 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000808 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000809 case ARMISD::VREV64: return "ARMISD::VREV64";
810 case ARMISD::VREV32: return "ARMISD::VREV32";
811 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000812 case ARMISD::VZIP: return "ARMISD::VZIP";
813 case ARMISD::VUZP: return "ARMISD::VUZP";
814 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000815 case ARMISD::VMULLs: return "ARMISD::VMULLs";
816 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000817 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000818 case ARMISD::FMAX: return "ARMISD::FMAX";
819 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000820 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000821 }
822}
823
Evan Cheng06b666c2010-05-15 02:18:07 +0000824/// getRegClassFor - Return the register class that should be used for the
825/// specified value type.
826TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
827 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
828 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
829 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000830 if (Subtarget->hasNEON()) {
831 if (VT == MVT::v4i64)
832 return ARM::QQPRRegisterClass;
833 else if (VT == MVT::v8i64)
834 return ARM::QQQQPRRegisterClass;
835 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000836 return TargetLowering::getRegClassFor(VT);
837}
838
Eric Christopherab695882010-07-21 22:26:11 +0000839// Create a fast isel object.
840FastISel *
841ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
842 return ARM::createFastISel(funcInfo);
843}
844
Bill Wendlingb4202b82009-07-01 18:50:55 +0000845/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000846unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000847 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000848}
849
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000850/// getMaximalGlobalOffset - Returns the maximal possible offset which can
851/// be used for loads / stores from the global.
852unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
853 return (Subtarget->isThumb1Only() ? 127 : 4095);
854}
855
Evan Cheng1cc39842010-05-20 23:26:43 +0000856Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000857 unsigned NumVals = N->getNumValues();
858 if (!NumVals)
859 return Sched::RegPressure;
860
861 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000862 EVT VT = N->getValueType(i);
863 if (VT.isFloatingPoint() || VT.isVector())
864 return Sched::Latency;
865 }
Evan Chengc10f5432010-05-28 23:25:23 +0000866
867 if (!N->isMachineOpcode())
868 return Sched::RegPressure;
869
870 // Load are scheduled for latency even if there instruction itinerary
871 // is not available.
872 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
873 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
874 if (TID.mayLoad())
875 return Sched::Latency;
876
Evan Cheng3ef1c872010-09-10 01:29:16 +0000877 if (!Itins->isEmpty() && Itins->getStageLatency(TID.getSchedClass()) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000878 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000879 return Sched::RegPressure;
880}
881
Evan Cheng31446872010-07-23 22:39:59 +0000882unsigned
883ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
884 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000885 switch (RC->getID()) {
886 default:
887 return 0;
888 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000889 return RegInfo->hasFP(MF) ? 4 : 5;
890 case ARM::GPRRegClassID: {
891 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
892 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
893 }
Evan Cheng31446872010-07-23 22:39:59 +0000894 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
895 case ARM::DPRRegClassID:
896 return 32 - 10;
897 }
898}
899
Evan Chenga8e29892007-01-19 07:51:42 +0000900//===----------------------------------------------------------------------===//
901// Lowering Code
902//===----------------------------------------------------------------------===//
903
Evan Chenga8e29892007-01-19 07:51:42 +0000904/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
905static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
906 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000907 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000908 case ISD::SETNE: return ARMCC::NE;
909 case ISD::SETEQ: return ARMCC::EQ;
910 case ISD::SETGT: return ARMCC::GT;
911 case ISD::SETGE: return ARMCC::GE;
912 case ISD::SETLT: return ARMCC::LT;
913 case ISD::SETLE: return ARMCC::LE;
914 case ISD::SETUGT: return ARMCC::HI;
915 case ISD::SETUGE: return ARMCC::HS;
916 case ISD::SETULT: return ARMCC::LO;
917 case ISD::SETULE: return ARMCC::LS;
918 }
919}
920
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000921/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
922static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000923 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000924 CondCode2 = ARMCC::AL;
925 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000926 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000927 case ISD::SETEQ:
928 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
929 case ISD::SETGT:
930 case ISD::SETOGT: CondCode = ARMCC::GT; break;
931 case ISD::SETGE:
932 case ISD::SETOGE: CondCode = ARMCC::GE; break;
933 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000934 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000935 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
936 case ISD::SETO: CondCode = ARMCC::VC; break;
937 case ISD::SETUO: CondCode = ARMCC::VS; break;
938 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
939 case ISD::SETUGT: CondCode = ARMCC::HI; break;
940 case ISD::SETUGE: CondCode = ARMCC::PL; break;
941 case ISD::SETLT:
942 case ISD::SETULT: CondCode = ARMCC::LT; break;
943 case ISD::SETLE:
944 case ISD::SETULE: CondCode = ARMCC::LE; break;
945 case ISD::SETNE:
946 case ISD::SETUNE: CondCode = ARMCC::NE; break;
947 }
Evan Chenga8e29892007-01-19 07:51:42 +0000948}
949
Bob Wilson1f595bb2009-04-17 19:07:39 +0000950//===----------------------------------------------------------------------===//
951// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000952//===----------------------------------------------------------------------===//
953
954#include "ARMGenCallingConv.inc"
955
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000956/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
957/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000958CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000959 bool Return,
960 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000961 switch (CC) {
962 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000963 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000964 case CallingConv::C:
965 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000966 // Use target triple & subtarget features to do actual dispatch.
967 if (Subtarget->isAAPCS_ABI()) {
968 if (Subtarget->hasVFP2() &&
969 FloatABIType == FloatABI::Hard && !isVarArg)
970 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
971 else
972 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
973 } else
974 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000975 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000976 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000977 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000978 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000979 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000980 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000981 }
982}
983
Dan Gohman98ca4f22009-08-05 01:29:28 +0000984/// LowerCallResult - Lower the result values of a call into the
985/// appropriate copies out of appropriate physical registers.
986SDValue
987ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000988 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000989 const SmallVectorImpl<ISD::InputArg> &Ins,
990 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000991 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000992
Bob Wilson1f595bb2009-04-17 19:07:39 +0000993 // Assign locations to each value returned by this call.
994 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000995 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000996 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000997 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000998 CCAssignFnForNode(CallConv, /* Return*/ true,
999 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001000
1001 // Copy all of the result registers out of their specified physreg.
1002 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1003 CCValAssign VA = RVLocs[i];
1004
Bob Wilson80915242009-04-25 00:33:20 +00001005 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001006 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001007 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001008 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001009 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001010 Chain = Lo.getValue(1);
1011 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001012 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001014 InFlag);
1015 Chain = Hi.getValue(1);
1016 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001017 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001018
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 if (VA.getLocVT() == MVT::v2f64) {
1020 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1021 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1022 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001023
1024 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001026 Chain = Lo.getValue(1);
1027 InFlag = Lo.getValue(2);
1028 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001029 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001030 Chain = Hi.getValue(1);
1031 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001032 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1034 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001035 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001036 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001037 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1038 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001039 Chain = Val.getValue(1);
1040 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001041 }
Bob Wilson80915242009-04-25 00:33:20 +00001042
1043 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001044 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001045 case CCValAssign::Full: break;
1046 case CCValAssign::BCvt:
1047 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1048 break;
1049 }
1050
Dan Gohman98ca4f22009-08-05 01:29:28 +00001051 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001052 }
1053
Dan Gohman98ca4f22009-08-05 01:29:28 +00001054 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001055}
1056
1057/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1058/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001059/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001060/// a byval function parameter.
1061/// Sometimes what we are copying is the end of a larger object, the part that
1062/// does not fit in registers.
1063static SDValue
1064CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1065 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1066 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001067 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001068 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001069 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001070 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001071}
1072
Bob Wilsondee46d72009-04-17 20:35:10 +00001073/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001074SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001075ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1076 SDValue StackPtr, SDValue Arg,
1077 DebugLoc dl, SelectionDAG &DAG,
1078 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001079 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001080 unsigned LocMemOffset = VA.getLocMemOffset();
1081 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1082 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001083 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001084 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001085
Bob Wilson1f595bb2009-04-17 19:07:39 +00001086 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001087 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001088 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001089}
1090
Dan Gohman98ca4f22009-08-05 01:29:28 +00001091void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001092 SDValue Chain, SDValue &Arg,
1093 RegsToPassVector &RegsToPass,
1094 CCValAssign &VA, CCValAssign &NextVA,
1095 SDValue &StackPtr,
1096 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001097 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001098
Jim Grosbache5165492009-11-09 00:11:35 +00001099 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001100 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001101 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1102
1103 if (NextVA.isRegLoc())
1104 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1105 else {
1106 assert(NextVA.isMemLoc());
1107 if (StackPtr.getNode() == 0)
1108 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1109
Dan Gohman98ca4f22009-08-05 01:29:28 +00001110 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1111 dl, DAG, NextVA,
1112 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001113 }
1114}
1115
Dan Gohman98ca4f22009-08-05 01:29:28 +00001116/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001117/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1118/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001119SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001120ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001121 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001122 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001123 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001124 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001125 const SmallVectorImpl<ISD::InputArg> &Ins,
1126 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001127 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001128 MachineFunction &MF = DAG.getMachineFunction();
1129 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1130 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001131 // Temporarily disable tail calls so things don't break.
1132 if (!EnableARMTailCalls)
1133 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001134 if (isTailCall) {
1135 // Check if it's really possible to do a tail call.
1136 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1137 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001138 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001139 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1140 // detected sibcalls.
1141 if (isTailCall) {
1142 ++NumTailCalls;
1143 IsSibCall = true;
1144 }
1145 }
Evan Chenga8e29892007-01-19 07:51:42 +00001146
Bob Wilson1f595bb2009-04-17 19:07:39 +00001147 // Analyze operands of the call, assigning locations to each operand.
1148 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001149 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1150 *DAG.getContext());
1151 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001152 CCAssignFnForNode(CallConv, /* Return*/ false,
1153 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001154
Bob Wilson1f595bb2009-04-17 19:07:39 +00001155 // Get a count of how many bytes are to be pushed on the stack.
1156 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001157
Dale Johannesen51e28e62010-06-03 21:09:53 +00001158 // For tail calls, memory operands are available in our caller's stack.
1159 if (IsSibCall)
1160 NumBytes = 0;
1161
Evan Chenga8e29892007-01-19 07:51:42 +00001162 // Adjust the stack pointer for the new arguments...
1163 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001164 if (!IsSibCall)
1165 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001166
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001167 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001168
Bob Wilson5bafff32009-06-22 23:27:02 +00001169 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001170 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001171
Bob Wilson1f595bb2009-04-17 19:07:39 +00001172 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001173 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001174 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1175 i != e;
1176 ++i, ++realArgIdx) {
1177 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001178 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001179 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001180
Bob Wilson1f595bb2009-04-17 19:07:39 +00001181 // Promote the value if needed.
1182 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001183 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001184 case CCValAssign::Full: break;
1185 case CCValAssign::SExt:
1186 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1187 break;
1188 case CCValAssign::ZExt:
1189 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1190 break;
1191 case CCValAssign::AExt:
1192 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1193 break;
1194 case CCValAssign::BCvt:
1195 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1196 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001197 }
1198
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001199 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001200 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001201 if (VA.getLocVT() == MVT::v2f64) {
1202 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1203 DAG.getConstant(0, MVT::i32));
1204 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1205 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001206
Dan Gohman98ca4f22009-08-05 01:29:28 +00001207 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001208 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1209
1210 VA = ArgLocs[++i]; // skip ahead to next loc
1211 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001212 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001213 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1214 } else {
1215 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001216
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1218 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001219 }
1220 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001221 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001222 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001223 }
1224 } else if (VA.isRegLoc()) {
1225 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001226 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001227 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001228
Dan Gohman98ca4f22009-08-05 01:29:28 +00001229 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1230 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001231 }
Evan Chenga8e29892007-01-19 07:51:42 +00001232 }
1233
1234 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001235 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001236 &MemOpChains[0], MemOpChains.size());
1237
1238 // Build a sequence of copy-to-reg nodes chained together with token chain
1239 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001240 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001241 // Tail call byval lowering might overwrite argument registers so in case of
1242 // tail call optimization the copies to registers are lowered later.
1243 if (!isTailCall)
1244 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1245 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1246 RegsToPass[i].second, InFlag);
1247 InFlag = Chain.getValue(1);
1248 }
Evan Chenga8e29892007-01-19 07:51:42 +00001249
Dale Johannesen51e28e62010-06-03 21:09:53 +00001250 // For tail calls lower the arguments to the 'real' stack slot.
1251 if (isTailCall) {
1252 // Force all the incoming stack arguments to be loaded from the stack
1253 // before any new outgoing arguments are stored to the stack, because the
1254 // outgoing stack slots may alias the incoming argument stack slots, and
1255 // the alias isn't otherwise explicit. This is slightly more conservative
1256 // than necessary, because it means that each store effectively depends
1257 // on every argument instead of just those arguments it would clobber.
1258
1259 // Do not flag preceeding copytoreg stuff together with the following stuff.
1260 InFlag = SDValue();
1261 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1262 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1263 RegsToPass[i].second, InFlag);
1264 InFlag = Chain.getValue(1);
1265 }
1266 InFlag =SDValue();
1267 }
1268
Bill Wendling056292f2008-09-16 21:48:12 +00001269 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1270 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1271 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001272 bool isDirect = false;
1273 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001274 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001275 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001276
1277 if (EnableARMLongCalls) {
1278 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1279 && "long-calls with non-static relocation model!");
1280 // Handle a global address or an external symbol. If it's not one of
1281 // those, the target's already in a register, so we don't need to do
1282 // anything extra.
1283 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001284 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001285 // Create a constant pool entry for the callee address
1286 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1287 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1288 ARMPCLabelIndex,
1289 ARMCP::CPValue, 0);
1290 // Get the address of the callee into a register
1291 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1292 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1293 Callee = DAG.getLoad(getPointerTy(), dl,
1294 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001295 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001296 false, false, 0);
1297 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1298 const char *Sym = S->getSymbol();
1299
1300 // Create a constant pool entry for the callee address
1301 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1302 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1303 Sym, ARMPCLabelIndex, 0);
1304 // Get the address of the callee into a register
1305 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1306 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1307 Callee = DAG.getLoad(getPointerTy(), dl,
1308 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001309 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001310 false, false, 0);
1311 }
1312 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001313 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001314 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001315 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001316 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001317 getTargetMachine().getRelocationModel() != Reloc::Static;
1318 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001319 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001320 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001321 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001322 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001323 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001324 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001325 ARMPCLabelIndex,
1326 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001327 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001328 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001329 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001330 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001331 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001332 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001333 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001334 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001335 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001336 } else {
1337 // On ELF targets for PIC code, direct calls should go through the PLT
1338 unsigned OpFlags = 0;
1339 if (Subtarget->isTargetELF() &&
1340 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1341 OpFlags = ARMII::MO_PLT;
1342 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1343 }
Bill Wendling056292f2008-09-16 21:48:12 +00001344 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001345 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001346 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001347 getTargetMachine().getRelocationModel() != Reloc::Static;
1348 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001349 // tBX takes a register source operand.
1350 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001351 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001352 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001353 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001354 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001355 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001356 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001357 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001358 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001359 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001360 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001361 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001362 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001363 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001364 } else {
1365 unsigned OpFlags = 0;
1366 // On ELF targets for PIC code, direct calls should go through the PLT
1367 if (Subtarget->isTargetELF() &&
1368 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1369 OpFlags = ARMII::MO_PLT;
1370 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1371 }
Evan Chenga8e29892007-01-19 07:51:42 +00001372 }
1373
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001374 // FIXME: handle tail calls differently.
1375 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001376 if (Subtarget->isThumb()) {
1377 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001378 CallOpc = ARMISD::CALL_NOLINK;
1379 else
1380 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1381 } else {
1382 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001383 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1384 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001385 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001386
Dan Gohman475871a2008-07-27 21:46:04 +00001387 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001388 Ops.push_back(Chain);
1389 Ops.push_back(Callee);
1390
1391 // Add argument registers to the end of the list so that they are known live
1392 // into the call.
1393 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1394 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1395 RegsToPass[i].second.getValueType()));
1396
Gabor Greifba36cb52008-08-28 21:40:38 +00001397 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001398 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001399
1400 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001401 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001402 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001403
Duncan Sands4bdcb612008-07-02 17:40:58 +00001404 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001405 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001406 InFlag = Chain.getValue(1);
1407
Chris Lattnere563bbc2008-10-11 22:08:30 +00001408 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1409 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001410 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001411 InFlag = Chain.getValue(1);
1412
Bob Wilson1f595bb2009-04-17 19:07:39 +00001413 // Handle result values, copying them out of physregs into vregs that we
1414 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001415 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1416 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001417}
1418
Dale Johannesen51e28e62010-06-03 21:09:53 +00001419/// MatchingStackOffset - Return true if the given stack call argument is
1420/// already available in the same position (relatively) of the caller's
1421/// incoming argument stack.
1422static
1423bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1424 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1425 const ARMInstrInfo *TII) {
1426 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1427 int FI = INT_MAX;
1428 if (Arg.getOpcode() == ISD::CopyFromReg) {
1429 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1430 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1431 return false;
1432 MachineInstr *Def = MRI->getVRegDef(VR);
1433 if (!Def)
1434 return false;
1435 if (!Flags.isByVal()) {
1436 if (!TII->isLoadFromStackSlot(Def, FI))
1437 return false;
1438 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001439 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001440 }
1441 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1442 if (Flags.isByVal())
1443 // ByVal argument is passed in as a pointer but it's now being
1444 // dereferenced. e.g.
1445 // define @foo(%struct.X* %A) {
1446 // tail call @bar(%struct.X* byval %A)
1447 // }
1448 return false;
1449 SDValue Ptr = Ld->getBasePtr();
1450 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1451 if (!FINode)
1452 return false;
1453 FI = FINode->getIndex();
1454 } else
1455 return false;
1456
1457 assert(FI != INT_MAX);
1458 if (!MFI->isFixedObjectIndex(FI))
1459 return false;
1460 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1461}
1462
1463/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1464/// for tail call optimization. Targets which want to do tail call
1465/// optimization should implement this function.
1466bool
1467ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1468 CallingConv::ID CalleeCC,
1469 bool isVarArg,
1470 bool isCalleeStructRet,
1471 bool isCallerStructRet,
1472 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001473 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001474 const SmallVectorImpl<ISD::InputArg> &Ins,
1475 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001476 const Function *CallerF = DAG.getMachineFunction().getFunction();
1477 CallingConv::ID CallerCC = CallerF->getCallingConv();
1478 bool CCMatch = CallerCC == CalleeCC;
1479
1480 // Look for obvious safe cases to perform tail call optimization that do not
1481 // require ABI changes. This is what gcc calls sibcall.
1482
Jim Grosbach7616b642010-06-16 23:45:49 +00001483 // Do not sibcall optimize vararg calls unless the call site is not passing
1484 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001485 if (isVarArg && !Outs.empty())
1486 return false;
1487
1488 // Also avoid sibcall optimization if either caller or callee uses struct
1489 // return semantics.
1490 if (isCalleeStructRet || isCallerStructRet)
1491 return false;
1492
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001493 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001494 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001495 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1496 // LR. This means if we need to reload LR, it takes an extra instructions,
1497 // which outweighs the value of the tail call; but here we don't know yet
1498 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001499 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001500 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001501 if (Subtarget->isThumb1Only())
1502 return false;
1503
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001504 // For the moment, we can only do this to functions defined in this
1505 // compilation, or to indirect calls. A Thumb B to an ARM function,
1506 // or vice versa, is not easily fixed up in the linker unlike BL.
1507 // (We could do this by loading the address of the callee into a register;
1508 // that is an extra instruction over the direct call and burns a register
1509 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001510
1511 // It might be safe to remove this restriction on non-Darwin.
1512
1513 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1514 // but we need to make sure there are enough registers; the only valid
1515 // registers are the 4 used for parameters. We don't currently do this
1516 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001517 if (isa<ExternalSymbolSDNode>(Callee))
1518 return false;
1519
1520 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001521 const GlobalValue *GV = G->getGlobal();
1522 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001523 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001524 }
1525
Dale Johannesen51e28e62010-06-03 21:09:53 +00001526 // If the calling conventions do not match, then we'd better make sure the
1527 // results are returned in the same way as what the caller expects.
1528 if (!CCMatch) {
1529 SmallVector<CCValAssign, 16> RVLocs1;
1530 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1531 RVLocs1, *DAG.getContext());
1532 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1533
1534 SmallVector<CCValAssign, 16> RVLocs2;
1535 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1536 RVLocs2, *DAG.getContext());
1537 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1538
1539 if (RVLocs1.size() != RVLocs2.size())
1540 return false;
1541 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1542 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1543 return false;
1544 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1545 return false;
1546 if (RVLocs1[i].isRegLoc()) {
1547 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1548 return false;
1549 } else {
1550 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1551 return false;
1552 }
1553 }
1554 }
1555
1556 // If the callee takes no arguments then go on to check the results of the
1557 // call.
1558 if (!Outs.empty()) {
1559 // Check if stack adjustment is needed. For now, do not do this if any
1560 // argument is passed on the stack.
1561 SmallVector<CCValAssign, 16> ArgLocs;
1562 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1563 ArgLocs, *DAG.getContext());
1564 CCInfo.AnalyzeCallOperands(Outs,
1565 CCAssignFnForNode(CalleeCC, false, isVarArg));
1566 if (CCInfo.getNextStackOffset()) {
1567 MachineFunction &MF = DAG.getMachineFunction();
1568
1569 // Check if the arguments are already laid out in the right way as
1570 // the caller's fixed stack objects.
1571 MachineFrameInfo *MFI = MF.getFrameInfo();
1572 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1573 const ARMInstrInfo *TII =
1574 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001575 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1576 i != e;
1577 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001578 CCValAssign &VA = ArgLocs[i];
1579 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001580 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001581 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001582 if (VA.getLocInfo() == CCValAssign::Indirect)
1583 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001584 if (VA.needsCustom()) {
1585 // f64 and vector types are split into multiple registers or
1586 // register/stack-slot combinations. The types will not match
1587 // the registers; give up on memory f64 refs until we figure
1588 // out what to do about this.
1589 if (!VA.isRegLoc())
1590 return false;
1591 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001592 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001593 if (RegVT == MVT::v2f64) {
1594 if (!ArgLocs[++i].isRegLoc())
1595 return false;
1596 if (!ArgLocs[++i].isRegLoc())
1597 return false;
1598 }
1599 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001600 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1601 MFI, MRI, TII))
1602 return false;
1603 }
1604 }
1605 }
1606 }
1607
1608 return true;
1609}
1610
Dan Gohman98ca4f22009-08-05 01:29:28 +00001611SDValue
1612ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001613 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001615 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001616 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001617
Bob Wilsondee46d72009-04-17 20:35:10 +00001618 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001619 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001620
Bob Wilsondee46d72009-04-17 20:35:10 +00001621 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001622 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1623 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001624
Dan Gohman98ca4f22009-08-05 01:29:28 +00001625 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001626 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1627 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001628
1629 // If this is the first return lowered for this function, add
1630 // the regs to the liveout set for the function.
1631 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1632 for (unsigned i = 0; i != RVLocs.size(); ++i)
1633 if (RVLocs[i].isRegLoc())
1634 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001635 }
1636
Bob Wilson1f595bb2009-04-17 19:07:39 +00001637 SDValue Flag;
1638
1639 // Copy the result values into the output registers.
1640 for (unsigned i = 0, realRVLocIdx = 0;
1641 i != RVLocs.size();
1642 ++i, ++realRVLocIdx) {
1643 CCValAssign &VA = RVLocs[i];
1644 assert(VA.isRegLoc() && "Can only return in registers!");
1645
Dan Gohmanc9403652010-07-07 15:54:55 +00001646 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001647
1648 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001649 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001650 case CCValAssign::Full: break;
1651 case CCValAssign::BCvt:
1652 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1653 break;
1654 }
1655
Bob Wilson1f595bb2009-04-17 19:07:39 +00001656 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001657 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001658 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001659 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1660 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001661 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001662 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001663
1664 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1665 Flag = Chain.getValue(1);
1666 VA = RVLocs[++i]; // skip ahead to next loc
1667 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1668 HalfGPRs.getValue(1), Flag);
1669 Flag = Chain.getValue(1);
1670 VA = RVLocs[++i]; // skip ahead to next loc
1671
1672 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1674 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001675 }
1676 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1677 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001678 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001680 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001681 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001682 VA = RVLocs[++i]; // skip ahead to next loc
1683 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1684 Flag);
1685 } else
1686 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1687
Bob Wilsondee46d72009-04-17 20:35:10 +00001688 // Guarantee that all emitted copies are
1689 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001690 Flag = Chain.getValue(1);
1691 }
1692
1693 SDValue result;
1694 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001696 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001697 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001698
1699 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001700}
1701
Bob Wilsonb62d2572009-11-03 00:02:05 +00001702// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1703// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1704// one of the above mentioned nodes. It has to be wrapped because otherwise
1705// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1706// be used to form addressing mode. These wrapped nodes will be selected
1707// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001708static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001709 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001710 // FIXME there is no actual debug info here
1711 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001712 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001713 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001714 if (CP->isMachineConstantPoolEntry())
1715 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1716 CP->getAlignment());
1717 else
1718 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1719 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001720 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001721}
1722
Jim Grosbache1102ca2010-07-19 17:20:38 +00001723unsigned ARMTargetLowering::getJumpTableEncoding() const {
1724 return MachineJumpTableInfo::EK_Inline;
1725}
1726
Dan Gohmand858e902010-04-17 15:26:15 +00001727SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1728 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001729 MachineFunction &MF = DAG.getMachineFunction();
1730 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1731 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001732 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001733 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001734 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001735 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1736 SDValue CPAddr;
1737 if (RelocM == Reloc::Static) {
1738 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1739 } else {
1740 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001741 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001742 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1743 ARMCP::CPBlockAddress,
1744 PCAdj);
1745 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1746 }
1747 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1748 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001749 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001750 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001751 if (RelocM == Reloc::Static)
1752 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001753 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001754 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001755}
1756
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001757// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001758SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001759ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001760 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001761 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001762 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001763 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001764 MachineFunction &MF = DAG.getMachineFunction();
1765 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1766 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001767 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001768 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001769 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001770 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001771 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001772 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001773 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001774 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001775 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001776
Evan Chenge7e0d622009-11-06 22:24:13 +00001777 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001778 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001779
1780 // call __tls_get_addr.
1781 ArgListTy Args;
1782 ArgListEntry Entry;
1783 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001784 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001785 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001786 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001787 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001788 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1789 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001790 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001791 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001792 return CallResult.first;
1793}
1794
1795// Lower ISD::GlobalTLSAddress using the "initial exec" or
1796// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001797SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001798ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001799 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001800 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001801 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001802 SDValue Offset;
1803 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001804 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001805 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001806 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001807
Chris Lattner4fb63d02009-07-15 04:12:33 +00001808 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001809 MachineFunction &MF = DAG.getMachineFunction();
1810 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1811 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1812 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001813 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1814 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001815 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001816 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001817 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001818 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001819 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001820 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001821 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001822 Chain = Offset.getValue(1);
1823
Evan Chenge7e0d622009-11-06 22:24:13 +00001824 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001825 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001826
Evan Cheng9eda6892009-10-31 03:39:36 +00001827 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001828 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001829 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001830 } else {
1831 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001832 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001833 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001834 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001835 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001836 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001837 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001838 }
1839
1840 // The address of the thread local variable is the add of the thread
1841 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001842 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001843}
1844
Dan Gohman475871a2008-07-27 21:46:04 +00001845SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001846ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001847 // TODO: implement the "local dynamic" model
1848 assert(Subtarget->isTargetELF() &&
1849 "TLS not implemented for non-ELF targets");
1850 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1851 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1852 // otherwise use the "Local Exec" TLS Model
1853 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1854 return LowerToTLSGeneralDynamicModel(GA, DAG);
1855 else
1856 return LowerToTLSExecModels(GA, DAG);
1857}
1858
Dan Gohman475871a2008-07-27 21:46:04 +00001859SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001860 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001861 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001862 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001863 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001864 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1865 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001866 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001867 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001868 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001869 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001870 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001871 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001872 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001873 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001874 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001875 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001876 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001877 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001878 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001879 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001880 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001881 return Result;
1882 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001883 // If we have T2 ops, we can materialize the address directly via movt/movw
1884 // pair. This is always cheaper.
1885 if (Subtarget->useMovt()) {
1886 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001887 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001888 } else {
1889 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1890 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1891 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001892 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001893 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001894 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001895 }
1896}
1897
Dan Gohman475871a2008-07-27 21:46:04 +00001898SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001899 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001900 MachineFunction &MF = DAG.getMachineFunction();
1901 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1902 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001903 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001904 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001905 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001906 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001907 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001908 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001909 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001910 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001911 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001912 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1913 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001914 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001915 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001916 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001917 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001918
Evan Cheng9eda6892009-10-31 03:39:36 +00001919 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001920 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001921 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001922 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001923
1924 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001925 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001926 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001927 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001928
Evan Cheng63476a82009-09-03 07:04:02 +00001929 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001930 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001931 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001932
1933 return Result;
1934}
1935
Dan Gohman475871a2008-07-27 21:46:04 +00001936SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001937 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001938 assert(Subtarget->isTargetELF() &&
1939 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001940 MachineFunction &MF = DAG.getMachineFunction();
1941 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1942 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001943 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001944 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001945 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001946 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1947 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001948 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001949 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001951 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001952 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001953 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001954 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001955 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001956}
1957
Jim Grosbach0e0da732009-05-12 23:59:14 +00001958SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001959ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1960 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001961 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001962 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1963 Op.getOperand(1), Val);
1964}
1965
1966SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001967ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1968 DebugLoc dl = Op.getDebugLoc();
1969 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1970 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1971}
1972
1973SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001974ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001975 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001976 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001977 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001978 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001979 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001980 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001981 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001982 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1983 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001984 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001985 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001986 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1987 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001988 EVT PtrVT = getPointerTy();
1989 DebugLoc dl = Op.getDebugLoc();
1990 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1991 SDValue CPAddr;
1992 unsigned PCAdj = (RelocM != Reloc::PIC_)
1993 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001994 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001995 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1996 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001997 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001998 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001999 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002000 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002001 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002002 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002003
2004 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002005 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002006 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2007 }
2008 return Result;
2009 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002010 }
2011}
2012
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002013static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002014 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002015 DebugLoc dl = Op.getDebugLoc();
2016 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00002017 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Evan Cheng11db0682010-08-11 06:22:01 +00002018 // Some subtargets which have dmb and dsb instructions can handle barriers
2019 // directly. Some ARMv6 cpus can support them with the help of mcr
2020 // instruction. Thumb1 and pre-v6 ARM mode use a libcall instead and should
Jim Grosbachc73993b2010-06-17 01:37:00 +00002021 // never get here.
2022 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
Evan Cheng11db0682010-08-11 06:22:01 +00002023 if (Subtarget->hasDataBarrier())
Jim Grosbachc73993b2010-06-17 01:37:00 +00002024 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
Evan Cheng11db0682010-08-11 06:22:01 +00002025 else {
2026 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
2027 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Jim Grosbachc73993b2010-06-17 01:37:00 +00002028 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
2029 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002030 }
Jim Grosbach3728e962009-12-10 00:11:09 +00002031}
2032
Dan Gohman1e93df62010-04-17 14:41:14 +00002033static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2034 MachineFunction &MF = DAG.getMachineFunction();
2035 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2036
Evan Chenga8e29892007-01-19 07:51:42 +00002037 // vastart just stores the address of the VarArgsFrameIndex slot into the
2038 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002039 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002040 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002041 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002042 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002043 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2044 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002045}
2046
Dan Gohman475871a2008-07-27 21:46:04 +00002047SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002048ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2049 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002050 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002051 MachineFunction &MF = DAG.getMachineFunction();
2052 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2053
2054 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002055 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002056 RC = ARM::tGPRRegisterClass;
2057 else
2058 RC = ARM::GPRRegisterClass;
2059
2060 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002061 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002062 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002063
2064 SDValue ArgValue2;
2065 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002066 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002067 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002068
2069 // Create load node to retrieve arguments from the stack.
2070 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002071 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002072 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002073 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002074 } else {
2075 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002076 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002077 }
2078
Jim Grosbache5165492009-11-09 00:11:35 +00002079 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002080}
2081
2082SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002083ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002084 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002085 const SmallVectorImpl<ISD::InputArg>
2086 &Ins,
2087 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002088 SmallVectorImpl<SDValue> &InVals)
2089 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090
Bob Wilson1f595bb2009-04-17 19:07:39 +00002091 MachineFunction &MF = DAG.getMachineFunction();
2092 MachineFrameInfo *MFI = MF.getFrameInfo();
2093
Bob Wilson1f595bb2009-04-17 19:07:39 +00002094 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2095
2096 // Assign locations to all of the incoming arguments.
2097 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002098 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2099 *DAG.getContext());
2100 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002101 CCAssignFnForNode(CallConv, /* Return*/ false,
2102 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002103
2104 SmallVector<SDValue, 16> ArgValues;
2105
2106 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2107 CCValAssign &VA = ArgLocs[i];
2108
Bob Wilsondee46d72009-04-17 20:35:10 +00002109 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002110 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002111 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002112
Bob Wilson5bafff32009-06-22 23:27:02 +00002113 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002114 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002115 // f64 and vector types are split up into multiple registers or
2116 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002118 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002119 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002120 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002121 SDValue ArgValue2;
2122 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002123 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002124 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2125 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002126 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002127 false, false, 0);
2128 } else {
2129 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2130 Chain, DAG, dl);
2131 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002132 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2133 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002134 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002136 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2137 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002139
Bob Wilson5bafff32009-06-22 23:27:02 +00002140 } else {
2141 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002142
Owen Anderson825b72b2009-08-11 20:47:22 +00002143 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002144 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002145 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002146 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002147 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002148 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002149 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002150 RC = (AFI->isThumb1OnlyFunction() ?
2151 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002152 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002153 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002154
2155 // Transform the arguments in physical registers into virtual ones.
2156 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002157 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002158 }
2159
2160 // If this is an 8 or 16-bit value, it is really passed promoted
2161 // to 32 bits. Insert an assert[sz]ext to capture this, then
2162 // truncate to the right size.
2163 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002164 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002165 case CCValAssign::Full: break;
2166 case CCValAssign::BCvt:
2167 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2168 break;
2169 case CCValAssign::SExt:
2170 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2171 DAG.getValueType(VA.getValVT()));
2172 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2173 break;
2174 case CCValAssign::ZExt:
2175 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2176 DAG.getValueType(VA.getValVT()));
2177 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2178 break;
2179 }
2180
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002182
2183 } else { // VA.isRegLoc()
2184
2185 // sanity check
2186 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002187 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002188
2189 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002190 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002191
Bob Wilsondee46d72009-04-17 20:35:10 +00002192 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002193 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002194 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002195 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002196 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002197 }
2198 }
2199
2200 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002201 if (isVarArg) {
2202 static const unsigned GPRArgRegs[] = {
2203 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2204 };
2205
Bob Wilsondee46d72009-04-17 20:35:10 +00002206 unsigned NumGPRs = CCInfo.getFirstUnallocated
2207 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002208
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002209 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2210 unsigned VARegSize = (4 - NumGPRs) * 4;
2211 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002212 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002213 if (VARegSaveSize) {
2214 // If this function is vararg, store any remaining integer argument regs
2215 // to their spots on the stack so that they may be loaded by deferencing
2216 // the result of va_next.
2217 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002218 AFI->setVarArgsFrameIndex(
2219 MFI->CreateFixedObject(VARegSaveSize,
2220 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002221 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002222 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2223 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002224
Dan Gohman475871a2008-07-27 21:46:04 +00002225 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002226 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002227 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002228 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002229 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002230 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002231 RC = ARM::GPRRegisterClass;
2232
Bob Wilson998e1252009-04-20 18:36:57 +00002233 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002234 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002235 SDValue Store =
2236 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002237 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2238 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002239 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002240 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002241 DAG.getConstant(4, getPointerTy()));
2242 }
2243 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002244 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002245 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002246 } else
2247 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002248 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002249 }
2250
Dan Gohman98ca4f22009-08-05 01:29:28 +00002251 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002252}
2253
2254/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002255static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002256 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002257 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002258 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002259 // Maybe this has already been legalized into the constant pool?
2260 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002261 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002262 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002263 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002264 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002265 }
2266 }
2267 return false;
2268}
2269
Evan Chenga8e29892007-01-19 07:51:42 +00002270/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2271/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002272SDValue
2273ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002274 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002275 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002276 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002277 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002278 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002279 // Constant does not fit, try adjusting it by one?
2280 switch (CC) {
2281 default: break;
2282 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002283 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002284 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002285 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002286 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002287 }
2288 break;
2289 case ISD::SETULT:
2290 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002291 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002292 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002293 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002294 }
2295 break;
2296 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002297 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002298 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002299 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002300 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002301 }
2302 break;
2303 case ISD::SETULE:
2304 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002305 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002306 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002307 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002308 }
2309 break;
2310 }
2311 }
2312 }
2313
2314 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002315 ARMISD::NodeType CompareType;
2316 switch (CondCode) {
2317 default:
2318 CompareType = ARMISD::CMP;
2319 break;
2320 case ARMCC::EQ:
2321 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002322 // Uses only Z Flag
2323 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002324 break;
2325 }
Evan Cheng218977b2010-07-13 19:27:42 +00002326 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002327 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002328}
2329
2330/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002331SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002332ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002333 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002334 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002335 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002336 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002337 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2339 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002340}
2341
Bill Wendlingde2b1512010-08-11 08:43:16 +00002342SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2343 SDValue Cond = Op.getOperand(0);
2344 SDValue SelectTrue = Op.getOperand(1);
2345 SDValue SelectFalse = Op.getOperand(2);
2346 DebugLoc dl = Op.getDebugLoc();
2347
2348 // Convert:
2349 //
2350 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2351 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2352 //
2353 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2354 const ConstantSDNode *CMOVTrue =
2355 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2356 const ConstantSDNode *CMOVFalse =
2357 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2358
2359 if (CMOVTrue && CMOVFalse) {
2360 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2361 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2362
2363 SDValue True;
2364 SDValue False;
2365 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2366 True = SelectTrue;
2367 False = SelectFalse;
2368 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2369 True = SelectFalse;
2370 False = SelectTrue;
2371 }
2372
2373 if (True.getNode() && False.getNode()) {
2374 EVT VT = Cond.getValueType();
2375 SDValue ARMcc = Cond.getOperand(2);
2376 SDValue CCR = Cond.getOperand(3);
2377 SDValue Cmp = Cond.getOperand(4);
2378 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2379 }
2380 }
2381 }
2382
2383 return DAG.getSelectCC(dl, Cond,
2384 DAG.getConstant(0, Cond.getValueType()),
2385 SelectTrue, SelectFalse, ISD::SETNE);
2386}
2387
Dan Gohmand858e902010-04-17 15:26:15 +00002388SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002389 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002390 SDValue LHS = Op.getOperand(0);
2391 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002392 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002393 SDValue TrueVal = Op.getOperand(2);
2394 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002395 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002396
Owen Anderson825b72b2009-08-11 20:47:22 +00002397 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002398 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002399 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002400 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2401 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002402 }
2403
2404 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002405 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002406
Evan Cheng218977b2010-07-13 19:27:42 +00002407 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2408 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002409 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002410 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002411 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002412 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002413 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002414 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002415 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002416 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002417 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002418 }
2419 return Result;
2420}
2421
Evan Cheng218977b2010-07-13 19:27:42 +00002422/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2423/// to morph to an integer compare sequence.
2424static bool canChangeToInt(SDValue Op, bool &SeenZero,
2425 const ARMSubtarget *Subtarget) {
2426 SDNode *N = Op.getNode();
2427 if (!N->hasOneUse())
2428 // Otherwise it requires moving the value from fp to integer registers.
2429 return false;
2430 if (!N->getNumValues())
2431 return false;
2432 EVT VT = Op.getValueType();
2433 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2434 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2435 // vmrs are very slow, e.g. cortex-a8.
2436 return false;
2437
2438 if (isFloatingPointZero(Op)) {
2439 SeenZero = true;
2440 return true;
2441 }
2442 return ISD::isNormalLoad(N);
2443}
2444
2445static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2446 if (isFloatingPointZero(Op))
2447 return DAG.getConstant(0, MVT::i32);
2448
2449 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2450 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002451 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002452 Ld->isVolatile(), Ld->isNonTemporal(),
2453 Ld->getAlignment());
2454
2455 llvm_unreachable("Unknown VFP cmp argument!");
2456}
2457
2458static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2459 SDValue &RetVal1, SDValue &RetVal2) {
2460 if (isFloatingPointZero(Op)) {
2461 RetVal1 = DAG.getConstant(0, MVT::i32);
2462 RetVal2 = DAG.getConstant(0, MVT::i32);
2463 return;
2464 }
2465
2466 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2467 SDValue Ptr = Ld->getBasePtr();
2468 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2469 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002470 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002471 Ld->isVolatile(), Ld->isNonTemporal(),
2472 Ld->getAlignment());
2473
2474 EVT PtrType = Ptr.getValueType();
2475 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2476 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2477 PtrType, Ptr, DAG.getConstant(4, PtrType));
2478 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2479 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002480 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002481 Ld->isVolatile(), Ld->isNonTemporal(),
2482 NewAlign);
2483 return;
2484 }
2485
2486 llvm_unreachable("Unknown VFP cmp argument!");
2487}
2488
2489/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2490/// f32 and even f64 comparisons to integer ones.
2491SDValue
2492ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2493 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002494 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002495 SDValue LHS = Op.getOperand(2);
2496 SDValue RHS = Op.getOperand(3);
2497 SDValue Dest = Op.getOperand(4);
2498 DebugLoc dl = Op.getDebugLoc();
2499
2500 bool SeenZero = false;
2501 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2502 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002503 // If one of the operand is zero, it's safe to ignore the NaN case since
2504 // we only care about equality comparisons.
2505 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002506 // If unsafe fp math optimization is enabled and there are no othter uses of
2507 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2508 // to an integer comparison.
2509 if (CC == ISD::SETOEQ)
2510 CC = ISD::SETEQ;
2511 else if (CC == ISD::SETUNE)
2512 CC = ISD::SETNE;
2513
2514 SDValue ARMcc;
2515 if (LHS.getValueType() == MVT::f32) {
2516 LHS = bitcastf32Toi32(LHS, DAG);
2517 RHS = bitcastf32Toi32(RHS, DAG);
2518 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2519 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2520 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2521 Chain, Dest, ARMcc, CCR, Cmp);
2522 }
2523
2524 SDValue LHS1, LHS2;
2525 SDValue RHS1, RHS2;
2526 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2527 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2528 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2529 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2530 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2531 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2532 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2533 }
2534
2535 return SDValue();
2536}
2537
2538SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2539 SDValue Chain = Op.getOperand(0);
2540 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2541 SDValue LHS = Op.getOperand(2);
2542 SDValue RHS = Op.getOperand(3);
2543 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002544 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002545
Owen Anderson825b72b2009-08-11 20:47:22 +00002546 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002547 SDValue ARMcc;
2548 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002549 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002550 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002551 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002552 }
2553
Owen Anderson825b72b2009-08-11 20:47:22 +00002554 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002555
2556 if (UnsafeFPMath &&
2557 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2558 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2559 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2560 if (Result.getNode())
2561 return Result;
2562 }
2563
Evan Chenga8e29892007-01-19 07:51:42 +00002564 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002565 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002566
Evan Cheng218977b2010-07-13 19:27:42 +00002567 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2568 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002569 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2570 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002571 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002572 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002573 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002574 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2575 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002576 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002577 }
2578 return Res;
2579}
2580
Dan Gohmand858e902010-04-17 15:26:15 +00002581SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002582 SDValue Chain = Op.getOperand(0);
2583 SDValue Table = Op.getOperand(1);
2584 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002585 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002586
Owen Andersone50ed302009-08-10 22:56:29 +00002587 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002588 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2589 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002590 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002591 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002592 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002593 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2594 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002595 if (Subtarget->isThumb2()) {
2596 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2597 // which does another jump to the destination. This also makes it easier
2598 // to translate it to TBB / TBH later.
2599 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002600 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002601 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002602 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002603 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002604 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002605 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002606 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002607 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002608 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002609 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002610 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002611 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002612 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002613 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002614 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002615 }
Evan Chenga8e29892007-01-19 07:51:42 +00002616}
2617
Bob Wilson76a312b2010-03-19 22:51:32 +00002618static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2619 DebugLoc dl = Op.getDebugLoc();
2620 unsigned Opc;
2621
2622 switch (Op.getOpcode()) {
2623 default:
2624 assert(0 && "Invalid opcode!");
2625 case ISD::FP_TO_SINT:
2626 Opc = ARMISD::FTOSI;
2627 break;
2628 case ISD::FP_TO_UINT:
2629 Opc = ARMISD::FTOUI;
2630 break;
2631 }
2632 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2633 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2634}
2635
2636static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2637 EVT VT = Op.getValueType();
2638 DebugLoc dl = Op.getDebugLoc();
2639 unsigned Opc;
2640
2641 switch (Op.getOpcode()) {
2642 default:
2643 assert(0 && "Invalid opcode!");
2644 case ISD::SINT_TO_FP:
2645 Opc = ARMISD::SITOF;
2646 break;
2647 case ISD::UINT_TO_FP:
2648 Opc = ARMISD::UITOF;
2649 break;
2650 }
2651
2652 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2653 return DAG.getNode(Opc, dl, VT, Op);
2654}
2655
Evan Cheng515fe3a2010-07-08 02:08:50 +00002656SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002657 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002658 SDValue Tmp0 = Op.getOperand(0);
2659 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002660 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002661 EVT VT = Op.getValueType();
2662 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002663 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002664 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002665 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002666 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002667 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002668 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002669}
2670
Evan Cheng2457f2c2010-05-22 01:47:14 +00002671SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2672 MachineFunction &MF = DAG.getMachineFunction();
2673 MachineFrameInfo *MFI = MF.getFrameInfo();
2674 MFI->setReturnAddressIsTaken(true);
2675
2676 EVT VT = Op.getValueType();
2677 DebugLoc dl = Op.getDebugLoc();
2678 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2679 if (Depth) {
2680 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2681 SDValue Offset = DAG.getConstant(4, MVT::i32);
2682 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2683 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002684 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002685 }
2686
2687 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002688 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002689 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2690}
2691
Dan Gohmand858e902010-04-17 15:26:15 +00002692SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002693 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2694 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002695
Owen Andersone50ed302009-08-10 22:56:29 +00002696 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002697 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2698 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002699 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002700 ? ARM::R7 : ARM::R11;
2701 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2702 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002703 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2704 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002705 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002706 return FrameAddr;
2707}
2708
Bob Wilson9f3f0612010-04-17 05:30:19 +00002709/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2710/// expand a bit convert where either the source or destination type is i64 to
2711/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2712/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2713/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002714static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002715 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2716 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002717 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002718
Bob Wilson9f3f0612010-04-17 05:30:19 +00002719 // This function is only supposed to be called for i64 types, either as the
2720 // source or destination of the bit convert.
2721 EVT SrcVT = Op.getValueType();
2722 EVT DstVT = N->getValueType(0);
2723 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2724 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002725
Bob Wilson9f3f0612010-04-17 05:30:19 +00002726 // Turn i64->f64 into VMOVDRR.
2727 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002728 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2729 DAG.getConstant(0, MVT::i32));
2730 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2731 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002732 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2733 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002734 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002735
Jim Grosbache5165492009-11-09 00:11:35 +00002736 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002737 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2738 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2739 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2740 // Merge the pieces into a single i64 value.
2741 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2742 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002743
Bob Wilson9f3f0612010-04-17 05:30:19 +00002744 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002745}
2746
Bob Wilson5bafff32009-06-22 23:27:02 +00002747/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002748/// Zero vectors are used to represent vector negation and in those cases
2749/// will be implemented with the NEON VNEG instruction. However, VNEG does
2750/// not support i64 elements, so sometimes the zero vectors will need to be
2751/// explicitly constructed. Regardless, use a canonical VMOV to create the
2752/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002753static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002754 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002755 // The canonical modified immediate encoding of a zero vector is....0!
2756 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2757 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2758 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2759 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002760}
2761
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002762/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2763/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002764SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2765 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002766 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2767 EVT VT = Op.getValueType();
2768 unsigned VTBits = VT.getSizeInBits();
2769 DebugLoc dl = Op.getDebugLoc();
2770 SDValue ShOpLo = Op.getOperand(0);
2771 SDValue ShOpHi = Op.getOperand(1);
2772 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002773 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002774 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002775
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002776 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2777
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002778 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2779 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2780 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2781 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2782 DAG.getConstant(VTBits, MVT::i32));
2783 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2784 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002785 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002786
2787 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2788 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002789 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002790 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002791 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002792 CCR, Cmp);
2793
2794 SDValue Ops[2] = { Lo, Hi };
2795 return DAG.getMergeValues(Ops, 2, dl);
2796}
2797
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002798/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2799/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002800SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2801 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002802 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2803 EVT VT = Op.getValueType();
2804 unsigned VTBits = VT.getSizeInBits();
2805 DebugLoc dl = Op.getDebugLoc();
2806 SDValue ShOpLo = Op.getOperand(0);
2807 SDValue ShOpHi = Op.getOperand(1);
2808 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002809 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002810
2811 assert(Op.getOpcode() == ISD::SHL_PARTS);
2812 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2813 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2814 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2815 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2816 DAG.getConstant(VTBits, MVT::i32));
2817 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2818 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2819
2820 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2821 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2822 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002823 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002824 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002825 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002826 CCR, Cmp);
2827
2828 SDValue Ops[2] = { Lo, Hi };
2829 return DAG.getMergeValues(Ops, 2, dl);
2830}
2831
Jim Grosbach4725ca72010-09-08 03:54:02 +00002832SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002833 SelectionDAG &DAG) const {
2834 // The rounding mode is in bits 23:22 of the FPSCR.
2835 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2836 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2837 // so that the shift + and get folded into a bitfield extract.
2838 DebugLoc dl = Op.getDebugLoc();
2839 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2840 DAG.getConstant(Intrinsic::arm_get_fpscr,
2841 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002842 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002843 DAG.getConstant(1U << 22, MVT::i32));
2844 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2845 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002846 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002847 DAG.getConstant(3, MVT::i32));
2848}
2849
Jim Grosbach3482c802010-01-18 19:58:49 +00002850static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2851 const ARMSubtarget *ST) {
2852 EVT VT = N->getValueType(0);
2853 DebugLoc dl = N->getDebugLoc();
2854
2855 if (!ST->hasV6T2Ops())
2856 return SDValue();
2857
2858 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2859 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2860}
2861
Bob Wilson5bafff32009-06-22 23:27:02 +00002862static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2863 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002864 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002865 DebugLoc dl = N->getDebugLoc();
2866
2867 // Lower vector shifts on NEON to use VSHL.
2868 if (VT.isVector()) {
2869 assert(ST->hasNEON() && "unexpected vector shift");
2870
2871 // Left shifts translate directly to the vshiftu intrinsic.
2872 if (N->getOpcode() == ISD::SHL)
2873 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002874 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002875 N->getOperand(0), N->getOperand(1));
2876
2877 assert((N->getOpcode() == ISD::SRA ||
2878 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2879
2880 // NEON uses the same intrinsics for both left and right shifts. For
2881 // right shifts, the shift amounts are negative, so negate the vector of
2882 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002883 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002884 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2885 getZeroVector(ShiftVT, DAG, dl),
2886 N->getOperand(1));
2887 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2888 Intrinsic::arm_neon_vshifts :
2889 Intrinsic::arm_neon_vshiftu);
2890 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002891 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002892 N->getOperand(0), NegatedCount);
2893 }
2894
Eli Friedmance392eb2009-08-22 03:13:10 +00002895 // We can get here for a node like i32 = ISD::SHL i32, i64
2896 if (VT != MVT::i64)
2897 return SDValue();
2898
2899 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002900 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002901
Chris Lattner27a6c732007-11-24 07:07:01 +00002902 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2903 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002904 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002905 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002906
Chris Lattner27a6c732007-11-24 07:07:01 +00002907 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002908 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002909
Chris Lattner27a6c732007-11-24 07:07:01 +00002910 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002911 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002912 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002913 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002914 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002915
Chris Lattner27a6c732007-11-24 07:07:01 +00002916 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2917 // captures the result into a carry flag.
2918 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002919 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002920
Chris Lattner27a6c732007-11-24 07:07:01 +00002921 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002922 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002923
Chris Lattner27a6c732007-11-24 07:07:01 +00002924 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002925 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002926}
2927
Bob Wilson5bafff32009-06-22 23:27:02 +00002928static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2929 SDValue TmpOp0, TmpOp1;
2930 bool Invert = false;
2931 bool Swap = false;
2932 unsigned Opc = 0;
2933
2934 SDValue Op0 = Op.getOperand(0);
2935 SDValue Op1 = Op.getOperand(1);
2936 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002937 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002938 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2939 DebugLoc dl = Op.getDebugLoc();
2940
2941 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2942 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002943 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002944 case ISD::SETUNE:
2945 case ISD::SETNE: Invert = true; // Fallthrough
2946 case ISD::SETOEQ:
2947 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2948 case ISD::SETOLT:
2949 case ISD::SETLT: Swap = true; // Fallthrough
2950 case ISD::SETOGT:
2951 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2952 case ISD::SETOLE:
2953 case ISD::SETLE: Swap = true; // Fallthrough
2954 case ISD::SETOGE:
2955 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2956 case ISD::SETUGE: Swap = true; // Fallthrough
2957 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2958 case ISD::SETUGT: Swap = true; // Fallthrough
2959 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2960 case ISD::SETUEQ: Invert = true; // Fallthrough
2961 case ISD::SETONE:
2962 // Expand this to (OLT | OGT).
2963 TmpOp0 = Op0;
2964 TmpOp1 = Op1;
2965 Opc = ISD::OR;
2966 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2967 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2968 break;
2969 case ISD::SETUO: Invert = true; // Fallthrough
2970 case ISD::SETO:
2971 // Expand this to (OLT | OGE).
2972 TmpOp0 = Op0;
2973 TmpOp1 = Op1;
2974 Opc = ISD::OR;
2975 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2976 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2977 break;
2978 }
2979 } else {
2980 // Integer comparisons.
2981 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002982 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002983 case ISD::SETNE: Invert = true;
2984 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2985 case ISD::SETLT: Swap = true;
2986 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2987 case ISD::SETLE: Swap = true;
2988 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2989 case ISD::SETULT: Swap = true;
2990 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2991 case ISD::SETULE: Swap = true;
2992 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2993 }
2994
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002995 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002996 if (Opc == ARMISD::VCEQ) {
2997
2998 SDValue AndOp;
2999 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3000 AndOp = Op0;
3001 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3002 AndOp = Op1;
3003
3004 // Ignore bitconvert.
3005 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
3006 AndOp = AndOp.getOperand(0);
3007
3008 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3009 Opc = ARMISD::VTST;
3010 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
3011 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
3012 Invert = !Invert;
3013 }
3014 }
3015 }
3016
3017 if (Swap)
3018 std::swap(Op0, Op1);
3019
3020 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3021
3022 if (Invert)
3023 Result = DAG.getNOT(dl, Result, VT);
3024
3025 return Result;
3026}
3027
Bob Wilsond3c42842010-06-14 22:19:57 +00003028/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3029/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003030/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003031static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3032 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003033 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003034 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003035
Bob Wilson827b2102010-06-15 19:05:35 +00003036 // SplatBitSize is set to the smallest size that splats the vector, so a
3037 // zero vector will always have SplatBitSize == 8. However, NEON modified
3038 // immediate instructions others than VMOV do not support the 8-bit encoding
3039 // of a zero vector, and the default encoding of zero is supposed to be the
3040 // 32-bit version.
3041 if (SplatBits == 0)
3042 SplatBitSize = 32;
3043
Bob Wilson5bafff32009-06-22 23:27:02 +00003044 switch (SplatBitSize) {
3045 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003046 if (!isVMOV)
3047 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003048 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003049 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003050 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003051 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003052 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003053 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003054
3055 case 16:
3056 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003057 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003058 if ((SplatBits & ~0xff) == 0) {
3059 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003060 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003061 Imm = SplatBits;
3062 break;
3063 }
3064 if ((SplatBits & ~0xff00) == 0) {
3065 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003066 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003067 Imm = SplatBits >> 8;
3068 break;
3069 }
3070 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003071
3072 case 32:
3073 // NEON's 32-bit VMOV supports splat values where:
3074 // * only one byte is nonzero, or
3075 // * the least significant byte is 0xff and the second byte is nonzero, or
3076 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003077 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003078 if ((SplatBits & ~0xff) == 0) {
3079 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003080 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003081 Imm = SplatBits;
3082 break;
3083 }
3084 if ((SplatBits & ~0xff00) == 0) {
3085 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003086 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003087 Imm = SplatBits >> 8;
3088 break;
3089 }
3090 if ((SplatBits & ~0xff0000) == 0) {
3091 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003092 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003093 Imm = SplatBits >> 16;
3094 break;
3095 }
3096 if ((SplatBits & ~0xff000000) == 0) {
3097 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003098 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003099 Imm = SplatBits >> 24;
3100 break;
3101 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003102
3103 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003104 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3105 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003106 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003107 Imm = SplatBits >> 8;
3108 SplatBits |= 0xff;
3109 break;
3110 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003111
3112 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003113 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3114 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003115 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003116 Imm = SplatBits >> 16;
3117 SplatBits |= 0xffff;
3118 break;
3119 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003120
3121 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3122 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3123 // VMOV.I32. A (very) minor optimization would be to replicate the value
3124 // and fall through here to test for a valid 64-bit splat. But, then the
3125 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003126 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003127
3128 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003129 if (!isVMOV)
3130 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003131 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003132 uint64_t BitMask = 0xff;
3133 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003134 unsigned ImmMask = 1;
3135 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003136 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003137 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003138 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003139 Imm |= ImmMask;
3140 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003141 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003142 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003143 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003144 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003145 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003146 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003147 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003148 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003149 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003150 break;
3151 }
3152
Bob Wilson1a913ed2010-06-11 21:34:50 +00003153 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003154 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003155 return SDValue();
3156 }
3157
Bob Wilsoncba270d2010-07-13 21:16:48 +00003158 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3159 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003160}
3161
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003162static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3163 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003164 unsigned NumElts = VT.getVectorNumElements();
3165 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003166
3167 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3168 if (M[0] < 0)
3169 return false;
3170
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003171 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003172
3173 // If this is a VEXT shuffle, the immediate value is the index of the first
3174 // element. The other shuffle indices must be the successive elements after
3175 // the first one.
3176 unsigned ExpectedElt = Imm;
3177 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003178 // Increment the expected index. If it wraps around, it may still be
3179 // a VEXT but the source vectors must be swapped.
3180 ExpectedElt += 1;
3181 if (ExpectedElt == NumElts * 2) {
3182 ExpectedElt = 0;
3183 ReverseVEXT = true;
3184 }
3185
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003186 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003187 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003188 return false;
3189 }
3190
3191 // Adjust the index value if the source operands will be swapped.
3192 if (ReverseVEXT)
3193 Imm -= NumElts;
3194
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003195 return true;
3196}
3197
Bob Wilson8bb9e482009-07-26 00:39:34 +00003198/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3199/// instruction with the specified blocksize. (The order of the elements
3200/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003201static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3202 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003203 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3204 "Only possible block sizes for VREV are: 16, 32, 64");
3205
Bob Wilson8bb9e482009-07-26 00:39:34 +00003206 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003207 if (EltSz == 64)
3208 return false;
3209
3210 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003211 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003212 // If the first shuffle index is UNDEF, be optimistic.
3213 if (M[0] < 0)
3214 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003215
3216 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3217 return false;
3218
3219 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003220 if (M[i] < 0) continue; // ignore UNDEF indices
3221 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003222 return false;
3223 }
3224
3225 return true;
3226}
3227
Bob Wilsonc692cb72009-08-21 20:54:19 +00003228static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3229 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003230 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3231 if (EltSz == 64)
3232 return false;
3233
Bob Wilsonc692cb72009-08-21 20:54:19 +00003234 unsigned NumElts = VT.getVectorNumElements();
3235 WhichResult = (M[0] == 0 ? 0 : 1);
3236 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003237 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3238 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003239 return false;
3240 }
3241 return true;
3242}
3243
Bob Wilson324f4f12009-12-03 06:40:55 +00003244/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3245/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3246/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3247static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3248 unsigned &WhichResult) {
3249 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3250 if (EltSz == 64)
3251 return false;
3252
3253 unsigned NumElts = VT.getVectorNumElements();
3254 WhichResult = (M[0] == 0 ? 0 : 1);
3255 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003256 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3257 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003258 return false;
3259 }
3260 return true;
3261}
3262
Bob Wilsonc692cb72009-08-21 20:54:19 +00003263static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3264 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003265 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3266 if (EltSz == 64)
3267 return false;
3268
Bob Wilsonc692cb72009-08-21 20:54:19 +00003269 unsigned NumElts = VT.getVectorNumElements();
3270 WhichResult = (M[0] == 0 ? 0 : 1);
3271 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003272 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003273 if ((unsigned) M[i] != 2 * i + WhichResult)
3274 return false;
3275 }
3276
3277 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003278 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003279 return false;
3280
3281 return true;
3282}
3283
Bob Wilson324f4f12009-12-03 06:40:55 +00003284/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3285/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3286/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3287static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3288 unsigned &WhichResult) {
3289 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3290 if (EltSz == 64)
3291 return false;
3292
3293 unsigned Half = VT.getVectorNumElements() / 2;
3294 WhichResult = (M[0] == 0 ? 0 : 1);
3295 for (unsigned j = 0; j != 2; ++j) {
3296 unsigned Idx = WhichResult;
3297 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003298 int MIdx = M[i + j * Half];
3299 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003300 return false;
3301 Idx += 2;
3302 }
3303 }
3304
3305 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3306 if (VT.is64BitVector() && EltSz == 32)
3307 return false;
3308
3309 return true;
3310}
3311
Bob Wilsonc692cb72009-08-21 20:54:19 +00003312static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3313 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003314 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3315 if (EltSz == 64)
3316 return false;
3317
Bob Wilsonc692cb72009-08-21 20:54:19 +00003318 unsigned NumElts = VT.getVectorNumElements();
3319 WhichResult = (M[0] == 0 ? 0 : 1);
3320 unsigned Idx = WhichResult * NumElts / 2;
3321 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003322 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3323 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003324 return false;
3325 Idx += 1;
3326 }
3327
3328 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003329 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003330 return false;
3331
3332 return true;
3333}
3334
Bob Wilson324f4f12009-12-03 06:40:55 +00003335/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3336/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3337/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3338static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3339 unsigned &WhichResult) {
3340 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3341 if (EltSz == 64)
3342 return false;
3343
3344 unsigned NumElts = VT.getVectorNumElements();
3345 WhichResult = (M[0] == 0 ? 0 : 1);
3346 unsigned Idx = WhichResult * NumElts / 2;
3347 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003348 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3349 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003350 return false;
3351 Idx += 1;
3352 }
3353
3354 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3355 if (VT.is64BitVector() && EltSz == 32)
3356 return false;
3357
3358 return true;
3359}
3360
Dale Johannesenf630c712010-07-29 20:10:08 +00003361// If N is an integer constant that can be moved into a register in one
3362// instruction, return an SDValue of such a constant (will become a MOV
3363// instruction). Otherwise return null.
3364static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3365 const ARMSubtarget *ST, DebugLoc dl) {
3366 uint64_t Val;
3367 if (!isa<ConstantSDNode>(N))
3368 return SDValue();
3369 Val = cast<ConstantSDNode>(N)->getZExtValue();
3370
3371 if (ST->isThumb1Only()) {
3372 if (Val <= 255 || ~Val <= 255)
3373 return DAG.getConstant(Val, MVT::i32);
3374 } else {
3375 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3376 return DAG.getConstant(Val, MVT::i32);
3377 }
3378 return SDValue();
3379}
3380
Bob Wilson5bafff32009-06-22 23:27:02 +00003381// If this is a case we can't handle, return null and let the default
3382// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003383static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003384 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003385 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003386 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003387 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003388
3389 APInt SplatBits, SplatUndef;
3390 unsigned SplatBitSize;
3391 bool HasAnyUndefs;
3392 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003393 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003394 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003395 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003396 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003397 SplatUndef.getZExtValue(), SplatBitSize,
3398 DAG, VmovVT, VT.is128BitVector(), true);
3399 if (Val.getNode()) {
3400 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3401 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3402 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003403
3404 // Try an immediate VMVN.
3405 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3406 ((1LL << SplatBitSize) - 1));
3407 Val = isNEONModifiedImm(NegatedImm,
3408 SplatUndef.getZExtValue(), SplatBitSize,
3409 DAG, VmovVT, VT.is128BitVector(), false);
3410 if (Val.getNode()) {
3411 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3412 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3413 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003414 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003415 }
3416
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003417 // Scan through the operands to see if only one value is used.
3418 unsigned NumElts = VT.getVectorNumElements();
3419 bool isOnlyLowElement = true;
3420 bool usesOnlyOneValue = true;
3421 bool isConstant = true;
3422 SDValue Value;
3423 for (unsigned i = 0; i < NumElts; ++i) {
3424 SDValue V = Op.getOperand(i);
3425 if (V.getOpcode() == ISD::UNDEF)
3426 continue;
3427 if (i > 0)
3428 isOnlyLowElement = false;
3429 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3430 isConstant = false;
3431
3432 if (!Value.getNode())
3433 Value = V;
3434 else if (V != Value)
3435 usesOnlyOneValue = false;
3436 }
3437
3438 if (!Value.getNode())
3439 return DAG.getUNDEF(VT);
3440
3441 if (isOnlyLowElement)
3442 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3443
Dale Johannesenf630c712010-07-29 20:10:08 +00003444 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3445
3446 if (EnableARMVDUPsplat) {
3447 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3448 // i32 and try again.
3449 if (usesOnlyOneValue && EltSize <= 32) {
3450 if (!isConstant)
3451 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3452 if (VT.getVectorElementType().isFloatingPoint()) {
3453 SmallVector<SDValue, 8> Ops;
3454 for (unsigned i = 0; i < NumElts; ++i)
Jim Grosbach4725ca72010-09-08 03:54:02 +00003455 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Dale Johannesenf630c712010-07-29 20:10:08 +00003456 Op.getOperand(i)));
3457 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3458 NumElts);
Jim Grosbach4725ca72010-09-08 03:54:02 +00003459 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenf630c712010-07-29 20:10:08 +00003460 LowerBUILD_VECTOR(Val, DAG, ST));
3461 }
3462 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3463 if (Val.getNode())
3464 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
3465 }
3466 }
3467
3468 // If all elements are constants and the case above didn't get hit, fall back
3469 // to the default expansion, which will generate a load from the constant
3470 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003471 if (isConstant)
3472 return SDValue();
3473
Dale Johannesenf630c712010-07-29 20:10:08 +00003474 if (!EnableARMVDUPsplat) {
3475 // Use VDUP for non-constant splats.
3476 if (usesOnlyOneValue && EltSize <= 32)
3477 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3478 }
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003479
3480 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003481 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3482 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003483 if (EltSize >= 32) {
3484 // Do the expansion with floating-point types, since that is what the VFP
3485 // registers are defined to use, and since i64 is not legal.
3486 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3487 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003488 SmallVector<SDValue, 8> Ops;
3489 for (unsigned i = 0; i < NumElts; ++i)
3490 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3491 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003492 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003493 }
3494
3495 return SDValue();
3496}
3497
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003498/// isShuffleMaskLegal - Targets can use this to indicate that they only
3499/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3500/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3501/// are assumed to be legal.
3502bool
3503ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3504 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003505 if (VT.getVectorNumElements() == 4 &&
3506 (VT.is128BitVector() || VT.is64BitVector())) {
3507 unsigned PFIndexes[4];
3508 for (unsigned i = 0; i != 4; ++i) {
3509 if (M[i] < 0)
3510 PFIndexes[i] = 8;
3511 else
3512 PFIndexes[i] = M[i];
3513 }
3514
3515 // Compute the index in the perfect shuffle table.
3516 unsigned PFTableIndex =
3517 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3518 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3519 unsigned Cost = (PFEntry >> 30);
3520
3521 if (Cost <= 4)
3522 return true;
3523 }
3524
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003525 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003526 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003527
Bob Wilson53dd2452010-06-07 23:53:38 +00003528 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3529 return (EltSize >= 32 ||
3530 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003531 isVREVMask(M, VT, 64) ||
3532 isVREVMask(M, VT, 32) ||
3533 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003534 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3535 isVTRNMask(M, VT, WhichResult) ||
3536 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003537 isVZIPMask(M, VT, WhichResult) ||
3538 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3539 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3540 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003541}
3542
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003543/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3544/// the specified operations to build the shuffle.
3545static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3546 SDValue RHS, SelectionDAG &DAG,
3547 DebugLoc dl) {
3548 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3549 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3550 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3551
3552 enum {
3553 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3554 OP_VREV,
3555 OP_VDUP0,
3556 OP_VDUP1,
3557 OP_VDUP2,
3558 OP_VDUP3,
3559 OP_VEXT1,
3560 OP_VEXT2,
3561 OP_VEXT3,
3562 OP_VUZPL, // VUZP, left result
3563 OP_VUZPR, // VUZP, right result
3564 OP_VZIPL, // VZIP, left result
3565 OP_VZIPR, // VZIP, right result
3566 OP_VTRNL, // VTRN, left result
3567 OP_VTRNR // VTRN, right result
3568 };
3569
3570 if (OpNum == OP_COPY) {
3571 if (LHSID == (1*9+2)*9+3) return LHS;
3572 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3573 return RHS;
3574 }
3575
3576 SDValue OpLHS, OpRHS;
3577 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3578 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3579 EVT VT = OpLHS.getValueType();
3580
3581 switch (OpNum) {
3582 default: llvm_unreachable("Unknown shuffle opcode!");
3583 case OP_VREV:
3584 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3585 case OP_VDUP0:
3586 case OP_VDUP1:
3587 case OP_VDUP2:
3588 case OP_VDUP3:
3589 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003590 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003591 case OP_VEXT1:
3592 case OP_VEXT2:
3593 case OP_VEXT3:
3594 return DAG.getNode(ARMISD::VEXT, dl, VT,
3595 OpLHS, OpRHS,
3596 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3597 case OP_VUZPL:
3598 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003599 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003600 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3601 case OP_VZIPL:
3602 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003603 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003604 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3605 case OP_VTRNL:
3606 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003607 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3608 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003609 }
3610}
3611
Bob Wilson5bafff32009-06-22 23:27:02 +00003612static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003613 SDValue V1 = Op.getOperand(0);
3614 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003615 DebugLoc dl = Op.getDebugLoc();
3616 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003617 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003618 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003619
Bob Wilson28865062009-08-13 02:13:04 +00003620 // Convert shuffles that are directly supported on NEON to target-specific
3621 // DAG nodes, instead of keeping them as shuffles and matching them again
3622 // during code selection. This is more efficient and avoids the possibility
3623 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003624 // FIXME: floating-point vectors should be canonicalized to integer vectors
3625 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003626 SVN->getMask(ShuffleMask);
3627
Bob Wilson53dd2452010-06-07 23:53:38 +00003628 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3629 if (EltSize <= 32) {
3630 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3631 int Lane = SVN->getSplatIndex();
3632 // If this is undef splat, generate it via "just" vdup, if possible.
3633 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003634
Bob Wilson53dd2452010-06-07 23:53:38 +00003635 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3636 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3637 }
3638 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3639 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003640 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003641
3642 bool ReverseVEXT;
3643 unsigned Imm;
3644 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3645 if (ReverseVEXT)
3646 std::swap(V1, V2);
3647 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3648 DAG.getConstant(Imm, MVT::i32));
3649 }
3650
3651 if (isVREVMask(ShuffleMask, VT, 64))
3652 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3653 if (isVREVMask(ShuffleMask, VT, 32))
3654 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3655 if (isVREVMask(ShuffleMask, VT, 16))
3656 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3657
3658 // Check for Neon shuffles that modify both input vectors in place.
3659 // If both results are used, i.e., if there are two shuffles with the same
3660 // source operands and with masks corresponding to both results of one of
3661 // these operations, DAG memoization will ensure that a single node is
3662 // used for both shuffles.
3663 unsigned WhichResult;
3664 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3665 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3666 V1, V2).getValue(WhichResult);
3667 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3668 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3669 V1, V2).getValue(WhichResult);
3670 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3671 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3672 V1, V2).getValue(WhichResult);
3673
3674 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3675 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3676 V1, V1).getValue(WhichResult);
3677 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3678 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3679 V1, V1).getValue(WhichResult);
3680 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3681 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3682 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003683 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003684
Bob Wilsonc692cb72009-08-21 20:54:19 +00003685 // If the shuffle is not directly supported and it has 4 elements, use
3686 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003687 unsigned NumElts = VT.getVectorNumElements();
3688 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003689 unsigned PFIndexes[4];
3690 for (unsigned i = 0; i != 4; ++i) {
3691 if (ShuffleMask[i] < 0)
3692 PFIndexes[i] = 8;
3693 else
3694 PFIndexes[i] = ShuffleMask[i];
3695 }
3696
3697 // Compute the index in the perfect shuffle table.
3698 unsigned PFTableIndex =
3699 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003700 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3701 unsigned Cost = (PFEntry >> 30);
3702
3703 if (Cost <= 4)
3704 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3705 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003706
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003707 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003708 if (EltSize >= 32) {
3709 // Do the expansion with floating-point types, since that is what the VFP
3710 // registers are defined to use, and since i64 is not legal.
3711 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3712 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3713 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3714 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003715 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003716 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003717 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003718 Ops.push_back(DAG.getUNDEF(EltVT));
3719 else
3720 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3721 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3722 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3723 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003724 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003725 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003726 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3727 }
3728
Bob Wilson22cac0d2009-08-14 05:16:33 +00003729 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003730}
3731
Bob Wilson5bafff32009-06-22 23:27:02 +00003732static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003733 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003734 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003735 SDValue Vec = Op.getOperand(0);
3736 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003737 assert(VT == MVT::i32 &&
3738 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3739 "unexpected type for custom-lowering vector extract");
3740 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003741}
3742
Bob Wilsona6d65862009-08-03 20:36:38 +00003743static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3744 // The only time a CONCAT_VECTORS operation can have legal types is when
3745 // two 64-bit vectors are concatenated to a 128-bit vector.
3746 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3747 "unexpected CONCAT_VECTORS");
3748 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003750 SDValue Op0 = Op.getOperand(0);
3751 SDValue Op1 = Op.getOperand(1);
3752 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3754 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003755 DAG.getIntPtrConstant(0));
3756 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003757 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3758 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003759 DAG.getIntPtrConstant(1));
3760 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003761}
3762
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003763/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3764/// an extending load, return the unextended value.
3765static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3766 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3767 return N->getOperand(0);
3768 LoadSDNode *LD = cast<LoadSDNode>(N);
3769 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003770 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003771 LD->isNonTemporal(), LD->getAlignment());
3772}
3773
3774static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3775 // Multiplications are only custom-lowered for 128-bit vectors so that
3776 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3777 EVT VT = Op.getValueType();
3778 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3779 SDNode *N0 = Op.getOperand(0).getNode();
3780 SDNode *N1 = Op.getOperand(1).getNode();
3781 unsigned NewOpc = 0;
3782 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3783 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3784 NewOpc = ARMISD::VMULLs;
3785 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3786 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3787 NewOpc = ARMISD::VMULLu;
3788 } else if (VT.getSimpleVT().SimpleTy == MVT::v2i64) {
3789 // Fall through to expand this. It is not legal.
3790 return SDValue();
3791 } else {
3792 // Other vector multiplications are legal.
3793 return Op;
3794 }
3795
3796 // Legalize to a VMULL instruction.
3797 DebugLoc DL = Op.getDebugLoc();
3798 SDValue Op0 = SkipExtension(N0, DAG);
3799 SDValue Op1 = SkipExtension(N1, DAG);
3800
3801 assert(Op0.getValueType().is64BitVector() &&
3802 Op1.getValueType().is64BitVector() &&
3803 "unexpected types for extended operands to VMULL");
3804 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3805}
3806
Dan Gohmand858e902010-04-17 15:26:15 +00003807SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003808 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003809 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003810 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003811 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003812 case ISD::GlobalAddress:
3813 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3814 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003815 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003816 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003817 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3818 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003819 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003820 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003821 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003822 case ISD::SINT_TO_FP:
3823 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3824 case ISD::FP_TO_SINT:
3825 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003826 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003827 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003828 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003829 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003830 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003831 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003832 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3833 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003834 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003835 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003836 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003837 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003838 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003839 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003840 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003841 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003842 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003843 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003844 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003845 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003846 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003847 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003848 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003849 }
Dan Gohman475871a2008-07-27 21:46:04 +00003850 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003851}
3852
Duncan Sands1607f052008-12-01 11:39:25 +00003853/// ReplaceNodeResults - Replace the results of node with an illegal result
3854/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003855void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3856 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003857 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003858 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003859 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003860 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003861 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003862 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003863 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003864 Res = ExpandBIT_CONVERT(N, DAG);
3865 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003866 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003867 case ISD::SRA:
3868 Res = LowerShift(N, DAG, Subtarget);
3869 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003870 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003871 if (Res.getNode())
3872 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003873}
Chris Lattner27a6c732007-11-24 07:07:01 +00003874
Evan Chenga8e29892007-01-19 07:51:42 +00003875//===----------------------------------------------------------------------===//
3876// ARM Scheduler Hooks
3877//===----------------------------------------------------------------------===//
3878
3879MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003880ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3881 MachineBasicBlock *BB,
3882 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003883 unsigned dest = MI->getOperand(0).getReg();
3884 unsigned ptr = MI->getOperand(1).getReg();
3885 unsigned oldval = MI->getOperand(2).getReg();
3886 unsigned newval = MI->getOperand(3).getReg();
3887 unsigned scratch = BB->getParent()->getRegInfo()
3888 .createVirtualRegister(ARM::GPRRegisterClass);
3889 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3890 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003891 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003892
3893 unsigned ldrOpc, strOpc;
3894 switch (Size) {
3895 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003896 case 1:
3897 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3898 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3899 break;
3900 case 2:
3901 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3902 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3903 break;
3904 case 4:
3905 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3906 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3907 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003908 }
3909
3910 MachineFunction *MF = BB->getParent();
3911 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3912 MachineFunction::iterator It = BB;
3913 ++It; // insert the new blocks after the current block
3914
3915 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3916 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3917 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3918 MF->insert(It, loop1MBB);
3919 MF->insert(It, loop2MBB);
3920 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003921
3922 // Transfer the remainder of BB and its successor edges to exitMBB.
3923 exitMBB->splice(exitMBB->begin(), BB,
3924 llvm::next(MachineBasicBlock::iterator(MI)),
3925 BB->end());
3926 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003927
3928 // thisMBB:
3929 // ...
3930 // fallthrough --> loop1MBB
3931 BB->addSuccessor(loop1MBB);
3932
3933 // loop1MBB:
3934 // ldrex dest, [ptr]
3935 // cmp dest, oldval
3936 // bne exitMBB
3937 BB = loop1MBB;
3938 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003939 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003940 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003941 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3942 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003943 BB->addSuccessor(loop2MBB);
3944 BB->addSuccessor(exitMBB);
3945
3946 // loop2MBB:
3947 // strex scratch, newval, [ptr]
3948 // cmp scratch, #0
3949 // bne loop1MBB
3950 BB = loop2MBB;
3951 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3952 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003953 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003954 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003955 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3956 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003957 BB->addSuccessor(loop1MBB);
3958 BB->addSuccessor(exitMBB);
3959
3960 // exitMBB:
3961 // ...
3962 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003963
Dan Gohman14152b42010-07-06 20:24:04 +00003964 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003965
Jim Grosbach5278eb82009-12-11 01:42:04 +00003966 return BB;
3967}
3968
3969MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003970ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3971 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003972 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3973 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3974
3975 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003976 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003977 MachineFunction::iterator It = BB;
3978 ++It;
3979
3980 unsigned dest = MI->getOperand(0).getReg();
3981 unsigned ptr = MI->getOperand(1).getReg();
3982 unsigned incr = MI->getOperand(2).getReg();
3983 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003984
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003985 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003986 unsigned ldrOpc, strOpc;
3987 switch (Size) {
3988 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003989 case 1:
3990 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003991 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003992 break;
3993 case 2:
3994 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3995 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3996 break;
3997 case 4:
3998 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3999 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4000 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004001 }
4002
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004003 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4004 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4005 MF->insert(It, loopMBB);
4006 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004007
4008 // Transfer the remainder of BB and its successor edges to exitMBB.
4009 exitMBB->splice(exitMBB->begin(), BB,
4010 llvm::next(MachineBasicBlock::iterator(MI)),
4011 BB->end());
4012 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004013
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004014 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004015 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4016 unsigned scratch2 = (!BinOpcode) ? incr :
4017 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4018
4019 // thisMBB:
4020 // ...
4021 // fallthrough --> loopMBB
4022 BB->addSuccessor(loopMBB);
4023
4024 // loopMBB:
4025 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004026 // <binop> scratch2, dest, incr
4027 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004028 // cmp scratch, #0
4029 // bne- loopMBB
4030 // fallthrough --> exitMBB
4031 BB = loopMBB;
4032 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004033 if (BinOpcode) {
4034 // operand order needs to go the other way for NAND
4035 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4036 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4037 addReg(incr).addReg(dest)).addReg(0);
4038 else
4039 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4040 addReg(dest).addReg(incr)).addReg(0);
4041 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004042
4043 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4044 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004045 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004046 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004047 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4048 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004049
4050 BB->addSuccessor(loopMBB);
4051 BB->addSuccessor(exitMBB);
4052
4053 // exitMBB:
4054 // ...
4055 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004056
Dan Gohman14152b42010-07-06 20:24:04 +00004057 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004058
Jim Grosbachc3c23542009-12-14 04:22:04 +00004059 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004060}
4061
Evan Cheng218977b2010-07-13 19:27:42 +00004062static
4063MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4064 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4065 E = MBB->succ_end(); I != E; ++I)
4066 if (*I != Succ)
4067 return *I;
4068 llvm_unreachable("Expecting a BB with two successors!");
4069}
4070
Jim Grosbache801dc42009-12-12 01:40:06 +00004071MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004072ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004073 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004074 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004075 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004076 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004077 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004078 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004079 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004080 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004081
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004082 case ARM::ATOMIC_LOAD_ADD_I8:
4083 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4084 case ARM::ATOMIC_LOAD_ADD_I16:
4085 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4086 case ARM::ATOMIC_LOAD_ADD_I32:
4087 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004088
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004089 case ARM::ATOMIC_LOAD_AND_I8:
4090 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4091 case ARM::ATOMIC_LOAD_AND_I16:
4092 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4093 case ARM::ATOMIC_LOAD_AND_I32:
4094 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004095
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004096 case ARM::ATOMIC_LOAD_OR_I8:
4097 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4098 case ARM::ATOMIC_LOAD_OR_I16:
4099 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4100 case ARM::ATOMIC_LOAD_OR_I32:
4101 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004102
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004103 case ARM::ATOMIC_LOAD_XOR_I8:
4104 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4105 case ARM::ATOMIC_LOAD_XOR_I16:
4106 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4107 case ARM::ATOMIC_LOAD_XOR_I32:
4108 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004109
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004110 case ARM::ATOMIC_LOAD_NAND_I8:
4111 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4112 case ARM::ATOMIC_LOAD_NAND_I16:
4113 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4114 case ARM::ATOMIC_LOAD_NAND_I32:
4115 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004116
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004117 case ARM::ATOMIC_LOAD_SUB_I8:
4118 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4119 case ARM::ATOMIC_LOAD_SUB_I16:
4120 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4121 case ARM::ATOMIC_LOAD_SUB_I32:
4122 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004123
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004124 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4125 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4126 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004127
4128 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4129 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4130 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004131
Evan Cheng007ea272009-08-12 05:17:19 +00004132 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004133 // To "insert" a SELECT_CC instruction, we actually have to insert the
4134 // diamond control-flow pattern. The incoming instruction knows the
4135 // destination vreg to set, the condition code register to branch on, the
4136 // true/false values to select between, and a branch opcode to use.
4137 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004138 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004139 ++It;
4140
4141 // thisMBB:
4142 // ...
4143 // TrueVal = ...
4144 // cmpTY ccX, r1, r2
4145 // bCC copy1MBB
4146 // fallthrough --> copy0MBB
4147 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004148 MachineFunction *F = BB->getParent();
4149 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4150 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004151 F->insert(It, copy0MBB);
4152 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004153
4154 // Transfer the remainder of BB and its successor edges to sinkMBB.
4155 sinkMBB->splice(sinkMBB->begin(), BB,
4156 llvm::next(MachineBasicBlock::iterator(MI)),
4157 BB->end());
4158 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4159
Dan Gohman258c58c2010-07-06 15:49:48 +00004160 BB->addSuccessor(copy0MBB);
4161 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004162
Dan Gohman14152b42010-07-06 20:24:04 +00004163 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4164 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4165
Evan Chenga8e29892007-01-19 07:51:42 +00004166 // copy0MBB:
4167 // %FalseValue = ...
4168 // # fallthrough to sinkMBB
4169 BB = copy0MBB;
4170
4171 // Update machine-CFG edges
4172 BB->addSuccessor(sinkMBB);
4173
4174 // sinkMBB:
4175 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4176 // ...
4177 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004178 BuildMI(*BB, BB->begin(), dl,
4179 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004180 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4181 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4182
Dan Gohman14152b42010-07-06 20:24:04 +00004183 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004184 return BB;
4185 }
Evan Cheng86198642009-08-07 00:34:42 +00004186
Evan Cheng218977b2010-07-13 19:27:42 +00004187 case ARM::BCCi64:
4188 case ARM::BCCZi64: {
4189 // Compare both parts that make up the double comparison separately for
4190 // equality.
4191 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4192
4193 unsigned LHS1 = MI->getOperand(1).getReg();
4194 unsigned LHS2 = MI->getOperand(2).getReg();
4195 if (RHSisZero) {
4196 AddDefaultPred(BuildMI(BB, dl,
4197 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4198 .addReg(LHS1).addImm(0));
4199 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4200 .addReg(LHS2).addImm(0)
4201 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4202 } else {
4203 unsigned RHS1 = MI->getOperand(3).getReg();
4204 unsigned RHS2 = MI->getOperand(4).getReg();
4205 AddDefaultPred(BuildMI(BB, dl,
4206 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4207 .addReg(LHS1).addReg(RHS1));
4208 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4209 .addReg(LHS2).addReg(RHS2)
4210 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4211 }
4212
4213 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4214 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4215 if (MI->getOperand(0).getImm() == ARMCC::NE)
4216 std::swap(destMBB, exitMBB);
4217
4218 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4219 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4220 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4221 .addMBB(exitMBB);
4222
4223 MI->eraseFromParent(); // The pseudo instruction is gone now.
4224 return BB;
4225 }
Evan Chenga8e29892007-01-19 07:51:42 +00004226 }
4227}
4228
4229//===----------------------------------------------------------------------===//
4230// ARM Optimization Hooks
4231//===----------------------------------------------------------------------===//
4232
Chris Lattnerd1980a52009-03-12 06:52:53 +00004233static
4234SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4235 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004236 SelectionDAG &DAG = DCI.DAG;
4237 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004238 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004239 unsigned Opc = N->getOpcode();
4240 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4241 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4242 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4243 ISD::CondCode CC = ISD::SETCC_INVALID;
4244
4245 if (isSlctCC) {
4246 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4247 } else {
4248 SDValue CCOp = Slct.getOperand(0);
4249 if (CCOp.getOpcode() == ISD::SETCC)
4250 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4251 }
4252
4253 bool DoXform = false;
4254 bool InvCC = false;
4255 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4256 "Bad input!");
4257
4258 if (LHS.getOpcode() == ISD::Constant &&
4259 cast<ConstantSDNode>(LHS)->isNullValue()) {
4260 DoXform = true;
4261 } else if (CC != ISD::SETCC_INVALID &&
4262 RHS.getOpcode() == ISD::Constant &&
4263 cast<ConstantSDNode>(RHS)->isNullValue()) {
4264 std::swap(LHS, RHS);
4265 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004266 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004267 Op0.getOperand(0).getValueType();
4268 bool isInt = OpVT.isInteger();
4269 CC = ISD::getSetCCInverse(CC, isInt);
4270
4271 if (!TLI.isCondCodeLegal(CC, OpVT))
4272 return SDValue(); // Inverse operator isn't legal.
4273
4274 DoXform = true;
4275 InvCC = true;
4276 }
4277
4278 if (DoXform) {
4279 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4280 if (isSlctCC)
4281 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4282 Slct.getOperand(0), Slct.getOperand(1), CC);
4283 SDValue CCOp = Slct.getOperand(0);
4284 if (InvCC)
4285 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4286 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4287 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4288 CCOp, OtherOp, Result);
4289 }
4290 return SDValue();
4291}
4292
Bob Wilson3d5792a2010-07-29 20:34:14 +00004293/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4294/// operands N0 and N1. This is a helper for PerformADDCombine that is
4295/// called with the default operands, and if that fails, with commuted
4296/// operands.
4297static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4298 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004299 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4300 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4301 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4302 if (Result.getNode()) return Result;
4303 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004304 return SDValue();
4305}
4306
Bob Wilson3d5792a2010-07-29 20:34:14 +00004307/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4308///
4309static SDValue PerformADDCombine(SDNode *N,
4310 TargetLowering::DAGCombinerInfo &DCI) {
4311 SDValue N0 = N->getOperand(0);
4312 SDValue N1 = N->getOperand(1);
4313
4314 // First try with the default operand order.
4315 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4316 if (Result.getNode())
4317 return Result;
4318
4319 // If that didn't work, try again with the operands commuted.
4320 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4321}
4322
Chris Lattnerd1980a52009-03-12 06:52:53 +00004323/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004324///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004325static SDValue PerformSUBCombine(SDNode *N,
4326 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004327 SDValue N0 = N->getOperand(0);
4328 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004329
Chris Lattnerd1980a52009-03-12 06:52:53 +00004330 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4331 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4332 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4333 if (Result.getNode()) return Result;
4334 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004335
Chris Lattnerd1980a52009-03-12 06:52:53 +00004336 return SDValue();
4337}
4338
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004339static SDValue PerformMULCombine(SDNode *N,
4340 TargetLowering::DAGCombinerInfo &DCI,
4341 const ARMSubtarget *Subtarget) {
4342 SelectionDAG &DAG = DCI.DAG;
4343
4344 if (Subtarget->isThumb1Only())
4345 return SDValue();
4346
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004347 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4348 return SDValue();
4349
4350 EVT VT = N->getValueType(0);
4351 if (VT != MVT::i32)
4352 return SDValue();
4353
4354 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4355 if (!C)
4356 return SDValue();
4357
4358 uint64_t MulAmt = C->getZExtValue();
4359 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4360 ShiftAmt = ShiftAmt & (32 - 1);
4361 SDValue V = N->getOperand(0);
4362 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004363
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004364 SDValue Res;
4365 MulAmt >>= ShiftAmt;
4366 if (isPowerOf2_32(MulAmt - 1)) {
4367 // (mul x, 2^N + 1) => (add (shl x, N), x)
4368 Res = DAG.getNode(ISD::ADD, DL, VT,
4369 V, DAG.getNode(ISD::SHL, DL, VT,
4370 V, DAG.getConstant(Log2_32(MulAmt-1),
4371 MVT::i32)));
4372 } else if (isPowerOf2_32(MulAmt + 1)) {
4373 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4374 Res = DAG.getNode(ISD::SUB, DL, VT,
4375 DAG.getNode(ISD::SHL, DL, VT,
4376 V, DAG.getConstant(Log2_32(MulAmt+1),
4377 MVT::i32)),
4378 V);
4379 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004380 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004381
4382 if (ShiftAmt != 0)
4383 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4384 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004385
4386 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004387 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004388 return SDValue();
4389}
4390
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004391/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4392static SDValue PerformORCombine(SDNode *N,
4393 TargetLowering::DAGCombinerInfo &DCI,
4394 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004395 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4396 // reasonable.
4397
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004398 // BFI is only available on V6T2+
4399 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4400 return SDValue();
4401
4402 SelectionDAG &DAG = DCI.DAG;
4403 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004404 DebugLoc DL = N->getDebugLoc();
4405 // 1) or (and A, mask), val => ARMbfi A, val, mask
4406 // iff (val & mask) == val
4407 //
4408 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4409 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4410 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4411 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4412 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4413 // (i.e., copy a bitfield value into another bitfield of the same width)
4414 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004415 return SDValue();
4416
4417 EVT VT = N->getValueType(0);
4418 if (VT != MVT::i32)
4419 return SDValue();
4420
Jim Grosbach54238562010-07-17 03:30:54 +00004421
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004422 // The value and the mask need to be constants so we can verify this is
4423 // actually a bitfield set. If the mask is 0xffff, we can do better
4424 // via a movt instruction, so don't use BFI in that case.
4425 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4426 if (!C)
4427 return SDValue();
4428 unsigned Mask = C->getZExtValue();
4429 if (Mask == 0xffff)
4430 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004431 SDValue Res;
4432 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4433 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4434 unsigned Val = C->getZExtValue();
4435 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4436 return SDValue();
4437 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004438
Jim Grosbach54238562010-07-17 03:30:54 +00004439 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4440 DAG.getConstant(Val, MVT::i32),
4441 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004442
Jim Grosbach54238562010-07-17 03:30:54 +00004443 // Do not add new nodes to DAG combiner worklist.
4444 DCI.CombineTo(N, Res, false);
4445 } else if (N1.getOpcode() == ISD::AND) {
4446 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4447 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4448 if (!C)
4449 return SDValue();
4450 unsigned Mask2 = C->getZExtValue();
4451
4452 if (ARM::isBitFieldInvertedMask(Mask) &&
4453 ARM::isBitFieldInvertedMask(~Mask2) &&
4454 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4455 // The pack halfword instruction works better for masks that fit it,
4456 // so use that when it's available.
4457 if (Subtarget->hasT2ExtractPack() &&
4458 (Mask == 0xffff || Mask == 0xffff0000))
4459 return SDValue();
4460 // 2a
4461 unsigned lsb = CountTrailingZeros_32(Mask2);
4462 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4463 DAG.getConstant(lsb, MVT::i32));
4464 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4465 DAG.getConstant(Mask, MVT::i32));
4466 // Do not add new nodes to DAG combiner worklist.
4467 DCI.CombineTo(N, Res, false);
4468 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4469 ARM::isBitFieldInvertedMask(Mask2) &&
4470 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4471 // The pack halfword instruction works better for masks that fit it,
4472 // so use that when it's available.
4473 if (Subtarget->hasT2ExtractPack() &&
4474 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4475 return SDValue();
4476 // 2b
4477 unsigned lsb = CountTrailingZeros_32(Mask);
4478 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4479 DAG.getConstant(lsb, MVT::i32));
4480 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4481 DAG.getConstant(Mask2, MVT::i32));
4482 // Do not add new nodes to DAG combiner worklist.
4483 DCI.CombineTo(N, Res, false);
4484 }
4485 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004486
4487 return SDValue();
4488}
4489
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004490/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4491/// ARMISD::VMOVRRD.
4492static SDValue PerformVMOVRRDCombine(SDNode *N,
4493 TargetLowering::DAGCombinerInfo &DCI) {
4494 // vmovrrd(vmovdrr x, y) -> x,y
4495 SDValue InDouble = N->getOperand(0);
4496 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4497 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4498 return SDValue();
4499}
4500
4501/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4502/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4503static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4504 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4505 SDValue Op0 = N->getOperand(0);
4506 SDValue Op1 = N->getOperand(1);
4507 if (Op0.getOpcode() == ISD::BIT_CONVERT)
4508 Op0 = Op0.getOperand(0);
4509 if (Op1.getOpcode() == ISD::BIT_CONVERT)
4510 Op1 = Op1.getOperand(0);
4511 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4512 Op0.getNode() == Op1.getNode() &&
4513 Op0.getResNo() == 0 && Op1.getResNo() == 1)
4514 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4515 N->getValueType(0), Op0.getOperand(0));
4516 return SDValue();
4517}
4518
Bob Wilson75f02882010-09-17 22:59:05 +00004519/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4520/// ISD::BUILD_VECTOR.
4521static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4522 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4523 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4524 // into a pair of GPRs, which is fine when the value is used as a scalar,
4525 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004526 if (N->getNumOperands() == 2)
4527 return PerformVMOVDRRCombine(N, DAG);
Bob Wilson75f02882010-09-17 22:59:05 +00004528
4529 return SDValue();
4530}
4531
Bob Wilson9e82bf12010-07-14 01:22:12 +00004532/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4533/// ARMISD::VDUPLANE.
Bob Wilsonb68987e2010-09-22 22:27:30 +00004534static SDValue PerformVDUPLANECombine(SDNode *N, SelectionDAG &DAG) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004535 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4536 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004537 SDValue Op = N->getOperand(0);
4538 EVT VT = N->getValueType(0);
4539
4540 // Ignore bit_converts.
4541 while (Op.getOpcode() == ISD::BIT_CONVERT)
4542 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004543 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004544 return SDValue();
4545
4546 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4547 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4548 // The canonical VMOV for a zero vector uses a 32-bit element size.
4549 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4550 unsigned EltBits;
4551 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4552 EltSize = 8;
4553 if (EltSize > VT.getVectorElementType().getSizeInBits())
4554 return SDValue();
4555
Bob Wilsonb68987e2010-09-22 22:27:30 +00004556 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004557}
4558
Bob Wilson5bafff32009-06-22 23:27:02 +00004559/// getVShiftImm - Check if this is a valid build_vector for the immediate
4560/// operand of a vector shift operation, where all the elements of the
4561/// build_vector must have the same constant integer value.
4562static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4563 // Ignore bit_converts.
4564 while (Op.getOpcode() == ISD::BIT_CONVERT)
4565 Op = Op.getOperand(0);
4566 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4567 APInt SplatBits, SplatUndef;
4568 unsigned SplatBitSize;
4569 bool HasAnyUndefs;
4570 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4571 HasAnyUndefs, ElementBits) ||
4572 SplatBitSize > ElementBits)
4573 return false;
4574 Cnt = SplatBits.getSExtValue();
4575 return true;
4576}
4577
4578/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4579/// operand of a vector shift left operation. That value must be in the range:
4580/// 0 <= Value < ElementBits for a left shift; or
4581/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004582static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004583 assert(VT.isVector() && "vector shift count is not a vector type");
4584 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4585 if (! getVShiftImm(Op, ElementBits, Cnt))
4586 return false;
4587 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4588}
4589
4590/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4591/// operand of a vector shift right operation. For a shift opcode, the value
4592/// is positive, but for an intrinsic the value count must be negative. The
4593/// absolute value must be in the range:
4594/// 1 <= |Value| <= ElementBits for a right shift; or
4595/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004596static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004597 int64_t &Cnt) {
4598 assert(VT.isVector() && "vector shift count is not a vector type");
4599 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4600 if (! getVShiftImm(Op, ElementBits, Cnt))
4601 return false;
4602 if (isIntrinsic)
4603 Cnt = -Cnt;
4604 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4605}
4606
4607/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4608static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4609 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4610 switch (IntNo) {
4611 default:
4612 // Don't do anything for most intrinsics.
4613 break;
4614
4615 // Vector shifts: check for immediate versions and lower them.
4616 // Note: This is done during DAG combining instead of DAG legalizing because
4617 // the build_vectors for 64-bit vector element shift counts are generally
4618 // not legal, and it is hard to see their values after they get legalized to
4619 // loads from a constant pool.
4620 case Intrinsic::arm_neon_vshifts:
4621 case Intrinsic::arm_neon_vshiftu:
4622 case Intrinsic::arm_neon_vshiftls:
4623 case Intrinsic::arm_neon_vshiftlu:
4624 case Intrinsic::arm_neon_vshiftn:
4625 case Intrinsic::arm_neon_vrshifts:
4626 case Intrinsic::arm_neon_vrshiftu:
4627 case Intrinsic::arm_neon_vrshiftn:
4628 case Intrinsic::arm_neon_vqshifts:
4629 case Intrinsic::arm_neon_vqshiftu:
4630 case Intrinsic::arm_neon_vqshiftsu:
4631 case Intrinsic::arm_neon_vqshiftns:
4632 case Intrinsic::arm_neon_vqshiftnu:
4633 case Intrinsic::arm_neon_vqshiftnsu:
4634 case Intrinsic::arm_neon_vqrshiftns:
4635 case Intrinsic::arm_neon_vqrshiftnu:
4636 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004637 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004638 int64_t Cnt;
4639 unsigned VShiftOpc = 0;
4640
4641 switch (IntNo) {
4642 case Intrinsic::arm_neon_vshifts:
4643 case Intrinsic::arm_neon_vshiftu:
4644 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4645 VShiftOpc = ARMISD::VSHL;
4646 break;
4647 }
4648 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4649 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4650 ARMISD::VSHRs : ARMISD::VSHRu);
4651 break;
4652 }
4653 return SDValue();
4654
4655 case Intrinsic::arm_neon_vshiftls:
4656 case Intrinsic::arm_neon_vshiftlu:
4657 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4658 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004659 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004660
4661 case Intrinsic::arm_neon_vrshifts:
4662 case Intrinsic::arm_neon_vrshiftu:
4663 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4664 break;
4665 return SDValue();
4666
4667 case Intrinsic::arm_neon_vqshifts:
4668 case Intrinsic::arm_neon_vqshiftu:
4669 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4670 break;
4671 return SDValue();
4672
4673 case Intrinsic::arm_neon_vqshiftsu:
4674 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4675 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004676 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004677
4678 case Intrinsic::arm_neon_vshiftn:
4679 case Intrinsic::arm_neon_vrshiftn:
4680 case Intrinsic::arm_neon_vqshiftns:
4681 case Intrinsic::arm_neon_vqshiftnu:
4682 case Intrinsic::arm_neon_vqshiftnsu:
4683 case Intrinsic::arm_neon_vqrshiftns:
4684 case Intrinsic::arm_neon_vqrshiftnu:
4685 case Intrinsic::arm_neon_vqrshiftnsu:
4686 // Narrowing shifts require an immediate right shift.
4687 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4688 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004689 llvm_unreachable("invalid shift count for narrowing vector shift "
4690 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004691
4692 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004693 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004694 }
4695
4696 switch (IntNo) {
4697 case Intrinsic::arm_neon_vshifts:
4698 case Intrinsic::arm_neon_vshiftu:
4699 // Opcode already set above.
4700 break;
4701 case Intrinsic::arm_neon_vshiftls:
4702 case Intrinsic::arm_neon_vshiftlu:
4703 if (Cnt == VT.getVectorElementType().getSizeInBits())
4704 VShiftOpc = ARMISD::VSHLLi;
4705 else
4706 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4707 ARMISD::VSHLLs : ARMISD::VSHLLu);
4708 break;
4709 case Intrinsic::arm_neon_vshiftn:
4710 VShiftOpc = ARMISD::VSHRN; break;
4711 case Intrinsic::arm_neon_vrshifts:
4712 VShiftOpc = ARMISD::VRSHRs; break;
4713 case Intrinsic::arm_neon_vrshiftu:
4714 VShiftOpc = ARMISD::VRSHRu; break;
4715 case Intrinsic::arm_neon_vrshiftn:
4716 VShiftOpc = ARMISD::VRSHRN; break;
4717 case Intrinsic::arm_neon_vqshifts:
4718 VShiftOpc = ARMISD::VQSHLs; break;
4719 case Intrinsic::arm_neon_vqshiftu:
4720 VShiftOpc = ARMISD::VQSHLu; break;
4721 case Intrinsic::arm_neon_vqshiftsu:
4722 VShiftOpc = ARMISD::VQSHLsu; break;
4723 case Intrinsic::arm_neon_vqshiftns:
4724 VShiftOpc = ARMISD::VQSHRNs; break;
4725 case Intrinsic::arm_neon_vqshiftnu:
4726 VShiftOpc = ARMISD::VQSHRNu; break;
4727 case Intrinsic::arm_neon_vqshiftnsu:
4728 VShiftOpc = ARMISD::VQSHRNsu; break;
4729 case Intrinsic::arm_neon_vqrshiftns:
4730 VShiftOpc = ARMISD::VQRSHRNs; break;
4731 case Intrinsic::arm_neon_vqrshiftnu:
4732 VShiftOpc = ARMISD::VQRSHRNu; break;
4733 case Intrinsic::arm_neon_vqrshiftnsu:
4734 VShiftOpc = ARMISD::VQRSHRNsu; break;
4735 }
4736
4737 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004738 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004739 }
4740
4741 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004742 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004743 int64_t Cnt;
4744 unsigned VShiftOpc = 0;
4745
4746 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4747 VShiftOpc = ARMISD::VSLI;
4748 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4749 VShiftOpc = ARMISD::VSRI;
4750 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004751 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004752 }
4753
4754 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4755 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004756 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004757 }
4758
4759 case Intrinsic::arm_neon_vqrshifts:
4760 case Intrinsic::arm_neon_vqrshiftu:
4761 // No immediate versions of these to check for.
4762 break;
4763 }
4764
4765 return SDValue();
4766}
4767
4768/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4769/// lowers them. As with the vector shift intrinsics, this is done during DAG
4770/// combining instead of DAG legalizing because the build_vectors for 64-bit
4771/// vector element shift counts are generally not legal, and it is hard to see
4772/// their values after they get legalized to loads from a constant pool.
4773static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4774 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004775 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004776
4777 // Nothing to be done for scalar shifts.
4778 if (! VT.isVector())
4779 return SDValue();
4780
4781 assert(ST->hasNEON() && "unexpected vector shift");
4782 int64_t Cnt;
4783
4784 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004785 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004786
4787 case ISD::SHL:
4788 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4789 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004790 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004791 break;
4792
4793 case ISD::SRA:
4794 case ISD::SRL:
4795 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4796 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4797 ARMISD::VSHRs : ARMISD::VSHRu);
4798 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004799 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004800 }
4801 }
4802 return SDValue();
4803}
4804
4805/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4806/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4807static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4808 const ARMSubtarget *ST) {
4809 SDValue N0 = N->getOperand(0);
4810
4811 // Check for sign- and zero-extensions of vector extract operations of 8-
4812 // and 16-bit vector elements. NEON supports these directly. They are
4813 // handled during DAG combining because type legalization will promote them
4814 // to 32-bit types and it is messy to recognize the operations after that.
4815 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4816 SDValue Vec = N0.getOperand(0);
4817 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004818 EVT VT = N->getValueType(0);
4819 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004820 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4821
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 if (VT == MVT::i32 &&
4823 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004824 TLI.isTypeLegal(Vec.getValueType())) {
4825
4826 unsigned Opc = 0;
4827 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004828 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004829 case ISD::SIGN_EXTEND:
4830 Opc = ARMISD::VGETLANEs;
4831 break;
4832 case ISD::ZERO_EXTEND:
4833 case ISD::ANY_EXTEND:
4834 Opc = ARMISD::VGETLANEu;
4835 break;
4836 }
4837 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4838 }
4839 }
4840
4841 return SDValue();
4842}
4843
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004844/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4845/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4846static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4847 const ARMSubtarget *ST) {
4848 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004849 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004850 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4851 // a NaN; only do the transformation when it matches that behavior.
4852
4853 // For now only do this when using NEON for FP operations; if using VFP, it
4854 // is not obvious that the benefit outweighs the cost of switching to the
4855 // NEON pipeline.
4856 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4857 N->getValueType(0) != MVT::f32)
4858 return SDValue();
4859
4860 SDValue CondLHS = N->getOperand(0);
4861 SDValue CondRHS = N->getOperand(1);
4862 SDValue LHS = N->getOperand(2);
4863 SDValue RHS = N->getOperand(3);
4864 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4865
4866 unsigned Opcode = 0;
4867 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004868 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004869 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004870 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004871 IsReversed = true ; // x CC y ? y : x
4872 } else {
4873 return SDValue();
4874 }
4875
Bob Wilsone742bb52010-02-24 22:15:53 +00004876 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004877 switch (CC) {
4878 default: break;
4879 case ISD::SETOLT:
4880 case ISD::SETOLE:
4881 case ISD::SETLT:
4882 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004883 case ISD::SETULT:
4884 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004885 // If LHS is NaN, an ordered comparison will be false and the result will
4886 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4887 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4888 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4889 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4890 break;
4891 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4892 // will return -0, so vmin can only be used for unsafe math or if one of
4893 // the operands is known to be nonzero.
4894 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4895 !UnsafeFPMath &&
4896 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4897 break;
4898 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004899 break;
4900
4901 case ISD::SETOGT:
4902 case ISD::SETOGE:
4903 case ISD::SETGT:
4904 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004905 case ISD::SETUGT:
4906 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004907 // If LHS is NaN, an ordered comparison will be false and the result will
4908 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4909 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4910 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4911 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4912 break;
4913 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4914 // will return +0, so vmax can only be used for unsafe math or if one of
4915 // the operands is known to be nonzero.
4916 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4917 !UnsafeFPMath &&
4918 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4919 break;
4920 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004921 break;
4922 }
4923
4924 if (!Opcode)
4925 return SDValue();
4926 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4927}
4928
Dan Gohman475871a2008-07-27 21:46:04 +00004929SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004930 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004931 switch (N->getOpcode()) {
4932 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004933 case ISD::ADD: return PerformADDCombine(N, DCI);
4934 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004935 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004936 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004937 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004938 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
4939 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Bob Wilsonb68987e2010-09-22 22:27:30 +00004940 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI.DAG);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004941 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004942 case ISD::SHL:
4943 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004944 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004945 case ISD::SIGN_EXTEND:
4946 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004947 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4948 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004949 }
Dan Gohman475871a2008-07-27 21:46:04 +00004950 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004951}
4952
Bill Wendlingaf566342009-08-15 21:21:19 +00004953bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00004954 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00004955 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004956
4957 switch (VT.getSimpleVT().SimpleTy) {
4958 default:
4959 return false;
4960 case MVT::i8:
4961 case MVT::i16:
4962 case MVT::i32:
4963 return true;
4964 // FIXME: VLD1 etc with standard alignment is legal.
4965 }
4966}
4967
Evan Chenge6c835f2009-08-14 20:09:37 +00004968static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4969 if (V < 0)
4970 return false;
4971
4972 unsigned Scale = 1;
4973 switch (VT.getSimpleVT().SimpleTy) {
4974 default: return false;
4975 case MVT::i1:
4976 case MVT::i8:
4977 // Scale == 1;
4978 break;
4979 case MVT::i16:
4980 // Scale == 2;
4981 Scale = 2;
4982 break;
4983 case MVT::i32:
4984 // Scale == 4;
4985 Scale = 4;
4986 break;
4987 }
4988
4989 if ((V & (Scale - 1)) != 0)
4990 return false;
4991 V /= Scale;
4992 return V == (V & ((1LL << 5) - 1));
4993}
4994
4995static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4996 const ARMSubtarget *Subtarget) {
4997 bool isNeg = false;
4998 if (V < 0) {
4999 isNeg = true;
5000 V = - V;
5001 }
5002
5003 switch (VT.getSimpleVT().SimpleTy) {
5004 default: return false;
5005 case MVT::i1:
5006 case MVT::i8:
5007 case MVT::i16:
5008 case MVT::i32:
5009 // + imm12 or - imm8
5010 if (isNeg)
5011 return V == (V & ((1LL << 8) - 1));
5012 return V == (V & ((1LL << 12) - 1));
5013 case MVT::f32:
5014 case MVT::f64:
5015 // Same as ARM mode. FIXME: NEON?
5016 if (!Subtarget->hasVFP2())
5017 return false;
5018 if ((V & 3) != 0)
5019 return false;
5020 V >>= 2;
5021 return V == (V & ((1LL << 8) - 1));
5022 }
5023}
5024
Evan Chengb01fad62007-03-12 23:30:29 +00005025/// isLegalAddressImmediate - Return true if the integer value can be used
5026/// as the offset of the target addressing mode for load / store of the
5027/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005028static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005029 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005030 if (V == 0)
5031 return true;
5032
Evan Cheng65011532009-03-09 19:15:00 +00005033 if (!VT.isSimple())
5034 return false;
5035
Evan Chenge6c835f2009-08-14 20:09:37 +00005036 if (Subtarget->isThumb1Only())
5037 return isLegalT1AddressImmediate(V, VT);
5038 else if (Subtarget->isThumb2())
5039 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005040
Evan Chenge6c835f2009-08-14 20:09:37 +00005041 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005042 if (V < 0)
5043 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005044 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005045 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005046 case MVT::i1:
5047 case MVT::i8:
5048 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005049 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005050 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005051 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005052 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005053 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005054 case MVT::f32:
5055 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005056 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005057 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005058 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005059 return false;
5060 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005061 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005062 }
Evan Chenga8e29892007-01-19 07:51:42 +00005063}
5064
Evan Chenge6c835f2009-08-14 20:09:37 +00005065bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5066 EVT VT) const {
5067 int Scale = AM.Scale;
5068 if (Scale < 0)
5069 return false;
5070
5071 switch (VT.getSimpleVT().SimpleTy) {
5072 default: return false;
5073 case MVT::i1:
5074 case MVT::i8:
5075 case MVT::i16:
5076 case MVT::i32:
5077 if (Scale == 1)
5078 return true;
5079 // r + r << imm
5080 Scale = Scale & ~1;
5081 return Scale == 2 || Scale == 4 || Scale == 8;
5082 case MVT::i64:
5083 // r + r
5084 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5085 return true;
5086 return false;
5087 case MVT::isVoid:
5088 // Note, we allow "void" uses (basically, uses that aren't loads or
5089 // stores), because arm allows folding a scale into many arithmetic
5090 // operations. This should be made more precise and revisited later.
5091
5092 // Allow r << imm, but the imm has to be a multiple of two.
5093 if (Scale & 1) return false;
5094 return isPowerOf2_32(Scale);
5095 }
5096}
5097
Chris Lattner37caf8c2007-04-09 23:33:39 +00005098/// isLegalAddressingMode - Return true if the addressing mode represented
5099/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005100bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005101 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005102 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005103 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005104 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005105
Chris Lattner37caf8c2007-04-09 23:33:39 +00005106 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005107 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005108 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005109
Chris Lattner37caf8c2007-04-09 23:33:39 +00005110 switch (AM.Scale) {
5111 case 0: // no scale reg, must be "r+i" or "r", or "i".
5112 break;
5113 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005114 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005115 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005116 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005117 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005118 // ARM doesn't support any R+R*scale+imm addr modes.
5119 if (AM.BaseOffs)
5120 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005121
Bob Wilson2c7dab12009-04-08 17:55:28 +00005122 if (!VT.isSimple())
5123 return false;
5124
Evan Chenge6c835f2009-08-14 20:09:37 +00005125 if (Subtarget->isThumb2())
5126 return isLegalT2ScaledAddressingMode(AM, VT);
5127
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005128 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005129 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005130 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005131 case MVT::i1:
5132 case MVT::i8:
5133 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005134 if (Scale < 0) Scale = -Scale;
5135 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005136 return true;
5137 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005138 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005140 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005141 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005142 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005143 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005144 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005145
Owen Anderson825b72b2009-08-11 20:47:22 +00005146 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005147 // Note, we allow "void" uses (basically, uses that aren't loads or
5148 // stores), because arm allows folding a scale into many arithmetic
5149 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005150
Chris Lattner37caf8c2007-04-09 23:33:39 +00005151 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005152 if (Scale & 1) return false;
5153 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005154 }
5155 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005156 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005157 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005158}
5159
Evan Cheng77e47512009-11-11 19:05:52 +00005160/// isLegalICmpImmediate - Return true if the specified immediate is legal
5161/// icmp immediate, that is the target has icmp instructions which can compare
5162/// a register against the immediate without having to materialize the
5163/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005164bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005165 if (!Subtarget->isThumb())
5166 return ARM_AM::getSOImmVal(Imm) != -1;
5167 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005168 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005169 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005170}
5171
Owen Andersone50ed302009-08-10 22:56:29 +00005172static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005173 bool isSEXTLoad, SDValue &Base,
5174 SDValue &Offset, bool &isInc,
5175 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005176 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5177 return false;
5178
Owen Anderson825b72b2009-08-11 20:47:22 +00005179 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005180 // AddressingMode 3
5181 Base = Ptr->getOperand(0);
5182 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005183 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005184 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005185 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005186 isInc = false;
5187 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5188 return true;
5189 }
5190 }
5191 isInc = (Ptr->getOpcode() == ISD::ADD);
5192 Offset = Ptr->getOperand(1);
5193 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005194 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005195 // AddressingMode 2
5196 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005197 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005198 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005199 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005200 isInc = false;
5201 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5202 Base = Ptr->getOperand(0);
5203 return true;
5204 }
5205 }
5206
5207 if (Ptr->getOpcode() == ISD::ADD) {
5208 isInc = true;
5209 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5210 if (ShOpcVal != ARM_AM::no_shift) {
5211 Base = Ptr->getOperand(1);
5212 Offset = Ptr->getOperand(0);
5213 } else {
5214 Base = Ptr->getOperand(0);
5215 Offset = Ptr->getOperand(1);
5216 }
5217 return true;
5218 }
5219
5220 isInc = (Ptr->getOpcode() == ISD::ADD);
5221 Base = Ptr->getOperand(0);
5222 Offset = Ptr->getOperand(1);
5223 return true;
5224 }
5225
Jim Grosbache5165492009-11-09 00:11:35 +00005226 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005227 return false;
5228}
5229
Owen Andersone50ed302009-08-10 22:56:29 +00005230static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005231 bool isSEXTLoad, SDValue &Base,
5232 SDValue &Offset, bool &isInc,
5233 SelectionDAG &DAG) {
5234 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5235 return false;
5236
5237 Base = Ptr->getOperand(0);
5238 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5239 int RHSC = (int)RHS->getZExtValue();
5240 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5241 assert(Ptr->getOpcode() == ISD::ADD);
5242 isInc = false;
5243 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5244 return true;
5245 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5246 isInc = Ptr->getOpcode() == ISD::ADD;
5247 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5248 return true;
5249 }
5250 }
5251
5252 return false;
5253}
5254
Evan Chenga8e29892007-01-19 07:51:42 +00005255/// getPreIndexedAddressParts - returns true by value, base pointer and
5256/// offset pointer and addressing mode by reference if the node's address
5257/// can be legally represented as pre-indexed load / store address.
5258bool
Dan Gohman475871a2008-07-27 21:46:04 +00005259ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5260 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005261 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005262 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005263 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005264 return false;
5265
Owen Andersone50ed302009-08-10 22:56:29 +00005266 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005267 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005268 bool isSEXTLoad = false;
5269 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5270 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005271 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005272 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5273 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5274 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005275 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005276 } else
5277 return false;
5278
5279 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005280 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005281 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005282 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5283 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005284 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005285 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005286 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005287 if (!isLegal)
5288 return false;
5289
5290 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5291 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005292}
5293
5294/// getPostIndexedAddressParts - returns true by value, base pointer and
5295/// offset pointer and addressing mode by reference if this node can be
5296/// combined with a load / store to form a post-indexed load / store.
5297bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005298 SDValue &Base,
5299 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005300 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005301 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005302 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005303 return false;
5304
Owen Andersone50ed302009-08-10 22:56:29 +00005305 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005306 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005307 bool isSEXTLoad = false;
5308 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005309 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005310 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005311 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5312 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005313 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005314 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005315 } else
5316 return false;
5317
5318 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005319 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005320 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005321 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005322 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005323 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005324 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5325 isInc, DAG);
5326 if (!isLegal)
5327 return false;
5328
Evan Cheng28dad2a2010-05-18 21:31:17 +00005329 if (Ptr != Base) {
5330 // Swap base ptr and offset to catch more post-index load / store when
5331 // it's legal. In Thumb2 mode, offset must be an immediate.
5332 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5333 !Subtarget->isThumb2())
5334 std::swap(Base, Offset);
5335
5336 // Post-indexed load / store update the base pointer.
5337 if (Ptr != Base)
5338 return false;
5339 }
5340
Evan Chenge88d5ce2009-07-02 07:28:31 +00005341 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5342 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005343}
5344
Dan Gohman475871a2008-07-27 21:46:04 +00005345void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005346 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005347 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005348 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005349 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005350 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005351 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005352 switch (Op.getOpcode()) {
5353 default: break;
5354 case ARMISD::CMOV: {
5355 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005356 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005357 if (KnownZero == 0 && KnownOne == 0) return;
5358
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005359 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005360 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5361 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005362 KnownZero &= KnownZeroRHS;
5363 KnownOne &= KnownOneRHS;
5364 return;
5365 }
5366 }
5367}
5368
5369//===----------------------------------------------------------------------===//
5370// ARM Inline Assembly Support
5371//===----------------------------------------------------------------------===//
5372
5373/// getConstraintType - Given a constraint letter, return the type of
5374/// constraint it is for this target.
5375ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005376ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5377 if (Constraint.size() == 1) {
5378 switch (Constraint[0]) {
5379 default: break;
5380 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005381 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005382 }
Evan Chenga8e29892007-01-19 07:51:42 +00005383 }
Chris Lattner4234f572007-03-25 02:14:49 +00005384 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005385}
5386
Bob Wilson2dc4f542009-03-20 22:42:55 +00005387std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005388ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005389 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005390 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005391 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005392 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005393 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005394 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005395 return std::make_pair(0U, ARM::tGPRRegisterClass);
5396 else
5397 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005398 case 'r':
5399 return std::make_pair(0U, ARM::GPRRegisterClass);
5400 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005401 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005402 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005403 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005404 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005405 if (VT.getSizeInBits() == 128)
5406 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005407 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005408 }
5409 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005410 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005411 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005412
Evan Chenga8e29892007-01-19 07:51:42 +00005413 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5414}
5415
5416std::vector<unsigned> ARMTargetLowering::
5417getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005418 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005419 if (Constraint.size() != 1)
5420 return std::vector<unsigned>();
5421
5422 switch (Constraint[0]) { // GCC ARM Constraint Letters
5423 default: break;
5424 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005425 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5426 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5427 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005428 case 'r':
5429 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5430 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5431 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5432 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005433 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005435 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5436 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5437 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5438 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5439 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5440 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5441 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5442 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005443 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005444 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5445 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5446 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5447 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005448 if (VT.getSizeInBits() == 128)
5449 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5450 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005451 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005452 }
5453
5454 return std::vector<unsigned>();
5455}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005456
5457/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5458/// vector. If it is invalid, don't add anything to Ops.
5459void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5460 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005461 std::vector<SDValue>&Ops,
5462 SelectionDAG &DAG) const {
5463 SDValue Result(0, 0);
5464
5465 switch (Constraint) {
5466 default: break;
5467 case 'I': case 'J': case 'K': case 'L':
5468 case 'M': case 'N': case 'O':
5469 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5470 if (!C)
5471 return;
5472
5473 int64_t CVal64 = C->getSExtValue();
5474 int CVal = (int) CVal64;
5475 // None of these constraints allow values larger than 32 bits. Check
5476 // that the value fits in an int.
5477 if (CVal != CVal64)
5478 return;
5479
5480 switch (Constraint) {
5481 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005482 if (Subtarget->isThumb1Only()) {
5483 // This must be a constant between 0 and 255, for ADD
5484 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005485 if (CVal >= 0 && CVal <= 255)
5486 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005487 } else if (Subtarget->isThumb2()) {
5488 // A constant that can be used as an immediate value in a
5489 // data-processing instruction.
5490 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5491 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005492 } else {
5493 // A constant that can be used as an immediate value in a
5494 // data-processing instruction.
5495 if (ARM_AM::getSOImmVal(CVal) != -1)
5496 break;
5497 }
5498 return;
5499
5500 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005501 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005502 // This must be a constant between -255 and -1, for negated ADD
5503 // immediates. This can be used in GCC with an "n" modifier that
5504 // prints the negated value, for use with SUB instructions. It is
5505 // not useful otherwise but is implemented for compatibility.
5506 if (CVal >= -255 && CVal <= -1)
5507 break;
5508 } else {
5509 // This must be a constant between -4095 and 4095. It is not clear
5510 // what this constraint is intended for. Implemented for
5511 // compatibility with GCC.
5512 if (CVal >= -4095 && CVal <= 4095)
5513 break;
5514 }
5515 return;
5516
5517 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005518 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005519 // A 32-bit value where only one byte has a nonzero value. Exclude
5520 // zero to match GCC. This constraint is used by GCC internally for
5521 // constants that can be loaded with a move/shift combination.
5522 // It is not useful otherwise but is implemented for compatibility.
5523 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5524 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005525 } else if (Subtarget->isThumb2()) {
5526 // A constant whose bitwise inverse can be used as an immediate
5527 // value in a data-processing instruction. This can be used in GCC
5528 // with a "B" modifier that prints the inverted value, for use with
5529 // BIC and MVN instructions. It is not useful otherwise but is
5530 // implemented for compatibility.
5531 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5532 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005533 } else {
5534 // A constant whose bitwise inverse can be used as an immediate
5535 // value in a data-processing instruction. This can be used in GCC
5536 // with a "B" modifier that prints the inverted value, for use with
5537 // BIC and MVN instructions. It is not useful otherwise but is
5538 // implemented for compatibility.
5539 if (ARM_AM::getSOImmVal(~CVal) != -1)
5540 break;
5541 }
5542 return;
5543
5544 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005545 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005546 // This must be a constant between -7 and 7,
5547 // for 3-operand ADD/SUB immediate instructions.
5548 if (CVal >= -7 && CVal < 7)
5549 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005550 } else if (Subtarget->isThumb2()) {
5551 // A constant whose negation can be used as an immediate value in a
5552 // data-processing instruction. This can be used in GCC with an "n"
5553 // modifier that prints the negated value, for use with SUB
5554 // instructions. It is not useful otherwise but is implemented for
5555 // compatibility.
5556 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5557 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005558 } else {
5559 // A constant whose negation can be used as an immediate value in a
5560 // data-processing instruction. This can be used in GCC with an "n"
5561 // modifier that prints the negated value, for use with SUB
5562 // instructions. It is not useful otherwise but is implemented for
5563 // compatibility.
5564 if (ARM_AM::getSOImmVal(-CVal) != -1)
5565 break;
5566 }
5567 return;
5568
5569 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005570 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005571 // This must be a multiple of 4 between 0 and 1020, for
5572 // ADD sp + immediate.
5573 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5574 break;
5575 } else {
5576 // A power of two or a constant between 0 and 32. This is used in
5577 // GCC for the shift amount on shifted register operands, but it is
5578 // useful in general for any shift amounts.
5579 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5580 break;
5581 }
5582 return;
5583
5584 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005585 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005586 // This must be a constant between 0 and 31, for shift amounts.
5587 if (CVal >= 0 && CVal <= 31)
5588 break;
5589 }
5590 return;
5591
5592 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005593 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005594 // This must be a multiple of 4 between -508 and 508, for
5595 // ADD/SUB sp = sp + immediate.
5596 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5597 break;
5598 }
5599 return;
5600 }
5601 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5602 break;
5603 }
5604
5605 if (Result.getNode()) {
5606 Ops.push_back(Result);
5607 return;
5608 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005609 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005610}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005611
5612bool
5613ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5614 // The ARM target isn't yet aware of offsets.
5615 return false;
5616}
Evan Cheng39382422009-10-28 01:44:26 +00005617
5618int ARM::getVFPf32Imm(const APFloat &FPImm) {
5619 APInt Imm = FPImm.bitcastToAPInt();
5620 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5621 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5622 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5623
5624 // We can handle 4 bits of mantissa.
5625 // mantissa = (16+UInt(e:f:g:h))/16.
5626 if (Mantissa & 0x7ffff)
5627 return -1;
5628 Mantissa >>= 19;
5629 if ((Mantissa & 0xf) != Mantissa)
5630 return -1;
5631
5632 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5633 if (Exp < -3 || Exp > 4)
5634 return -1;
5635 Exp = ((Exp+3) & 0x7) ^ 4;
5636
5637 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5638}
5639
5640int ARM::getVFPf64Imm(const APFloat &FPImm) {
5641 APInt Imm = FPImm.bitcastToAPInt();
5642 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5643 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5644 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5645
5646 // We can handle 4 bits of mantissa.
5647 // mantissa = (16+UInt(e:f:g:h))/16.
5648 if (Mantissa & 0xffffffffffffLL)
5649 return -1;
5650 Mantissa >>= 48;
5651 if ((Mantissa & 0xf) != Mantissa)
5652 return -1;
5653
5654 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5655 if (Exp < -3 || Exp > 4)
5656 return -1;
5657 Exp = ((Exp+3) & 0x7) ^ 4;
5658
5659 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5660}
5661
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005662bool ARM::isBitFieldInvertedMask(unsigned v) {
5663 if (v == 0xffffffff)
5664 return 0;
5665 // there can be 1's on either or both "outsides", all the "inside"
5666 // bits must be 0's
5667 unsigned int lsb = 0, msb = 31;
5668 while (v & (1 << msb)) --msb;
5669 while (v & (1 << lsb)) ++lsb;
5670 for (unsigned int i = lsb; i <= msb; ++i) {
5671 if (v & (1 << i))
5672 return 0;
5673 }
5674 return 1;
5675}
5676
Evan Cheng39382422009-10-28 01:44:26 +00005677/// isFPImmLegal - Returns true if the target can instruction select the
5678/// specified FP immediate natively. If false, the legalizer will
5679/// materialize the FP immediate as a load from a constant pool.
5680bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5681 if (!Subtarget->hasVFP3())
5682 return false;
5683 if (VT == MVT::f32)
5684 return ARM::getVFPf32Imm(Imm) != -1;
5685 if (VT == MVT::f64)
5686 return ARM::getVFPf64Imm(Imm) != -1;
5687 return false;
5688}
Bob Wilson65ffec42010-09-21 17:56:22 +00005689
5690/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
5691/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
5692/// specified in the intrinsic calls.
5693bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
5694 const CallInst &I,
5695 unsigned Intrinsic) const {
5696 switch (Intrinsic) {
5697 case Intrinsic::arm_neon_vld1:
5698 case Intrinsic::arm_neon_vld2:
5699 case Intrinsic::arm_neon_vld3:
5700 case Intrinsic::arm_neon_vld4:
5701 case Intrinsic::arm_neon_vld2lane:
5702 case Intrinsic::arm_neon_vld3lane:
5703 case Intrinsic::arm_neon_vld4lane: {
5704 Info.opc = ISD::INTRINSIC_W_CHAIN;
5705 // Conservatively set memVT to the entire set of vectors loaded.
5706 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
5707 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5708 Info.ptrVal = I.getArgOperand(0);
5709 Info.offset = 0;
5710 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5711 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5712 Info.vol = false; // volatile loads with NEON intrinsics not supported
5713 Info.readMem = true;
5714 Info.writeMem = false;
5715 return true;
5716 }
5717 case Intrinsic::arm_neon_vst1:
5718 case Intrinsic::arm_neon_vst2:
5719 case Intrinsic::arm_neon_vst3:
5720 case Intrinsic::arm_neon_vst4:
5721 case Intrinsic::arm_neon_vst2lane:
5722 case Intrinsic::arm_neon_vst3lane:
5723 case Intrinsic::arm_neon_vst4lane: {
5724 Info.opc = ISD::INTRINSIC_VOID;
5725 // Conservatively set memVT to the entire set of vectors stored.
5726 unsigned NumElts = 0;
5727 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
5728 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
5729 if (!ArgTy->isVectorTy())
5730 break;
5731 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
5732 }
5733 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5734 Info.ptrVal = I.getArgOperand(0);
5735 Info.offset = 0;
5736 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5737 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5738 Info.vol = false; // volatile stores with NEON intrinsics not supported
5739 Info.readMem = false;
5740 Info.writeMem = true;
5741 return true;
5742 }
5743 default:
5744 break;
5745 }
5746
5747 return false;
5748}