blob: 7b8557dcd0ed24fac3dda20153991afc99d5cd84 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Reed Kotler8453b3f2013-01-24 04:24:02 +000015#include <set>
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000017#include "InstPrinter/MipsInstPrinter.h"
18#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000019#include "MipsMachineFunction.h"
20#include "MipsSubtarget.h"
21#include "MipsTargetMachine.h"
22#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000023#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000030#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000031#include "llvm/IR/CallingConv.h"
32#include "llvm/IR/DerivedTypes.h"
33#include "llvm/IR/Function.h"
34#include "llvm/IR/GlobalVariable.h"
35#include "llvm/IR/Intrinsics.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000036#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000039#include "llvm/Support/raw_ostream.h"
40
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041using namespace llvm;
42
Akira Hatanaka2b861be2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
46EnableMipsTailCalls("enable-mips-tail-calls", cl::Hidden,
47 cl::desc("MIPS: Enable tail calls."), cl::init(false));
48
Akira Hatanaka81784cb2012-11-21 20:21:11 +000049static cl::opt<bool>
50LargeGOT("mxgot", cl::Hidden,
51 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
52
Reed Kotlered23fa82012-12-15 00:20:05 +000053static cl::opt<bool>
54Mips16HardFloat("mips16-hard-float", cl::NotHidden,
55 cl::desc("MIPS: mips16 hard float enable."),
56 cl::init(false));
57
58
59
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000060static const uint16_t O32IntRegs[4] = {
61 Mips::A0, Mips::A1, Mips::A2, Mips::A3
62};
63
64static const uint16_t Mips64IntRegs[8] = {
65 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
66 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
67};
68
69static const uint16_t Mips64DPRegs[8] = {
70 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
71 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
72};
73
Jia Liubb481f82012-02-28 07:46:26 +000074// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000075// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000076// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000077static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000078 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000079 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000080
Akira Hatanakad6bc5232011-12-05 21:26:34 +000081 Size = CountPopulation_64(I);
82 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000083 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000084}
85
Akira Hatanaka648f00c2012-02-24 22:34:47 +000086static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
87 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
88 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
89}
90
Akira Hatanaka6b28b802012-11-21 20:26:38 +000091static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
92 EVT Ty = Op.getValueType();
93
94 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
95 return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0,
96 Flag);
97 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
98 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
99 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
100 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
101 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
102 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
103 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
104 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
105 N->getOffset(), Flag);
106
107 llvm_unreachable("Unexpected node type.");
108 return SDValue();
109}
110
111static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
112 DebugLoc DL = Op.getDebugLoc();
113 EVT Ty = Op.getValueType();
114 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
115 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
116 return DAG.getNode(ISD::ADD, DL, Ty,
117 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
118 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
119}
120
121static SDValue getAddrLocal(SDValue Op, SelectionDAG &DAG, bool HasMips64) {
122 DebugLoc DL = Op.getDebugLoc();
123 EVT Ty = Op.getValueType();
124 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
125 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, GetGlobalReg(DAG, Ty),
126 getTargetNode(Op, DAG, GOTFlag));
127 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
128 MachinePointerInfo::getGOT(), false, false, false,
129 0);
130 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
131 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
132 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
133}
134
135static SDValue getAddrGlobal(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
136 DebugLoc DL = Op.getDebugLoc();
137 EVT Ty = Op.getValueType();
138 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, GetGlobalReg(DAG, Ty),
139 getTargetNode(Op, DAG, Flag));
140 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
141 MachinePointerInfo::getGOT(), false, false, false, 0);
142}
143
144static SDValue getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
145 unsigned HiFlag, unsigned LoFlag) {
146 DebugLoc DL = Op.getDebugLoc();
147 EVT Ty = Op.getValueType();
148 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
149 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, GetGlobalReg(DAG, Ty));
150 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
151 getTargetNode(Op, DAG, LoFlag));
152 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
153 MachinePointerInfo::getGOT(), false, false, false, 0);
154}
155
Chris Lattnerf0144122009-07-28 03:13:23 +0000156const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
157 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000158 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000159 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000160 case MipsISD::Hi: return "MipsISD::Hi";
161 case MipsISD::Lo: return "MipsISD::Lo";
162 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000163 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000164 case MipsISD::Ret: return "MipsISD::Ret";
165 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
166 case MipsISD::FPCmp: return "MipsISD::FPCmp";
167 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
168 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
169 case MipsISD::FPRound: return "MipsISD::FPRound";
170 case MipsISD::MAdd: return "MipsISD::MAdd";
171 case MipsISD::MAddu: return "MipsISD::MAddu";
172 case MipsISD::MSub: return "MipsISD::MSub";
173 case MipsISD::MSubu: return "MipsISD::MSubu";
174 case MipsISD::DivRem: return "MipsISD::DivRem";
175 case MipsISD::DivRemU: return "MipsISD::DivRemU";
176 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
177 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000178 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000179 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000180 case MipsISD::Ext: return "MipsISD::Ext";
181 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000182 case MipsISD::LWL: return "MipsISD::LWL";
183 case MipsISD::LWR: return "MipsISD::LWR";
184 case MipsISD::SWL: return "MipsISD::SWL";
185 case MipsISD::SWR: return "MipsISD::SWR";
186 case MipsISD::LDL: return "MipsISD::LDL";
187 case MipsISD::LDR: return "MipsISD::LDR";
188 case MipsISD::SDL: return "MipsISD::SDL";
189 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000190 case MipsISD::EXTP: return "MipsISD::EXTP";
191 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
192 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
193 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
194 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
195 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
196 case MipsISD::SHILO: return "MipsISD::SHILO";
197 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
198 case MipsISD::MULT: return "MipsISD::MULT";
199 case MipsISD::MULTU: return "MipsISD::MULTU";
200 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSPDSP";
201 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
202 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
203 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000204 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000205 }
206}
207
Reed Kotler8453b3f2013-01-24 04:24:02 +0000208namespace {
Reed Kotlerd07c64d2013-01-26 06:58:35 +0000209 struct ltstr {
Reed Kotler8453b3f2013-01-24 04:24:02 +0000210 bool operator()(const char *s1, const char *s2) const
211 {
Reed Kotlerd07c64d2013-01-26 06:58:35 +0000212 return strcmp(s1, s2) < 0;
Reed Kotler8453b3f2013-01-24 04:24:02 +0000213 }
214 };
215
Reed Kotlerd07c64d2013-01-26 06:58:35 +0000216 std::set<const char*, ltstr> noHelperNeeded;
Reed Kotler8453b3f2013-01-24 04:24:02 +0000217}
218
Reed Kotlerbc49cf72013-01-28 02:46:49 +0000219void MipsTargetLowering::SetMips16LibcallName
220 (RTLIB::Libcall l, const char *Name) {
221 setLibcallName(l, Name);
222 noHelperNeeded.insert(Name);
223}
224
Reed Kotlered23fa82012-12-15 00:20:05 +0000225void MipsTargetLowering::setMips16HardFloatLibCalls() {
Reed Kotlerbc49cf72013-01-28 02:46:49 +0000226 SetMips16LibcallName(RTLIB::ADD_F32, "__mips16_addsf3");
227 SetMips16LibcallName(RTLIB::ADD_F64, "__mips16_adddf3");
228 SetMips16LibcallName(RTLIB::SUB_F32, "__mips16_subsf3");
229 SetMips16LibcallName(RTLIB::SUB_F64, "__mips16_subdf3");
230 SetMips16LibcallName(RTLIB::MUL_F32, "__mips16_mulsf3");
231 SetMips16LibcallName(RTLIB::MUL_F64, "__mips16_muldf3");
232 SetMips16LibcallName(RTLIB::DIV_F32, "__mips16_divsf3");
233 SetMips16LibcallName(RTLIB::DIV_F64, "__mips16_divdf3");
234 SetMips16LibcallName(RTLIB::FPEXT_F32_F64, "__mips16_extendsfdf2");
235 SetMips16LibcallName(RTLIB::FPROUND_F64_F32, "__mips16_truncdfsf2");
236 SetMips16LibcallName(RTLIB::FPTOSINT_F32_I32, "__mips16_fix_truncsfsi");
237 SetMips16LibcallName(RTLIB::FPTOSINT_F64_I32, "__mips16_fix_truncdfsi");
238 SetMips16LibcallName(RTLIB::SINTTOFP_I32_F32, "__mips16_floatsisf");
239 SetMips16LibcallName(RTLIB::SINTTOFP_I32_F64, "__mips16_floatsidf");
240 SetMips16LibcallName(RTLIB::UINTTOFP_I32_F32, "__mips16_floatunsisf");
241 SetMips16LibcallName(RTLIB::UINTTOFP_I32_F64, "__mips16_floatunsidf");
242 SetMips16LibcallName(RTLIB::OEQ_F32, "__mips16_eqsf2");
243 SetMips16LibcallName(RTLIB::OEQ_F64, "__mips16_eqdf2");
244 SetMips16LibcallName(RTLIB::UNE_F32, "__mips16_nesf2");
245 SetMips16LibcallName(RTLIB::UNE_F64, "__mips16_nedf2");
246 SetMips16LibcallName(RTLIB::OGE_F32, "__mips16_gesf2");
247 SetMips16LibcallName(RTLIB::OGE_F64, "__mips16_gedf2");
248 SetMips16LibcallName(RTLIB::OLT_F32, "__mips16_ltsf2");
249 SetMips16LibcallName(RTLIB::OLT_F64, "__mips16_ltdf2");
250 SetMips16LibcallName(RTLIB::OLE_F32, "__mips16_lesf2");
251 SetMips16LibcallName(RTLIB::OLE_F64, "__mips16_ledf2");
252 SetMips16LibcallName(RTLIB::OGT_F32, "__mips16_gtsf2");
253 SetMips16LibcallName(RTLIB::OGT_F64, "__mips16_gtdf2");
254 SetMips16LibcallName(RTLIB::UO_F32, "__mips16_unordsf2");
255 SetMips16LibcallName(RTLIB::UO_F64, "__mips16_unorddf2");
256 SetMips16LibcallName(RTLIB::O_F32, "__mips16_unordsf2");
257 SetMips16LibcallName(RTLIB::O_F64, "__mips16_unorddf2");
Reed Kotlered23fa82012-12-15 00:20:05 +0000258}
259
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000260MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000261MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000262 : TargetLowering(TM, new MipsTargetObjectFile()),
263 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000264 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
265 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000266
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000267 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000268 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000269 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000270 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000271
272 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000273 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000274
Akira Hatanaka95934842011-09-24 01:34:44 +0000275 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000276 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000277
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000278 if (Subtarget->inMips16Mode()) {
279 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
Reed Kotlered23fa82012-12-15 00:20:05 +0000280 if (Mips16HardFloat)
281 setMips16HardFloatLibCalls();
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000282 }
283
Akira Hatanakab430cec2012-09-21 23:58:31 +0000284 if (Subtarget->hasDSP()) {
285 MVT::SimpleValueType VecTys[2] = {MVT::v2i16, MVT::v4i8};
286
287 for (unsigned i = 0; i < array_lengthof(VecTys); ++i) {
288 addRegisterClass(VecTys[i], &Mips::DSPRegsRegClass);
289
290 // Expand all builtin opcodes.
291 for (unsigned Opc = 0; Opc < ISD::BUILTIN_OP_END; ++Opc)
292 setOperationAction(Opc, VecTys[i], Expand);
293
294 setOperationAction(ISD::LOAD, VecTys[i], Legal);
295 setOperationAction(ISD::STORE, VecTys[i], Legal);
296 setOperationAction(ISD::BITCAST, VecTys[i], Legal);
297 }
298 }
299
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000300 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000301 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000302
303 // When dealing with single precision only, use libcalls
304 if (!Subtarget->isSingleFloat()) {
305 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000306 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000307 else
Craig Topper420761a2012-04-20 07:30:17 +0000308 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000309 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000310 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000311
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000312 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
314 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
315 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000316
Eli Friedman6055a6a2009-07-17 04:07:24 +0000317 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
319 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000320
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000321 // Used by legalize types to correctly generate the setcc result.
322 // Without this, every float setcc comes with a AND/OR with the result,
323 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000324 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000326
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000327 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000329 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
331 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
332 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
333 setOperationAction(ISD::SELECT, MVT::f32, Custom);
334 setOperationAction(ISD::SELECT, MVT::f64, Custom);
335 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000336 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
337 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000338 setOperationAction(ISD::SETCC, MVT::f32, Custom);
339 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000341 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000342 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
343 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Reed Kotler8834a202012-10-29 16:16:54 +0000344 if (Subtarget->inMips16Mode()) {
345 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
346 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
347 }
348 else {
349 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
350 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
351 }
Akira Hatanakaf934d152012-09-15 01:02:03 +0000352 if (!Subtarget->inMips16Mode()) {
353 setOperationAction(ISD::LOAD, MVT::i32, Custom);
354 setOperationAction(ISD::STORE, MVT::i32, Custom);
355 }
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000356
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000357 if (!TM.Options.NoNaNsFPMath) {
358 setOperationAction(ISD::FABS, MVT::f32, Custom);
359 setOperationAction(ISD::FABS, MVT::f64, Custom);
360 }
361
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000362 if (HasMips64) {
363 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
364 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
365 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
366 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
367 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
368 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000369 setOperationAction(ISD::LOAD, MVT::i64, Custom);
370 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000371 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000372
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000373 if (!HasMips64) {
374 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
375 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
376 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
377 }
378
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000379 setOperationAction(ISD::ADD, MVT::i32, Custom);
380 if (HasMips64)
381 setOperationAction(ISD::ADD, MVT::i64, Custom);
382
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000383 setOperationAction(ISD::SDIV, MVT::i32, Expand);
384 setOperationAction(ISD::SREM, MVT::i32, Expand);
385 setOperationAction(ISD::UDIV, MVT::i32, Expand);
386 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000387 setOperationAction(ISD::SDIV, MVT::i64, Expand);
388 setOperationAction(ISD::SREM, MVT::i64, Expand);
389 setOperationAction(ISD::UDIV, MVT::i64, Expand);
390 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000391
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000392 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
394 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
395 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
396 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000397 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000399 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
401 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000402 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000404 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000405 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
406 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000410 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000411 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
412 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000413
Akira Hatanaka56633442011-09-20 23:53:09 +0000414 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000415 setOperationAction(ISD::ROTR, MVT::i32, Expand);
416
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000417 if (!Subtarget->hasMips64r2())
418 setOperationAction(ISD::ROTR, MVT::i64, Expand);
419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000421 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000423 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000424 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
425 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
427 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000428 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FLOG, MVT::f32, Expand);
430 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
431 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
432 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000433 setOperationAction(ISD::FMA, MVT::f32, Expand);
434 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000435 setOperationAction(ISD::FREM, MVT::f32, Expand);
436 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000437
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000438 if (!TM.Options.NoNaNsFPMath) {
439 setOperationAction(ISD::FNEG, MVT::f32, Expand);
440 setOperationAction(ISD::FNEG, MVT::f64, Expand);
441 }
442
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000443 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000444 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000445 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000446 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000447
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000448 setOperationAction(ISD::VAARG, MVT::Other, Expand);
449 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
450 setOperationAction(ISD::VAEND, MVT::Other, Expand);
451
Akira Hatanakab430cec2012-09-21 23:58:31 +0000452 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
453 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
454
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000455 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
457 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000458
Jia Liubb481f82012-02-28 07:46:26 +0000459 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
461 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
462 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000463
Reed Kotler8834a202012-10-29 16:16:54 +0000464 if (Subtarget->inMips16Mode()) {
465 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
466 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
467 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
468 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
469 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
470 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
471 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
472 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
473 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
474 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
475 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
476 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
477 }
478
Eli Friedman26689ac2011-08-03 21:06:02 +0000479 setInsertFencesForAtomic(true);
480
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000481 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
483 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000484 }
485
Akira Hatanakac79507a2011-12-21 00:20:27 +0000486 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000488 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
489 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000490
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000491 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000492 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000493 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
494 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000495
Akira Hatanaka7664f052012-06-02 00:04:42 +0000496 if (HasMips64) {
497 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
498 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
499 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
500 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
501 }
502
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000503 setTargetDAGCombine(ISD::ADDE);
504 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000505 setTargetDAGCombine(ISD::SDIVREM);
506 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000507 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000508 setTargetDAGCombine(ISD::AND);
509 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000510 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000511
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000512 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000513
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000514 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000515 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000516
Akira Hatanaka590baca2012-02-02 03:13:40 +0000517 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
518 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000519
520 maxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000521}
522
Evan Cheng376642e2012-12-10 23:21:26 +0000523bool
524MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000525 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000526
Akira Hatanakaf934d152012-09-15 01:02:03 +0000527 if (Subtarget->inMips16Mode())
528 return false;
529
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000530 switch (SVT) {
531 case MVT::i64:
532 case MVT::i32:
Evan Cheng376642e2012-12-10 23:21:26 +0000533 if (Fast)
534 *Fast = true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000535 return true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000536 default:
537 return false;
538 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000539}
540
Duncan Sands28b77e92011-09-06 19:07:46 +0000541EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000542 if (!VT.isVector())
543 return MVT::i32;
544 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000545}
546
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000547// SelectMadd -
548// Transforms a subgraph in CurDAG if the following pattern is found:
549// (addc multLo, Lo0), (adde multHi, Hi0),
550// where,
551// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000552// Lo0: initial value of Lo register
553// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000554// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000555static bool SelectMadd(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000556 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000557 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000558 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000559
560 if (ADDCNode->getOpcode() != ISD::ADDC)
561 return false;
562
563 SDValue MultHi = ADDENode->getOperand(0);
564 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000565 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000566 unsigned MultOpc = MultHi.getOpcode();
567
568 // MultHi and MultLo must be generated by the same node,
569 if (MultLo.getNode() != MultNode)
570 return false;
571
572 // and it must be a multiplication.
573 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
574 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000575
576 // MultLo amd MultHi must be the first and second output of MultNode
577 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000578 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
579 return false;
580
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000581 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000582 // of the values of MultNode, in which case MultNode will be removed in later
583 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000584 // If there exist users other than ADDENode or ADDCNode, this function returns
585 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000586 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000587 // produced.
588 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
589 return false;
590
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000591 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000592 DebugLoc dl = ADDENode->getDebugLoc();
593
594 // create MipsMAdd(u) node
595 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000596
Akira Hatanaka82099682011-12-19 19:52:25 +0000597 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000598 MultNode->getOperand(0),// Factor 0
599 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000600 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000601 ADDENode->getOperand(1));// Hi0
602
603 // create CopyFromReg nodes
604 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
605 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000606 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000607 Mips::HI, MVT::i32,
608 CopyFromLo.getValue(2));
609
610 // replace uses of adde and addc here
611 if (!SDValue(ADDCNode, 0).use_empty())
612 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
613
614 if (!SDValue(ADDENode, 0).use_empty())
615 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
616
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000617 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000618}
619
620// SelectMsub -
621// Transforms a subgraph in CurDAG if the following pattern is found:
622// (addc Lo0, multLo), (sube Hi0, multHi),
623// where,
624// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000625// Lo0: initial value of Lo register
626// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000627// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000628static bool SelectMsub(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000629 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000630 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000631 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000632
633 if (SUBCNode->getOpcode() != ISD::SUBC)
634 return false;
635
636 SDValue MultHi = SUBENode->getOperand(1);
637 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000638 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000639 unsigned MultOpc = MultHi.getOpcode();
640
641 // MultHi and MultLo must be generated by the same node,
642 if (MultLo.getNode() != MultNode)
643 return false;
644
645 // and it must be a multiplication.
646 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
647 return false;
648
649 // MultLo amd MultHi must be the first and second output of MultNode
650 // respectively.
651 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
652 return false;
653
654 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
655 // of the values of MultNode, in which case MultNode will be removed in later
656 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000657 // If there exist users other than SUBENode or SUBCNode, this function returns
658 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000659 // instruction node rather than a pair of MULT and MSUB instructions being
660 // produced.
661 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
662 return false;
663
664 SDValue Chain = CurDAG->getEntryNode();
665 DebugLoc dl = SUBENode->getDebugLoc();
666
667 // create MipsSub(u) node
668 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
669
Akira Hatanaka82099682011-12-19 19:52:25 +0000670 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000671 MultNode->getOperand(0),// Factor 0
672 MultNode->getOperand(1),// Factor 1
673 SUBCNode->getOperand(0),// Lo0
674 SUBENode->getOperand(0));// Hi0
675
676 // create CopyFromReg nodes
677 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
678 MSub);
679 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
680 Mips::HI, MVT::i32,
681 CopyFromLo.getValue(2));
682
683 // replace uses of sube and subc here
684 if (!SDValue(SUBCNode, 0).use_empty())
685 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
686
687 if (!SDValue(SUBENode, 0).use_empty())
688 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
689
690 return true;
691}
692
Akira Hatanaka864f6602012-06-14 21:10:56 +0000693static SDValue PerformADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000694 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000695 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000696 if (DCI.isBeforeLegalize())
697 return SDValue();
698
Akira Hatanakae184fec2011-11-11 04:18:21 +0000699 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
700 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000701 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000702
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000703 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000704}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000705
Akira Hatanaka864f6602012-06-14 21:10:56 +0000706static SDValue PerformSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000707 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000708 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000709 if (DCI.isBeforeLegalize())
710 return SDValue();
711
Akira Hatanakae184fec2011-11-11 04:18:21 +0000712 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
713 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000714 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000715
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000716 return SDValue();
717}
718
Akira Hatanaka864f6602012-06-14 21:10:56 +0000719static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000720 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000721 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000722 if (DCI.isBeforeLegalizeOps())
723 return SDValue();
724
Akira Hatanakadda4a072011-10-03 21:06:13 +0000725 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000726 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
727 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000728 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
729 MipsISD::DivRemU;
730 DebugLoc dl = N->getDebugLoc();
731
732 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
733 N->getOperand(0), N->getOperand(1));
734 SDValue InChain = DAG.getEntryNode();
735 SDValue InGlue = DivRem;
736
737 // insert MFLO
738 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000739 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000740 InGlue);
741 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
742 InChain = CopyFromLo.getValue(1);
743 InGlue = CopyFromLo.getValue(2);
744 }
745
746 // insert MFHI
747 if (N->hasAnyUseOfValue(1)) {
748 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000749 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000750 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
751 }
752
753 return SDValue();
754}
755
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000756static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
757 switch (CC) {
758 default: llvm_unreachable("Unknown fp condition code!");
759 case ISD::SETEQ:
760 case ISD::SETOEQ: return Mips::FCOND_OEQ;
761 case ISD::SETUNE: return Mips::FCOND_UNE;
762 case ISD::SETLT:
763 case ISD::SETOLT: return Mips::FCOND_OLT;
764 case ISD::SETGT:
765 case ISD::SETOGT: return Mips::FCOND_OGT;
766 case ISD::SETLE:
767 case ISD::SETOLE: return Mips::FCOND_OLE;
768 case ISD::SETGE:
769 case ISD::SETOGE: return Mips::FCOND_OGE;
770 case ISD::SETULT: return Mips::FCOND_ULT;
771 case ISD::SETULE: return Mips::FCOND_ULE;
772 case ISD::SETUGT: return Mips::FCOND_UGT;
773 case ISD::SETUGE: return Mips::FCOND_UGE;
774 case ISD::SETUO: return Mips::FCOND_UN;
775 case ISD::SETO: return Mips::FCOND_OR;
776 case ISD::SETNE:
777 case ISD::SETONE: return Mips::FCOND_ONE;
778 case ISD::SETUEQ: return Mips::FCOND_UEQ;
779 }
780}
781
782
783// Returns true if condition code has to be inverted.
784static bool InvertFPCondCode(Mips::CondCode CC) {
785 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
786 return false;
787
Akira Hatanaka82099682011-12-19 19:52:25 +0000788 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
789 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000790
Akira Hatanaka82099682011-12-19 19:52:25 +0000791 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000792}
793
794// Creates and returns an FPCmp node from a setcc node.
795// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000796static SDValue CreateFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000797 // must be a SETCC node
798 if (Op.getOpcode() != ISD::SETCC)
799 return Op;
800
801 SDValue LHS = Op.getOperand(0);
802
803 if (!LHS.getValueType().isFloatingPoint())
804 return Op;
805
806 SDValue RHS = Op.getOperand(1);
807 DebugLoc dl = Op.getDebugLoc();
808
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000809 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
810 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000811 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
812
813 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
814 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
815}
816
817// Creates and returns a CMovFPT/F node.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000818static SDValue CreateCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000819 SDValue False, DebugLoc DL) {
820 bool invert = InvertFPCondCode((Mips::CondCode)
821 cast<ConstantSDNode>(Cond.getOperand(2))
822 ->getSExtValue());
823
824 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
825 True.getValueType(), True, False, Cond);
826}
827
Akira Hatanaka864f6602012-06-14 21:10:56 +0000828static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000829 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000830 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000831 if (DCI.isBeforeLegalizeOps())
832 return SDValue();
833
834 SDValue SetCC = N->getOperand(0);
835
836 if ((SetCC.getOpcode() != ISD::SETCC) ||
837 !SetCC.getOperand(0).getValueType().isInteger())
838 return SDValue();
839
840 SDValue False = N->getOperand(2);
841 EVT FalseTy = False.getValueType();
842
843 if (!FalseTy.isInteger())
844 return SDValue();
845
846 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
847
848 if (!CN || CN->getZExtValue())
849 return SDValue();
850
851 const DebugLoc DL = N->getDebugLoc();
852 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
853 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000854
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000855 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
856 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000857
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000858 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
859}
860
Akira Hatanaka864f6602012-06-14 21:10:56 +0000861static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000862 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000863 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000864 // Pattern match EXT.
865 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
866 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000867 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000868 return SDValue();
869
870 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000871 unsigned ShiftRightOpc = ShiftRight.getOpcode();
872
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000873 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000874 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000875 return SDValue();
876
877 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000878 ConstantSDNode *CN;
879 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
880 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000881
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000882 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000883 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000884
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000885 // Op's second operand must be a shifted mask.
886 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000887 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000888 return SDValue();
889
890 // Return if the shifted mask does not start at bit 0 or the sum of its size
891 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000892 EVT ValTy = N->getValueType(0);
893 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000894 return SDValue();
895
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000896 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000897 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000898 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000899}
Jia Liubb481f82012-02-28 07:46:26 +0000900
Akira Hatanaka864f6602012-06-14 21:10:56 +0000901static SDValue PerformORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000902 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000903 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000904 // Pattern match INS.
905 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000906 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000907 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000908 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000909 return SDValue();
910
911 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
912 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
913 ConstantSDNode *CN;
914
915 // See if Op's first operand matches (and $src1 , mask0).
916 if (And0.getOpcode() != ISD::AND)
917 return SDValue();
918
919 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000920 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000921 return SDValue();
922
923 // See if Op's second operand matches (and (shl $src, pos), mask1).
924 if (And1.getOpcode() != ISD::AND)
925 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000926
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000927 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000928 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000929 return SDValue();
930
931 // The shift masks must have the same position and size.
932 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
933 return SDValue();
934
935 SDValue Shl = And1.getOperand(0);
936 if (Shl.getOpcode() != ISD::SHL)
937 return SDValue();
938
939 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
940 return SDValue();
941
942 unsigned Shamt = CN->getZExtValue();
943
944 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000945 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000946 EVT ValTy = N->getValueType(0);
947 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000948 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000949
Akira Hatanaka82099682011-12-19 19:52:25 +0000950 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000951 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000952 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000953}
Jia Liubb481f82012-02-28 07:46:26 +0000954
Akira Hatanaka864f6602012-06-14 21:10:56 +0000955static SDValue PerformADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000956 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000957 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000958 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
959
960 if (DCI.isBeforeLegalizeOps())
961 return SDValue();
962
963 SDValue Add = N->getOperand(1);
964
965 if (Add.getOpcode() != ISD::ADD)
966 return SDValue();
967
968 SDValue Lo = Add.getOperand(1);
969
970 if ((Lo.getOpcode() != MipsISD::Lo) ||
971 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
972 return SDValue();
973
974 EVT ValTy = N->getValueType(0);
975 DebugLoc DL = N->getDebugLoc();
976
977 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
978 Add.getOperand(0));
979 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
980}
981
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000982SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000983 const {
984 SelectionDAG &DAG = DCI.DAG;
985 unsigned opc = N->getOpcode();
986
987 switch (opc) {
988 default: break;
989 case ISD::ADDE:
990 return PerformADDECombine(N, DAG, DCI, Subtarget);
991 case ISD::SUBE:
992 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000993 case ISD::SDIVREM:
994 case ISD::UDIVREM:
995 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000996 case ISD::SELECT:
Akira Hatanaka864f6602012-06-14 21:10:56 +0000997 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000998 case ISD::AND:
999 return PerformANDCombine(N, DAG, DCI, Subtarget);
1000 case ISD::OR:
1001 return PerformORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +00001002 case ISD::ADD:
1003 return PerformADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001004 }
1005
1006 return SDValue();
1007}
1008
Akira Hatanakab430cec2012-09-21 23:58:31 +00001009void
1010MipsTargetLowering::LowerOperationWrapper(SDNode *N,
1011 SmallVectorImpl<SDValue> &Results,
1012 SelectionDAG &DAG) const {
1013 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
1014
1015 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
1016 Results.push_back(Res.getValue(I));
1017}
1018
1019void
1020MipsTargetLowering::ReplaceNodeResults(SDNode *N,
1021 SmallVectorImpl<SDValue> &Results,
1022 SelectionDAG &DAG) const {
1023 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
1024
1025 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
1026 Results.push_back(Res.getValue(I));
1027}
1028
Dan Gohman475871a2008-07-27 21:46:04 +00001029SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001030LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001031{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001032 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001033 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001034 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001035 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001036 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001037 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001038 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
1039 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001040 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001041 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001042 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001043 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001044 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001045 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001046 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001047 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +00001048 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +00001049 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001050 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
1051 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
1052 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001053 case ISD::LOAD: return LowerLOAD(Op, DAG);
1054 case ISD::STORE: return LowerSTORE(Op, DAG);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00001055 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
1056 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00001057 case ISD::ADD: return LowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001058 }
Dan Gohman475871a2008-07-27 21:46:04 +00001059 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001060}
1061
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001062//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001063// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001064//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001065
1066// AddLiveIn - This helper function adds the specified physical register to the
1067// MachineFunction as a live in value. It also creates a corresponding
1068// virtual register for it.
1069static unsigned
Craig Topper44d23822012-02-22 05:59:10 +00001070AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001071{
Chris Lattner84bc5422007-12-31 04:13:23 +00001072 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1073 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001074 return VReg;
1075}
1076
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001077// Get fp branch code (not opcode) from condition code.
1078static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
1079 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
1080 return Mips::BRANCH_T;
1081
Akira Hatanaka82099682011-12-19 19:52:25 +00001082 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
1083 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001084
Akira Hatanaka82099682011-12-19 19:52:25 +00001085 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001086}
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001087
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001088/*
Akira Hatanaka14487d42011-06-07 19:28:39 +00001089static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
1090 DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001091 const MipsSubtarget *Subtarget,
Akira Hatanaka14487d42011-06-07 19:28:39 +00001092 const TargetInstrInfo *TII,
1093 bool isFPCmp, unsigned Opc) {
1094 // There is no need to expand CMov instructions if target has
1095 // conditional moves.
1096 if (Subtarget->hasCondMov())
1097 return BB;
1098
1099 // To "insert" a SELECT_CC instruction, we actually have to insert the
1100 // diamond control-flow pattern. The incoming instruction knows the
1101 // destination vreg to set, the condition code register to branch on, the
1102 // true/false values to select between, and a branch opcode to use.
1103 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1104 MachineFunction::iterator It = BB;
1105 ++It;
1106
1107 // thisMBB:
1108 // ...
1109 // TrueVal = ...
1110 // setcc r1, r2, r3
1111 // bNE r1, r0, copy1MBB
1112 // fallthrough --> copy0MBB
1113 MachineBasicBlock *thisMBB = BB;
1114 MachineFunction *F = BB->getParent();
1115 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1116 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
1117 F->insert(It, copy0MBB);
1118 F->insert(It, sinkMBB);
1119
1120 // Transfer the remainder of BB and its successor edges to sinkMBB.
1121 sinkMBB->splice(sinkMBB->begin(), BB,
1122 llvm::next(MachineBasicBlock::iterator(MI)),
1123 BB->end());
1124 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1125
1126 // Next, add the true and fallthrough blocks as its successors.
1127 BB->addSuccessor(copy0MBB);
1128 BB->addSuccessor(sinkMBB);
1129
1130 // Emit the right instruction according to the type of the operands compared
1131 if (isFPCmp)
1132 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
1133 else
1134 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
1135 .addReg(Mips::ZERO).addMBB(sinkMBB);
1136
1137 // copy0MBB:
1138 // %FalseValue = ...
1139 // # fallthrough to sinkMBB
1140 BB = copy0MBB;
1141
1142 // Update machine-CFG edges
1143 BB->addSuccessor(sinkMBB);
1144
1145 // sinkMBB:
1146 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
1147 // ...
1148 BB = sinkMBB;
1149
1150 if (isFPCmp)
1151 BuildMI(*BB, BB->begin(), dl,
1152 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1153 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
1154 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1155 else
1156 BuildMI(*BB, BB->begin(), dl,
1157 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1158 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
1159 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1160
1161 MI->eraseFromParent(); // The pseudo instruction is gone now.
1162 return BB;
1163}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001164*/
Akira Hatanaka01f70892012-09-27 02:15:57 +00001165
1166MachineBasicBlock *
1167MipsTargetLowering::EmitBPOSGE32(MachineInstr *MI, MachineBasicBlock *BB) const{
1168 // $bb:
1169 // bposge32_pseudo $vr0
1170 // =>
1171 // $bb:
1172 // bposge32 $tbb
1173 // $fbb:
1174 // li $vr2, 0
1175 // b $sink
1176 // $tbb:
1177 // li $vr1, 1
1178 // $sink:
1179 // $vr0 = phi($vr2, $fbb, $vr1, $tbb)
1180
1181 MachineRegisterInfo &RegInfo = BB->getParent()->getRegInfo();
1182 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1183 const TargetRegisterClass *RC = &Mips::CPURegsRegClass;
1184 DebugLoc DL = MI->getDebugLoc();
1185 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1186 MachineFunction::iterator It = llvm::next(MachineFunction::iterator(BB));
1187 MachineFunction *F = BB->getParent();
1188 MachineBasicBlock *FBB = F->CreateMachineBasicBlock(LLVM_BB);
1189 MachineBasicBlock *TBB = F->CreateMachineBasicBlock(LLVM_BB);
1190 MachineBasicBlock *Sink = F->CreateMachineBasicBlock(LLVM_BB);
1191 F->insert(It, FBB);
1192 F->insert(It, TBB);
1193 F->insert(It, Sink);
1194
1195 // Transfer the remainder of BB and its successor edges to Sink.
1196 Sink->splice(Sink->begin(), BB, llvm::next(MachineBasicBlock::iterator(MI)),
1197 BB->end());
1198 Sink->transferSuccessorsAndUpdatePHIs(BB);
1199
1200 // Add successors.
1201 BB->addSuccessor(FBB);
1202 BB->addSuccessor(TBB);
1203 FBB->addSuccessor(Sink);
1204 TBB->addSuccessor(Sink);
1205
1206 // Insert the real bposge32 instruction to $BB.
1207 BuildMI(BB, DL, TII->get(Mips::BPOSGE32)).addMBB(TBB);
1208
1209 // Fill $FBB.
1210 unsigned VR2 = RegInfo.createVirtualRegister(RC);
1211 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::ADDiu), VR2)
1212 .addReg(Mips::ZERO).addImm(0);
1213 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::B)).addMBB(Sink);
1214
1215 // Fill $TBB.
1216 unsigned VR1 = RegInfo.createVirtualRegister(RC);
1217 BuildMI(*TBB, TBB->end(), DL, TII->get(Mips::ADDiu), VR1)
1218 .addReg(Mips::ZERO).addImm(1);
1219
1220 // Insert phi function to $Sink.
1221 BuildMI(*Sink, Sink->begin(), DL, TII->get(Mips::PHI),
1222 MI->getOperand(0).getReg())
1223 .addReg(VR2).addMBB(FBB).addReg(VR1).addMBB(TBB);
1224
1225 MI->eraseFromParent(); // The pseudo instruction is gone now.
1226 return Sink;
1227}
1228
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001229MachineBasicBlock *
1230MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001231 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001232 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00001233 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001234 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001235 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001236 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
1237 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001238 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001239 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
1240 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001241 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001242 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001243 case Mips::ATOMIC_LOAD_ADD_I64:
1244 case Mips::ATOMIC_LOAD_ADD_I64_P8:
1245 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001246
1247 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001248 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001249 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
1250 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001251 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001252 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
1253 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001254 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001255 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +00001256 case Mips::ATOMIC_LOAD_AND_I64:
1257 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +00001258 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001259
1260 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001261 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001262 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
1263 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001264 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001265 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
1266 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001267 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001268 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001269 case Mips::ATOMIC_LOAD_OR_I64:
1270 case Mips::ATOMIC_LOAD_OR_I64_P8:
1271 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001272
1273 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001274 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001275 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
1276 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001277 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001278 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
1279 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001280 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001281 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001282 case Mips::ATOMIC_LOAD_XOR_I64:
1283 case Mips::ATOMIC_LOAD_XOR_I64_P8:
1284 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001285
1286 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001287 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001288 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
1289 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001290 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001291 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
1292 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001293 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001294 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +00001295 case Mips::ATOMIC_LOAD_NAND_I64:
1296 case Mips::ATOMIC_LOAD_NAND_I64_P8:
1297 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001298
1299 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001300 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001301 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
1302 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001303 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001304 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
1305 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001306 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001307 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001308 case Mips::ATOMIC_LOAD_SUB_I64:
1309 case Mips::ATOMIC_LOAD_SUB_I64_P8:
1310 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001311
1312 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001313 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001314 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
1315 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001316 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001317 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
1318 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001319 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001320 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001321 case Mips::ATOMIC_SWAP_I64:
1322 case Mips::ATOMIC_SWAP_I64_P8:
1323 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001324
1325 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001326 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001327 return EmitAtomicCmpSwapPartword(MI, BB, 1);
1328 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001329 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001330 return EmitAtomicCmpSwapPartword(MI, BB, 2);
1331 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001332 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001333 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001334 case Mips::ATOMIC_CMP_SWAP_I64:
1335 case Mips::ATOMIC_CMP_SWAP_I64_P8:
1336 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka01f70892012-09-27 02:15:57 +00001337 case Mips::BPOSGE32_PSEUDO:
1338 return EmitBPOSGE32(MI, BB);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001339 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001340}
1341
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001342// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1343// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1344MachineBasicBlock *
1345MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001346 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001347 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001348 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001349
1350 MachineFunction *MF = BB->getParent();
1351 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001352 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001353 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1354 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001355 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1356
1357 if (Size == 4) {
1358 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1359 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1360 AND = Mips::AND;
1361 NOR = Mips::NOR;
1362 ZERO = Mips::ZERO;
1363 BEQ = Mips::BEQ;
1364 }
1365 else {
1366 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1367 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1368 AND = Mips::AND64;
1369 NOR = Mips::NOR64;
1370 ZERO = Mips::ZERO_64;
1371 BEQ = Mips::BEQ64;
1372 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001373
Akira Hatanaka4061da12011-07-19 20:11:17 +00001374 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001375 unsigned Ptr = MI->getOperand(1).getReg();
1376 unsigned Incr = MI->getOperand(2).getReg();
1377
Akira Hatanaka4061da12011-07-19 20:11:17 +00001378 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1379 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1380 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001381
1382 // insert new blocks after the current block
1383 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1384 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1385 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1386 MachineFunction::iterator It = BB;
1387 ++It;
1388 MF->insert(It, loopMBB);
1389 MF->insert(It, exitMBB);
1390
1391 // Transfer the remainder of BB and its successor edges to exitMBB.
1392 exitMBB->splice(exitMBB->begin(), BB,
1393 llvm::next(MachineBasicBlock::iterator(MI)),
1394 BB->end());
1395 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1396
1397 // thisMBB:
1398 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001399 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001400 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001401 loopMBB->addSuccessor(loopMBB);
1402 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001403
1404 // loopMBB:
1405 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001406 // <binop> storeval, oldval, incr
1407 // sc success, storeval, 0(ptr)
1408 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001409 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001410 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001411 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001412 // and andres, oldval, incr
1413 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001414 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1415 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001416 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001417 // <binop> storeval, oldval, incr
1418 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001419 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001420 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001421 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001422 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1423 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001424
1425 MI->eraseFromParent(); // The instruction is gone now.
1426
Akira Hatanaka939ece12011-07-19 03:42:13 +00001427 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001428}
1429
1430MachineBasicBlock *
1431MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001432 MachineBasicBlock *BB,
1433 unsigned Size, unsigned BinOpcode,
1434 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001435 assert((Size == 1 || Size == 2) &&
1436 "Unsupported size for EmitAtomicBinaryPartial.");
1437
1438 MachineFunction *MF = BB->getParent();
1439 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1440 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1441 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1442 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001443 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1444 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001445
1446 unsigned Dest = MI->getOperand(0).getReg();
1447 unsigned Ptr = MI->getOperand(1).getReg();
1448 unsigned Incr = MI->getOperand(2).getReg();
1449
Akira Hatanaka4061da12011-07-19 20:11:17 +00001450 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1451 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001452 unsigned Mask = RegInfo.createVirtualRegister(RC);
1453 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001454 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1455 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001456 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001457 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1458 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1459 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1460 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1461 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001462 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001463 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1464 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1465 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1466 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1467 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001468
1469 // insert new blocks after the current block
1470 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1471 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001472 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001473 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1474 MachineFunction::iterator It = BB;
1475 ++It;
1476 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001477 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001478 MF->insert(It, exitMBB);
1479
1480 // Transfer the remainder of BB and its successor edges to exitMBB.
1481 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001482 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001483 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1484
Akira Hatanaka81b44112011-07-19 17:09:53 +00001485 BB->addSuccessor(loopMBB);
1486 loopMBB->addSuccessor(loopMBB);
1487 loopMBB->addSuccessor(sinkMBB);
1488 sinkMBB->addSuccessor(exitMBB);
1489
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001490 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001491 // addiu masklsb2,$0,-4 # 0xfffffffc
1492 // and alignedaddr,ptr,masklsb2
1493 // andi ptrlsb2,ptr,3
1494 // sll shiftamt,ptrlsb2,3
1495 // ori maskupper,$0,255 # 0xff
1496 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001497 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001498 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001499
1500 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001501 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1502 .addReg(Mips::ZERO).addImm(-4);
1503 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1504 .addReg(Ptr).addReg(MaskLSB2);
1505 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1506 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1507 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1508 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001509 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1510 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001511 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001512 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001513
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001514 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001515 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001516 // ll oldval,0(alignedaddr)
1517 // binop binopres,oldval,incr2
1518 // and newval,binopres,mask
1519 // and maskedoldval0,oldval,mask2
1520 // or storeval,maskedoldval0,newval
1521 // sc success,storeval,0(alignedaddr)
1522 // beq success,$0,loopMBB
1523
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001524 // atomic.swap
1525 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001526 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001527 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001528 // and maskedoldval0,oldval,mask2
1529 // or storeval,maskedoldval0,newval
1530 // sc success,storeval,0(alignedaddr)
1531 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001532
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001533 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001534 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001535 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001536 // and andres, oldval, incr2
1537 // nor binopres, $0, andres
1538 // and newval, binopres, mask
1539 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1540 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1541 .addReg(Mips::ZERO).addReg(AndRes);
1542 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001543 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001544 // <binop> binopres, oldval, incr2
1545 // and newval, binopres, mask
1546 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1547 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001548 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001549 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001550 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001551 }
Jia Liubb481f82012-02-28 07:46:26 +00001552
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001553 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001554 .addReg(OldVal).addReg(Mask2);
1555 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001556 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001557 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001558 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001559 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001560 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001561
Akira Hatanaka939ece12011-07-19 03:42:13 +00001562 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001563 // and maskedoldval1,oldval,mask
1564 // srl srlres,maskedoldval1,shiftamt
1565 // sll sllres,srlres,24
1566 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001567 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001568 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001569
Akira Hatanaka4061da12011-07-19 20:11:17 +00001570 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1571 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001572 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1573 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001574 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1575 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001576 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001577 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001578
1579 MI->eraseFromParent(); // The instruction is gone now.
1580
Akira Hatanaka939ece12011-07-19 03:42:13 +00001581 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001582}
1583
1584MachineBasicBlock *
1585MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001586 MachineBasicBlock *BB,
1587 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001588 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001589
1590 MachineFunction *MF = BB->getParent();
1591 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001592 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001593 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1594 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001595 unsigned LL, SC, ZERO, BNE, BEQ;
1596
1597 if (Size == 4) {
1598 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1599 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1600 ZERO = Mips::ZERO;
1601 BNE = Mips::BNE;
1602 BEQ = Mips::BEQ;
1603 }
1604 else {
1605 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1606 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1607 ZERO = Mips::ZERO_64;
1608 BNE = Mips::BNE64;
1609 BEQ = Mips::BEQ64;
1610 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001611
1612 unsigned Dest = MI->getOperand(0).getReg();
1613 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001614 unsigned OldVal = MI->getOperand(2).getReg();
1615 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001616
Akira Hatanaka4061da12011-07-19 20:11:17 +00001617 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001618
1619 // insert new blocks after the current block
1620 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1621 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1622 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1623 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1624 MachineFunction::iterator It = BB;
1625 ++It;
1626 MF->insert(It, loop1MBB);
1627 MF->insert(It, loop2MBB);
1628 MF->insert(It, exitMBB);
1629
1630 // Transfer the remainder of BB and its successor edges to exitMBB.
1631 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001632 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001633 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1634
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001635 // thisMBB:
1636 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001637 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001638 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001639 loop1MBB->addSuccessor(exitMBB);
1640 loop1MBB->addSuccessor(loop2MBB);
1641 loop2MBB->addSuccessor(loop1MBB);
1642 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001643
1644 // loop1MBB:
1645 // ll dest, 0(ptr)
1646 // bne dest, oldval, exitMBB
1647 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001648 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1649 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001650 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001651
1652 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001653 // sc success, newval, 0(ptr)
1654 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001655 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001656 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001657 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001658 BuildMI(BB, dl, TII->get(BEQ))
1659 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001660
1661 MI->eraseFromParent(); // The instruction is gone now.
1662
Akira Hatanaka939ece12011-07-19 03:42:13 +00001663 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001664}
1665
1666MachineBasicBlock *
1667MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001668 MachineBasicBlock *BB,
1669 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001670 assert((Size == 1 || Size == 2) &&
1671 "Unsupported size for EmitAtomicCmpSwapPartial.");
1672
1673 MachineFunction *MF = BB->getParent();
1674 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1675 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1676 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1677 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001678 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1679 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001680
1681 unsigned Dest = MI->getOperand(0).getReg();
1682 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001683 unsigned CmpVal = MI->getOperand(2).getReg();
1684 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001685
Akira Hatanaka4061da12011-07-19 20:11:17 +00001686 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1687 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001688 unsigned Mask = RegInfo.createVirtualRegister(RC);
1689 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001690 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1691 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1692 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1693 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1694 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1695 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1696 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1697 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1698 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1699 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1700 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1701 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1702 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1703 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001704
1705 // insert new blocks after the current block
1706 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1707 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1708 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001709 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001710 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1711 MachineFunction::iterator It = BB;
1712 ++It;
1713 MF->insert(It, loop1MBB);
1714 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001715 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001716 MF->insert(It, exitMBB);
1717
1718 // Transfer the remainder of BB and its successor edges to exitMBB.
1719 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001720 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001721 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1722
Akira Hatanaka81b44112011-07-19 17:09:53 +00001723 BB->addSuccessor(loop1MBB);
1724 loop1MBB->addSuccessor(sinkMBB);
1725 loop1MBB->addSuccessor(loop2MBB);
1726 loop2MBB->addSuccessor(loop1MBB);
1727 loop2MBB->addSuccessor(sinkMBB);
1728 sinkMBB->addSuccessor(exitMBB);
1729
Akira Hatanaka70564a92011-07-19 18:14:26 +00001730 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001731 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001732 // addiu masklsb2,$0,-4 # 0xfffffffc
1733 // and alignedaddr,ptr,masklsb2
1734 // andi ptrlsb2,ptr,3
1735 // sll shiftamt,ptrlsb2,3
1736 // ori maskupper,$0,255 # 0xff
1737 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001738 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001739 // andi maskedcmpval,cmpval,255
1740 // sll shiftedcmpval,maskedcmpval,shiftamt
1741 // andi maskednewval,newval,255
1742 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001743 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001744 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1745 .addReg(Mips::ZERO).addImm(-4);
1746 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1747 .addReg(Ptr).addReg(MaskLSB2);
1748 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1749 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1750 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1751 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001752 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1753 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001754 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001755 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1756 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001757 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1758 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001759 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1760 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001761 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1762 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001763
1764 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001765 // ll oldval,0(alginedaddr)
1766 // and maskedoldval0,oldval,mask
1767 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001768 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001769 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001770 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1771 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001772 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001773 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001774
1775 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001776 // and maskedoldval1,oldval,mask2
1777 // or storeval,maskedoldval1,shiftednewval
1778 // sc success,storeval,0(alignedaddr)
1779 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001780 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001781 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1782 .addReg(OldVal).addReg(Mask2);
1783 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1784 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001785 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001786 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001787 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001788 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001789
Akira Hatanaka939ece12011-07-19 03:42:13 +00001790 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001791 // srl srlres,maskedoldval0,shiftamt
1792 // sll sllres,srlres,24
1793 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001794 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001795 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001796
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001797 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1798 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001799 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1800 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001801 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001802 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001803
1804 MI->eraseFromParent(); // The instruction is gone now.
1805
Akira Hatanaka939ece12011-07-19 03:42:13 +00001806 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001807}
1808
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001809//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001810// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001811//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001812SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001813LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001814{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001815 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001816 // the block to branch to if the condition is true.
1817 SDValue Chain = Op.getOperand(0);
1818 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001819 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001820
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001821 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1822
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001823 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001824 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001825 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001826
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001827 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001828 Mips::CondCode CC =
1829 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001830 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001831
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001832 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001833 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001834}
1835
1836SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001837LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001838{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001839 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001840
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001841 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001842 if (Cond.getOpcode() != MipsISD::FPCmp)
1843 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001844
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001845 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1846 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001847}
1848
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001849SDValue MipsTargetLowering::
1850LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
1851{
1852 DebugLoc DL = Op.getDebugLoc();
1853 EVT Ty = Op.getOperand(0).getValueType();
1854 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1855 Op.getOperand(0), Op.getOperand(1),
1856 Op.getOperand(4));
1857
1858 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1859 Op.getOperand(3));
1860}
1861
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001862SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1863 SDValue Cond = CreateFPCmp(DAG, Op);
1864
1865 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1866 "Floating point operand expected.");
1867
1868 SDValue True = DAG.getConstant(1, MVT::i32);
1869 SDValue False = DAG.getConstant(0, MVT::i32);
1870
1871 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1872}
1873
Dan Gohmand858e902010-04-17 15:26:15 +00001874SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1875 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001876 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001877 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001878 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001879
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001880 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001881 const MipsTargetObjectFile &TLOF =
1882 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001883
Chris Lattnere3736f82009-08-13 05:41:27 +00001884 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001885 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1886 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001887 MipsII::MO_GPREL);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001888 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl,
1889 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001890 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
1891 return DAG.getNode(ISD::ADD, dl, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001892 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001893
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001894 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001895 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001896 }
1897
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001898 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1899 return getAddrLocal(Op, DAG, HasMips64);
1900
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001901 if (LargeGOT)
1902 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1903 MipsII::MO_GOT_LO16);
1904
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001905 return getAddrGlobal(Op, DAG,
1906 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001907}
1908
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001909SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1910 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001911 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1912 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001913
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001914 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001915}
1916
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001917SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001918LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001919{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001920 // If the relocation model is PIC, use the General Dynamic TLS Model or
1921 // Local Dynamic TLS model, otherwise use the Initial Exec or
1922 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001923
1924 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1925 DebugLoc dl = GA->getDebugLoc();
1926 const GlobalValue *GV = GA->getGlobal();
1927 EVT PtrVT = getPointerTy();
1928
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001929 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1930
1931 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001932 // General Dynamic and Local Dynamic TLS Model.
1933 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1934 : MipsII::MO_TLSGD;
1935
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001936 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001937 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1938 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001939 unsigned PtrSize = PtrVT.getSizeInBits();
1940 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1941
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001942 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001943
1944 ArgListTy Args;
1945 ArgListEntry Entry;
1946 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001947 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001948 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001949
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001950 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001951 false, false, false, false, 0, CallingConv::C,
1952 /*isTailCall=*/false, /*doesNotRet=*/false,
1953 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001954 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001955 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001956
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001957 SDValue Ret = CallResult.first;
1958
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001959 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001960 return Ret;
1961
1962 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1963 MipsII::MO_DTPREL_HI);
1964 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1965 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1966 MipsII::MO_DTPREL_LO);
1967 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1968 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1969 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001970 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001971
1972 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001973 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001974 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001975 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001976 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001977 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1978 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001979 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001980 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001981 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001982 } else {
1983 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001984 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001985 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001986 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001987 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001988 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001989 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1990 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1991 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001992 }
1993
1994 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1995 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001996}
1997
1998SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001999LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00002000{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002001 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
2002 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00002003
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002004 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00002005}
2006
Dan Gohman475871a2008-07-27 21:46:04 +00002007SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00002008LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00002009{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00002010 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002011 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002012 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002013 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00002014 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00002015 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
2017 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002018 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00002019
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002020 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
2021 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00002022
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002023 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00002024}
2025
Dan Gohmand858e902010-04-17 15:26:15 +00002026SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00002027 MachineFunction &MF = DAG.getMachineFunction();
2028 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
2029
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00002030 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00002031 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2032 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00002033
2034 // vastart just stores the address of the VarArgsFrameIndex slot into the
2035 // memory location argument.
2036 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00002037 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00002038 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00002039}
Jia Liubb481f82012-02-28 07:46:26 +00002040
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002041static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2042 EVT TyX = Op.getOperand(0).getValueType();
2043 EVT TyY = Op.getOperand(1).getValueType();
2044 SDValue Const1 = DAG.getConstant(1, MVT::i32);
2045 SDValue Const31 = DAG.getConstant(31, MVT::i32);
2046 DebugLoc DL = Op.getDebugLoc();
2047 SDValue Res;
2048
2049 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2050 // to i32.
2051 SDValue X = (TyX == MVT::f32) ?
2052 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2053 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2054 Const1);
2055 SDValue Y = (TyY == MVT::f32) ?
2056 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
2057 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
2058 Const1);
2059
2060 if (HasR2) {
2061 // ext E, Y, 31, 1 ; extract bit31 of Y
2062 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
2063 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
2064 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
2065 } else {
2066 // sll SllX, X, 1
2067 // srl SrlX, SllX, 1
2068 // srl SrlY, Y, 31
2069 // sll SllY, SrlX, 31
2070 // or Or, SrlX, SllY
2071 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2072 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2073 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
2074 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
2075 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
2076 }
2077
2078 if (TyX == MVT::f32)
2079 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
2080
2081 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2082 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2083 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002084}
2085
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002086static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2087 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
2088 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
2089 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
2090 SDValue Const1 = DAG.getConstant(1, MVT::i32);
2091 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00002092
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002093 // Bitcast to integer nodes.
2094 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
2095 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002096
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002097 if (HasR2) {
2098 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
2099 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
2100 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
2101 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002102
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002103 if (WidthX > WidthY)
2104 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
2105 else if (WidthY > WidthX)
2106 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002107
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002108 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
2109 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
2110 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
2111 }
2112
2113 // (d)sll SllX, X, 1
2114 // (d)srl SrlX, SllX, 1
2115 // (d)srl SrlY, Y, width(Y)-1
2116 // (d)sll SllY, SrlX, width(Y)-1
2117 // or Or, SrlX, SllY
2118 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
2119 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
2120 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
2121 DAG.getConstant(WidthY - 1, MVT::i32));
2122
2123 if (WidthX > WidthY)
2124 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
2125 else if (WidthY > WidthX)
2126 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
2127
2128 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
2129 DAG.getConstant(WidthX - 1, MVT::i32));
2130 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
2131 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002132}
2133
Akira Hatanaka82099682011-12-19 19:52:25 +00002134SDValue
2135MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002136 if (Subtarget->hasMips64())
2137 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002138
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002139 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002140}
2141
Akira Hatanakac12a6e62012-04-11 22:49:04 +00002142static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2143 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2144 DebugLoc DL = Op.getDebugLoc();
2145
2146 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2147 // to i32.
2148 SDValue X = (Op.getValueType() == MVT::f32) ?
2149 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2150 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2151 Const1);
2152
2153 // Clear MSB.
2154 if (HasR2)
2155 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
2156 DAG.getRegister(Mips::ZERO, MVT::i32),
2157 DAG.getConstant(31, MVT::i32), Const1, X);
2158 else {
2159 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2160 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2161 }
2162
2163 if (Op.getValueType() == MVT::f32)
2164 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
2165
2166 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2167 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2168 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
2169}
2170
2171static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2172 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2173 DebugLoc DL = Op.getDebugLoc();
2174
2175 // Bitcast to integer node.
2176 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
2177
2178 // Clear MSB.
2179 if (HasR2)
2180 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
2181 DAG.getRegister(Mips::ZERO_64, MVT::i64),
2182 DAG.getConstant(63, MVT::i32), Const1, X);
2183 else {
2184 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
2185 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
2186 }
2187
2188 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
2189}
2190
2191SDValue
2192MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
2193 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
2194 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
2195
2196 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
2197}
2198
Akira Hatanaka2e591472011-06-02 00:24:44 +00002199SDValue MipsTargetLowering::
2200LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00002201 // check the depth
2202 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00002203 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00002204
2205 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2206 MFI->setFrameAddressIsTaken(true);
2207 EVT VT = Op.getValueType();
2208 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00002209 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2210 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00002211 return FrameAddr;
2212}
2213
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002214SDValue MipsTargetLowering::LowerRETURNADDR(SDValue Op,
2215 SelectionDAG &DAG) const {
2216 // check the depth
2217 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
2218 "Return address can be determined only for current frame.");
2219
2220 MachineFunction &MF = DAG.getMachineFunction();
2221 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002222 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002223 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
2224 MFI->setReturnAddressIsTaken(true);
2225
2226 // Return RA, which contains the return address. Mark it an implicit live-in.
2227 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
2228 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
2229}
2230
Akira Hatanakadb548262011-07-19 23:30:50 +00002231// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002232SDValue
Akira Hatanaka864f6602012-06-14 21:10:56 +00002233MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002234 unsigned SType = 0;
2235 DebugLoc dl = Op.getDebugLoc();
2236 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2237 DAG.getConstant(SType, MVT::i32));
2238}
2239
Eli Friedman14648462011-07-27 22:21:52 +00002240SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002241 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002242 // FIXME: Need pseudo-fence for 'singlethread' fences
2243 // FIXME: Set SType for weaker fences where supported/appropriate.
2244 unsigned SType = 0;
2245 DebugLoc dl = Op.getDebugLoc();
2246 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2247 DAG.getConstant(SType, MVT::i32));
2248}
2249
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002250SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002251 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002252 DebugLoc DL = Op.getDebugLoc();
2253 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2254 SDValue Shamt = Op.getOperand(2);
2255
2256 // if shamt < 32:
2257 // lo = (shl lo, shamt)
2258 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2259 // else:
2260 // lo = 0
2261 // hi = (shl lo, shamt[4:0])
2262 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2263 DAG.getConstant(-1, MVT::i32));
2264 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2265 DAG.getConstant(1, MVT::i32));
2266 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2267 Not);
2268 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2269 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2270 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2271 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2272 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002273 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2274 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002275 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2276
2277 SDValue Ops[2] = {Lo, Hi};
2278 return DAG.getMergeValues(Ops, 2, DL);
2279}
2280
Akira Hatanaka864f6602012-06-14 21:10:56 +00002281SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002282 bool IsSRA) const {
2283 DebugLoc DL = Op.getDebugLoc();
2284 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2285 SDValue Shamt = Op.getOperand(2);
2286
2287 // if shamt < 32:
2288 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2289 // if isSRA:
2290 // hi = (sra hi, shamt)
2291 // else:
2292 // hi = (srl hi, shamt)
2293 // else:
2294 // if isSRA:
2295 // lo = (sra hi, shamt[4:0])
2296 // hi = (sra hi, 31)
2297 // else:
2298 // lo = (srl hi, shamt[4:0])
2299 // hi = 0
2300 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2301 DAG.getConstant(-1, MVT::i32));
2302 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2303 DAG.getConstant(1, MVT::i32));
2304 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2305 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2306 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2307 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2308 Hi, Shamt);
2309 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2310 DAG.getConstant(0x20, MVT::i32));
2311 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2312 DAG.getConstant(31, MVT::i32));
2313 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2314 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2315 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2316 ShiftRightHi);
2317
2318 SDValue Ops[2] = {Lo, Hi};
2319 return DAG.getMergeValues(Ops, 2, DL);
2320}
2321
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002322static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2323 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002324 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002325 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002326 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002327 DebugLoc DL = LD->getDebugLoc();
2328 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2329
2330 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002331 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002332 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002333
2334 SDValue Ops[] = { Chain, Ptr, Src };
2335 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2336 LD->getMemOperand());
2337}
2338
2339// Expand an unaligned 32 or 64-bit integer load node.
2340SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2341 LoadSDNode *LD = cast<LoadSDNode>(Op);
2342 EVT MemVT = LD->getMemoryVT();
2343
2344 // Return if load is aligned or if MemVT is neither i32 nor i64.
2345 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2346 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2347 return SDValue();
2348
2349 bool IsLittle = Subtarget->isLittle();
2350 EVT VT = Op.getValueType();
2351 ISD::LoadExtType ExtType = LD->getExtensionType();
2352 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2353
2354 assert((VT == MVT::i32) || (VT == MVT::i64));
2355
2356 // Expand
2357 // (set dst, (i64 (load baseptr)))
2358 // to
2359 // (set tmp, (ldl (add baseptr, 7), undef))
2360 // (set dst, (ldr baseptr, tmp))
2361 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2362 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2363 IsLittle ? 7 : 0);
2364 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2365 IsLittle ? 0 : 7);
2366 }
2367
2368 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2369 IsLittle ? 3 : 0);
2370 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2371 IsLittle ? 0 : 3);
2372
2373 // Expand
2374 // (set dst, (i32 (load baseptr))) or
2375 // (set dst, (i64 (sextload baseptr))) or
2376 // (set dst, (i64 (extload baseptr)))
2377 // to
2378 // (set tmp, (lwl (add baseptr, 3), undef))
2379 // (set dst, (lwr baseptr, tmp))
2380 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2381 (ExtType == ISD::EXTLOAD))
2382 return LWR;
2383
2384 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2385
2386 // Expand
2387 // (set dst, (i64 (zextload baseptr)))
2388 // to
2389 // (set tmp0, (lwl (add baseptr, 3), undef))
2390 // (set tmp1, (lwr baseptr, tmp0))
2391 // (set tmp2, (shl tmp1, 32))
2392 // (set dst, (srl tmp2, 32))
2393 DebugLoc DL = LD->getDebugLoc();
2394 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2395 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002396 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2397 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002398 return DAG.getMergeValues(Ops, 2, DL);
2399}
2400
2401static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2402 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002403 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2404 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002405 DebugLoc DL = SD->getDebugLoc();
2406 SDVTList VTList = DAG.getVTList(MVT::Other);
2407
2408 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002409 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002410 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002411
2412 SDValue Ops[] = { Chain, Value, Ptr };
2413 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2414 SD->getMemOperand());
2415}
2416
2417// Expand an unaligned 32 or 64-bit integer store node.
2418SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2419 StoreSDNode *SD = cast<StoreSDNode>(Op);
2420 EVT MemVT = SD->getMemoryVT();
2421
2422 // Return if store is aligned or if MemVT is neither i32 nor i64.
2423 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2424 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2425 return SDValue();
2426
2427 bool IsLittle = Subtarget->isLittle();
2428 SDValue Value = SD->getValue(), Chain = SD->getChain();
2429 EVT VT = Value.getValueType();
2430
2431 // Expand
2432 // (store val, baseptr) or
2433 // (truncstore val, baseptr)
2434 // to
2435 // (swl val, (add baseptr, 3))
2436 // (swr val, baseptr)
2437 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2438 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2439 IsLittle ? 3 : 0);
2440 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2441 }
2442
2443 assert(VT == MVT::i64);
2444
2445 // Expand
2446 // (store val, baseptr)
2447 // to
2448 // (sdl val, (add baseptr, 7))
2449 // (sdr val, baseptr)
2450 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2451 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2452}
2453
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002454// This function expands mips intrinsic nodes which have 64-bit input operands
2455// or output values.
2456//
2457// out64 = intrinsic-node in64
2458// =>
2459// lo = copy (extract-element (in64, 0))
2460// hi = copy (extract-element (in64, 1))
2461// mips-specific-node
2462// v0 = copy lo
2463// v1 = copy hi
2464// out64 = merge-values (v0, v1)
2465//
2466static SDValue LowerDSPIntr(SDValue Op, SelectionDAG &DAG,
2467 unsigned Opc, bool HasI64In, bool HasI64Out) {
2468 DebugLoc DL = Op.getDebugLoc();
2469 bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other;
2470 SDValue Chain = HasChainIn ? Op->getOperand(0) : DAG.getEntryNode();
2471 SmallVector<SDValue, 3> Ops;
2472
2473 if (HasI64In) {
2474 SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2475 Op->getOperand(1 + HasChainIn),
2476 DAG.getConstant(0, MVT::i32));
2477 SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2478 Op->getOperand(1 + HasChainIn),
2479 DAG.getConstant(1, MVT::i32));
2480
2481 Chain = DAG.getCopyToReg(Chain, DL, Mips::LO, InLo, SDValue());
2482 Chain = DAG.getCopyToReg(Chain, DL, Mips::HI, InHi, Chain.getValue(1));
2483
2484 Ops.push_back(Chain);
2485 Ops.append(Op->op_begin() + HasChainIn + 2, Op->op_end());
2486 Ops.push_back(Chain.getValue(1));
2487 } else {
2488 Ops.push_back(Chain);
2489 Ops.append(Op->op_begin() + HasChainIn + 1, Op->op_end());
2490 }
2491
2492 if (!HasI64Out)
2493 return DAG.getNode(Opc, DL, Op->value_begin(), Op->getNumValues(),
2494 Ops.begin(), Ops.size());
2495
2496 SDValue Intr = DAG.getNode(Opc, DL, DAG.getVTList(MVT::Other, MVT::Glue),
2497 Ops.begin(), Ops.size());
2498 SDValue OutLo = DAG.getCopyFromReg(Intr.getValue(0), DL, Mips::LO, MVT::i32,
2499 Intr.getValue(1));
2500 SDValue OutHi = DAG.getCopyFromReg(OutLo.getValue(1), DL, Mips::HI, MVT::i32,
2501 OutLo.getValue(2));
2502 SDValue Out = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, OutLo, OutHi);
2503
2504 if (!HasChainIn)
2505 return Out;
2506
2507 SDValue Vals[] = { Out, OutHi.getValue(1) };
2508 return DAG.getMergeValues(Vals, 2, DL);
2509}
2510
2511SDValue MipsTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
2512 SelectionDAG &DAG) const {
2513 switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) {
2514 default:
2515 return SDValue();
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002516 case Intrinsic::mips_shilo:
2517 return LowerDSPIntr(Op, DAG, MipsISD::SHILO, true, true);
2518 case Intrinsic::mips_dpau_h_qbl:
2519 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBL, true, true);
2520 case Intrinsic::mips_dpau_h_qbr:
2521 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBR, true, true);
2522 case Intrinsic::mips_dpsu_h_qbl:
2523 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBL, true, true);
2524 case Intrinsic::mips_dpsu_h_qbr:
2525 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBR, true, true);
2526 case Intrinsic::mips_dpa_w_ph:
2527 return LowerDSPIntr(Op, DAG, MipsISD::DPA_W_PH, true, true);
2528 case Intrinsic::mips_dps_w_ph:
2529 return LowerDSPIntr(Op, DAG, MipsISD::DPS_W_PH, true, true);
2530 case Intrinsic::mips_dpax_w_ph:
2531 return LowerDSPIntr(Op, DAG, MipsISD::DPAX_W_PH, true, true);
2532 case Intrinsic::mips_dpsx_w_ph:
2533 return LowerDSPIntr(Op, DAG, MipsISD::DPSX_W_PH, true, true);
2534 case Intrinsic::mips_mulsa_w_ph:
2535 return LowerDSPIntr(Op, DAG, MipsISD::MULSA_W_PH, true, true);
2536 case Intrinsic::mips_mult:
2537 return LowerDSPIntr(Op, DAG, MipsISD::MULT, false, true);
2538 case Intrinsic::mips_multu:
2539 return LowerDSPIntr(Op, DAG, MipsISD::MULTU, false, true);
2540 case Intrinsic::mips_madd:
2541 return LowerDSPIntr(Op, DAG, MipsISD::MADD_DSP, true, true);
2542 case Intrinsic::mips_maddu:
2543 return LowerDSPIntr(Op, DAG, MipsISD::MADDU_DSP, true, true);
2544 case Intrinsic::mips_msub:
2545 return LowerDSPIntr(Op, DAG, MipsISD::MSUB_DSP, true, true);
2546 case Intrinsic::mips_msubu:
2547 return LowerDSPIntr(Op, DAG, MipsISD::MSUBU_DSP, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002548 }
2549}
2550
2551SDValue MipsTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
2552 SelectionDAG &DAG) const {
2553 switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) {
2554 default:
2555 return SDValue();
2556 case Intrinsic::mips_extp:
2557 return LowerDSPIntr(Op, DAG, MipsISD::EXTP, true, false);
2558 case Intrinsic::mips_extpdp:
2559 return LowerDSPIntr(Op, DAG, MipsISD::EXTPDP, true, false);
2560 case Intrinsic::mips_extr_w:
2561 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_W, true, false);
2562 case Intrinsic::mips_extr_r_w:
2563 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W, true, false);
2564 case Intrinsic::mips_extr_rs_w:
2565 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W, true, false);
2566 case Intrinsic::mips_extr_s_h:
2567 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H, true, false);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002568 case Intrinsic::mips_mthlip:
2569 return LowerDSPIntr(Op, DAG, MipsISD::MTHLIP, true, true);
2570 case Intrinsic::mips_mulsaq_s_w_ph:
2571 return LowerDSPIntr(Op, DAG, MipsISD::MULSAQ_S_W_PH, true, true);
2572 case Intrinsic::mips_maq_s_w_phl:
2573 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHL, true, true);
2574 case Intrinsic::mips_maq_s_w_phr:
2575 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHR, true, true);
2576 case Intrinsic::mips_maq_sa_w_phl:
2577 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHL, true, true);
2578 case Intrinsic::mips_maq_sa_w_phr:
2579 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHR, true, true);
2580 case Intrinsic::mips_dpaq_s_w_ph:
2581 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_S_W_PH, true, true);
2582 case Intrinsic::mips_dpsq_s_w_ph:
2583 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_S_W_PH, true, true);
2584 case Intrinsic::mips_dpaq_sa_l_w:
2585 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_SA_L_W, true, true);
2586 case Intrinsic::mips_dpsq_sa_l_w:
2587 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_SA_L_W, true, true);
2588 case Intrinsic::mips_dpaqx_s_w_ph:
2589 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_S_W_PH, true, true);
2590 case Intrinsic::mips_dpaqx_sa_w_ph:
2591 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_SA_W_PH, true, true);
2592 case Intrinsic::mips_dpsqx_s_w_ph:
2593 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_S_W_PH, true, true);
2594 case Intrinsic::mips_dpsqx_sa_w_ph:
2595 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_SA_W_PH, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002596 }
2597}
2598
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002599SDValue MipsTargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
2600 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2601 || cast<ConstantSDNode>
2602 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2603 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2604 return SDValue();
2605
2606 // The pattern
2607 // (add (frameaddr 0), (frame_to_args_offset))
2608 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2609 // (add FrameObject, 0)
2610 // where FrameObject is a fixed StackObject with offset 0 which points to
2611 // the old stack pointer.
2612 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2613 EVT ValTy = Op->getValueType(0);
2614 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2615 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2616 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2617 DAG.getConstant(0, ValTy));
2618}
2619
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002620//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002621// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002622//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002623
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002624//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002625// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002626// Mips O32 ABI rules:
2627// ---
2628// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002629// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002630// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002631// f64 - Only passed in two aliased f32 registers if no int reg has been used
2632// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002633// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2634// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002635//
2636// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002637//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002638
Duncan Sands1e96bab2010-11-04 10:49:57 +00002639static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002640 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002641 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2642
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002643 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002644
Craig Topperc5eaae42012-03-11 07:57:25 +00002645 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002646 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2647 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002648 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002649 Mips::F12, Mips::F14
2650 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002651 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002652 Mips::D6, Mips::D7
2653 };
2654
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002655 // Do not process byval args here.
2656 if (ArgFlags.isByVal())
2657 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002658
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002659 // Promote i8 and i16
2660 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2661 LocVT = MVT::i32;
2662 if (ArgFlags.isSExt())
2663 LocInfo = CCValAssign::SExt;
2664 else if (ArgFlags.isZExt())
2665 LocInfo = CCValAssign::ZExt;
2666 else
2667 LocInfo = CCValAssign::AExt;
2668 }
2669
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002670 unsigned Reg;
2671
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002672 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2673 // is true: function is vararg, argument is 3rd or higher, there is previous
2674 // argument which is not f32 or f64.
2675 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2676 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002677 unsigned OrigAlign = ArgFlags.getOrigAlign();
2678 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002679
2680 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002681 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002682 // If this is the first part of an i64 arg,
2683 // the allocated register must be either A0 or A2.
2684 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2685 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002686 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002687 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2688 // Allocate int register and shadow next int register. If first
2689 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002690 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2691 if (Reg == Mips::A1 || Reg == Mips::A3)
2692 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2693 State.AllocateReg(IntRegs, IntRegsSize);
2694 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002695 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2696 // we are guaranteed to find an available float register
2697 if (ValVT == MVT::f32) {
2698 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2699 // Shadow int register
2700 State.AllocateReg(IntRegs, IntRegsSize);
2701 } else {
2702 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2703 // Shadow int registers
2704 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2705 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2706 State.AllocateReg(IntRegs, IntRegsSize);
2707 State.AllocateReg(IntRegs, IntRegsSize);
2708 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002709 } else
2710 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002711
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002712 if (!Reg) {
2713 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2714 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002715 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002716 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002717 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002718
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002719 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002720}
2721
2722#include "MipsGenCallingConv.inc"
2723
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002724//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002725// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002726//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002727
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002728static const unsigned O32IntRegsSize = 4;
2729
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002730// Return next O32 integer argument register.
2731static unsigned getNextIntArgReg(unsigned Reg) {
2732 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2733 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2734}
2735
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002736/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2737/// for tail call optimization.
2738bool MipsTargetLowering::
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002739IsEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
2740 unsigned NextStackOffset,
2741 const MipsFunctionInfo& FI) const {
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002742 if (!EnableMipsTailCalls)
2743 return false;
2744
Akira Hatanakae7b406d2012-10-30 19:07:58 +00002745 // No tail call optimization for mips16.
2746 if (Subtarget->inMips16Mode())
2747 return false;
2748
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002749 // Return false if either the callee or caller has a byval argument.
2750 if (MipsCCInfo.hasByValArg() || FI.hasByvalArg())
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002751 return false;
2752
Akira Hatanaka70852212012-11-07 19:04:26 +00002753 // Return true if the callee's argument area is no larger than the
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002754 // caller's.
Akira Hatanaka70852212012-11-07 19:04:26 +00002755 return NextStackOffset <= FI.getIncomingArgSize();
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002756}
2757
Akira Hatanaka7d712092012-10-30 19:23:25 +00002758SDValue
2759MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2760 SDValue Chain, SDValue Arg, DebugLoc DL,
2761 bool IsTailCall, SelectionDAG &DAG) const {
2762 if (!IsTailCall) {
2763 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2764 DAG.getIntPtrConstant(Offset));
2765 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2766 false, 0);
2767 }
2768
2769 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2770 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2771 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2772 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2773 /*isVolatile=*/ true, false, 0);
2774}
2775
Reed Kotler8453b3f2013-01-24 04:24:02 +00002776//
2777// The Mips16 hard float is a crazy quilt inherited from gcc. I have a much
2778// cleaner way to do all of this but it will have to wait until the traditional
2779// gcc mechanism is completed.
2780//
2781// For Pic, in order for Mips16 code to call Mips32 code which according the abi
2782// have either arguments or returned values placed in floating point registers,
2783// we use a set of helper functions. (This includes functions which return type
2784// complex which on Mips are returned in a pair of floating point registers).
2785//
2786// This is an encoding that we inherited from gcc.
2787// In Mips traditional O32, N32 ABI, floating point numbers are passed in
2788// floating point argument registers 1,2 only when the first and optionally
2789// the second arguments are float (sf) or double (df).
2790// For Mips16 we are only concerned with the situations where floating point
2791// arguments are being passed in floating point registers by the ABI, because
2792// Mips16 mode code cannot execute floating point instructions to load those
2793// values and hence helper functions are needed.
2794// The possibilities are (), (sf), (sf, sf), (sf, df), (df), (df, sf), (df, df)
2795// the helper function suffixs for these are:
2796// 0, 1, 5, 9, 2, 6, 10
2797// this suffix can then be calculated as follows:
2798// for a given argument Arg:
2799// Arg1x, Arg2x = 1 : Arg is sf
2800// 2 : Arg is df
2801// 0: Arg is neither sf or df
2802// So this stub is the string for number Arg1x + Arg2x*4.
2803// However not all numbers between 0 and 10 are possible, we check anyway and
2804// assert if the impossible exists.
2805//
2806
2807unsigned int MipsTargetLowering::getMips16HelperFunctionStubNumber
2808 (ArgListTy &Args) const {
2809 unsigned int resultNum = 0;
2810 if (Args.size() >= 1) {
2811 Type *t = Args[0].Ty;
2812 if (t->isFloatTy()) {
2813 resultNum = 1;
2814 }
2815 else if (t->isDoubleTy()) {
2816 resultNum = 2;
2817 }
2818 }
2819 if (resultNum) {
2820 if (Args.size() >=2) {
2821 Type *t = Args[1].Ty;
2822 if (t->isFloatTy()) {
2823 resultNum += 4;
2824 }
2825 else if (t->isDoubleTy()) {
2826 resultNum += 8;
2827 }
2828 }
2829 }
2830 return resultNum;
2831}
2832
2833//
2834// prefixs are attached to stub numbers depending on the return type .
2835// return type: float sf_
2836// double df_
2837// single complex sc_
2838// double complext dc_
2839// others NO PREFIX
2840//
2841//
2842// The full name of a helper function is__mips16_call_stub +
2843// return type dependent prefix + stub number
2844//
2845//
2846// This is something that probably should be in a different source file and
2847// perhaps done differently but my main purpose is to not waste runtime
2848// on something that we can enumerate in the source. Another possibility is
2849// to have a python script to generate these mapping tables. This will do
2850// for now. There are a whole series of helper function mapping arrays, one
2851// for each return type class as outlined above. There there are 11 possible
2852// entries. Ones with 0 are ones which should never be selected
2853//
2854// All the arrays are similar except for ones which return neither
2855// sf, df, sc, dc, in which only care about ones which have sf or df as a
2856// first parameter.
2857//
2858#define P_ "__mips16_call_stub_"
2859#define MAX_STUB_NUMBER 10
2860#define T1 P "1", P "2", 0, 0, P "5", P "6", 0, 0, P "9", P "10"
2861#define T P "0" , T1
2862#define P P_
2863static char const * vMips16Helper[MAX_STUB_NUMBER+1] =
2864 {0, T1 };
2865#undef P
2866#define P P_ "sf_"
2867static char const * sfMips16Helper[MAX_STUB_NUMBER+1] =
2868 { T };
2869#undef P
2870#define P P_ "df_"
2871static char const * dfMips16Helper[MAX_STUB_NUMBER+1] =
2872 { T };
2873#undef P
2874#define P P_ "sc_"
2875static char const * scMips16Helper[MAX_STUB_NUMBER+1] =
2876 { T };
2877#undef P
2878#define P P_ "dc_"
2879static char const * dcMips16Helper[MAX_STUB_NUMBER+1] =
2880 { T };
2881#undef P
2882#undef P_
2883
2884
2885const char* MipsTargetLowering::
2886 getMips16HelperFunction
2887 (Type* RetTy, ArgListTy &Args, bool &needHelper) const {
Reed Kotler8453b3f2013-01-24 04:24:02 +00002888 const unsigned int stubNum = getMips16HelperFunctionStubNumber(Args);
NAKAMURA Takumi00cdf602013-01-24 05:54:23 +00002889#ifndef NDEBUG
2890 const unsigned int maxStubNum = 10;
Reed Kotler8453b3f2013-01-24 04:24:02 +00002891 assert(stubNum <= maxStubNum);
NAKAMURA Takumid5a336c2013-01-24 05:47:29 +00002892 const bool validStubNum[maxStubNum+1] =
2893 {true, true, true, false, false, true, true, false, false, true, true};
2894 assert(validStubNum[stubNum]);
2895#endif
Reed Kotler8453b3f2013-01-24 04:24:02 +00002896 const char *result;
2897 if (RetTy->isFloatTy()) {
2898 result = sfMips16Helper[stubNum];
2899 }
2900 else if (RetTy ->isDoubleTy()) {
2901 result = dfMips16Helper[stubNum];
2902 }
2903 else if (RetTy->isStructTy()) {
2904 // check if it's complex
2905 if (RetTy->getNumContainedTypes() == 2) {
2906 if ((RetTy->getContainedType(0)->isFloatTy()) &&
2907 (RetTy->getContainedType(1)->isFloatTy())) {
2908 result = scMips16Helper[stubNum];
2909 }
2910 else if ((RetTy->getContainedType(0)->isDoubleTy()) &&
2911 (RetTy->getContainedType(1)->isDoubleTy())) {
2912 result = dcMips16Helper[stubNum];
2913 }
NAKAMURA Takumib3105b92013-01-24 06:08:06 +00002914 else {
2915 llvm_unreachable("Uncovered condition");
2916 }
2917 }
2918 else {
2919 llvm_unreachable("Uncovered condition");
Reed Kotler8453b3f2013-01-24 04:24:02 +00002920 }
2921 }
2922 else {
2923 if (stubNum == 0) {
2924 needHelper = false;
2925 return "";
2926 }
2927 result = vMips16Helper[stubNum];
2928 }
2929 needHelper = true;
2930 return result;
2931}
2932
Dan Gohman98ca4f22009-08-05 01:29:28 +00002933/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002934/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002935SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002936MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002937 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002938 SelectionDAG &DAG = CLI.DAG;
2939 DebugLoc &dl = CLI.DL;
2940 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2941 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2942 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002943 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002944 SDValue Callee = CLI.Callee;
2945 bool &isTailCall = CLI.IsTailCall;
2946 CallingConv::ID CallConv = CLI.CallConv;
2947 bool isVarArg = CLI.IsVarArg;
2948
Reed Kotler8453b3f2013-01-24 04:24:02 +00002949 const char* mips16HelperFunction = 0;
2950 bool needMips16Helper = false;
2951
2952 if (Subtarget->inMips16Mode() && getTargetMachine().Options.UseSoftFloat &&
2953 Mips16HardFloat) {
2954 //
2955 // currently we don't have symbols tagged with the mips16 or mips32
2956 // qualifier so we will assume that we don't know what kind it is.
2957 // and generate the helper
2958 //
2959 bool lookupHelper = true;
2960 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
2961 if (noHelperNeeded.find(S->getSymbol()) != noHelperNeeded.end()) {
2962 lookupHelper = false;
2963 }
2964 }
2965 if (lookupHelper) mips16HelperFunction =
2966 getMips16HelperFunction(CLI.RetTy, CLI.Args, needMips16Helper);
2967
2968 }
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002969 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002970 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002971 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002972 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002973
2974 // Analyze operands of the call, assigning locations to each operand.
2975 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002976 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002977 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002978 MipsCC MipsCCInfo(CallConv, isVarArg, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002979
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002980 MipsCCInfo.analyzeCallOperands(Outs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002981
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002982 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002983 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002984
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002985 // Check if it's really possible to do a tail call.
2986 if (isTailCall)
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002987 isTailCall =
2988 IsEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
2989 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002990
2991 if (isTailCall)
2992 ++NumTailCalls;
2993
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002994 // Chain is the output chain of the last Load/Store or CopyToReg node.
2995 // ByValChain is the output chain of the last Memcpy node created for copying
2996 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002997 unsigned StackAlignment = TFL->getStackAlignment();
2998 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002999 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003000
3001 if (!isTailCall)
3002 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00003003
3004 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl,
3005 IsN64 ? Mips::SP_64 : Mips::SP,
3006 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00003007
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003008 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003009 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00003010 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003011 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003012
3013 // Walk the register/memloc assignments, inserting copies/loads.
3014 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003015 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003016 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003017 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00003018 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3019
3020 // ByVal Arg.
3021 if (Flags.isByVal()) {
3022 assert(Flags.getByValSize() &&
3023 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003024 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003025 assert(!isTailCall &&
3026 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003027 passByValArg(Chain, dl, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
3028 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
3029 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00003030 continue;
3031 }
Jia Liubb481f82012-02-28 07:46:26 +00003032
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003033 // Promote the value if needed.
3034 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003035 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003036 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003037 if (VA.isRegLoc()) {
3038 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
3039 (ValVT == MVT::f64 && LocVT == MVT::i64))
3040 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
3041 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003042 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
3043 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003044 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
3045 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00003046 if (!Subtarget->isLittle())
3047 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00003048 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00003049 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
3050 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
3051 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003052 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003053 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003054 }
3055 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00003056 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003057 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00003058 break;
3059 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003060 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00003061 break;
3062 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00003063 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00003064 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003065 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003066
3067 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00003068 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003069 if (VA.isRegLoc()) {
3070 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00003071 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003072 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003073
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003074 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00003075 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003076
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003077 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00003078 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003079 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
3080 Chain, Arg, dl, isTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003081 }
3082
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003083 // Transform all store nodes into one single node because all store
3084 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003085 if (!MemOpChains.empty())
3086 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003087 &MemOpChains[0], MemOpChains.size());
3088
Bill Wendling056292f2008-09-16 21:48:12 +00003089 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003090 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
3091 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003092 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00003093 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00003094 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00003095
3096 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003097 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00003098 InternalLinkage = G->getGlobal()->hasInternalLinkage();
3099
3100 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003101 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00003102 else if (LargeGOT)
3103 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
3104 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003105 else
3106 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
3107 } else
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003108 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003109 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00003110 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00003111 }
3112 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00003113 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003114 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
3115 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00003116 else if (LargeGOT)
3117 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
3118 MipsII::MO_CALL_LO16);
3119 else if (HasMips64)
3120 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_DISP);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003121 else // O32 & PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003122 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
3123
Akira Hatanaka0dca9452011-12-09 01:45:12 +00003124 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00003125 }
3126
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003127 SDValue JumpTarget = Callee;
Akira Hatanakae11246c2012-07-26 02:24:43 +00003128
Jia Liubb481f82012-02-28 07:46:26 +00003129 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00003130 // -reloction-model=pic or it is an indirect call.
3131 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003132 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
Reed Kotler8453b3f2013-01-24 04:24:02 +00003133 unsigned V0Reg = Mips::V0;
3134 if (needMips16Helper) {
3135 RegsToPass.push_front(std::make_pair(V0Reg, Callee));
3136 JumpTarget = DAG.getExternalSymbol(
3137 mips16HelperFunction, getPointerTy());
3138 JumpTarget = getAddrGlobal(JumpTarget, DAG, MipsII::MO_GOT);
3139 }
3140 else {
3141 RegsToPass.push_front(std::make_pair(T9Reg, Callee));
Akira Hatanakae11246c2012-07-26 02:24:43 +00003142
Reed Kotler8453b3f2013-01-24 04:24:02 +00003143 if (!Subtarget->inMips16Mode())
3144 JumpTarget = SDValue();
3145 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00003146 }
Bill Wendling056292f2008-09-16 21:48:12 +00003147
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00003148 // Insert node "GP copy globalreg" before call to function.
Akira Hatanakaed185da2012-12-13 03:17:29 +00003149 //
3150 // R_MIPS_CALL* operators (emitted when non-internal functions are called
3151 // in PIC mode) allow symbols to be resolved via lazy binding.
3152 // The lazy binding stub requires GP to point to the GOT.
3153 if (IsPICCall && !InternalLinkage) {
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00003154 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
3155 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
3156 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
3157 }
3158
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00003159 // Build a sequence of copy-to-reg nodes chained together with token
3160 // chain and flag operands which copy the outgoing args into registers.
3161 // The InFlag in necessary since all emitted instructions must be
3162 // stuck together.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003163 SDValue InFlag;
3164
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00003165 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3166 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3167 RegsToPass[i].second, InFlag);
3168 InFlag = Chain.getValue(1);
3169 }
3170
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003171 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003172 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003173 //
3174 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003175 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003176 SmallVector<SDValue, 8> Ops(1, Chain);
3177
3178 if (JumpTarget.getNode())
3179 Ops.push_back(JumpTarget);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003180
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003181 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003182 // known live into the call.
3183 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3184 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3185 RegsToPass[i].second.getValueType()));
3186
Akira Hatanakab2930b92012-03-01 22:27:29 +00003187 // Add a register mask operand representing the call-preserved registers.
3188 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3189 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3190 assert(Mask && "Missing call preserved mask for calling convention");
3191 Ops.push_back(DAG.getRegisterMask(Mask));
3192
Gabor Greifba36cb52008-08-28 21:40:38 +00003193 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003194 Ops.push_back(InFlag);
3195
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003196 if (isTailCall)
3197 return DAG.getNode(MipsISD::TailCall, dl, MVT::Other, &Ops[0], Ops.size());
3198
Dale Johannesen33c960f2009-02-04 20:06:27 +00003199 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003200 InFlag = Chain.getValue(1);
3201
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00003202 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00003203 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00003204 DAG.getIntPtrConstant(0, true), InFlag);
3205 InFlag = Chain.getValue(1);
3206
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003207 // Handle result values, copying them out of physregs into vregs that we
3208 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003209 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3210 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003211}
3212
Dan Gohman98ca4f22009-08-05 01:29:28 +00003213/// LowerCallResult - Lower the result values of a call into the
3214/// appropriate copies out of appropriate physical registers.
3215SDValue
3216MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003217 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003218 const SmallVectorImpl<ISD::InputArg> &Ins,
3219 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003220 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003221 // Assign locations to each value returned by this call.
3222 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003223 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003224 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003225
Dan Gohman98ca4f22009-08-05 01:29:28 +00003226 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003227
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003228 // Copy all of the result registers out of their specified physreg.
3229 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00003230 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00003231 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003232 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003233 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003234 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00003235
Dan Gohman98ca4f22009-08-05 01:29:28 +00003236 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003237}
3238
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003239//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00003240// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003241//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003242/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003243/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003244SDValue
3245MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003246 CallingConv::ID CallConv,
3247 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00003248 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003249 DebugLoc dl, SelectionDAG &DAG,
3250 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003251 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00003252 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003253 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00003254 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003255
Dan Gohman1e93df62010-04-17 14:41:14 +00003256 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003257
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003258 // Used with vargs to acumulate store chains.
3259 std::vector<SDValue> OutChains;
3260
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003261 // Assign locations to all of the incoming arguments.
3262 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003263 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00003264 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003265 MipsCC MipsCCInfo(CallConv, isVarArg, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003266
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003267 MipsCCInfo.analyzeFormalArguments(Ins);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00003268 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
3269 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003270
Akira Hatanakab4549e12012-03-27 03:13:56 +00003271 Function::const_arg_iterator FuncArg =
3272 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003273 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003274 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003275
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003276 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003277 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003278 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
3279 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003280 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003281 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3282 bool IsRegLoc = VA.isRegLoc();
3283
3284 if (Flags.isByVal()) {
3285 assert(Flags.getByValSize() &&
3286 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003287 assert(ByValArg != MipsCCInfo.byval_end());
3288 copyByValRegs(Chain, dl, OutChains, DAG, Flags, InVals, &*FuncArg,
3289 MipsCCInfo, *ByValArg);
3290 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003291 continue;
3292 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003293
3294 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003295 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003296 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003297 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003298 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003299
Owen Anderson825b72b2009-08-11 20:47:22 +00003300 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00003301 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
3302 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003303 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003304 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003305 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003306 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003307 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003308 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003309 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003310 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003311
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003312 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003313 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003314 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003315 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003316
3317 // If this is an 8 or 16-bit value, it has been passed promoted
3318 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003319 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003320 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003321 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003322 if (VA.getLocInfo() == CCValAssign::SExt)
3323 Opcode = ISD::AssertSext;
3324 else if (VA.getLocInfo() == CCValAssign::ZExt)
3325 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003326 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003327 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003328 DAG.getValueType(ValVT));
3329 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003330 }
3331
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003332 // Handle floating point arguments passed in integer registers.
3333 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3334 (RegVT == MVT::i64 && ValVT == MVT::f64))
3335 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3336 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3337 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3338 getNextIntArgReg(ArgReg), RC);
3339 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3340 if (!Subtarget->isLittle())
3341 std::swap(ArgValue, ArgValue2);
3342 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3343 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003344 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003345
Dan Gohman98ca4f22009-08-05 01:29:28 +00003346 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003347 } else { // VA.isRegLoc()
3348
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003349 // sanity check
3350 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003351
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003352 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003353 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003354 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003355
3356 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003357 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003358 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003359 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003360 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003361 }
3362 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003363
3364 // The mips ABIs for returning structs by value requires that we copy
3365 // the sret argument into $v0 for the return. Save the argument into
3366 // a virtual register so that we can access it from the return points.
3367 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3368 unsigned Reg = MipsFI->getSRetReturnReg();
3369 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00003370 Reg = MF.getRegInfo().
3371 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003372 MipsFI->setSRetReturnReg(Reg);
3373 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003374 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003375 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003376 }
3377
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003378 if (isVarArg)
3379 writeVarArgRegs(OutChains, MipsCCInfo, Chain, dl, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003380
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003381 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003382 // the size of Ins and InVals. This only happens when on varg functions
3383 if (!OutChains.empty()) {
3384 OutChains.push_back(Chain);
3385 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3386 &OutChains[0], OutChains.size());
3387 }
3388
Dan Gohman98ca4f22009-08-05 01:29:28 +00003389 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003390}
3391
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003392//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003393// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003394//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003395
Akira Hatanaka97d9f082012-10-10 01:27:09 +00003396bool
3397MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3398 MachineFunction &MF, bool isVarArg,
3399 const SmallVectorImpl<ISD::OutputArg> &Outs,
3400 LLVMContext &Context) const {
3401 SmallVector<CCValAssign, 16> RVLocs;
3402 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3403 RVLocs, Context);
3404 return CCInfo.CheckReturn(Outs, RetCC_Mips);
3405}
3406
Dan Gohman98ca4f22009-08-05 01:29:28 +00003407SDValue
3408MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003409 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003410 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003411 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003412 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003413
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003414 // CCValAssign - represent the assignment of
3415 // the return value to a location
3416 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003417
3418 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003419 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003420 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003421
Dan Gohman98ca4f22009-08-05 01:29:28 +00003422 // Analize return values.
3423 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003424
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003425 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003426 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003427 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003428 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003429 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003430 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003431 }
3432
Dan Gohman475871a2008-07-27 21:46:04 +00003433 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003434
3435 // Copy the result values into the output registers.
3436 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3437 CCValAssign &VA = RVLocs[i];
3438 assert(VA.isRegLoc() && "Can only return in registers!");
3439
Akira Hatanaka82099682011-12-19 19:52:25 +00003440 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003441
3442 // guarantee that all emitted copies are
3443 // stuck together, avoiding something bad
3444 Flag = Chain.getValue(1);
3445 }
3446
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003447 // The mips ABIs for returning structs by value requires that we copy
3448 // the sret argument into $v0 for the return. We saved the argument into
3449 // a virtual register in the entry block, so now we copy the value out
3450 // and into $v0.
3451 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3452 MachineFunction &MF = DAG.getMachineFunction();
3453 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3454 unsigned Reg = MipsFI->getSRetReturnReg();
3455
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003456 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003457 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003458 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003459 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003460
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003461 Chain = DAG.getCopyToReg(Chain, dl, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003462 Flag = Chain.getValue(1);
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003463 MF.getRegInfo().addLiveOut(V0);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003464 }
3465
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003466 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003467 if (Flag.getNode())
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003468 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain, Flag);
3469
3470 // Return Void
3471 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003472}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003473
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003474//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003475// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003476//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003477
3478/// getConstraintType - Given a constraint letter, return the type of
3479/// constraint it is for this target.
3480MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003481getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003482{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003483 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003484 // GCC config/mips/constraints.md
3485 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003486 // 'd' : An address register. Equivalent to r
3487 // unless generating MIPS16 code.
3488 // 'y' : Equivalent to r; retained for
3489 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003490 // 'c' : A register suitable for use in an indirect
3491 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003492 // 'l' : The lo register. 1 word storage.
3493 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003494 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003495 switch (Constraint[0]) {
3496 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003497 case 'd':
3498 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003499 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003500 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003501 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003502 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003503 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003504 }
3505 }
3506 return TargetLowering::getConstraintType(Constraint);
3507}
3508
John Thompson44ab89e2010-10-29 17:29:13 +00003509/// Examine constraint type and operand type and determine a weight value.
3510/// This object must already have been set up with the operand type
3511/// and the current alternative constraint selected.
3512TargetLowering::ConstraintWeight
3513MipsTargetLowering::getSingleConstraintMatchWeight(
3514 AsmOperandInfo &info, const char *constraint) const {
3515 ConstraintWeight weight = CW_Invalid;
3516 Value *CallOperandVal = info.CallOperandVal;
3517 // If we don't have a value, we can't do a match,
3518 // but allow it at the lowest weight.
3519 if (CallOperandVal == NULL)
3520 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003521 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003522 // Look at the constraint type.
3523 switch (*constraint) {
3524 default:
3525 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3526 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003527 case 'd':
3528 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003529 if (type->isIntegerTy())
3530 weight = CW_Register;
3531 break;
3532 case 'f':
3533 if (type->isFloatTy())
3534 weight = CW_Register;
3535 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003536 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003537 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003538 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003539 if (type->isIntegerTy())
3540 weight = CW_SpecificReg;
3541 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003542 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003543 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003544 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003545 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003546 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003547 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003548 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003549 if (isa<ConstantInt>(CallOperandVal))
3550 weight = CW_Constant;
3551 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003552 }
3553 return weight;
3554}
3555
Eric Christopher38d64262011-06-29 19:33:04 +00003556/// Given a register class constraint, like 'r', if this corresponds directly
3557/// to an LLVM register class, return a register of 0 and the register class
3558/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003559std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003560getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003561{
3562 if (Constraint.size() == 1) {
3563 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003564 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3565 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003566 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003567 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3568 if (Subtarget->inMips16Mode())
3569 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003570 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003571 }
Jack Carter10de0252012-07-02 23:35:23 +00003572 if (VT == MVT::i64 && !HasMips64)
3573 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003574 if (VT == MVT::i64 && HasMips64)
3575 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3576 // This will generate an error message
3577 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003578 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003580 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003581 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3582 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003583 return std::make_pair(0U, &Mips::FGR64RegClass);
3584 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003585 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003586 break;
3587 case 'c': // register suitable for indirect jump
3588 if (VT == MVT::i32)
3589 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3590 assert(VT == MVT::i64 && "Unexpected type.");
3591 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003592 case 'l': // register suitable for indirect jump
3593 if (VT == MVT::i32)
3594 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3595 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003596 case 'x': // register suitable for indirect jump
3597 // Fixme: Not triggering the use of both hi and low
3598 // This will generate an error message
3599 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003600 }
3601 }
3602 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3603}
3604
Eric Christopher50ab0392012-05-07 03:13:32 +00003605/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3606/// vector. If it is invalid, don't add anything to Ops.
3607void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3608 std::string &Constraint,
3609 std::vector<SDValue>&Ops,
3610 SelectionDAG &DAG) const {
3611 SDValue Result(0, 0);
3612
3613 // Only support length 1 constraints for now.
3614 if (Constraint.length() > 1) return;
3615
3616 char ConstraintLetter = Constraint[0];
3617 switch (ConstraintLetter) {
3618 default: break; // This will fall through to the generic implementation
3619 case 'I': // Signed 16 bit constant
3620 // If this fails, the parent routine will give an error
3621 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3622 EVT Type = Op.getValueType();
3623 int64_t Val = C->getSExtValue();
3624 if (isInt<16>(Val)) {
3625 Result = DAG.getTargetConstant(Val, Type);
3626 break;
3627 }
3628 }
3629 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003630 case 'J': // integer zero
3631 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3632 EVT Type = Op.getValueType();
3633 int64_t Val = C->getZExtValue();
3634 if (Val == 0) {
3635 Result = DAG.getTargetConstant(0, Type);
3636 break;
3637 }
3638 }
3639 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003640 case 'K': // unsigned 16 bit immediate
3641 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3642 EVT Type = Op.getValueType();
3643 uint64_t Val = (uint64_t)C->getZExtValue();
3644 if (isUInt<16>(Val)) {
3645 Result = DAG.getTargetConstant(Val, Type);
3646 break;
3647 }
3648 }
3649 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003650 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3651 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3652 EVT Type = Op.getValueType();
3653 int64_t Val = C->getSExtValue();
3654 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3655 Result = DAG.getTargetConstant(Val, Type);
3656 break;
3657 }
3658 }
3659 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003660 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3661 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3662 EVT Type = Op.getValueType();
3663 int64_t Val = C->getSExtValue();
3664 if ((Val >= -65535) && (Val <= -1)) {
3665 Result = DAG.getTargetConstant(Val, Type);
3666 break;
3667 }
3668 }
3669 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003670 case 'O': // signed 15 bit immediate
3671 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3672 EVT Type = Op.getValueType();
3673 int64_t Val = C->getSExtValue();
3674 if ((isInt<15>(Val))) {
3675 Result = DAG.getTargetConstant(Val, Type);
3676 break;
3677 }
3678 }
3679 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003680 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3681 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3682 EVT Type = Op.getValueType();
3683 int64_t Val = C->getSExtValue();
3684 if ((Val <= 65535) && (Val >= 1)) {
3685 Result = DAG.getTargetConstant(Val, Type);
3686 break;
3687 }
3688 }
3689 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003690 }
3691
3692 if (Result.getNode()) {
3693 Ops.push_back(Result);
3694 return;
3695 }
3696
3697 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3698}
3699
Dan Gohman6520e202008-10-18 02:06:02 +00003700bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00003701MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
3702 // No global is ever allowed as a base.
3703 if (AM.BaseGV)
3704 return false;
3705
3706 switch (AM.Scale) {
3707 case 0: // "r+i" or just "i", depending on HasBaseReg.
3708 break;
3709 case 1:
3710 if (!AM.HasBaseReg) // allow "r+i".
3711 break;
3712 return false; // disallow "r+r" or "r+r+i".
3713 default:
3714 return false;
3715 }
3716
3717 return true;
3718}
3719
3720bool
Dan Gohman6520e202008-10-18 02:06:02 +00003721MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3722 // The Mips target isn't yet aware of offsets.
3723 return false;
3724}
Evan Chengeb2f9692009-10-27 19:56:55 +00003725
Akira Hatanakae193b322012-06-13 19:33:32 +00003726EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00003727 unsigned SrcAlign,
3728 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00003729 bool MemcpyStrSrc,
3730 MachineFunction &MF) const {
3731 if (Subtarget->hasMips64())
3732 return MVT::i64;
3733
3734 return MVT::i32;
3735}
3736
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003737bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3738 if (VT != MVT::f32 && VT != MVT::f64)
3739 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003740 if (Imm.isNegZero())
3741 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003742 return Imm.isZero();
3743}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003744
3745unsigned MipsTargetLowering::getJumpTableEncoding() const {
3746 if (IsN64)
3747 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003748
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003749 return TargetLowering::getJumpTableEncoding();
3750}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003751
3752MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CallConv, bool IsVarArg,
3753 bool IsO32, CCState &Info) : CCInfo(Info) {
3754 UseRegsForByval = true;
3755
3756 if (IsO32) {
3757 RegSize = 4;
3758 NumIntArgRegs = array_lengthof(O32IntRegs);
3759 ReservedArgArea = 16;
3760 IntArgRegs = ShadowRegs = O32IntRegs;
3761 FixedFn = VarFn = CC_MipsO32;
3762 } else {
3763 RegSize = 8;
3764 NumIntArgRegs = array_lengthof(Mips64IntRegs);
3765 ReservedArgArea = 0;
3766 IntArgRegs = Mips64IntRegs;
3767 ShadowRegs = Mips64DPRegs;
3768 FixedFn = CC_MipsN;
3769 VarFn = CC_MipsN_VarArg;
3770 }
3771
3772 if (CallConv == CallingConv::Fast) {
3773 assert(!IsVarArg);
3774 UseRegsForByval = false;
3775 ReservedArgArea = 0;
3776 FixedFn = VarFn = CC_Mips_FastCC;
3777 }
3778
3779 // Pre-allocate reserved argument area.
3780 CCInfo.AllocateStack(ReservedArgArea, 1);
3781}
3782
3783void MipsTargetLowering::MipsCC::
3784analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args) {
3785 unsigned NumOpnds = Args.size();
3786
3787 for (unsigned I = 0; I != NumOpnds; ++I) {
3788 MVT ArgVT = Args[I].VT;
3789 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3790 bool R;
3791
3792 if (ArgFlags.isByVal()) {
3793 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3794 continue;
3795 }
3796
3797 if (Args[I].IsFixed)
3798 R = FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
3799 else
3800 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
3801
3802 if (R) {
3803#ifndef NDEBUG
3804 dbgs() << "Call operand #" << I << " has unhandled type "
3805 << EVT(ArgVT).getEVTString();
3806#endif
3807 llvm_unreachable(0);
3808 }
3809 }
3810}
3811
3812void MipsTargetLowering::MipsCC::
3813analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args) {
3814 unsigned NumArgs = Args.size();
3815
3816 for (unsigned I = 0; I != NumArgs; ++I) {
3817 MVT ArgVT = Args[I].VT;
3818 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3819
3820 if (ArgFlags.isByVal()) {
3821 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3822 continue;
3823 }
3824
3825 if (!FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo))
3826 continue;
3827
3828#ifndef NDEBUG
3829 dbgs() << "Formal Arg #" << I << " has unhandled type "
3830 << EVT(ArgVT).getEVTString();
3831#endif
3832 llvm_unreachable(0);
3833 }
3834}
3835
3836void
3837MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3838 MVT LocVT,
3839 CCValAssign::LocInfo LocInfo,
3840 ISD::ArgFlagsTy ArgFlags) {
3841 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3842
3843 struct ByValArgInfo ByVal;
3844 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3845 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3846 RegSize * 2);
3847
3848 if (UseRegsForByval)
3849 allocateRegs(ByVal, ByValSize, Align);
3850
3851 // Allocate space on caller's stack.
3852 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3853 Align);
3854 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3855 LocInfo));
3856 ByValArgs.push_back(ByVal);
3857}
3858
3859void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3860 unsigned ByValSize,
3861 unsigned Align) {
3862 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3863 "Byval argument's size and alignment should be a multiple of"
3864 "RegSize.");
3865
3866 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3867
3868 // If Align > RegSize, the first arg register must be even.
3869 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3870 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3871 ++ByVal.FirstIdx;
3872 }
3873
3874 // Mark the registers allocated.
3875 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3876 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3877 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3878}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003879
3880void MipsTargetLowering::
3881copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3882 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3883 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3884 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3885 MachineFunction &MF = DAG.getMachineFunction();
3886 MachineFrameInfo *MFI = MF.getFrameInfo();
3887 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3888 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3889 int FrameObjOffset;
3890
3891 if (RegAreaSize)
3892 FrameObjOffset = (int)CC.reservedArgArea() -
3893 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3894 else
3895 FrameObjOffset = ByVal.Address;
3896
3897 // Create frame object.
3898 EVT PtrTy = getPointerTy();
3899 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3900 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3901 InVals.push_back(FIN);
3902
3903 if (!ByVal.NumRegs)
3904 return;
3905
3906 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003907 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003908 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3909
3910 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3911 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
3912 unsigned VReg = AddLiveIn(MF, ArgReg, RC);
3913 unsigned Offset = I * CC.regSize();
3914 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3915 DAG.getConstant(Offset, PtrTy));
3916 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3917 StorePtr, MachinePointerInfo(FuncArg, Offset),
3918 false, false, 0);
3919 OutChains.push_back(Store);
3920 }
3921}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003922
3923// Copy byVal arg to registers and stack.
3924void MipsTargetLowering::
3925passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003926 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003927 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3928 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3929 const MipsCC &CC, const ByValArgInfo &ByVal,
3930 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3931 unsigned ByValSize = Flags.getByValSize();
3932 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3933 unsigned RegSize = CC.regSize();
3934 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3935 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3936
3937 if (ByVal.NumRegs) {
3938 const uint16_t *ArgRegs = CC.intArgRegs();
3939 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3940 unsigned I = 0;
3941
3942 // Copy words to registers.
3943 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3944 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3945 DAG.getConstant(Offset, PtrTy));
3946 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3947 MachinePointerInfo(), false, false, false,
3948 Alignment);
3949 MemOpChains.push_back(LoadVal.getValue(1));
3950 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3951 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3952 }
3953
3954 // Return if the struct has been fully copied.
3955 if (ByValSize == Offset)
3956 return;
3957
3958 // Copy the remainder of the byval argument with sub-word loads and shifts.
3959 if (LeftoverBytes) {
3960 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3961 "Size of the remainder should be smaller than RegSize.");
3962 SDValue Val;
3963
3964 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3965 Offset < ByValSize; LoadSize /= 2) {
3966 unsigned RemSize = ByValSize - Offset;
3967
3968 if (RemSize < LoadSize)
3969 continue;
3970
3971 // Load subword.
3972 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3973 DAG.getConstant(Offset, PtrTy));
3974 SDValue LoadVal =
3975 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3976 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3977 false, false, Alignment);
3978 MemOpChains.push_back(LoadVal.getValue(1));
3979
3980 // Shift the loaded value.
3981 unsigned Shamt;
3982
3983 if (isLittle)
3984 Shamt = TotalSizeLoaded;
3985 else
3986 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3987
3988 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3989 DAG.getConstant(Shamt, MVT::i32));
3990
3991 if (Val.getNode())
3992 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3993 else
3994 Val = Shift;
3995
3996 Offset += LoadSize;
3997 TotalSizeLoaded += LoadSize;
3998 Alignment = std::min(Alignment, LoadSize);
3999 }
4000
4001 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
4002 RegsToPass.push_back(std::make_pair(ArgReg, Val));
4003 return;
4004 }
4005 }
4006
4007 // Copy remainder of byval arg to it with memcpy.
4008 unsigned MemCpySize = ByValSize - Offset;
4009 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
4010 DAG.getConstant(Offset, PtrTy));
4011 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
4012 DAG.getIntPtrConstant(ByVal.Address));
4013 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
4014 DAG.getConstant(MemCpySize, PtrTy), Alignment,
4015 /*isVolatile=*/false, /*AlwaysInline=*/false,
4016 MachinePointerInfo(0), MachinePointerInfo(0));
4017 MemOpChains.push_back(Chain);
4018}
Akira Hatanakaf0848472012-10-27 00:21:13 +00004019
4020void
4021MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
4022 const MipsCC &CC, SDValue Chain,
4023 DebugLoc DL, SelectionDAG &DAG) const {
4024 unsigned NumRegs = CC.numIntArgRegs();
4025 const uint16_t *ArgRegs = CC.intArgRegs();
4026 const CCState &CCInfo = CC.getCCInfo();
4027 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
4028 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00004029 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00004030 const TargetRegisterClass *RC = getRegClassFor(RegTy);
4031 MachineFunction &MF = DAG.getMachineFunction();
4032 MachineFrameInfo *MFI = MF.getFrameInfo();
4033 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
4034
4035 // Offset of the first variable argument from stack pointer.
4036 int VaArgOffset;
4037
4038 if (NumRegs == Idx)
4039 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
4040 else
4041 VaArgOffset =
4042 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
4043
4044 // Record the frame index of the first variable argument
4045 // which is a value necessary to VASTART.
4046 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
4047 MipsFI->setVarArgsFrameIndex(FI);
4048
4049 // Copy the integer registers that have not been used for argument passing
4050 // to the argument register save area. For O32, the save area is allocated
4051 // in the caller's stack frame, while for N32/64, it is allocated in the
4052 // callee's stack frame.
4053 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
4054 unsigned Reg = AddLiveIn(MF, ArgRegs[I], RC);
4055 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
4056 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
4057 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
4058 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
4059 MachinePointerInfo(), false, false, 0);
4060 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
4061 OutChains.push_back(Store);
4062 }
4063}