blob: 0c403a9a059af310fbbd3c796064a7686e1335d7 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Bill Wendlingcf590262010-12-01 21:54:50 +0000170 unsigned VFPThumb2PostEncoder(const MachineInstr&MI, unsigned Val)
171 const { return 0; }
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000172 unsigned getAdrLabelOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbach662a8162010-12-06 23:57:07 +0000174 unsigned getThumbBLTargetOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Bill Wendling09aa3f02010-12-09 00:39:08 +0000176 unsigned getThumbBLXTargetOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbache2467172010-12-10 18:21:33 +0000178 unsigned getThumbBRTargetOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Jim Grosbach01086452010-12-10 17:13:40 +0000180 unsigned getThumbBCCTargetOpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
Jim Grosbach027d6e82010-12-09 19:04:53 +0000182 unsigned getThumbCBTargetOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendlingdff2f712010-12-08 23:01:43 +0000183 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000184 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
185 const { return 0; }
Owen Andersonc2666002010-12-13 19:31:11 +0000186 unsigned getUnconditionalBranchTargetOpValue(const MachineInstr &MI,
187 unsigned Op) const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000188 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
189 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000190 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
191 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000192 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
193 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000194 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
195 const { return 0; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000196 unsigned getThumbAddrModeRegRegOpValue(const MachineInstr &MI, unsigned Op)
Owen Anderson0f4b60d2010-12-10 22:11:13 +0000197 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000198 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
199 const { return 0; }
200 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
201 const { return 0; }
Owen Anderson9d63d902010-12-01 19:18:46 +0000202 unsigned getT2AddrModeImm8s4OpValue(const MachineInstr &MI, unsigned Op)
203 const { return 0; }
Owen Anderson6af50f72010-11-30 00:14:31 +0000204 unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op)
205 const { return 0; }
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000206 unsigned getT2AddrModeImm12OffsetOpValue(const MachineInstr &MI,unsigned Op)
207 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000208 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
209 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000210 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
211 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000212 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
213 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000214 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
215 const { return 0; }
Owen Andersona838a252010-12-14 00:36:49 +0000216 unsigned getT2AdrLabelOpValue(const MachineInstr &MI, unsigned Op)
217 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000218 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000219 const { return 0; }
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000220 unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op)
221 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000222 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000223 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000224 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
225 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000226 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
227 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000228 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
229 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000230
231 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
232 const {
233 // {17-13} = reg
234 // {12} = (U)nsigned (add == '1', sub == '0')
235 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000236 const MachineOperand &MO = MI.getOperand(Op);
237 const MachineOperand &MO1 = MI.getOperand(Op + 1);
238 if (!MO.isReg()) {
239 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
240 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000241 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000242 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000243 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000244 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000245 Binary = Imm12 & 0xfff;
246 if (Imm12 >= 0)
247 Binary |= (1 << 12);
248 Binary |= (Reg << 13);
249 return Binary;
250 }
Jason W Kim837caa92010-11-18 23:37:15 +0000251
252 unsigned getMovtImmOpValue(const MachineInstr &MI, unsigned Op) const {
253 return 0;
254 }
255
Jim Grosbach99f53d12010-11-15 20:47:07 +0000256 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
257 const { return 0;}
258 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
259 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000260 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
261 const { return 0;}
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000262 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op)
263 const { return 0; }
Jim Grosbachd967cd02010-12-07 21:50:47 +0000264 uint32_t getAddrModeThumbSPOpValue(const MachineInstr &MI, unsigned Op)
265 const { return 0; }
Bill Wendling272df512010-12-09 21:49:07 +0000266 uint32_t getAddrModeSOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendling1fd374e2010-11-30 22:57:21 +0000267 const { return 0; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000268 uint32_t getAddrModeISOpValue(const MachineInstr &MI, unsigned Op)
269 const { return 0; }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000270 uint32_t getAddrModePCOpValue(const MachineInstr &MI, unsigned Op)
271 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000272 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000273 // {17-13} = reg
274 // {12} = (U)nsigned (add == '1', sub == '0')
275 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000276 const MachineOperand &MO = MI.getOperand(Op);
277 const MachineOperand &MO1 = MI.getOperand(Op + 1);
278 if (!MO.isReg()) {
279 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
280 return 0;
281 }
282 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000283 int32_t Imm12 = MO1.getImm();
284
285 // Special value for #-0
286 if (Imm12 == INT32_MIN)
287 Imm12 = 0;
288
289 // Immediate is always encoded as positive. The 'U' bit controls add vs
290 // sub.
291 bool isAdd = true;
292 if (Imm12 < 0) {
293 Imm12 = -Imm12;
294 isAdd = false;
295 }
296
297 uint32_t Binary = Imm12 & 0xfff;
298 if (isAdd)
299 Binary |= (1 << 12);
300 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000301 return Binary;
302 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000303 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
304 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000305
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000306 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
307 const { return 0; }
308
Shih-wei Liao5170b712010-05-26 00:02:28 +0000309 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000310 /// machine operand requires relocation, record the relocation and return
311 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000312 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000313 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000314
Evan Cheng83b5cf02008-11-05 23:22:34 +0000315 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000316 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000317 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000318
319 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000320 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000321 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000322 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000323 intptr_t ACPV = 0) const;
324 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
325 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
326 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000327 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000328 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000329 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000330}
331
Chris Lattner33fabd72010-02-02 21:48:51 +0000332char ARMCodeEmitter::ID = 0;
333
Bob Wilson87949d42010-03-17 21:16:45 +0000334/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000335/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000336FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
337 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000338 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000339}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000340
Chris Lattner33fabd72010-02-02 21:48:51 +0000341bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000342 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
343 MF.getTarget().getRelocationModel() != Reloc::Static) &&
344 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000345 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
346 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
347 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000348 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000349 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000350 MJTEs = 0;
351 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000352 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000353 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000354 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000355 MMI = &getAnalysis<MachineModuleInfo>();
356 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000357
358 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000359 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000360 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000361 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000362 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000363 MBB != E; ++MBB) {
364 MCE.StartMachineBasicBlock(MBB);
365 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
366 I != E; ++I)
367 emitInstruction(*I);
368 }
369 } while (MCE.finishFunction(MF));
370
371 return false;
372}
373
Evan Cheng83b5cf02008-11-05 23:22:34 +0000374/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000375///
Chris Lattner33fabd72010-02-02 21:48:51 +0000376unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000377 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000378 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000379 case ARM_AM::asr: return 2;
380 case ARM_AM::lsl: return 0;
381 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000382 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000383 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000384 }
Evan Cheng7602e112008-09-02 06:52:38 +0000385 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000386}
387
Shih-wei Liao5170b712010-05-26 00:02:28 +0000388/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000389/// machine operand requires relocation, record the relocation and return zero.
390unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000391 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000392 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000393 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000394 && "Relocation to this function should be for movt or movw");
395
396 if (MO.isImm())
397 return static_cast<unsigned>(MO.getImm());
398 else if (MO.isGlobal())
399 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
400 else if (MO.isSymbol())
401 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
402 else if (MO.isMBB())
403 emitMachineBasicBlock(MO.getMBB(), Reloc);
404 else {
405#ifndef NDEBUG
406 errs() << MO;
407#endif
408 llvm_unreachable("Unsupported operand type for movw/movt");
409 }
410 return 0;
411}
412
Evan Cheng7602e112008-09-02 06:52:38 +0000413/// getMachineOpValue - Return binary encoding of operand. If the machine
414/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000415unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000416 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000417 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000418 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000419 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000420 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000421 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000422 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000423 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000424 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000425 else if (MO.isCPI()) {
426 const TargetInstrDesc &TID = MI.getDesc();
427 // For VFP load, the immediate offset is multiplied by 4.
428 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
429 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
430 emitConstPoolAddress(MO.getIndex(), Reloc);
431 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000432 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000433 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000434 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000435 else
436 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000437 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000438}
439
Evan Cheng057d0c32008-09-18 07:28:19 +0000440/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000441///
Dan Gohman46510a72010-04-15 01:51:59 +0000442void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000443 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000444 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000445 MachineRelocation MR = Indirect
446 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000447 const_cast<GlobalValue *>(GV),
448 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000449 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000450 const_cast<GlobalValue *>(GV), ACPV,
451 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000452 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000453}
454
455/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
456/// be emitted to the current location in the function, and allow it to be PC
457/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000458void ARMCodeEmitter::
459emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000460 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
461 Reloc, ES));
462}
463
464/// emitConstPoolAddress - Arrange for the address of an constant pool
465/// to be emitted to the current location in the function, and allow it to be PC
466/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000467void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000468 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000469 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000470 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000471}
472
473/// emitJumpTableAddress - Arrange for the address of a jump table to
474/// be emitted to the current location in the function, and allow it to be PC
475/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000476void ARMCodeEmitter::
477emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000478 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000479 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000480}
481
Raul Herbster9c1a3822007-08-30 23:29:26 +0000482/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000483void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000484 unsigned Reloc,
485 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000486 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000487 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000488}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000489
Chris Lattner33fabd72010-02-02 21:48:51 +0000490void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000491 DEBUG(errs() << " 0x";
492 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000493 MCE.emitWordLE(Binary);
494}
495
Chris Lattner33fabd72010-02-02 21:48:51 +0000496void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000497 DEBUG(errs() << " 0x";
498 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000499 MCE.emitDWordLE(Binary);
500}
501
Chris Lattner33fabd72010-02-02 21:48:51 +0000502void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000503 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000504
Devang Patelaf0e2722009-10-06 02:19:11 +0000505 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000506
Dan Gohmanfe601042010-06-22 15:08:57 +0000507 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000508 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000509 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000510 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000511 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000512 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000513 case ARMII::MiscFrm:
514 if (MI.getOpcode() == ARM::LEApcrelJT) {
515 // Materialize jumptable address.
516 emitLEApcrelJTInstruction(MI);
517 break;
518 }
519 llvm_unreachable("Unhandled instruction encoding!");
520 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000521 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000522 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000523 break;
524 case ARMII::DPFrm:
525 case ARMII::DPSoRegFrm:
526 emitDataProcessingInstruction(MI);
527 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000528 case ARMII::LdFrm:
529 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000530 emitLoadStoreInstruction(MI);
531 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000532 case ARMII::LdMiscFrm:
533 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000534 emitMiscLoadStoreInstruction(MI);
535 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000536 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000537 emitLoadStoreMultipleInstruction(MI);
538 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000539 case ARMII::MulFrm:
540 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000541 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000542 case ARMII::ExtFrm:
543 emitExtendInstruction(MI);
544 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000545 case ARMII::ArithMiscFrm:
546 emitMiscArithInstruction(MI);
547 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000548 case ARMII::SatFrm:
549 emitSaturateInstruction(MI);
550 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000551 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000552 emitBranchInstruction(MI);
553 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000554 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000555 emitMiscBranchInstruction(MI);
556 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000557 // VFP instructions.
558 case ARMII::VFPUnaryFrm:
559 case ARMII::VFPBinaryFrm:
560 emitVFPArithInstruction(MI);
561 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000562 case ARMII::VFPConv1Frm:
563 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000564 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000565 case ARMII::VFPConv4Frm:
566 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000567 emitVFPConversionInstruction(MI);
568 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000569 case ARMII::VFPLdStFrm:
570 emitVFPLoadStoreInstruction(MI);
571 break;
572 case ARMII::VFPLdStMulFrm:
573 emitVFPLoadStoreMultipleInstruction(MI);
574 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000575
Bob Wilson1a913ed2010-06-11 21:34:50 +0000576 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000577 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000578 case ARMII::NSetLnFrm:
579 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000580 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000581 case ARMII::NDupFrm:
582 emitNEONDupInstruction(MI);
583 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000584 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000585 emitNEON1RegModImmInstruction(MI);
586 break;
587 case ARMII::N2RegFrm:
588 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000589 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000590 case ARMII::N3RegFrm:
591 emitNEON3RegInstruction(MI);
592 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000593 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000594 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000595}
596
Chris Lattner33fabd72010-02-02 21:48:51 +0000597void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000598 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
599 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000600 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000601
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000602 // Remember the CONSTPOOL_ENTRY address for later relocation.
603 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
604
605 // Emit constpool island entry. In most cases, the actual values will be
606 // resolved and relocated after code emission.
607 if (MCPE.isMachineConstantPoolEntry()) {
608 ARMConstantPoolValue *ACPV =
609 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
610
Chris Lattner705e07f2009-08-23 03:41:05 +0000611 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
612 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000613
Bob Wilson28989a82009-11-02 16:59:06 +0000614 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000615 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000616 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000617 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000618 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000619 isa<Function>(GV),
620 Subtarget->GVIsIndirectSymbol(GV, RelocM),
621 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000622 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000623 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
624 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000625 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000626 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000627 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000628
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000629 DEBUG({
630 errs() << " ** Constant pool #" << CPI << " @ "
631 << (void*)MCE.getCurrentPCValue() << " ";
632 if (const Function *F = dyn_cast<Function>(CV))
633 errs() << F->getName();
634 else
635 errs() << *CV;
636 errs() << '\n';
637 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000638
Dan Gohman46510a72010-04-15 01:51:59 +0000639 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000640 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000641 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000642 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000643 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000644 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000645 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000646 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000647 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000648 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000649 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
650 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000651 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000652 }
653 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000654 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000655 }
656 }
657}
658
Zonr Changf86399b2010-05-25 08:42:45 +0000659void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
660 const MachineOperand &MO0 = MI.getOperand(0);
661 const MachineOperand &MO1 = MI.getOperand(1);
662
663 // Emit the 'movw' instruction.
664 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
665
666 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
667
668 // Set the conditional execution predicate.
669 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
670
671 // Encode Rd.
672 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
673
674 // Encode imm16 as imm4:imm12
675 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
676 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
677 emitWordLE(Binary);
678
679 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
680 // Emit the 'movt' instruction.
681 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
682
683 // Set the conditional execution predicate.
684 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
685
686 // Encode Rd.
687 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
688
689 // Encode imm16 as imm4:imm1, same as movw above.
690 Binary |= Hi16 & 0xFFF;
691 Binary |= ((Hi16 >> 12) & 0xF) << 16;
692 emitWordLE(Binary);
693}
694
Chris Lattner33fabd72010-02-02 21:48:51 +0000695void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000696 const MachineOperand &MO0 = MI.getOperand(0);
697 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000698 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
699 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000700 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
701 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
702
703 // Emit the 'mov' instruction.
704 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
705
706 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000707 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000708
709 // Encode Rd.
710 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
711
712 // Encode so_imm.
713 // Set bit I(25) to identify this is the immediate form of <shifter_op>
714 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000715 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000716 emitWordLE(Binary);
717
718 // Now the 'orr' instruction.
719 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
720
721 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000722 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000723
724 // Encode Rd.
725 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
726
727 // Encode Rn.
728 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
729
730 // Encode so_imm.
731 // Set bit I(25) to identify this is the immediate form of <shifter_op>
732 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000733 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000734 emitWordLE(Binary);
735}
736
Chris Lattner33fabd72010-02-02 21:48:51 +0000737void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000738 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000739
Evan Cheng4df60f52008-11-07 09:06:08 +0000740 const TargetInstrDesc &TID = MI.getDesc();
741
742 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000743 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000744
745 // Set the conditional execution predicate
746 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
747
748 // Encode S bit if MI modifies CPSR.
749 Binary |= getAddrModeSBit(MI, TID);
750
751 // Encode Rd.
752 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
753
754 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000755 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000756
757 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000758 Binary |= 1 << ARMII::I_BitShift;
759 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
760
761 emitWordLE(Binary);
762}
763
Chris Lattner33fabd72010-02-02 21:48:51 +0000764void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000765 unsigned Opcode = MI.getDesc().Opcode;
766
767 // Part of binary is determined by TableGn.
768 unsigned Binary = getBinaryCodeForInstr(MI);
769
770 // Set the conditional execution predicate
771 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
772
773 // Encode S bit if MI modifies CPSR.
774 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
775 Binary |= 1 << ARMII::S_BitShift;
776
777 // Encode register def if there is one.
778 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
779
780 // Encode the shift operation.
781 switch (Opcode) {
782 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000783 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000784 // rrx
785 Binary |= 0x6 << 4;
786 break;
787 case ARM::MOVsrl_flag:
788 // lsr #1
789 Binary |= (0x2 << 4) | (1 << 7);
790 break;
791 case ARM::MOVsra_flag:
792 // asr #1
793 Binary |= (0x4 << 4) | (1 << 7);
794 break;
795 }
796
797 // Encode register Rm.
798 Binary |= getMachineOpValue(MI, 1);
799
800 emitWordLE(Binary);
801}
802
Chris Lattner33fabd72010-02-02 21:48:51 +0000803void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000804 DEBUG(errs() << " ** LPC" << LabelID << " @ "
805 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000806 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
807}
808
Chris Lattner33fabd72010-02-02 21:48:51 +0000809void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000810 unsigned Opcode = MI.getDesc().Opcode;
811 switch (Opcode) {
812 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000813 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Jim Grosbach532c2f12010-11-30 00:24:05 +0000814 case ARM::BX_CALL:
815 case ARM::BMOVPCRX_CALL:
816 case ARM::BXr9_CALL:
817 case ARM::BMOVPCRXr9_CALL: {
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000818 // First emit mov lr, pc
819 unsigned Binary = 0x01a0e00f;
820 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
821 emitWordLE(Binary);
822
823 // and then emit the branch.
824 emitMiscBranchInstruction(MI);
825 break;
826 }
Chris Lattner518bb532010-02-09 19:54:29 +0000827 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000828 // We allow inline assembler nodes with empty bodies - they can
829 // implicitly define registers, which is ok for JIT.
830 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000831 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000832 }
Evan Chengffa6d962008-11-13 23:36:57 +0000833 break;
834 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000835 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000836 case TargetOpcode::EH_LABEL:
837 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
838 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000839 case TargetOpcode::IMPLICIT_DEF:
840 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000841 // Do nothing.
842 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000843 case ARM::CONSTPOOL_ENTRY:
844 emitConstPoolInstruction(MI);
845 break;
846 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000847 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000848 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000849 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000850 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000851 break;
852 }
853 case ARM::PICLDR:
854 case ARM::PICLDRB:
855 case ARM::PICSTR:
856 case ARM::PICSTRB: {
857 // Remember of the address of the PC label for relocation later.
858 addPCLabel(MI.getOperand(2).getImm());
859 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000860 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000861 break;
862 }
863 case ARM::PICLDRH:
864 case ARM::PICLDRSH:
865 case ARM::PICLDRSB:
866 case ARM::PICSTRH: {
867 // Remember of the address of the PC label for relocation later.
868 addPCLabel(MI.getOperand(2).getImm());
869 // These are just load / store instructions that implicitly read pc.
870 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000871 break;
872 }
Zonr Changf86399b2010-05-25 08:42:45 +0000873
874 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000875 // Two instructions to materialize a constant.
876 if (Subtarget->hasV6T2Ops())
877 emitMOVi32immInstruction(MI);
878 else
879 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000880 break;
881
Evan Cheng4df60f52008-11-07 09:06:08 +0000882 case ARM::LEApcrelJT:
883 // Materialize jumptable address.
884 emitLEApcrelJTInstruction(MI);
885 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000886 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000887 case ARM::MOVsrl_flag:
888 case ARM::MOVsra_flag:
889 emitPseudoMoveInstruction(MI);
890 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000891 }
892}
893
Bob Wilson87949d42010-03-17 21:16:45 +0000894unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000895 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000896 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000897 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000898 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000899
900 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
901 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
902 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
903
904 // Encode the shift opcode.
905 unsigned SBits = 0;
906 unsigned Rs = MO1.getReg();
907 if (Rs) {
908 // Set shift operand (bit[7:4]).
909 // LSL - 0001
910 // LSR - 0011
911 // ASR - 0101
912 // ROR - 0111
913 // RRX - 0110 and bit[11:8] clear.
914 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000915 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000916 case ARM_AM::lsl: SBits = 0x1; break;
917 case ARM_AM::lsr: SBits = 0x3; break;
918 case ARM_AM::asr: SBits = 0x5; break;
919 case ARM_AM::ror: SBits = 0x7; break;
920 case ARM_AM::rrx: SBits = 0x6; break;
921 }
922 } else {
923 // Set shift operand (bit[6:4]).
924 // LSL - 000
925 // LSR - 010
926 // ASR - 100
927 // ROR - 110
928 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000929 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000930 case ARM_AM::lsl: SBits = 0x0; break;
931 case ARM_AM::lsr: SBits = 0x2; break;
932 case ARM_AM::asr: SBits = 0x4; break;
933 case ARM_AM::ror: SBits = 0x6; break;
934 }
935 }
936 Binary |= SBits << 4;
937 if (SOpc == ARM_AM::rrx)
938 return Binary;
939
940 // Encode the shift operation Rs or shift_imm (except rrx).
941 if (Rs) {
942 // Encode Rs bit[11:8].
943 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000944 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000945 }
946
947 // Encode shift_imm bit[11:7].
948 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
949}
950
Chris Lattner33fabd72010-02-02 21:48:51 +0000951unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000952 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
953 assert(SoImmVal != -1 && "Not a valid so_imm value!");
954
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000955 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000956 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000957 << ARMII::SoRotImmShift;
958
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000959 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000960 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000961 return Binary;
962}
963
Chris Lattner33fabd72010-02-02 21:48:51 +0000964unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000965 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000966 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000967 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000968 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000969 return 1 << ARMII::S_BitShift;
970 }
971 return 0;
972}
973
Bob Wilson87949d42010-03-17 21:16:45 +0000974void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000975 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000976 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000977 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000978
979 // Part of binary is determined by TableGn.
980 unsigned Binary = getBinaryCodeForInstr(MI);
981
Jim Grosbach33412622008-10-07 19:05:35 +0000982 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000983 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000984
Evan Cheng49a9f292008-09-12 22:45:55 +0000985 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000986 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000987
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000988 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000989 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000990 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000991 if (NumDefs)
992 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
993 else if (ImplicitRd)
994 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000995 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000996
Zonr Changf86399b2010-05-25 08:42:45 +0000997 if (TID.Opcode == ARM::MOVi16) {
998 // Get immediate from MI.
999 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
1000 ARM::reloc_arm_movw);
1001 // Encode imm which is the same as in emitMOVi32immInstruction().
1002 Binary |= Lo16 & 0xFFF;
1003 Binary |= ((Lo16 >> 12) & 0xF) << 16;
1004 emitWordLE(Binary);
1005 return;
1006 } else if(TID.Opcode == ARM::MOVTi16) {
1007 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
1008 ARM::reloc_arm_movt) >> 16);
1009 Binary |= Hi16 & 0xFFF;
1010 Binary |= ((Hi16 >> 12) & 0xF) << 16;
1011 emitWordLE(Binary);
1012 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +00001013 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001014 uint32_t v = ~MI.getOperand(2).getImm();
1015 int32_t lsb = CountTrailingZeros_32(v);
1016 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001017 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001018 Binary |= (msb & 0x1F) << 16;
1019 Binary |= (lsb & 0x1F) << 7;
1020 emitWordLE(Binary);
1021 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001022 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
1023 // Encode Rn in Instr{0-3}
1024 Binary |= getMachineOpValue(MI, OpIdx++);
1025
1026 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
1027 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
1028
1029 // Instr{20-16} = widthm1, Instr{11-7} = lsb
1030 Binary |= (widthm1 & 0x1F) << 16;
1031 Binary |= (lsb & 0x1F) << 7;
1032 emitWordLE(Binary);
1033 return;
Zonr Changf86399b2010-05-25 08:42:45 +00001034 }
1035
Evan Chengd87293c2008-11-06 08:47:38 +00001036 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1037 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1038 ++OpIdx;
1039
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001040 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001041 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1042 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001043 if (ImplicitRn)
1044 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001045 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001046 else {
1047 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1048 ++OpIdx;
1049 }
Evan Cheng7602e112008-09-02 06:52:38 +00001050 }
1051
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001052 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001053 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001054 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001055 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001056 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001057 return;
1058 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001059
Evan Chengedda31c2008-11-05 18:35:52 +00001060 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001061 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001062 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001063 return;
1064 }
Evan Cheng7602e112008-09-02 06:52:38 +00001065
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001066 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001067 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001068
Evan Cheng83b5cf02008-11-05 23:22:34 +00001069 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001070}
1071
Bob Wilson87949d42010-03-17 21:16:45 +00001072void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001073 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001074 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001075 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001076 unsigned Form = TID.TSFlags & ARMII::FormMask;
1077 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001078
Evan Chengedda31c2008-11-05 18:35:52 +00001079 // Part of binary is determined by TableGn.
1080 unsigned Binary = getBinaryCodeForInstr(MI);
1081
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001082 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1083 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1084 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001085 emitWordLE(Binary);
1086 return;
1087 }
1088
Jim Grosbach33412622008-10-07 19:05:35 +00001089 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001090 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001091
Evan Cheng4df60f52008-11-07 09:06:08 +00001092 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001093
1094 // Operand 0 of a pre- and post-indexed store is the address base
1095 // writeback. Skip it.
1096 bool Skipped = false;
1097 if (IsPrePost && Form == ARMII::StFrm) {
1098 ++OpIdx;
1099 Skipped = true;
1100 }
1101
1102 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001103 if (ImplicitRd)
1104 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001105 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001106 else
1107 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001108
1109 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001110 if (ImplicitRn)
1111 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001112 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001113 else
1114 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001115
Evan Cheng05c356e2008-11-08 01:44:13 +00001116 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001117 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001118 ++OpIdx;
1119
Evan Cheng83b5cf02008-11-05 23:22:34 +00001120 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001121 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001122 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001123
Evan Chenge7de7e32008-09-13 01:44:01 +00001124 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001125 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001126 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001127 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001128 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001129 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001130 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1131 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001132 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001133 }
1134
Bill Wendling7d31a162010-10-20 22:44:54 +00001135 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001136 Binary |= 1 << ARMII::I_BitShift;
1137 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1138 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001139 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001140
Evan Cheng70632912008-11-12 07:34:37 +00001141 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001142 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001143 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001144 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1145 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001146 }
1147
Evan Cheng83b5cf02008-11-05 23:22:34 +00001148 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001149}
1150
Chris Lattner33fabd72010-02-02 21:48:51 +00001151void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001152 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001153 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001154 unsigned Form = TID.TSFlags & ARMII::FormMask;
1155 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001156
Evan Chengedda31c2008-11-05 18:35:52 +00001157 // Part of binary is determined by TableGn.
1158 unsigned Binary = getBinaryCodeForInstr(MI);
1159
Jim Grosbach33412622008-10-07 19:05:35 +00001160 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001161 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001162
Evan Cheng148cad82008-11-13 07:34:59 +00001163 unsigned OpIdx = 0;
1164
1165 // Operand 0 of a pre- and post-indexed store is the address base
1166 // writeback. Skip it.
1167 bool Skipped = false;
1168 if (IsPrePost && Form == ARMII::StMiscFrm) {
1169 ++OpIdx;
1170 Skipped = true;
1171 }
1172
Evan Cheng7602e112008-09-02 06:52:38 +00001173 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001174 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001175
Evan Cheng358dec52009-06-15 08:28:29 +00001176 // Skip LDRD and STRD's second operand.
1177 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1178 ++OpIdx;
1179
Evan Cheng7602e112008-09-02 06:52:38 +00001180 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001181 if (ImplicitRn)
1182 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001183 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001184 else
1185 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001186
Evan Cheng05c356e2008-11-08 01:44:13 +00001187 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001188 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001189 ++OpIdx;
1190
Evan Cheng83b5cf02008-11-05 23:22:34 +00001191 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001192 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001193 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001194
Evan Chenge7de7e32008-09-13 01:44:01 +00001195 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001196 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001197 ARMII::U_BitShift);
1198
1199 // If this instr is in register offset/index encoding, set bit[3:0]
1200 // to the corresponding Rm register.
1201 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001202 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001203 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001204 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001205 }
1206
Evan Chengd87293c2008-11-06 08:47:38 +00001207 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001208 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001209 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001210 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001211 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1212 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001213 }
1214
Evan Cheng83b5cf02008-11-05 23:22:34 +00001215 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001216}
1217
Evan Chengcd8e66a2008-11-11 21:48:44 +00001218static unsigned getAddrModeUPBits(unsigned Mode) {
1219 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001220
1221 // Set addressing mode by modifying bits U(23) and P(24)
1222 // IA - Increment after - bit U = 1 and bit P = 0
1223 // IB - Increment before - bit U = 1 and bit P = 1
1224 // DA - Decrement after - bit U = 0 and bit P = 0
1225 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001226 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001227 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001228 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001229 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1230 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1231 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001232 }
1233
Evan Chengcd8e66a2008-11-11 21:48:44 +00001234 return Binary;
1235}
1236
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001237void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1238 const TargetInstrDesc &TID = MI.getDesc();
1239 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1240
Evan Chengcd8e66a2008-11-11 21:48:44 +00001241 // Part of binary is determined by TableGn.
1242 unsigned Binary = getBinaryCodeForInstr(MI);
1243
1244 // Set the conditional execution predicate
1245 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1246
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001247 // Skip operand 0 of an instruction with base register update.
1248 unsigned OpIdx = 0;
1249 if (IsUpdating)
1250 ++OpIdx;
1251
Evan Chengcd8e66a2008-11-11 21:48:44 +00001252 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001253 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001254
1255 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001256 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1257 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001258
Evan Cheng7602e112008-09-02 06:52:38 +00001259 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001260 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001261 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001262
1263 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001264 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001265 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001266 if (!MO.isReg() || MO.isImplicit())
1267 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001268 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001269 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1270 RegNum < 16);
1271 Binary |= 0x1 << RegNum;
1272 }
1273
Evan Cheng83b5cf02008-11-05 23:22:34 +00001274 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001275}
1276
Chris Lattner33fabd72010-02-02 21:48:51 +00001277void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001278 const TargetInstrDesc &TID = MI.getDesc();
1279
1280 // Part of binary is determined by TableGn.
1281 unsigned Binary = getBinaryCodeForInstr(MI);
1282
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001283 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001284 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001285
1286 // Encode S bit if MI modifies CPSR.
1287 Binary |= getAddrModeSBit(MI, TID);
1288
1289 // 32x32->64bit operations have two destination registers. The number
1290 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001291 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001292 if (TID.getNumDefs() == 2)
1293 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1294
1295 // Encode Rd
1296 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1297
1298 // Encode Rm
1299 Binary |= getMachineOpValue(MI, OpIdx++);
1300
1301 // Encode Rs
1302 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1303
Evan Chengfbc9d412008-11-06 01:21:28 +00001304 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1305 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001306 if (TID.getNumOperands() > OpIdx &&
1307 !TID.OpInfo[OpIdx].isPredicate() &&
1308 !TID.OpInfo[OpIdx].isOptionalDef())
1309 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1310
1311 emitWordLE(Binary);
1312}
1313
Chris Lattner33fabd72010-02-02 21:48:51 +00001314void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001315 const TargetInstrDesc &TID = MI.getDesc();
1316
1317 // Part of binary is determined by TableGn.
1318 unsigned Binary = getBinaryCodeForInstr(MI);
1319
1320 // Set the conditional execution predicate
1321 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1322
1323 unsigned OpIdx = 0;
1324
1325 // Encode Rd
1326 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1327
1328 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1329 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1330 if (MO2.isReg()) {
1331 // Two register operand form.
1332 // Encode Rn.
1333 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1334
1335 // Encode Rm.
1336 Binary |= getMachineOpValue(MI, MO2);
1337 ++OpIdx;
1338 } else {
1339 Binary |= getMachineOpValue(MI, MO1);
1340 }
1341
1342 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1343 if (MI.getOperand(OpIdx).isImm() &&
1344 !TID.OpInfo[OpIdx].isPredicate() &&
1345 !TID.OpInfo[OpIdx].isOptionalDef())
1346 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001347
Evan Cheng83b5cf02008-11-05 23:22:34 +00001348 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001349}
1350
Chris Lattner33fabd72010-02-02 21:48:51 +00001351void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001352 const TargetInstrDesc &TID = MI.getDesc();
1353
1354 // Part of binary is determined by TableGn.
1355 unsigned Binary = getBinaryCodeForInstr(MI);
1356
1357 // Set the conditional execution predicate
1358 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1359
1360 unsigned OpIdx = 0;
1361
1362 // Encode Rd
1363 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1364
1365 const MachineOperand &MO = MI.getOperand(OpIdx++);
1366 if (OpIdx == TID.getNumOperands() ||
1367 TID.OpInfo[OpIdx].isPredicate() ||
1368 TID.OpInfo[OpIdx].isOptionalDef()) {
1369 // Encode Rm and it's done.
1370 Binary |= getMachineOpValue(MI, MO);
1371 emitWordLE(Binary);
1372 return;
1373 }
1374
1375 // Encode Rn.
1376 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1377
1378 // Encode Rm.
1379 Binary |= getMachineOpValue(MI, OpIdx++);
1380
1381 // Encode shift_imm.
1382 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001383 if (TID.Opcode == ARM::PKHTB) {
1384 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1385 if (ShiftAmt == 32)
1386 ShiftAmt = 0;
1387 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001388 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1389 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001390
Evan Cheng8b59db32008-11-07 01:41:35 +00001391 emitWordLE(Binary);
1392}
1393
Bob Wilson9a1c1892010-08-11 00:01:18 +00001394void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1395 const TargetInstrDesc &TID = MI.getDesc();
1396
1397 // Part of binary is determined by TableGen.
1398 unsigned Binary = getBinaryCodeForInstr(MI);
1399
1400 // Set the conditional execution predicate
1401 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1402
1403 // Encode Rd
1404 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1405
1406 // Encode saturate bit position.
1407 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001408 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001409 Pos -= 1;
1410 assert((Pos < 16 || (Pos < 32 &&
1411 TID.Opcode != ARM::SSAT16 &&
1412 TID.Opcode != ARM::USAT16)) &&
1413 "saturate bit position out of range");
1414 Binary |= Pos << 16;
1415
1416 // Encode Rm
1417 Binary |= getMachineOpValue(MI, 2);
1418
1419 // Encode shift_imm.
1420 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001421 unsigned ShiftOp = MI.getOperand(3).getImm();
1422 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1423 if (Opc == ARM_AM::asr)
1424 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001425 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001426 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001427 ShiftAmt = 0;
1428 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1429 Binary |= ShiftAmt << ARMII::ShiftShift;
1430 }
1431
1432 emitWordLE(Binary);
1433}
1434
Chris Lattner33fabd72010-02-02 21:48:51 +00001435void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001436 const TargetInstrDesc &TID = MI.getDesc();
1437
Torok Edwindac237e2009-07-08 20:53:28 +00001438 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001439 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001440 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001441
Evan Cheng7602e112008-09-02 06:52:38 +00001442 // Part of binary is determined by TableGn.
1443 unsigned Binary = getBinaryCodeForInstr(MI);
1444
Evan Chengedda31c2008-11-05 18:35:52 +00001445 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001446 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001447
1448 // Set signed_immed_24 field
1449 Binary |= getMachineOpValue(MI, 0);
1450
Evan Cheng83b5cf02008-11-05 23:22:34 +00001451 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001452}
1453
Chris Lattner33fabd72010-02-02 21:48:51 +00001454void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001455 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001456 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001457 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001458 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1459 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001460
1461 // Now emit the jump table entries.
1462 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1463 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1464 if (IsPIC)
1465 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001466 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001467 else
1468 // Absolute DestBB address.
1469 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1470 emitWordLE(0);
1471 }
1472}
1473
Chris Lattner33fabd72010-02-02 21:48:51 +00001474void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001475 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001476
Evan Cheng437c1732008-11-07 22:30:53 +00001477 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001478 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001479 // First emit a ldr pc, [] instruction.
1480 emitDataProcessingInstruction(MI, ARM::PC);
1481
1482 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001483 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001484 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001485 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1486 emitInlineJumpTable(JTIndex);
1487 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001488 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001489 // First emit a ldr pc, [] instruction.
1490 emitLoadStoreInstruction(MI, ARM::PC);
1491
1492 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001493 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001494 return;
1495 }
1496
Evan Chengedda31c2008-11-05 18:35:52 +00001497 // Part of binary is determined by TableGn.
1498 unsigned Binary = getBinaryCodeForInstr(MI);
1499
1500 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001501 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001502
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001503 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001504 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001505 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001506 else
Evan Chengedda31c2008-11-05 18:35:52 +00001507 // otherwise, set the return register
1508 Binary |= getMachineOpValue(MI, 0);
1509
Evan Cheng83b5cf02008-11-05 23:22:34 +00001510 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001511}
Evan Cheng7602e112008-09-02 06:52:38 +00001512
Evan Cheng80a11982008-11-12 06:41:41 +00001513static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001514 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001515 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001516 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001517 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001518 if (!isSPVFP)
1519 Binary |= RegD << ARMII::RegRdShift;
1520 else {
1521 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1522 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1523 }
Evan Cheng80a11982008-11-12 06:41:41 +00001524 return Binary;
1525}
Evan Cheng78be83d2008-11-11 19:40:26 +00001526
Evan Cheng80a11982008-11-12 06:41:41 +00001527static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001528 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001529 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001530 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001531 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001532 if (!isSPVFP)
1533 Binary |= RegN << ARMII::RegRnShift;
1534 else {
1535 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1536 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1537 }
Evan Cheng80a11982008-11-12 06:41:41 +00001538 return Binary;
1539}
Evan Chengd06d48d2008-11-12 02:19:38 +00001540
Evan Cheng80a11982008-11-12 06:41:41 +00001541static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1542 unsigned RegM = MI.getOperand(OpIdx).getReg();
1543 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001544 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001545 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001546 if (!isSPVFP)
1547 Binary |= RegM;
1548 else {
1549 Binary |= ((RegM & 0x1E) >> 1);
1550 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001551 }
Evan Cheng80a11982008-11-12 06:41:41 +00001552 return Binary;
1553}
1554
Chris Lattner33fabd72010-02-02 21:48:51 +00001555void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001556 const TargetInstrDesc &TID = MI.getDesc();
1557
1558 // Part of binary is determined by TableGn.
1559 unsigned Binary = getBinaryCodeForInstr(MI);
1560
1561 // Set the conditional execution predicate
1562 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1563
1564 unsigned OpIdx = 0;
1565 assert((Binary & ARMII::D_BitShift) == 0 &&
1566 (Binary & ARMII::N_BitShift) == 0 &&
1567 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1568
1569 // Encode Dd / Sd.
1570 Binary |= encodeVFPRd(MI, OpIdx++);
1571
1572 // If this is a two-address operand, skip it, e.g. FMACD.
1573 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1574 ++OpIdx;
1575
1576 // Encode Dn / Sn.
1577 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001578 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001579
1580 if (OpIdx == TID.getNumOperands() ||
1581 TID.OpInfo[OpIdx].isPredicate() ||
1582 TID.OpInfo[OpIdx].isOptionalDef()) {
1583 // FCMPEZD etc. has only one operand.
1584 emitWordLE(Binary);
1585 return;
1586 }
1587
1588 // Encode Dm / Sm.
1589 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001590
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001591 emitWordLE(Binary);
1592}
1593
Bob Wilson87949d42010-03-17 21:16:45 +00001594void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001595 const TargetInstrDesc &TID = MI.getDesc();
1596 unsigned Form = TID.TSFlags & ARMII::FormMask;
1597
1598 // Part of binary is determined by TableGn.
1599 unsigned Binary = getBinaryCodeForInstr(MI);
1600
1601 // Set the conditional execution predicate
1602 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1603
1604 switch (Form) {
1605 default: break;
1606 case ARMII::VFPConv1Frm:
1607 case ARMII::VFPConv2Frm:
1608 case ARMII::VFPConv3Frm:
1609 // Encode Dd / Sd.
1610 Binary |= encodeVFPRd(MI, 0);
1611 break;
1612 case ARMII::VFPConv4Frm:
1613 // Encode Dn / Sn.
1614 Binary |= encodeVFPRn(MI, 0);
1615 break;
1616 case ARMII::VFPConv5Frm:
1617 // Encode Dm / Sm.
1618 Binary |= encodeVFPRm(MI, 0);
1619 break;
1620 }
1621
1622 switch (Form) {
1623 default: break;
1624 case ARMII::VFPConv1Frm:
1625 // Encode Dm / Sm.
1626 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001627 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001628 case ARMII::VFPConv2Frm:
1629 case ARMII::VFPConv3Frm:
1630 // Encode Dn / Sn.
1631 Binary |= encodeVFPRn(MI, 1);
1632 break;
1633 case ARMII::VFPConv4Frm:
1634 case ARMII::VFPConv5Frm:
1635 // Encode Dd / Sd.
1636 Binary |= encodeVFPRd(MI, 1);
1637 break;
1638 }
1639
1640 if (Form == ARMII::VFPConv5Frm)
1641 // Encode Dn / Sn.
1642 Binary |= encodeVFPRn(MI, 2);
1643 else if (Form == ARMII::VFPConv3Frm)
1644 // Encode Dm / Sm.
1645 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001646
1647 emitWordLE(Binary);
1648}
1649
Chris Lattner33fabd72010-02-02 21:48:51 +00001650void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001651 // Part of binary is determined by TableGn.
1652 unsigned Binary = getBinaryCodeForInstr(MI);
1653
1654 // Set the conditional execution predicate
1655 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1656
1657 unsigned OpIdx = 0;
1658
1659 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001660 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001661
1662 // Encode address base.
1663 const MachineOperand &Base = MI.getOperand(OpIdx++);
1664 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1665
1666 // If there is a non-zero immediate offset, encode it.
1667 if (Base.isReg()) {
1668 const MachineOperand &Offset = MI.getOperand(OpIdx);
1669 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1670 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1671 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001672 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001673 emitWordLE(Binary);
1674 return;
1675 }
1676 }
1677
1678 // If immediate offset is omitted, default to +0.
1679 Binary |= 1 << ARMII::U_BitShift;
1680
1681 emitWordLE(Binary);
1682}
1683
Bob Wilson87949d42010-03-17 21:16:45 +00001684void
1685ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001686 const TargetInstrDesc &TID = MI.getDesc();
1687 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1688
Evan Chengcd8e66a2008-11-11 21:48:44 +00001689 // Part of binary is determined by TableGn.
1690 unsigned Binary = getBinaryCodeForInstr(MI);
1691
1692 // Set the conditional execution predicate
1693 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1694
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001695 // Skip operand 0 of an instruction with base register update.
1696 unsigned OpIdx = 0;
1697 if (IsUpdating)
1698 ++OpIdx;
1699
Evan Chengcd8e66a2008-11-11 21:48:44 +00001700 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001701 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001702
1703 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001704 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1705 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001706
1707 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001708 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001709 Binary |= 0x1 << ARMII::W_BitShift;
1710
1711 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001712 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001713
Bob Wilsond4bfd542010-08-27 23:18:17 +00001714 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001715 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001716 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001717 const MachineOperand &MO = MI.getOperand(i);
1718 if (!MO.isReg() || MO.isImplicit())
1719 break;
1720 ++NumRegs;
1721 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001722 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1723 // Otherwise, it will be 0, in the case of 32-bit registers.
1724 if(Binary & 0x100)
1725 Binary |= NumRegs * 2;
1726 else
1727 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001728
1729 emitWordLE(Binary);
1730}
1731
Bob Wilson1a913ed2010-06-11 21:34:50 +00001732static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1733 unsigned RegD = MI.getOperand(OpIdx).getReg();
1734 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001735 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001736 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1737 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1738 return Binary;
1739}
1740
Bob Wilson5e7b6072010-06-25 22:40:46 +00001741static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1742 unsigned RegN = MI.getOperand(OpIdx).getReg();
1743 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001744 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001745 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1746 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1747 return Binary;
1748}
1749
Bob Wilson583a2a02010-06-25 21:17:19 +00001750static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1751 unsigned RegM = MI.getOperand(OpIdx).getReg();
1752 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001753 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001754 Binary |= (RegM & 0xf);
1755 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1756 return Binary;
1757}
1758
Bob Wilsond896a972010-06-28 21:12:19 +00001759/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1760/// data-processing instruction to the corresponding Thumb encoding.
1761static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1762 assert((Binary & 0xfe000000) == 0xf2000000 &&
1763 "not an ARM NEON data-processing instruction");
1764 unsigned UBit = (Binary >> 24) & 1;
1765 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1766}
1767
Bob Wilsond5a563d2010-06-29 17:34:07 +00001768void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001769 unsigned Binary = getBinaryCodeForInstr(MI);
1770
Bob Wilsond5a563d2010-06-29 17:34:07 +00001771 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1772 const TargetInstrDesc &TID = MI.getDesc();
1773 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1774 RegTOpIdx = 0;
1775 RegNOpIdx = 1;
1776 LnOpIdx = 2;
1777 } else { // ARMII::NSetLnFrm
1778 RegTOpIdx = 2;
1779 RegNOpIdx = 0;
1780 LnOpIdx = 3;
1781 }
1782
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001783 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001784 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001785
Bob Wilsond5a563d2010-06-29 17:34:07 +00001786 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001787 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001788 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001789 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001790
1791 unsigned LaneShift;
1792 if ((Binary & (1 << 22)) != 0)
1793 LaneShift = 0; // 8-bit elements
1794 else if ((Binary & (1 << 5)) != 0)
1795 LaneShift = 1; // 16-bit elements
1796 else
1797 LaneShift = 2; // 32-bit elements
1798
Bob Wilsond5a563d2010-06-29 17:34:07 +00001799 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001800 unsigned Opc1 = Lane >> 2;
1801 unsigned Opc2 = Lane & 3;
1802 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1803 Binary |= (Opc1 << 21);
1804 Binary |= (Opc2 << 5);
1805
1806 emitWordLE(Binary);
1807}
1808
Bob Wilson21773e72010-06-29 20:13:29 +00001809void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1810 unsigned Binary = getBinaryCodeForInstr(MI);
1811
1812 // Set the conditional execution predicate
1813 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1814
1815 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001816 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001817 Binary |= (RegT << ARMII::RegRdShift);
1818 Binary |= encodeNEONRn(MI, 0);
1819 emitWordLE(Binary);
1820}
1821
Bob Wilson583a2a02010-06-25 21:17:19 +00001822void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001823 unsigned Binary = getBinaryCodeForInstr(MI);
1824 // Destination register is encoded in Dd.
1825 Binary |= encodeNEONRd(MI, 0);
1826 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1827 unsigned Imm = MI.getOperand(1).getImm();
1828 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001829 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001830 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001831 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001832 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001833 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001834 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001835 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001836 emitWordLE(Binary);
1837}
1838
Bob Wilson583a2a02010-06-25 21:17:19 +00001839void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001840 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001841 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001842 // Destination register is encoded in Dd; source register in Dm.
1843 unsigned OpIdx = 0;
1844 Binary |= encodeNEONRd(MI, OpIdx++);
1845 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1846 ++OpIdx;
1847 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001848 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001849 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001850 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1851 emitWordLE(Binary);
1852}
1853
Bob Wilson5e7b6072010-06-25 22:40:46 +00001854void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1855 const TargetInstrDesc &TID = MI.getDesc();
1856 unsigned Binary = getBinaryCodeForInstr(MI);
1857 // Destination register is encoded in Dd; source registers in Dn and Dm.
1858 unsigned OpIdx = 0;
1859 Binary |= encodeNEONRd(MI, OpIdx++);
1860 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1861 ++OpIdx;
1862 Binary |= encodeNEONRn(MI, OpIdx++);
1863 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1864 ++OpIdx;
1865 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001866 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001867 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001868 // FIXME: This does not handle VMOVDneon or VMOVQ.
1869 emitWordLE(Binary);
1870}
1871
Evan Cheng7602e112008-09-02 06:52:38 +00001872#include "ARMGenCodeEmitter.inc"