blob: b905c19e11a1e9845d2c51320904578065282a7f [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020098static const int chv_rates[] = { 162000, 202500, 210000, 216000,
99 243000, 270000, 324000, 405000,
100 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200101static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300102
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700103/**
104 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
105 * @intel_dp: DP struct
106 *
107 * If a CPU or PCH DP output is attached to an eDP panel, this function
108 * will return true, and false otherwise.
109 */
110static bool is_edp(struct intel_dp *intel_dp)
111{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200112 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
113
114 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115}
116
Imre Deak68b4d822013-05-08 13:14:06 +0300117static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118{
Imre Deak68b4d822013-05-08 13:14:06 +0300119 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
120
121 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700122}
123
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127}
128
Chris Wilsonea5b2132010-08-04 13:50:23 +0100129static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300130static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100131static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300132static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300133static void vlv_steal_power_sequencer(struct drm_device *dev,
134 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200136static int
137intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700139 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140
141 switch (max_link_bw) {
142 case DP_LINK_BW_1_62:
143 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200144 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
148 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149 max_link_bw = DP_LINK_BW_1_62;
150 break;
151 }
152 return max_link_bw;
153}
154
Paulo Zanonieeb63242014-05-06 14:56:50 +0300155static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
156{
157 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
158 struct drm_device *dev = intel_dig_port->base.base.dev;
159 u8 source_max, sink_max;
160
161 source_max = 4;
162 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
163 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
164 source_max = 2;
165
166 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 return min(source_max, sink_max);
169}
170
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171/*
172 * The units on the numbers in the next two are... bizarre. Examples will
173 * make it clearer; this one parallels an example in the eDP spec.
174 *
175 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
176 *
177 * 270000 * 1 * 8 / 10 == 216000
178 *
179 * The actual data capacity of that configuration is 2.16Gbit/s, so the
180 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
181 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
182 * 119000. At 18bpp that's 2142000 kilobits per second.
183 *
184 * Thus the strange-looking division by 10 in intel_dp_link_required, to
185 * get the result in decakilobits instead of kilobits.
186 */
187
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188static int
Keith Packardc8982612012-01-25 08:16:25 -0800189intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400191 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192}
193
194static int
Dave Airliefe27d532010-06-30 11:46:17 +1000195intel_dp_max_data_rate(int max_link_clock, int max_lanes)
196{
197 return (max_link_clock * max_lanes * 8) / 10;
198}
199
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000200static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201intel_dp_mode_valid(struct drm_connector *connector,
202 struct drm_display_mode *mode)
203{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100204 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300205 struct intel_connector *intel_connector = to_intel_connector(connector);
206 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100207 int target_clock = mode->clock;
208 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209
Jani Nikuladd06f902012-10-19 14:51:50 +0300210 if (is_edp(intel_dp) && fixed_mode) {
211 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 return MODE_PANEL;
213
Jani Nikuladd06f902012-10-19 14:51:50 +0300214 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100215 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200216
217 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 }
219
Ville Syrjälä50fec212015-03-12 17:10:34 +0200220 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300221 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100222
223 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
224 mode_rate = intel_dp_link_required(target_clock, 18);
225
226 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200227 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700228
229 if (mode->clock < 10000)
230 return MODE_CLOCK_LOW;
231
Daniel Vetter0af78a22012-05-23 11:30:55 +0200232 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
233 return MODE_H_ILLEGAL;
234
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700235 return MODE_OK;
236}
237
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800238uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700239{
240 int i;
241 uint32_t v = 0;
242
243 if (src_bytes > 4)
244 src_bytes = 4;
245 for (i = 0; i < src_bytes; i++)
246 v |= ((uint32_t) src[i]) << ((3-i) * 8);
247 return v;
248}
249
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000250static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Jani Nikulabf13e812013-09-06 07:40:05 +0300293static void
294intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300295 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300296static void
297intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300298 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300299
Ville Syrjälä773538e82014-09-04 14:54:56 +0300300static void pps_lock(struct intel_dp *intel_dp)
301{
302 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
303 struct intel_encoder *encoder = &intel_dig_port->base;
304 struct drm_device *dev = encoder->base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum intel_display_power_domain power_domain;
307
308 /*
309 * See vlv_power_sequencer_reset() why we need
310 * a power domain reference here.
311 */
312 power_domain = intel_display_port_power_domain(encoder);
313 intel_display_power_get(dev_priv, power_domain);
314
315 mutex_lock(&dev_priv->pps_mutex);
316}
317
318static void pps_unlock(struct intel_dp *intel_dp)
319{
320 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
321 struct intel_encoder *encoder = &intel_dig_port->base;
322 struct drm_device *dev = encoder->base.dev;
323 struct drm_i915_private *dev_priv = dev->dev_private;
324 enum intel_display_power_domain power_domain;
325
326 mutex_unlock(&dev_priv->pps_mutex);
327
328 power_domain = intel_display_port_power_domain(encoder);
329 intel_display_power_put(dev_priv, power_domain);
330}
331
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332static void
333vlv_power_sequencer_kick(struct intel_dp *intel_dp)
334{
335 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
336 struct drm_device *dev = intel_dig_port->base.base.dev;
337 struct drm_i915_private *dev_priv = dev->dev_private;
338 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200339 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300340 uint32_t DP;
341
342 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
343 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
344 pipe_name(pipe), port_name(intel_dig_port->port)))
345 return;
346
347 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
348 pipe_name(pipe), port_name(intel_dig_port->port));
349
350 /* Preserve the BIOS-computed detected bit. This is
351 * supposed to be read-only.
352 */
353 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
354 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
355 DP |= DP_PORT_WIDTH(1);
356 DP |= DP_LINK_TRAIN_PAT_1;
357
358 if (IS_CHERRYVIEW(dev))
359 DP |= DP_PIPE_SELECT_CHV(pipe);
360 else if (pipe == PIPE_B)
361 DP |= DP_PIPEB_SELECT;
362
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
364
365 /*
366 * The DPLL for the pipe must be enabled for this to work.
367 * So enable temporarily it if it's not already enabled.
368 */
369 if (!pll_enabled)
370 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
371 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
372
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300373 /*
374 * Similar magic as in intel_dp_enable_port().
375 * We _must_ do this port enable + disable trick
376 * to make this power seqeuencer lock onto the port.
377 * Otherwise even VDD force bit won't work.
378 */
379 I915_WRITE(intel_dp->output_reg, DP);
380 POSTING_READ(intel_dp->output_reg);
381
382 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
383 POSTING_READ(intel_dp->output_reg);
384
385 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
386 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200387
388 if (!pll_enabled)
389 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300390}
391
Jani Nikulabf13e812013-09-06 07:40:05 +0300392static enum pipe
393vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
394{
395 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300396 struct drm_device *dev = intel_dig_port->base.base.dev;
397 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300398 struct intel_encoder *encoder;
399 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300400 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300402 lockdep_assert_held(&dev_priv->pps_mutex);
403
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300404 /* We should never land here with regular DP ports */
405 WARN_ON(!is_edp(intel_dp));
406
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300407 if (intel_dp->pps_pipe != INVALID_PIPE)
408 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300409
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300410 /*
411 * We don't have power sequencer currently.
412 * Pick one that's not used by other ports.
413 */
414 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
415 base.head) {
416 struct intel_dp *tmp;
417
418 if (encoder->type != INTEL_OUTPUT_EDP)
419 continue;
420
421 tmp = enc_to_intel_dp(&encoder->base);
422
423 if (tmp->pps_pipe != INVALID_PIPE)
424 pipes &= ~(1 << tmp->pps_pipe);
425 }
426
427 /*
428 * Didn't find one. This should not happen since there
429 * are two power sequencers and up to two eDP ports.
430 */
431 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300432 pipe = PIPE_A;
433 else
434 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300435
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300436 vlv_steal_power_sequencer(dev, pipe);
437 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
439 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
440 pipe_name(intel_dp->pps_pipe),
441 port_name(intel_dig_port->port));
442
443 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300444 intel_dp_init_panel_power_sequencer(dev, intel_dp);
445 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300446
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300447 /*
448 * Even vdd force doesn't work until we've made
449 * the power sequencer lock in on the port.
450 */
451 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300452
453 return intel_dp->pps_pipe;
454}
455
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300456typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
457 enum pipe pipe);
458
459static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
460 enum pipe pipe)
461{
462 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
463}
464
465static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
468 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
469}
470
471static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
472 enum pipe pipe)
473{
474 return true;
475}
476
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300477static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300478vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
479 enum port port,
480 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300481{
Jani Nikulabf13e812013-09-06 07:40:05 +0300482 enum pipe pipe;
483
Jani Nikulabf13e812013-09-06 07:40:05 +0300484 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
485 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
486 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300487
488 if (port_sel != PANEL_PORT_SELECT_VLV(port))
489 continue;
490
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300491 if (!pipe_check(dev_priv, pipe))
492 continue;
493
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300494 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300495 }
496
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300497 return INVALID_PIPE;
498}
499
500static void
501vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
502{
503 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
504 struct drm_device *dev = intel_dig_port->base.base.dev;
505 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300506 enum port port = intel_dig_port->port;
507
508 lockdep_assert_held(&dev_priv->pps_mutex);
509
510 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300511 /* first pick one where the panel is on */
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_has_pp_on);
514 /* didn't find one? pick one where vdd is on */
515 if (intel_dp->pps_pipe == INVALID_PIPE)
516 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
517 vlv_pipe_has_vdd_on);
518 /* didn't find one? pick one with just the correct port */
519 if (intel_dp->pps_pipe == INVALID_PIPE)
520 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
521 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300522
523 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
524 if (intel_dp->pps_pipe == INVALID_PIPE) {
525 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
526 port_name(port));
527 return;
528 }
529
530 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
531 port_name(port), pipe_name(intel_dp->pps_pipe));
532
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300533 intel_dp_init_panel_power_sequencer(dev, intel_dp);
534 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300535}
536
Ville Syrjälä773538e82014-09-04 14:54:56 +0300537void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
538{
539 struct drm_device *dev = dev_priv->dev;
540 struct intel_encoder *encoder;
541
542 if (WARN_ON(!IS_VALLEYVIEW(dev)))
543 return;
544
545 /*
546 * We can't grab pps_mutex here due to deadlock with power_domain
547 * mutex when power_domain functions are called while holding pps_mutex.
548 * That also means that in order to use pps_pipe the code needs to
549 * hold both a power domain reference and pps_mutex, and the power domain
550 * reference get/put must be done while _not_ holding pps_mutex.
551 * pps_{lock,unlock}() do these steps in the correct order, so one
552 * should use them always.
553 */
554
555 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
556 struct intel_dp *intel_dp;
557
558 if (encoder->type != INTEL_OUTPUT_EDP)
559 continue;
560
561 intel_dp = enc_to_intel_dp(&encoder->base);
562 intel_dp->pps_pipe = INVALID_PIPE;
563 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300564}
565
566static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
567{
568 struct drm_device *dev = intel_dp_to_dev(intel_dp);
569
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530570 if (IS_BROXTON(dev))
571 return BXT_PP_CONTROL(0);
572 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300573 return PCH_PP_CONTROL;
574 else
575 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
576}
577
578static u32 _pp_stat_reg(struct intel_dp *intel_dp)
579{
580 struct drm_device *dev = intel_dp_to_dev(intel_dp);
581
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530582 if (IS_BROXTON(dev))
583 return BXT_PP_STATUS(0);
584 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300585 return PCH_PP_STATUS;
586 else
587 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
588}
589
Clint Taylor01527b32014-07-07 13:01:46 -0700590/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
591 This function only applicable when panel PM state is not to be tracked */
592static int edp_notify_handler(struct notifier_block *this, unsigned long code,
593 void *unused)
594{
595 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
596 edp_notifier);
597 struct drm_device *dev = intel_dp_to_dev(intel_dp);
598 struct drm_i915_private *dev_priv = dev->dev_private;
599 u32 pp_div;
600 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700601
602 if (!is_edp(intel_dp) || code != SYS_RESTART)
603 return 0;
604
Ville Syrjälä773538e82014-09-04 14:54:56 +0300605 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300606
Clint Taylor01527b32014-07-07 13:01:46 -0700607 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300608 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
609
Clint Taylor01527b32014-07-07 13:01:46 -0700610 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
611 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
612 pp_div = I915_READ(pp_div_reg);
613 pp_div &= PP_REFERENCE_DIVIDER_MASK;
614
615 /* 0x1F write to PP_DIV_REG sets max cycle delay */
616 I915_WRITE(pp_div_reg, pp_div | 0x1F);
617 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
618 msleep(intel_dp->panel_power_cycle_delay);
619 }
620
Ville Syrjälä773538e82014-09-04 14:54:56 +0300621 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300622
Clint Taylor01527b32014-07-07 13:01:46 -0700623 return 0;
624}
625
Daniel Vetter4be73782014-01-17 14:39:48 +0100626static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700627{
Paulo Zanoni30add222012-10-26 19:05:45 -0200628 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700629 struct drm_i915_private *dev_priv = dev->dev_private;
630
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300631 lockdep_assert_held(&dev_priv->pps_mutex);
632
Ville Syrjälä9a423562014-10-16 21:29:48 +0300633 if (IS_VALLEYVIEW(dev) &&
634 intel_dp->pps_pipe == INVALID_PIPE)
635 return false;
636
Jani Nikulabf13e812013-09-06 07:40:05 +0300637 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700638}
639
Daniel Vetter4be73782014-01-17 14:39:48 +0100640static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700641{
Paulo Zanoni30add222012-10-26 19:05:45 -0200642 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700643 struct drm_i915_private *dev_priv = dev->dev_private;
644
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300645 lockdep_assert_held(&dev_priv->pps_mutex);
646
Ville Syrjälä9a423562014-10-16 21:29:48 +0300647 if (IS_VALLEYVIEW(dev) &&
648 intel_dp->pps_pipe == INVALID_PIPE)
649 return false;
650
Ville Syrjälä773538e82014-09-04 14:54:56 +0300651 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700652}
653
Keith Packard9b984da2011-09-19 13:54:47 -0700654static void
655intel_dp_check_edp(struct intel_dp *intel_dp)
656{
Paulo Zanoni30add222012-10-26 19:05:45 -0200657 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700658 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700659
Keith Packard9b984da2011-09-19 13:54:47 -0700660 if (!is_edp(intel_dp))
661 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700662
Daniel Vetter4be73782014-01-17 14:39:48 +0100663 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700664 WARN(1, "eDP powered off while attempting aux channel communication.\n");
665 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300666 I915_READ(_pp_stat_reg(intel_dp)),
667 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700668 }
669}
670
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100671static uint32_t
672intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
673{
674 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
675 struct drm_device *dev = intel_dig_port->base.base.dev;
676 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300677 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100678 uint32_t status;
679 bool done;
680
Daniel Vetteref04f002012-12-01 21:03:59 +0100681#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100682 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300683 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300684 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100685 else
686 done = wait_for_atomic(C, 10) == 0;
687 if (!done)
688 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
689 has_aux_irq);
690#undef C
691
692 return status;
693}
694
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000695static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
696{
697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
698 struct drm_device *dev = intel_dig_port->base.base.dev;
699
700 /*
701 * The clock divider is based off the hrawclk, and would like to run at
702 * 2MHz. So, take the hrawclk value and divide by 2 and use that
703 */
704 return index ? 0 : intel_hrawclk(dev) / 2;
705}
706
707static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
708{
709 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
710 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300711 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000712
713 if (index)
714 return 0;
715
716 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä05024da2015-06-03 15:45:08 +0300717 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
718
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 } else {
720 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
721 }
722}
723
724static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300725{
726 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
727 struct drm_device *dev = intel_dig_port->base.base.dev;
728 struct drm_i915_private *dev_priv = dev->dev_private;
729
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000730 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100731 if (index)
732 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300733 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300734 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
735 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100736 switch (index) {
737 case 0: return 63;
738 case 1: return 72;
739 default: return 0;
740 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000741 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100742 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300743 }
744}
745
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000746static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
747{
748 return index ? 0 : 100;
749}
750
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000751static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
752{
753 /*
754 * SKL doesn't need us to program the AUX clock divider (Hardware will
755 * derive the clock from CDCLK automatically). We still implement the
756 * get_aux_clock_divider vfunc to plug-in into the existing code.
757 */
758 return index ? 0 : 1;
759}
760
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000761static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
762 bool has_aux_irq,
763 int send_bytes,
764 uint32_t aux_clock_divider)
765{
766 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
767 struct drm_device *dev = intel_dig_port->base.base.dev;
768 uint32_t precharge, timeout;
769
770 if (IS_GEN6(dev))
771 precharge = 3;
772 else
773 precharge = 5;
774
775 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
776 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
777 else
778 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
779
780 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000781 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000782 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000783 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000784 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000785 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000786 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
787 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000788 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000789}
790
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000791static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
792 bool has_aux_irq,
793 int send_bytes,
794 uint32_t unused)
795{
796 return DP_AUX_CH_CTL_SEND_BUSY |
797 DP_AUX_CH_CTL_DONE |
798 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
799 DP_AUX_CH_CTL_TIME_OUT_ERROR |
800 DP_AUX_CH_CTL_TIME_OUT_1600us |
801 DP_AUX_CH_CTL_RECEIVE_ERROR |
802 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
803 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
804}
805
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100807intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200808 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 uint8_t *recv, int recv_size)
810{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200811 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
812 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300814 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700815 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100816 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100817 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700818 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000819 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100820 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200821 bool vdd;
822
Ville Syrjälä773538e82014-09-04 14:54:56 +0300823 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300824
Ville Syrjälä72c35002014-08-18 22:16:00 +0300825 /*
826 * We will be called with VDD already enabled for dpcd/edid/oui reads.
827 * In such cases we want to leave VDD enabled and it's up to upper layers
828 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
829 * ourselves.
830 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300831 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100832
833 /* dp aux is extremely sensitive to irq latency, hence request the
834 * lowest possible wakeup latency and so prevent the cpu from going into
835 * deep sleep states.
836 */
837 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700838
Keith Packard9b984da2011-09-19 13:54:47 -0700839 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800840
Paulo Zanonic67a4702013-08-19 13:18:09 -0300841 intel_aux_display_runtime_get(dev_priv);
842
Jesse Barnes11bee432011-08-01 15:02:20 -0700843 /* Try to wait for any previous AUX channel activity */
844 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100845 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700846 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
847 break;
848 msleep(1);
849 }
850
851 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300852 static u32 last_status = -1;
853 const u32 status = I915_READ(ch_ctl);
854
855 if (status != last_status) {
856 WARN(1, "dp_aux_ch not started status 0x%08x\n",
857 status);
858 last_status = status;
859 }
860
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100861 ret = -EBUSY;
862 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100863 }
864
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300865 /* Only 5 data registers! */
866 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
867 ret = -E2BIG;
868 goto out;
869 }
870
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000871 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000872 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
873 has_aux_irq,
874 send_bytes,
875 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000876
Chris Wilsonbc866252013-07-21 16:00:03 +0100877 /* Must try at least 3 times according to DP spec */
878 for (try = 0; try < 5; try++) {
879 /* Load the send data into the aux channel data registers */
880 for (i = 0; i < send_bytes; i += 4)
881 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800882 intel_dp_pack_aux(send + i,
883 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400884
Chris Wilsonbc866252013-07-21 16:00:03 +0100885 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000886 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100887
Chris Wilsonbc866252013-07-21 16:00:03 +0100888 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400889
Chris Wilsonbc866252013-07-21 16:00:03 +0100890 /* Clear done status and any errors */
891 I915_WRITE(ch_ctl,
892 status |
893 DP_AUX_CH_CTL_DONE |
894 DP_AUX_CH_CTL_TIME_OUT_ERROR |
895 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400896
Todd Previte74ebf292015-04-15 08:38:41 -0700897 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100898 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700899
900 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
901 * 400us delay required for errors and timeouts
902 * Timeout errors from the HW already meet this
903 * requirement so skip to next iteration
904 */
905 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
906 usleep_range(400, 500);
907 continue;
908 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100909 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700910 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100911 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700912 }
913
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700914 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700915 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100916 ret = -EBUSY;
917 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700918 }
919
Jim Bridee058c942015-05-27 10:21:48 -0700920done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700921 /* Check for timeout or receive error.
922 * Timeouts occur when the sink is not connected
923 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700924 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700925 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100926 ret = -EIO;
927 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700928 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700929
930 /* Timeouts occur when the device isn't connected, so they're
931 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700932 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800933 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100934 ret = -ETIMEDOUT;
935 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700936 }
937
938 /* Unload any bytes sent back from the other side */
939 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
940 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700941 if (recv_bytes > recv_size)
942 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400943
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100944 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800945 intel_dp_unpack_aux(I915_READ(ch_data + i),
946 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700947
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100948 ret = recv_bytes;
949out:
950 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300951 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100952
Jani Nikula884f19e2014-03-14 16:51:14 +0200953 if (vdd)
954 edp_panel_vdd_off(intel_dp, false);
955
Ville Syrjälä773538e82014-09-04 14:54:56 +0300956 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300957
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100958 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700959}
960
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300961#define BARE_ADDRESS_SIZE 3
962#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200963static ssize_t
964intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200966 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
967 uint8_t txbuf[20], rxbuf[20];
968 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700969 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200971 txbuf[0] = (msg->request << 4) |
972 ((msg->address >> 16) & 0xf);
973 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200974 txbuf[2] = msg->address & 0xff;
975 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300976
Jani Nikula9d1a1032014-03-14 16:51:15 +0200977 switch (msg->request & ~DP_AUX_I2C_MOT) {
978 case DP_AUX_NATIVE_WRITE:
979 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300980 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200981 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200982
Jani Nikula9d1a1032014-03-14 16:51:15 +0200983 if (WARN_ON(txsize > 20))
984 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700985
Jani Nikula9d1a1032014-03-14 16:51:15 +0200986 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700987
Jani Nikula9d1a1032014-03-14 16:51:15 +0200988 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
989 if (ret > 0) {
990 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700991
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200992 if (ret > 1) {
993 /* Number of bytes written in a short write. */
994 ret = clamp_t(int, rxbuf[1], 0, msg->size);
995 } else {
996 /* Return payload size. */
997 ret = msg->size;
998 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001000 break;
1001
1002 case DP_AUX_NATIVE_READ:
1003 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001004 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001005 rxsize = msg->size + 1;
1006
1007 if (WARN_ON(rxsize > 20))
1008 return -E2BIG;
1009
1010 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1011 if (ret > 0) {
1012 msg->reply = rxbuf[0] >> 4;
1013 /*
1014 * Assume happy day, and copy the data. The caller is
1015 * expected to check msg->reply before touching it.
1016 *
1017 * Return payload size.
1018 */
1019 ret--;
1020 memcpy(msg->buffer, rxbuf + 1, ret);
1021 }
1022 break;
1023
1024 default:
1025 ret = -EINVAL;
1026 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001028
Jani Nikula9d1a1032014-03-14 16:51:15 +02001029 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001030}
1031
Jani Nikula9d1a1032014-03-14 16:51:15 +02001032static void
1033intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001034{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001035 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001036 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula33ad6622014-03-14 16:51:16 +02001037 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1038 enum port port = intel_dig_port->port;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001039 struct ddi_vbt_port_info *info = &dev_priv->vbt.ddi_port_info[port];
Jani Nikula0b998362014-03-14 16:51:17 +02001040 const char *name = NULL;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001041 uint32_t porte_aux_ctl_reg = DPA_AUX_CH_CTL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001042 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001043
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001044 /* On SKL we don't have Aux for port E so we rely on VBT to set
1045 * a proper alternate aux channel.
1046 */
1047 if (IS_SKYLAKE(dev) && port == PORT_E) {
1048 switch (info->alternate_aux_channel) {
1049 case DP_AUX_B:
1050 porte_aux_ctl_reg = DPB_AUX_CH_CTL;
1051 break;
1052 case DP_AUX_C:
1053 porte_aux_ctl_reg = DPC_AUX_CH_CTL;
1054 break;
1055 case DP_AUX_D:
1056 porte_aux_ctl_reg = DPD_AUX_CH_CTL;
1057 break;
1058 case DP_AUX_A:
1059 default:
1060 porte_aux_ctl_reg = DPA_AUX_CH_CTL;
1061 }
1062 }
1063
Jani Nikula33ad6622014-03-14 16:51:16 +02001064 switch (port) {
1065 case PORT_A:
1066 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001067 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001068 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001069 case PORT_B:
1070 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001071 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001072 break;
1073 case PORT_C:
1074 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001075 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001076 break;
1077 case PORT_D:
1078 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001079 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001080 break;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001081 case PORT_E:
1082 intel_dp->aux_ch_ctl_reg = porte_aux_ctl_reg;
1083 name = "DPDDC-E";
1084 break;
Dave Airlieab2c0672009-12-04 10:55:24 +10001085 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001086 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001087 }
1088
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001089 /*
1090 * The AUX_CTL register is usually DP_CTL + 0x10.
1091 *
1092 * On Haswell and Broadwell though:
1093 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1094 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1095 *
1096 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1097 */
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001098 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev) && port != PORT_E)
Jani Nikula33ad6622014-03-14 16:51:16 +02001099 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001100
Jani Nikula0b998362014-03-14 16:51:17 +02001101 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001102 intel_dp->aux.dev = dev->dev;
1103 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001104
Jani Nikula0b998362014-03-14 16:51:17 +02001105 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1106 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001107
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001108 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001109 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001110 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001111 name, ret);
1112 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001113 }
David Flynn8316f332010-12-08 16:10:21 +00001114
Jani Nikula0b998362014-03-14 16:51:17 +02001115 ret = sysfs_create_link(&connector->base.kdev->kobj,
1116 &intel_dp->aux.ddc.dev.kobj,
1117 intel_dp->aux.ddc.dev.kobj.name);
1118 if (ret < 0) {
1119 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001120 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001121 }
1122}
1123
Imre Deak80f65de2014-02-11 17:12:49 +02001124static void
1125intel_dp_connector_unregister(struct intel_connector *intel_connector)
1126{
1127 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1128
Dave Airlie0e32b392014-05-02 14:02:48 +10001129 if (!intel_connector->mst_port)
1130 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1131 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001132 intel_connector_unregister(intel_connector);
1133}
1134
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001135static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001136skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001137{
1138 u32 ctrl1;
1139
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001140 memset(&pipe_config->dpll_hw_state, 0,
1141 sizeof(pipe_config->dpll_hw_state));
1142
Damien Lespiau5416d872014-11-14 17:24:33 +00001143 pipe_config->ddi_pll_sel = SKL_DPLL0;
1144 pipe_config->dpll_hw_state.cfgcr1 = 0;
1145 pipe_config->dpll_hw_state.cfgcr2 = 0;
1146
1147 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001148 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301149 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001150 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001151 SKL_DPLL0);
1152 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301153 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001154 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001155 SKL_DPLL0);
1156 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301157 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001158 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001159 SKL_DPLL0);
1160 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301161 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001162 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301163 SKL_DPLL0);
1164 break;
1165 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1166 results in CDCLK change. Need to handle the change of CDCLK by
1167 disabling pipes and re-enabling them */
1168 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001169 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301170 SKL_DPLL0);
1171 break;
1172 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001173 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301174 SKL_DPLL0);
1175 break;
1176
Damien Lespiau5416d872014-11-14 17:24:33 +00001177 }
1178 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1179}
1180
1181static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001182hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001183{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001184 memset(&pipe_config->dpll_hw_state, 0,
1185 sizeof(pipe_config->dpll_hw_state));
1186
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001187 switch (pipe_config->port_clock / 2) {
1188 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001189 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1190 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001191 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001192 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1193 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001194 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001195 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1196 break;
1197 }
1198}
1199
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301200static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001201intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301202{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001203 if (intel_dp->num_sink_rates) {
1204 *sink_rates = intel_dp->sink_rates;
1205 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301206 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001207
1208 *sink_rates = default_rates;
1209
1210 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301211}
1212
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301213static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001214intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301215{
Sonika Jindal64987fc2015-05-26 17:50:13 +05301216 if (IS_BROXTON(dev)) {
1217 *source_rates = bxt_rates;
1218 return ARRAY_SIZE(bxt_rates);
1219 } else if (IS_SKYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301220 *source_rates = skl_rates;
1221 return ARRAY_SIZE(skl_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001222 } else if (IS_CHERRYVIEW(dev)) {
1223 *source_rates = chv_rates;
1224 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301225 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001226
1227 *source_rates = default_rates;
1228
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001229 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1230 /* WaDisableHBR2:skl */
1231 return (DP_LINK_BW_2_7 >> 3) + 1;
1232 else if (INTEL_INFO(dev)->gen >= 8 ||
1233 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1234 return (DP_LINK_BW_5_4 >> 3) + 1;
1235 else
1236 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301237}
1238
Daniel Vetter0e503382014-07-04 11:26:04 -03001239static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001240intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001241 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001242{
1243 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001244 const struct dp_link_dpll *divisor = NULL;
1245 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001246
1247 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001248 divisor = gen4_dpll;
1249 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001250 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001251 divisor = pch_dpll;
1252 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001253 } else if (IS_CHERRYVIEW(dev)) {
1254 divisor = chv_dpll;
1255 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001256 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001257 divisor = vlv_dpll;
1258 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001259 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001260
1261 if (divisor && count) {
1262 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001263 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001264 pipe_config->dpll = divisor[i].dpll;
1265 pipe_config->clock_set = true;
1266 break;
1267 }
1268 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001269 }
1270}
1271
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001272static int intersect_rates(const int *source_rates, int source_len,
1273 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001274 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301275{
1276 int i = 0, j = 0, k = 0;
1277
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301278 while (i < source_len && j < sink_len) {
1279 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001280 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1281 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001282 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301283 ++k;
1284 ++i;
1285 ++j;
1286 } else if (source_rates[i] < sink_rates[j]) {
1287 ++i;
1288 } else {
1289 ++j;
1290 }
1291 }
1292 return k;
1293}
1294
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001295static int intel_dp_common_rates(struct intel_dp *intel_dp,
1296 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001297{
1298 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1299 const int *source_rates, *sink_rates;
1300 int source_len, sink_len;
1301
1302 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1303 source_len = intel_dp_source_rates(dev, &source_rates);
1304
1305 return intersect_rates(source_rates, source_len,
1306 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001307 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001308}
1309
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001310static void snprintf_int_array(char *str, size_t len,
1311 const int *array, int nelem)
1312{
1313 int i;
1314
1315 str[0] = '\0';
1316
1317 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001318 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001319 if (r >= len)
1320 return;
1321 str += r;
1322 len -= r;
1323 }
1324}
1325
1326static void intel_dp_print_rates(struct intel_dp *intel_dp)
1327{
1328 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1329 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001330 int source_len, sink_len, common_len;
1331 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001332 char str[128]; /* FIXME: too big for stack? */
1333
1334 if ((drm_debug & DRM_UT_KMS) == 0)
1335 return;
1336
1337 source_len = intel_dp_source_rates(dev, &source_rates);
1338 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1339 DRM_DEBUG_KMS("source rates: %s\n", str);
1340
1341 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1342 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1343 DRM_DEBUG_KMS("sink rates: %s\n", str);
1344
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001345 common_len = intel_dp_common_rates(intel_dp, common_rates);
1346 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1347 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001348}
1349
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001350static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301351{
1352 int i = 0;
1353
1354 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1355 if (find == rates[i])
1356 break;
1357
1358 return i;
1359}
1360
Ville Syrjälä50fec212015-03-12 17:10:34 +02001361int
1362intel_dp_max_link_rate(struct intel_dp *intel_dp)
1363{
1364 int rates[DP_MAX_SUPPORTED_RATES] = {};
1365 int len;
1366
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001367 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001368 if (WARN_ON(len <= 0))
1369 return 162000;
1370
1371 return rates[rate_to_index(0, rates) - 1];
1372}
1373
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001374int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1375{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001376 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001377}
1378
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001379static void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1380 uint8_t *link_bw, uint8_t *rate_select)
1381{
1382 if (intel_dp->num_sink_rates) {
1383 *link_bw = 0;
1384 *rate_select =
1385 intel_dp_rate_select(intel_dp, port_clock);
1386 } else {
1387 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1388 *rate_select = 0;
1389 }
1390}
1391
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001392bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001393intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001394 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001395{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001396 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001397 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001398 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001399 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001400 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001401 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001402 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001403 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001404 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001405 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001406 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001407 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301408 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001409 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001410 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001411 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1412 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001413 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301414
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001415 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301416
1417 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001418 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301419
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001420 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001421
Imre Deakbc7d38a2013-05-16 14:40:36 +03001422 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001423 pipe_config->has_pch_encoder = true;
1424
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001425 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001426 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001427 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001428
Jani Nikuladd06f902012-10-19 14:51:50 +03001429 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1430 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1431 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001432
1433 if (INTEL_INFO(dev)->gen >= 9) {
1434 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001435 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001436 if (ret)
1437 return ret;
1438 }
1439
Jesse Barnes2dd24552013-04-25 12:55:01 -07001440 if (!HAS_PCH_SPLIT(dev))
1441 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1442 intel_connector->panel.fitting_mode);
1443 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001444 intel_pch_panel_fitting(intel_crtc, pipe_config,
1445 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001446 }
1447
Daniel Vettercb1793c2012-06-04 18:39:21 +02001448 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001449 return false;
1450
Daniel Vetter083f9562012-04-20 20:23:49 +02001451 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301452 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001453 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001454 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001455
Daniel Vetter36008362013-03-27 00:44:59 +01001456 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1457 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001458 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001459 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301460
1461 /* Get bpp from vbt only for panels that dont have bpp in edid */
1462 if (intel_connector->base.display_info.bpc == 0 &&
1463 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001464 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1465 dev_priv->vbt.edp_bpp);
1466 bpp = dev_priv->vbt.edp_bpp;
1467 }
1468
Jani Nikula344c5bb2014-09-09 11:25:13 +03001469 /*
1470 * Use the maximum clock and number of lanes the eDP panel
1471 * advertizes being capable of. The panels are generally
1472 * designed to support only a single clock and lane
1473 * configuration, and typically these values correspond to the
1474 * native resolution of the panel.
1475 */
1476 min_lane_count = max_lane_count;
1477 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001478 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001479
Daniel Vetter36008362013-03-27 00:44:59 +01001480 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001481 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1482 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001483
Dave Airliec6930992014-07-14 11:04:39 +10001484 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301485 for (lane_count = min_lane_count;
1486 lane_count <= max_lane_count;
1487 lane_count <<= 1) {
1488
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001489 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001490 link_avail = intel_dp_max_data_rate(link_clock,
1491 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001492
Daniel Vetter36008362013-03-27 00:44:59 +01001493 if (mode_rate <= link_avail) {
1494 goto found;
1495 }
1496 }
1497 }
1498 }
1499
1500 return false;
1501
1502found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001503 if (intel_dp->color_range_auto) {
1504 /*
1505 * See:
1506 * CEA-861-E - 5.1 Default Encoding Parameters
1507 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1508 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001509 pipe_config->limited_color_range =
1510 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1511 } else {
1512 pipe_config->limited_color_range =
1513 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001514 }
1515
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001516 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301517
Daniel Vetter657445f2013-05-04 10:09:18 +02001518 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001519 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001520
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001521 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1522 &link_bw, &rate_select);
1523
1524 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1525 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001526 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001527 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1528 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001529
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001530 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001531 adjusted_mode->crtc_clock,
1532 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001533 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001534
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301535 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301536 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001537 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301538 intel_link_compute_m_n(bpp, lane_count,
1539 intel_connector->panel.downclock_mode->clock,
1540 pipe_config->port_clock,
1541 &pipe_config->dp_m2_n2);
1542 }
1543
Damien Lespiau5416d872014-11-14 17:24:33 +00001544 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001545 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301546 else if (IS_BROXTON(dev))
1547 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001548 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001549 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001550 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001551 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001552
Daniel Vetter36008362013-03-27 00:44:59 +01001553 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001554}
1555
Daniel Vetter7c62a162013-06-01 17:16:20 +02001556static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001557{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001558 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1559 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1560 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001561 struct drm_i915_private *dev_priv = dev->dev_private;
1562 u32 dpa_ctl;
1563
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001564 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1565 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001566 dpa_ctl = I915_READ(DP_A);
1567 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1568
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001569 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001570 /* For a long time we've carried around a ILK-DevA w/a for the
1571 * 160MHz clock. If we're really unlucky, it's still required.
1572 */
1573 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001574 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001575 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001576 } else {
1577 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001578 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001579 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001580
Daniel Vetterea9b6002012-11-29 15:59:31 +01001581 I915_WRITE(DP_A, dpa_ctl);
1582
1583 POSTING_READ(DP_A);
1584 udelay(500);
1585}
1586
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001587static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001588{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001589 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001590 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001591 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001592 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001593 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001594 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001595
Keith Packard417e8222011-11-01 19:54:11 -07001596 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001597 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001598 *
1599 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001600 * SNB CPU
1601 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001602 * CPT PCH
1603 *
1604 * IBX PCH and CPU are the same for almost everything,
1605 * except that the CPU DP PLL is configured in this
1606 * register
1607 *
1608 * CPT PCH is quite different, having many bits moved
1609 * to the TRANS_DP_CTL register instead. That
1610 * configuration happens (oddly) in ironlake_pch_enable
1611 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001612
Keith Packard417e8222011-11-01 19:54:11 -07001613 /* Preserve the BIOS-computed detected bit. This is
1614 * supposed to be read-only.
1615 */
1616 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001617
Keith Packard417e8222011-11-01 19:54:11 -07001618 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001619 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001620 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001621
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001622 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001623 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001624
Keith Packard417e8222011-11-01 19:54:11 -07001625 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001626
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001627 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001628 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1629 intel_dp->DP |= DP_SYNC_HS_HIGH;
1630 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1631 intel_dp->DP |= DP_SYNC_VS_HIGH;
1632 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1633
Jani Nikula6aba5b62013-10-04 15:08:10 +03001634 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001635 intel_dp->DP |= DP_ENHANCED_FRAMING;
1636
Daniel Vetter7c62a162013-06-01 17:16:20 +02001637 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001638 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001639 u32 trans_dp;
1640
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001641 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001642
1643 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1644 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1645 trans_dp |= TRANS_DP_ENH_FRAMING;
1646 else
1647 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1648 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001649 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001650 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1651 crtc->config->limited_color_range)
1652 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001653
1654 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1655 intel_dp->DP |= DP_SYNC_HS_HIGH;
1656 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1657 intel_dp->DP |= DP_SYNC_VS_HIGH;
1658 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1659
Jani Nikula6aba5b62013-10-04 15:08:10 +03001660 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001661 intel_dp->DP |= DP_ENHANCED_FRAMING;
1662
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001663 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001664 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001665 else if (crtc->pipe == PIPE_B)
1666 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001667 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001668}
1669
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001670#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1671#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001672
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001673#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1674#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001675
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001676#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1677#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001678
Daniel Vetter4be73782014-01-17 14:39:48 +01001679static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001680 u32 mask,
1681 u32 value)
1682{
Paulo Zanoni30add222012-10-26 19:05:45 -02001683 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001684 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001685 u32 pp_stat_reg, pp_ctrl_reg;
1686
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001687 lockdep_assert_held(&dev_priv->pps_mutex);
1688
Jani Nikulabf13e812013-09-06 07:40:05 +03001689 pp_stat_reg = _pp_stat_reg(intel_dp);
1690 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001691
1692 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001693 mask, value,
1694 I915_READ(pp_stat_reg),
1695 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001696
Jesse Barnes453c5422013-03-28 09:55:41 -07001697 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001698 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001699 I915_READ(pp_stat_reg),
1700 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001701 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001702
1703 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001704}
1705
Daniel Vetter4be73782014-01-17 14:39:48 +01001706static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001707{
1708 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001709 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001710}
1711
Daniel Vetter4be73782014-01-17 14:39:48 +01001712static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001713{
Keith Packardbd943152011-09-18 23:09:52 -07001714 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001715 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001716}
Keith Packardbd943152011-09-18 23:09:52 -07001717
Daniel Vetter4be73782014-01-17 14:39:48 +01001718static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001719{
1720 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001721
1722 /* When we disable the VDD override bit last we have to do the manual
1723 * wait. */
1724 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1725 intel_dp->panel_power_cycle_delay);
1726
Daniel Vetter4be73782014-01-17 14:39:48 +01001727 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001728}
Keith Packardbd943152011-09-18 23:09:52 -07001729
Daniel Vetter4be73782014-01-17 14:39:48 +01001730static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001731{
1732 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1733 intel_dp->backlight_on_delay);
1734}
1735
Daniel Vetter4be73782014-01-17 14:39:48 +01001736static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001737{
1738 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1739 intel_dp->backlight_off_delay);
1740}
Keith Packard99ea7122011-11-01 19:57:50 -07001741
Keith Packard832dd3c2011-11-01 19:34:06 -07001742/* Read the current pp_control value, unlocking the register if it
1743 * is locked
1744 */
1745
Jesse Barnes453c5422013-03-28 09:55:41 -07001746static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001747{
Jesse Barnes453c5422013-03-28 09:55:41 -07001748 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1749 struct drm_i915_private *dev_priv = dev->dev_private;
1750 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001751
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001752 lockdep_assert_held(&dev_priv->pps_mutex);
1753
Jani Nikulabf13e812013-09-06 07:40:05 +03001754 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301755 if (!IS_BROXTON(dev)) {
1756 control &= ~PANEL_UNLOCK_MASK;
1757 control |= PANEL_UNLOCK_REGS;
1758 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001759 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001760}
1761
Ville Syrjälä951468f2014-09-04 14:55:31 +03001762/*
1763 * Must be paired with edp_panel_vdd_off().
1764 * Must hold pps_mutex around the whole on/off sequence.
1765 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1766 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001767static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001768{
Paulo Zanoni30add222012-10-26 19:05:45 -02001769 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001770 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1771 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001772 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001773 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001774 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001775 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001776 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001777
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001778 lockdep_assert_held(&dev_priv->pps_mutex);
1779
Keith Packard97af61f572011-09-28 16:23:51 -07001780 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001781 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001782
Egbert Eich2c623c12014-11-25 12:54:57 +01001783 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001784 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001785
Daniel Vetter4be73782014-01-17 14:39:48 +01001786 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001787 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001788
Imre Deak4e6e1a52014-03-27 17:45:11 +02001789 power_domain = intel_display_port_power_domain(intel_encoder);
1790 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001791
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001792 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1793 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001794
Daniel Vetter4be73782014-01-17 14:39:48 +01001795 if (!edp_have_panel_power(intel_dp))
1796 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001797
Jesse Barnes453c5422013-03-28 09:55:41 -07001798 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001799 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001800
Jani Nikulabf13e812013-09-06 07:40:05 +03001801 pp_stat_reg = _pp_stat_reg(intel_dp);
1802 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001803
1804 I915_WRITE(pp_ctrl_reg, pp);
1805 POSTING_READ(pp_ctrl_reg);
1806 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1807 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001808 /*
1809 * If the panel wasn't on, delay before accessing aux channel
1810 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001811 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001812 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1813 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001814 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001815 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001816
1817 return need_to_disable;
1818}
1819
Ville Syrjälä951468f2014-09-04 14:55:31 +03001820/*
1821 * Must be paired with intel_edp_panel_vdd_off() or
1822 * intel_edp_panel_off().
1823 * Nested calls to these functions are not allowed since
1824 * we drop the lock. Caller must use some higher level
1825 * locking to prevent nested calls from other threads.
1826 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001827void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001828{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001829 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001830
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001831 if (!is_edp(intel_dp))
1832 return;
1833
Ville Syrjälä773538e82014-09-04 14:54:56 +03001834 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001835 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001836 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001837
Rob Clarke2c719b2014-12-15 13:56:32 -05001838 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001839 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001840}
1841
Daniel Vetter4be73782014-01-17 14:39:48 +01001842static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001843{
Paulo Zanoni30add222012-10-26 19:05:45 -02001844 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001845 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001846 struct intel_digital_port *intel_dig_port =
1847 dp_to_dig_port(intel_dp);
1848 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1849 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001850 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001851 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001852
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001853 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001854
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001855 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001856
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001857 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001858 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001859
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001860 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1861 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001862
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001863 pp = ironlake_get_pp_control(intel_dp);
1864 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001865
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001866 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1867 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001868
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001869 I915_WRITE(pp_ctrl_reg, pp);
1870 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001871
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001872 /* Make sure sequencer is idle before allowing subsequent activity */
1873 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1874 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001875
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001876 if ((pp & POWER_TARGET_ON) == 0)
1877 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001878
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001879 power_domain = intel_display_port_power_domain(intel_encoder);
1880 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001881}
1882
Daniel Vetter4be73782014-01-17 14:39:48 +01001883static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001884{
1885 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1886 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001887
Ville Syrjälä773538e82014-09-04 14:54:56 +03001888 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001889 if (!intel_dp->want_panel_vdd)
1890 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001891 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001892}
1893
Imre Deakaba86892014-07-30 15:57:31 +03001894static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1895{
1896 unsigned long delay;
1897
1898 /*
1899 * Queue the timer to fire a long time from now (relative to the power
1900 * down delay) to keep the panel power up across a sequence of
1901 * operations.
1902 */
1903 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1904 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1905}
1906
Ville Syrjälä951468f2014-09-04 14:55:31 +03001907/*
1908 * Must be paired with edp_panel_vdd_on().
1909 * Must hold pps_mutex around the whole on/off sequence.
1910 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1911 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001912static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001913{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001914 struct drm_i915_private *dev_priv =
1915 intel_dp_to_dev(intel_dp)->dev_private;
1916
1917 lockdep_assert_held(&dev_priv->pps_mutex);
1918
Keith Packard97af61f572011-09-28 16:23:51 -07001919 if (!is_edp(intel_dp))
1920 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001921
Rob Clarke2c719b2014-12-15 13:56:32 -05001922 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001923 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001924
Keith Packardbd943152011-09-18 23:09:52 -07001925 intel_dp->want_panel_vdd = false;
1926
Imre Deakaba86892014-07-30 15:57:31 +03001927 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001928 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001929 else
1930 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001931}
1932
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001933static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001934{
Paulo Zanoni30add222012-10-26 19:05:45 -02001935 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001936 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001937 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001938 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001939
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001940 lockdep_assert_held(&dev_priv->pps_mutex);
1941
Keith Packard97af61f572011-09-28 16:23:51 -07001942 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001943 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001944
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001945 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1946 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001947
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001948 if (WARN(edp_have_panel_power(intel_dp),
1949 "eDP port %c panel power already on\n",
1950 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001951 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001952
Daniel Vetter4be73782014-01-17 14:39:48 +01001953 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001954
Jani Nikulabf13e812013-09-06 07:40:05 +03001955 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001956 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001957 if (IS_GEN5(dev)) {
1958 /* ILK workaround: disable reset around power sequence */
1959 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001960 I915_WRITE(pp_ctrl_reg, pp);
1961 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001962 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001963
Keith Packard1c0ae802011-09-19 13:59:29 -07001964 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001965 if (!IS_GEN5(dev))
1966 pp |= PANEL_POWER_RESET;
1967
Jesse Barnes453c5422013-03-28 09:55:41 -07001968 I915_WRITE(pp_ctrl_reg, pp);
1969 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001970
Daniel Vetter4be73782014-01-17 14:39:48 +01001971 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001972 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001973
Keith Packard05ce1a42011-09-29 16:33:01 -07001974 if (IS_GEN5(dev)) {
1975 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001976 I915_WRITE(pp_ctrl_reg, pp);
1977 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001978 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001979}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001980
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001981void intel_edp_panel_on(struct intel_dp *intel_dp)
1982{
1983 if (!is_edp(intel_dp))
1984 return;
1985
1986 pps_lock(intel_dp);
1987 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001988 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001989}
1990
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001991
1992static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001993{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001994 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1995 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001996 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001997 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001998 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001999 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002000 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002001
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002002 lockdep_assert_held(&dev_priv->pps_mutex);
2003
Keith Packard97af61f572011-09-28 16:23:51 -07002004 if (!is_edp(intel_dp))
2005 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002006
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002007 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2008 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002009
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002010 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2011 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002012
Jesse Barnes453c5422013-03-28 09:55:41 -07002013 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002014 /* We need to switch off panel power _and_ force vdd, for otherwise some
2015 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002016 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2017 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002018
Jani Nikulabf13e812013-09-06 07:40:05 +03002019 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002020
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002021 intel_dp->want_panel_vdd = false;
2022
Jesse Barnes453c5422013-03-28 09:55:41 -07002023 I915_WRITE(pp_ctrl_reg, pp);
2024 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002025
Paulo Zanonidce56b32013-12-19 14:29:40 -02002026 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01002027 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002028
2029 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02002030 power_domain = intel_display_port_power_domain(intel_encoder);
2031 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002032}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002033
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002034void intel_edp_panel_off(struct intel_dp *intel_dp)
2035{
2036 if (!is_edp(intel_dp))
2037 return;
2038
2039 pps_lock(intel_dp);
2040 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002041 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002042}
2043
Jani Nikula1250d102014-08-12 17:11:39 +03002044/* Enable backlight in the panel power control. */
2045static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002046{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002047 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2048 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002049 struct drm_i915_private *dev_priv = dev->dev_private;
2050 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002051 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002052
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002053 /*
2054 * If we enable the backlight right away following a panel power
2055 * on, we may see slight flicker as the panel syncs with the eDP
2056 * link. So delay a bit to make sure the image is solid before
2057 * allowing it to appear.
2058 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002059 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002060
Ville Syrjälä773538e82014-09-04 14:54:56 +03002061 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002062
Jesse Barnes453c5422013-03-28 09:55:41 -07002063 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002064 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002065
Jani Nikulabf13e812013-09-06 07:40:05 +03002066 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002067
2068 I915_WRITE(pp_ctrl_reg, pp);
2069 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002070
Ville Syrjälä773538e82014-09-04 14:54:56 +03002071 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002072}
2073
Jani Nikula1250d102014-08-12 17:11:39 +03002074/* Enable backlight PWM and backlight PP control. */
2075void intel_edp_backlight_on(struct intel_dp *intel_dp)
2076{
2077 if (!is_edp(intel_dp))
2078 return;
2079
2080 DRM_DEBUG_KMS("\n");
2081
2082 intel_panel_enable_backlight(intel_dp->attached_connector);
2083 _intel_edp_backlight_on(intel_dp);
2084}
2085
2086/* Disable backlight in the panel power control. */
2087static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002088{
Paulo Zanoni30add222012-10-26 19:05:45 -02002089 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002090 struct drm_i915_private *dev_priv = dev->dev_private;
2091 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002092 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002093
Keith Packardf01eca22011-09-28 16:48:10 -07002094 if (!is_edp(intel_dp))
2095 return;
2096
Ville Syrjälä773538e82014-09-04 14:54:56 +03002097 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002098
Jesse Barnes453c5422013-03-28 09:55:41 -07002099 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002100 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002101
Jani Nikulabf13e812013-09-06 07:40:05 +03002102 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002103
2104 I915_WRITE(pp_ctrl_reg, pp);
2105 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002106
Ville Syrjälä773538e82014-09-04 14:54:56 +03002107 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002108
Paulo Zanonidce56b32013-12-19 14:29:40 -02002109 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002110 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002111}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002112
Jani Nikula1250d102014-08-12 17:11:39 +03002113/* Disable backlight PP control and backlight PWM. */
2114void intel_edp_backlight_off(struct intel_dp *intel_dp)
2115{
2116 if (!is_edp(intel_dp))
2117 return;
2118
2119 DRM_DEBUG_KMS("\n");
2120
2121 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002122 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002123}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002124
Jani Nikula73580fb72014-08-12 17:11:41 +03002125/*
2126 * Hook for controlling the panel power control backlight through the bl_power
2127 * sysfs attribute. Take care to handle multiple calls.
2128 */
2129static void intel_edp_backlight_power(struct intel_connector *connector,
2130 bool enable)
2131{
2132 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002133 bool is_enabled;
2134
Ville Syrjälä773538e82014-09-04 14:54:56 +03002135 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002136 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002137 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002138
2139 if (is_enabled == enable)
2140 return;
2141
Jani Nikula23ba9372014-08-27 14:08:43 +03002142 DRM_DEBUG_KMS("panel power control backlight %s\n",
2143 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002144
2145 if (enable)
2146 _intel_edp_backlight_on(intel_dp);
2147 else
2148 _intel_edp_backlight_off(intel_dp);
2149}
2150
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002151static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002152{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002153 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2154 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2155 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002156 struct drm_i915_private *dev_priv = dev->dev_private;
2157 u32 dpa_ctl;
2158
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002159 assert_pipe_disabled(dev_priv,
2160 to_intel_crtc(crtc)->pipe);
2161
Jesse Barnesd240f202010-08-13 15:43:26 -07002162 DRM_DEBUG_KMS("\n");
2163 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002164 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2165 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2166
2167 /* We don't adjust intel_dp->DP while tearing down the link, to
2168 * facilitate link retraining (e.g. after hotplug). Hence clear all
2169 * enable bits here to ensure that we don't enable too much. */
2170 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2171 intel_dp->DP |= DP_PLL_ENABLE;
2172 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002173 POSTING_READ(DP_A);
2174 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002175}
2176
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002177static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002178{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002179 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2180 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2181 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002182 struct drm_i915_private *dev_priv = dev->dev_private;
2183 u32 dpa_ctl;
2184
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002185 assert_pipe_disabled(dev_priv,
2186 to_intel_crtc(crtc)->pipe);
2187
Jesse Barnesd240f202010-08-13 15:43:26 -07002188 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002189 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2190 "dp pll off, should be on\n");
2191 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2192
2193 /* We can't rely on the value tracked for the DP register in
2194 * intel_dp->DP because link_down must not change that (otherwise link
2195 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002196 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002197 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002198 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002199 udelay(200);
2200}
2201
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002202/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002203void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002204{
2205 int ret, i;
2206
2207 /* Should have a valid DPCD by this point */
2208 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2209 return;
2210
2211 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002212 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2213 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002214 } else {
2215 /*
2216 * When turning on, we need to retry for 1ms to give the sink
2217 * time to wake up.
2218 */
2219 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002220 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2221 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002222 if (ret == 1)
2223 break;
2224 msleep(1);
2225 }
2226 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002227
2228 if (ret != 1)
2229 DRM_DEBUG_KMS("failed to %s sink power state\n",
2230 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002231}
2232
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002233static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2234 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002235{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002236 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002237 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002238 struct drm_device *dev = encoder->base.dev;
2239 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002240 enum intel_display_power_domain power_domain;
2241 u32 tmp;
2242
2243 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002244 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002245 return false;
2246
2247 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002248
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002249 if (!(tmp & DP_PORT_EN))
2250 return false;
2251
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002252 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002253 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002254 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002255 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002256
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002257 for_each_pipe(dev_priv, p) {
2258 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2259 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2260 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002261 return true;
2262 }
2263 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002264
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002265 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2266 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002267 } else if (IS_CHERRYVIEW(dev)) {
2268 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2269 } else {
2270 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002271 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002272
2273 return true;
2274}
2275
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002276static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002277 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002278{
2279 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002280 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002281 struct drm_device *dev = encoder->base.dev;
2282 struct drm_i915_private *dev_priv = dev->dev_private;
2283 enum port port = dp_to_dig_port(intel_dp)->port;
2284 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002285 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002286
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002287 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002288
2289 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002290
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002291 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002292 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2293
2294 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002295 flags |= DRM_MODE_FLAG_PHSYNC;
2296 else
2297 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002298
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002299 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002300 flags |= DRM_MODE_FLAG_PVSYNC;
2301 else
2302 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002303 } else {
2304 if (tmp & DP_SYNC_HS_HIGH)
2305 flags |= DRM_MODE_FLAG_PHSYNC;
2306 else
2307 flags |= DRM_MODE_FLAG_NHSYNC;
2308
2309 if (tmp & DP_SYNC_VS_HIGH)
2310 flags |= DRM_MODE_FLAG_PVSYNC;
2311 else
2312 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002313 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002314
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002315 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002316
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002317 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2318 tmp & DP_COLOR_RANGE_16_235)
2319 pipe_config->limited_color_range = true;
2320
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002321 pipe_config->has_dp_encoder = true;
2322
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002323 pipe_config->lane_count =
2324 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2325
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002326 intel_dp_get_m_n(crtc, pipe_config);
2327
Ville Syrjälä18442d02013-09-13 16:00:08 +03002328 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002329 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2330 pipe_config->port_clock = 162000;
2331 else
2332 pipe_config->port_clock = 270000;
2333 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002334
2335 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2336 &pipe_config->dp_m_n);
2337
2338 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2339 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2340
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002341 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002342
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002343 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2344 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2345 /*
2346 * This is a big fat ugly hack.
2347 *
2348 * Some machines in UEFI boot mode provide us a VBT that has 18
2349 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2350 * unknown we fail to light up. Yet the same BIOS boots up with
2351 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2352 * max, not what it tells us to use.
2353 *
2354 * Note: This will still be broken if the eDP panel is not lit
2355 * up by the BIOS, and thus we can't get the mode at module
2356 * load.
2357 */
2358 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2359 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2360 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2361 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002362}
2363
Daniel Vettere8cb4552012-07-01 13:05:48 +02002364static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002365{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002366 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002367 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002368 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2369
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002370 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002371 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002372
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002373 if (HAS_PSR(dev) && !HAS_DDI(dev))
2374 intel_psr_disable(intel_dp);
2375
Daniel Vetter6cb49832012-05-20 17:14:50 +02002376 /* Make sure the panel is off before trying to change the mode. But also
2377 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002378 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002379 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002380 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002381 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002382
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002383 /* disable the port before the pipe on g4x */
2384 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002385 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002386}
2387
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002388static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002389{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002390 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002391 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002392
Ville Syrjälä49277c32014-03-31 18:21:26 +03002393 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002394 if (port == PORT_A)
2395 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002396}
2397
2398static void vlv_post_disable_dp(struct intel_encoder *encoder)
2399{
2400 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2401
2402 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002403}
2404
Ville Syrjälä580d3812014-04-09 13:29:00 +03002405static void chv_post_disable_dp(struct intel_encoder *encoder)
2406{
2407 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2408 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2409 struct drm_device *dev = encoder->base.dev;
2410 struct drm_i915_private *dev_priv = dev->dev_private;
2411 struct intel_crtc *intel_crtc =
2412 to_intel_crtc(encoder->base.crtc);
2413 enum dpio_channel ch = vlv_dport_to_channel(dport);
2414 enum pipe pipe = intel_crtc->pipe;
2415 u32 val;
2416
2417 intel_dp_link_down(intel_dp);
2418
Ville Syrjäläa5805162015-05-26 20:42:30 +03002419 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002420
2421 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002422 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002423 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002424 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002425
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002426 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2427 val |= CHV_PCS_REQ_SOFTRESET_EN;
2428 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2429
2430 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002431 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002432 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2433
2434 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2435 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2436 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002437
Ville Syrjäläa5805162015-05-26 20:42:30 +03002438 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002439}
2440
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002441static void
2442_intel_dp_set_link_train(struct intel_dp *intel_dp,
2443 uint32_t *DP,
2444 uint8_t dp_train_pat)
2445{
2446 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2447 struct drm_device *dev = intel_dig_port->base.base.dev;
2448 struct drm_i915_private *dev_priv = dev->dev_private;
2449 enum port port = intel_dig_port->port;
2450
2451 if (HAS_DDI(dev)) {
2452 uint32_t temp = I915_READ(DP_TP_CTL(port));
2453
2454 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2455 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2456 else
2457 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2458
2459 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2460 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2461 case DP_TRAINING_PATTERN_DISABLE:
2462 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2463
2464 break;
2465 case DP_TRAINING_PATTERN_1:
2466 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2467 break;
2468 case DP_TRAINING_PATTERN_2:
2469 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2470 break;
2471 case DP_TRAINING_PATTERN_3:
2472 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2473 break;
2474 }
2475 I915_WRITE(DP_TP_CTL(port), temp);
2476
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002477 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2478 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002479 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2480
2481 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2482 case DP_TRAINING_PATTERN_DISABLE:
2483 *DP |= DP_LINK_TRAIN_OFF_CPT;
2484 break;
2485 case DP_TRAINING_PATTERN_1:
2486 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2487 break;
2488 case DP_TRAINING_PATTERN_2:
2489 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2490 break;
2491 case DP_TRAINING_PATTERN_3:
2492 DRM_ERROR("DP training pattern 3 not supported\n");
2493 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2494 break;
2495 }
2496
2497 } else {
2498 if (IS_CHERRYVIEW(dev))
2499 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2500 else
2501 *DP &= ~DP_LINK_TRAIN_MASK;
2502
2503 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2504 case DP_TRAINING_PATTERN_DISABLE:
2505 *DP |= DP_LINK_TRAIN_OFF;
2506 break;
2507 case DP_TRAINING_PATTERN_1:
2508 *DP |= DP_LINK_TRAIN_PAT_1;
2509 break;
2510 case DP_TRAINING_PATTERN_2:
2511 *DP |= DP_LINK_TRAIN_PAT_2;
2512 break;
2513 case DP_TRAINING_PATTERN_3:
2514 if (IS_CHERRYVIEW(dev)) {
2515 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2516 } else {
2517 DRM_ERROR("DP training pattern 3 not supported\n");
2518 *DP |= DP_LINK_TRAIN_PAT_2;
2519 }
2520 break;
2521 }
2522 }
2523}
2524
2525static void intel_dp_enable_port(struct intel_dp *intel_dp)
2526{
2527 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2528 struct drm_i915_private *dev_priv = dev->dev_private;
2529
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002530 /* enable with pattern 1 (as per spec) */
2531 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2532 DP_TRAINING_PATTERN_1);
2533
2534 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2535 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002536
2537 /*
2538 * Magic for VLV/CHV. We _must_ first set up the register
2539 * without actually enabling the port, and then do another
2540 * write to enable the port. Otherwise link training will
2541 * fail when the power sequencer is freshly used for this port.
2542 */
2543 intel_dp->DP |= DP_PORT_EN;
2544
2545 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2546 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002547}
2548
Daniel Vettere8cb4552012-07-01 13:05:48 +02002549static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002550{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002551 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2552 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002553 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002554 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002555 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002556 unsigned int lane_mask = 0x0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002557
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002558 if (WARN_ON(dp_reg & DP_PORT_EN))
2559 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002560
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002561 pps_lock(intel_dp);
2562
2563 if (IS_VALLEYVIEW(dev))
2564 vlv_init_panel_power_sequencer(intel_dp);
2565
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002566 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002567
2568 edp_panel_vdd_on(intel_dp);
2569 edp_panel_on(intel_dp);
2570 edp_panel_vdd_off(intel_dp, true);
2571
2572 pps_unlock(intel_dp);
2573
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002574 if (IS_VALLEYVIEW(dev))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002575 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2576 lane_mask);
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002577
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002578 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2579 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002580 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002581 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002582
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002583 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002584 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2585 pipe_name(crtc->pipe));
2586 intel_audio_codec_enable(encoder);
2587 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002588}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002589
Jani Nikulaecff4f32013-09-06 07:38:29 +03002590static void g4x_enable_dp(struct intel_encoder *encoder)
2591{
Jani Nikula828f5c62013-09-05 16:44:45 +03002592 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2593
Jani Nikulaecff4f32013-09-06 07:38:29 +03002594 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002595 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002596}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002597
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002598static void vlv_enable_dp(struct intel_encoder *encoder)
2599{
Jani Nikula828f5c62013-09-05 16:44:45 +03002600 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2601
Daniel Vetter4be73782014-01-17 14:39:48 +01002602 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002603 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002604}
2605
Jani Nikulaecff4f32013-09-06 07:38:29 +03002606static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002607{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002608 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002609 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002610
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002611 intel_dp_prepare(encoder);
2612
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002613 /* Only ilk+ has port A */
2614 if (dport->port == PORT_A) {
2615 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002616 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002617 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002618}
2619
Ville Syrjälä83b84592014-10-16 21:29:51 +03002620static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2621{
2622 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2623 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2624 enum pipe pipe = intel_dp->pps_pipe;
2625 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2626
2627 edp_panel_vdd_off_sync(intel_dp);
2628
2629 /*
2630 * VLV seems to get confused when multiple power seqeuencers
2631 * have the same port selected (even if only one has power/vdd
2632 * enabled). The failure manifests as vlv_wait_port_ready() failing
2633 * CHV on the other hand doesn't seem to mind having the same port
2634 * selected in multiple power seqeuencers, but let's clear the
2635 * port select always when logically disconnecting a power sequencer
2636 * from a port.
2637 */
2638 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2639 pipe_name(pipe), port_name(intel_dig_port->port));
2640 I915_WRITE(pp_on_reg, 0);
2641 POSTING_READ(pp_on_reg);
2642
2643 intel_dp->pps_pipe = INVALID_PIPE;
2644}
2645
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002646static void vlv_steal_power_sequencer(struct drm_device *dev,
2647 enum pipe pipe)
2648{
2649 struct drm_i915_private *dev_priv = dev->dev_private;
2650 struct intel_encoder *encoder;
2651
2652 lockdep_assert_held(&dev_priv->pps_mutex);
2653
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002654 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2655 return;
2656
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002657 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2658 base.head) {
2659 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002660 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002661
2662 if (encoder->type != INTEL_OUTPUT_EDP)
2663 continue;
2664
2665 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002666 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002667
2668 if (intel_dp->pps_pipe != pipe)
2669 continue;
2670
2671 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002672 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002673
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002674 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002675 "stealing pipe %c power sequencer from active eDP port %c\n",
2676 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002677
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002678 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002679 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002680 }
2681}
2682
2683static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2684{
2685 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2686 struct intel_encoder *encoder = &intel_dig_port->base;
2687 struct drm_device *dev = encoder->base.dev;
2688 struct drm_i915_private *dev_priv = dev->dev_private;
2689 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002690
2691 lockdep_assert_held(&dev_priv->pps_mutex);
2692
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002693 if (!is_edp(intel_dp))
2694 return;
2695
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002696 if (intel_dp->pps_pipe == crtc->pipe)
2697 return;
2698
2699 /*
2700 * If another power sequencer was being used on this
2701 * port previously make sure to turn off vdd there while
2702 * we still have control of it.
2703 */
2704 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002705 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002706
2707 /*
2708 * We may be stealing the power
2709 * sequencer from another port.
2710 */
2711 vlv_steal_power_sequencer(dev, crtc->pipe);
2712
2713 /* now it's all ours */
2714 intel_dp->pps_pipe = crtc->pipe;
2715
2716 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2717 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2718
2719 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002720 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2721 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002722}
2723
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002724static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2725{
2726 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2727 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002728 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002729 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002730 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002731 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002732 int pipe = intel_crtc->pipe;
2733 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002734
Ville Syrjäläa5805162015-05-26 20:42:30 +03002735 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002736
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002737 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002738 val = 0;
2739 if (pipe)
2740 val |= (1<<21);
2741 else
2742 val &= ~(1<<21);
2743 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002744 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2745 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2746 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002747
Ville Syrjäläa5805162015-05-26 20:42:30 +03002748 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002749
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002750 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002751}
2752
Jani Nikulaecff4f32013-09-06 07:38:29 +03002753static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002754{
2755 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2756 struct drm_device *dev = encoder->base.dev;
2757 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002758 struct intel_crtc *intel_crtc =
2759 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002760 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002761 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002762
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002763 intel_dp_prepare(encoder);
2764
Jesse Barnes89b667f2013-04-18 14:51:36 -07002765 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002766 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002767 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002768 DPIO_PCS_TX_LANE2_RESET |
2769 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002770 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002771 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2772 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2773 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2774 DPIO_PCS_CLK_SOFT_RESET);
2775
2776 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002777 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2778 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2779 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002780 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002781}
2782
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002783static void chv_pre_enable_dp(struct intel_encoder *encoder)
2784{
2785 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2786 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2787 struct drm_device *dev = encoder->base.dev;
2788 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002789 struct intel_crtc *intel_crtc =
2790 to_intel_crtc(encoder->base.crtc);
2791 enum dpio_channel ch = vlv_dport_to_channel(dport);
2792 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002793 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002794 u32 val;
2795
Ville Syrjäläa5805162015-05-26 20:42:30 +03002796 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002797
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002798 /* allow hardware to manage TX FIFO reset source */
2799 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2800 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2801 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2802
2803 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2804 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2805 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2806
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002807 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002808 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002809 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002810 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002811
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002812 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2813 val |= CHV_PCS_REQ_SOFTRESET_EN;
2814 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2815
2816 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002817 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002818 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2819
2820 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2821 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2822 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002823
2824 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002825 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002826 /* Set the upar bit */
2827 data = (i == 1) ? 0x0 : 0x1;
2828 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2829 data << DPIO_UPAR_SHIFT);
2830 }
2831
2832 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002833 if (intel_crtc->config->port_clock > 270000)
2834 stagger = 0x18;
2835 else if (intel_crtc->config->port_clock > 135000)
2836 stagger = 0xd;
2837 else if (intel_crtc->config->port_clock > 67500)
2838 stagger = 0x7;
2839 else if (intel_crtc->config->port_clock > 33750)
2840 stagger = 0x4;
2841 else
2842 stagger = 0x2;
2843
2844 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2845 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2846 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2847
2848 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2849 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2850 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2851
2852 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2853 DPIO_LANESTAGGER_STRAP(stagger) |
2854 DPIO_LANESTAGGER_STRAP_OVRD |
2855 DPIO_TX1_STAGGER_MASK(0x1f) |
2856 DPIO_TX1_STAGGER_MULT(6) |
2857 DPIO_TX2_STAGGER_MULT(0));
2858
2859 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2860 DPIO_LANESTAGGER_STRAP(stagger) |
2861 DPIO_LANESTAGGER_STRAP_OVRD |
2862 DPIO_TX1_STAGGER_MASK(0x1f) |
2863 DPIO_TX1_STAGGER_MULT(7) |
2864 DPIO_TX2_STAGGER_MULT(5));
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002865
Ville Syrjäläa5805162015-05-26 20:42:30 +03002866 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002867
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002868 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002869}
2870
Ville Syrjälä9197c882014-04-09 13:29:05 +03002871static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2872{
2873 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2874 struct drm_device *dev = encoder->base.dev;
2875 struct drm_i915_private *dev_priv = dev->dev_private;
2876 struct intel_crtc *intel_crtc =
2877 to_intel_crtc(encoder->base.crtc);
2878 enum dpio_channel ch = vlv_dport_to_channel(dport);
2879 enum pipe pipe = intel_crtc->pipe;
2880 u32 val;
2881
Ville Syrjälä625695f2014-06-28 02:04:02 +03002882 intel_dp_prepare(encoder);
2883
Ville Syrjäläa5805162015-05-26 20:42:30 +03002884 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002885
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002886 /* program left/right clock distribution */
2887 if (pipe != PIPE_B) {
2888 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2889 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2890 if (ch == DPIO_CH0)
2891 val |= CHV_BUFLEFTENA1_FORCE;
2892 if (ch == DPIO_CH1)
2893 val |= CHV_BUFRIGHTENA1_FORCE;
2894 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2895 } else {
2896 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2897 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2898 if (ch == DPIO_CH0)
2899 val |= CHV_BUFLEFTENA2_FORCE;
2900 if (ch == DPIO_CH1)
2901 val |= CHV_BUFRIGHTENA2_FORCE;
2902 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2903 }
2904
Ville Syrjälä9197c882014-04-09 13:29:05 +03002905 /* program clock channel usage */
2906 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2907 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2908 if (pipe != PIPE_B)
2909 val &= ~CHV_PCS_USEDCLKCHANNEL;
2910 else
2911 val |= CHV_PCS_USEDCLKCHANNEL;
2912 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2913
2914 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2915 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2916 if (pipe != PIPE_B)
2917 val &= ~CHV_PCS_USEDCLKCHANNEL;
2918 else
2919 val |= CHV_PCS_USEDCLKCHANNEL;
2920 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2921
2922 /*
2923 * This a a bit weird since generally CL
2924 * matches the pipe, but here we need to
2925 * pick the CL based on the port.
2926 */
2927 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2928 if (pipe != PIPE_B)
2929 val &= ~CHV_CMN_USEDCLKCHANNEL;
2930 else
2931 val |= CHV_CMN_USEDCLKCHANNEL;
2932 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2933
Ville Syrjäläa5805162015-05-26 20:42:30 +03002934 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002935}
2936
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002937/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002938 * Native read with retry for link status and receiver capability reads for
2939 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002940 *
2941 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2942 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002943 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002944static ssize_t
2945intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2946 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002947{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002948 ssize_t ret;
2949 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002950
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002951 /*
2952 * Sometime we just get the same incorrect byte repeated
2953 * over the entire buffer. Doing just one throw away read
2954 * initially seems to "solve" it.
2955 */
2956 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2957
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002958 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002959 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2960 if (ret == size)
2961 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002962 msleep(1);
2963 }
2964
Jani Nikula9d1a1032014-03-14 16:51:15 +02002965 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002966}
2967
2968/*
2969 * Fetch AUX CH registers 0x202 - 0x207 which contain
2970 * link status information
2971 */
2972static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002973intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002974{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002975 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2976 DP_LANE0_1_STATUS,
2977 link_status,
2978 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002979}
2980
Paulo Zanoni11002442014-06-13 18:45:41 -03002981/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002982static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002983intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002984{
Paulo Zanoni30add222012-10-26 19:05:45 -02002985 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302986 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002987 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002988
Vandana Kannan93147262014-11-18 15:45:29 +05302989 if (IS_BROXTON(dev))
2990 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2991 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05302992 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302993 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002994 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302995 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302996 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002997 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302998 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002999 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303000 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003001 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303002 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003003}
3004
3005static uint8_t
3006intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3007{
Paulo Zanoni30add222012-10-26 19:05:45 -02003008 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003009 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003010
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003011 if (INTEL_INFO(dev)->gen >= 9) {
3012 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3013 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3014 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3015 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3016 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3017 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3018 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303019 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3020 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003021 default:
3022 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3023 }
3024 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003025 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303026 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3027 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3028 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3029 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3030 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3031 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3032 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003033 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303034 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003035 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003036 } else if (IS_VALLEYVIEW(dev)) {
3037 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303038 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3039 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3040 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3041 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3042 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3043 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3044 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003045 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303046 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003047 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003048 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003049 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303050 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3051 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3052 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3053 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3054 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003055 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303056 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003057 }
3058 } else {
3059 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303060 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3061 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3062 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3063 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3064 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3065 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3066 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003067 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303068 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003069 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003070 }
3071}
3072
Daniel Vetter5829975c2015-04-16 11:36:52 +02003073static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003074{
3075 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3076 struct drm_i915_private *dev_priv = dev->dev_private;
3077 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003078 struct intel_crtc *intel_crtc =
3079 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003080 unsigned long demph_reg_value, preemph_reg_value,
3081 uniqtranscale_reg_value;
3082 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003083 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003084 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003085
3086 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303087 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003088 preemph_reg_value = 0x0004000;
3089 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303090 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003091 demph_reg_value = 0x2B405555;
3092 uniqtranscale_reg_value = 0x552AB83A;
3093 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303094 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003095 demph_reg_value = 0x2B404040;
3096 uniqtranscale_reg_value = 0x5548B83A;
3097 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303098 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003099 demph_reg_value = 0x2B245555;
3100 uniqtranscale_reg_value = 0x5560B83A;
3101 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303102 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003103 demph_reg_value = 0x2B405555;
3104 uniqtranscale_reg_value = 0x5598DA3A;
3105 break;
3106 default:
3107 return 0;
3108 }
3109 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303110 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003111 preemph_reg_value = 0x0002000;
3112 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303113 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003114 demph_reg_value = 0x2B404040;
3115 uniqtranscale_reg_value = 0x5552B83A;
3116 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303117 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003118 demph_reg_value = 0x2B404848;
3119 uniqtranscale_reg_value = 0x5580B83A;
3120 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303121 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003122 demph_reg_value = 0x2B404040;
3123 uniqtranscale_reg_value = 0x55ADDA3A;
3124 break;
3125 default:
3126 return 0;
3127 }
3128 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303129 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003130 preemph_reg_value = 0x0000000;
3131 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303132 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003133 demph_reg_value = 0x2B305555;
3134 uniqtranscale_reg_value = 0x5570B83A;
3135 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303136 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003137 demph_reg_value = 0x2B2B4040;
3138 uniqtranscale_reg_value = 0x55ADDA3A;
3139 break;
3140 default:
3141 return 0;
3142 }
3143 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303144 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003145 preemph_reg_value = 0x0006000;
3146 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303147 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003148 demph_reg_value = 0x1B405555;
3149 uniqtranscale_reg_value = 0x55ADDA3A;
3150 break;
3151 default:
3152 return 0;
3153 }
3154 break;
3155 default:
3156 return 0;
3157 }
3158
Ville Syrjäläa5805162015-05-26 20:42:30 +03003159 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003160 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3161 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3162 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003163 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003164 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3165 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3166 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3167 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003168 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003169
3170 return 0;
3171}
3172
Daniel Vetter5829975c2015-04-16 11:36:52 +02003173static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003174{
3175 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3176 struct drm_i915_private *dev_priv = dev->dev_private;
3177 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3178 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003179 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003180 uint8_t train_set = intel_dp->train_set[0];
3181 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003182 enum pipe pipe = intel_crtc->pipe;
3183 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003184
3185 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303186 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003187 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303188 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003189 deemph_reg_value = 128;
3190 margin_reg_value = 52;
3191 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303192 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003193 deemph_reg_value = 128;
3194 margin_reg_value = 77;
3195 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303196 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003197 deemph_reg_value = 128;
3198 margin_reg_value = 102;
3199 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303200 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003201 deemph_reg_value = 128;
3202 margin_reg_value = 154;
3203 /* FIXME extra to set for 1200 */
3204 break;
3205 default:
3206 return 0;
3207 }
3208 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303209 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003210 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303211 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003212 deemph_reg_value = 85;
3213 margin_reg_value = 78;
3214 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303215 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003216 deemph_reg_value = 85;
3217 margin_reg_value = 116;
3218 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303219 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003220 deemph_reg_value = 85;
3221 margin_reg_value = 154;
3222 break;
3223 default:
3224 return 0;
3225 }
3226 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303227 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003228 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303229 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003230 deemph_reg_value = 64;
3231 margin_reg_value = 104;
3232 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303233 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003234 deemph_reg_value = 64;
3235 margin_reg_value = 154;
3236 break;
3237 default:
3238 return 0;
3239 }
3240 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303241 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003242 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303243 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003244 deemph_reg_value = 43;
3245 margin_reg_value = 154;
3246 break;
3247 default:
3248 return 0;
3249 }
3250 break;
3251 default:
3252 return 0;
3253 }
3254
Ville Syrjäläa5805162015-05-26 20:42:30 +03003255 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003256
3257 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003258 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3259 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003260 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3261 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003262 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3263
3264 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3265 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003266 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3267 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003268 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003269
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003270 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3271 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3272 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3273 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3274
3275 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3276 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3277 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3278 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3279
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003280 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003281 for (i = 0; i < 4; i++) {
3282 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3283 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3284 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3285 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3286 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003287
3288 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003289 for (i = 0; i < 4; i++) {
3290 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003291 val &= ~DPIO_SWING_MARGIN000_MASK;
3292 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003293 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3294 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003295
3296 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003297 for (i = 0; i < 4; i++) {
3298 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3299 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3300 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3301 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003302
3303 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303304 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003305 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303306 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003307
3308 /*
3309 * The document said it needs to set bit 27 for ch0 and bit 26
3310 * for ch1. Might be a typo in the doc.
3311 * For now, for this unique transition scale selection, set bit
3312 * 27 for ch0 and ch1.
3313 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003314 for (i = 0; i < 4; i++) {
3315 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3316 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3317 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3318 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003319
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003320 for (i = 0; i < 4; i++) {
3321 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3322 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3323 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3324 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3325 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003326 }
3327
3328 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003329 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3330 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3331 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3332
3333 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3334 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3335 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003336
3337 /* LRC Bypass */
3338 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3339 val |= DPIO_LRC_BYPASS;
3340 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3341
Ville Syrjäläa5805162015-05-26 20:42:30 +03003342 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003343
3344 return 0;
3345}
3346
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003347static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003348intel_get_adjust_train(struct intel_dp *intel_dp,
3349 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003350{
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003351 struct intel_crtc *crtc =
3352 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003353 uint8_t v = 0;
3354 uint8_t p = 0;
3355 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003356 uint8_t voltage_max;
3357 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003358
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003359 for (lane = 0; lane < crtc->config->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003360 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3361 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003362
3363 if (this_v > v)
3364 v = this_v;
3365 if (this_p > p)
3366 p = this_p;
3367 }
3368
Keith Packard1a2eb462011-11-16 16:26:07 -08003369 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003370 if (v >= voltage_max)
3371 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003372
Keith Packard1a2eb462011-11-16 16:26:07 -08003373 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3374 if (p >= preemph_max)
3375 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003376
3377 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003378 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003379}
3380
3381static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003382gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003383{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003384 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003385
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003386 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303387 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003388 default:
3389 signal_levels |= DP_VOLTAGE_0_4;
3390 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303391 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003392 signal_levels |= DP_VOLTAGE_0_6;
3393 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303394 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003395 signal_levels |= DP_VOLTAGE_0_8;
3396 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303397 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003398 signal_levels |= DP_VOLTAGE_1_2;
3399 break;
3400 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003401 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303402 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003403 default:
3404 signal_levels |= DP_PRE_EMPHASIS_0;
3405 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303406 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003407 signal_levels |= DP_PRE_EMPHASIS_3_5;
3408 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303409 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003410 signal_levels |= DP_PRE_EMPHASIS_6;
3411 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303412 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003413 signal_levels |= DP_PRE_EMPHASIS_9_5;
3414 break;
3415 }
3416 return signal_levels;
3417}
3418
Zhenyu Wange3421a12010-04-08 09:43:27 +08003419/* Gen6's DP voltage swing and pre-emphasis control */
3420static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003421gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003422{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003423 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3424 DP_TRAIN_PRE_EMPHASIS_MASK);
3425 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303426 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3427 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003428 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303429 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003430 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303431 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3432 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003433 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303434 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3435 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003436 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303437 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3438 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003439 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003440 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003441 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3442 "0x%x\n", signal_levels);
3443 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003444 }
3445}
3446
Keith Packard1a2eb462011-11-16 16:26:07 -08003447/* Gen7's DP voltage swing and pre-emphasis control */
3448static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003449gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003450{
3451 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3452 DP_TRAIN_PRE_EMPHASIS_MASK);
3453 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303454 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003455 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303456 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003457 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303458 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003459 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3460
Sonika Jindalbd600182014-08-08 16:23:41 +05303461 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003462 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303463 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003464 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3465
Sonika Jindalbd600182014-08-08 16:23:41 +05303466 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003467 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303468 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003469 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3470
3471 default:
3472 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3473 "0x%x\n", signal_levels);
3474 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3475 }
3476}
3477
Paulo Zanonif0a34242012-12-06 16:51:50 -02003478/* Properly updates "DP" with the correct signal levels. */
3479static void
3480intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3481{
3482 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003483 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003484 struct drm_device *dev = intel_dig_port->base.base.dev;
David Weinehallf8896f52015-06-25 11:11:03 +03003485 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003486 uint8_t train_set = intel_dp->train_set[0];
3487
David Weinehallf8896f52015-06-25 11:11:03 +03003488 if (HAS_DDI(dev)) {
3489 signal_levels = ddi_signal_levels(intel_dp);
3490
3491 if (IS_BROXTON(dev))
3492 signal_levels = 0;
3493 else
3494 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003495 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003496 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003497 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003498 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003499 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003500 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003501 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003502 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003503 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003504 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3505 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003506 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003507 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3508 }
3509
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303510 if (mask)
3511 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3512
3513 DRM_DEBUG_KMS("Using vswing level %d\n",
3514 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3515 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3516 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3517 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003518
3519 *DP = (*DP & ~mask) | signal_levels;
3520}
3521
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003522static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003523intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003524 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003525 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003526{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003527 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003528 struct drm_i915_private *dev_priv =
3529 to_i915(intel_dig_port->base.base.dev);
3530 struct intel_crtc *crtc =
3531 to_intel_crtc(intel_dig_port->base.base.crtc);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003532 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3533 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003534
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003535 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003536
Jani Nikula70aff662013-09-27 15:10:44 +03003537 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003538 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003539
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003540 buf[0] = dp_train_pat;
3541 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003542 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003543 /* don't write DP_TRAINING_LANEx_SET on disable */
3544 len = 1;
3545 } else {
3546 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003547 memcpy(buf + 1, intel_dp->train_set, crtc->config->lane_count);
3548 len = crtc->config->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003549 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003550
Jani Nikula9d1a1032014-03-14 16:51:15 +02003551 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3552 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003553
3554 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003555}
3556
Jani Nikula70aff662013-09-27 15:10:44 +03003557static bool
3558intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3559 uint8_t dp_train_pat)
3560{
Mika Kahola4e96c972015-04-29 09:17:39 +03003561 if (!intel_dp->train_set_valid)
3562 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003563 intel_dp_set_signal_levels(intel_dp, DP);
3564 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3565}
3566
3567static bool
3568intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003569 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003570{
3571 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003572 struct drm_i915_private *dev_priv =
3573 to_i915(intel_dig_port->base.base.dev);
3574 struct intel_crtc *crtc =
3575 to_intel_crtc(intel_dig_port->base.base.crtc);
Jani Nikula70aff662013-09-27 15:10:44 +03003576 int ret;
3577
3578 intel_get_adjust_train(intel_dp, link_status);
3579 intel_dp_set_signal_levels(intel_dp, DP);
3580
3581 I915_WRITE(intel_dp->output_reg, *DP);
3582 POSTING_READ(intel_dp->output_reg);
3583
Jani Nikula9d1a1032014-03-14 16:51:15 +02003584 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003585 intel_dp->train_set, crtc->config->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003586
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003587 return ret == crtc->config->lane_count;
Jani Nikula70aff662013-09-27 15:10:44 +03003588}
3589
Imre Deak3ab9c632013-05-03 12:57:41 +03003590static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3591{
3592 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3593 struct drm_device *dev = intel_dig_port->base.base.dev;
3594 struct drm_i915_private *dev_priv = dev->dev_private;
3595 enum port port = intel_dig_port->port;
3596 uint32_t val;
3597
3598 if (!HAS_DDI(dev))
3599 return;
3600
3601 val = I915_READ(DP_TP_CTL(port));
3602 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3603 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3604 I915_WRITE(DP_TP_CTL(port), val);
3605
3606 /*
3607 * On PORT_A we can have only eDP in SST mode. There the only reason
3608 * we need to set idle transmission mode is to work around a HW issue
3609 * where we enable the pipe while not in idle link-training mode.
3610 * In this case there is requirement to wait for a minimum number of
3611 * idle patterns to be sent.
3612 */
3613 if (port == PORT_A)
3614 return;
3615
3616 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3617 1))
3618 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3619}
3620
Jesse Barnes33a34e42010-09-08 12:42:02 -07003621/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003622void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003623intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003624{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003625 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003626 struct intel_crtc *crtc =
3627 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Paulo Zanonic19b0662012-10-15 15:51:41 -03003628 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003629 int i;
3630 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003631 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003632 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003633 uint8_t link_config[2];
Ville Syrjälä04a60f92015-07-06 15:10:06 +03003634 uint8_t link_bw, rate_select;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003635
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003636 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003637 intel_ddi_prepare_link_retrain(encoder);
3638
Ville Syrjälä04a60f92015-07-06 15:10:06 +03003639 intel_dp_compute_rate(intel_dp, crtc->config->port_clock,
3640 &link_bw, &rate_select);
3641
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003642 /* Write the link configuration data */
Ville Syrjälä04a60f92015-07-06 15:10:06 +03003643 link_config[0] = link_bw;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003644 link_config[1] = crtc->config->lane_count;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003645 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3646 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003647 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003648 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303649 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
Ville Syrjälä04a60f92015-07-06 15:10:06 +03003650 &rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003651
3652 link_config[0] = 0;
3653 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003654 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003655
3656 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003657
Jani Nikula70aff662013-09-27 15:10:44 +03003658 /* clock recovery */
3659 if (!intel_dp_reset_link_train(intel_dp, &DP,
3660 DP_TRAINING_PATTERN_1 |
3661 DP_LINK_SCRAMBLING_DISABLE)) {
3662 DRM_ERROR("failed to enable link training\n");
3663 return;
3664 }
3665
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003666 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003667 voltage_tries = 0;
3668 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003669 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003670 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003671
Daniel Vettera7c96552012-10-18 10:15:30 +02003672 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003673 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3674 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003675 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003676 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003677
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003678 if (drm_dp_clock_recovery_ok(link_status, crtc->config->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003679 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003680 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003681 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003682
Mika Kahola4e96c972015-04-29 09:17:39 +03003683 /*
3684 * if we used previously trained voltage and pre-emphasis values
3685 * and we don't get clock recovery, reset link training values
3686 */
3687 if (intel_dp->train_set_valid) {
3688 DRM_DEBUG_KMS("clock recovery not ok, reset");
3689 /* clear the flag as we are not reusing train set */
3690 intel_dp->train_set_valid = false;
3691 if (!intel_dp_reset_link_train(intel_dp, &DP,
3692 DP_TRAINING_PATTERN_1 |
3693 DP_LINK_SCRAMBLING_DISABLE)) {
3694 DRM_ERROR("failed to enable link training\n");
3695 return;
3696 }
3697 continue;
3698 }
3699
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003700 /* Check to see if we've tried the max voltage */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003701 for (i = 0; i < crtc->config->lane_count; i++)
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003702 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3703 break;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003704 if (i == crtc->config->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003705 ++loop_tries;
3706 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003707 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003708 break;
3709 }
Jani Nikula70aff662013-09-27 15:10:44 +03003710 intel_dp_reset_link_train(intel_dp, &DP,
3711 DP_TRAINING_PATTERN_1 |
3712 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003713 voltage_tries = 0;
3714 continue;
3715 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003716
3717 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003718 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003719 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003720 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003721 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003722 break;
3723 }
3724 } else
3725 voltage_tries = 0;
3726 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003727
Jani Nikula70aff662013-09-27 15:10:44 +03003728 /* Update training set as requested by target */
3729 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3730 DRM_ERROR("failed to update link training\n");
3731 break;
3732 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003733 }
3734
Jesse Barnes33a34e42010-09-08 12:42:02 -07003735 intel_dp->DP = DP;
3736}
3737
Paulo Zanonic19b0662012-10-15 15:51:41 -03003738void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003739intel_dp_complete_link_train(struct intel_dp *intel_dp)
3740{
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003741 struct intel_crtc *crtc =
3742 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003743 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003744 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003745 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003746 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3747
Ville Syrjäläa79b8162015-07-06 15:10:05 +03003748 /* Training Pattern 3 for HBR2 or 1.2 devices that support it*/
3749 if (crtc->config->port_clock == 540000 || intel_dp->use_tps3)
Todd Previte06ea66b2014-01-20 10:19:39 -07003750 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003751
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003752 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003753 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003754 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003755 DP_LINK_SCRAMBLING_DISABLE)) {
3756 DRM_ERROR("failed to start channel equalization\n");
3757 return;
3758 }
3759
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003760 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003761 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003762 channel_eq = false;
3763 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003764 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003765
Jesse Barnes37f80972011-01-05 14:45:24 -08003766 if (cr_tries > 5) {
3767 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003768 break;
3769 }
3770
Daniel Vettera7c96552012-10-18 10:15:30 +02003771 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003772 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3773 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003774 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003775 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003776
Jesse Barnes37f80972011-01-05 14:45:24 -08003777 /* Make sure clock is still ok */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003778 if (!drm_dp_clock_recovery_ok(link_status,
3779 crtc->config->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003780 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003781 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003782 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003783 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003784 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003785 cr_tries++;
3786 continue;
3787 }
3788
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003789 if (drm_dp_channel_eq_ok(link_status,
3790 crtc->config->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003791 channel_eq = true;
3792 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003793 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003794
Jesse Barnes37f80972011-01-05 14:45:24 -08003795 /* Try 5 times, then try clock recovery if that fails */
3796 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003797 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003798 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003799 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003800 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003801 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003802 tries = 0;
3803 cr_tries++;
3804 continue;
3805 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003806
Jani Nikula70aff662013-09-27 15:10:44 +03003807 /* Update training set as requested by target */
3808 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3809 DRM_ERROR("failed to update link training\n");
3810 break;
3811 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003812 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003813 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003814
Imre Deak3ab9c632013-05-03 12:57:41 +03003815 intel_dp_set_idle_link_train(intel_dp);
3816
3817 intel_dp->DP = DP;
3818
Mika Kahola4e96c972015-04-29 09:17:39 +03003819 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003820 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003821 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003822 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003823}
3824
3825void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3826{
Jani Nikula70aff662013-09-27 15:10:44 +03003827 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003828 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003829}
3830
3831static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003832intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003833{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003834 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003835 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003836 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003837 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003838 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003839 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003840
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003841 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003842 return;
3843
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003844 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003845 return;
3846
Zhao Yakui28c97732009-10-09 11:39:41 +08003847 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003848
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003849 if ((IS_GEN7(dev) && port == PORT_A) ||
3850 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003851 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003852 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003853 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003854 if (IS_CHERRYVIEW(dev))
3855 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3856 else
3857 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003858 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003859 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003860 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003861 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003862
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003863 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3864 I915_WRITE(intel_dp->output_reg, DP);
3865 POSTING_READ(intel_dp->output_reg);
3866
3867 /*
3868 * HW workaround for IBX, we need to move the port
3869 * to transcoder A after disabling it to allow the
3870 * matching HDMI port to be enabled on transcoder A.
3871 */
3872 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3873 /* always enable with pattern 1 (as per spec) */
3874 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3875 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3876 I915_WRITE(intel_dp->output_reg, DP);
3877 POSTING_READ(intel_dp->output_reg);
3878
3879 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003880 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003881 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003882 }
3883
Keith Packardf01eca22011-09-28 16:48:10 -07003884 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003885}
3886
Keith Packard26d61aa2011-07-25 20:01:09 -07003887static bool
3888intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003889{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003890 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3891 struct drm_device *dev = dig_port->base.base.dev;
3892 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303893 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003894
Jani Nikula9d1a1032014-03-14 16:51:15 +02003895 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3896 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003897 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003898
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003899 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003900
Adam Jacksonedb39242012-09-18 10:58:49 -04003901 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3902 return false; /* DPCD not present */
3903
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003904 /* Check if the panel supports PSR */
3905 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003906 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003907 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3908 intel_dp->psr_dpcd,
3909 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003910 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3911 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003912 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003913 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303914
3915 if (INTEL_INFO(dev)->gen >= 9 &&
3916 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3917 uint8_t frame_sync_cap;
3918
3919 dev_priv->psr.sink_support = true;
3920 intel_dp_dpcd_read_wake(&intel_dp->aux,
3921 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3922 &frame_sync_cap, 1);
3923 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3924 /* PSR2 needs frame sync as well */
3925 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3926 DRM_DEBUG_KMS("PSR2 %s on sink",
3927 dev_priv->psr.psr2_support ? "supported" : "not supported");
3928 }
Jani Nikula50003932013-09-20 16:42:17 +03003929 }
3930
Jani Nikula7809a612014-10-29 11:03:26 +02003931 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003932 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003933 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3934 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003935 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003936 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003937 } else
3938 intel_dp->use_tps3 = false;
3939
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303940 /* Intermediate frequency support */
3941 if (is_edp(intel_dp) &&
3942 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3943 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3944 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003945 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003946 int i;
3947
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303948 intel_dp_dpcd_read_wake(&intel_dp->aux,
3949 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003950 sink_rates,
3951 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003952
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003953 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3954 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003955
3956 if (val == 0)
3957 break;
3958
Sonika Jindalaf77b972015-05-07 13:59:28 +05303959 /* Value read is in kHz while drm clock is saved in deca-kHz */
3960 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003961 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003962 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303963 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003964
3965 intel_dp_print_rates(intel_dp);
3966
Adam Jacksonedb39242012-09-18 10:58:49 -04003967 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3968 DP_DWN_STRM_PORT_PRESENT))
3969 return true; /* native DP sink */
3970
3971 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3972 return true; /* no per-port downstream info */
3973
Jani Nikula9d1a1032014-03-14 16:51:15 +02003974 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3975 intel_dp->downstream_ports,
3976 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003977 return false; /* downstream port status fetch failed */
3978
3979 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003980}
3981
Adam Jackson0d198322012-05-14 16:05:47 -04003982static void
3983intel_dp_probe_oui(struct intel_dp *intel_dp)
3984{
3985 u8 buf[3];
3986
3987 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3988 return;
3989
Jani Nikula9d1a1032014-03-14 16:51:15 +02003990 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003991 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3992 buf[0], buf[1], buf[2]);
3993
Jani Nikula9d1a1032014-03-14 16:51:15 +02003994 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003995 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3996 buf[0], buf[1], buf[2]);
3997}
3998
Dave Airlie0e32b392014-05-02 14:02:48 +10003999static bool
4000intel_dp_probe_mst(struct intel_dp *intel_dp)
4001{
4002 u8 buf[1];
4003
4004 if (!intel_dp->can_mst)
4005 return false;
4006
4007 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
4008 return false;
4009
Dave Airlie0e32b392014-05-02 14:02:48 +10004010 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
4011 if (buf[0] & DP_MST_CAP) {
4012 DRM_DEBUG_KMS("Sink is MST capable\n");
4013 intel_dp->is_mst = true;
4014 } else {
4015 DRM_DEBUG_KMS("Sink is not MST capable\n");
4016 intel_dp->is_mst = false;
4017 }
4018 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004019
4020 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4021 return intel_dp->is_mst;
4022}
4023
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004024static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004025{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004026 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4027 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004028 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004029 int ret = 0;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004030
4031 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004032 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004033 ret = -EIO;
4034 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004035 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004036
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004037 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004038 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004039 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004040 ret = -EIO;
4041 goto out;
4042 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004043
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004044 intel_dp->sink_crc.started = false;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004045 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004046 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004047 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004048}
4049
4050static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
4051{
4052 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4053 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4054 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004055 int ret;
4056
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004057 if (intel_dp->sink_crc.started) {
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004058 ret = intel_dp_sink_crc_stop(intel_dp);
4059 if (ret)
4060 return ret;
4061 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004062
4063 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4064 return -EIO;
4065
4066 if (!(buf & DP_TEST_CRC_SUPPORTED))
4067 return -ENOTTY;
4068
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004069 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
4070
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004071 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4072 return -EIO;
4073
4074 hsw_disable_ips(intel_crtc);
4075
4076 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4077 buf | DP_TEST_SINK_START) < 0) {
4078 hsw_enable_ips(intel_crtc);
4079 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004080 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004081
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004082 intel_dp->sink_crc.started = true;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004083 return 0;
4084}
4085
4086int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4087{
4088 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4089 struct drm_device *dev = dig_port->base.base.dev;
4090 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4091 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004092 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004093 int attempts = 6;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004094 bool old_equal_new;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004095
4096 ret = intel_dp_sink_crc_start(intel_dp);
4097 if (ret)
4098 return ret;
4099
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004100 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004101 intel_wait_for_vblank(dev, intel_crtc->pipe);
4102
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004103 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004104 DP_TEST_SINK_MISC, &buf) < 0) {
4105 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004106 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004107 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004108 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004109
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004110 /*
4111 * Count might be reset during the loop. In this case
4112 * last known count needs to be reset as well.
4113 */
4114 if (count == 0)
4115 intel_dp->sink_crc.last_count = 0;
4116
4117 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4118 ret = -EIO;
4119 goto stop;
4120 }
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004121
4122 old_equal_new = (count == intel_dp->sink_crc.last_count &&
4123 !memcmp(intel_dp->sink_crc.last_crc, crc,
4124 6 * sizeof(u8)));
4125
4126 } while (--attempts && (count == 0 || old_equal_new));
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004127
4128 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
4129 memcpy(intel_dp->sink_crc.last_crc, crc, 6 * sizeof(u8));
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004130
4131 if (attempts == 0) {
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004132 if (old_equal_new) {
4133 DRM_DEBUG_KMS("Unreliable Sink CRC counter: Current returned CRC is identical to the previous one\n");
4134 } else {
4135 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4136 ret = -ETIMEDOUT;
4137 goto stop;
4138 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004139 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004140
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004141stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004142 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004143 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004144}
4145
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004146static bool
4147intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4148{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004149 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4150 DP_DEVICE_SERVICE_IRQ_VECTOR,
4151 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004152}
4153
Dave Airlie0e32b392014-05-02 14:02:48 +10004154static bool
4155intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4156{
4157 int ret;
4158
4159 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4160 DP_SINK_COUNT_ESI,
4161 sink_irq_vector, 14);
4162 if (ret != 14)
4163 return false;
4164
4165 return true;
4166}
4167
Todd Previtec5d5ab72015-04-15 08:38:38 -07004168static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004169{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004170 uint8_t test_result = DP_TEST_ACK;
4171 return test_result;
4172}
4173
4174static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4175{
4176 uint8_t test_result = DP_TEST_NAK;
4177 return test_result;
4178}
4179
4180static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4181{
4182 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004183 struct intel_connector *intel_connector = intel_dp->attached_connector;
4184 struct drm_connector *connector = &intel_connector->base;
4185
4186 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004187 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004188 intel_dp->aux.i2c_defer_count > 6) {
4189 /* Check EDID read for NACKs, DEFERs and corruption
4190 * (DP CTS 1.2 Core r1.1)
4191 * 4.2.2.4 : Failed EDID read, I2C_NAK
4192 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4193 * 4.2.2.6 : EDID corruption detected
4194 * Use failsafe mode for all cases
4195 */
4196 if (intel_dp->aux.i2c_nack_count > 0 ||
4197 intel_dp->aux.i2c_defer_count > 0)
4198 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4199 intel_dp->aux.i2c_nack_count,
4200 intel_dp->aux.i2c_defer_count);
4201 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4202 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304203 struct edid *block = intel_connector->detect_edid;
4204
4205 /* We have to write the checksum
4206 * of the last block read
4207 */
4208 block += intel_connector->detect_edid->extensions;
4209
Todd Previte559be302015-05-04 07:48:20 -07004210 if (!drm_dp_dpcd_write(&intel_dp->aux,
4211 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304212 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004213 1))
Todd Previte559be302015-05-04 07:48:20 -07004214 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4215
4216 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4217 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4218 }
4219
4220 /* Set test active flag here so userspace doesn't interrupt things */
4221 intel_dp->compliance_test_active = 1;
4222
Todd Previtec5d5ab72015-04-15 08:38:38 -07004223 return test_result;
4224}
4225
4226static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4227{
4228 uint8_t test_result = DP_TEST_NAK;
4229 return test_result;
4230}
4231
4232static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4233{
4234 uint8_t response = DP_TEST_NAK;
4235 uint8_t rxdata = 0;
4236 int status = 0;
4237
Todd Previte559be302015-05-04 07:48:20 -07004238 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004239 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004240 intel_dp->compliance_test_data = 0;
4241
Todd Previtec5d5ab72015-04-15 08:38:38 -07004242 intel_dp->aux.i2c_nack_count = 0;
4243 intel_dp->aux.i2c_defer_count = 0;
4244
4245 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4246 if (status <= 0) {
4247 DRM_DEBUG_KMS("Could not read test request from sink\n");
4248 goto update_status;
4249 }
4250
4251 switch (rxdata) {
4252 case DP_TEST_LINK_TRAINING:
4253 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4254 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4255 response = intel_dp_autotest_link_training(intel_dp);
4256 break;
4257 case DP_TEST_LINK_VIDEO_PATTERN:
4258 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4259 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4260 response = intel_dp_autotest_video_pattern(intel_dp);
4261 break;
4262 case DP_TEST_LINK_EDID_READ:
4263 DRM_DEBUG_KMS("EDID test requested\n");
4264 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4265 response = intel_dp_autotest_edid(intel_dp);
4266 break;
4267 case DP_TEST_LINK_PHY_TEST_PATTERN:
4268 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4269 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4270 response = intel_dp_autotest_phy_pattern(intel_dp);
4271 break;
4272 default:
4273 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4274 break;
4275 }
4276
4277update_status:
4278 status = drm_dp_dpcd_write(&intel_dp->aux,
4279 DP_TEST_RESPONSE,
4280 &response, 1);
4281 if (status <= 0)
4282 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004283}
4284
Dave Airlie0e32b392014-05-02 14:02:48 +10004285static int
4286intel_dp_check_mst_status(struct intel_dp *intel_dp)
4287{
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004288 struct intel_crtc *crtc =
4289 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Dave Airlie0e32b392014-05-02 14:02:48 +10004290 bool bret;
4291
4292 if (intel_dp->is_mst) {
4293 u8 esi[16] = { 0 };
4294 int ret = 0;
4295 int retry;
4296 bool handled;
4297 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4298go_again:
4299 if (bret == true) {
4300
4301 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004302 if (intel_dp->active_mst_links &&
4303 !drm_dp_channel_eq_ok(&esi[10], crtc->config->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004304 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4305 intel_dp_start_link_train(intel_dp);
4306 intel_dp_complete_link_train(intel_dp);
4307 intel_dp_stop_link_train(intel_dp);
4308 }
4309
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004310 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004311 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4312
4313 if (handled) {
4314 for (retry = 0; retry < 3; retry++) {
4315 int wret;
4316 wret = drm_dp_dpcd_write(&intel_dp->aux,
4317 DP_SINK_COUNT_ESI+1,
4318 &esi[1], 3);
4319 if (wret == 3) {
4320 break;
4321 }
4322 }
4323
4324 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4325 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004326 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004327 goto go_again;
4328 }
4329 } else
4330 ret = 0;
4331
4332 return ret;
4333 } else {
4334 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4335 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4336 intel_dp->is_mst = false;
4337 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4338 /* send a hotplug event */
4339 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4340 }
4341 }
4342 return -EINVAL;
4343}
4344
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004345/*
4346 * According to DP spec
4347 * 5.1.2:
4348 * 1. Read DPCD
4349 * 2. Configure link according to Receiver Capabilities
4350 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4351 * 4. Check link status on receipt of hot-plug interrupt
4352 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004353static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004354intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004355{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004356 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004357 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004358 struct intel_crtc *crtc =
4359 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004360 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004361 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004362
Dave Airlie5b215bc2014-08-05 10:40:20 +10004363 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4364
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004365 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004366 return;
4367
Imre Deak1a125d82014-08-18 14:42:46 +03004368 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4369 return;
4370
Keith Packard92fd8fd2011-07-25 19:50:10 -07004371 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004372 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004373 return;
4374 }
4375
Keith Packard92fd8fd2011-07-25 19:50:10 -07004376 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004377 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004378 return;
4379 }
4380
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004381 /* Try to read the source of the interrupt */
4382 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4383 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4384 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004385 drm_dp_dpcd_writeb(&intel_dp->aux,
4386 DP_DEVICE_SERVICE_IRQ_VECTOR,
4387 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004388
4389 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004390 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004391 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4392 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4393 }
4394
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004395 if (!drm_dp_channel_eq_ok(link_status, crtc->config->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004396 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004397 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004398 intel_dp_start_link_train(intel_dp);
4399 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004400 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004401 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004402}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004403
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004404/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004405static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004406intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004407{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004408 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004409 uint8_t type;
4410
4411 if (!intel_dp_get_dpcd(intel_dp))
4412 return connector_status_disconnected;
4413
4414 /* if there's no downstream port, we're done */
4415 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004416 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004417
4418 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004419 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4420 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004421 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004422
4423 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4424 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004425 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004426
Adam Jackson23235172012-09-20 16:42:45 -04004427 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4428 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004429 }
4430
4431 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004432 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004433 return connector_status_connected;
4434
4435 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004436 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4437 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4438 if (type == DP_DS_PORT_TYPE_VGA ||
4439 type == DP_DS_PORT_TYPE_NON_EDID)
4440 return connector_status_unknown;
4441 } else {
4442 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4443 DP_DWN_STRM_PORT_TYPE_MASK;
4444 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4445 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4446 return connector_status_unknown;
4447 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004448
4449 /* Anything else is out of spec, warn and ignore */
4450 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004451 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004452}
4453
4454static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004455edp_detect(struct intel_dp *intel_dp)
4456{
4457 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4458 enum drm_connector_status status;
4459
4460 status = intel_panel_detect(dev);
4461 if (status == connector_status_unknown)
4462 status = connector_status_connected;
4463
4464 return status;
4465}
4466
4467static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004468ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004469{
Paulo Zanoni30add222012-10-26 19:05:45 -02004470 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004471 struct drm_i915_private *dev_priv = dev->dev_private;
4472 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004473
Damien Lespiau1b469632012-12-13 16:09:01 +00004474 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4475 return connector_status_disconnected;
4476
Keith Packard26d61aa2011-07-25 20:01:09 -07004477 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004478}
4479
Dave Airlie2a592be2014-09-01 16:58:12 +10004480static int g4x_digital_port_connected(struct drm_device *dev,
4481 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004482{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004483 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004484 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004485
Todd Previte232a6ee2014-01-23 00:13:41 -07004486 if (IS_VALLEYVIEW(dev)) {
4487 switch (intel_dig_port->port) {
4488 case PORT_B:
4489 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4490 break;
4491 case PORT_C:
4492 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4493 break;
4494 case PORT_D:
4495 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4496 break;
4497 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004498 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004499 }
4500 } else {
4501 switch (intel_dig_port->port) {
4502 case PORT_B:
4503 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4504 break;
4505 case PORT_C:
4506 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4507 break;
4508 case PORT_D:
4509 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4510 break;
4511 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004512 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004513 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004514 }
4515
Chris Wilson10f76a32012-05-11 18:01:32 +01004516 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004517 return 0;
4518 return 1;
4519}
4520
4521static enum drm_connector_status
4522g4x_dp_detect(struct intel_dp *intel_dp)
4523{
4524 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4525 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4526 int ret;
4527
4528 /* Can't disconnect eDP, but you can close the lid... */
4529 if (is_edp(intel_dp)) {
4530 enum drm_connector_status status;
4531
4532 status = intel_panel_detect(dev);
4533 if (status == connector_status_unknown)
4534 status = connector_status_connected;
4535 return status;
4536 }
4537
4538 ret = g4x_digital_port_connected(dev, intel_dig_port);
4539 if (ret == -EINVAL)
4540 return connector_status_unknown;
4541 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004542 return connector_status_disconnected;
4543
Keith Packard26d61aa2011-07-25 20:01:09 -07004544 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004545}
4546
Keith Packard8c241fe2011-09-28 16:38:44 -07004547static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004548intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004549{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004550 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004551
Jani Nikula9cd300e2012-10-19 14:51:52 +03004552 /* use cached edid if we have one */
4553 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004554 /* invalid edid */
4555 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004556 return NULL;
4557
Jani Nikula55e9ede2013-10-01 10:38:54 +03004558 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004559 } else
4560 return drm_get_edid(&intel_connector->base,
4561 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004562}
4563
Chris Wilsonbeb60602014-09-02 20:04:00 +01004564static void
4565intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004566{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004567 struct intel_connector *intel_connector = intel_dp->attached_connector;
4568 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004569
Chris Wilsonbeb60602014-09-02 20:04:00 +01004570 edid = intel_dp_get_edid(intel_dp);
4571 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004572
Chris Wilsonbeb60602014-09-02 20:04:00 +01004573 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4574 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4575 else
4576 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4577}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004578
Chris Wilsonbeb60602014-09-02 20:04:00 +01004579static void
4580intel_dp_unset_edid(struct intel_dp *intel_dp)
4581{
4582 struct intel_connector *intel_connector = intel_dp->attached_connector;
4583
4584 kfree(intel_connector->detect_edid);
4585 intel_connector->detect_edid = NULL;
4586
4587 intel_dp->has_audio = false;
4588}
4589
4590static enum intel_display_power_domain
4591intel_dp_power_get(struct intel_dp *dp)
4592{
4593 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4594 enum intel_display_power_domain power_domain;
4595
4596 power_domain = intel_display_port_power_domain(encoder);
4597 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4598
4599 return power_domain;
4600}
4601
4602static void
4603intel_dp_power_put(struct intel_dp *dp,
4604 enum intel_display_power_domain power_domain)
4605{
4606 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4607 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004608}
4609
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004610static enum drm_connector_status
4611intel_dp_detect(struct drm_connector *connector, bool force)
4612{
4613 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004614 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4615 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004616 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004617 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004618 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004619 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004620 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004621
Chris Wilson164c8592013-07-20 20:27:08 +01004622 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004623 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004624 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004625
Dave Airlie0e32b392014-05-02 14:02:48 +10004626 if (intel_dp->is_mst) {
4627 /* MST devices are disconnected from a monitor POV */
4628 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4629 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004630 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004631 }
4632
Chris Wilsonbeb60602014-09-02 20:04:00 +01004633 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004634
Chris Wilsond410b562014-09-02 20:03:59 +01004635 /* Can't disconnect eDP, but you can close the lid... */
4636 if (is_edp(intel_dp))
4637 status = edp_detect(intel_dp);
4638 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004639 status = ironlake_dp_detect(intel_dp);
4640 else
4641 status = g4x_dp_detect(intel_dp);
4642 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004643 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004644
Adam Jackson0d198322012-05-14 16:05:47 -04004645 intel_dp_probe_oui(intel_dp);
4646
Dave Airlie0e32b392014-05-02 14:02:48 +10004647 ret = intel_dp_probe_mst(intel_dp);
4648 if (ret) {
4649 /* if we are in MST mode then this connector
4650 won't appear connected or have anything with EDID on it */
4651 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4652 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4653 status = connector_status_disconnected;
4654 goto out;
4655 }
4656
Chris Wilsonbeb60602014-09-02 20:04:00 +01004657 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004658
Paulo Zanonid63885d2012-10-26 19:05:49 -02004659 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4660 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004661 status = connector_status_connected;
4662
Todd Previte09b1eb12015-04-20 15:27:34 -07004663 /* Try to read the source of the interrupt */
4664 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4665 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4666 /* Clear interrupt source */
4667 drm_dp_dpcd_writeb(&intel_dp->aux,
4668 DP_DEVICE_SERVICE_IRQ_VECTOR,
4669 sink_irq_vector);
4670
4671 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4672 intel_dp_handle_test_request(intel_dp);
4673 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4674 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4675 }
4676
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004677out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004678 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004679 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004680}
4681
Chris Wilsonbeb60602014-09-02 20:04:00 +01004682static void
4683intel_dp_force(struct drm_connector *connector)
4684{
4685 struct intel_dp *intel_dp = intel_attached_dp(connector);
4686 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4687 enum intel_display_power_domain power_domain;
4688
4689 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4690 connector->base.id, connector->name);
4691 intel_dp_unset_edid(intel_dp);
4692
4693 if (connector->status != connector_status_connected)
4694 return;
4695
4696 power_domain = intel_dp_power_get(intel_dp);
4697
4698 intel_dp_set_edid(intel_dp);
4699
4700 intel_dp_power_put(intel_dp, power_domain);
4701
4702 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4703 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4704}
4705
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004706static int intel_dp_get_modes(struct drm_connector *connector)
4707{
Jani Nikuladd06f902012-10-19 14:51:50 +03004708 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004709 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004710
Chris Wilsonbeb60602014-09-02 20:04:00 +01004711 edid = intel_connector->detect_edid;
4712 if (edid) {
4713 int ret = intel_connector_update_modes(connector, edid);
4714 if (ret)
4715 return ret;
4716 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004717
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004718 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004719 if (is_edp(intel_attached_dp(connector)) &&
4720 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004721 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004722
4723 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004724 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004725 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004726 drm_mode_probed_add(connector, mode);
4727 return 1;
4728 }
4729 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004730
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004731 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004732}
4733
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004734static bool
4735intel_dp_detect_audio(struct drm_connector *connector)
4736{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004737 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004738 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004739
Chris Wilsonbeb60602014-09-02 20:04:00 +01004740 edid = to_intel_connector(connector)->detect_edid;
4741 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004742 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004743
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004744 return has_audio;
4745}
4746
Chris Wilsonf6849602010-09-19 09:29:33 +01004747static int
4748intel_dp_set_property(struct drm_connector *connector,
4749 struct drm_property *property,
4750 uint64_t val)
4751{
Chris Wilsone953fd72011-02-21 22:23:52 +00004752 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004753 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004754 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4755 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004756 int ret;
4757
Rob Clark662595d2012-10-11 20:36:04 -05004758 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004759 if (ret)
4760 return ret;
4761
Chris Wilson3f43c482011-05-12 22:17:24 +01004762 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004763 int i = val;
4764 bool has_audio;
4765
4766 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004767 return 0;
4768
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004769 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004770
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004771 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004772 has_audio = intel_dp_detect_audio(connector);
4773 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004774 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004775
4776 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004777 return 0;
4778
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004779 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004780 goto done;
4781 }
4782
Chris Wilsone953fd72011-02-21 22:23:52 +00004783 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004784 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004785 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004786
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004787 switch (val) {
4788 case INTEL_BROADCAST_RGB_AUTO:
4789 intel_dp->color_range_auto = true;
4790 break;
4791 case INTEL_BROADCAST_RGB_FULL:
4792 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004793 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004794 break;
4795 case INTEL_BROADCAST_RGB_LIMITED:
4796 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004797 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004798 break;
4799 default:
4800 return -EINVAL;
4801 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004802
4803 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004804 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004805 return 0;
4806
Chris Wilsone953fd72011-02-21 22:23:52 +00004807 goto done;
4808 }
4809
Yuly Novikov53b41832012-10-26 12:04:00 +03004810 if (is_edp(intel_dp) &&
4811 property == connector->dev->mode_config.scaling_mode_property) {
4812 if (val == DRM_MODE_SCALE_NONE) {
4813 DRM_DEBUG_KMS("no scaling not supported\n");
4814 return -EINVAL;
4815 }
4816
4817 if (intel_connector->panel.fitting_mode == val) {
4818 /* the eDP scaling property is not changed */
4819 return 0;
4820 }
4821 intel_connector->panel.fitting_mode = val;
4822
4823 goto done;
4824 }
4825
Chris Wilsonf6849602010-09-19 09:29:33 +01004826 return -EINVAL;
4827
4828done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004829 if (intel_encoder->base.crtc)
4830 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004831
4832 return 0;
4833}
4834
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004835static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004836intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004837{
Jani Nikula1d508702012-10-19 14:51:49 +03004838 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004839
Chris Wilson10e972d2014-09-04 21:43:45 +01004840 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004841
Jani Nikula9cd300e2012-10-19 14:51:52 +03004842 if (!IS_ERR_OR_NULL(intel_connector->edid))
4843 kfree(intel_connector->edid);
4844
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004845 /* Can't call is_edp() since the encoder may have been destroyed
4846 * already. */
4847 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004848 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004849
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004850 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004851 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004852}
4853
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004854void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004855{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004856 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4857 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004858
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004859 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004860 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004861 if (is_edp(intel_dp)) {
4862 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004863 /*
4864 * vdd might still be enabled do to the delayed vdd off.
4865 * Make sure vdd is actually turned off here.
4866 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004867 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004868 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004869 pps_unlock(intel_dp);
4870
Clint Taylor01527b32014-07-07 13:01:46 -07004871 if (intel_dp->edp_notifier.notifier_call) {
4872 unregister_reboot_notifier(&intel_dp->edp_notifier);
4873 intel_dp->edp_notifier.notifier_call = NULL;
4874 }
Keith Packardbd943152011-09-18 23:09:52 -07004875 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004876 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004877 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004878}
4879
Imre Deak07f9cd02014-08-18 14:42:45 +03004880static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4881{
4882 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4883
4884 if (!is_edp(intel_dp))
4885 return;
4886
Ville Syrjälä951468f2014-09-04 14:55:31 +03004887 /*
4888 * vdd might still be enabled do to the delayed vdd off.
4889 * Make sure vdd is actually turned off here.
4890 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004891 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004892 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004893 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004894 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004895}
4896
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004897static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4898{
4899 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4900 struct drm_device *dev = intel_dig_port->base.base.dev;
4901 struct drm_i915_private *dev_priv = dev->dev_private;
4902 enum intel_display_power_domain power_domain;
4903
4904 lockdep_assert_held(&dev_priv->pps_mutex);
4905
4906 if (!edp_have_panel_vdd(intel_dp))
4907 return;
4908
4909 /*
4910 * The VDD bit needs a power domain reference, so if the bit is
4911 * already enabled when we boot or resume, grab this reference and
4912 * schedule a vdd off, so we don't hold on to the reference
4913 * indefinitely.
4914 */
4915 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4916 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4917 intel_display_power_get(dev_priv, power_domain);
4918
4919 edp_panel_vdd_schedule_off(intel_dp);
4920}
4921
Imre Deak6d93c0c2014-07-31 14:03:36 +03004922static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4923{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004924 struct intel_dp *intel_dp;
4925
4926 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4927 return;
4928
4929 intel_dp = enc_to_intel_dp(encoder);
4930
4931 pps_lock(intel_dp);
4932
4933 /*
4934 * Read out the current power sequencer assignment,
4935 * in case the BIOS did something with it.
4936 */
4937 if (IS_VALLEYVIEW(encoder->dev))
4938 vlv_initial_power_sequencer_setup(intel_dp);
4939
4940 intel_edp_panel_vdd_sanitize(intel_dp);
4941
4942 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004943}
4944
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004945static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004946 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004947 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004948 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004949 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004950 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004951 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004952 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004953 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004954 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004955};
4956
4957static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4958 .get_modes = intel_dp_get_modes,
4959 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004960 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004961};
4962
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004963static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004964 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004965 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004966};
4967
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004968enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004969intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4970{
4971 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004972 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004973 struct drm_device *dev = intel_dig_port->base.base.dev;
4974 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004975 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004976 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004977
Dave Airlie0e32b392014-05-02 14:02:48 +10004978 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4979 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004980
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004981 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4982 /*
4983 * vdd off can generate a long pulse on eDP which
4984 * would require vdd on to handle it, and thus we
4985 * would end up in an endless cycle of
4986 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4987 */
4988 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4989 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004990 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004991 }
4992
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004993 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4994 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004995 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004996
Imre Deak1c767b32014-08-18 14:42:42 +03004997 power_domain = intel_display_port_power_domain(intel_encoder);
4998 intel_display_power_get(dev_priv, power_domain);
4999
Dave Airlie0e32b392014-05-02 14:02:48 +10005000 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03005001 /* indicate that we need to restart link training */
5002 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10005003
5004 if (HAS_PCH_SPLIT(dev)) {
5005 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
5006 goto mst_fail;
5007 } else {
5008 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
5009 goto mst_fail;
5010 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005011
5012 if (!intel_dp_get_dpcd(intel_dp)) {
5013 goto mst_fail;
5014 }
5015
5016 intel_dp_probe_oui(intel_dp);
5017
5018 if (!intel_dp_probe_mst(intel_dp))
5019 goto mst_fail;
5020
5021 } else {
5022 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03005023 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10005024 goto mst_fail;
5025 }
5026
5027 if (!intel_dp->is_mst) {
5028 /*
5029 * we'll check the link status via the normal hot plug path later -
5030 * but for short hpds we should check it now
5031 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10005032 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005033 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005034 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005035 }
5036 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005037
5038 ret = IRQ_HANDLED;
5039
Imre Deak1c767b32014-08-18 14:42:42 +03005040 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005041mst_fail:
5042 /* if we were in MST mode, and device is not there get out of MST mode */
5043 if (intel_dp->is_mst) {
5044 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5045 intel_dp->is_mst = false;
5046 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5047 }
Imre Deak1c767b32014-08-18 14:42:42 +03005048put_power:
5049 intel_display_power_put(dev_priv, power_domain);
5050
5051 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005052}
5053
Zhenyu Wange3421a12010-04-08 09:43:27 +08005054/* Return which DP Port should be selected for Transcoder DP control */
5055int
Akshay Joshi0206e352011-08-16 15:34:10 -04005056intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08005057{
5058 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005059 struct intel_encoder *intel_encoder;
5060 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005061
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005062 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5063 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005064
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005065 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5066 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005067 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005068 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005069
Zhenyu Wange3421a12010-04-08 09:43:27 +08005070 return -1;
5071}
5072
Zhao Yakui36e83a12010-06-12 14:32:21 +08005073/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005074bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005075{
5076 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005077 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005078 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005079 static const short port_mapping[] = {
5080 [PORT_B] = PORT_IDPB,
5081 [PORT_C] = PORT_IDPC,
5082 [PORT_D] = PORT_IDPD,
5083 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005084
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005085 if (port == PORT_A)
5086 return true;
5087
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005088 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005089 return false;
5090
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005091 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5092 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005093
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005094 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005095 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5096 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005097 return true;
5098 }
5099 return false;
5100}
5101
Dave Airlie0e32b392014-05-02 14:02:48 +10005102void
Chris Wilsonf6849602010-09-19 09:29:33 +01005103intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5104{
Yuly Novikov53b41832012-10-26 12:04:00 +03005105 struct intel_connector *intel_connector = to_intel_connector(connector);
5106
Chris Wilson3f43c482011-05-12 22:17:24 +01005107 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005108 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005109 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005110
5111 if (is_edp(intel_dp)) {
5112 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005113 drm_object_attach_property(
5114 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005115 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005116 DRM_MODE_SCALE_ASPECT);
5117 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005118 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005119}
5120
Imre Deakdada1a92014-01-29 13:25:41 +02005121static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5122{
5123 intel_dp->last_power_cycle = jiffies;
5124 intel_dp->last_power_on = jiffies;
5125 intel_dp->last_backlight_off = jiffies;
5126}
5127
Daniel Vetter67a54562012-10-20 20:57:45 +02005128static void
5129intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005130 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005131{
5132 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005133 struct edp_power_seq cur, vbt, spec,
5134 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305135 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5136 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
Jesse Barnes453c5422013-03-28 09:55:41 -07005137
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005138 lockdep_assert_held(&dev_priv->pps_mutex);
5139
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005140 /* already initialized? */
5141 if (final->t11_t12 != 0)
5142 return;
5143
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305144 if (IS_BROXTON(dev)) {
5145 /*
5146 * TODO: BXT has 2 sets of PPS registers.
5147 * Correct Register for Broxton need to be identified
5148 * using VBT. hardcoding for now
5149 */
5150 pp_ctrl_reg = BXT_PP_CONTROL(0);
5151 pp_on_reg = BXT_PP_ON_DELAYS(0);
5152 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5153 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005154 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005155 pp_on_reg = PCH_PP_ON_DELAYS;
5156 pp_off_reg = PCH_PP_OFF_DELAYS;
5157 pp_div_reg = PCH_PP_DIVISOR;
5158 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005159 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5160
5161 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5162 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5163 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5164 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005165 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005166
5167 /* Workaround: Need to write PP_CONTROL with the unlock key as
5168 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305169 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005170
Jesse Barnes453c5422013-03-28 09:55:41 -07005171 pp_on = I915_READ(pp_on_reg);
5172 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305173 if (!IS_BROXTON(dev)) {
5174 I915_WRITE(pp_ctrl_reg, pp_ctl);
5175 pp_div = I915_READ(pp_div_reg);
5176 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005177
5178 /* Pull timing values out of registers */
5179 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5180 PANEL_POWER_UP_DELAY_SHIFT;
5181
5182 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5183 PANEL_LIGHT_ON_DELAY_SHIFT;
5184
5185 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5186 PANEL_LIGHT_OFF_DELAY_SHIFT;
5187
5188 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5189 PANEL_POWER_DOWN_DELAY_SHIFT;
5190
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305191 if (IS_BROXTON(dev)) {
5192 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5193 BXT_POWER_CYCLE_DELAY_SHIFT;
5194 if (tmp > 0)
5195 cur.t11_t12 = (tmp - 1) * 1000;
5196 else
5197 cur.t11_t12 = 0;
5198 } else {
5199 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005200 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305201 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005202
5203 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5204 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5205
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005206 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005207
5208 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5209 * our hw here, which are all in 100usec. */
5210 spec.t1_t3 = 210 * 10;
5211 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5212 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5213 spec.t10 = 500 * 10;
5214 /* This one is special and actually in units of 100ms, but zero
5215 * based in the hw (so we need to add 100 ms). But the sw vbt
5216 * table multiplies it with 1000 to make it in units of 100usec,
5217 * too. */
5218 spec.t11_t12 = (510 + 100) * 10;
5219
5220 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5221 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5222
5223 /* Use the max of the register settings and vbt. If both are
5224 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005225#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005226 spec.field : \
5227 max(cur.field, vbt.field))
5228 assign_final(t1_t3);
5229 assign_final(t8);
5230 assign_final(t9);
5231 assign_final(t10);
5232 assign_final(t11_t12);
5233#undef assign_final
5234
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005235#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005236 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5237 intel_dp->backlight_on_delay = get_delay(t8);
5238 intel_dp->backlight_off_delay = get_delay(t9);
5239 intel_dp->panel_power_down_delay = get_delay(t10);
5240 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5241#undef get_delay
5242
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005243 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5244 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5245 intel_dp->panel_power_cycle_delay);
5246
5247 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5248 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005249}
5250
5251static void
5252intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005253 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005254{
5255 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005256 u32 pp_on, pp_off, pp_div, port_sel = 0;
5257 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305258 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005259 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005260 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005261
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005262 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005263
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305264 if (IS_BROXTON(dev)) {
5265 /*
5266 * TODO: BXT has 2 sets of PPS registers.
5267 * Correct Register for Broxton need to be identified
5268 * using VBT. hardcoding for now
5269 */
5270 pp_ctrl_reg = BXT_PP_CONTROL(0);
5271 pp_on_reg = BXT_PP_ON_DELAYS(0);
5272 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5273
5274 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005275 pp_on_reg = PCH_PP_ON_DELAYS;
5276 pp_off_reg = PCH_PP_OFF_DELAYS;
5277 pp_div_reg = PCH_PP_DIVISOR;
5278 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005279 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5280
5281 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5282 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5283 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005284 }
5285
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005286 /*
5287 * And finally store the new values in the power sequencer. The
5288 * backlight delays are set to 1 because we do manual waits on them. For
5289 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5290 * we'll end up waiting for the backlight off delay twice: once when we
5291 * do the manual sleep, and once when we disable the panel and wait for
5292 * the PP_STATUS bit to become zero.
5293 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005294 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005295 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5296 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005297 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005298 /* Compute the divisor for the pp clock, simply match the Bspec
5299 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305300 if (IS_BROXTON(dev)) {
5301 pp_div = I915_READ(pp_ctrl_reg);
5302 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5303 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5304 << BXT_POWER_CYCLE_DELAY_SHIFT);
5305 } else {
5306 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5307 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5308 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5309 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005310
5311 /* Haswell doesn't have any port selection bits for the panel
5312 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005313 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005314 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005315 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005316 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005317 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005318 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005319 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005320 }
5321
Jesse Barnes453c5422013-03-28 09:55:41 -07005322 pp_on |= port_sel;
5323
5324 I915_WRITE(pp_on_reg, pp_on);
5325 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305326 if (IS_BROXTON(dev))
5327 I915_WRITE(pp_ctrl_reg, pp_div);
5328 else
5329 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005330
Daniel Vetter67a54562012-10-20 20:57:45 +02005331 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005332 I915_READ(pp_on_reg),
5333 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305334 IS_BROXTON(dev) ?
5335 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005336 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005337}
5338
Vandana Kannanb33a2812015-02-13 15:33:03 +05305339/**
5340 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5341 * @dev: DRM device
5342 * @refresh_rate: RR to be programmed
5343 *
5344 * This function gets called when refresh rate (RR) has to be changed from
5345 * one frequency to another. Switches can be between high and low RR
5346 * supported by the panel or to any other RR based on media playback (in
5347 * this case, RR value needs to be passed from user space).
5348 *
5349 * The caller of this function needs to take a lock on dev_priv->drrs.
5350 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305351static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305352{
5353 struct drm_i915_private *dev_priv = dev->dev_private;
5354 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305355 struct intel_digital_port *dig_port = NULL;
5356 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005357 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305358 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305359 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305360 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305361
5362 if (refresh_rate <= 0) {
5363 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5364 return;
5365 }
5366
Vandana Kannan96178ee2015-01-10 02:25:56 +05305367 if (intel_dp == NULL) {
5368 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305369 return;
5370 }
5371
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005372 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005373 * FIXME: This needs proper synchronization with psr state for some
5374 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005375 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305376
Vandana Kannan96178ee2015-01-10 02:25:56 +05305377 dig_port = dp_to_dig_port(intel_dp);
5378 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005379 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305380
5381 if (!intel_crtc) {
5382 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5383 return;
5384 }
5385
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005386 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305387
Vandana Kannan96178ee2015-01-10 02:25:56 +05305388 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305389 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5390 return;
5391 }
5392
Vandana Kannan96178ee2015-01-10 02:25:56 +05305393 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5394 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305395 index = DRRS_LOW_RR;
5396
Vandana Kannan96178ee2015-01-10 02:25:56 +05305397 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305398 DRM_DEBUG_KMS(
5399 "DRRS requested for previously set RR...ignoring\n");
5400 return;
5401 }
5402
5403 if (!intel_crtc->active) {
5404 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5405 return;
5406 }
5407
Durgadoss R44395bf2015-02-13 15:33:02 +05305408 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305409 switch (index) {
5410 case DRRS_HIGH_RR:
5411 intel_dp_set_m_n(intel_crtc, M1_N1);
5412 break;
5413 case DRRS_LOW_RR:
5414 intel_dp_set_m_n(intel_crtc, M2_N2);
5415 break;
5416 case DRRS_MAX_RR:
5417 default:
5418 DRM_ERROR("Unsupported refreshrate type\n");
5419 }
5420 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005421 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305422 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305423
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305424 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305425 if (IS_VALLEYVIEW(dev))
5426 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5427 else
5428 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305429 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305430 if (IS_VALLEYVIEW(dev))
5431 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5432 else
5433 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305434 }
5435 I915_WRITE(reg, val);
5436 }
5437
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305438 dev_priv->drrs.refresh_rate_type = index;
5439
5440 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5441}
5442
Vandana Kannanb33a2812015-02-13 15:33:03 +05305443/**
5444 * intel_edp_drrs_enable - init drrs struct if supported
5445 * @intel_dp: DP struct
5446 *
5447 * Initializes frontbuffer_bits and drrs.dp
5448 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305449void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5450{
5451 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5452 struct drm_i915_private *dev_priv = dev->dev_private;
5453 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5454 struct drm_crtc *crtc = dig_port->base.base.crtc;
5455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5456
5457 if (!intel_crtc->config->has_drrs) {
5458 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5459 return;
5460 }
5461
5462 mutex_lock(&dev_priv->drrs.mutex);
5463 if (WARN_ON(dev_priv->drrs.dp)) {
5464 DRM_ERROR("DRRS already enabled\n");
5465 goto unlock;
5466 }
5467
5468 dev_priv->drrs.busy_frontbuffer_bits = 0;
5469
5470 dev_priv->drrs.dp = intel_dp;
5471
5472unlock:
5473 mutex_unlock(&dev_priv->drrs.mutex);
5474}
5475
Vandana Kannanb33a2812015-02-13 15:33:03 +05305476/**
5477 * intel_edp_drrs_disable - Disable DRRS
5478 * @intel_dp: DP struct
5479 *
5480 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305481void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5482{
5483 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5484 struct drm_i915_private *dev_priv = dev->dev_private;
5485 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5486 struct drm_crtc *crtc = dig_port->base.base.crtc;
5487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5488
5489 if (!intel_crtc->config->has_drrs)
5490 return;
5491
5492 mutex_lock(&dev_priv->drrs.mutex);
5493 if (!dev_priv->drrs.dp) {
5494 mutex_unlock(&dev_priv->drrs.mutex);
5495 return;
5496 }
5497
5498 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5499 intel_dp_set_drrs_state(dev_priv->dev,
5500 intel_dp->attached_connector->panel.
5501 fixed_mode->vrefresh);
5502
5503 dev_priv->drrs.dp = NULL;
5504 mutex_unlock(&dev_priv->drrs.mutex);
5505
5506 cancel_delayed_work_sync(&dev_priv->drrs.work);
5507}
5508
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305509static void intel_edp_drrs_downclock_work(struct work_struct *work)
5510{
5511 struct drm_i915_private *dev_priv =
5512 container_of(work, typeof(*dev_priv), drrs.work.work);
5513 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305514
Vandana Kannan96178ee2015-01-10 02:25:56 +05305515 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305516
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305517 intel_dp = dev_priv->drrs.dp;
5518
5519 if (!intel_dp)
5520 goto unlock;
5521
5522 /*
5523 * The delayed work can race with an invalidate hence we need to
5524 * recheck.
5525 */
5526
5527 if (dev_priv->drrs.busy_frontbuffer_bits)
5528 goto unlock;
5529
5530 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5531 intel_dp_set_drrs_state(dev_priv->dev,
5532 intel_dp->attached_connector->panel.
5533 downclock_mode->vrefresh);
5534
5535unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305536 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305537}
5538
Vandana Kannanb33a2812015-02-13 15:33:03 +05305539/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305540 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305541 * @dev: DRM device
5542 * @frontbuffer_bits: frontbuffer plane tracking bits
5543 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305544 * This function gets called everytime rendering on the given planes start.
5545 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305546 *
5547 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5548 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305549void intel_edp_drrs_invalidate(struct drm_device *dev,
5550 unsigned frontbuffer_bits)
5551{
5552 struct drm_i915_private *dev_priv = dev->dev_private;
5553 struct drm_crtc *crtc;
5554 enum pipe pipe;
5555
Daniel Vetter9da7d692015-04-09 16:44:15 +02005556 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305557 return;
5558
Daniel Vetter88f933a2015-04-09 16:44:16 +02005559 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305560
Vandana Kannana93fad02015-01-10 02:25:59 +05305561 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005562 if (!dev_priv->drrs.dp) {
5563 mutex_unlock(&dev_priv->drrs.mutex);
5564 return;
5565 }
5566
Vandana Kannana93fad02015-01-10 02:25:59 +05305567 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5568 pipe = to_intel_crtc(crtc)->pipe;
5569
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005570 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5571 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5572
Ramalingam C0ddfd202015-06-15 20:50:05 +05305573 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005574 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305575 intel_dp_set_drrs_state(dev_priv->dev,
5576 dev_priv->drrs.dp->attached_connector->panel.
5577 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305578
Vandana Kannana93fad02015-01-10 02:25:59 +05305579 mutex_unlock(&dev_priv->drrs.mutex);
5580}
5581
Vandana Kannanb33a2812015-02-13 15:33:03 +05305582/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305583 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305584 * @dev: DRM device
5585 * @frontbuffer_bits: frontbuffer plane tracking bits
5586 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305587 * This function gets called every time rendering on the given planes has
5588 * completed or flip on a crtc is completed. So DRRS should be upclocked
5589 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5590 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305591 *
5592 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5593 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305594void intel_edp_drrs_flush(struct drm_device *dev,
5595 unsigned frontbuffer_bits)
5596{
5597 struct drm_i915_private *dev_priv = dev->dev_private;
5598 struct drm_crtc *crtc;
5599 enum pipe pipe;
5600
Daniel Vetter9da7d692015-04-09 16:44:15 +02005601 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305602 return;
5603
Daniel Vetter88f933a2015-04-09 16:44:16 +02005604 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305605
Vandana Kannana93fad02015-01-10 02:25:59 +05305606 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005607 if (!dev_priv->drrs.dp) {
5608 mutex_unlock(&dev_priv->drrs.mutex);
5609 return;
5610 }
5611
Vandana Kannana93fad02015-01-10 02:25:59 +05305612 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5613 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005614
5615 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305616 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5617
Ramalingam C0ddfd202015-06-15 20:50:05 +05305618 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005619 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305620 intel_dp_set_drrs_state(dev_priv->dev,
5621 dev_priv->drrs.dp->attached_connector->panel.
5622 fixed_mode->vrefresh);
5623
5624 /*
5625 * flush also means no more activity hence schedule downclock, if all
5626 * other fbs are quiescent too
5627 */
5628 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305629 schedule_delayed_work(&dev_priv->drrs.work,
5630 msecs_to_jiffies(1000));
5631 mutex_unlock(&dev_priv->drrs.mutex);
5632}
5633
Vandana Kannanb33a2812015-02-13 15:33:03 +05305634/**
5635 * DOC: Display Refresh Rate Switching (DRRS)
5636 *
5637 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5638 * which enables swtching between low and high refresh rates,
5639 * dynamically, based on the usage scenario. This feature is applicable
5640 * for internal panels.
5641 *
5642 * Indication that the panel supports DRRS is given by the panel EDID, which
5643 * would list multiple refresh rates for one resolution.
5644 *
5645 * DRRS is of 2 types - static and seamless.
5646 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5647 * (may appear as a blink on screen) and is used in dock-undock scenario.
5648 * Seamless DRRS involves changing RR without any visual effect to the user
5649 * and can be used during normal system usage. This is done by programming
5650 * certain registers.
5651 *
5652 * Support for static/seamless DRRS may be indicated in the VBT based on
5653 * inputs from the panel spec.
5654 *
5655 * DRRS saves power by switching to low RR based on usage scenarios.
5656 *
5657 * eDP DRRS:-
5658 * The implementation is based on frontbuffer tracking implementation.
5659 * When there is a disturbance on the screen triggered by user activity or a
5660 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5661 * When there is no movement on screen, after a timeout of 1 second, a switch
5662 * to low RR is made.
5663 * For integration with frontbuffer tracking code,
5664 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5665 *
5666 * DRRS can be further extended to support other internal panels and also
5667 * the scenario of video playback wherein RR is set based on the rate
5668 * requested by userspace.
5669 */
5670
5671/**
5672 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5673 * @intel_connector: eDP connector
5674 * @fixed_mode: preferred mode of panel
5675 *
5676 * This function is called only once at driver load to initialize basic
5677 * DRRS stuff.
5678 *
5679 * Returns:
5680 * Downclock mode if panel supports it, else return NULL.
5681 * DRRS support is determined by the presence of downclock mode (apart
5682 * from VBT setting).
5683 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305684static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305685intel_dp_drrs_init(struct intel_connector *intel_connector,
5686 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305687{
5688 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305689 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305690 struct drm_i915_private *dev_priv = dev->dev_private;
5691 struct drm_display_mode *downclock_mode = NULL;
5692
Daniel Vetter9da7d692015-04-09 16:44:15 +02005693 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5694 mutex_init(&dev_priv->drrs.mutex);
5695
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305696 if (INTEL_INFO(dev)->gen <= 6) {
5697 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5698 return NULL;
5699 }
5700
5701 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005702 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305703 return NULL;
5704 }
5705
5706 downclock_mode = intel_find_panel_downclock
5707 (dev, fixed_mode, connector);
5708
5709 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305710 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305711 return NULL;
5712 }
5713
Vandana Kannan96178ee2015-01-10 02:25:56 +05305714 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305715
Vandana Kannan96178ee2015-01-10 02:25:56 +05305716 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005717 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305718 return downclock_mode;
5719}
5720
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005721static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005722 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005723{
5724 struct drm_connector *connector = &intel_connector->base;
5725 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005726 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5727 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005728 struct drm_i915_private *dev_priv = dev->dev_private;
5729 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305730 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005731 bool has_dpcd;
5732 struct drm_display_mode *scan;
5733 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005734 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005735
5736 if (!is_edp(intel_dp))
5737 return true;
5738
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005739 pps_lock(intel_dp);
5740 intel_edp_panel_vdd_sanitize(intel_dp);
5741 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005742
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005743 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005744 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005745
5746 if (has_dpcd) {
5747 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5748 dev_priv->no_aux_handshake =
5749 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5750 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5751 } else {
5752 /* if this fails, presume the device is a ghost */
5753 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005754 return false;
5755 }
5756
5757 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005758 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005759 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005760 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005761
Daniel Vetter060c8772014-03-21 23:22:35 +01005762 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005763 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005764 if (edid) {
5765 if (drm_add_edid_modes(connector, edid)) {
5766 drm_mode_connector_update_edid_property(connector,
5767 edid);
5768 drm_edid_to_eld(connector, edid);
5769 } else {
5770 kfree(edid);
5771 edid = ERR_PTR(-EINVAL);
5772 }
5773 } else {
5774 edid = ERR_PTR(-ENOENT);
5775 }
5776 intel_connector->edid = edid;
5777
5778 /* prefer fixed mode from EDID if available */
5779 list_for_each_entry(scan, &connector->probed_modes, head) {
5780 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5781 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305782 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305783 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005784 break;
5785 }
5786 }
5787
5788 /* fallback to VBT if available for eDP */
5789 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5790 fixed_mode = drm_mode_duplicate(dev,
5791 dev_priv->vbt.lfp_lvds_vbt_mode);
5792 if (fixed_mode)
5793 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5794 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005795 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005796
Clint Taylor01527b32014-07-07 13:01:46 -07005797 if (IS_VALLEYVIEW(dev)) {
5798 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5799 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005800
5801 /*
5802 * Figure out the current pipe for the initial backlight setup.
5803 * If the current pipe isn't valid, try the PPS pipe, and if that
5804 * fails just assume pipe A.
5805 */
5806 if (IS_CHERRYVIEW(dev))
5807 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5808 else
5809 pipe = PORT_TO_PIPE(intel_dp->DP);
5810
5811 if (pipe != PIPE_A && pipe != PIPE_B)
5812 pipe = intel_dp->pps_pipe;
5813
5814 if (pipe != PIPE_A && pipe != PIPE_B)
5815 pipe = PIPE_A;
5816
5817 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5818 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005819 }
5820
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305821 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005822 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005823 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005824
5825 return true;
5826}
5827
Paulo Zanoni16c25532013-06-12 17:27:25 -03005828bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005829intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5830 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005831{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005832 struct drm_connector *connector = &intel_connector->base;
5833 struct intel_dp *intel_dp = &intel_dig_port->dp;
5834 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5835 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005836 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005837 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005838 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005839
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005840 intel_dp->pps_pipe = INVALID_PIPE;
5841
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005842 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005843 if (INTEL_INFO(dev)->gen >= 9)
5844 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5845 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005846 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5847 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5848 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5849 else if (HAS_PCH_SPLIT(dev))
5850 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5851 else
5852 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5853
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005854 if (INTEL_INFO(dev)->gen >= 9)
5855 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5856 else
5857 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005858
Daniel Vetter07679352012-09-06 22:15:42 +02005859 /* Preserve the current hw state. */
5860 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005861 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005862
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005863 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305864 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005865 else
5866 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005867
Imre Deakf7d24902013-05-08 13:14:05 +03005868 /*
5869 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5870 * for DP the encoder type can be set by the caller to
5871 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5872 */
5873 if (type == DRM_MODE_CONNECTOR_eDP)
5874 intel_encoder->type = INTEL_OUTPUT_EDP;
5875
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005876 /* eDP only on port B and/or C on vlv/chv */
5877 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5878 port != PORT_B && port != PORT_C))
5879 return false;
5880
Imre Deake7281ea2013-05-08 13:14:08 +03005881 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5882 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5883 port_name(port));
5884
Adam Jacksonb3295302010-07-16 14:46:28 -04005885 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005886 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5887
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005888 connector->interlace_allowed = true;
5889 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005890
Daniel Vetter66a92782012-07-12 20:08:18 +02005891 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005892 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005893
Chris Wilsondf0e9242010-09-09 16:20:55 +01005894 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005895 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005896
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005897 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005898 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5899 else
5900 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005901 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005902
Jani Nikula0b998362014-03-14 16:51:17 +02005903 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005904 switch (port) {
5905 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005906 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005907 break;
5908 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005909 intel_encoder->hpd_pin = HPD_PORT_B;
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305910 if (IS_BROXTON(dev_priv) && (INTEL_REVID(dev) < BXT_REVID_B0))
5911 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005912 break;
5913 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005914 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005915 break;
5916 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005917 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005918 break;
5919 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005920 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005921 }
5922
Imre Deakdada1a92014-01-29 13:25:41 +02005923 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005924 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005925 intel_dp_init_panel_power_timestamps(intel_dp);
5926 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005927 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005928 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005929 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005930 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005931 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005932
Jani Nikula9d1a1032014-03-14 16:51:15 +02005933 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005934
Dave Airlie0e32b392014-05-02 14:02:48 +10005935 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005936 if (HAS_DP_MST(dev) &&
5937 (port == PORT_B || port == PORT_C || port == PORT_D))
5938 intel_dp_mst_encoder_init(intel_dig_port,
5939 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005940
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005941 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005942 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005943 if (is_edp(intel_dp)) {
5944 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005945 /*
5946 * vdd might still be enabled do to the delayed vdd off.
5947 * Make sure vdd is actually turned off here.
5948 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005949 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005950 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005951 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005952 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005953 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005954 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005955 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005956 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005957
Chris Wilsonf6849602010-09-19 09:29:33 +01005958 intel_dp_add_properties(intel_dp, connector);
5959
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005960 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5961 * 0xd. Failure to do so will result in spurious interrupts being
5962 * generated on the port when a cable is not attached.
5963 */
5964 if (IS_G4X(dev) && !IS_GM45(dev)) {
5965 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5966 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5967 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005968
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005969 i915_debugfs_connector_add(connector);
5970
Paulo Zanoni16c25532013-06-12 17:27:25 -03005971 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005972}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005973
5974void
5975intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5976{
Dave Airlie13cf5502014-06-18 11:29:35 +10005977 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005978 struct intel_digital_port *intel_dig_port;
5979 struct intel_encoder *intel_encoder;
5980 struct drm_encoder *encoder;
5981 struct intel_connector *intel_connector;
5982
Daniel Vetterb14c5672013-09-19 12:18:32 +02005983 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005984 if (!intel_dig_port)
5985 return;
5986
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005987 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005988 if (!intel_connector) {
5989 kfree(intel_dig_port);
5990 return;
5991 }
5992
5993 intel_encoder = &intel_dig_port->base;
5994 encoder = &intel_encoder->base;
5995
5996 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5997 DRM_MODE_ENCODER_TMDS);
5998
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005999 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006000 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006001 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006002 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006003 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006004 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006005 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006006 intel_encoder->pre_enable = chv_pre_enable_dp;
6007 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006008 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006009 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006010 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006011 intel_encoder->pre_enable = vlv_pre_enable_dp;
6012 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006013 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006014 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006015 intel_encoder->pre_enable = g4x_pre_enable_dp;
6016 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006017 if (INTEL_INFO(dev)->gen >= 5)
6018 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006019 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006020
Paulo Zanoni174edf12012-10-26 19:05:50 -02006021 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006022 intel_dig_port->dp.output_reg = output_reg;
6023
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006024 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006025 if (IS_CHERRYVIEW(dev)) {
6026 if (port == PORT_D)
6027 intel_encoder->crtc_mask = 1 << 2;
6028 else
6029 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6030 } else {
6031 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6032 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006033 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006034
Dave Airlie13cf5502014-06-18 11:29:35 +10006035 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006036 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006037
Paulo Zanoni15b1d172013-06-12 17:27:27 -03006038 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
6039 drm_encoder_cleanup(encoder);
6040 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006041 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03006042 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006043}
Dave Airlie0e32b392014-05-02 14:02:48 +10006044
6045void intel_dp_mst_suspend(struct drm_device *dev)
6046{
6047 struct drm_i915_private *dev_priv = dev->dev_private;
6048 int i;
6049
6050 /* disable MST */
6051 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006052 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006053 if (!intel_dig_port)
6054 continue;
6055
6056 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6057 if (!intel_dig_port->dp.can_mst)
6058 continue;
6059 if (intel_dig_port->dp.is_mst)
6060 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6061 }
6062 }
6063}
6064
6065void intel_dp_mst_resume(struct drm_device *dev)
6066{
6067 struct drm_i915_private *dev_priv = dev->dev_private;
6068 int i;
6069
6070 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006071 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006072 if (!intel_dig_port)
6073 continue;
6074 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6075 int ret;
6076
6077 if (!intel_dig_port->dp.can_mst)
6078 continue;
6079
6080 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6081 if (ret != 0) {
6082 intel_dp_check_mst_status(&intel_dig_port->dp);
6083 }
6084 }
6085 }
6086}