blob: 3d3a908ac2f275626ad0877d847a128546d34626 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020098static const int chv_rates[] = { 162000, 202500, 210000, 216000,
99 243000, 270000, 324000, 405000,
100 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200101static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300102
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700103/**
104 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
105 * @intel_dp: DP struct
106 *
107 * If a CPU or PCH DP output is attached to an eDP panel, this function
108 * will return true, and false otherwise.
109 */
110static bool is_edp(struct intel_dp *intel_dp)
111{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200112 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
113
114 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115}
116
Imre Deak68b4d822013-05-08 13:14:06 +0300117static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118{
Imre Deak68b4d822013-05-08 13:14:06 +0300119 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
120
121 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700122}
123
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127}
128
Chris Wilsonea5b2132010-08-04 13:50:23 +0100129static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300130static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100131static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300132static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300133static void vlv_steal_power_sequencer(struct drm_device *dev,
134 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200136static int
137intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700139 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140
141 switch (max_link_bw) {
142 case DP_LINK_BW_1_62:
143 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200144 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
148 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149 max_link_bw = DP_LINK_BW_1_62;
150 break;
151 }
152 return max_link_bw;
153}
154
Paulo Zanonieeb63242014-05-06 14:56:50 +0300155static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
156{
157 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
158 struct drm_device *dev = intel_dig_port->base.base.dev;
159 u8 source_max, sink_max;
160
161 source_max = 4;
162 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
163 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
164 source_max = 2;
165
166 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 return min(source_max, sink_max);
169}
170
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171/*
172 * The units on the numbers in the next two are... bizarre. Examples will
173 * make it clearer; this one parallels an example in the eDP spec.
174 *
175 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
176 *
177 * 270000 * 1 * 8 / 10 == 216000
178 *
179 * The actual data capacity of that configuration is 2.16Gbit/s, so the
180 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
181 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
182 * 119000. At 18bpp that's 2142000 kilobits per second.
183 *
184 * Thus the strange-looking division by 10 in intel_dp_link_required, to
185 * get the result in decakilobits instead of kilobits.
186 */
187
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188static int
Keith Packardc8982612012-01-25 08:16:25 -0800189intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400191 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192}
193
194static int
Dave Airliefe27d532010-06-30 11:46:17 +1000195intel_dp_max_data_rate(int max_link_clock, int max_lanes)
196{
197 return (max_link_clock * max_lanes * 8) / 10;
198}
199
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000200static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201intel_dp_mode_valid(struct drm_connector *connector,
202 struct drm_display_mode *mode)
203{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100204 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300205 struct intel_connector *intel_connector = to_intel_connector(connector);
206 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100207 int target_clock = mode->clock;
208 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209
Jani Nikuladd06f902012-10-19 14:51:50 +0300210 if (is_edp(intel_dp) && fixed_mode) {
211 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 return MODE_PANEL;
213
Jani Nikuladd06f902012-10-19 14:51:50 +0300214 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100215 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200216
217 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 }
219
Ville Syrjälä50fec212015-03-12 17:10:34 +0200220 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300221 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100222
223 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
224 mode_rate = intel_dp_link_required(target_clock, 18);
225
226 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200227 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700228
229 if (mode->clock < 10000)
230 return MODE_CLOCK_LOW;
231
Daniel Vetter0af78a22012-05-23 11:30:55 +0200232 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
233 return MODE_H_ILLEGAL;
234
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700235 return MODE_OK;
236}
237
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800238uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700239{
240 int i;
241 uint32_t v = 0;
242
243 if (src_bytes > 4)
244 src_bytes = 4;
245 for (i = 0; i < src_bytes; i++)
246 v |= ((uint32_t) src[i]) << ((3-i) * 8);
247 return v;
248}
249
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000250static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Jani Nikulabf13e812013-09-06 07:40:05 +0300293static void
294intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300295 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300296static void
297intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300298 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300299
Ville Syrjälä773538e82014-09-04 14:54:56 +0300300static void pps_lock(struct intel_dp *intel_dp)
301{
302 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
303 struct intel_encoder *encoder = &intel_dig_port->base;
304 struct drm_device *dev = encoder->base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum intel_display_power_domain power_domain;
307
308 /*
309 * See vlv_power_sequencer_reset() why we need
310 * a power domain reference here.
311 */
312 power_domain = intel_display_port_power_domain(encoder);
313 intel_display_power_get(dev_priv, power_domain);
314
315 mutex_lock(&dev_priv->pps_mutex);
316}
317
318static void pps_unlock(struct intel_dp *intel_dp)
319{
320 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
321 struct intel_encoder *encoder = &intel_dig_port->base;
322 struct drm_device *dev = encoder->base.dev;
323 struct drm_i915_private *dev_priv = dev->dev_private;
324 enum intel_display_power_domain power_domain;
325
326 mutex_unlock(&dev_priv->pps_mutex);
327
328 power_domain = intel_display_port_power_domain(encoder);
329 intel_display_power_put(dev_priv, power_domain);
330}
331
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332static void
333vlv_power_sequencer_kick(struct intel_dp *intel_dp)
334{
335 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
336 struct drm_device *dev = intel_dig_port->base.base.dev;
337 struct drm_i915_private *dev_priv = dev->dev_private;
338 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200339 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300340 uint32_t DP;
341
342 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
343 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
344 pipe_name(pipe), port_name(intel_dig_port->port)))
345 return;
346
347 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
348 pipe_name(pipe), port_name(intel_dig_port->port));
349
350 /* Preserve the BIOS-computed detected bit. This is
351 * supposed to be read-only.
352 */
353 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
354 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
355 DP |= DP_PORT_WIDTH(1);
356 DP |= DP_LINK_TRAIN_PAT_1;
357
358 if (IS_CHERRYVIEW(dev))
359 DP |= DP_PIPE_SELECT_CHV(pipe);
360 else if (pipe == PIPE_B)
361 DP |= DP_PIPEB_SELECT;
362
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
364
365 /*
366 * The DPLL for the pipe must be enabled for this to work.
367 * So enable temporarily it if it's not already enabled.
368 */
369 if (!pll_enabled)
370 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
371 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
372
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300373 /*
374 * Similar magic as in intel_dp_enable_port().
375 * We _must_ do this port enable + disable trick
376 * to make this power seqeuencer lock onto the port.
377 * Otherwise even VDD force bit won't work.
378 */
379 I915_WRITE(intel_dp->output_reg, DP);
380 POSTING_READ(intel_dp->output_reg);
381
382 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
383 POSTING_READ(intel_dp->output_reg);
384
385 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
386 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200387
388 if (!pll_enabled)
389 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300390}
391
Jani Nikulabf13e812013-09-06 07:40:05 +0300392static enum pipe
393vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
394{
395 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300396 struct drm_device *dev = intel_dig_port->base.base.dev;
397 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300398 struct intel_encoder *encoder;
399 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300400 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300402 lockdep_assert_held(&dev_priv->pps_mutex);
403
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300404 /* We should never land here with regular DP ports */
405 WARN_ON(!is_edp(intel_dp));
406
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300407 if (intel_dp->pps_pipe != INVALID_PIPE)
408 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300409
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300410 /*
411 * We don't have power sequencer currently.
412 * Pick one that's not used by other ports.
413 */
414 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
415 base.head) {
416 struct intel_dp *tmp;
417
418 if (encoder->type != INTEL_OUTPUT_EDP)
419 continue;
420
421 tmp = enc_to_intel_dp(&encoder->base);
422
423 if (tmp->pps_pipe != INVALID_PIPE)
424 pipes &= ~(1 << tmp->pps_pipe);
425 }
426
427 /*
428 * Didn't find one. This should not happen since there
429 * are two power sequencers and up to two eDP ports.
430 */
431 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300432 pipe = PIPE_A;
433 else
434 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300435
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300436 vlv_steal_power_sequencer(dev, pipe);
437 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
439 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
440 pipe_name(intel_dp->pps_pipe),
441 port_name(intel_dig_port->port));
442
443 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300444 intel_dp_init_panel_power_sequencer(dev, intel_dp);
445 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300446
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300447 /*
448 * Even vdd force doesn't work until we've made
449 * the power sequencer lock in on the port.
450 */
451 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300452
453 return intel_dp->pps_pipe;
454}
455
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300456typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
457 enum pipe pipe);
458
459static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
460 enum pipe pipe)
461{
462 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
463}
464
465static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
468 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
469}
470
471static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
472 enum pipe pipe)
473{
474 return true;
475}
476
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300477static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300478vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
479 enum port port,
480 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300481{
Jani Nikulabf13e812013-09-06 07:40:05 +0300482 enum pipe pipe;
483
Jani Nikulabf13e812013-09-06 07:40:05 +0300484 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
485 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
486 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300487
488 if (port_sel != PANEL_PORT_SELECT_VLV(port))
489 continue;
490
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300491 if (!pipe_check(dev_priv, pipe))
492 continue;
493
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300494 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300495 }
496
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300497 return INVALID_PIPE;
498}
499
500static void
501vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
502{
503 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
504 struct drm_device *dev = intel_dig_port->base.base.dev;
505 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300506 enum port port = intel_dig_port->port;
507
508 lockdep_assert_held(&dev_priv->pps_mutex);
509
510 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300511 /* first pick one where the panel is on */
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_has_pp_on);
514 /* didn't find one? pick one where vdd is on */
515 if (intel_dp->pps_pipe == INVALID_PIPE)
516 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
517 vlv_pipe_has_vdd_on);
518 /* didn't find one? pick one with just the correct port */
519 if (intel_dp->pps_pipe == INVALID_PIPE)
520 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
521 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300522
523 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
524 if (intel_dp->pps_pipe == INVALID_PIPE) {
525 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
526 port_name(port));
527 return;
528 }
529
530 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
531 port_name(port), pipe_name(intel_dp->pps_pipe));
532
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300533 intel_dp_init_panel_power_sequencer(dev, intel_dp);
534 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300535}
536
Ville Syrjälä773538e82014-09-04 14:54:56 +0300537void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
538{
539 struct drm_device *dev = dev_priv->dev;
540 struct intel_encoder *encoder;
541
542 if (WARN_ON(!IS_VALLEYVIEW(dev)))
543 return;
544
545 /*
546 * We can't grab pps_mutex here due to deadlock with power_domain
547 * mutex when power_domain functions are called while holding pps_mutex.
548 * That also means that in order to use pps_pipe the code needs to
549 * hold both a power domain reference and pps_mutex, and the power domain
550 * reference get/put must be done while _not_ holding pps_mutex.
551 * pps_{lock,unlock}() do these steps in the correct order, so one
552 * should use them always.
553 */
554
555 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
556 struct intel_dp *intel_dp;
557
558 if (encoder->type != INTEL_OUTPUT_EDP)
559 continue;
560
561 intel_dp = enc_to_intel_dp(&encoder->base);
562 intel_dp->pps_pipe = INVALID_PIPE;
563 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300564}
565
566static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
567{
568 struct drm_device *dev = intel_dp_to_dev(intel_dp);
569
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530570 if (IS_BROXTON(dev))
571 return BXT_PP_CONTROL(0);
572 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300573 return PCH_PP_CONTROL;
574 else
575 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
576}
577
578static u32 _pp_stat_reg(struct intel_dp *intel_dp)
579{
580 struct drm_device *dev = intel_dp_to_dev(intel_dp);
581
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530582 if (IS_BROXTON(dev))
583 return BXT_PP_STATUS(0);
584 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300585 return PCH_PP_STATUS;
586 else
587 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
588}
589
Clint Taylor01527b32014-07-07 13:01:46 -0700590/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
591 This function only applicable when panel PM state is not to be tracked */
592static int edp_notify_handler(struct notifier_block *this, unsigned long code,
593 void *unused)
594{
595 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
596 edp_notifier);
597 struct drm_device *dev = intel_dp_to_dev(intel_dp);
598 struct drm_i915_private *dev_priv = dev->dev_private;
599 u32 pp_div;
600 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700601
602 if (!is_edp(intel_dp) || code != SYS_RESTART)
603 return 0;
604
Ville Syrjälä773538e82014-09-04 14:54:56 +0300605 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300606
Clint Taylor01527b32014-07-07 13:01:46 -0700607 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300608 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
609
Clint Taylor01527b32014-07-07 13:01:46 -0700610 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
611 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
612 pp_div = I915_READ(pp_div_reg);
613 pp_div &= PP_REFERENCE_DIVIDER_MASK;
614
615 /* 0x1F write to PP_DIV_REG sets max cycle delay */
616 I915_WRITE(pp_div_reg, pp_div | 0x1F);
617 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
618 msleep(intel_dp->panel_power_cycle_delay);
619 }
620
Ville Syrjälä773538e82014-09-04 14:54:56 +0300621 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300622
Clint Taylor01527b32014-07-07 13:01:46 -0700623 return 0;
624}
625
Daniel Vetter4be73782014-01-17 14:39:48 +0100626static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700627{
Paulo Zanoni30add222012-10-26 19:05:45 -0200628 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700629 struct drm_i915_private *dev_priv = dev->dev_private;
630
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300631 lockdep_assert_held(&dev_priv->pps_mutex);
632
Ville Syrjälä9a423562014-10-16 21:29:48 +0300633 if (IS_VALLEYVIEW(dev) &&
634 intel_dp->pps_pipe == INVALID_PIPE)
635 return false;
636
Jani Nikulabf13e812013-09-06 07:40:05 +0300637 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700638}
639
Daniel Vetter4be73782014-01-17 14:39:48 +0100640static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700641{
Paulo Zanoni30add222012-10-26 19:05:45 -0200642 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700643 struct drm_i915_private *dev_priv = dev->dev_private;
644
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300645 lockdep_assert_held(&dev_priv->pps_mutex);
646
Ville Syrjälä9a423562014-10-16 21:29:48 +0300647 if (IS_VALLEYVIEW(dev) &&
648 intel_dp->pps_pipe == INVALID_PIPE)
649 return false;
650
Ville Syrjälä773538e82014-09-04 14:54:56 +0300651 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700652}
653
Keith Packard9b984da2011-09-19 13:54:47 -0700654static void
655intel_dp_check_edp(struct intel_dp *intel_dp)
656{
Paulo Zanoni30add222012-10-26 19:05:45 -0200657 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700658 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700659
Keith Packard9b984da2011-09-19 13:54:47 -0700660 if (!is_edp(intel_dp))
661 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700662
Daniel Vetter4be73782014-01-17 14:39:48 +0100663 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700664 WARN(1, "eDP powered off while attempting aux channel communication.\n");
665 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300666 I915_READ(_pp_stat_reg(intel_dp)),
667 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700668 }
669}
670
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100671static uint32_t
672intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
673{
674 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
675 struct drm_device *dev = intel_dig_port->base.base.dev;
676 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300677 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100678 uint32_t status;
679 bool done;
680
Daniel Vetteref04f002012-12-01 21:03:59 +0100681#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100682 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300683 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300684 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100685 else
686 done = wait_for_atomic(C, 10) == 0;
687 if (!done)
688 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
689 has_aux_irq);
690#undef C
691
692 return status;
693}
694
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000695static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
696{
697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
698 struct drm_device *dev = intel_dig_port->base.base.dev;
699
700 /*
701 * The clock divider is based off the hrawclk, and would like to run at
702 * 2MHz. So, take the hrawclk value and divide by 2 and use that
703 */
704 return index ? 0 : intel_hrawclk(dev) / 2;
705}
706
707static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
708{
709 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
710 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300711 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000712
713 if (index)
714 return 0;
715
716 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä05024da2015-06-03 15:45:08 +0300717 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
718
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 } else {
720 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
721 }
722}
723
724static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300725{
726 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
727 struct drm_device *dev = intel_dig_port->base.base.dev;
728 struct drm_i915_private *dev_priv = dev->dev_private;
729
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000730 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100731 if (index)
732 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300733 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300734 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
735 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100736 switch (index) {
737 case 0: return 63;
738 case 1: return 72;
739 default: return 0;
740 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000741 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100742 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300743 }
744}
745
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000746static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
747{
748 return index ? 0 : 100;
749}
750
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000751static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
752{
753 /*
754 * SKL doesn't need us to program the AUX clock divider (Hardware will
755 * derive the clock from CDCLK automatically). We still implement the
756 * get_aux_clock_divider vfunc to plug-in into the existing code.
757 */
758 return index ? 0 : 1;
759}
760
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000761static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
762 bool has_aux_irq,
763 int send_bytes,
764 uint32_t aux_clock_divider)
765{
766 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
767 struct drm_device *dev = intel_dig_port->base.base.dev;
768 uint32_t precharge, timeout;
769
770 if (IS_GEN6(dev))
771 precharge = 3;
772 else
773 precharge = 5;
774
775 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
776 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
777 else
778 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
779
780 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000781 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000782 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000783 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000784 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000785 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000786 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
787 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000788 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000789}
790
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000791static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
792 bool has_aux_irq,
793 int send_bytes,
794 uint32_t unused)
795{
796 return DP_AUX_CH_CTL_SEND_BUSY |
797 DP_AUX_CH_CTL_DONE |
798 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
799 DP_AUX_CH_CTL_TIME_OUT_ERROR |
800 DP_AUX_CH_CTL_TIME_OUT_1600us |
801 DP_AUX_CH_CTL_RECEIVE_ERROR |
802 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
803 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
804}
805
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100807intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200808 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 uint8_t *recv, int recv_size)
810{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200811 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
812 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300814 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700815 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100816 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100817 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700818 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000819 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100820 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200821 bool vdd;
822
Ville Syrjälä773538e82014-09-04 14:54:56 +0300823 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300824
Ville Syrjälä72c35002014-08-18 22:16:00 +0300825 /*
826 * We will be called with VDD already enabled for dpcd/edid/oui reads.
827 * In such cases we want to leave VDD enabled and it's up to upper layers
828 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
829 * ourselves.
830 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300831 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100832
833 /* dp aux is extremely sensitive to irq latency, hence request the
834 * lowest possible wakeup latency and so prevent the cpu from going into
835 * deep sleep states.
836 */
837 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700838
Keith Packard9b984da2011-09-19 13:54:47 -0700839 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800840
Paulo Zanonic67a4702013-08-19 13:18:09 -0300841 intel_aux_display_runtime_get(dev_priv);
842
Jesse Barnes11bee432011-08-01 15:02:20 -0700843 /* Try to wait for any previous AUX channel activity */
844 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100845 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700846 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
847 break;
848 msleep(1);
849 }
850
851 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300852 static u32 last_status = -1;
853 const u32 status = I915_READ(ch_ctl);
854
855 if (status != last_status) {
856 WARN(1, "dp_aux_ch not started status 0x%08x\n",
857 status);
858 last_status = status;
859 }
860
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100861 ret = -EBUSY;
862 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100863 }
864
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300865 /* Only 5 data registers! */
866 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
867 ret = -E2BIG;
868 goto out;
869 }
870
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000871 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000872 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
873 has_aux_irq,
874 send_bytes,
875 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000876
Chris Wilsonbc866252013-07-21 16:00:03 +0100877 /* Must try at least 3 times according to DP spec */
878 for (try = 0; try < 5; try++) {
879 /* Load the send data into the aux channel data registers */
880 for (i = 0; i < send_bytes; i += 4)
881 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800882 intel_dp_pack_aux(send + i,
883 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400884
Chris Wilsonbc866252013-07-21 16:00:03 +0100885 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000886 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100887
Chris Wilsonbc866252013-07-21 16:00:03 +0100888 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400889
Chris Wilsonbc866252013-07-21 16:00:03 +0100890 /* Clear done status and any errors */
891 I915_WRITE(ch_ctl,
892 status |
893 DP_AUX_CH_CTL_DONE |
894 DP_AUX_CH_CTL_TIME_OUT_ERROR |
895 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400896
Todd Previte74ebf292015-04-15 08:38:41 -0700897 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100898 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700899
900 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
901 * 400us delay required for errors and timeouts
902 * Timeout errors from the HW already meet this
903 * requirement so skip to next iteration
904 */
905 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
906 usleep_range(400, 500);
907 continue;
908 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100909 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700910 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100911 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700912 }
913
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700914 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700915 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100916 ret = -EBUSY;
917 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700918 }
919
Jim Bridee058c942015-05-27 10:21:48 -0700920done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700921 /* Check for timeout or receive error.
922 * Timeouts occur when the sink is not connected
923 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700924 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700925 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100926 ret = -EIO;
927 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700928 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700929
930 /* Timeouts occur when the device isn't connected, so they're
931 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700932 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800933 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100934 ret = -ETIMEDOUT;
935 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700936 }
937
938 /* Unload any bytes sent back from the other side */
939 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
940 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700941 if (recv_bytes > recv_size)
942 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400943
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100944 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800945 intel_dp_unpack_aux(I915_READ(ch_data + i),
946 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700947
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100948 ret = recv_bytes;
949out:
950 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300951 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100952
Jani Nikula884f19e2014-03-14 16:51:14 +0200953 if (vdd)
954 edp_panel_vdd_off(intel_dp, false);
955
Ville Syrjälä773538e82014-09-04 14:54:56 +0300956 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300957
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100958 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700959}
960
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300961#define BARE_ADDRESS_SIZE 3
962#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200963static ssize_t
964intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200966 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
967 uint8_t txbuf[20], rxbuf[20];
968 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700969 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200971 txbuf[0] = (msg->request << 4) |
972 ((msg->address >> 16) & 0xf);
973 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200974 txbuf[2] = msg->address & 0xff;
975 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300976
Jani Nikula9d1a1032014-03-14 16:51:15 +0200977 switch (msg->request & ~DP_AUX_I2C_MOT) {
978 case DP_AUX_NATIVE_WRITE:
979 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300980 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200981 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200982
Jani Nikula9d1a1032014-03-14 16:51:15 +0200983 if (WARN_ON(txsize > 20))
984 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700985
Jani Nikula9d1a1032014-03-14 16:51:15 +0200986 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700987
Jani Nikula9d1a1032014-03-14 16:51:15 +0200988 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
989 if (ret > 0) {
990 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700991
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200992 if (ret > 1) {
993 /* Number of bytes written in a short write. */
994 ret = clamp_t(int, rxbuf[1], 0, msg->size);
995 } else {
996 /* Return payload size. */
997 ret = msg->size;
998 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001000 break;
1001
1002 case DP_AUX_NATIVE_READ:
1003 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001004 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001005 rxsize = msg->size + 1;
1006
1007 if (WARN_ON(rxsize > 20))
1008 return -E2BIG;
1009
1010 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1011 if (ret > 0) {
1012 msg->reply = rxbuf[0] >> 4;
1013 /*
1014 * Assume happy day, and copy the data. The caller is
1015 * expected to check msg->reply before touching it.
1016 *
1017 * Return payload size.
1018 */
1019 ret--;
1020 memcpy(msg->buffer, rxbuf + 1, ret);
1021 }
1022 break;
1023
1024 default:
1025 ret = -EINVAL;
1026 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001028
Jani Nikula9d1a1032014-03-14 16:51:15 +02001029 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001030}
1031
Jani Nikula9d1a1032014-03-14 16:51:15 +02001032static void
1033intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001034{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001035 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001036 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula33ad6622014-03-14 16:51:16 +02001037 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1038 enum port port = intel_dig_port->port;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001039 struct ddi_vbt_port_info *info = &dev_priv->vbt.ddi_port_info[port];
Jani Nikula0b998362014-03-14 16:51:17 +02001040 const char *name = NULL;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001041 uint32_t porte_aux_ctl_reg = DPA_AUX_CH_CTL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001042 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001043
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001044 /* On SKL we don't have Aux for port E so we rely on VBT to set
1045 * a proper alternate aux channel.
1046 */
1047 if (IS_SKYLAKE(dev) && port == PORT_E) {
1048 switch (info->alternate_aux_channel) {
1049 case DP_AUX_B:
1050 porte_aux_ctl_reg = DPB_AUX_CH_CTL;
1051 break;
1052 case DP_AUX_C:
1053 porte_aux_ctl_reg = DPC_AUX_CH_CTL;
1054 break;
1055 case DP_AUX_D:
1056 porte_aux_ctl_reg = DPD_AUX_CH_CTL;
1057 break;
1058 case DP_AUX_A:
1059 default:
1060 porte_aux_ctl_reg = DPA_AUX_CH_CTL;
1061 }
1062 }
1063
Jani Nikula33ad6622014-03-14 16:51:16 +02001064 switch (port) {
1065 case PORT_A:
1066 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001067 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001068 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001069 case PORT_B:
1070 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001071 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001072 break;
1073 case PORT_C:
1074 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001075 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001076 break;
1077 case PORT_D:
1078 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001079 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001080 break;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001081 case PORT_E:
1082 intel_dp->aux_ch_ctl_reg = porte_aux_ctl_reg;
1083 name = "DPDDC-E";
1084 break;
Dave Airlieab2c0672009-12-04 10:55:24 +10001085 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001086 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001087 }
1088
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001089 /*
1090 * The AUX_CTL register is usually DP_CTL + 0x10.
1091 *
1092 * On Haswell and Broadwell though:
1093 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1094 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1095 *
1096 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1097 */
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001098 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev) && port != PORT_E)
Jani Nikula33ad6622014-03-14 16:51:16 +02001099 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001100
Jani Nikula0b998362014-03-14 16:51:17 +02001101 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001102 intel_dp->aux.dev = dev->dev;
1103 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001104
Jani Nikula0b998362014-03-14 16:51:17 +02001105 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1106 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001107
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001108 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001109 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001110 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001111 name, ret);
1112 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001113 }
David Flynn8316f332010-12-08 16:10:21 +00001114
Jani Nikula0b998362014-03-14 16:51:17 +02001115 ret = sysfs_create_link(&connector->base.kdev->kobj,
1116 &intel_dp->aux.ddc.dev.kobj,
1117 intel_dp->aux.ddc.dev.kobj.name);
1118 if (ret < 0) {
1119 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001120 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001121 }
1122}
1123
Imre Deak80f65de2014-02-11 17:12:49 +02001124static void
1125intel_dp_connector_unregister(struct intel_connector *intel_connector)
1126{
1127 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1128
Dave Airlie0e32b392014-05-02 14:02:48 +10001129 if (!intel_connector->mst_port)
1130 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1131 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001132 intel_connector_unregister(intel_connector);
1133}
1134
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001135static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001136skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001137{
1138 u32 ctrl1;
1139
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001140 memset(&pipe_config->dpll_hw_state, 0,
1141 sizeof(pipe_config->dpll_hw_state));
1142
Damien Lespiau5416d872014-11-14 17:24:33 +00001143 pipe_config->ddi_pll_sel = SKL_DPLL0;
1144 pipe_config->dpll_hw_state.cfgcr1 = 0;
1145 pipe_config->dpll_hw_state.cfgcr2 = 0;
1146
1147 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001148 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301149 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001150 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001151 SKL_DPLL0);
1152 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301153 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001154 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001155 SKL_DPLL0);
1156 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301157 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001158 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001159 SKL_DPLL0);
1160 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301161 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001162 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301163 SKL_DPLL0);
1164 break;
1165 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1166 results in CDCLK change. Need to handle the change of CDCLK by
1167 disabling pipes and re-enabling them */
1168 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001169 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301170 SKL_DPLL0);
1171 break;
1172 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001173 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301174 SKL_DPLL0);
1175 break;
1176
Damien Lespiau5416d872014-11-14 17:24:33 +00001177 }
1178 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1179}
1180
1181static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001182hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001183{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001184 memset(&pipe_config->dpll_hw_state, 0,
1185 sizeof(pipe_config->dpll_hw_state));
1186
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001187 switch (pipe_config->port_clock / 2) {
1188 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001189 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1190 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001191 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001192 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1193 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001194 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001195 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1196 break;
1197 }
1198}
1199
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301200static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001201intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301202{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001203 if (intel_dp->num_sink_rates) {
1204 *sink_rates = intel_dp->sink_rates;
1205 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301206 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001207
1208 *sink_rates = default_rates;
1209
1210 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301211}
1212
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301213static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001214intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301215{
Sonika Jindal64987fc2015-05-26 17:50:13 +05301216 if (IS_BROXTON(dev)) {
1217 *source_rates = bxt_rates;
1218 return ARRAY_SIZE(bxt_rates);
1219 } else if (IS_SKYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301220 *source_rates = skl_rates;
1221 return ARRAY_SIZE(skl_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001222 } else if (IS_CHERRYVIEW(dev)) {
1223 *source_rates = chv_rates;
1224 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301225 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001226
1227 *source_rates = default_rates;
1228
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001229 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1230 /* WaDisableHBR2:skl */
1231 return (DP_LINK_BW_2_7 >> 3) + 1;
1232 else if (INTEL_INFO(dev)->gen >= 8 ||
1233 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1234 return (DP_LINK_BW_5_4 >> 3) + 1;
1235 else
1236 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301237}
1238
Daniel Vetter0e503382014-07-04 11:26:04 -03001239static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001240intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001241 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001242{
1243 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001244 const struct dp_link_dpll *divisor = NULL;
1245 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001246
1247 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001248 divisor = gen4_dpll;
1249 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001250 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001251 divisor = pch_dpll;
1252 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001253 } else if (IS_CHERRYVIEW(dev)) {
1254 divisor = chv_dpll;
1255 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001256 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001257 divisor = vlv_dpll;
1258 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001259 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001260
1261 if (divisor && count) {
1262 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001263 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001264 pipe_config->dpll = divisor[i].dpll;
1265 pipe_config->clock_set = true;
1266 break;
1267 }
1268 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001269 }
1270}
1271
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001272static int intersect_rates(const int *source_rates, int source_len,
1273 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001274 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301275{
1276 int i = 0, j = 0, k = 0;
1277
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301278 while (i < source_len && j < sink_len) {
1279 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001280 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1281 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001282 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301283 ++k;
1284 ++i;
1285 ++j;
1286 } else if (source_rates[i] < sink_rates[j]) {
1287 ++i;
1288 } else {
1289 ++j;
1290 }
1291 }
1292 return k;
1293}
1294
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001295static int intel_dp_common_rates(struct intel_dp *intel_dp,
1296 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001297{
1298 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1299 const int *source_rates, *sink_rates;
1300 int source_len, sink_len;
1301
1302 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1303 source_len = intel_dp_source_rates(dev, &source_rates);
1304
1305 return intersect_rates(source_rates, source_len,
1306 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001307 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001308}
1309
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001310static void snprintf_int_array(char *str, size_t len,
1311 const int *array, int nelem)
1312{
1313 int i;
1314
1315 str[0] = '\0';
1316
1317 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001318 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001319 if (r >= len)
1320 return;
1321 str += r;
1322 len -= r;
1323 }
1324}
1325
1326static void intel_dp_print_rates(struct intel_dp *intel_dp)
1327{
1328 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1329 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001330 int source_len, sink_len, common_len;
1331 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001332 char str[128]; /* FIXME: too big for stack? */
1333
1334 if ((drm_debug & DRM_UT_KMS) == 0)
1335 return;
1336
1337 source_len = intel_dp_source_rates(dev, &source_rates);
1338 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1339 DRM_DEBUG_KMS("source rates: %s\n", str);
1340
1341 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1342 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1343 DRM_DEBUG_KMS("sink rates: %s\n", str);
1344
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001345 common_len = intel_dp_common_rates(intel_dp, common_rates);
1346 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1347 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001348}
1349
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001350static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301351{
1352 int i = 0;
1353
1354 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1355 if (find == rates[i])
1356 break;
1357
1358 return i;
1359}
1360
Ville Syrjälä50fec212015-03-12 17:10:34 +02001361int
1362intel_dp_max_link_rate(struct intel_dp *intel_dp)
1363{
1364 int rates[DP_MAX_SUPPORTED_RATES] = {};
1365 int len;
1366
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001367 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001368 if (WARN_ON(len <= 0))
1369 return 162000;
1370
1371 return rates[rate_to_index(0, rates) - 1];
1372}
1373
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001374int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1375{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001376 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001377}
1378
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001379bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001380intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001381 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001382{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001383 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001384 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001385 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001386 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001387 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001388 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001389 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001390 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001391 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001392 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001393 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001394 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301395 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001396 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001397 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001398 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1399 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301400
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001401 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301402
1403 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001404 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301405
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001406 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001407
Imre Deakbc7d38a2013-05-16 14:40:36 +03001408 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001409 pipe_config->has_pch_encoder = true;
1410
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001411 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001412 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001413 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001414
Jani Nikuladd06f902012-10-19 14:51:50 +03001415 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1416 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1417 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001418
1419 if (INTEL_INFO(dev)->gen >= 9) {
1420 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001421 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001422 if (ret)
1423 return ret;
1424 }
1425
Jesse Barnes2dd24552013-04-25 12:55:01 -07001426 if (!HAS_PCH_SPLIT(dev))
1427 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1428 intel_connector->panel.fitting_mode);
1429 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001430 intel_pch_panel_fitting(intel_crtc, pipe_config,
1431 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001432 }
1433
Daniel Vettercb1793c2012-06-04 18:39:21 +02001434 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001435 return false;
1436
Daniel Vetter083f9562012-04-20 20:23:49 +02001437 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301438 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001439 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001440 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001441
Daniel Vetter36008362013-03-27 00:44:59 +01001442 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1443 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001444 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001445 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301446
1447 /* Get bpp from vbt only for panels that dont have bpp in edid */
1448 if (intel_connector->base.display_info.bpc == 0 &&
1449 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001450 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1451 dev_priv->vbt.edp_bpp);
1452 bpp = dev_priv->vbt.edp_bpp;
1453 }
1454
Jani Nikula344c5bb2014-09-09 11:25:13 +03001455 /*
1456 * Use the maximum clock and number of lanes the eDP panel
1457 * advertizes being capable of. The panels are generally
1458 * designed to support only a single clock and lane
1459 * configuration, and typically these values correspond to the
1460 * native resolution of the panel.
1461 */
1462 min_lane_count = max_lane_count;
1463 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001464 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001465
Daniel Vetter36008362013-03-27 00:44:59 +01001466 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001467 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1468 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001469
Dave Airliec6930992014-07-14 11:04:39 +10001470 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301471 for (lane_count = min_lane_count;
1472 lane_count <= max_lane_count;
1473 lane_count <<= 1) {
1474
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001475 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001476 link_avail = intel_dp_max_data_rate(link_clock,
1477 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001478
Daniel Vetter36008362013-03-27 00:44:59 +01001479 if (mode_rate <= link_avail) {
1480 goto found;
1481 }
1482 }
1483 }
1484 }
1485
1486 return false;
1487
1488found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001489 if (intel_dp->color_range_auto) {
1490 /*
1491 * See:
1492 * CEA-861-E - 5.1 Default Encoding Parameters
1493 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1494 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001495 pipe_config->limited_color_range =
1496 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1497 } else {
1498 pipe_config->limited_color_range =
1499 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001500 }
1501
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001502 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301503
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001504 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001505 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301506 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001507 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001508 } else {
1509 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001510 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001511 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301512 }
1513
Daniel Vetter657445f2013-05-04 10:09:18 +02001514 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001515 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001516
Daniel Vetter36008362013-03-27 00:44:59 +01001517 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001518 intel_dp->link_bw, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001519 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001520 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1521 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001522
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001523 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001524 adjusted_mode->crtc_clock,
1525 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001526 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001527
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301528 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301529 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001530 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301531 intel_link_compute_m_n(bpp, lane_count,
1532 intel_connector->panel.downclock_mode->clock,
1533 pipe_config->port_clock,
1534 &pipe_config->dp_m2_n2);
1535 }
1536
Damien Lespiau5416d872014-11-14 17:24:33 +00001537 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001538 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301539 else if (IS_BROXTON(dev))
1540 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001541 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001542 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001543 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001544 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001545
Daniel Vetter36008362013-03-27 00:44:59 +01001546 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001547}
1548
Daniel Vetter7c62a162013-06-01 17:16:20 +02001549static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001550{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001551 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1552 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1553 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001554 struct drm_i915_private *dev_priv = dev->dev_private;
1555 u32 dpa_ctl;
1556
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001557 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1558 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001559 dpa_ctl = I915_READ(DP_A);
1560 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1561
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001562 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001563 /* For a long time we've carried around a ILK-DevA w/a for the
1564 * 160MHz clock. If we're really unlucky, it's still required.
1565 */
1566 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001567 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001568 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001569 } else {
1570 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001571 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001572 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001573
Daniel Vetterea9b6002012-11-29 15:59:31 +01001574 I915_WRITE(DP_A, dpa_ctl);
1575
1576 POSTING_READ(DP_A);
1577 udelay(500);
1578}
1579
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001580static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001581{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001582 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001583 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001584 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001585 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001586 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001587 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001588
Keith Packard417e8222011-11-01 19:54:11 -07001589 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001590 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001591 *
1592 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001593 * SNB CPU
1594 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001595 * CPT PCH
1596 *
1597 * IBX PCH and CPU are the same for almost everything,
1598 * except that the CPU DP PLL is configured in this
1599 * register
1600 *
1601 * CPT PCH is quite different, having many bits moved
1602 * to the TRANS_DP_CTL register instead. That
1603 * configuration happens (oddly) in ironlake_pch_enable
1604 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001605
Keith Packard417e8222011-11-01 19:54:11 -07001606 /* Preserve the BIOS-computed detected bit. This is
1607 * supposed to be read-only.
1608 */
1609 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001610
Keith Packard417e8222011-11-01 19:54:11 -07001611 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001612 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001613 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001614
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001615 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001616 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001617
Keith Packard417e8222011-11-01 19:54:11 -07001618 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001619
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001620 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001621 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1622 intel_dp->DP |= DP_SYNC_HS_HIGH;
1623 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1624 intel_dp->DP |= DP_SYNC_VS_HIGH;
1625 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1626
Jani Nikula6aba5b62013-10-04 15:08:10 +03001627 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001628 intel_dp->DP |= DP_ENHANCED_FRAMING;
1629
Daniel Vetter7c62a162013-06-01 17:16:20 +02001630 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001631 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001632 u32 trans_dp;
1633
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001634 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001635
1636 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1637 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1638 trans_dp |= TRANS_DP_ENH_FRAMING;
1639 else
1640 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1641 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001642 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001643 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1644 crtc->config->limited_color_range)
1645 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001646
1647 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1648 intel_dp->DP |= DP_SYNC_HS_HIGH;
1649 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1650 intel_dp->DP |= DP_SYNC_VS_HIGH;
1651 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1652
Jani Nikula6aba5b62013-10-04 15:08:10 +03001653 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001654 intel_dp->DP |= DP_ENHANCED_FRAMING;
1655
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001656 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001657 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001658 else if (crtc->pipe == PIPE_B)
1659 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001660 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001661}
1662
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001663#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1664#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001665
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001666#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1667#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001668
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001669#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1670#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001671
Daniel Vetter4be73782014-01-17 14:39:48 +01001672static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001673 u32 mask,
1674 u32 value)
1675{
Paulo Zanoni30add222012-10-26 19:05:45 -02001676 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001677 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001678 u32 pp_stat_reg, pp_ctrl_reg;
1679
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001680 lockdep_assert_held(&dev_priv->pps_mutex);
1681
Jani Nikulabf13e812013-09-06 07:40:05 +03001682 pp_stat_reg = _pp_stat_reg(intel_dp);
1683 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001684
1685 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001686 mask, value,
1687 I915_READ(pp_stat_reg),
1688 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001689
Jesse Barnes453c5422013-03-28 09:55:41 -07001690 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001691 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001692 I915_READ(pp_stat_reg),
1693 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001694 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001695
1696 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001697}
1698
Daniel Vetter4be73782014-01-17 14:39:48 +01001699static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001700{
1701 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001702 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001703}
1704
Daniel Vetter4be73782014-01-17 14:39:48 +01001705static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001706{
Keith Packardbd943152011-09-18 23:09:52 -07001707 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001708 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001709}
Keith Packardbd943152011-09-18 23:09:52 -07001710
Daniel Vetter4be73782014-01-17 14:39:48 +01001711static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001712{
1713 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001714
1715 /* When we disable the VDD override bit last we have to do the manual
1716 * wait. */
1717 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1718 intel_dp->panel_power_cycle_delay);
1719
Daniel Vetter4be73782014-01-17 14:39:48 +01001720 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001721}
Keith Packardbd943152011-09-18 23:09:52 -07001722
Daniel Vetter4be73782014-01-17 14:39:48 +01001723static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001724{
1725 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1726 intel_dp->backlight_on_delay);
1727}
1728
Daniel Vetter4be73782014-01-17 14:39:48 +01001729static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001730{
1731 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1732 intel_dp->backlight_off_delay);
1733}
Keith Packard99ea7122011-11-01 19:57:50 -07001734
Keith Packard832dd3c2011-11-01 19:34:06 -07001735/* Read the current pp_control value, unlocking the register if it
1736 * is locked
1737 */
1738
Jesse Barnes453c5422013-03-28 09:55:41 -07001739static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001740{
Jesse Barnes453c5422013-03-28 09:55:41 -07001741 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1742 struct drm_i915_private *dev_priv = dev->dev_private;
1743 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001744
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001745 lockdep_assert_held(&dev_priv->pps_mutex);
1746
Jani Nikulabf13e812013-09-06 07:40:05 +03001747 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301748 if (!IS_BROXTON(dev)) {
1749 control &= ~PANEL_UNLOCK_MASK;
1750 control |= PANEL_UNLOCK_REGS;
1751 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001752 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001753}
1754
Ville Syrjälä951468f2014-09-04 14:55:31 +03001755/*
1756 * Must be paired with edp_panel_vdd_off().
1757 * Must hold pps_mutex around the whole on/off sequence.
1758 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1759 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001760static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001761{
Paulo Zanoni30add222012-10-26 19:05:45 -02001762 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001763 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1764 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001765 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001766 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001767 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001768 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001769 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001770
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001771 lockdep_assert_held(&dev_priv->pps_mutex);
1772
Keith Packard97af61f572011-09-28 16:23:51 -07001773 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001774 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001775
Egbert Eich2c623c12014-11-25 12:54:57 +01001776 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001777 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001778
Daniel Vetter4be73782014-01-17 14:39:48 +01001779 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001780 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001781
Imre Deak4e6e1a52014-03-27 17:45:11 +02001782 power_domain = intel_display_port_power_domain(intel_encoder);
1783 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001784
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001785 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1786 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001787
Daniel Vetter4be73782014-01-17 14:39:48 +01001788 if (!edp_have_panel_power(intel_dp))
1789 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001790
Jesse Barnes453c5422013-03-28 09:55:41 -07001791 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001792 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001793
Jani Nikulabf13e812013-09-06 07:40:05 +03001794 pp_stat_reg = _pp_stat_reg(intel_dp);
1795 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001796
1797 I915_WRITE(pp_ctrl_reg, pp);
1798 POSTING_READ(pp_ctrl_reg);
1799 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1800 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001801 /*
1802 * If the panel wasn't on, delay before accessing aux channel
1803 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001804 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001805 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1806 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001807 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001808 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001809
1810 return need_to_disable;
1811}
1812
Ville Syrjälä951468f2014-09-04 14:55:31 +03001813/*
1814 * Must be paired with intel_edp_panel_vdd_off() or
1815 * intel_edp_panel_off().
1816 * Nested calls to these functions are not allowed since
1817 * we drop the lock. Caller must use some higher level
1818 * locking to prevent nested calls from other threads.
1819 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001820void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001821{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001822 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001823
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001824 if (!is_edp(intel_dp))
1825 return;
1826
Ville Syrjälä773538e82014-09-04 14:54:56 +03001827 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001828 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001829 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001830
Rob Clarke2c719b2014-12-15 13:56:32 -05001831 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001832 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001833}
1834
Daniel Vetter4be73782014-01-17 14:39:48 +01001835static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001836{
Paulo Zanoni30add222012-10-26 19:05:45 -02001837 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001838 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001839 struct intel_digital_port *intel_dig_port =
1840 dp_to_dig_port(intel_dp);
1841 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1842 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001843 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001844 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001845
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001846 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001847
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001848 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001849
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001850 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001851 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001852
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001853 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1854 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001855
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001856 pp = ironlake_get_pp_control(intel_dp);
1857 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001858
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001859 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1860 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001861
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001862 I915_WRITE(pp_ctrl_reg, pp);
1863 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001864
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001865 /* Make sure sequencer is idle before allowing subsequent activity */
1866 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1867 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001868
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001869 if ((pp & POWER_TARGET_ON) == 0)
1870 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001871
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001872 power_domain = intel_display_port_power_domain(intel_encoder);
1873 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001874}
1875
Daniel Vetter4be73782014-01-17 14:39:48 +01001876static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001877{
1878 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1879 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001880
Ville Syrjälä773538e82014-09-04 14:54:56 +03001881 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001882 if (!intel_dp->want_panel_vdd)
1883 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001884 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001885}
1886
Imre Deakaba86892014-07-30 15:57:31 +03001887static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1888{
1889 unsigned long delay;
1890
1891 /*
1892 * Queue the timer to fire a long time from now (relative to the power
1893 * down delay) to keep the panel power up across a sequence of
1894 * operations.
1895 */
1896 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1897 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1898}
1899
Ville Syrjälä951468f2014-09-04 14:55:31 +03001900/*
1901 * Must be paired with edp_panel_vdd_on().
1902 * Must hold pps_mutex around the whole on/off sequence.
1903 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1904 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001905static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001906{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001907 struct drm_i915_private *dev_priv =
1908 intel_dp_to_dev(intel_dp)->dev_private;
1909
1910 lockdep_assert_held(&dev_priv->pps_mutex);
1911
Keith Packard97af61f572011-09-28 16:23:51 -07001912 if (!is_edp(intel_dp))
1913 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001914
Rob Clarke2c719b2014-12-15 13:56:32 -05001915 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001916 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001917
Keith Packardbd943152011-09-18 23:09:52 -07001918 intel_dp->want_panel_vdd = false;
1919
Imre Deakaba86892014-07-30 15:57:31 +03001920 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001921 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001922 else
1923 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001924}
1925
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001926static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001927{
Paulo Zanoni30add222012-10-26 19:05:45 -02001928 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001929 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001930 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001931 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001932
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001933 lockdep_assert_held(&dev_priv->pps_mutex);
1934
Keith Packard97af61f572011-09-28 16:23:51 -07001935 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001936 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001937
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001938 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1939 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001940
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001941 if (WARN(edp_have_panel_power(intel_dp),
1942 "eDP port %c panel power already on\n",
1943 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001944 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001945
Daniel Vetter4be73782014-01-17 14:39:48 +01001946 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001947
Jani Nikulabf13e812013-09-06 07:40:05 +03001948 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001949 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001950 if (IS_GEN5(dev)) {
1951 /* ILK workaround: disable reset around power sequence */
1952 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001953 I915_WRITE(pp_ctrl_reg, pp);
1954 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001955 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001956
Keith Packard1c0ae802011-09-19 13:59:29 -07001957 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001958 if (!IS_GEN5(dev))
1959 pp |= PANEL_POWER_RESET;
1960
Jesse Barnes453c5422013-03-28 09:55:41 -07001961 I915_WRITE(pp_ctrl_reg, pp);
1962 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001963
Daniel Vetter4be73782014-01-17 14:39:48 +01001964 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001965 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001966
Keith Packard05ce1a42011-09-29 16:33:01 -07001967 if (IS_GEN5(dev)) {
1968 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001969 I915_WRITE(pp_ctrl_reg, pp);
1970 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001971 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001972}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001973
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001974void intel_edp_panel_on(struct intel_dp *intel_dp)
1975{
1976 if (!is_edp(intel_dp))
1977 return;
1978
1979 pps_lock(intel_dp);
1980 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001981 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001982}
1983
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001984
1985static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001986{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001987 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1988 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001989 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001990 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001991 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001992 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001993 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001994
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001995 lockdep_assert_held(&dev_priv->pps_mutex);
1996
Keith Packard97af61f572011-09-28 16:23:51 -07001997 if (!is_edp(intel_dp))
1998 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001999
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002000 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2001 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002002
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002003 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2004 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002005
Jesse Barnes453c5422013-03-28 09:55:41 -07002006 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002007 /* We need to switch off panel power _and_ force vdd, for otherwise some
2008 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002009 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2010 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002011
Jani Nikulabf13e812013-09-06 07:40:05 +03002012 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002013
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002014 intel_dp->want_panel_vdd = false;
2015
Jesse Barnes453c5422013-03-28 09:55:41 -07002016 I915_WRITE(pp_ctrl_reg, pp);
2017 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002018
Paulo Zanonidce56b32013-12-19 14:29:40 -02002019 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01002020 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002021
2022 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02002023 power_domain = intel_display_port_power_domain(intel_encoder);
2024 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002025}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002026
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002027void intel_edp_panel_off(struct intel_dp *intel_dp)
2028{
2029 if (!is_edp(intel_dp))
2030 return;
2031
2032 pps_lock(intel_dp);
2033 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002034 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002035}
2036
Jani Nikula1250d102014-08-12 17:11:39 +03002037/* Enable backlight in the panel power control. */
2038static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002039{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002040 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2041 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002042 struct drm_i915_private *dev_priv = dev->dev_private;
2043 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002044 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002045
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002046 /*
2047 * If we enable the backlight right away following a panel power
2048 * on, we may see slight flicker as the panel syncs with the eDP
2049 * link. So delay a bit to make sure the image is solid before
2050 * allowing it to appear.
2051 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002052 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002053
Ville Syrjälä773538e82014-09-04 14:54:56 +03002054 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002055
Jesse Barnes453c5422013-03-28 09:55:41 -07002056 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002057 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002058
Jani Nikulabf13e812013-09-06 07:40:05 +03002059 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002060
2061 I915_WRITE(pp_ctrl_reg, pp);
2062 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002063
Ville Syrjälä773538e82014-09-04 14:54:56 +03002064 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002065}
2066
Jani Nikula1250d102014-08-12 17:11:39 +03002067/* Enable backlight PWM and backlight PP control. */
2068void intel_edp_backlight_on(struct intel_dp *intel_dp)
2069{
2070 if (!is_edp(intel_dp))
2071 return;
2072
2073 DRM_DEBUG_KMS("\n");
2074
2075 intel_panel_enable_backlight(intel_dp->attached_connector);
2076 _intel_edp_backlight_on(intel_dp);
2077}
2078
2079/* Disable backlight in the panel power control. */
2080static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002081{
Paulo Zanoni30add222012-10-26 19:05:45 -02002082 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002083 struct drm_i915_private *dev_priv = dev->dev_private;
2084 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002085 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002086
Keith Packardf01eca22011-09-28 16:48:10 -07002087 if (!is_edp(intel_dp))
2088 return;
2089
Ville Syrjälä773538e82014-09-04 14:54:56 +03002090 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002091
Jesse Barnes453c5422013-03-28 09:55:41 -07002092 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002093 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002094
Jani Nikulabf13e812013-09-06 07:40:05 +03002095 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002096
2097 I915_WRITE(pp_ctrl_reg, pp);
2098 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002099
Ville Syrjälä773538e82014-09-04 14:54:56 +03002100 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002101
Paulo Zanonidce56b32013-12-19 14:29:40 -02002102 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002103 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002104}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002105
Jani Nikula1250d102014-08-12 17:11:39 +03002106/* Disable backlight PP control and backlight PWM. */
2107void intel_edp_backlight_off(struct intel_dp *intel_dp)
2108{
2109 if (!is_edp(intel_dp))
2110 return;
2111
2112 DRM_DEBUG_KMS("\n");
2113
2114 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002115 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002116}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002117
Jani Nikula73580fb72014-08-12 17:11:41 +03002118/*
2119 * Hook for controlling the panel power control backlight through the bl_power
2120 * sysfs attribute. Take care to handle multiple calls.
2121 */
2122static void intel_edp_backlight_power(struct intel_connector *connector,
2123 bool enable)
2124{
2125 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002126 bool is_enabled;
2127
Ville Syrjälä773538e82014-09-04 14:54:56 +03002128 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002129 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002130 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002131
2132 if (is_enabled == enable)
2133 return;
2134
Jani Nikula23ba9372014-08-27 14:08:43 +03002135 DRM_DEBUG_KMS("panel power control backlight %s\n",
2136 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002137
2138 if (enable)
2139 _intel_edp_backlight_on(intel_dp);
2140 else
2141 _intel_edp_backlight_off(intel_dp);
2142}
2143
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002144static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002145{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2147 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2148 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002149 struct drm_i915_private *dev_priv = dev->dev_private;
2150 u32 dpa_ctl;
2151
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002152 assert_pipe_disabled(dev_priv,
2153 to_intel_crtc(crtc)->pipe);
2154
Jesse Barnesd240f202010-08-13 15:43:26 -07002155 DRM_DEBUG_KMS("\n");
2156 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002157 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2158 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2159
2160 /* We don't adjust intel_dp->DP while tearing down the link, to
2161 * facilitate link retraining (e.g. after hotplug). Hence clear all
2162 * enable bits here to ensure that we don't enable too much. */
2163 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2164 intel_dp->DP |= DP_PLL_ENABLE;
2165 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002166 POSTING_READ(DP_A);
2167 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002168}
2169
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002170static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002171{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002172 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2173 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2174 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002175 struct drm_i915_private *dev_priv = dev->dev_private;
2176 u32 dpa_ctl;
2177
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002178 assert_pipe_disabled(dev_priv,
2179 to_intel_crtc(crtc)->pipe);
2180
Jesse Barnesd240f202010-08-13 15:43:26 -07002181 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002182 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2183 "dp pll off, should be on\n");
2184 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2185
2186 /* We can't rely on the value tracked for the DP register in
2187 * intel_dp->DP because link_down must not change that (otherwise link
2188 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002189 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002190 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002191 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002192 udelay(200);
2193}
2194
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002195/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002196void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002197{
2198 int ret, i;
2199
2200 /* Should have a valid DPCD by this point */
2201 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2202 return;
2203
2204 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002205 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2206 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002207 } else {
2208 /*
2209 * When turning on, we need to retry for 1ms to give the sink
2210 * time to wake up.
2211 */
2212 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002213 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2214 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002215 if (ret == 1)
2216 break;
2217 msleep(1);
2218 }
2219 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002220
2221 if (ret != 1)
2222 DRM_DEBUG_KMS("failed to %s sink power state\n",
2223 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002224}
2225
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002226static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2227 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002228{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002229 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002230 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002231 struct drm_device *dev = encoder->base.dev;
2232 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002233 enum intel_display_power_domain power_domain;
2234 u32 tmp;
2235
2236 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002237 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002238 return false;
2239
2240 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002241
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002242 if (!(tmp & DP_PORT_EN))
2243 return false;
2244
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002245 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002246 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002247 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002248 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002249
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002250 for_each_pipe(dev_priv, p) {
2251 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2252 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2253 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002254 return true;
2255 }
2256 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002257
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002258 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2259 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002260 } else if (IS_CHERRYVIEW(dev)) {
2261 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2262 } else {
2263 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002264 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002265
2266 return true;
2267}
2268
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002269static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002270 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002271{
2272 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002273 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002274 struct drm_device *dev = encoder->base.dev;
2275 struct drm_i915_private *dev_priv = dev->dev_private;
2276 enum port port = dp_to_dig_port(intel_dp)->port;
2277 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002278 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002279
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002280 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002281
2282 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002283
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002284 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002285 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2286
2287 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002288 flags |= DRM_MODE_FLAG_PHSYNC;
2289 else
2290 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002291
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002292 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002293 flags |= DRM_MODE_FLAG_PVSYNC;
2294 else
2295 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002296 } else {
2297 if (tmp & DP_SYNC_HS_HIGH)
2298 flags |= DRM_MODE_FLAG_PHSYNC;
2299 else
2300 flags |= DRM_MODE_FLAG_NHSYNC;
2301
2302 if (tmp & DP_SYNC_VS_HIGH)
2303 flags |= DRM_MODE_FLAG_PVSYNC;
2304 else
2305 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002306 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002307
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002308 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002309
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002310 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2311 tmp & DP_COLOR_RANGE_16_235)
2312 pipe_config->limited_color_range = true;
2313
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002314 pipe_config->has_dp_encoder = true;
2315
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002316 pipe_config->lane_count =
2317 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2318
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002319 intel_dp_get_m_n(crtc, pipe_config);
2320
Ville Syrjälä18442d02013-09-13 16:00:08 +03002321 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002322 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2323 pipe_config->port_clock = 162000;
2324 else
2325 pipe_config->port_clock = 270000;
2326 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002327
2328 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2329 &pipe_config->dp_m_n);
2330
2331 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2332 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2333
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002334 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002335
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002336 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2337 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2338 /*
2339 * This is a big fat ugly hack.
2340 *
2341 * Some machines in UEFI boot mode provide us a VBT that has 18
2342 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2343 * unknown we fail to light up. Yet the same BIOS boots up with
2344 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2345 * max, not what it tells us to use.
2346 *
2347 * Note: This will still be broken if the eDP panel is not lit
2348 * up by the BIOS, and thus we can't get the mode at module
2349 * load.
2350 */
2351 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2352 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2353 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2354 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002355}
2356
Daniel Vettere8cb4552012-07-01 13:05:48 +02002357static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002358{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002359 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002360 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002361 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2362
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002363 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002364 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002365
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002366 if (HAS_PSR(dev) && !HAS_DDI(dev))
2367 intel_psr_disable(intel_dp);
2368
Daniel Vetter6cb49832012-05-20 17:14:50 +02002369 /* Make sure the panel is off before trying to change the mode. But also
2370 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002371 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002372 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002373 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002374 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002375
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002376 /* disable the port before the pipe on g4x */
2377 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002378 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002379}
2380
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002381static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002382{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002383 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002384 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002385
Ville Syrjälä49277c32014-03-31 18:21:26 +03002386 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002387 if (port == PORT_A)
2388 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002389}
2390
2391static void vlv_post_disable_dp(struct intel_encoder *encoder)
2392{
2393 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2394
2395 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002396}
2397
Ville Syrjälä580d3812014-04-09 13:29:00 +03002398static void chv_post_disable_dp(struct intel_encoder *encoder)
2399{
2400 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2401 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2402 struct drm_device *dev = encoder->base.dev;
2403 struct drm_i915_private *dev_priv = dev->dev_private;
2404 struct intel_crtc *intel_crtc =
2405 to_intel_crtc(encoder->base.crtc);
2406 enum dpio_channel ch = vlv_dport_to_channel(dport);
2407 enum pipe pipe = intel_crtc->pipe;
2408 u32 val;
2409
2410 intel_dp_link_down(intel_dp);
2411
Ville Syrjäläa5805162015-05-26 20:42:30 +03002412 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002413
2414 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002415 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002416 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002417 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002418
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002419 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2420 val |= CHV_PCS_REQ_SOFTRESET_EN;
2421 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2422
2423 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002424 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002425 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2426
2427 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2428 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2429 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002430
Ville Syrjäläa5805162015-05-26 20:42:30 +03002431 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002432}
2433
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002434static void
2435_intel_dp_set_link_train(struct intel_dp *intel_dp,
2436 uint32_t *DP,
2437 uint8_t dp_train_pat)
2438{
2439 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2440 struct drm_device *dev = intel_dig_port->base.base.dev;
2441 struct drm_i915_private *dev_priv = dev->dev_private;
2442 enum port port = intel_dig_port->port;
2443
2444 if (HAS_DDI(dev)) {
2445 uint32_t temp = I915_READ(DP_TP_CTL(port));
2446
2447 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2448 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2449 else
2450 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2451
2452 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2453 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2454 case DP_TRAINING_PATTERN_DISABLE:
2455 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2456
2457 break;
2458 case DP_TRAINING_PATTERN_1:
2459 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2460 break;
2461 case DP_TRAINING_PATTERN_2:
2462 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2463 break;
2464 case DP_TRAINING_PATTERN_3:
2465 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2466 break;
2467 }
2468 I915_WRITE(DP_TP_CTL(port), temp);
2469
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002470 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2471 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002472 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2473
2474 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2475 case DP_TRAINING_PATTERN_DISABLE:
2476 *DP |= DP_LINK_TRAIN_OFF_CPT;
2477 break;
2478 case DP_TRAINING_PATTERN_1:
2479 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2480 break;
2481 case DP_TRAINING_PATTERN_2:
2482 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2483 break;
2484 case DP_TRAINING_PATTERN_3:
2485 DRM_ERROR("DP training pattern 3 not supported\n");
2486 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2487 break;
2488 }
2489
2490 } else {
2491 if (IS_CHERRYVIEW(dev))
2492 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2493 else
2494 *DP &= ~DP_LINK_TRAIN_MASK;
2495
2496 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2497 case DP_TRAINING_PATTERN_DISABLE:
2498 *DP |= DP_LINK_TRAIN_OFF;
2499 break;
2500 case DP_TRAINING_PATTERN_1:
2501 *DP |= DP_LINK_TRAIN_PAT_1;
2502 break;
2503 case DP_TRAINING_PATTERN_2:
2504 *DP |= DP_LINK_TRAIN_PAT_2;
2505 break;
2506 case DP_TRAINING_PATTERN_3:
2507 if (IS_CHERRYVIEW(dev)) {
2508 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2509 } else {
2510 DRM_ERROR("DP training pattern 3 not supported\n");
2511 *DP |= DP_LINK_TRAIN_PAT_2;
2512 }
2513 break;
2514 }
2515 }
2516}
2517
2518static void intel_dp_enable_port(struct intel_dp *intel_dp)
2519{
2520 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2521 struct drm_i915_private *dev_priv = dev->dev_private;
2522
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002523 /* enable with pattern 1 (as per spec) */
2524 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2525 DP_TRAINING_PATTERN_1);
2526
2527 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2528 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002529
2530 /*
2531 * Magic for VLV/CHV. We _must_ first set up the register
2532 * without actually enabling the port, and then do another
2533 * write to enable the port. Otherwise link training will
2534 * fail when the power sequencer is freshly used for this port.
2535 */
2536 intel_dp->DP |= DP_PORT_EN;
2537
2538 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2539 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002540}
2541
Daniel Vettere8cb4552012-07-01 13:05:48 +02002542static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002543{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002544 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2545 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002546 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002547 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002548 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002549 unsigned int lane_mask = 0x0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002550
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002551 if (WARN_ON(dp_reg & DP_PORT_EN))
2552 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002553
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002554 pps_lock(intel_dp);
2555
2556 if (IS_VALLEYVIEW(dev))
2557 vlv_init_panel_power_sequencer(intel_dp);
2558
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002559 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002560
2561 edp_panel_vdd_on(intel_dp);
2562 edp_panel_on(intel_dp);
2563 edp_panel_vdd_off(intel_dp, true);
2564
2565 pps_unlock(intel_dp);
2566
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002567 if (IS_VALLEYVIEW(dev))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002568 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2569 lane_mask);
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002570
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002571 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2572 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002573 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002574 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002575
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002576 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002577 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2578 pipe_name(crtc->pipe));
2579 intel_audio_codec_enable(encoder);
2580 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002581}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002582
Jani Nikulaecff4f32013-09-06 07:38:29 +03002583static void g4x_enable_dp(struct intel_encoder *encoder)
2584{
Jani Nikula828f5c62013-09-05 16:44:45 +03002585 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2586
Jani Nikulaecff4f32013-09-06 07:38:29 +03002587 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002588 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002589}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002590
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002591static void vlv_enable_dp(struct intel_encoder *encoder)
2592{
Jani Nikula828f5c62013-09-05 16:44:45 +03002593 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2594
Daniel Vetter4be73782014-01-17 14:39:48 +01002595 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002596 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002597}
2598
Jani Nikulaecff4f32013-09-06 07:38:29 +03002599static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002600{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002601 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002602 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002603
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002604 intel_dp_prepare(encoder);
2605
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002606 /* Only ilk+ has port A */
2607 if (dport->port == PORT_A) {
2608 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002609 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002610 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002611}
2612
Ville Syrjälä83b84592014-10-16 21:29:51 +03002613static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2614{
2615 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2616 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2617 enum pipe pipe = intel_dp->pps_pipe;
2618 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2619
2620 edp_panel_vdd_off_sync(intel_dp);
2621
2622 /*
2623 * VLV seems to get confused when multiple power seqeuencers
2624 * have the same port selected (even if only one has power/vdd
2625 * enabled). The failure manifests as vlv_wait_port_ready() failing
2626 * CHV on the other hand doesn't seem to mind having the same port
2627 * selected in multiple power seqeuencers, but let's clear the
2628 * port select always when logically disconnecting a power sequencer
2629 * from a port.
2630 */
2631 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2632 pipe_name(pipe), port_name(intel_dig_port->port));
2633 I915_WRITE(pp_on_reg, 0);
2634 POSTING_READ(pp_on_reg);
2635
2636 intel_dp->pps_pipe = INVALID_PIPE;
2637}
2638
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002639static void vlv_steal_power_sequencer(struct drm_device *dev,
2640 enum pipe pipe)
2641{
2642 struct drm_i915_private *dev_priv = dev->dev_private;
2643 struct intel_encoder *encoder;
2644
2645 lockdep_assert_held(&dev_priv->pps_mutex);
2646
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002647 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2648 return;
2649
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002650 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2651 base.head) {
2652 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002653 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002654
2655 if (encoder->type != INTEL_OUTPUT_EDP)
2656 continue;
2657
2658 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002659 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002660
2661 if (intel_dp->pps_pipe != pipe)
2662 continue;
2663
2664 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002665 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002666
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002667 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002668 "stealing pipe %c power sequencer from active eDP port %c\n",
2669 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002670
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002671 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002672 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002673 }
2674}
2675
2676static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2677{
2678 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2679 struct intel_encoder *encoder = &intel_dig_port->base;
2680 struct drm_device *dev = encoder->base.dev;
2681 struct drm_i915_private *dev_priv = dev->dev_private;
2682 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002683
2684 lockdep_assert_held(&dev_priv->pps_mutex);
2685
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002686 if (!is_edp(intel_dp))
2687 return;
2688
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002689 if (intel_dp->pps_pipe == crtc->pipe)
2690 return;
2691
2692 /*
2693 * If another power sequencer was being used on this
2694 * port previously make sure to turn off vdd there while
2695 * we still have control of it.
2696 */
2697 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002698 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002699
2700 /*
2701 * We may be stealing the power
2702 * sequencer from another port.
2703 */
2704 vlv_steal_power_sequencer(dev, crtc->pipe);
2705
2706 /* now it's all ours */
2707 intel_dp->pps_pipe = crtc->pipe;
2708
2709 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2710 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2711
2712 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002713 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2714 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002715}
2716
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002717static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2718{
2719 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2720 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002721 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002722 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002723 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002724 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002725 int pipe = intel_crtc->pipe;
2726 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002727
Ville Syrjäläa5805162015-05-26 20:42:30 +03002728 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002729
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002730 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002731 val = 0;
2732 if (pipe)
2733 val |= (1<<21);
2734 else
2735 val &= ~(1<<21);
2736 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002737 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2738 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2739 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002740
Ville Syrjäläa5805162015-05-26 20:42:30 +03002741 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002742
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002743 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002744}
2745
Jani Nikulaecff4f32013-09-06 07:38:29 +03002746static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002747{
2748 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2749 struct drm_device *dev = encoder->base.dev;
2750 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002751 struct intel_crtc *intel_crtc =
2752 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002753 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002754 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002755
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002756 intel_dp_prepare(encoder);
2757
Jesse Barnes89b667f2013-04-18 14:51:36 -07002758 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002759 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002760 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002761 DPIO_PCS_TX_LANE2_RESET |
2762 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002763 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002764 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2765 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2766 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2767 DPIO_PCS_CLK_SOFT_RESET);
2768
2769 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002770 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2771 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2772 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002773 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002774}
2775
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002776static void chv_pre_enable_dp(struct intel_encoder *encoder)
2777{
2778 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2779 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2780 struct drm_device *dev = encoder->base.dev;
2781 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002782 struct intel_crtc *intel_crtc =
2783 to_intel_crtc(encoder->base.crtc);
2784 enum dpio_channel ch = vlv_dport_to_channel(dport);
2785 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002786 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002787 u32 val;
2788
Ville Syrjäläa5805162015-05-26 20:42:30 +03002789 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002790
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002791 /* allow hardware to manage TX FIFO reset source */
2792 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2793 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2794 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2795
2796 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2797 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2798 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2799
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002800 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002801 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002802 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002803 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002804
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002805 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2806 val |= CHV_PCS_REQ_SOFTRESET_EN;
2807 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2808
2809 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002810 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002811 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2812
2813 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2814 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2815 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002816
2817 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002818 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002819 /* Set the upar bit */
2820 data = (i == 1) ? 0x0 : 0x1;
2821 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2822 data << DPIO_UPAR_SHIFT);
2823 }
2824
2825 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002826 if (intel_crtc->config->port_clock > 270000)
2827 stagger = 0x18;
2828 else if (intel_crtc->config->port_clock > 135000)
2829 stagger = 0xd;
2830 else if (intel_crtc->config->port_clock > 67500)
2831 stagger = 0x7;
2832 else if (intel_crtc->config->port_clock > 33750)
2833 stagger = 0x4;
2834 else
2835 stagger = 0x2;
2836
2837 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2838 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2839 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2840
2841 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2842 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2843 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2844
2845 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2846 DPIO_LANESTAGGER_STRAP(stagger) |
2847 DPIO_LANESTAGGER_STRAP_OVRD |
2848 DPIO_TX1_STAGGER_MASK(0x1f) |
2849 DPIO_TX1_STAGGER_MULT(6) |
2850 DPIO_TX2_STAGGER_MULT(0));
2851
2852 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2853 DPIO_LANESTAGGER_STRAP(stagger) |
2854 DPIO_LANESTAGGER_STRAP_OVRD |
2855 DPIO_TX1_STAGGER_MASK(0x1f) |
2856 DPIO_TX1_STAGGER_MULT(7) |
2857 DPIO_TX2_STAGGER_MULT(5));
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002858
Ville Syrjäläa5805162015-05-26 20:42:30 +03002859 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002860
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002861 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002862}
2863
Ville Syrjälä9197c882014-04-09 13:29:05 +03002864static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2865{
2866 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2867 struct drm_device *dev = encoder->base.dev;
2868 struct drm_i915_private *dev_priv = dev->dev_private;
2869 struct intel_crtc *intel_crtc =
2870 to_intel_crtc(encoder->base.crtc);
2871 enum dpio_channel ch = vlv_dport_to_channel(dport);
2872 enum pipe pipe = intel_crtc->pipe;
2873 u32 val;
2874
Ville Syrjälä625695f2014-06-28 02:04:02 +03002875 intel_dp_prepare(encoder);
2876
Ville Syrjäläa5805162015-05-26 20:42:30 +03002877 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002878
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002879 /* program left/right clock distribution */
2880 if (pipe != PIPE_B) {
2881 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2882 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2883 if (ch == DPIO_CH0)
2884 val |= CHV_BUFLEFTENA1_FORCE;
2885 if (ch == DPIO_CH1)
2886 val |= CHV_BUFRIGHTENA1_FORCE;
2887 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2888 } else {
2889 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2890 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2891 if (ch == DPIO_CH0)
2892 val |= CHV_BUFLEFTENA2_FORCE;
2893 if (ch == DPIO_CH1)
2894 val |= CHV_BUFRIGHTENA2_FORCE;
2895 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2896 }
2897
Ville Syrjälä9197c882014-04-09 13:29:05 +03002898 /* program clock channel usage */
2899 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2900 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2901 if (pipe != PIPE_B)
2902 val &= ~CHV_PCS_USEDCLKCHANNEL;
2903 else
2904 val |= CHV_PCS_USEDCLKCHANNEL;
2905 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2906
2907 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2908 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2909 if (pipe != PIPE_B)
2910 val &= ~CHV_PCS_USEDCLKCHANNEL;
2911 else
2912 val |= CHV_PCS_USEDCLKCHANNEL;
2913 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2914
2915 /*
2916 * This a a bit weird since generally CL
2917 * matches the pipe, but here we need to
2918 * pick the CL based on the port.
2919 */
2920 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2921 if (pipe != PIPE_B)
2922 val &= ~CHV_CMN_USEDCLKCHANNEL;
2923 else
2924 val |= CHV_CMN_USEDCLKCHANNEL;
2925 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2926
Ville Syrjäläa5805162015-05-26 20:42:30 +03002927 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002928}
2929
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002930/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002931 * Native read with retry for link status and receiver capability reads for
2932 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002933 *
2934 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2935 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002936 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002937static ssize_t
2938intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2939 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002940{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002941 ssize_t ret;
2942 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002943
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002944 /*
2945 * Sometime we just get the same incorrect byte repeated
2946 * over the entire buffer. Doing just one throw away read
2947 * initially seems to "solve" it.
2948 */
2949 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2950
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002951 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002952 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2953 if (ret == size)
2954 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002955 msleep(1);
2956 }
2957
Jani Nikula9d1a1032014-03-14 16:51:15 +02002958 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002959}
2960
2961/*
2962 * Fetch AUX CH registers 0x202 - 0x207 which contain
2963 * link status information
2964 */
2965static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002966intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002967{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002968 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2969 DP_LANE0_1_STATUS,
2970 link_status,
2971 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002972}
2973
Paulo Zanoni11002442014-06-13 18:45:41 -03002974/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002975static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002976intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002977{
Paulo Zanoni30add222012-10-26 19:05:45 -02002978 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302979 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002980 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002981
Vandana Kannan93147262014-11-18 15:45:29 +05302982 if (IS_BROXTON(dev))
2983 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2984 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05302985 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302986 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002987 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302988 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302989 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002990 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302991 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002992 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302993 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002994 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302995 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002996}
2997
2998static uint8_t
2999intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3000{
Paulo Zanoni30add222012-10-26 19:05:45 -02003001 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003002 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003003
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003004 if (INTEL_INFO(dev)->gen >= 9) {
3005 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3006 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3007 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3008 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3009 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3010 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3011 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303012 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3013 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003014 default:
3015 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3016 }
3017 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003018 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303019 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3020 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3021 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3022 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3023 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3024 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3025 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003026 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303027 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003028 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003029 } else if (IS_VALLEYVIEW(dev)) {
3030 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303031 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3032 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3033 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3034 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3035 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3036 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3037 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003038 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303039 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003040 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003041 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003042 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303043 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3044 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3045 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3046 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3047 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003048 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303049 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003050 }
3051 } else {
3052 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303053 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3054 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3055 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3056 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3057 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3058 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3059 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003060 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303061 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003062 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003063 }
3064}
3065
Daniel Vetter5829975c2015-04-16 11:36:52 +02003066static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003067{
3068 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3069 struct drm_i915_private *dev_priv = dev->dev_private;
3070 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003071 struct intel_crtc *intel_crtc =
3072 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003073 unsigned long demph_reg_value, preemph_reg_value,
3074 uniqtranscale_reg_value;
3075 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003076 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003077 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003078
3079 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303080 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003081 preemph_reg_value = 0x0004000;
3082 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303083 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003084 demph_reg_value = 0x2B405555;
3085 uniqtranscale_reg_value = 0x552AB83A;
3086 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303087 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003088 demph_reg_value = 0x2B404040;
3089 uniqtranscale_reg_value = 0x5548B83A;
3090 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303091 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003092 demph_reg_value = 0x2B245555;
3093 uniqtranscale_reg_value = 0x5560B83A;
3094 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303095 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003096 demph_reg_value = 0x2B405555;
3097 uniqtranscale_reg_value = 0x5598DA3A;
3098 break;
3099 default:
3100 return 0;
3101 }
3102 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303103 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003104 preemph_reg_value = 0x0002000;
3105 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303106 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003107 demph_reg_value = 0x2B404040;
3108 uniqtranscale_reg_value = 0x5552B83A;
3109 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303110 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003111 demph_reg_value = 0x2B404848;
3112 uniqtranscale_reg_value = 0x5580B83A;
3113 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303114 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003115 demph_reg_value = 0x2B404040;
3116 uniqtranscale_reg_value = 0x55ADDA3A;
3117 break;
3118 default:
3119 return 0;
3120 }
3121 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303122 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003123 preemph_reg_value = 0x0000000;
3124 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303125 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003126 demph_reg_value = 0x2B305555;
3127 uniqtranscale_reg_value = 0x5570B83A;
3128 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303129 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003130 demph_reg_value = 0x2B2B4040;
3131 uniqtranscale_reg_value = 0x55ADDA3A;
3132 break;
3133 default:
3134 return 0;
3135 }
3136 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303137 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003138 preemph_reg_value = 0x0006000;
3139 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303140 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003141 demph_reg_value = 0x1B405555;
3142 uniqtranscale_reg_value = 0x55ADDA3A;
3143 break;
3144 default:
3145 return 0;
3146 }
3147 break;
3148 default:
3149 return 0;
3150 }
3151
Ville Syrjäläa5805162015-05-26 20:42:30 +03003152 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003153 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3154 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3155 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003156 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003157 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3158 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3159 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3160 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003161 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003162
3163 return 0;
3164}
3165
Daniel Vetter5829975c2015-04-16 11:36:52 +02003166static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003167{
3168 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3169 struct drm_i915_private *dev_priv = dev->dev_private;
3170 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3171 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003172 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003173 uint8_t train_set = intel_dp->train_set[0];
3174 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003175 enum pipe pipe = intel_crtc->pipe;
3176 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003177
3178 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303179 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003180 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303181 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003182 deemph_reg_value = 128;
3183 margin_reg_value = 52;
3184 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303185 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003186 deemph_reg_value = 128;
3187 margin_reg_value = 77;
3188 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303189 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003190 deemph_reg_value = 128;
3191 margin_reg_value = 102;
3192 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303193 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003194 deemph_reg_value = 128;
3195 margin_reg_value = 154;
3196 /* FIXME extra to set for 1200 */
3197 break;
3198 default:
3199 return 0;
3200 }
3201 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303202 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003203 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303204 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003205 deemph_reg_value = 85;
3206 margin_reg_value = 78;
3207 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303208 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003209 deemph_reg_value = 85;
3210 margin_reg_value = 116;
3211 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303212 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003213 deemph_reg_value = 85;
3214 margin_reg_value = 154;
3215 break;
3216 default:
3217 return 0;
3218 }
3219 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303220 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003221 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303222 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003223 deemph_reg_value = 64;
3224 margin_reg_value = 104;
3225 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303226 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003227 deemph_reg_value = 64;
3228 margin_reg_value = 154;
3229 break;
3230 default:
3231 return 0;
3232 }
3233 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303234 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003235 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303236 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003237 deemph_reg_value = 43;
3238 margin_reg_value = 154;
3239 break;
3240 default:
3241 return 0;
3242 }
3243 break;
3244 default:
3245 return 0;
3246 }
3247
Ville Syrjäläa5805162015-05-26 20:42:30 +03003248 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003249
3250 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003251 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3252 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003253 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3254 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003255 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3256
3257 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3258 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003259 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3260 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003261 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003262
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003263 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3264 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3265 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3266 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3267
3268 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3269 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3270 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3271 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3272
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003273 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003274 for (i = 0; i < 4; i++) {
3275 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3276 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3277 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3278 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3279 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003280
3281 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003282 for (i = 0; i < 4; i++) {
3283 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003284 val &= ~DPIO_SWING_MARGIN000_MASK;
3285 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003286 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3287 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003288
3289 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003290 for (i = 0; i < 4; i++) {
3291 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3292 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3293 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3294 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003295
3296 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303297 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003298 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303299 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003300
3301 /*
3302 * The document said it needs to set bit 27 for ch0 and bit 26
3303 * for ch1. Might be a typo in the doc.
3304 * For now, for this unique transition scale selection, set bit
3305 * 27 for ch0 and ch1.
3306 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003307 for (i = 0; i < 4; i++) {
3308 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3309 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3310 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3311 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003312
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003313 for (i = 0; i < 4; i++) {
3314 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3315 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3316 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3317 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3318 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003319 }
3320
3321 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003322 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3323 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3324 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3325
3326 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3327 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3328 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003329
3330 /* LRC Bypass */
3331 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3332 val |= DPIO_LRC_BYPASS;
3333 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3334
Ville Syrjäläa5805162015-05-26 20:42:30 +03003335 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003336
3337 return 0;
3338}
3339
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003340static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003341intel_get_adjust_train(struct intel_dp *intel_dp,
3342 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003343{
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003344 struct intel_crtc *crtc =
3345 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003346 uint8_t v = 0;
3347 uint8_t p = 0;
3348 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003349 uint8_t voltage_max;
3350 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003351
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003352 for (lane = 0; lane < crtc->config->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003353 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3354 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003355
3356 if (this_v > v)
3357 v = this_v;
3358 if (this_p > p)
3359 p = this_p;
3360 }
3361
Keith Packard1a2eb462011-11-16 16:26:07 -08003362 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003363 if (v >= voltage_max)
3364 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003365
Keith Packard1a2eb462011-11-16 16:26:07 -08003366 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3367 if (p >= preemph_max)
3368 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003369
3370 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003371 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003372}
3373
3374static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003375gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003376{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003377 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003378
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003379 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303380 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003381 default:
3382 signal_levels |= DP_VOLTAGE_0_4;
3383 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303384 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003385 signal_levels |= DP_VOLTAGE_0_6;
3386 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303387 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003388 signal_levels |= DP_VOLTAGE_0_8;
3389 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303390 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003391 signal_levels |= DP_VOLTAGE_1_2;
3392 break;
3393 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003394 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303395 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003396 default:
3397 signal_levels |= DP_PRE_EMPHASIS_0;
3398 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303399 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003400 signal_levels |= DP_PRE_EMPHASIS_3_5;
3401 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303402 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003403 signal_levels |= DP_PRE_EMPHASIS_6;
3404 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303405 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003406 signal_levels |= DP_PRE_EMPHASIS_9_5;
3407 break;
3408 }
3409 return signal_levels;
3410}
3411
Zhenyu Wange3421a12010-04-08 09:43:27 +08003412/* Gen6's DP voltage swing and pre-emphasis control */
3413static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003414gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003415{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003416 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3417 DP_TRAIN_PRE_EMPHASIS_MASK);
3418 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303419 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3420 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003421 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303422 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003423 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303424 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3425 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003426 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303427 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3428 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003429 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303430 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3431 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003432 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003433 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003434 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3435 "0x%x\n", signal_levels);
3436 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003437 }
3438}
3439
Keith Packard1a2eb462011-11-16 16:26:07 -08003440/* Gen7's DP voltage swing and pre-emphasis control */
3441static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003442gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003443{
3444 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3445 DP_TRAIN_PRE_EMPHASIS_MASK);
3446 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303447 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003448 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303449 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003450 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303451 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003452 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3453
Sonika Jindalbd600182014-08-08 16:23:41 +05303454 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003455 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303456 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003457 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3458
Sonika Jindalbd600182014-08-08 16:23:41 +05303459 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003460 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303461 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003462 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3463
3464 default:
3465 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3466 "0x%x\n", signal_levels);
3467 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3468 }
3469}
3470
Paulo Zanonif0a34242012-12-06 16:51:50 -02003471/* Properly updates "DP" with the correct signal levels. */
3472static void
3473intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3474{
3475 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003476 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003477 struct drm_device *dev = intel_dig_port->base.base.dev;
David Weinehallf8896f52015-06-25 11:11:03 +03003478 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003479 uint8_t train_set = intel_dp->train_set[0];
3480
David Weinehallf8896f52015-06-25 11:11:03 +03003481 if (HAS_DDI(dev)) {
3482 signal_levels = ddi_signal_levels(intel_dp);
3483
3484 if (IS_BROXTON(dev))
3485 signal_levels = 0;
3486 else
3487 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003488 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003489 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003490 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003491 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003492 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003493 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003494 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003495 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003496 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003497 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3498 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003499 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003500 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3501 }
3502
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303503 if (mask)
3504 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3505
3506 DRM_DEBUG_KMS("Using vswing level %d\n",
3507 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3508 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3509 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3510 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003511
3512 *DP = (*DP & ~mask) | signal_levels;
3513}
3514
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003515static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003516intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003517 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003518 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003519{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003520 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003521 struct drm_i915_private *dev_priv =
3522 to_i915(intel_dig_port->base.base.dev);
3523 struct intel_crtc *crtc =
3524 to_intel_crtc(intel_dig_port->base.base.crtc);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003525 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3526 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003527
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003528 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003529
Jani Nikula70aff662013-09-27 15:10:44 +03003530 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003531 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003532
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003533 buf[0] = dp_train_pat;
3534 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003535 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003536 /* don't write DP_TRAINING_LANEx_SET on disable */
3537 len = 1;
3538 } else {
3539 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003540 memcpy(buf + 1, intel_dp->train_set, crtc->config->lane_count);
3541 len = crtc->config->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003542 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003543
Jani Nikula9d1a1032014-03-14 16:51:15 +02003544 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3545 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003546
3547 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003548}
3549
Jani Nikula70aff662013-09-27 15:10:44 +03003550static bool
3551intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3552 uint8_t dp_train_pat)
3553{
Mika Kahola4e96c972015-04-29 09:17:39 +03003554 if (!intel_dp->train_set_valid)
3555 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003556 intel_dp_set_signal_levels(intel_dp, DP);
3557 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3558}
3559
3560static bool
3561intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003562 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003563{
3564 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003565 struct drm_i915_private *dev_priv =
3566 to_i915(intel_dig_port->base.base.dev);
3567 struct intel_crtc *crtc =
3568 to_intel_crtc(intel_dig_port->base.base.crtc);
Jani Nikula70aff662013-09-27 15:10:44 +03003569 int ret;
3570
3571 intel_get_adjust_train(intel_dp, link_status);
3572 intel_dp_set_signal_levels(intel_dp, DP);
3573
3574 I915_WRITE(intel_dp->output_reg, *DP);
3575 POSTING_READ(intel_dp->output_reg);
3576
Jani Nikula9d1a1032014-03-14 16:51:15 +02003577 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003578 intel_dp->train_set, crtc->config->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003579
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003580 return ret == crtc->config->lane_count;
Jani Nikula70aff662013-09-27 15:10:44 +03003581}
3582
Imre Deak3ab9c632013-05-03 12:57:41 +03003583static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3584{
3585 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3586 struct drm_device *dev = intel_dig_port->base.base.dev;
3587 struct drm_i915_private *dev_priv = dev->dev_private;
3588 enum port port = intel_dig_port->port;
3589 uint32_t val;
3590
3591 if (!HAS_DDI(dev))
3592 return;
3593
3594 val = I915_READ(DP_TP_CTL(port));
3595 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3596 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3597 I915_WRITE(DP_TP_CTL(port), val);
3598
3599 /*
3600 * On PORT_A we can have only eDP in SST mode. There the only reason
3601 * we need to set idle transmission mode is to work around a HW issue
3602 * where we enable the pipe while not in idle link-training mode.
3603 * In this case there is requirement to wait for a minimum number of
3604 * idle patterns to be sent.
3605 */
3606 if (port == PORT_A)
3607 return;
3608
3609 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3610 1))
3611 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3612}
3613
Jesse Barnes33a34e42010-09-08 12:42:02 -07003614/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003615void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003616intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003617{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003618 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003619 struct intel_crtc *crtc =
3620 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Paulo Zanonic19b0662012-10-15 15:51:41 -03003621 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003622 int i;
3623 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003624 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003625 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003626 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003627
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003628 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003629 intel_ddi_prepare_link_retrain(encoder);
3630
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003631 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003632 link_config[0] = intel_dp->link_bw;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003633 link_config[1] = crtc->config->lane_count;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003634 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3635 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003636 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003637 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303638 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3639 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003640
3641 link_config[0] = 0;
3642 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003643 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003644
3645 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003646
Jani Nikula70aff662013-09-27 15:10:44 +03003647 /* clock recovery */
3648 if (!intel_dp_reset_link_train(intel_dp, &DP,
3649 DP_TRAINING_PATTERN_1 |
3650 DP_LINK_SCRAMBLING_DISABLE)) {
3651 DRM_ERROR("failed to enable link training\n");
3652 return;
3653 }
3654
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003655 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003656 voltage_tries = 0;
3657 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003658 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003659 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003660
Daniel Vettera7c96552012-10-18 10:15:30 +02003661 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003662 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3663 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003664 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003665 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003666
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003667 if (drm_dp_clock_recovery_ok(link_status, crtc->config->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003668 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003669 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003670 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003671
Mika Kahola4e96c972015-04-29 09:17:39 +03003672 /*
3673 * if we used previously trained voltage and pre-emphasis values
3674 * and we don't get clock recovery, reset link training values
3675 */
3676 if (intel_dp->train_set_valid) {
3677 DRM_DEBUG_KMS("clock recovery not ok, reset");
3678 /* clear the flag as we are not reusing train set */
3679 intel_dp->train_set_valid = false;
3680 if (!intel_dp_reset_link_train(intel_dp, &DP,
3681 DP_TRAINING_PATTERN_1 |
3682 DP_LINK_SCRAMBLING_DISABLE)) {
3683 DRM_ERROR("failed to enable link training\n");
3684 return;
3685 }
3686 continue;
3687 }
3688
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003689 /* Check to see if we've tried the max voltage */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003690 for (i = 0; i < crtc->config->lane_count; i++)
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003691 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3692 break;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003693 if (i == crtc->config->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003694 ++loop_tries;
3695 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003696 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003697 break;
3698 }
Jani Nikula70aff662013-09-27 15:10:44 +03003699 intel_dp_reset_link_train(intel_dp, &DP,
3700 DP_TRAINING_PATTERN_1 |
3701 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003702 voltage_tries = 0;
3703 continue;
3704 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003705
3706 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003707 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003708 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003709 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003710 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003711 break;
3712 }
3713 } else
3714 voltage_tries = 0;
3715 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003716
Jani Nikula70aff662013-09-27 15:10:44 +03003717 /* Update training set as requested by target */
3718 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3719 DRM_ERROR("failed to update link training\n");
3720 break;
3721 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003722 }
3723
Jesse Barnes33a34e42010-09-08 12:42:02 -07003724 intel_dp->DP = DP;
3725}
3726
Paulo Zanonic19b0662012-10-15 15:51:41 -03003727void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003728intel_dp_complete_link_train(struct intel_dp *intel_dp)
3729{
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003730 struct intel_crtc *crtc =
3731 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003732 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003733 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003734 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003735 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3736
3737 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3738 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3739 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003740
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003741 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003742 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003743 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003744 DP_LINK_SCRAMBLING_DISABLE)) {
3745 DRM_ERROR("failed to start channel equalization\n");
3746 return;
3747 }
3748
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003749 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003750 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003751 channel_eq = false;
3752 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003753 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003754
Jesse Barnes37f80972011-01-05 14:45:24 -08003755 if (cr_tries > 5) {
3756 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003757 break;
3758 }
3759
Daniel Vettera7c96552012-10-18 10:15:30 +02003760 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003761 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3762 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003763 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003764 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003765
Jesse Barnes37f80972011-01-05 14:45:24 -08003766 /* Make sure clock is still ok */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003767 if (!drm_dp_clock_recovery_ok(link_status,
3768 crtc->config->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003769 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003770 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003771 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003772 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003773 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003774 cr_tries++;
3775 continue;
3776 }
3777
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003778 if (drm_dp_channel_eq_ok(link_status,
3779 crtc->config->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003780 channel_eq = true;
3781 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003782 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003783
Jesse Barnes37f80972011-01-05 14:45:24 -08003784 /* Try 5 times, then try clock recovery if that fails */
3785 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003786 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003787 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003788 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003789 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003790 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003791 tries = 0;
3792 cr_tries++;
3793 continue;
3794 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003795
Jani Nikula70aff662013-09-27 15:10:44 +03003796 /* Update training set as requested by target */
3797 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3798 DRM_ERROR("failed to update link training\n");
3799 break;
3800 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003801 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003802 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003803
Imre Deak3ab9c632013-05-03 12:57:41 +03003804 intel_dp_set_idle_link_train(intel_dp);
3805
3806 intel_dp->DP = DP;
3807
Mika Kahola4e96c972015-04-29 09:17:39 +03003808 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003809 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003810 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003811 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003812}
3813
3814void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3815{
Jani Nikula70aff662013-09-27 15:10:44 +03003816 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003817 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003818}
3819
3820static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003821intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003822{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003823 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003824 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003825 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003826 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003827 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003828 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003829
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003830 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003831 return;
3832
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003833 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003834 return;
3835
Zhao Yakui28c97732009-10-09 11:39:41 +08003836 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003837
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003838 if ((IS_GEN7(dev) && port == PORT_A) ||
3839 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003840 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003841 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003842 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003843 if (IS_CHERRYVIEW(dev))
3844 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3845 else
3846 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003847 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003848 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003849 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003850 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003851
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003852 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3853 I915_WRITE(intel_dp->output_reg, DP);
3854 POSTING_READ(intel_dp->output_reg);
3855
3856 /*
3857 * HW workaround for IBX, we need to move the port
3858 * to transcoder A after disabling it to allow the
3859 * matching HDMI port to be enabled on transcoder A.
3860 */
3861 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3862 /* always enable with pattern 1 (as per spec) */
3863 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3864 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3865 I915_WRITE(intel_dp->output_reg, DP);
3866 POSTING_READ(intel_dp->output_reg);
3867
3868 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003869 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003870 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003871 }
3872
Keith Packardf01eca22011-09-28 16:48:10 -07003873 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003874}
3875
Keith Packard26d61aa2011-07-25 20:01:09 -07003876static bool
3877intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003878{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003879 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3880 struct drm_device *dev = dig_port->base.base.dev;
3881 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303882 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003883
Jani Nikula9d1a1032014-03-14 16:51:15 +02003884 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3885 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003886 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003887
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003888 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003889
Adam Jacksonedb39242012-09-18 10:58:49 -04003890 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3891 return false; /* DPCD not present */
3892
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003893 /* Check if the panel supports PSR */
3894 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003895 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003896 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3897 intel_dp->psr_dpcd,
3898 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003899 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3900 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003901 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003902 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303903
3904 if (INTEL_INFO(dev)->gen >= 9 &&
3905 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3906 uint8_t frame_sync_cap;
3907
3908 dev_priv->psr.sink_support = true;
3909 intel_dp_dpcd_read_wake(&intel_dp->aux,
3910 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3911 &frame_sync_cap, 1);
3912 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3913 /* PSR2 needs frame sync as well */
3914 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3915 DRM_DEBUG_KMS("PSR2 %s on sink",
3916 dev_priv->psr.psr2_support ? "supported" : "not supported");
3917 }
Jani Nikula50003932013-09-20 16:42:17 +03003918 }
3919
Jani Nikula7809a612014-10-29 11:03:26 +02003920 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003921 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003922 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3923 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003924 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003925 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003926 } else
3927 intel_dp->use_tps3 = false;
3928
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303929 /* Intermediate frequency support */
3930 if (is_edp(intel_dp) &&
3931 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3932 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3933 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003934 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003935 int i;
3936
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303937 intel_dp_dpcd_read_wake(&intel_dp->aux,
3938 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003939 sink_rates,
3940 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003941
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003942 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3943 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003944
3945 if (val == 0)
3946 break;
3947
Sonika Jindalaf77b972015-05-07 13:59:28 +05303948 /* Value read is in kHz while drm clock is saved in deca-kHz */
3949 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003950 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003951 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303952 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003953
3954 intel_dp_print_rates(intel_dp);
3955
Adam Jacksonedb39242012-09-18 10:58:49 -04003956 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3957 DP_DWN_STRM_PORT_PRESENT))
3958 return true; /* native DP sink */
3959
3960 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3961 return true; /* no per-port downstream info */
3962
Jani Nikula9d1a1032014-03-14 16:51:15 +02003963 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3964 intel_dp->downstream_ports,
3965 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003966 return false; /* downstream port status fetch failed */
3967
3968 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003969}
3970
Adam Jackson0d198322012-05-14 16:05:47 -04003971static void
3972intel_dp_probe_oui(struct intel_dp *intel_dp)
3973{
3974 u8 buf[3];
3975
3976 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3977 return;
3978
Jani Nikula9d1a1032014-03-14 16:51:15 +02003979 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003980 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3981 buf[0], buf[1], buf[2]);
3982
Jani Nikula9d1a1032014-03-14 16:51:15 +02003983 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003984 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3985 buf[0], buf[1], buf[2]);
3986}
3987
Dave Airlie0e32b392014-05-02 14:02:48 +10003988static bool
3989intel_dp_probe_mst(struct intel_dp *intel_dp)
3990{
3991 u8 buf[1];
3992
3993 if (!intel_dp->can_mst)
3994 return false;
3995
3996 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3997 return false;
3998
Dave Airlie0e32b392014-05-02 14:02:48 +10003999 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
4000 if (buf[0] & DP_MST_CAP) {
4001 DRM_DEBUG_KMS("Sink is MST capable\n");
4002 intel_dp->is_mst = true;
4003 } else {
4004 DRM_DEBUG_KMS("Sink is not MST capable\n");
4005 intel_dp->is_mst = false;
4006 }
4007 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004008
4009 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4010 return intel_dp->is_mst;
4011}
4012
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004013static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004014{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004015 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4016 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004017 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004018 int ret = 0;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004019
4020 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004021 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004022 ret = -EIO;
4023 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004024 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004025
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004026 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004027 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004028 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004029 ret = -EIO;
4030 goto out;
4031 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004032
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004033 intel_dp->sink_crc.started = false;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004034 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004035 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004036 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004037}
4038
4039static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
4040{
4041 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4042 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4043 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004044 int ret;
4045
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004046 if (intel_dp->sink_crc.started) {
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004047 ret = intel_dp_sink_crc_stop(intel_dp);
4048 if (ret)
4049 return ret;
4050 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004051
4052 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4053 return -EIO;
4054
4055 if (!(buf & DP_TEST_CRC_SUPPORTED))
4056 return -ENOTTY;
4057
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004058 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
4059
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004060 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4061 return -EIO;
4062
4063 hsw_disable_ips(intel_crtc);
4064
4065 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4066 buf | DP_TEST_SINK_START) < 0) {
4067 hsw_enable_ips(intel_crtc);
4068 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004069 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004070
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004071 intel_dp->sink_crc.started = true;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004072 return 0;
4073}
4074
4075int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4076{
4077 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4078 struct drm_device *dev = dig_port->base.base.dev;
4079 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4080 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004081 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004082 int attempts = 6;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004083 bool old_equal_new;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004084
4085 ret = intel_dp_sink_crc_start(intel_dp);
4086 if (ret)
4087 return ret;
4088
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004089 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004090 intel_wait_for_vblank(dev, intel_crtc->pipe);
4091
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004092 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004093 DP_TEST_SINK_MISC, &buf) < 0) {
4094 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004095 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004096 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004097 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004098
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004099 /*
4100 * Count might be reset during the loop. In this case
4101 * last known count needs to be reset as well.
4102 */
4103 if (count == 0)
4104 intel_dp->sink_crc.last_count = 0;
4105
4106 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4107 ret = -EIO;
4108 goto stop;
4109 }
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004110
4111 old_equal_new = (count == intel_dp->sink_crc.last_count &&
4112 !memcmp(intel_dp->sink_crc.last_crc, crc,
4113 6 * sizeof(u8)));
4114
4115 } while (--attempts && (count == 0 || old_equal_new));
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004116
4117 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
4118 memcpy(intel_dp->sink_crc.last_crc, crc, 6 * sizeof(u8));
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004119
4120 if (attempts == 0) {
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004121 if (old_equal_new) {
4122 DRM_DEBUG_KMS("Unreliable Sink CRC counter: Current returned CRC is identical to the previous one\n");
4123 } else {
4124 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4125 ret = -ETIMEDOUT;
4126 goto stop;
4127 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004128 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004129
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004130stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004131 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004132 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004133}
4134
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004135static bool
4136intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4137{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004138 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4139 DP_DEVICE_SERVICE_IRQ_VECTOR,
4140 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004141}
4142
Dave Airlie0e32b392014-05-02 14:02:48 +10004143static bool
4144intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4145{
4146 int ret;
4147
4148 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4149 DP_SINK_COUNT_ESI,
4150 sink_irq_vector, 14);
4151 if (ret != 14)
4152 return false;
4153
4154 return true;
4155}
4156
Todd Previtec5d5ab72015-04-15 08:38:38 -07004157static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004158{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004159 uint8_t test_result = DP_TEST_ACK;
4160 return test_result;
4161}
4162
4163static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4164{
4165 uint8_t test_result = DP_TEST_NAK;
4166 return test_result;
4167}
4168
4169static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4170{
4171 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004172 struct intel_connector *intel_connector = intel_dp->attached_connector;
4173 struct drm_connector *connector = &intel_connector->base;
4174
4175 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004176 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004177 intel_dp->aux.i2c_defer_count > 6) {
4178 /* Check EDID read for NACKs, DEFERs and corruption
4179 * (DP CTS 1.2 Core r1.1)
4180 * 4.2.2.4 : Failed EDID read, I2C_NAK
4181 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4182 * 4.2.2.6 : EDID corruption detected
4183 * Use failsafe mode for all cases
4184 */
4185 if (intel_dp->aux.i2c_nack_count > 0 ||
4186 intel_dp->aux.i2c_defer_count > 0)
4187 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4188 intel_dp->aux.i2c_nack_count,
4189 intel_dp->aux.i2c_defer_count);
4190 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4191 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304192 struct edid *block = intel_connector->detect_edid;
4193
4194 /* We have to write the checksum
4195 * of the last block read
4196 */
4197 block += intel_connector->detect_edid->extensions;
4198
Todd Previte559be302015-05-04 07:48:20 -07004199 if (!drm_dp_dpcd_write(&intel_dp->aux,
4200 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304201 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004202 1))
Todd Previte559be302015-05-04 07:48:20 -07004203 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4204
4205 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4206 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4207 }
4208
4209 /* Set test active flag here so userspace doesn't interrupt things */
4210 intel_dp->compliance_test_active = 1;
4211
Todd Previtec5d5ab72015-04-15 08:38:38 -07004212 return test_result;
4213}
4214
4215static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4216{
4217 uint8_t test_result = DP_TEST_NAK;
4218 return test_result;
4219}
4220
4221static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4222{
4223 uint8_t response = DP_TEST_NAK;
4224 uint8_t rxdata = 0;
4225 int status = 0;
4226
Todd Previte559be302015-05-04 07:48:20 -07004227 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004228 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004229 intel_dp->compliance_test_data = 0;
4230
Todd Previtec5d5ab72015-04-15 08:38:38 -07004231 intel_dp->aux.i2c_nack_count = 0;
4232 intel_dp->aux.i2c_defer_count = 0;
4233
4234 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4235 if (status <= 0) {
4236 DRM_DEBUG_KMS("Could not read test request from sink\n");
4237 goto update_status;
4238 }
4239
4240 switch (rxdata) {
4241 case DP_TEST_LINK_TRAINING:
4242 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4243 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4244 response = intel_dp_autotest_link_training(intel_dp);
4245 break;
4246 case DP_TEST_LINK_VIDEO_PATTERN:
4247 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4248 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4249 response = intel_dp_autotest_video_pattern(intel_dp);
4250 break;
4251 case DP_TEST_LINK_EDID_READ:
4252 DRM_DEBUG_KMS("EDID test requested\n");
4253 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4254 response = intel_dp_autotest_edid(intel_dp);
4255 break;
4256 case DP_TEST_LINK_PHY_TEST_PATTERN:
4257 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4258 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4259 response = intel_dp_autotest_phy_pattern(intel_dp);
4260 break;
4261 default:
4262 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4263 break;
4264 }
4265
4266update_status:
4267 status = drm_dp_dpcd_write(&intel_dp->aux,
4268 DP_TEST_RESPONSE,
4269 &response, 1);
4270 if (status <= 0)
4271 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004272}
4273
Dave Airlie0e32b392014-05-02 14:02:48 +10004274static int
4275intel_dp_check_mst_status(struct intel_dp *intel_dp)
4276{
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004277 struct intel_crtc *crtc =
4278 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Dave Airlie0e32b392014-05-02 14:02:48 +10004279 bool bret;
4280
4281 if (intel_dp->is_mst) {
4282 u8 esi[16] = { 0 };
4283 int ret = 0;
4284 int retry;
4285 bool handled;
4286 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4287go_again:
4288 if (bret == true) {
4289
4290 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004291 if (intel_dp->active_mst_links &&
4292 !drm_dp_channel_eq_ok(&esi[10], crtc->config->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004293 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4294 intel_dp_start_link_train(intel_dp);
4295 intel_dp_complete_link_train(intel_dp);
4296 intel_dp_stop_link_train(intel_dp);
4297 }
4298
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004299 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004300 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4301
4302 if (handled) {
4303 for (retry = 0; retry < 3; retry++) {
4304 int wret;
4305 wret = drm_dp_dpcd_write(&intel_dp->aux,
4306 DP_SINK_COUNT_ESI+1,
4307 &esi[1], 3);
4308 if (wret == 3) {
4309 break;
4310 }
4311 }
4312
4313 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4314 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004315 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004316 goto go_again;
4317 }
4318 } else
4319 ret = 0;
4320
4321 return ret;
4322 } else {
4323 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4324 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4325 intel_dp->is_mst = false;
4326 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4327 /* send a hotplug event */
4328 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4329 }
4330 }
4331 return -EINVAL;
4332}
4333
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004334/*
4335 * According to DP spec
4336 * 5.1.2:
4337 * 1. Read DPCD
4338 * 2. Configure link according to Receiver Capabilities
4339 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4340 * 4. Check link status on receipt of hot-plug interrupt
4341 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004342static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004343intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004344{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004345 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004346 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004347 struct intel_crtc *crtc =
4348 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004349 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004350 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004351
Dave Airlie5b215bc2014-08-05 10:40:20 +10004352 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4353
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004354 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004355 return;
4356
Imre Deak1a125d82014-08-18 14:42:46 +03004357 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4358 return;
4359
Keith Packard92fd8fd2011-07-25 19:50:10 -07004360 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004361 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004362 return;
4363 }
4364
Keith Packard92fd8fd2011-07-25 19:50:10 -07004365 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004366 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004367 return;
4368 }
4369
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004370 /* Try to read the source of the interrupt */
4371 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4372 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4373 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004374 drm_dp_dpcd_writeb(&intel_dp->aux,
4375 DP_DEVICE_SERVICE_IRQ_VECTOR,
4376 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004377
4378 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004379 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004380 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4381 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4382 }
4383
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004384 if (!drm_dp_channel_eq_ok(link_status, crtc->config->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004385 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004386 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004387 intel_dp_start_link_train(intel_dp);
4388 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004389 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004390 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004391}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004392
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004393/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004394static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004395intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004396{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004397 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004398 uint8_t type;
4399
4400 if (!intel_dp_get_dpcd(intel_dp))
4401 return connector_status_disconnected;
4402
4403 /* if there's no downstream port, we're done */
4404 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004405 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004406
4407 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004408 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4409 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004410 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004411
4412 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4413 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004414 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004415
Adam Jackson23235172012-09-20 16:42:45 -04004416 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4417 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004418 }
4419
4420 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004421 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004422 return connector_status_connected;
4423
4424 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004425 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4426 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4427 if (type == DP_DS_PORT_TYPE_VGA ||
4428 type == DP_DS_PORT_TYPE_NON_EDID)
4429 return connector_status_unknown;
4430 } else {
4431 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4432 DP_DWN_STRM_PORT_TYPE_MASK;
4433 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4434 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4435 return connector_status_unknown;
4436 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004437
4438 /* Anything else is out of spec, warn and ignore */
4439 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004440 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004441}
4442
4443static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004444edp_detect(struct intel_dp *intel_dp)
4445{
4446 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4447 enum drm_connector_status status;
4448
4449 status = intel_panel_detect(dev);
4450 if (status == connector_status_unknown)
4451 status = connector_status_connected;
4452
4453 return status;
4454}
4455
4456static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004457ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004458{
Paulo Zanoni30add222012-10-26 19:05:45 -02004459 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004460 struct drm_i915_private *dev_priv = dev->dev_private;
4461 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004462
Damien Lespiau1b469632012-12-13 16:09:01 +00004463 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4464 return connector_status_disconnected;
4465
Keith Packard26d61aa2011-07-25 20:01:09 -07004466 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004467}
4468
Dave Airlie2a592be2014-09-01 16:58:12 +10004469static int g4x_digital_port_connected(struct drm_device *dev,
4470 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004471{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004472 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004473 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004474
Todd Previte232a6ee2014-01-23 00:13:41 -07004475 if (IS_VALLEYVIEW(dev)) {
4476 switch (intel_dig_port->port) {
4477 case PORT_B:
4478 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4479 break;
4480 case PORT_C:
4481 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4482 break;
4483 case PORT_D:
4484 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4485 break;
4486 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004487 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004488 }
4489 } else {
4490 switch (intel_dig_port->port) {
4491 case PORT_B:
4492 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4493 break;
4494 case PORT_C:
4495 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4496 break;
4497 case PORT_D:
4498 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4499 break;
4500 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004501 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004502 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004503 }
4504
Chris Wilson10f76a32012-05-11 18:01:32 +01004505 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004506 return 0;
4507 return 1;
4508}
4509
4510static enum drm_connector_status
4511g4x_dp_detect(struct intel_dp *intel_dp)
4512{
4513 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4514 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4515 int ret;
4516
4517 /* Can't disconnect eDP, but you can close the lid... */
4518 if (is_edp(intel_dp)) {
4519 enum drm_connector_status status;
4520
4521 status = intel_panel_detect(dev);
4522 if (status == connector_status_unknown)
4523 status = connector_status_connected;
4524 return status;
4525 }
4526
4527 ret = g4x_digital_port_connected(dev, intel_dig_port);
4528 if (ret == -EINVAL)
4529 return connector_status_unknown;
4530 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004531 return connector_status_disconnected;
4532
Keith Packard26d61aa2011-07-25 20:01:09 -07004533 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004534}
4535
Keith Packard8c241fe2011-09-28 16:38:44 -07004536static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004537intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004538{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004539 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004540
Jani Nikula9cd300e2012-10-19 14:51:52 +03004541 /* use cached edid if we have one */
4542 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004543 /* invalid edid */
4544 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004545 return NULL;
4546
Jani Nikula55e9ede2013-10-01 10:38:54 +03004547 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004548 } else
4549 return drm_get_edid(&intel_connector->base,
4550 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004551}
4552
Chris Wilsonbeb60602014-09-02 20:04:00 +01004553static void
4554intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004555{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004556 struct intel_connector *intel_connector = intel_dp->attached_connector;
4557 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004558
Chris Wilsonbeb60602014-09-02 20:04:00 +01004559 edid = intel_dp_get_edid(intel_dp);
4560 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004561
Chris Wilsonbeb60602014-09-02 20:04:00 +01004562 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4563 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4564 else
4565 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4566}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004567
Chris Wilsonbeb60602014-09-02 20:04:00 +01004568static void
4569intel_dp_unset_edid(struct intel_dp *intel_dp)
4570{
4571 struct intel_connector *intel_connector = intel_dp->attached_connector;
4572
4573 kfree(intel_connector->detect_edid);
4574 intel_connector->detect_edid = NULL;
4575
4576 intel_dp->has_audio = false;
4577}
4578
4579static enum intel_display_power_domain
4580intel_dp_power_get(struct intel_dp *dp)
4581{
4582 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4583 enum intel_display_power_domain power_domain;
4584
4585 power_domain = intel_display_port_power_domain(encoder);
4586 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4587
4588 return power_domain;
4589}
4590
4591static void
4592intel_dp_power_put(struct intel_dp *dp,
4593 enum intel_display_power_domain power_domain)
4594{
4595 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4596 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004597}
4598
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004599static enum drm_connector_status
4600intel_dp_detect(struct drm_connector *connector, bool force)
4601{
4602 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004603 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4604 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004605 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004606 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004607 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004608 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004609 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004610
Chris Wilson164c8592013-07-20 20:27:08 +01004611 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004612 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004613 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004614
Dave Airlie0e32b392014-05-02 14:02:48 +10004615 if (intel_dp->is_mst) {
4616 /* MST devices are disconnected from a monitor POV */
4617 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4618 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004619 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004620 }
4621
Chris Wilsonbeb60602014-09-02 20:04:00 +01004622 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004623
Chris Wilsond410b562014-09-02 20:03:59 +01004624 /* Can't disconnect eDP, but you can close the lid... */
4625 if (is_edp(intel_dp))
4626 status = edp_detect(intel_dp);
4627 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004628 status = ironlake_dp_detect(intel_dp);
4629 else
4630 status = g4x_dp_detect(intel_dp);
4631 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004632 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004633
Adam Jackson0d198322012-05-14 16:05:47 -04004634 intel_dp_probe_oui(intel_dp);
4635
Dave Airlie0e32b392014-05-02 14:02:48 +10004636 ret = intel_dp_probe_mst(intel_dp);
4637 if (ret) {
4638 /* if we are in MST mode then this connector
4639 won't appear connected or have anything with EDID on it */
4640 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4641 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4642 status = connector_status_disconnected;
4643 goto out;
4644 }
4645
Chris Wilsonbeb60602014-09-02 20:04:00 +01004646 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004647
Paulo Zanonid63885d2012-10-26 19:05:49 -02004648 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4649 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004650 status = connector_status_connected;
4651
Todd Previte09b1eb12015-04-20 15:27:34 -07004652 /* Try to read the source of the interrupt */
4653 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4654 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4655 /* Clear interrupt source */
4656 drm_dp_dpcd_writeb(&intel_dp->aux,
4657 DP_DEVICE_SERVICE_IRQ_VECTOR,
4658 sink_irq_vector);
4659
4660 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4661 intel_dp_handle_test_request(intel_dp);
4662 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4663 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4664 }
4665
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004666out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004667 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004668 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004669}
4670
Chris Wilsonbeb60602014-09-02 20:04:00 +01004671static void
4672intel_dp_force(struct drm_connector *connector)
4673{
4674 struct intel_dp *intel_dp = intel_attached_dp(connector);
4675 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4676 enum intel_display_power_domain power_domain;
4677
4678 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4679 connector->base.id, connector->name);
4680 intel_dp_unset_edid(intel_dp);
4681
4682 if (connector->status != connector_status_connected)
4683 return;
4684
4685 power_domain = intel_dp_power_get(intel_dp);
4686
4687 intel_dp_set_edid(intel_dp);
4688
4689 intel_dp_power_put(intel_dp, power_domain);
4690
4691 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4692 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4693}
4694
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004695static int intel_dp_get_modes(struct drm_connector *connector)
4696{
Jani Nikuladd06f902012-10-19 14:51:50 +03004697 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004698 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004699
Chris Wilsonbeb60602014-09-02 20:04:00 +01004700 edid = intel_connector->detect_edid;
4701 if (edid) {
4702 int ret = intel_connector_update_modes(connector, edid);
4703 if (ret)
4704 return ret;
4705 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004706
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004707 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004708 if (is_edp(intel_attached_dp(connector)) &&
4709 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004710 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004711
4712 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004713 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004714 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004715 drm_mode_probed_add(connector, mode);
4716 return 1;
4717 }
4718 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004719
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004720 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004721}
4722
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004723static bool
4724intel_dp_detect_audio(struct drm_connector *connector)
4725{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004726 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004727 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004728
Chris Wilsonbeb60602014-09-02 20:04:00 +01004729 edid = to_intel_connector(connector)->detect_edid;
4730 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004731 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004732
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004733 return has_audio;
4734}
4735
Chris Wilsonf6849602010-09-19 09:29:33 +01004736static int
4737intel_dp_set_property(struct drm_connector *connector,
4738 struct drm_property *property,
4739 uint64_t val)
4740{
Chris Wilsone953fd72011-02-21 22:23:52 +00004741 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004742 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004743 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4744 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004745 int ret;
4746
Rob Clark662595d2012-10-11 20:36:04 -05004747 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004748 if (ret)
4749 return ret;
4750
Chris Wilson3f43c482011-05-12 22:17:24 +01004751 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004752 int i = val;
4753 bool has_audio;
4754
4755 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004756 return 0;
4757
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004758 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004759
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004760 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004761 has_audio = intel_dp_detect_audio(connector);
4762 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004763 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004764
4765 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004766 return 0;
4767
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004768 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004769 goto done;
4770 }
4771
Chris Wilsone953fd72011-02-21 22:23:52 +00004772 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004773 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004774 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004775
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004776 switch (val) {
4777 case INTEL_BROADCAST_RGB_AUTO:
4778 intel_dp->color_range_auto = true;
4779 break;
4780 case INTEL_BROADCAST_RGB_FULL:
4781 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004782 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004783 break;
4784 case INTEL_BROADCAST_RGB_LIMITED:
4785 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004786 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004787 break;
4788 default:
4789 return -EINVAL;
4790 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004791
4792 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004793 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004794 return 0;
4795
Chris Wilsone953fd72011-02-21 22:23:52 +00004796 goto done;
4797 }
4798
Yuly Novikov53b41832012-10-26 12:04:00 +03004799 if (is_edp(intel_dp) &&
4800 property == connector->dev->mode_config.scaling_mode_property) {
4801 if (val == DRM_MODE_SCALE_NONE) {
4802 DRM_DEBUG_KMS("no scaling not supported\n");
4803 return -EINVAL;
4804 }
4805
4806 if (intel_connector->panel.fitting_mode == val) {
4807 /* the eDP scaling property is not changed */
4808 return 0;
4809 }
4810 intel_connector->panel.fitting_mode = val;
4811
4812 goto done;
4813 }
4814
Chris Wilsonf6849602010-09-19 09:29:33 +01004815 return -EINVAL;
4816
4817done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004818 if (intel_encoder->base.crtc)
4819 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004820
4821 return 0;
4822}
4823
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004824static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004825intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004826{
Jani Nikula1d508702012-10-19 14:51:49 +03004827 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004828
Chris Wilson10e972d2014-09-04 21:43:45 +01004829 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004830
Jani Nikula9cd300e2012-10-19 14:51:52 +03004831 if (!IS_ERR_OR_NULL(intel_connector->edid))
4832 kfree(intel_connector->edid);
4833
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004834 /* Can't call is_edp() since the encoder may have been destroyed
4835 * already. */
4836 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004837 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004838
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004839 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004840 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004841}
4842
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004843void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004844{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004845 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4846 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004847
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004848 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004849 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004850 if (is_edp(intel_dp)) {
4851 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004852 /*
4853 * vdd might still be enabled do to the delayed vdd off.
4854 * Make sure vdd is actually turned off here.
4855 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004856 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004857 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004858 pps_unlock(intel_dp);
4859
Clint Taylor01527b32014-07-07 13:01:46 -07004860 if (intel_dp->edp_notifier.notifier_call) {
4861 unregister_reboot_notifier(&intel_dp->edp_notifier);
4862 intel_dp->edp_notifier.notifier_call = NULL;
4863 }
Keith Packardbd943152011-09-18 23:09:52 -07004864 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004865 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004866 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004867}
4868
Imre Deak07f9cd02014-08-18 14:42:45 +03004869static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4870{
4871 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4872
4873 if (!is_edp(intel_dp))
4874 return;
4875
Ville Syrjälä951468f2014-09-04 14:55:31 +03004876 /*
4877 * vdd might still be enabled do to the delayed vdd off.
4878 * Make sure vdd is actually turned off here.
4879 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004880 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004881 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004882 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004883 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004884}
4885
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004886static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4887{
4888 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4889 struct drm_device *dev = intel_dig_port->base.base.dev;
4890 struct drm_i915_private *dev_priv = dev->dev_private;
4891 enum intel_display_power_domain power_domain;
4892
4893 lockdep_assert_held(&dev_priv->pps_mutex);
4894
4895 if (!edp_have_panel_vdd(intel_dp))
4896 return;
4897
4898 /*
4899 * The VDD bit needs a power domain reference, so if the bit is
4900 * already enabled when we boot or resume, grab this reference and
4901 * schedule a vdd off, so we don't hold on to the reference
4902 * indefinitely.
4903 */
4904 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4905 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4906 intel_display_power_get(dev_priv, power_domain);
4907
4908 edp_panel_vdd_schedule_off(intel_dp);
4909}
4910
Imre Deak6d93c0c2014-07-31 14:03:36 +03004911static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4912{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004913 struct intel_dp *intel_dp;
4914
4915 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4916 return;
4917
4918 intel_dp = enc_to_intel_dp(encoder);
4919
4920 pps_lock(intel_dp);
4921
4922 /*
4923 * Read out the current power sequencer assignment,
4924 * in case the BIOS did something with it.
4925 */
4926 if (IS_VALLEYVIEW(encoder->dev))
4927 vlv_initial_power_sequencer_setup(intel_dp);
4928
4929 intel_edp_panel_vdd_sanitize(intel_dp);
4930
4931 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004932}
4933
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004934static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004935 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004936 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004937 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004938 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004939 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004940 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004941 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004942 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004943 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004944};
4945
4946static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4947 .get_modes = intel_dp_get_modes,
4948 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004949 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004950};
4951
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004952static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004953 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004954 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004955};
4956
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004957enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004958intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4959{
4960 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004961 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004962 struct drm_device *dev = intel_dig_port->base.base.dev;
4963 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004964 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004965 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004966
Dave Airlie0e32b392014-05-02 14:02:48 +10004967 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4968 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004969
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004970 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4971 /*
4972 * vdd off can generate a long pulse on eDP which
4973 * would require vdd on to handle it, and thus we
4974 * would end up in an endless cycle of
4975 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4976 */
4977 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4978 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004979 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004980 }
4981
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004982 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4983 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004984 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004985
Imre Deak1c767b32014-08-18 14:42:42 +03004986 power_domain = intel_display_port_power_domain(intel_encoder);
4987 intel_display_power_get(dev_priv, power_domain);
4988
Dave Airlie0e32b392014-05-02 14:02:48 +10004989 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004990 /* indicate that we need to restart link training */
4991 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004992
4993 if (HAS_PCH_SPLIT(dev)) {
4994 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4995 goto mst_fail;
4996 } else {
4997 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4998 goto mst_fail;
4999 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005000
5001 if (!intel_dp_get_dpcd(intel_dp)) {
5002 goto mst_fail;
5003 }
5004
5005 intel_dp_probe_oui(intel_dp);
5006
5007 if (!intel_dp_probe_mst(intel_dp))
5008 goto mst_fail;
5009
5010 } else {
5011 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03005012 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10005013 goto mst_fail;
5014 }
5015
5016 if (!intel_dp->is_mst) {
5017 /*
5018 * we'll check the link status via the normal hot plug path later -
5019 * but for short hpds we should check it now
5020 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10005021 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005022 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005023 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005024 }
5025 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005026
5027 ret = IRQ_HANDLED;
5028
Imre Deak1c767b32014-08-18 14:42:42 +03005029 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005030mst_fail:
5031 /* if we were in MST mode, and device is not there get out of MST mode */
5032 if (intel_dp->is_mst) {
5033 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5034 intel_dp->is_mst = false;
5035 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5036 }
Imre Deak1c767b32014-08-18 14:42:42 +03005037put_power:
5038 intel_display_power_put(dev_priv, power_domain);
5039
5040 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005041}
5042
Zhenyu Wange3421a12010-04-08 09:43:27 +08005043/* Return which DP Port should be selected for Transcoder DP control */
5044int
Akshay Joshi0206e352011-08-16 15:34:10 -04005045intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08005046{
5047 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005048 struct intel_encoder *intel_encoder;
5049 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005050
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005051 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5052 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005053
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005054 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5055 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005056 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005057 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005058
Zhenyu Wange3421a12010-04-08 09:43:27 +08005059 return -1;
5060}
5061
Zhao Yakui36e83a12010-06-12 14:32:21 +08005062/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005063bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005064{
5065 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005066 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005067 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005068 static const short port_mapping[] = {
5069 [PORT_B] = PORT_IDPB,
5070 [PORT_C] = PORT_IDPC,
5071 [PORT_D] = PORT_IDPD,
5072 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005073
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005074 if (port == PORT_A)
5075 return true;
5076
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005077 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005078 return false;
5079
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005080 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5081 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005082
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005083 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005084 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5085 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005086 return true;
5087 }
5088 return false;
5089}
5090
Dave Airlie0e32b392014-05-02 14:02:48 +10005091void
Chris Wilsonf6849602010-09-19 09:29:33 +01005092intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5093{
Yuly Novikov53b41832012-10-26 12:04:00 +03005094 struct intel_connector *intel_connector = to_intel_connector(connector);
5095
Chris Wilson3f43c482011-05-12 22:17:24 +01005096 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005097 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005098 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005099
5100 if (is_edp(intel_dp)) {
5101 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005102 drm_object_attach_property(
5103 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005104 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005105 DRM_MODE_SCALE_ASPECT);
5106 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005107 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005108}
5109
Imre Deakdada1a92014-01-29 13:25:41 +02005110static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5111{
5112 intel_dp->last_power_cycle = jiffies;
5113 intel_dp->last_power_on = jiffies;
5114 intel_dp->last_backlight_off = jiffies;
5115}
5116
Daniel Vetter67a54562012-10-20 20:57:45 +02005117static void
5118intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005119 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005120{
5121 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005122 struct edp_power_seq cur, vbt, spec,
5123 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305124 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5125 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
Jesse Barnes453c5422013-03-28 09:55:41 -07005126
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005127 lockdep_assert_held(&dev_priv->pps_mutex);
5128
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005129 /* already initialized? */
5130 if (final->t11_t12 != 0)
5131 return;
5132
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305133 if (IS_BROXTON(dev)) {
5134 /*
5135 * TODO: BXT has 2 sets of PPS registers.
5136 * Correct Register for Broxton need to be identified
5137 * using VBT. hardcoding for now
5138 */
5139 pp_ctrl_reg = BXT_PP_CONTROL(0);
5140 pp_on_reg = BXT_PP_ON_DELAYS(0);
5141 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5142 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005143 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005144 pp_on_reg = PCH_PP_ON_DELAYS;
5145 pp_off_reg = PCH_PP_OFF_DELAYS;
5146 pp_div_reg = PCH_PP_DIVISOR;
5147 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005148 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5149
5150 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5151 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5152 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5153 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005154 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005155
5156 /* Workaround: Need to write PP_CONTROL with the unlock key as
5157 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305158 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005159
Jesse Barnes453c5422013-03-28 09:55:41 -07005160 pp_on = I915_READ(pp_on_reg);
5161 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305162 if (!IS_BROXTON(dev)) {
5163 I915_WRITE(pp_ctrl_reg, pp_ctl);
5164 pp_div = I915_READ(pp_div_reg);
5165 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005166
5167 /* Pull timing values out of registers */
5168 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5169 PANEL_POWER_UP_DELAY_SHIFT;
5170
5171 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5172 PANEL_LIGHT_ON_DELAY_SHIFT;
5173
5174 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5175 PANEL_LIGHT_OFF_DELAY_SHIFT;
5176
5177 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5178 PANEL_POWER_DOWN_DELAY_SHIFT;
5179
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305180 if (IS_BROXTON(dev)) {
5181 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5182 BXT_POWER_CYCLE_DELAY_SHIFT;
5183 if (tmp > 0)
5184 cur.t11_t12 = (tmp - 1) * 1000;
5185 else
5186 cur.t11_t12 = 0;
5187 } else {
5188 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005189 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305190 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005191
5192 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5193 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5194
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005195 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005196
5197 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5198 * our hw here, which are all in 100usec. */
5199 spec.t1_t3 = 210 * 10;
5200 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5201 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5202 spec.t10 = 500 * 10;
5203 /* This one is special and actually in units of 100ms, but zero
5204 * based in the hw (so we need to add 100 ms). But the sw vbt
5205 * table multiplies it with 1000 to make it in units of 100usec,
5206 * too. */
5207 spec.t11_t12 = (510 + 100) * 10;
5208
5209 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5210 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5211
5212 /* Use the max of the register settings and vbt. If both are
5213 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005214#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005215 spec.field : \
5216 max(cur.field, vbt.field))
5217 assign_final(t1_t3);
5218 assign_final(t8);
5219 assign_final(t9);
5220 assign_final(t10);
5221 assign_final(t11_t12);
5222#undef assign_final
5223
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005224#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005225 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5226 intel_dp->backlight_on_delay = get_delay(t8);
5227 intel_dp->backlight_off_delay = get_delay(t9);
5228 intel_dp->panel_power_down_delay = get_delay(t10);
5229 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5230#undef get_delay
5231
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005232 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5233 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5234 intel_dp->panel_power_cycle_delay);
5235
5236 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5237 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005238}
5239
5240static void
5241intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005242 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005243{
5244 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005245 u32 pp_on, pp_off, pp_div, port_sel = 0;
5246 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305247 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005248 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005249 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005250
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005251 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005252
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305253 if (IS_BROXTON(dev)) {
5254 /*
5255 * TODO: BXT has 2 sets of PPS registers.
5256 * Correct Register for Broxton need to be identified
5257 * using VBT. hardcoding for now
5258 */
5259 pp_ctrl_reg = BXT_PP_CONTROL(0);
5260 pp_on_reg = BXT_PP_ON_DELAYS(0);
5261 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5262
5263 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005264 pp_on_reg = PCH_PP_ON_DELAYS;
5265 pp_off_reg = PCH_PP_OFF_DELAYS;
5266 pp_div_reg = PCH_PP_DIVISOR;
5267 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005268 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5269
5270 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5271 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5272 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005273 }
5274
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005275 /*
5276 * And finally store the new values in the power sequencer. The
5277 * backlight delays are set to 1 because we do manual waits on them. For
5278 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5279 * we'll end up waiting for the backlight off delay twice: once when we
5280 * do the manual sleep, and once when we disable the panel and wait for
5281 * the PP_STATUS bit to become zero.
5282 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005283 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005284 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5285 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005286 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005287 /* Compute the divisor for the pp clock, simply match the Bspec
5288 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305289 if (IS_BROXTON(dev)) {
5290 pp_div = I915_READ(pp_ctrl_reg);
5291 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5292 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5293 << BXT_POWER_CYCLE_DELAY_SHIFT);
5294 } else {
5295 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5296 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5297 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5298 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005299
5300 /* Haswell doesn't have any port selection bits for the panel
5301 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005302 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005303 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005304 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005305 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005306 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005307 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005308 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005309 }
5310
Jesse Barnes453c5422013-03-28 09:55:41 -07005311 pp_on |= port_sel;
5312
5313 I915_WRITE(pp_on_reg, pp_on);
5314 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305315 if (IS_BROXTON(dev))
5316 I915_WRITE(pp_ctrl_reg, pp_div);
5317 else
5318 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005319
Daniel Vetter67a54562012-10-20 20:57:45 +02005320 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005321 I915_READ(pp_on_reg),
5322 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305323 IS_BROXTON(dev) ?
5324 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005325 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005326}
5327
Vandana Kannanb33a2812015-02-13 15:33:03 +05305328/**
5329 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5330 * @dev: DRM device
5331 * @refresh_rate: RR to be programmed
5332 *
5333 * This function gets called when refresh rate (RR) has to be changed from
5334 * one frequency to another. Switches can be between high and low RR
5335 * supported by the panel or to any other RR based on media playback (in
5336 * this case, RR value needs to be passed from user space).
5337 *
5338 * The caller of this function needs to take a lock on dev_priv->drrs.
5339 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305340static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305341{
5342 struct drm_i915_private *dev_priv = dev->dev_private;
5343 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305344 struct intel_digital_port *dig_port = NULL;
5345 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005346 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305347 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305348 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305349 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305350
5351 if (refresh_rate <= 0) {
5352 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5353 return;
5354 }
5355
Vandana Kannan96178ee2015-01-10 02:25:56 +05305356 if (intel_dp == NULL) {
5357 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305358 return;
5359 }
5360
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005361 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005362 * FIXME: This needs proper synchronization with psr state for some
5363 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005364 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305365
Vandana Kannan96178ee2015-01-10 02:25:56 +05305366 dig_port = dp_to_dig_port(intel_dp);
5367 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005368 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305369
5370 if (!intel_crtc) {
5371 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5372 return;
5373 }
5374
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005375 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305376
Vandana Kannan96178ee2015-01-10 02:25:56 +05305377 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305378 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5379 return;
5380 }
5381
Vandana Kannan96178ee2015-01-10 02:25:56 +05305382 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5383 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305384 index = DRRS_LOW_RR;
5385
Vandana Kannan96178ee2015-01-10 02:25:56 +05305386 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305387 DRM_DEBUG_KMS(
5388 "DRRS requested for previously set RR...ignoring\n");
5389 return;
5390 }
5391
5392 if (!intel_crtc->active) {
5393 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5394 return;
5395 }
5396
Durgadoss R44395bf2015-02-13 15:33:02 +05305397 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305398 switch (index) {
5399 case DRRS_HIGH_RR:
5400 intel_dp_set_m_n(intel_crtc, M1_N1);
5401 break;
5402 case DRRS_LOW_RR:
5403 intel_dp_set_m_n(intel_crtc, M2_N2);
5404 break;
5405 case DRRS_MAX_RR:
5406 default:
5407 DRM_ERROR("Unsupported refreshrate type\n");
5408 }
5409 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005410 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305411 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305412
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305413 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305414 if (IS_VALLEYVIEW(dev))
5415 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5416 else
5417 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305418 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305419 if (IS_VALLEYVIEW(dev))
5420 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5421 else
5422 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305423 }
5424 I915_WRITE(reg, val);
5425 }
5426
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305427 dev_priv->drrs.refresh_rate_type = index;
5428
5429 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5430}
5431
Vandana Kannanb33a2812015-02-13 15:33:03 +05305432/**
5433 * intel_edp_drrs_enable - init drrs struct if supported
5434 * @intel_dp: DP struct
5435 *
5436 * Initializes frontbuffer_bits and drrs.dp
5437 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305438void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5439{
5440 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5441 struct drm_i915_private *dev_priv = dev->dev_private;
5442 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5443 struct drm_crtc *crtc = dig_port->base.base.crtc;
5444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5445
5446 if (!intel_crtc->config->has_drrs) {
5447 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5448 return;
5449 }
5450
5451 mutex_lock(&dev_priv->drrs.mutex);
5452 if (WARN_ON(dev_priv->drrs.dp)) {
5453 DRM_ERROR("DRRS already enabled\n");
5454 goto unlock;
5455 }
5456
5457 dev_priv->drrs.busy_frontbuffer_bits = 0;
5458
5459 dev_priv->drrs.dp = intel_dp;
5460
5461unlock:
5462 mutex_unlock(&dev_priv->drrs.mutex);
5463}
5464
Vandana Kannanb33a2812015-02-13 15:33:03 +05305465/**
5466 * intel_edp_drrs_disable - Disable DRRS
5467 * @intel_dp: DP struct
5468 *
5469 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305470void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5471{
5472 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5473 struct drm_i915_private *dev_priv = dev->dev_private;
5474 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5475 struct drm_crtc *crtc = dig_port->base.base.crtc;
5476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5477
5478 if (!intel_crtc->config->has_drrs)
5479 return;
5480
5481 mutex_lock(&dev_priv->drrs.mutex);
5482 if (!dev_priv->drrs.dp) {
5483 mutex_unlock(&dev_priv->drrs.mutex);
5484 return;
5485 }
5486
5487 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5488 intel_dp_set_drrs_state(dev_priv->dev,
5489 intel_dp->attached_connector->panel.
5490 fixed_mode->vrefresh);
5491
5492 dev_priv->drrs.dp = NULL;
5493 mutex_unlock(&dev_priv->drrs.mutex);
5494
5495 cancel_delayed_work_sync(&dev_priv->drrs.work);
5496}
5497
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305498static void intel_edp_drrs_downclock_work(struct work_struct *work)
5499{
5500 struct drm_i915_private *dev_priv =
5501 container_of(work, typeof(*dev_priv), drrs.work.work);
5502 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305503
Vandana Kannan96178ee2015-01-10 02:25:56 +05305504 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305505
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305506 intel_dp = dev_priv->drrs.dp;
5507
5508 if (!intel_dp)
5509 goto unlock;
5510
5511 /*
5512 * The delayed work can race with an invalidate hence we need to
5513 * recheck.
5514 */
5515
5516 if (dev_priv->drrs.busy_frontbuffer_bits)
5517 goto unlock;
5518
5519 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5520 intel_dp_set_drrs_state(dev_priv->dev,
5521 intel_dp->attached_connector->panel.
5522 downclock_mode->vrefresh);
5523
5524unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305525 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305526}
5527
Vandana Kannanb33a2812015-02-13 15:33:03 +05305528/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305529 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305530 * @dev: DRM device
5531 * @frontbuffer_bits: frontbuffer plane tracking bits
5532 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305533 * This function gets called everytime rendering on the given planes start.
5534 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305535 *
5536 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5537 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305538void intel_edp_drrs_invalidate(struct drm_device *dev,
5539 unsigned frontbuffer_bits)
5540{
5541 struct drm_i915_private *dev_priv = dev->dev_private;
5542 struct drm_crtc *crtc;
5543 enum pipe pipe;
5544
Daniel Vetter9da7d692015-04-09 16:44:15 +02005545 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305546 return;
5547
Daniel Vetter88f933a2015-04-09 16:44:16 +02005548 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305549
Vandana Kannana93fad02015-01-10 02:25:59 +05305550 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005551 if (!dev_priv->drrs.dp) {
5552 mutex_unlock(&dev_priv->drrs.mutex);
5553 return;
5554 }
5555
Vandana Kannana93fad02015-01-10 02:25:59 +05305556 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5557 pipe = to_intel_crtc(crtc)->pipe;
5558
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005559 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5560 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5561
Ramalingam C0ddfd202015-06-15 20:50:05 +05305562 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005563 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305564 intel_dp_set_drrs_state(dev_priv->dev,
5565 dev_priv->drrs.dp->attached_connector->panel.
5566 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305567
Vandana Kannana93fad02015-01-10 02:25:59 +05305568 mutex_unlock(&dev_priv->drrs.mutex);
5569}
5570
Vandana Kannanb33a2812015-02-13 15:33:03 +05305571/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305572 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305573 * @dev: DRM device
5574 * @frontbuffer_bits: frontbuffer plane tracking bits
5575 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305576 * This function gets called every time rendering on the given planes has
5577 * completed or flip on a crtc is completed. So DRRS should be upclocked
5578 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5579 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305580 *
5581 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5582 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305583void intel_edp_drrs_flush(struct drm_device *dev,
5584 unsigned frontbuffer_bits)
5585{
5586 struct drm_i915_private *dev_priv = dev->dev_private;
5587 struct drm_crtc *crtc;
5588 enum pipe pipe;
5589
Daniel Vetter9da7d692015-04-09 16:44:15 +02005590 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305591 return;
5592
Daniel Vetter88f933a2015-04-09 16:44:16 +02005593 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305594
Vandana Kannana93fad02015-01-10 02:25:59 +05305595 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005596 if (!dev_priv->drrs.dp) {
5597 mutex_unlock(&dev_priv->drrs.mutex);
5598 return;
5599 }
5600
Vandana Kannana93fad02015-01-10 02:25:59 +05305601 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5602 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005603
5604 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305605 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5606
Ramalingam C0ddfd202015-06-15 20:50:05 +05305607 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005608 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305609 intel_dp_set_drrs_state(dev_priv->dev,
5610 dev_priv->drrs.dp->attached_connector->panel.
5611 fixed_mode->vrefresh);
5612
5613 /*
5614 * flush also means no more activity hence schedule downclock, if all
5615 * other fbs are quiescent too
5616 */
5617 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305618 schedule_delayed_work(&dev_priv->drrs.work,
5619 msecs_to_jiffies(1000));
5620 mutex_unlock(&dev_priv->drrs.mutex);
5621}
5622
Vandana Kannanb33a2812015-02-13 15:33:03 +05305623/**
5624 * DOC: Display Refresh Rate Switching (DRRS)
5625 *
5626 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5627 * which enables swtching between low and high refresh rates,
5628 * dynamically, based on the usage scenario. This feature is applicable
5629 * for internal panels.
5630 *
5631 * Indication that the panel supports DRRS is given by the panel EDID, which
5632 * would list multiple refresh rates for one resolution.
5633 *
5634 * DRRS is of 2 types - static and seamless.
5635 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5636 * (may appear as a blink on screen) and is used in dock-undock scenario.
5637 * Seamless DRRS involves changing RR without any visual effect to the user
5638 * and can be used during normal system usage. This is done by programming
5639 * certain registers.
5640 *
5641 * Support for static/seamless DRRS may be indicated in the VBT based on
5642 * inputs from the panel spec.
5643 *
5644 * DRRS saves power by switching to low RR based on usage scenarios.
5645 *
5646 * eDP DRRS:-
5647 * The implementation is based on frontbuffer tracking implementation.
5648 * When there is a disturbance on the screen triggered by user activity or a
5649 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5650 * When there is no movement on screen, after a timeout of 1 second, a switch
5651 * to low RR is made.
5652 * For integration with frontbuffer tracking code,
5653 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5654 *
5655 * DRRS can be further extended to support other internal panels and also
5656 * the scenario of video playback wherein RR is set based on the rate
5657 * requested by userspace.
5658 */
5659
5660/**
5661 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5662 * @intel_connector: eDP connector
5663 * @fixed_mode: preferred mode of panel
5664 *
5665 * This function is called only once at driver load to initialize basic
5666 * DRRS stuff.
5667 *
5668 * Returns:
5669 * Downclock mode if panel supports it, else return NULL.
5670 * DRRS support is determined by the presence of downclock mode (apart
5671 * from VBT setting).
5672 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305673static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305674intel_dp_drrs_init(struct intel_connector *intel_connector,
5675 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305676{
5677 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305678 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305679 struct drm_i915_private *dev_priv = dev->dev_private;
5680 struct drm_display_mode *downclock_mode = NULL;
5681
Daniel Vetter9da7d692015-04-09 16:44:15 +02005682 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5683 mutex_init(&dev_priv->drrs.mutex);
5684
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305685 if (INTEL_INFO(dev)->gen <= 6) {
5686 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5687 return NULL;
5688 }
5689
5690 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005691 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305692 return NULL;
5693 }
5694
5695 downclock_mode = intel_find_panel_downclock
5696 (dev, fixed_mode, connector);
5697
5698 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305699 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305700 return NULL;
5701 }
5702
Vandana Kannan96178ee2015-01-10 02:25:56 +05305703 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305704
Vandana Kannan96178ee2015-01-10 02:25:56 +05305705 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005706 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305707 return downclock_mode;
5708}
5709
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005710static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005711 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005712{
5713 struct drm_connector *connector = &intel_connector->base;
5714 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005715 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5716 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005717 struct drm_i915_private *dev_priv = dev->dev_private;
5718 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305719 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005720 bool has_dpcd;
5721 struct drm_display_mode *scan;
5722 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005723 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005724
5725 if (!is_edp(intel_dp))
5726 return true;
5727
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005728 pps_lock(intel_dp);
5729 intel_edp_panel_vdd_sanitize(intel_dp);
5730 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005731
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005732 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005733 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005734
5735 if (has_dpcd) {
5736 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5737 dev_priv->no_aux_handshake =
5738 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5739 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5740 } else {
5741 /* if this fails, presume the device is a ghost */
5742 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005743 return false;
5744 }
5745
5746 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005747 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005748 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005749 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005750
Daniel Vetter060c8772014-03-21 23:22:35 +01005751 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005752 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005753 if (edid) {
5754 if (drm_add_edid_modes(connector, edid)) {
5755 drm_mode_connector_update_edid_property(connector,
5756 edid);
5757 drm_edid_to_eld(connector, edid);
5758 } else {
5759 kfree(edid);
5760 edid = ERR_PTR(-EINVAL);
5761 }
5762 } else {
5763 edid = ERR_PTR(-ENOENT);
5764 }
5765 intel_connector->edid = edid;
5766
5767 /* prefer fixed mode from EDID if available */
5768 list_for_each_entry(scan, &connector->probed_modes, head) {
5769 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5770 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305771 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305772 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005773 break;
5774 }
5775 }
5776
5777 /* fallback to VBT if available for eDP */
5778 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5779 fixed_mode = drm_mode_duplicate(dev,
5780 dev_priv->vbt.lfp_lvds_vbt_mode);
5781 if (fixed_mode)
5782 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5783 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005784 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005785
Clint Taylor01527b32014-07-07 13:01:46 -07005786 if (IS_VALLEYVIEW(dev)) {
5787 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5788 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005789
5790 /*
5791 * Figure out the current pipe for the initial backlight setup.
5792 * If the current pipe isn't valid, try the PPS pipe, and if that
5793 * fails just assume pipe A.
5794 */
5795 if (IS_CHERRYVIEW(dev))
5796 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5797 else
5798 pipe = PORT_TO_PIPE(intel_dp->DP);
5799
5800 if (pipe != PIPE_A && pipe != PIPE_B)
5801 pipe = intel_dp->pps_pipe;
5802
5803 if (pipe != PIPE_A && pipe != PIPE_B)
5804 pipe = PIPE_A;
5805
5806 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5807 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005808 }
5809
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305810 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005811 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005812 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005813
5814 return true;
5815}
5816
Paulo Zanoni16c25532013-06-12 17:27:25 -03005817bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005818intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5819 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005820{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005821 struct drm_connector *connector = &intel_connector->base;
5822 struct intel_dp *intel_dp = &intel_dig_port->dp;
5823 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5824 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005825 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005826 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005827 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005828
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005829 intel_dp->pps_pipe = INVALID_PIPE;
5830
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005831 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005832 if (INTEL_INFO(dev)->gen >= 9)
5833 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5834 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005835 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5836 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5837 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5838 else if (HAS_PCH_SPLIT(dev))
5839 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5840 else
5841 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5842
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005843 if (INTEL_INFO(dev)->gen >= 9)
5844 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5845 else
5846 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005847
Daniel Vetter07679352012-09-06 22:15:42 +02005848 /* Preserve the current hw state. */
5849 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005850 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005851
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005852 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305853 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005854 else
5855 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005856
Imre Deakf7d24902013-05-08 13:14:05 +03005857 /*
5858 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5859 * for DP the encoder type can be set by the caller to
5860 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5861 */
5862 if (type == DRM_MODE_CONNECTOR_eDP)
5863 intel_encoder->type = INTEL_OUTPUT_EDP;
5864
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005865 /* eDP only on port B and/or C on vlv/chv */
5866 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5867 port != PORT_B && port != PORT_C))
5868 return false;
5869
Imre Deake7281ea2013-05-08 13:14:08 +03005870 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5871 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5872 port_name(port));
5873
Adam Jacksonb3295302010-07-16 14:46:28 -04005874 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005875 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5876
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005877 connector->interlace_allowed = true;
5878 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005879
Daniel Vetter66a92782012-07-12 20:08:18 +02005880 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005881 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005882
Chris Wilsondf0e9242010-09-09 16:20:55 +01005883 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005884 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005885
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005886 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005887 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5888 else
5889 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005890 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005891
Jani Nikula0b998362014-03-14 16:51:17 +02005892 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005893 switch (port) {
5894 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005895 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005896 break;
5897 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005898 intel_encoder->hpd_pin = HPD_PORT_B;
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305899 if (IS_BROXTON(dev_priv) && (INTEL_REVID(dev) < BXT_REVID_B0))
5900 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005901 break;
5902 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005903 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005904 break;
5905 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005906 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005907 break;
5908 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005909 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005910 }
5911
Imre Deakdada1a92014-01-29 13:25:41 +02005912 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005913 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005914 intel_dp_init_panel_power_timestamps(intel_dp);
5915 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005916 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005917 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005918 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005919 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005920 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005921
Jani Nikula9d1a1032014-03-14 16:51:15 +02005922 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005923
Dave Airlie0e32b392014-05-02 14:02:48 +10005924 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005925 if (HAS_DP_MST(dev) &&
5926 (port == PORT_B || port == PORT_C || port == PORT_D))
5927 intel_dp_mst_encoder_init(intel_dig_port,
5928 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005929
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005930 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005931 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005932 if (is_edp(intel_dp)) {
5933 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005934 /*
5935 * vdd might still be enabled do to the delayed vdd off.
5936 * Make sure vdd is actually turned off here.
5937 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005938 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005939 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005940 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005941 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005942 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005943 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005944 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005945 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005946
Chris Wilsonf6849602010-09-19 09:29:33 +01005947 intel_dp_add_properties(intel_dp, connector);
5948
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005949 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5950 * 0xd. Failure to do so will result in spurious interrupts being
5951 * generated on the port when a cable is not attached.
5952 */
5953 if (IS_G4X(dev) && !IS_GM45(dev)) {
5954 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5955 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5956 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005957
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005958 i915_debugfs_connector_add(connector);
5959
Paulo Zanoni16c25532013-06-12 17:27:25 -03005960 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005961}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005962
5963void
5964intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5965{
Dave Airlie13cf5502014-06-18 11:29:35 +10005966 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005967 struct intel_digital_port *intel_dig_port;
5968 struct intel_encoder *intel_encoder;
5969 struct drm_encoder *encoder;
5970 struct intel_connector *intel_connector;
5971
Daniel Vetterb14c5672013-09-19 12:18:32 +02005972 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005973 if (!intel_dig_port)
5974 return;
5975
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005976 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005977 if (!intel_connector) {
5978 kfree(intel_dig_port);
5979 return;
5980 }
5981
5982 intel_encoder = &intel_dig_port->base;
5983 encoder = &intel_encoder->base;
5984
5985 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5986 DRM_MODE_ENCODER_TMDS);
5987
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005988 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005989 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005990 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005991 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005992 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005993 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005994 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005995 intel_encoder->pre_enable = chv_pre_enable_dp;
5996 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005997 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005998 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005999 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006000 intel_encoder->pre_enable = vlv_pre_enable_dp;
6001 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006002 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006003 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006004 intel_encoder->pre_enable = g4x_pre_enable_dp;
6005 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006006 if (INTEL_INFO(dev)->gen >= 5)
6007 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006008 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006009
Paulo Zanoni174edf12012-10-26 19:05:50 -02006010 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006011 intel_dig_port->dp.output_reg = output_reg;
6012
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006013 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006014 if (IS_CHERRYVIEW(dev)) {
6015 if (port == PORT_D)
6016 intel_encoder->crtc_mask = 1 << 2;
6017 else
6018 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6019 } else {
6020 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6021 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006022 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006023
Dave Airlie13cf5502014-06-18 11:29:35 +10006024 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006025 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006026
Paulo Zanoni15b1d172013-06-12 17:27:27 -03006027 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
6028 drm_encoder_cleanup(encoder);
6029 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006030 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03006031 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006032}
Dave Airlie0e32b392014-05-02 14:02:48 +10006033
6034void intel_dp_mst_suspend(struct drm_device *dev)
6035{
6036 struct drm_i915_private *dev_priv = dev->dev_private;
6037 int i;
6038
6039 /* disable MST */
6040 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006041 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006042 if (!intel_dig_port)
6043 continue;
6044
6045 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6046 if (!intel_dig_port->dp.can_mst)
6047 continue;
6048 if (intel_dig_port->dp.is_mst)
6049 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6050 }
6051 }
6052}
6053
6054void intel_dp_mst_resume(struct drm_device *dev)
6055{
6056 struct drm_i915_private *dev_priv = dev->dev_private;
6057 int i;
6058
6059 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006060 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006061 if (!intel_dig_port)
6062 continue;
6063 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6064 int ret;
6065
6066 if (!intel_dig_port->dp.can_mst)
6067 continue;
6068
6069 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6070 if (ret != 0) {
6071 intel_dp_check_mst_status(&intel_dig_port->dp);
6072 }
6073 }
6074 }
6075}