blob: 1f7cc404f3b777b6f747eafe5055cf6d749d92c8 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
51 int link_bw;
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
63 { DP_LINK_BW_1_62,
64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65 { DP_LINK_BW_2_7,
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
70 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072 { DP_LINK_BW_2_7,
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
86 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020098static const int chv_rates[] = { 162000, 202500, 210000, 216000,
99 243000, 270000, 324000, 405000,
100 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200101static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300102
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700103/**
104 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
105 * @intel_dp: DP struct
106 *
107 * If a CPU or PCH DP output is attached to an eDP panel, this function
108 * will return true, and false otherwise.
109 */
110static bool is_edp(struct intel_dp *intel_dp)
111{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200112 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
113
114 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115}
116
Imre Deak68b4d822013-05-08 13:14:06 +0300117static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118{
Imre Deak68b4d822013-05-08 13:14:06 +0300119 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
120
121 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700122}
123
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127}
128
Chris Wilsonea5b2132010-08-04 13:50:23 +0100129static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300130static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100131static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300132static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300133static void vlv_steal_power_sequencer(struct drm_device *dev,
134 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200136static int
137intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700139 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140
141 switch (max_link_bw) {
142 case DP_LINK_BW_1_62:
143 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200144 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
148 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149 max_link_bw = DP_LINK_BW_1_62;
150 break;
151 }
152 return max_link_bw;
153}
154
Paulo Zanonieeb63242014-05-06 14:56:50 +0300155static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
156{
157 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
158 struct drm_device *dev = intel_dig_port->base.base.dev;
159 u8 source_max, sink_max;
160
161 source_max = 4;
162 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
163 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
164 source_max = 2;
165
166 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 return min(source_max, sink_max);
169}
170
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171/*
172 * The units on the numbers in the next two are... bizarre. Examples will
173 * make it clearer; this one parallels an example in the eDP spec.
174 *
175 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
176 *
177 * 270000 * 1 * 8 / 10 == 216000
178 *
179 * The actual data capacity of that configuration is 2.16Gbit/s, so the
180 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
181 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
182 * 119000. At 18bpp that's 2142000 kilobits per second.
183 *
184 * Thus the strange-looking division by 10 in intel_dp_link_required, to
185 * get the result in decakilobits instead of kilobits.
186 */
187
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188static int
Keith Packardc8982612012-01-25 08:16:25 -0800189intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400191 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192}
193
194static int
Dave Airliefe27d532010-06-30 11:46:17 +1000195intel_dp_max_data_rate(int max_link_clock, int max_lanes)
196{
197 return (max_link_clock * max_lanes * 8) / 10;
198}
199
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000200static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201intel_dp_mode_valid(struct drm_connector *connector,
202 struct drm_display_mode *mode)
203{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100204 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300205 struct intel_connector *intel_connector = to_intel_connector(connector);
206 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100207 int target_clock = mode->clock;
208 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209
Jani Nikuladd06f902012-10-19 14:51:50 +0300210 if (is_edp(intel_dp) && fixed_mode) {
211 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 return MODE_PANEL;
213
Jani Nikuladd06f902012-10-19 14:51:50 +0300214 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100215 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200216
217 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 }
219
Ville Syrjälä50fec212015-03-12 17:10:34 +0200220 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300221 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100222
223 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
224 mode_rate = intel_dp_link_required(target_clock, 18);
225
226 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200227 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700228
229 if (mode->clock < 10000)
230 return MODE_CLOCK_LOW;
231
Daniel Vetter0af78a22012-05-23 11:30:55 +0200232 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
233 return MODE_H_ILLEGAL;
234
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700235 return MODE_OK;
236}
237
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800238uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700239{
240 int i;
241 uint32_t v = 0;
242
243 if (src_bytes > 4)
244 src_bytes = 4;
245 for (i = 0; i < src_bytes; i++)
246 v |= ((uint32_t) src[i]) << ((3-i) * 8);
247 return v;
248}
249
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000250static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Jani Nikulabf13e812013-09-06 07:40:05 +0300293static void
294intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300295 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300296static void
297intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300298 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300299
Ville Syrjälä773538e82014-09-04 14:54:56 +0300300static void pps_lock(struct intel_dp *intel_dp)
301{
302 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
303 struct intel_encoder *encoder = &intel_dig_port->base;
304 struct drm_device *dev = encoder->base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum intel_display_power_domain power_domain;
307
308 /*
309 * See vlv_power_sequencer_reset() why we need
310 * a power domain reference here.
311 */
312 power_domain = intel_display_port_power_domain(encoder);
313 intel_display_power_get(dev_priv, power_domain);
314
315 mutex_lock(&dev_priv->pps_mutex);
316}
317
318static void pps_unlock(struct intel_dp *intel_dp)
319{
320 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
321 struct intel_encoder *encoder = &intel_dig_port->base;
322 struct drm_device *dev = encoder->base.dev;
323 struct drm_i915_private *dev_priv = dev->dev_private;
324 enum intel_display_power_domain power_domain;
325
326 mutex_unlock(&dev_priv->pps_mutex);
327
328 power_domain = intel_display_port_power_domain(encoder);
329 intel_display_power_put(dev_priv, power_domain);
330}
331
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332static void
333vlv_power_sequencer_kick(struct intel_dp *intel_dp)
334{
335 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
336 struct drm_device *dev = intel_dig_port->base.base.dev;
337 struct drm_i915_private *dev_priv = dev->dev_private;
338 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200339 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300340 uint32_t DP;
341
342 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
343 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
344 pipe_name(pipe), port_name(intel_dig_port->port)))
345 return;
346
347 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
348 pipe_name(pipe), port_name(intel_dig_port->port));
349
350 /* Preserve the BIOS-computed detected bit. This is
351 * supposed to be read-only.
352 */
353 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
354 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
355 DP |= DP_PORT_WIDTH(1);
356 DP |= DP_LINK_TRAIN_PAT_1;
357
358 if (IS_CHERRYVIEW(dev))
359 DP |= DP_PIPE_SELECT_CHV(pipe);
360 else if (pipe == PIPE_B)
361 DP |= DP_PIPEB_SELECT;
362
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
364
365 /*
366 * The DPLL for the pipe must be enabled for this to work.
367 * So enable temporarily it if it's not already enabled.
368 */
369 if (!pll_enabled)
370 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
371 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
372
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300373 /*
374 * Similar magic as in intel_dp_enable_port().
375 * We _must_ do this port enable + disable trick
376 * to make this power seqeuencer lock onto the port.
377 * Otherwise even VDD force bit won't work.
378 */
379 I915_WRITE(intel_dp->output_reg, DP);
380 POSTING_READ(intel_dp->output_reg);
381
382 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
383 POSTING_READ(intel_dp->output_reg);
384
385 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
386 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200387
388 if (!pll_enabled)
389 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300390}
391
Jani Nikulabf13e812013-09-06 07:40:05 +0300392static enum pipe
393vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
394{
395 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300396 struct drm_device *dev = intel_dig_port->base.base.dev;
397 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300398 struct intel_encoder *encoder;
399 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300400 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300402 lockdep_assert_held(&dev_priv->pps_mutex);
403
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300404 /* We should never land here with regular DP ports */
405 WARN_ON(!is_edp(intel_dp));
406
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300407 if (intel_dp->pps_pipe != INVALID_PIPE)
408 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300409
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300410 /*
411 * We don't have power sequencer currently.
412 * Pick one that's not used by other ports.
413 */
414 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
415 base.head) {
416 struct intel_dp *tmp;
417
418 if (encoder->type != INTEL_OUTPUT_EDP)
419 continue;
420
421 tmp = enc_to_intel_dp(&encoder->base);
422
423 if (tmp->pps_pipe != INVALID_PIPE)
424 pipes &= ~(1 << tmp->pps_pipe);
425 }
426
427 /*
428 * Didn't find one. This should not happen since there
429 * are two power sequencers and up to two eDP ports.
430 */
431 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300432 pipe = PIPE_A;
433 else
434 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300435
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300436 vlv_steal_power_sequencer(dev, pipe);
437 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
439 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
440 pipe_name(intel_dp->pps_pipe),
441 port_name(intel_dig_port->port));
442
443 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300444 intel_dp_init_panel_power_sequencer(dev, intel_dp);
445 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300446
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300447 /*
448 * Even vdd force doesn't work until we've made
449 * the power sequencer lock in on the port.
450 */
451 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300452
453 return intel_dp->pps_pipe;
454}
455
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300456typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
457 enum pipe pipe);
458
459static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
460 enum pipe pipe)
461{
462 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
463}
464
465static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
468 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
469}
470
471static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
472 enum pipe pipe)
473{
474 return true;
475}
476
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300477static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300478vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
479 enum port port,
480 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300481{
Jani Nikulabf13e812013-09-06 07:40:05 +0300482 enum pipe pipe;
483
Jani Nikulabf13e812013-09-06 07:40:05 +0300484 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
485 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
486 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300487
488 if (port_sel != PANEL_PORT_SELECT_VLV(port))
489 continue;
490
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300491 if (!pipe_check(dev_priv, pipe))
492 continue;
493
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300494 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300495 }
496
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300497 return INVALID_PIPE;
498}
499
500static void
501vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
502{
503 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
504 struct drm_device *dev = intel_dig_port->base.base.dev;
505 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300506 enum port port = intel_dig_port->port;
507
508 lockdep_assert_held(&dev_priv->pps_mutex);
509
510 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300511 /* first pick one where the panel is on */
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_has_pp_on);
514 /* didn't find one? pick one where vdd is on */
515 if (intel_dp->pps_pipe == INVALID_PIPE)
516 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
517 vlv_pipe_has_vdd_on);
518 /* didn't find one? pick one with just the correct port */
519 if (intel_dp->pps_pipe == INVALID_PIPE)
520 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
521 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300522
523 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
524 if (intel_dp->pps_pipe == INVALID_PIPE) {
525 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
526 port_name(port));
527 return;
528 }
529
530 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
531 port_name(port), pipe_name(intel_dp->pps_pipe));
532
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300533 intel_dp_init_panel_power_sequencer(dev, intel_dp);
534 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300535}
536
Ville Syrjälä773538e82014-09-04 14:54:56 +0300537void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
538{
539 struct drm_device *dev = dev_priv->dev;
540 struct intel_encoder *encoder;
541
542 if (WARN_ON(!IS_VALLEYVIEW(dev)))
543 return;
544
545 /*
546 * We can't grab pps_mutex here due to deadlock with power_domain
547 * mutex when power_domain functions are called while holding pps_mutex.
548 * That also means that in order to use pps_pipe the code needs to
549 * hold both a power domain reference and pps_mutex, and the power domain
550 * reference get/put must be done while _not_ holding pps_mutex.
551 * pps_{lock,unlock}() do these steps in the correct order, so one
552 * should use them always.
553 */
554
555 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
556 struct intel_dp *intel_dp;
557
558 if (encoder->type != INTEL_OUTPUT_EDP)
559 continue;
560
561 intel_dp = enc_to_intel_dp(&encoder->base);
562 intel_dp->pps_pipe = INVALID_PIPE;
563 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300564}
565
566static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
567{
568 struct drm_device *dev = intel_dp_to_dev(intel_dp);
569
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530570 if (IS_BROXTON(dev))
571 return BXT_PP_CONTROL(0);
572 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300573 return PCH_PP_CONTROL;
574 else
575 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
576}
577
578static u32 _pp_stat_reg(struct intel_dp *intel_dp)
579{
580 struct drm_device *dev = intel_dp_to_dev(intel_dp);
581
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530582 if (IS_BROXTON(dev))
583 return BXT_PP_STATUS(0);
584 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300585 return PCH_PP_STATUS;
586 else
587 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
588}
589
Clint Taylor01527b32014-07-07 13:01:46 -0700590/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
591 This function only applicable when panel PM state is not to be tracked */
592static int edp_notify_handler(struct notifier_block *this, unsigned long code,
593 void *unused)
594{
595 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
596 edp_notifier);
597 struct drm_device *dev = intel_dp_to_dev(intel_dp);
598 struct drm_i915_private *dev_priv = dev->dev_private;
599 u32 pp_div;
600 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700601
602 if (!is_edp(intel_dp) || code != SYS_RESTART)
603 return 0;
604
Ville Syrjälä773538e82014-09-04 14:54:56 +0300605 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300606
Clint Taylor01527b32014-07-07 13:01:46 -0700607 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300608 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
609
Clint Taylor01527b32014-07-07 13:01:46 -0700610 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
611 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
612 pp_div = I915_READ(pp_div_reg);
613 pp_div &= PP_REFERENCE_DIVIDER_MASK;
614
615 /* 0x1F write to PP_DIV_REG sets max cycle delay */
616 I915_WRITE(pp_div_reg, pp_div | 0x1F);
617 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
618 msleep(intel_dp->panel_power_cycle_delay);
619 }
620
Ville Syrjälä773538e82014-09-04 14:54:56 +0300621 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300622
Clint Taylor01527b32014-07-07 13:01:46 -0700623 return 0;
624}
625
Daniel Vetter4be73782014-01-17 14:39:48 +0100626static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700627{
Paulo Zanoni30add222012-10-26 19:05:45 -0200628 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700629 struct drm_i915_private *dev_priv = dev->dev_private;
630
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300631 lockdep_assert_held(&dev_priv->pps_mutex);
632
Ville Syrjälä9a423562014-10-16 21:29:48 +0300633 if (IS_VALLEYVIEW(dev) &&
634 intel_dp->pps_pipe == INVALID_PIPE)
635 return false;
636
Jani Nikulabf13e812013-09-06 07:40:05 +0300637 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700638}
639
Daniel Vetter4be73782014-01-17 14:39:48 +0100640static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700641{
Paulo Zanoni30add222012-10-26 19:05:45 -0200642 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700643 struct drm_i915_private *dev_priv = dev->dev_private;
644
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300645 lockdep_assert_held(&dev_priv->pps_mutex);
646
Ville Syrjälä9a423562014-10-16 21:29:48 +0300647 if (IS_VALLEYVIEW(dev) &&
648 intel_dp->pps_pipe == INVALID_PIPE)
649 return false;
650
Ville Syrjälä773538e82014-09-04 14:54:56 +0300651 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700652}
653
Keith Packard9b984da2011-09-19 13:54:47 -0700654static void
655intel_dp_check_edp(struct intel_dp *intel_dp)
656{
Paulo Zanoni30add222012-10-26 19:05:45 -0200657 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700658 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700659
Keith Packard9b984da2011-09-19 13:54:47 -0700660 if (!is_edp(intel_dp))
661 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700662
Daniel Vetter4be73782014-01-17 14:39:48 +0100663 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700664 WARN(1, "eDP powered off while attempting aux channel communication.\n");
665 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300666 I915_READ(_pp_stat_reg(intel_dp)),
667 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700668 }
669}
670
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100671static uint32_t
672intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
673{
674 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
675 struct drm_device *dev = intel_dig_port->base.base.dev;
676 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300677 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100678 uint32_t status;
679 bool done;
680
Daniel Vetteref04f002012-12-01 21:03:59 +0100681#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100682 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300683 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300684 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100685 else
686 done = wait_for_atomic(C, 10) == 0;
687 if (!done)
688 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
689 has_aux_irq);
690#undef C
691
692 return status;
693}
694
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000695static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
696{
697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
698 struct drm_device *dev = intel_dig_port->base.base.dev;
699
700 /*
701 * The clock divider is based off the hrawclk, and would like to run at
702 * 2MHz. So, take the hrawclk value and divide by 2 and use that
703 */
704 return index ? 0 : intel_hrawclk(dev) / 2;
705}
706
707static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
708{
709 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
710 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300711 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000712
713 if (index)
714 return 0;
715
716 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä05024da2015-06-03 15:45:08 +0300717 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
718
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 } else {
720 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
721 }
722}
723
724static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300725{
726 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
727 struct drm_device *dev = intel_dig_port->base.base.dev;
728 struct drm_i915_private *dev_priv = dev->dev_private;
729
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000730 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100731 if (index)
732 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300733 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300734 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
735 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100736 switch (index) {
737 case 0: return 63;
738 case 1: return 72;
739 default: return 0;
740 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000741 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100742 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300743 }
744}
745
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000746static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
747{
748 return index ? 0 : 100;
749}
750
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000751static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
752{
753 /*
754 * SKL doesn't need us to program the AUX clock divider (Hardware will
755 * derive the clock from CDCLK automatically). We still implement the
756 * get_aux_clock_divider vfunc to plug-in into the existing code.
757 */
758 return index ? 0 : 1;
759}
760
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000761static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
762 bool has_aux_irq,
763 int send_bytes,
764 uint32_t aux_clock_divider)
765{
766 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
767 struct drm_device *dev = intel_dig_port->base.base.dev;
768 uint32_t precharge, timeout;
769
770 if (IS_GEN6(dev))
771 precharge = 3;
772 else
773 precharge = 5;
774
775 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
776 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
777 else
778 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
779
780 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000781 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000782 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000783 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000784 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000785 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000786 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
787 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000788 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000789}
790
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000791static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
792 bool has_aux_irq,
793 int send_bytes,
794 uint32_t unused)
795{
796 return DP_AUX_CH_CTL_SEND_BUSY |
797 DP_AUX_CH_CTL_DONE |
798 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
799 DP_AUX_CH_CTL_TIME_OUT_ERROR |
800 DP_AUX_CH_CTL_TIME_OUT_1600us |
801 DP_AUX_CH_CTL_RECEIVE_ERROR |
802 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
803 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
804}
805
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100807intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200808 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 uint8_t *recv, int recv_size)
810{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200811 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
812 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300814 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700815 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100816 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100817 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700818 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000819 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100820 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200821 bool vdd;
822
Ville Syrjälä773538e82014-09-04 14:54:56 +0300823 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300824
Ville Syrjälä72c35002014-08-18 22:16:00 +0300825 /*
826 * We will be called with VDD already enabled for dpcd/edid/oui reads.
827 * In such cases we want to leave VDD enabled and it's up to upper layers
828 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
829 * ourselves.
830 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300831 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100832
833 /* dp aux is extremely sensitive to irq latency, hence request the
834 * lowest possible wakeup latency and so prevent the cpu from going into
835 * deep sleep states.
836 */
837 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700838
Keith Packard9b984da2011-09-19 13:54:47 -0700839 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800840
Paulo Zanonic67a4702013-08-19 13:18:09 -0300841 intel_aux_display_runtime_get(dev_priv);
842
Jesse Barnes11bee432011-08-01 15:02:20 -0700843 /* Try to wait for any previous AUX channel activity */
844 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100845 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700846 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
847 break;
848 msleep(1);
849 }
850
851 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300852 static u32 last_status = -1;
853 const u32 status = I915_READ(ch_ctl);
854
855 if (status != last_status) {
856 WARN(1, "dp_aux_ch not started status 0x%08x\n",
857 status);
858 last_status = status;
859 }
860
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100861 ret = -EBUSY;
862 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100863 }
864
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300865 /* Only 5 data registers! */
866 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
867 ret = -E2BIG;
868 goto out;
869 }
870
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000871 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000872 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
873 has_aux_irq,
874 send_bytes,
875 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000876
Chris Wilsonbc866252013-07-21 16:00:03 +0100877 /* Must try at least 3 times according to DP spec */
878 for (try = 0; try < 5; try++) {
879 /* Load the send data into the aux channel data registers */
880 for (i = 0; i < send_bytes; i += 4)
881 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800882 intel_dp_pack_aux(send + i,
883 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400884
Chris Wilsonbc866252013-07-21 16:00:03 +0100885 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000886 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100887
Chris Wilsonbc866252013-07-21 16:00:03 +0100888 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400889
Chris Wilsonbc866252013-07-21 16:00:03 +0100890 /* Clear done status and any errors */
891 I915_WRITE(ch_ctl,
892 status |
893 DP_AUX_CH_CTL_DONE |
894 DP_AUX_CH_CTL_TIME_OUT_ERROR |
895 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400896
Todd Previte74ebf292015-04-15 08:38:41 -0700897 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100898 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700899
900 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
901 * 400us delay required for errors and timeouts
902 * Timeout errors from the HW already meet this
903 * requirement so skip to next iteration
904 */
905 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
906 usleep_range(400, 500);
907 continue;
908 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100909 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700910 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100911 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700912 }
913
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700914 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700915 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100916 ret = -EBUSY;
917 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700918 }
919
Jim Bridee058c942015-05-27 10:21:48 -0700920done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700921 /* Check for timeout or receive error.
922 * Timeouts occur when the sink is not connected
923 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700924 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700925 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100926 ret = -EIO;
927 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700928 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700929
930 /* Timeouts occur when the device isn't connected, so they're
931 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700932 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800933 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100934 ret = -ETIMEDOUT;
935 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700936 }
937
938 /* Unload any bytes sent back from the other side */
939 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
940 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700941 if (recv_bytes > recv_size)
942 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400943
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100944 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800945 intel_dp_unpack_aux(I915_READ(ch_data + i),
946 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700947
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100948 ret = recv_bytes;
949out:
950 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300951 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100952
Jani Nikula884f19e2014-03-14 16:51:14 +0200953 if (vdd)
954 edp_panel_vdd_off(intel_dp, false);
955
Ville Syrjälä773538e82014-09-04 14:54:56 +0300956 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300957
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100958 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700959}
960
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300961#define BARE_ADDRESS_SIZE 3
962#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200963static ssize_t
964intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200966 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
967 uint8_t txbuf[20], rxbuf[20];
968 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700969 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200971 txbuf[0] = (msg->request << 4) |
972 ((msg->address >> 16) & 0xf);
973 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200974 txbuf[2] = msg->address & 0xff;
975 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300976
Jani Nikula9d1a1032014-03-14 16:51:15 +0200977 switch (msg->request & ~DP_AUX_I2C_MOT) {
978 case DP_AUX_NATIVE_WRITE:
979 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300980 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200981 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200982
Jani Nikula9d1a1032014-03-14 16:51:15 +0200983 if (WARN_ON(txsize > 20))
984 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700985
Jani Nikula9d1a1032014-03-14 16:51:15 +0200986 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700987
Jani Nikula9d1a1032014-03-14 16:51:15 +0200988 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
989 if (ret > 0) {
990 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700991
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200992 if (ret > 1) {
993 /* Number of bytes written in a short write. */
994 ret = clamp_t(int, rxbuf[1], 0, msg->size);
995 } else {
996 /* Return payload size. */
997 ret = msg->size;
998 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001000 break;
1001
1002 case DP_AUX_NATIVE_READ:
1003 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001004 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001005 rxsize = msg->size + 1;
1006
1007 if (WARN_ON(rxsize > 20))
1008 return -E2BIG;
1009
1010 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1011 if (ret > 0) {
1012 msg->reply = rxbuf[0] >> 4;
1013 /*
1014 * Assume happy day, and copy the data. The caller is
1015 * expected to check msg->reply before touching it.
1016 *
1017 * Return payload size.
1018 */
1019 ret--;
1020 memcpy(msg->buffer, rxbuf + 1, ret);
1021 }
1022 break;
1023
1024 default:
1025 ret = -EINVAL;
1026 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001028
Jani Nikula9d1a1032014-03-14 16:51:15 +02001029 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001030}
1031
Jani Nikula9d1a1032014-03-14 16:51:15 +02001032static void
1033intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001034{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001035 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001036 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula33ad6622014-03-14 16:51:16 +02001037 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1038 enum port port = intel_dig_port->port;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001039 struct ddi_vbt_port_info *info = &dev_priv->vbt.ddi_port_info[port];
Jani Nikula0b998362014-03-14 16:51:17 +02001040 const char *name = NULL;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001041 uint32_t porte_aux_ctl_reg = DPA_AUX_CH_CTL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001042 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001043
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001044 /* On SKL we don't have Aux for port E so we rely on VBT to set
1045 * a proper alternate aux channel.
1046 */
1047 if (IS_SKYLAKE(dev) && port == PORT_E) {
1048 switch (info->alternate_aux_channel) {
1049 case DP_AUX_B:
1050 porte_aux_ctl_reg = DPB_AUX_CH_CTL;
1051 break;
1052 case DP_AUX_C:
1053 porte_aux_ctl_reg = DPC_AUX_CH_CTL;
1054 break;
1055 case DP_AUX_D:
1056 porte_aux_ctl_reg = DPD_AUX_CH_CTL;
1057 break;
1058 case DP_AUX_A:
1059 default:
1060 porte_aux_ctl_reg = DPA_AUX_CH_CTL;
1061 }
1062 }
1063
Jani Nikula33ad6622014-03-14 16:51:16 +02001064 switch (port) {
1065 case PORT_A:
1066 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001067 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001068 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001069 case PORT_B:
1070 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001071 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001072 break;
1073 case PORT_C:
1074 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001075 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001076 break;
1077 case PORT_D:
1078 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001079 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001080 break;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001081 case PORT_E:
1082 intel_dp->aux_ch_ctl_reg = porte_aux_ctl_reg;
1083 name = "DPDDC-E";
1084 break;
Dave Airlieab2c0672009-12-04 10:55:24 +10001085 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001086 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001087 }
1088
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001089 /*
1090 * The AUX_CTL register is usually DP_CTL + 0x10.
1091 *
1092 * On Haswell and Broadwell though:
1093 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1094 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1095 *
1096 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1097 */
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001098 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev) && port != PORT_E)
Jani Nikula33ad6622014-03-14 16:51:16 +02001099 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001100
Jani Nikula0b998362014-03-14 16:51:17 +02001101 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001102 intel_dp->aux.dev = dev->dev;
1103 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001104
Jani Nikula0b998362014-03-14 16:51:17 +02001105 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1106 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001107
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001108 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001109 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001110 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001111 name, ret);
1112 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001113 }
David Flynn8316f332010-12-08 16:10:21 +00001114
Jani Nikula0b998362014-03-14 16:51:17 +02001115 ret = sysfs_create_link(&connector->base.kdev->kobj,
1116 &intel_dp->aux.ddc.dev.kobj,
1117 intel_dp->aux.ddc.dev.kobj.name);
1118 if (ret < 0) {
1119 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001120 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001121 }
1122}
1123
Imre Deak80f65de2014-02-11 17:12:49 +02001124static void
1125intel_dp_connector_unregister(struct intel_connector *intel_connector)
1126{
1127 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1128
Dave Airlie0e32b392014-05-02 14:02:48 +10001129 if (!intel_connector->mst_port)
1130 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1131 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001132 intel_connector_unregister(intel_connector);
1133}
1134
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001135static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301136skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001137{
1138 u32 ctrl1;
1139
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001140 memset(&pipe_config->dpll_hw_state, 0,
1141 sizeof(pipe_config->dpll_hw_state));
1142
Damien Lespiau5416d872014-11-14 17:24:33 +00001143 pipe_config->ddi_pll_sel = SKL_DPLL0;
1144 pipe_config->dpll_hw_state.cfgcr1 = 0;
1145 pipe_config->dpll_hw_state.cfgcr2 = 0;
1146
1147 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301148 switch (link_clock / 2) {
1149 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001150 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001151 SKL_DPLL0);
1152 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301153 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001154 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001155 SKL_DPLL0);
1156 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301157 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001158 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001159 SKL_DPLL0);
1160 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301161 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001162 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301163 SKL_DPLL0);
1164 break;
1165 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1166 results in CDCLK change. Need to handle the change of CDCLK by
1167 disabling pipes and re-enabling them */
1168 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001169 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301170 SKL_DPLL0);
1171 break;
1172 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001173 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301174 SKL_DPLL0);
1175 break;
1176
Damien Lespiau5416d872014-11-14 17:24:33 +00001177 }
1178 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1179}
1180
1181static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001182hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001183{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001184 memset(&pipe_config->dpll_hw_state, 0,
1185 sizeof(pipe_config->dpll_hw_state));
1186
Daniel Vetter0e503382014-07-04 11:26:04 -03001187 switch (link_bw) {
1188 case DP_LINK_BW_1_62:
1189 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1190 break;
1191 case DP_LINK_BW_2_7:
1192 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1193 break;
1194 case DP_LINK_BW_5_4:
1195 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1196 break;
1197 }
1198}
1199
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301200static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001201intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301202{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001203 if (intel_dp->num_sink_rates) {
1204 *sink_rates = intel_dp->sink_rates;
1205 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301206 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001207
1208 *sink_rates = default_rates;
1209
1210 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301211}
1212
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301213static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001214intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301215{
Sonika Jindal64987fc2015-05-26 17:50:13 +05301216 if (IS_BROXTON(dev)) {
1217 *source_rates = bxt_rates;
1218 return ARRAY_SIZE(bxt_rates);
1219 } else if (IS_SKYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301220 *source_rates = skl_rates;
1221 return ARRAY_SIZE(skl_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001222 } else if (IS_CHERRYVIEW(dev)) {
1223 *source_rates = chv_rates;
1224 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301225 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001226
1227 *source_rates = default_rates;
1228
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001229 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1230 /* WaDisableHBR2:skl */
1231 return (DP_LINK_BW_2_7 >> 3) + 1;
1232 else if (INTEL_INFO(dev)->gen >= 8 ||
1233 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1234 return (DP_LINK_BW_5_4 >> 3) + 1;
1235 else
1236 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301237}
1238
Daniel Vetter0e503382014-07-04 11:26:04 -03001239static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001240intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001241 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001242{
1243 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001244 const struct dp_link_dpll *divisor = NULL;
1245 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001246
1247 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001248 divisor = gen4_dpll;
1249 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001250 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001251 divisor = pch_dpll;
1252 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001253 } else if (IS_CHERRYVIEW(dev)) {
1254 divisor = chv_dpll;
1255 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001256 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001257 divisor = vlv_dpll;
1258 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001259 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001260
1261 if (divisor && count) {
1262 for (i = 0; i < count; i++) {
1263 if (link_bw == divisor[i].link_bw) {
1264 pipe_config->dpll = divisor[i].dpll;
1265 pipe_config->clock_set = true;
1266 break;
1267 }
1268 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001269 }
1270}
1271
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001272static int intersect_rates(const int *source_rates, int source_len,
1273 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001274 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301275{
1276 int i = 0, j = 0, k = 0;
1277
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301278 while (i < source_len && j < sink_len) {
1279 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001280 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1281 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001282 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301283 ++k;
1284 ++i;
1285 ++j;
1286 } else if (source_rates[i] < sink_rates[j]) {
1287 ++i;
1288 } else {
1289 ++j;
1290 }
1291 }
1292 return k;
1293}
1294
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001295static int intel_dp_common_rates(struct intel_dp *intel_dp,
1296 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001297{
1298 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1299 const int *source_rates, *sink_rates;
1300 int source_len, sink_len;
1301
1302 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1303 source_len = intel_dp_source_rates(dev, &source_rates);
1304
1305 return intersect_rates(source_rates, source_len,
1306 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001307 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001308}
1309
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001310static void snprintf_int_array(char *str, size_t len,
1311 const int *array, int nelem)
1312{
1313 int i;
1314
1315 str[0] = '\0';
1316
1317 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001318 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001319 if (r >= len)
1320 return;
1321 str += r;
1322 len -= r;
1323 }
1324}
1325
1326static void intel_dp_print_rates(struct intel_dp *intel_dp)
1327{
1328 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1329 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001330 int source_len, sink_len, common_len;
1331 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001332 char str[128]; /* FIXME: too big for stack? */
1333
1334 if ((drm_debug & DRM_UT_KMS) == 0)
1335 return;
1336
1337 source_len = intel_dp_source_rates(dev, &source_rates);
1338 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1339 DRM_DEBUG_KMS("source rates: %s\n", str);
1340
1341 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1342 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1343 DRM_DEBUG_KMS("sink rates: %s\n", str);
1344
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001345 common_len = intel_dp_common_rates(intel_dp, common_rates);
1346 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1347 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001348}
1349
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001350static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301351{
1352 int i = 0;
1353
1354 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1355 if (find == rates[i])
1356 break;
1357
1358 return i;
1359}
1360
Ville Syrjälä50fec212015-03-12 17:10:34 +02001361int
1362intel_dp_max_link_rate(struct intel_dp *intel_dp)
1363{
1364 int rates[DP_MAX_SUPPORTED_RATES] = {};
1365 int len;
1366
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001367 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001368 if (WARN_ON(len <= 0))
1369 return 162000;
1370
1371 return rates[rate_to_index(0, rates) - 1];
1372}
1373
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001374int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1375{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001376 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001377}
1378
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001379bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001380intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001381 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001382{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001383 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001384 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001385 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001386 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001387 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001388 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001389 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001390 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001391 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001392 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001393 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001394 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301395 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001396 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001397 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001398 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1399 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301400
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001401 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301402
1403 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001404 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301405
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001406 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001407
Imre Deakbc7d38a2013-05-16 14:40:36 +03001408 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001409 pipe_config->has_pch_encoder = true;
1410
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001411 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001412 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001413 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001414
Jani Nikuladd06f902012-10-19 14:51:50 +03001415 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1416 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1417 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001418
1419 if (INTEL_INFO(dev)->gen >= 9) {
1420 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001421 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001422 if (ret)
1423 return ret;
1424 }
1425
Jesse Barnes2dd24552013-04-25 12:55:01 -07001426 if (!HAS_PCH_SPLIT(dev))
1427 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1428 intel_connector->panel.fitting_mode);
1429 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001430 intel_pch_panel_fitting(intel_crtc, pipe_config,
1431 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001432 }
1433
Daniel Vettercb1793c2012-06-04 18:39:21 +02001434 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001435 return false;
1436
Daniel Vetter083f9562012-04-20 20:23:49 +02001437 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301438 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001439 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001440 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001441
Daniel Vetter36008362013-03-27 00:44:59 +01001442 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1443 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001444 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001445 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301446
1447 /* Get bpp from vbt only for panels that dont have bpp in edid */
1448 if (intel_connector->base.display_info.bpc == 0 &&
1449 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001450 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1451 dev_priv->vbt.edp_bpp);
1452 bpp = dev_priv->vbt.edp_bpp;
1453 }
1454
Jani Nikula344c5bb2014-09-09 11:25:13 +03001455 /*
1456 * Use the maximum clock and number of lanes the eDP panel
1457 * advertizes being capable of. The panels are generally
1458 * designed to support only a single clock and lane
1459 * configuration, and typically these values correspond to the
1460 * native resolution of the panel.
1461 */
1462 min_lane_count = max_lane_count;
1463 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001464 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001465
Daniel Vetter36008362013-03-27 00:44:59 +01001466 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001467 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1468 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001469
Dave Airliec6930992014-07-14 11:04:39 +10001470 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301471 for (lane_count = min_lane_count;
1472 lane_count <= max_lane_count;
1473 lane_count <<= 1) {
1474
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001475 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001476 link_avail = intel_dp_max_data_rate(link_clock,
1477 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001478
Daniel Vetter36008362013-03-27 00:44:59 +01001479 if (mode_rate <= link_avail) {
1480 goto found;
1481 }
1482 }
1483 }
1484 }
1485
1486 return false;
1487
1488found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001489 if (intel_dp->color_range_auto) {
1490 /*
1491 * See:
1492 * CEA-861-E - 5.1 Default Encoding Parameters
1493 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1494 */
Thierry Reding18316c82012-12-20 15:41:44 +01001495 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001496 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1497 else
1498 intel_dp->color_range = 0;
1499 }
1500
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001501 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001502 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001503
Daniel Vetter36008362013-03-27 00:44:59 +01001504 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301505
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001506 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001507 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301508 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001509 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001510 } else {
1511 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001512 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001513 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301514 }
1515
Daniel Vetter657445f2013-05-04 10:09:18 +02001516 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001517 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001518
Daniel Vetter36008362013-03-27 00:44:59 +01001519 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1520 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001521 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001522 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1523 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001524
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001525 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001526 adjusted_mode->crtc_clock,
1527 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001528 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001529
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301530 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301531 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001532 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301533 intel_link_compute_m_n(bpp, lane_count,
1534 intel_connector->panel.downclock_mode->clock,
1535 pipe_config->port_clock,
1536 &pipe_config->dp_m2_n2);
1537 }
1538
Damien Lespiau5416d872014-11-14 17:24:33 +00001539 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001540 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301541 else if (IS_BROXTON(dev))
1542 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001543 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001544 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1545 else
1546 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001547
Daniel Vetter36008362013-03-27 00:44:59 +01001548 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001549}
1550
Daniel Vetter7c62a162013-06-01 17:16:20 +02001551static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001552{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001553 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1554 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1555 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001556 struct drm_i915_private *dev_priv = dev->dev_private;
1557 u32 dpa_ctl;
1558
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001559 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1560 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001561 dpa_ctl = I915_READ(DP_A);
1562 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1563
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001564 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001565 /* For a long time we've carried around a ILK-DevA w/a for the
1566 * 160MHz clock. If we're really unlucky, it's still required.
1567 */
1568 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001569 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001570 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001571 } else {
1572 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001573 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001574 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001575
Daniel Vetterea9b6002012-11-29 15:59:31 +01001576 I915_WRITE(DP_A, dpa_ctl);
1577
1578 POSTING_READ(DP_A);
1579 udelay(500);
1580}
1581
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001582static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001583{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001584 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001585 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001586 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001587 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001588 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001589 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001590
Keith Packard417e8222011-11-01 19:54:11 -07001591 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001592 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001593 *
1594 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001595 * SNB CPU
1596 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001597 * CPT PCH
1598 *
1599 * IBX PCH and CPU are the same for almost everything,
1600 * except that the CPU DP PLL is configured in this
1601 * register
1602 *
1603 * CPT PCH is quite different, having many bits moved
1604 * to the TRANS_DP_CTL register instead. That
1605 * configuration happens (oddly) in ironlake_pch_enable
1606 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001607
Keith Packard417e8222011-11-01 19:54:11 -07001608 /* Preserve the BIOS-computed detected bit. This is
1609 * supposed to be read-only.
1610 */
1611 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001612
Keith Packard417e8222011-11-01 19:54:11 -07001613 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001614 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001615 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001616
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001617 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001618 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001619
Keith Packard417e8222011-11-01 19:54:11 -07001620 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001621
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001622 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001623 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1624 intel_dp->DP |= DP_SYNC_HS_HIGH;
1625 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1626 intel_dp->DP |= DP_SYNC_VS_HIGH;
1627 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1628
Jani Nikula6aba5b62013-10-04 15:08:10 +03001629 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001630 intel_dp->DP |= DP_ENHANCED_FRAMING;
1631
Daniel Vetter7c62a162013-06-01 17:16:20 +02001632 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001633 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001634 u32 trans_dp;
1635
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001636 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001637
1638 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1639 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1640 trans_dp |= TRANS_DP_ENH_FRAMING;
1641 else
1642 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1643 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001644 } else {
Jesse Barnesb2634012013-03-28 09:55:40 -07001645 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001646 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001647
1648 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1649 intel_dp->DP |= DP_SYNC_HS_HIGH;
1650 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1651 intel_dp->DP |= DP_SYNC_VS_HIGH;
1652 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1653
Jani Nikula6aba5b62013-10-04 15:08:10 +03001654 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001655 intel_dp->DP |= DP_ENHANCED_FRAMING;
1656
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001657 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001658 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001659 else if (crtc->pipe == PIPE_B)
1660 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001661 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001662}
1663
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001664#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1665#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001666
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001667#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1668#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001669
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001670#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1671#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001672
Daniel Vetter4be73782014-01-17 14:39:48 +01001673static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001674 u32 mask,
1675 u32 value)
1676{
Paulo Zanoni30add222012-10-26 19:05:45 -02001677 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001678 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001679 u32 pp_stat_reg, pp_ctrl_reg;
1680
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001681 lockdep_assert_held(&dev_priv->pps_mutex);
1682
Jani Nikulabf13e812013-09-06 07:40:05 +03001683 pp_stat_reg = _pp_stat_reg(intel_dp);
1684 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001685
1686 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001687 mask, value,
1688 I915_READ(pp_stat_reg),
1689 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001690
Jesse Barnes453c5422013-03-28 09:55:41 -07001691 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001692 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001693 I915_READ(pp_stat_reg),
1694 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001695 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001696
1697 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001698}
1699
Daniel Vetter4be73782014-01-17 14:39:48 +01001700static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001701{
1702 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001703 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001704}
1705
Daniel Vetter4be73782014-01-17 14:39:48 +01001706static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001707{
Keith Packardbd943152011-09-18 23:09:52 -07001708 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001709 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001710}
Keith Packardbd943152011-09-18 23:09:52 -07001711
Daniel Vetter4be73782014-01-17 14:39:48 +01001712static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001713{
1714 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001715
1716 /* When we disable the VDD override bit last we have to do the manual
1717 * wait. */
1718 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1719 intel_dp->panel_power_cycle_delay);
1720
Daniel Vetter4be73782014-01-17 14:39:48 +01001721 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001722}
Keith Packardbd943152011-09-18 23:09:52 -07001723
Daniel Vetter4be73782014-01-17 14:39:48 +01001724static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001725{
1726 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1727 intel_dp->backlight_on_delay);
1728}
1729
Daniel Vetter4be73782014-01-17 14:39:48 +01001730static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001731{
1732 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1733 intel_dp->backlight_off_delay);
1734}
Keith Packard99ea7122011-11-01 19:57:50 -07001735
Keith Packard832dd3c2011-11-01 19:34:06 -07001736/* Read the current pp_control value, unlocking the register if it
1737 * is locked
1738 */
1739
Jesse Barnes453c5422013-03-28 09:55:41 -07001740static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001741{
Jesse Barnes453c5422013-03-28 09:55:41 -07001742 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1743 struct drm_i915_private *dev_priv = dev->dev_private;
1744 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001745
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001746 lockdep_assert_held(&dev_priv->pps_mutex);
1747
Jani Nikulabf13e812013-09-06 07:40:05 +03001748 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301749 if (!IS_BROXTON(dev)) {
1750 control &= ~PANEL_UNLOCK_MASK;
1751 control |= PANEL_UNLOCK_REGS;
1752 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001753 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001754}
1755
Ville Syrjälä951468f2014-09-04 14:55:31 +03001756/*
1757 * Must be paired with edp_panel_vdd_off().
1758 * Must hold pps_mutex around the whole on/off sequence.
1759 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1760 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001761static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001762{
Paulo Zanoni30add222012-10-26 19:05:45 -02001763 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001764 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1765 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001766 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001767 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001768 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001769 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001770 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001771
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001772 lockdep_assert_held(&dev_priv->pps_mutex);
1773
Keith Packard97af61f572011-09-28 16:23:51 -07001774 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001775 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001776
Egbert Eich2c623c12014-11-25 12:54:57 +01001777 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001778 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001779
Daniel Vetter4be73782014-01-17 14:39:48 +01001780 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001781 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001782
Imre Deak4e6e1a52014-03-27 17:45:11 +02001783 power_domain = intel_display_port_power_domain(intel_encoder);
1784 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001785
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001786 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1787 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001788
Daniel Vetter4be73782014-01-17 14:39:48 +01001789 if (!edp_have_panel_power(intel_dp))
1790 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001791
Jesse Barnes453c5422013-03-28 09:55:41 -07001792 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001793 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001794
Jani Nikulabf13e812013-09-06 07:40:05 +03001795 pp_stat_reg = _pp_stat_reg(intel_dp);
1796 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001797
1798 I915_WRITE(pp_ctrl_reg, pp);
1799 POSTING_READ(pp_ctrl_reg);
1800 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1801 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001802 /*
1803 * If the panel wasn't on, delay before accessing aux channel
1804 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001805 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001806 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1807 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001808 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001809 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001810
1811 return need_to_disable;
1812}
1813
Ville Syrjälä951468f2014-09-04 14:55:31 +03001814/*
1815 * Must be paired with intel_edp_panel_vdd_off() or
1816 * intel_edp_panel_off().
1817 * Nested calls to these functions are not allowed since
1818 * we drop the lock. Caller must use some higher level
1819 * locking to prevent nested calls from other threads.
1820 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001821void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001822{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001823 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001824
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001825 if (!is_edp(intel_dp))
1826 return;
1827
Ville Syrjälä773538e82014-09-04 14:54:56 +03001828 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001829 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001830 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001831
Rob Clarke2c719b2014-12-15 13:56:32 -05001832 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001833 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001834}
1835
Daniel Vetter4be73782014-01-17 14:39:48 +01001836static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001837{
Paulo Zanoni30add222012-10-26 19:05:45 -02001838 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001839 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001840 struct intel_digital_port *intel_dig_port =
1841 dp_to_dig_port(intel_dp);
1842 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1843 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001844 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001845 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001846
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001847 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001848
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001849 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001850
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001851 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001852 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001853
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001854 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1855 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001856
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001857 pp = ironlake_get_pp_control(intel_dp);
1858 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001859
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001860 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1861 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001862
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001863 I915_WRITE(pp_ctrl_reg, pp);
1864 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001865
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001866 /* Make sure sequencer is idle before allowing subsequent activity */
1867 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1868 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001869
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001870 if ((pp & POWER_TARGET_ON) == 0)
1871 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001872
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001873 power_domain = intel_display_port_power_domain(intel_encoder);
1874 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001875}
1876
Daniel Vetter4be73782014-01-17 14:39:48 +01001877static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001878{
1879 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1880 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001881
Ville Syrjälä773538e82014-09-04 14:54:56 +03001882 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001883 if (!intel_dp->want_panel_vdd)
1884 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001885 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001886}
1887
Imre Deakaba86892014-07-30 15:57:31 +03001888static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1889{
1890 unsigned long delay;
1891
1892 /*
1893 * Queue the timer to fire a long time from now (relative to the power
1894 * down delay) to keep the panel power up across a sequence of
1895 * operations.
1896 */
1897 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1898 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1899}
1900
Ville Syrjälä951468f2014-09-04 14:55:31 +03001901/*
1902 * Must be paired with edp_panel_vdd_on().
1903 * Must hold pps_mutex around the whole on/off sequence.
1904 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1905 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001906static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001907{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001908 struct drm_i915_private *dev_priv =
1909 intel_dp_to_dev(intel_dp)->dev_private;
1910
1911 lockdep_assert_held(&dev_priv->pps_mutex);
1912
Keith Packard97af61f572011-09-28 16:23:51 -07001913 if (!is_edp(intel_dp))
1914 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001915
Rob Clarke2c719b2014-12-15 13:56:32 -05001916 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001917 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001918
Keith Packardbd943152011-09-18 23:09:52 -07001919 intel_dp->want_panel_vdd = false;
1920
Imre Deakaba86892014-07-30 15:57:31 +03001921 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001922 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001923 else
1924 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001925}
1926
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001927static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001928{
Paulo Zanoni30add222012-10-26 19:05:45 -02001929 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001930 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001931 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001932 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001933
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001934 lockdep_assert_held(&dev_priv->pps_mutex);
1935
Keith Packard97af61f572011-09-28 16:23:51 -07001936 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001937 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001938
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001939 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1940 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001941
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001942 if (WARN(edp_have_panel_power(intel_dp),
1943 "eDP port %c panel power already on\n",
1944 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001945 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001946
Daniel Vetter4be73782014-01-17 14:39:48 +01001947 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001948
Jani Nikulabf13e812013-09-06 07:40:05 +03001949 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001950 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001951 if (IS_GEN5(dev)) {
1952 /* ILK workaround: disable reset around power sequence */
1953 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001954 I915_WRITE(pp_ctrl_reg, pp);
1955 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001956 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001957
Keith Packard1c0ae802011-09-19 13:59:29 -07001958 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001959 if (!IS_GEN5(dev))
1960 pp |= PANEL_POWER_RESET;
1961
Jesse Barnes453c5422013-03-28 09:55:41 -07001962 I915_WRITE(pp_ctrl_reg, pp);
1963 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001964
Daniel Vetter4be73782014-01-17 14:39:48 +01001965 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001966 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001967
Keith Packard05ce1a42011-09-29 16:33:01 -07001968 if (IS_GEN5(dev)) {
1969 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001970 I915_WRITE(pp_ctrl_reg, pp);
1971 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001972 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001973}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001974
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001975void intel_edp_panel_on(struct intel_dp *intel_dp)
1976{
1977 if (!is_edp(intel_dp))
1978 return;
1979
1980 pps_lock(intel_dp);
1981 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001982 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001983}
1984
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001985
1986static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001987{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001988 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1989 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001990 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001991 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001992 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001993 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001994 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001995
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001996 lockdep_assert_held(&dev_priv->pps_mutex);
1997
Keith Packard97af61f572011-09-28 16:23:51 -07001998 if (!is_edp(intel_dp))
1999 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002000
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002001 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2002 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002003
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002004 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2005 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002006
Jesse Barnes453c5422013-03-28 09:55:41 -07002007 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002008 /* We need to switch off panel power _and_ force vdd, for otherwise some
2009 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002010 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2011 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002012
Jani Nikulabf13e812013-09-06 07:40:05 +03002013 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002014
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002015 intel_dp->want_panel_vdd = false;
2016
Jesse Barnes453c5422013-03-28 09:55:41 -07002017 I915_WRITE(pp_ctrl_reg, pp);
2018 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002019
Paulo Zanonidce56b32013-12-19 14:29:40 -02002020 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01002021 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002022
2023 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02002024 power_domain = intel_display_port_power_domain(intel_encoder);
2025 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002026}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002027
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002028void intel_edp_panel_off(struct intel_dp *intel_dp)
2029{
2030 if (!is_edp(intel_dp))
2031 return;
2032
2033 pps_lock(intel_dp);
2034 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002035 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002036}
2037
Jani Nikula1250d102014-08-12 17:11:39 +03002038/* Enable backlight in the panel power control. */
2039static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002040{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002041 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2042 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002043 struct drm_i915_private *dev_priv = dev->dev_private;
2044 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002045 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002046
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002047 /*
2048 * If we enable the backlight right away following a panel power
2049 * on, we may see slight flicker as the panel syncs with the eDP
2050 * link. So delay a bit to make sure the image is solid before
2051 * allowing it to appear.
2052 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002053 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002054
Ville Syrjälä773538e82014-09-04 14:54:56 +03002055 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002056
Jesse Barnes453c5422013-03-28 09:55:41 -07002057 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002058 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002059
Jani Nikulabf13e812013-09-06 07:40:05 +03002060 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002061
2062 I915_WRITE(pp_ctrl_reg, pp);
2063 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002064
Ville Syrjälä773538e82014-09-04 14:54:56 +03002065 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002066}
2067
Jani Nikula1250d102014-08-12 17:11:39 +03002068/* Enable backlight PWM and backlight PP control. */
2069void intel_edp_backlight_on(struct intel_dp *intel_dp)
2070{
2071 if (!is_edp(intel_dp))
2072 return;
2073
2074 DRM_DEBUG_KMS("\n");
2075
2076 intel_panel_enable_backlight(intel_dp->attached_connector);
2077 _intel_edp_backlight_on(intel_dp);
2078}
2079
2080/* Disable backlight in the panel power control. */
2081static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002082{
Paulo Zanoni30add222012-10-26 19:05:45 -02002083 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002084 struct drm_i915_private *dev_priv = dev->dev_private;
2085 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002086 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002087
Keith Packardf01eca22011-09-28 16:48:10 -07002088 if (!is_edp(intel_dp))
2089 return;
2090
Ville Syrjälä773538e82014-09-04 14:54:56 +03002091 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002092
Jesse Barnes453c5422013-03-28 09:55:41 -07002093 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002094 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002095
Jani Nikulabf13e812013-09-06 07:40:05 +03002096 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002097
2098 I915_WRITE(pp_ctrl_reg, pp);
2099 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002100
Ville Syrjälä773538e82014-09-04 14:54:56 +03002101 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002102
Paulo Zanonidce56b32013-12-19 14:29:40 -02002103 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002104 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002105}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002106
Jani Nikula1250d102014-08-12 17:11:39 +03002107/* Disable backlight PP control and backlight PWM. */
2108void intel_edp_backlight_off(struct intel_dp *intel_dp)
2109{
2110 if (!is_edp(intel_dp))
2111 return;
2112
2113 DRM_DEBUG_KMS("\n");
2114
2115 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002116 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002117}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002118
Jani Nikula73580fb72014-08-12 17:11:41 +03002119/*
2120 * Hook for controlling the panel power control backlight through the bl_power
2121 * sysfs attribute. Take care to handle multiple calls.
2122 */
2123static void intel_edp_backlight_power(struct intel_connector *connector,
2124 bool enable)
2125{
2126 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002127 bool is_enabled;
2128
Ville Syrjälä773538e82014-09-04 14:54:56 +03002129 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002130 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002131 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002132
2133 if (is_enabled == enable)
2134 return;
2135
Jani Nikula23ba9372014-08-27 14:08:43 +03002136 DRM_DEBUG_KMS("panel power control backlight %s\n",
2137 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002138
2139 if (enable)
2140 _intel_edp_backlight_on(intel_dp);
2141 else
2142 _intel_edp_backlight_off(intel_dp);
2143}
2144
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002145static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002146{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002147 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2148 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2149 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002150 struct drm_i915_private *dev_priv = dev->dev_private;
2151 u32 dpa_ctl;
2152
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002153 assert_pipe_disabled(dev_priv,
2154 to_intel_crtc(crtc)->pipe);
2155
Jesse Barnesd240f202010-08-13 15:43:26 -07002156 DRM_DEBUG_KMS("\n");
2157 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002158 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2159 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2160
2161 /* We don't adjust intel_dp->DP while tearing down the link, to
2162 * facilitate link retraining (e.g. after hotplug). Hence clear all
2163 * enable bits here to ensure that we don't enable too much. */
2164 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2165 intel_dp->DP |= DP_PLL_ENABLE;
2166 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002167 POSTING_READ(DP_A);
2168 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002169}
2170
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002171static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002172{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002173 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2174 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2175 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002176 struct drm_i915_private *dev_priv = dev->dev_private;
2177 u32 dpa_ctl;
2178
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002179 assert_pipe_disabled(dev_priv,
2180 to_intel_crtc(crtc)->pipe);
2181
Jesse Barnesd240f202010-08-13 15:43:26 -07002182 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002183 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2184 "dp pll off, should be on\n");
2185 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2186
2187 /* We can't rely on the value tracked for the DP register in
2188 * intel_dp->DP because link_down must not change that (otherwise link
2189 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002190 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002191 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002192 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002193 udelay(200);
2194}
2195
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002196/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002197void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002198{
2199 int ret, i;
2200
2201 /* Should have a valid DPCD by this point */
2202 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2203 return;
2204
2205 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002206 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2207 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002208 } else {
2209 /*
2210 * When turning on, we need to retry for 1ms to give the sink
2211 * time to wake up.
2212 */
2213 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002214 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2215 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002216 if (ret == 1)
2217 break;
2218 msleep(1);
2219 }
2220 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002221
2222 if (ret != 1)
2223 DRM_DEBUG_KMS("failed to %s sink power state\n",
2224 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002225}
2226
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002227static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2228 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002229{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002230 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002231 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002232 struct drm_device *dev = encoder->base.dev;
2233 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002234 enum intel_display_power_domain power_domain;
2235 u32 tmp;
2236
2237 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002238 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002239 return false;
2240
2241 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002242
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002243 if (!(tmp & DP_PORT_EN))
2244 return false;
2245
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002246 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002247 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002248 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002249 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002250
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002251 for_each_pipe(dev_priv, p) {
2252 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2253 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2254 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002255 return true;
2256 }
2257 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002258
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002259 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2260 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002261 } else if (IS_CHERRYVIEW(dev)) {
2262 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2263 } else {
2264 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002265 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002266
2267 return true;
2268}
2269
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002270static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002271 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002272{
2273 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002274 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002275 struct drm_device *dev = encoder->base.dev;
2276 struct drm_i915_private *dev_priv = dev->dev_private;
2277 enum port port = dp_to_dig_port(intel_dp)->port;
2278 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002279 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002280
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002281 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002282
2283 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002284
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002285 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002286 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2287 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2288 flags |= DRM_MODE_FLAG_PHSYNC;
2289 else
2290 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002291
Xiong Zhang63000ef2013-06-28 12:59:06 +08002292 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2293 flags |= DRM_MODE_FLAG_PVSYNC;
2294 else
2295 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002296 } else {
2297 if (tmp & DP_SYNC_HS_HIGH)
2298 flags |= DRM_MODE_FLAG_PHSYNC;
2299 else
2300 flags |= DRM_MODE_FLAG_NHSYNC;
2301
2302 if (tmp & DP_SYNC_VS_HIGH)
2303 flags |= DRM_MODE_FLAG_PVSYNC;
2304 else
2305 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002306 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002307
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002308 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002309
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002310 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2311 tmp & DP_COLOR_RANGE_16_235)
2312 pipe_config->limited_color_range = true;
2313
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002314 pipe_config->has_dp_encoder = true;
2315
2316 intel_dp_get_m_n(crtc, pipe_config);
2317
Ville Syrjälä18442d02013-09-13 16:00:08 +03002318 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002319 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2320 pipe_config->port_clock = 162000;
2321 else
2322 pipe_config->port_clock = 270000;
2323 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002324
2325 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2326 &pipe_config->dp_m_n);
2327
2328 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2329 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2330
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002331 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002332
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002333 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2334 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2335 /*
2336 * This is a big fat ugly hack.
2337 *
2338 * Some machines in UEFI boot mode provide us a VBT that has 18
2339 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2340 * unknown we fail to light up. Yet the same BIOS boots up with
2341 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2342 * max, not what it tells us to use.
2343 *
2344 * Note: This will still be broken if the eDP panel is not lit
2345 * up by the BIOS, and thus we can't get the mode at module
2346 * load.
2347 */
2348 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2349 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2350 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2351 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002352}
2353
Daniel Vettere8cb4552012-07-01 13:05:48 +02002354static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002355{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002356 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002357 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002358 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2359
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002360 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002361 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002362
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002363 if (HAS_PSR(dev) && !HAS_DDI(dev))
2364 intel_psr_disable(intel_dp);
2365
Daniel Vetter6cb49832012-05-20 17:14:50 +02002366 /* Make sure the panel is off before trying to change the mode. But also
2367 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002368 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002369 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002370 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002371 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002372
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002373 /* disable the port before the pipe on g4x */
2374 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002375 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002376}
2377
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002378static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002379{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002380 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002381 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002382
Ville Syrjälä49277c32014-03-31 18:21:26 +03002383 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002384 if (port == PORT_A)
2385 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002386}
2387
2388static void vlv_post_disable_dp(struct intel_encoder *encoder)
2389{
2390 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2391
2392 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002393}
2394
Ville Syrjälä580d3812014-04-09 13:29:00 +03002395static void chv_post_disable_dp(struct intel_encoder *encoder)
2396{
2397 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2398 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2399 struct drm_device *dev = encoder->base.dev;
2400 struct drm_i915_private *dev_priv = dev->dev_private;
2401 struct intel_crtc *intel_crtc =
2402 to_intel_crtc(encoder->base.crtc);
2403 enum dpio_channel ch = vlv_dport_to_channel(dport);
2404 enum pipe pipe = intel_crtc->pipe;
2405 u32 val;
2406
2407 intel_dp_link_down(intel_dp);
2408
Ville Syrjäläa5805162015-05-26 20:42:30 +03002409 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002410
2411 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002412 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002413 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002414 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002415
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002416 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2417 val |= CHV_PCS_REQ_SOFTRESET_EN;
2418 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2419
2420 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002421 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002422 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2423
2424 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2425 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2426 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002427
Ville Syrjäläa5805162015-05-26 20:42:30 +03002428 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002429}
2430
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002431static void
2432_intel_dp_set_link_train(struct intel_dp *intel_dp,
2433 uint32_t *DP,
2434 uint8_t dp_train_pat)
2435{
2436 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2437 struct drm_device *dev = intel_dig_port->base.base.dev;
2438 struct drm_i915_private *dev_priv = dev->dev_private;
2439 enum port port = intel_dig_port->port;
2440
2441 if (HAS_DDI(dev)) {
2442 uint32_t temp = I915_READ(DP_TP_CTL(port));
2443
2444 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2445 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2446 else
2447 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2448
2449 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2450 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2451 case DP_TRAINING_PATTERN_DISABLE:
2452 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2453
2454 break;
2455 case DP_TRAINING_PATTERN_1:
2456 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2457 break;
2458 case DP_TRAINING_PATTERN_2:
2459 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2460 break;
2461 case DP_TRAINING_PATTERN_3:
2462 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2463 break;
2464 }
2465 I915_WRITE(DP_TP_CTL(port), temp);
2466
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002467 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2468 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002469 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2470
2471 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2472 case DP_TRAINING_PATTERN_DISABLE:
2473 *DP |= DP_LINK_TRAIN_OFF_CPT;
2474 break;
2475 case DP_TRAINING_PATTERN_1:
2476 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2477 break;
2478 case DP_TRAINING_PATTERN_2:
2479 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2480 break;
2481 case DP_TRAINING_PATTERN_3:
2482 DRM_ERROR("DP training pattern 3 not supported\n");
2483 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2484 break;
2485 }
2486
2487 } else {
2488 if (IS_CHERRYVIEW(dev))
2489 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2490 else
2491 *DP &= ~DP_LINK_TRAIN_MASK;
2492
2493 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2494 case DP_TRAINING_PATTERN_DISABLE:
2495 *DP |= DP_LINK_TRAIN_OFF;
2496 break;
2497 case DP_TRAINING_PATTERN_1:
2498 *DP |= DP_LINK_TRAIN_PAT_1;
2499 break;
2500 case DP_TRAINING_PATTERN_2:
2501 *DP |= DP_LINK_TRAIN_PAT_2;
2502 break;
2503 case DP_TRAINING_PATTERN_3:
2504 if (IS_CHERRYVIEW(dev)) {
2505 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2506 } else {
2507 DRM_ERROR("DP training pattern 3 not supported\n");
2508 *DP |= DP_LINK_TRAIN_PAT_2;
2509 }
2510 break;
2511 }
2512 }
2513}
2514
2515static void intel_dp_enable_port(struct intel_dp *intel_dp)
2516{
2517 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2518 struct drm_i915_private *dev_priv = dev->dev_private;
2519
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002520 /* enable with pattern 1 (as per spec) */
2521 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2522 DP_TRAINING_PATTERN_1);
2523
2524 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2525 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002526
2527 /*
2528 * Magic for VLV/CHV. We _must_ first set up the register
2529 * without actually enabling the port, and then do another
2530 * write to enable the port. Otherwise link training will
2531 * fail when the power sequencer is freshly used for this port.
2532 */
2533 intel_dp->DP |= DP_PORT_EN;
2534
2535 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2536 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002537}
2538
Daniel Vettere8cb4552012-07-01 13:05:48 +02002539static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002540{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002541 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2542 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002543 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002544 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002545 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002546 unsigned int lane_mask = 0x0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002547
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002548 if (WARN_ON(dp_reg & DP_PORT_EN))
2549 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002550
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002551 pps_lock(intel_dp);
2552
2553 if (IS_VALLEYVIEW(dev))
2554 vlv_init_panel_power_sequencer(intel_dp);
2555
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002556 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002557
2558 edp_panel_vdd_on(intel_dp);
2559 edp_panel_on(intel_dp);
2560 edp_panel_vdd_off(intel_dp, true);
2561
2562 pps_unlock(intel_dp);
2563
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002564 if (IS_VALLEYVIEW(dev))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002565 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2566 lane_mask);
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002567
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002568 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2569 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002570 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002571 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002572
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002573 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002574 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2575 pipe_name(crtc->pipe));
2576 intel_audio_codec_enable(encoder);
2577 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002578}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002579
Jani Nikulaecff4f32013-09-06 07:38:29 +03002580static void g4x_enable_dp(struct intel_encoder *encoder)
2581{
Jani Nikula828f5c62013-09-05 16:44:45 +03002582 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2583
Jani Nikulaecff4f32013-09-06 07:38:29 +03002584 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002585 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002586}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002587
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002588static void vlv_enable_dp(struct intel_encoder *encoder)
2589{
Jani Nikula828f5c62013-09-05 16:44:45 +03002590 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2591
Daniel Vetter4be73782014-01-17 14:39:48 +01002592 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002593 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002594}
2595
Jani Nikulaecff4f32013-09-06 07:38:29 +03002596static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002597{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002598 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002599 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002600
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002601 intel_dp_prepare(encoder);
2602
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002603 /* Only ilk+ has port A */
2604 if (dport->port == PORT_A) {
2605 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002606 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002607 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002608}
2609
Ville Syrjälä83b84592014-10-16 21:29:51 +03002610static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2611{
2612 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2613 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2614 enum pipe pipe = intel_dp->pps_pipe;
2615 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2616
2617 edp_panel_vdd_off_sync(intel_dp);
2618
2619 /*
2620 * VLV seems to get confused when multiple power seqeuencers
2621 * have the same port selected (even if only one has power/vdd
2622 * enabled). The failure manifests as vlv_wait_port_ready() failing
2623 * CHV on the other hand doesn't seem to mind having the same port
2624 * selected in multiple power seqeuencers, but let's clear the
2625 * port select always when logically disconnecting a power sequencer
2626 * from a port.
2627 */
2628 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2629 pipe_name(pipe), port_name(intel_dig_port->port));
2630 I915_WRITE(pp_on_reg, 0);
2631 POSTING_READ(pp_on_reg);
2632
2633 intel_dp->pps_pipe = INVALID_PIPE;
2634}
2635
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002636static void vlv_steal_power_sequencer(struct drm_device *dev,
2637 enum pipe pipe)
2638{
2639 struct drm_i915_private *dev_priv = dev->dev_private;
2640 struct intel_encoder *encoder;
2641
2642 lockdep_assert_held(&dev_priv->pps_mutex);
2643
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002644 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2645 return;
2646
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002647 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2648 base.head) {
2649 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002650 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002651
2652 if (encoder->type != INTEL_OUTPUT_EDP)
2653 continue;
2654
2655 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002656 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002657
2658 if (intel_dp->pps_pipe != pipe)
2659 continue;
2660
2661 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002662 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002663
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002664 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002665 "stealing pipe %c power sequencer from active eDP port %c\n",
2666 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002667
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002668 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002669 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002670 }
2671}
2672
2673static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2674{
2675 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2676 struct intel_encoder *encoder = &intel_dig_port->base;
2677 struct drm_device *dev = encoder->base.dev;
2678 struct drm_i915_private *dev_priv = dev->dev_private;
2679 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002680
2681 lockdep_assert_held(&dev_priv->pps_mutex);
2682
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002683 if (!is_edp(intel_dp))
2684 return;
2685
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002686 if (intel_dp->pps_pipe == crtc->pipe)
2687 return;
2688
2689 /*
2690 * If another power sequencer was being used on this
2691 * port previously make sure to turn off vdd there while
2692 * we still have control of it.
2693 */
2694 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002695 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002696
2697 /*
2698 * We may be stealing the power
2699 * sequencer from another port.
2700 */
2701 vlv_steal_power_sequencer(dev, crtc->pipe);
2702
2703 /* now it's all ours */
2704 intel_dp->pps_pipe = crtc->pipe;
2705
2706 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2707 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2708
2709 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002710 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2711 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002712}
2713
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002714static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2715{
2716 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2717 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002718 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002719 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002720 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002721 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002722 int pipe = intel_crtc->pipe;
2723 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002724
Ville Syrjäläa5805162015-05-26 20:42:30 +03002725 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002726
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002727 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002728 val = 0;
2729 if (pipe)
2730 val |= (1<<21);
2731 else
2732 val &= ~(1<<21);
2733 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002734 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2735 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2736 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002737
Ville Syrjäläa5805162015-05-26 20:42:30 +03002738 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002739
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002740 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002741}
2742
Jani Nikulaecff4f32013-09-06 07:38:29 +03002743static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002744{
2745 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2746 struct drm_device *dev = encoder->base.dev;
2747 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002748 struct intel_crtc *intel_crtc =
2749 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002750 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002751 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002752
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002753 intel_dp_prepare(encoder);
2754
Jesse Barnes89b667f2013-04-18 14:51:36 -07002755 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002756 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002757 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002758 DPIO_PCS_TX_LANE2_RESET |
2759 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002760 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002761 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2762 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2763 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2764 DPIO_PCS_CLK_SOFT_RESET);
2765
2766 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002767 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2768 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2769 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002770 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002771}
2772
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002773static void chv_pre_enable_dp(struct intel_encoder *encoder)
2774{
2775 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2776 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2777 struct drm_device *dev = encoder->base.dev;
2778 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002779 struct intel_crtc *intel_crtc =
2780 to_intel_crtc(encoder->base.crtc);
2781 enum dpio_channel ch = vlv_dport_to_channel(dport);
2782 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002783 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002784 u32 val;
2785
Ville Syrjäläa5805162015-05-26 20:42:30 +03002786 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002787
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002788 /* allow hardware to manage TX FIFO reset source */
2789 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2790 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2791 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2792
2793 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2794 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2795 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2796
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002797 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002798 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002799 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002800 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002801
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002802 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2803 val |= CHV_PCS_REQ_SOFTRESET_EN;
2804 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2805
2806 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002807 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002808 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2809
2810 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2811 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2812 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002813
2814 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002815 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002816 /* Set the upar bit */
2817 data = (i == 1) ? 0x0 : 0x1;
2818 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2819 data << DPIO_UPAR_SHIFT);
2820 }
2821
2822 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002823 if (intel_crtc->config->port_clock > 270000)
2824 stagger = 0x18;
2825 else if (intel_crtc->config->port_clock > 135000)
2826 stagger = 0xd;
2827 else if (intel_crtc->config->port_clock > 67500)
2828 stagger = 0x7;
2829 else if (intel_crtc->config->port_clock > 33750)
2830 stagger = 0x4;
2831 else
2832 stagger = 0x2;
2833
2834 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2835 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2836 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2837
2838 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2839 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2840 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2841
2842 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2843 DPIO_LANESTAGGER_STRAP(stagger) |
2844 DPIO_LANESTAGGER_STRAP_OVRD |
2845 DPIO_TX1_STAGGER_MASK(0x1f) |
2846 DPIO_TX1_STAGGER_MULT(6) |
2847 DPIO_TX2_STAGGER_MULT(0));
2848
2849 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2850 DPIO_LANESTAGGER_STRAP(stagger) |
2851 DPIO_LANESTAGGER_STRAP_OVRD |
2852 DPIO_TX1_STAGGER_MASK(0x1f) |
2853 DPIO_TX1_STAGGER_MULT(7) |
2854 DPIO_TX2_STAGGER_MULT(5));
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002855
Ville Syrjäläa5805162015-05-26 20:42:30 +03002856 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002857
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002858 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002859}
2860
Ville Syrjälä9197c882014-04-09 13:29:05 +03002861static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2862{
2863 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2864 struct drm_device *dev = encoder->base.dev;
2865 struct drm_i915_private *dev_priv = dev->dev_private;
2866 struct intel_crtc *intel_crtc =
2867 to_intel_crtc(encoder->base.crtc);
2868 enum dpio_channel ch = vlv_dport_to_channel(dport);
2869 enum pipe pipe = intel_crtc->pipe;
2870 u32 val;
2871
Ville Syrjälä625695f2014-06-28 02:04:02 +03002872 intel_dp_prepare(encoder);
2873
Ville Syrjäläa5805162015-05-26 20:42:30 +03002874 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002875
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002876 /* program left/right clock distribution */
2877 if (pipe != PIPE_B) {
2878 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2879 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2880 if (ch == DPIO_CH0)
2881 val |= CHV_BUFLEFTENA1_FORCE;
2882 if (ch == DPIO_CH1)
2883 val |= CHV_BUFRIGHTENA1_FORCE;
2884 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2885 } else {
2886 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2887 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2888 if (ch == DPIO_CH0)
2889 val |= CHV_BUFLEFTENA2_FORCE;
2890 if (ch == DPIO_CH1)
2891 val |= CHV_BUFRIGHTENA2_FORCE;
2892 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2893 }
2894
Ville Syrjälä9197c882014-04-09 13:29:05 +03002895 /* program clock channel usage */
2896 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2897 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2898 if (pipe != PIPE_B)
2899 val &= ~CHV_PCS_USEDCLKCHANNEL;
2900 else
2901 val |= CHV_PCS_USEDCLKCHANNEL;
2902 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2903
2904 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2905 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2906 if (pipe != PIPE_B)
2907 val &= ~CHV_PCS_USEDCLKCHANNEL;
2908 else
2909 val |= CHV_PCS_USEDCLKCHANNEL;
2910 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2911
2912 /*
2913 * This a a bit weird since generally CL
2914 * matches the pipe, but here we need to
2915 * pick the CL based on the port.
2916 */
2917 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2918 if (pipe != PIPE_B)
2919 val &= ~CHV_CMN_USEDCLKCHANNEL;
2920 else
2921 val |= CHV_CMN_USEDCLKCHANNEL;
2922 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2923
Ville Syrjäläa5805162015-05-26 20:42:30 +03002924 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002925}
2926
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002927/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002928 * Native read with retry for link status and receiver capability reads for
2929 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002930 *
2931 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2932 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002933 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002934static ssize_t
2935intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2936 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002937{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002938 ssize_t ret;
2939 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002940
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002941 /*
2942 * Sometime we just get the same incorrect byte repeated
2943 * over the entire buffer. Doing just one throw away read
2944 * initially seems to "solve" it.
2945 */
2946 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2947
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002948 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002949 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2950 if (ret == size)
2951 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002952 msleep(1);
2953 }
2954
Jani Nikula9d1a1032014-03-14 16:51:15 +02002955 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002956}
2957
2958/*
2959 * Fetch AUX CH registers 0x202 - 0x207 which contain
2960 * link status information
2961 */
2962static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002963intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002964{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002965 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2966 DP_LANE0_1_STATUS,
2967 link_status,
2968 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002969}
2970
Paulo Zanoni11002442014-06-13 18:45:41 -03002971/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002972static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002973intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002974{
Paulo Zanoni30add222012-10-26 19:05:45 -02002975 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302976 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002977 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002978
Vandana Kannan93147262014-11-18 15:45:29 +05302979 if (IS_BROXTON(dev))
2980 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2981 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05302982 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302983 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002984 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302985 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302986 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002987 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302988 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002989 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302990 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002991 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302992 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002993}
2994
2995static uint8_t
2996intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2997{
Paulo Zanoni30add222012-10-26 19:05:45 -02002998 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002999 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003000
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003001 if (INTEL_INFO(dev)->gen >= 9) {
3002 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3003 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3004 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3005 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3006 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3007 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3008 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303009 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3010 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003011 default:
3012 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3013 }
3014 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003015 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303016 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3017 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3018 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3019 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3020 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3021 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3022 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003023 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303024 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003025 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003026 } else if (IS_VALLEYVIEW(dev)) {
3027 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303028 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3029 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3030 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3031 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3032 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3033 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3034 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003035 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303036 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003037 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003038 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003039 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303040 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3041 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3042 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3043 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3044 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003045 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303046 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003047 }
3048 } else {
3049 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303050 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3051 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3052 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3053 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3054 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3055 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3056 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003057 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303058 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003059 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003060 }
3061}
3062
Daniel Vetter5829975c2015-04-16 11:36:52 +02003063static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003064{
3065 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3066 struct drm_i915_private *dev_priv = dev->dev_private;
3067 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003068 struct intel_crtc *intel_crtc =
3069 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003070 unsigned long demph_reg_value, preemph_reg_value,
3071 uniqtranscale_reg_value;
3072 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003073 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003074 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003075
3076 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303077 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003078 preemph_reg_value = 0x0004000;
3079 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303080 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003081 demph_reg_value = 0x2B405555;
3082 uniqtranscale_reg_value = 0x552AB83A;
3083 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303084 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003085 demph_reg_value = 0x2B404040;
3086 uniqtranscale_reg_value = 0x5548B83A;
3087 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303088 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003089 demph_reg_value = 0x2B245555;
3090 uniqtranscale_reg_value = 0x5560B83A;
3091 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303092 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003093 demph_reg_value = 0x2B405555;
3094 uniqtranscale_reg_value = 0x5598DA3A;
3095 break;
3096 default:
3097 return 0;
3098 }
3099 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303100 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003101 preemph_reg_value = 0x0002000;
3102 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303103 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003104 demph_reg_value = 0x2B404040;
3105 uniqtranscale_reg_value = 0x5552B83A;
3106 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303107 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003108 demph_reg_value = 0x2B404848;
3109 uniqtranscale_reg_value = 0x5580B83A;
3110 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303111 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003112 demph_reg_value = 0x2B404040;
3113 uniqtranscale_reg_value = 0x55ADDA3A;
3114 break;
3115 default:
3116 return 0;
3117 }
3118 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303119 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003120 preemph_reg_value = 0x0000000;
3121 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303122 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003123 demph_reg_value = 0x2B305555;
3124 uniqtranscale_reg_value = 0x5570B83A;
3125 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303126 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003127 demph_reg_value = 0x2B2B4040;
3128 uniqtranscale_reg_value = 0x55ADDA3A;
3129 break;
3130 default:
3131 return 0;
3132 }
3133 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303134 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003135 preemph_reg_value = 0x0006000;
3136 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303137 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003138 demph_reg_value = 0x1B405555;
3139 uniqtranscale_reg_value = 0x55ADDA3A;
3140 break;
3141 default:
3142 return 0;
3143 }
3144 break;
3145 default:
3146 return 0;
3147 }
3148
Ville Syrjäläa5805162015-05-26 20:42:30 +03003149 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003150 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3151 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3152 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003153 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003154 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3155 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3156 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3157 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003158 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003159
3160 return 0;
3161}
3162
Daniel Vetter5829975c2015-04-16 11:36:52 +02003163static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003164{
3165 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3166 struct drm_i915_private *dev_priv = dev->dev_private;
3167 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3168 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003169 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003170 uint8_t train_set = intel_dp->train_set[0];
3171 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003172 enum pipe pipe = intel_crtc->pipe;
3173 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003174
3175 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303176 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003177 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303178 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003179 deemph_reg_value = 128;
3180 margin_reg_value = 52;
3181 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303182 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003183 deemph_reg_value = 128;
3184 margin_reg_value = 77;
3185 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303186 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003187 deemph_reg_value = 128;
3188 margin_reg_value = 102;
3189 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303190 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003191 deemph_reg_value = 128;
3192 margin_reg_value = 154;
3193 /* FIXME extra to set for 1200 */
3194 break;
3195 default:
3196 return 0;
3197 }
3198 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303199 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003200 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303201 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003202 deemph_reg_value = 85;
3203 margin_reg_value = 78;
3204 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303205 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003206 deemph_reg_value = 85;
3207 margin_reg_value = 116;
3208 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303209 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003210 deemph_reg_value = 85;
3211 margin_reg_value = 154;
3212 break;
3213 default:
3214 return 0;
3215 }
3216 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303217 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003218 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303219 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003220 deemph_reg_value = 64;
3221 margin_reg_value = 104;
3222 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303223 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003224 deemph_reg_value = 64;
3225 margin_reg_value = 154;
3226 break;
3227 default:
3228 return 0;
3229 }
3230 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303231 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003232 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303233 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003234 deemph_reg_value = 43;
3235 margin_reg_value = 154;
3236 break;
3237 default:
3238 return 0;
3239 }
3240 break;
3241 default:
3242 return 0;
3243 }
3244
Ville Syrjäläa5805162015-05-26 20:42:30 +03003245 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003246
3247 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003248 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3249 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003250 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3251 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003252 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3253
3254 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3255 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003256 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3257 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003258 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003259
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003260 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3261 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3262 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3263 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3264
3265 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3266 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3267 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3268 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3269
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003270 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003271 for (i = 0; i < 4; i++) {
3272 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3273 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3274 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3275 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3276 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003277
3278 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003279 for (i = 0; i < 4; i++) {
3280 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003281 val &= ~DPIO_SWING_MARGIN000_MASK;
3282 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003283 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3284 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003285
3286 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003287 for (i = 0; i < 4; i++) {
3288 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3289 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3290 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3291 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003292
3293 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303294 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003295 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303296 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003297
3298 /*
3299 * The document said it needs to set bit 27 for ch0 and bit 26
3300 * for ch1. Might be a typo in the doc.
3301 * For now, for this unique transition scale selection, set bit
3302 * 27 for ch0 and ch1.
3303 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003304 for (i = 0; i < 4; i++) {
3305 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3306 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3307 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3308 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003309
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003310 for (i = 0; i < 4; i++) {
3311 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3312 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3313 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3314 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3315 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003316 }
3317
3318 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003319 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3320 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3321 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3322
3323 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3324 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3325 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003326
3327 /* LRC Bypass */
3328 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3329 val |= DPIO_LRC_BYPASS;
3330 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3331
Ville Syrjäläa5805162015-05-26 20:42:30 +03003332 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003333
3334 return 0;
3335}
3336
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003337static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003338intel_get_adjust_train(struct intel_dp *intel_dp,
3339 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003340{
3341 uint8_t v = 0;
3342 uint8_t p = 0;
3343 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003344 uint8_t voltage_max;
3345 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003346
Jesse Barnes33a34e42010-09-08 12:42:02 -07003347 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003348 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3349 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003350
3351 if (this_v > v)
3352 v = this_v;
3353 if (this_p > p)
3354 p = this_p;
3355 }
3356
Keith Packard1a2eb462011-11-16 16:26:07 -08003357 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003358 if (v >= voltage_max)
3359 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003360
Keith Packard1a2eb462011-11-16 16:26:07 -08003361 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3362 if (p >= preemph_max)
3363 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003364
3365 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003366 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003367}
3368
3369static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003370gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003371{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003372 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003373
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003374 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303375 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003376 default:
3377 signal_levels |= DP_VOLTAGE_0_4;
3378 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303379 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003380 signal_levels |= DP_VOLTAGE_0_6;
3381 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303382 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003383 signal_levels |= DP_VOLTAGE_0_8;
3384 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303385 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003386 signal_levels |= DP_VOLTAGE_1_2;
3387 break;
3388 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003389 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303390 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003391 default:
3392 signal_levels |= DP_PRE_EMPHASIS_0;
3393 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303394 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003395 signal_levels |= DP_PRE_EMPHASIS_3_5;
3396 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303397 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003398 signal_levels |= DP_PRE_EMPHASIS_6;
3399 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303400 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003401 signal_levels |= DP_PRE_EMPHASIS_9_5;
3402 break;
3403 }
3404 return signal_levels;
3405}
3406
Zhenyu Wange3421a12010-04-08 09:43:27 +08003407/* Gen6's DP voltage swing and pre-emphasis control */
3408static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003409gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003410{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003411 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3412 DP_TRAIN_PRE_EMPHASIS_MASK);
3413 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303414 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3415 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003416 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303417 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003418 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303419 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3420 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003421 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303422 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3423 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003424 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303425 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3426 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003427 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003428 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003429 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3430 "0x%x\n", signal_levels);
3431 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003432 }
3433}
3434
Keith Packard1a2eb462011-11-16 16:26:07 -08003435/* Gen7's DP voltage swing and pre-emphasis control */
3436static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003437gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003438{
3439 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3440 DP_TRAIN_PRE_EMPHASIS_MASK);
3441 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303442 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003443 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303444 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003445 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303446 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003447 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3448
Sonika Jindalbd600182014-08-08 16:23:41 +05303449 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003450 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303451 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003452 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3453
Sonika Jindalbd600182014-08-08 16:23:41 +05303454 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003455 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303456 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003457 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3458
3459 default:
3460 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3461 "0x%x\n", signal_levels);
3462 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3463 }
3464}
3465
Paulo Zanonif0a34242012-12-06 16:51:50 -02003466/* Properly updates "DP" with the correct signal levels. */
3467static void
3468intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3469{
3470 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003471 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003472 struct drm_device *dev = intel_dig_port->base.base.dev;
David Weinehallf8896f52015-06-25 11:11:03 +03003473 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003474 uint8_t train_set = intel_dp->train_set[0];
3475
David Weinehallf8896f52015-06-25 11:11:03 +03003476 if (HAS_DDI(dev)) {
3477 signal_levels = ddi_signal_levels(intel_dp);
3478
3479 if (IS_BROXTON(dev))
3480 signal_levels = 0;
3481 else
3482 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003483 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003484 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003485 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003486 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003487 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003488 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003489 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003490 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003491 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003492 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3493 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003494 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003495 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3496 }
3497
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303498 if (mask)
3499 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3500
3501 DRM_DEBUG_KMS("Using vswing level %d\n",
3502 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3503 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3504 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3505 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003506
3507 *DP = (*DP & ~mask) | signal_levels;
3508}
3509
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003510static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003511intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003512 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003513 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003514{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003515 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3516 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003517 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003518 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3519 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003520
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003521 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003522
Jani Nikula70aff662013-09-27 15:10:44 +03003523 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003524 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003525
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003526 buf[0] = dp_train_pat;
3527 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003528 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003529 /* don't write DP_TRAINING_LANEx_SET on disable */
3530 len = 1;
3531 } else {
3532 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3533 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3534 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003535 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003536
Jani Nikula9d1a1032014-03-14 16:51:15 +02003537 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3538 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003539
3540 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003541}
3542
Jani Nikula70aff662013-09-27 15:10:44 +03003543static bool
3544intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3545 uint8_t dp_train_pat)
3546{
Mika Kahola4e96c972015-04-29 09:17:39 +03003547 if (!intel_dp->train_set_valid)
3548 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003549 intel_dp_set_signal_levels(intel_dp, DP);
3550 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3551}
3552
3553static bool
3554intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003555 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003556{
3557 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3558 struct drm_device *dev = intel_dig_port->base.base.dev;
3559 struct drm_i915_private *dev_priv = dev->dev_private;
3560 int ret;
3561
3562 intel_get_adjust_train(intel_dp, link_status);
3563 intel_dp_set_signal_levels(intel_dp, DP);
3564
3565 I915_WRITE(intel_dp->output_reg, *DP);
3566 POSTING_READ(intel_dp->output_reg);
3567
Jani Nikula9d1a1032014-03-14 16:51:15 +02003568 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3569 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003570
3571 return ret == intel_dp->lane_count;
3572}
3573
Imre Deak3ab9c632013-05-03 12:57:41 +03003574static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3575{
3576 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3577 struct drm_device *dev = intel_dig_port->base.base.dev;
3578 struct drm_i915_private *dev_priv = dev->dev_private;
3579 enum port port = intel_dig_port->port;
3580 uint32_t val;
3581
3582 if (!HAS_DDI(dev))
3583 return;
3584
3585 val = I915_READ(DP_TP_CTL(port));
3586 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3587 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3588 I915_WRITE(DP_TP_CTL(port), val);
3589
3590 /*
3591 * On PORT_A we can have only eDP in SST mode. There the only reason
3592 * we need to set idle transmission mode is to work around a HW issue
3593 * where we enable the pipe while not in idle link-training mode.
3594 * In this case there is requirement to wait for a minimum number of
3595 * idle patterns to be sent.
3596 */
3597 if (port == PORT_A)
3598 return;
3599
3600 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3601 1))
3602 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3603}
3604
Jesse Barnes33a34e42010-09-08 12:42:02 -07003605/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003606void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003607intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003608{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003609 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003610 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003611 int i;
3612 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003613 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003614 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003615 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003616
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003617 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003618 intel_ddi_prepare_link_retrain(encoder);
3619
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003620 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003621 link_config[0] = intel_dp->link_bw;
3622 link_config[1] = intel_dp->lane_count;
3623 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3624 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003625 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003626 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303627 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3628 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003629
3630 link_config[0] = 0;
3631 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003632 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003633
3634 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003635
Jani Nikula70aff662013-09-27 15:10:44 +03003636 /* clock recovery */
3637 if (!intel_dp_reset_link_train(intel_dp, &DP,
3638 DP_TRAINING_PATTERN_1 |
3639 DP_LINK_SCRAMBLING_DISABLE)) {
3640 DRM_ERROR("failed to enable link training\n");
3641 return;
3642 }
3643
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003644 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003645 voltage_tries = 0;
3646 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003647 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003648 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003649
Daniel Vettera7c96552012-10-18 10:15:30 +02003650 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003651 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3652 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003653 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003654 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003655
Daniel Vetter01916272012-10-18 10:15:25 +02003656 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003657 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003658 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003659 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003660
Mika Kahola4e96c972015-04-29 09:17:39 +03003661 /*
3662 * if we used previously trained voltage and pre-emphasis values
3663 * and we don't get clock recovery, reset link training values
3664 */
3665 if (intel_dp->train_set_valid) {
3666 DRM_DEBUG_KMS("clock recovery not ok, reset");
3667 /* clear the flag as we are not reusing train set */
3668 intel_dp->train_set_valid = false;
3669 if (!intel_dp_reset_link_train(intel_dp, &DP,
3670 DP_TRAINING_PATTERN_1 |
3671 DP_LINK_SCRAMBLING_DISABLE)) {
3672 DRM_ERROR("failed to enable link training\n");
3673 return;
3674 }
3675 continue;
3676 }
3677
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003678 /* Check to see if we've tried the max voltage */
3679 for (i = 0; i < intel_dp->lane_count; i++)
3680 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3681 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003682 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003683 ++loop_tries;
3684 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003685 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003686 break;
3687 }
Jani Nikula70aff662013-09-27 15:10:44 +03003688 intel_dp_reset_link_train(intel_dp, &DP,
3689 DP_TRAINING_PATTERN_1 |
3690 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003691 voltage_tries = 0;
3692 continue;
3693 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003694
3695 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003696 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003697 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003698 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003699 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003700 break;
3701 }
3702 } else
3703 voltage_tries = 0;
3704 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003705
Jani Nikula70aff662013-09-27 15:10:44 +03003706 /* Update training set as requested by target */
3707 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3708 DRM_ERROR("failed to update link training\n");
3709 break;
3710 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003711 }
3712
Jesse Barnes33a34e42010-09-08 12:42:02 -07003713 intel_dp->DP = DP;
3714}
3715
Paulo Zanonic19b0662012-10-15 15:51:41 -03003716void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003717intel_dp_complete_link_train(struct intel_dp *intel_dp)
3718{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003719 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003720 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003721 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003722 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3723
3724 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3725 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3726 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003727
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003728 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003729 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003730 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003731 DP_LINK_SCRAMBLING_DISABLE)) {
3732 DRM_ERROR("failed to start channel equalization\n");
3733 return;
3734 }
3735
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003736 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003737 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003738 channel_eq = false;
3739 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003740 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003741
Jesse Barnes37f80972011-01-05 14:45:24 -08003742 if (cr_tries > 5) {
3743 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003744 break;
3745 }
3746
Daniel Vettera7c96552012-10-18 10:15:30 +02003747 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003748 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3749 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003750 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003751 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003752
Jesse Barnes37f80972011-01-05 14:45:24 -08003753 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003754 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003755 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003756 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003757 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003758 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003759 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003760 cr_tries++;
3761 continue;
3762 }
3763
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003764 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003765 channel_eq = true;
3766 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003767 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003768
Jesse Barnes37f80972011-01-05 14:45:24 -08003769 /* Try 5 times, then try clock recovery if that fails */
3770 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003771 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003772 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003773 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003774 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003775 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003776 tries = 0;
3777 cr_tries++;
3778 continue;
3779 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003780
Jani Nikula70aff662013-09-27 15:10:44 +03003781 /* Update training set as requested by target */
3782 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3783 DRM_ERROR("failed to update link training\n");
3784 break;
3785 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003786 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003787 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003788
Imre Deak3ab9c632013-05-03 12:57:41 +03003789 intel_dp_set_idle_link_train(intel_dp);
3790
3791 intel_dp->DP = DP;
3792
Mika Kahola4e96c972015-04-29 09:17:39 +03003793 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003794 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003795 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003796 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003797}
3798
3799void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3800{
Jani Nikula70aff662013-09-27 15:10:44 +03003801 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003802 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003803}
3804
3805static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003806intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003807{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003808 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003809 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003810 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003811 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003812 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003813 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003814
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003815 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003816 return;
3817
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003818 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003819 return;
3820
Zhao Yakui28c97732009-10-09 11:39:41 +08003821 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003822
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003823 if ((IS_GEN7(dev) && port == PORT_A) ||
3824 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003825 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003826 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003827 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003828 if (IS_CHERRYVIEW(dev))
3829 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3830 else
3831 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003832 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003833 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003834 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003835 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003836
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003837 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3838 I915_WRITE(intel_dp->output_reg, DP);
3839 POSTING_READ(intel_dp->output_reg);
3840
3841 /*
3842 * HW workaround for IBX, we need to move the port
3843 * to transcoder A after disabling it to allow the
3844 * matching HDMI port to be enabled on transcoder A.
3845 */
3846 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3847 /* always enable with pattern 1 (as per spec) */
3848 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3849 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3850 I915_WRITE(intel_dp->output_reg, DP);
3851 POSTING_READ(intel_dp->output_reg);
3852
3853 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003854 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003855 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003856 }
3857
Keith Packardf01eca22011-09-28 16:48:10 -07003858 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003859}
3860
Keith Packard26d61aa2011-07-25 20:01:09 -07003861static bool
3862intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003863{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003864 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3865 struct drm_device *dev = dig_port->base.base.dev;
3866 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303867 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003868
Jani Nikula9d1a1032014-03-14 16:51:15 +02003869 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3870 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003871 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003872
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003873 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003874
Adam Jacksonedb39242012-09-18 10:58:49 -04003875 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3876 return false; /* DPCD not present */
3877
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003878 /* Check if the panel supports PSR */
3879 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003880 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003881 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3882 intel_dp->psr_dpcd,
3883 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003884 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3885 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003886 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003887 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303888
3889 if (INTEL_INFO(dev)->gen >= 9 &&
3890 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3891 uint8_t frame_sync_cap;
3892
3893 dev_priv->psr.sink_support = true;
3894 intel_dp_dpcd_read_wake(&intel_dp->aux,
3895 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3896 &frame_sync_cap, 1);
3897 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3898 /* PSR2 needs frame sync as well */
3899 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3900 DRM_DEBUG_KMS("PSR2 %s on sink",
3901 dev_priv->psr.psr2_support ? "supported" : "not supported");
3902 }
Jani Nikula50003932013-09-20 16:42:17 +03003903 }
3904
Jani Nikula7809a612014-10-29 11:03:26 +02003905 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003906 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003907 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3908 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003909 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003910 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003911 } else
3912 intel_dp->use_tps3 = false;
3913
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303914 /* Intermediate frequency support */
3915 if (is_edp(intel_dp) &&
3916 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3917 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3918 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003919 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003920 int i;
3921
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303922 intel_dp_dpcd_read_wake(&intel_dp->aux,
3923 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003924 sink_rates,
3925 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003926
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003927 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3928 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003929
3930 if (val == 0)
3931 break;
3932
Sonika Jindalaf77b972015-05-07 13:59:28 +05303933 /* Value read is in kHz while drm clock is saved in deca-kHz */
3934 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003935 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003936 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303937 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003938
3939 intel_dp_print_rates(intel_dp);
3940
Adam Jacksonedb39242012-09-18 10:58:49 -04003941 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3942 DP_DWN_STRM_PORT_PRESENT))
3943 return true; /* native DP sink */
3944
3945 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3946 return true; /* no per-port downstream info */
3947
Jani Nikula9d1a1032014-03-14 16:51:15 +02003948 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3949 intel_dp->downstream_ports,
3950 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003951 return false; /* downstream port status fetch failed */
3952
3953 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003954}
3955
Adam Jackson0d198322012-05-14 16:05:47 -04003956static void
3957intel_dp_probe_oui(struct intel_dp *intel_dp)
3958{
3959 u8 buf[3];
3960
3961 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3962 return;
3963
Jani Nikula9d1a1032014-03-14 16:51:15 +02003964 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003965 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3966 buf[0], buf[1], buf[2]);
3967
Jani Nikula9d1a1032014-03-14 16:51:15 +02003968 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003969 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3970 buf[0], buf[1], buf[2]);
3971}
3972
Dave Airlie0e32b392014-05-02 14:02:48 +10003973static bool
3974intel_dp_probe_mst(struct intel_dp *intel_dp)
3975{
3976 u8 buf[1];
3977
3978 if (!intel_dp->can_mst)
3979 return false;
3980
3981 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3982 return false;
3983
Dave Airlie0e32b392014-05-02 14:02:48 +10003984 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3985 if (buf[0] & DP_MST_CAP) {
3986 DRM_DEBUG_KMS("Sink is MST capable\n");
3987 intel_dp->is_mst = true;
3988 } else {
3989 DRM_DEBUG_KMS("Sink is not MST capable\n");
3990 intel_dp->is_mst = false;
3991 }
3992 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003993
3994 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3995 return intel_dp->is_mst;
3996}
3997
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003998static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003999{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004000 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4001 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004002 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004003 int ret = 0;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004004
4005 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004006 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004007 ret = -EIO;
4008 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004009 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004010
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004011 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004012 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004013 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004014 ret = -EIO;
4015 goto out;
4016 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004017
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004018 intel_dp->sink_crc_started = false;
4019 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004020 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004021 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004022}
4023
4024static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
4025{
4026 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4027 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4028 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004029 int ret;
4030
4031 if (intel_dp->sink_crc_started) {
4032 ret = intel_dp_sink_crc_stop(intel_dp);
4033 if (ret)
4034 return ret;
4035 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004036
4037 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4038 return -EIO;
4039
4040 if (!(buf & DP_TEST_CRC_SUPPORTED))
4041 return -ENOTTY;
4042
4043 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4044 return -EIO;
4045
4046 hsw_disable_ips(intel_crtc);
4047
4048 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4049 buf | DP_TEST_SINK_START) < 0) {
4050 hsw_enable_ips(intel_crtc);
4051 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004052 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004053
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004054 intel_dp->sink_crc_started = true;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004055 return 0;
4056}
4057
4058int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4059{
4060 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4061 struct drm_device *dev = dig_port->base.base.dev;
4062 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4063 u8 buf;
4064 int test_crc_count;
4065 int attempts = 6;
4066 int ret;
4067
4068 ret = intel_dp_sink_crc_start(intel_dp);
4069 if (ret)
4070 return ret;
4071
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004072 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
4073 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004074 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004075 }
4076
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004077 test_crc_count = buf & DP_TEST_COUNT_MASK;
4078
4079 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004080 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004081 DP_TEST_SINK_MISC, &buf) < 0) {
4082 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004083 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004084 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004085 intel_wait_for_vblank(dev, intel_crtc->pipe);
4086 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4087
4088 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01004089 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004090 ret = -ETIMEDOUT;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004091 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004092 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004093
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004094 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004095 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004096stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004097 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004098 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004099}
4100
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004101static bool
4102intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4103{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004104 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4105 DP_DEVICE_SERVICE_IRQ_VECTOR,
4106 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004107}
4108
Dave Airlie0e32b392014-05-02 14:02:48 +10004109static bool
4110intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4111{
4112 int ret;
4113
4114 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4115 DP_SINK_COUNT_ESI,
4116 sink_irq_vector, 14);
4117 if (ret != 14)
4118 return false;
4119
4120 return true;
4121}
4122
Todd Previtec5d5ab72015-04-15 08:38:38 -07004123static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004124{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004125 uint8_t test_result = DP_TEST_ACK;
4126 return test_result;
4127}
4128
4129static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4130{
4131 uint8_t test_result = DP_TEST_NAK;
4132 return test_result;
4133}
4134
4135static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4136{
4137 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004138 struct intel_connector *intel_connector = intel_dp->attached_connector;
4139 struct drm_connector *connector = &intel_connector->base;
4140
4141 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004142 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004143 intel_dp->aux.i2c_defer_count > 6) {
4144 /* Check EDID read for NACKs, DEFERs and corruption
4145 * (DP CTS 1.2 Core r1.1)
4146 * 4.2.2.4 : Failed EDID read, I2C_NAK
4147 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4148 * 4.2.2.6 : EDID corruption detected
4149 * Use failsafe mode for all cases
4150 */
4151 if (intel_dp->aux.i2c_nack_count > 0 ||
4152 intel_dp->aux.i2c_defer_count > 0)
4153 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4154 intel_dp->aux.i2c_nack_count,
4155 intel_dp->aux.i2c_defer_count);
4156 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4157 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304158 struct edid *block = intel_connector->detect_edid;
4159
4160 /* We have to write the checksum
4161 * of the last block read
4162 */
4163 block += intel_connector->detect_edid->extensions;
4164
Todd Previte559be302015-05-04 07:48:20 -07004165 if (!drm_dp_dpcd_write(&intel_dp->aux,
4166 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304167 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004168 1))
Todd Previte559be302015-05-04 07:48:20 -07004169 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4170
4171 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4172 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4173 }
4174
4175 /* Set test active flag here so userspace doesn't interrupt things */
4176 intel_dp->compliance_test_active = 1;
4177
Todd Previtec5d5ab72015-04-15 08:38:38 -07004178 return test_result;
4179}
4180
4181static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4182{
4183 uint8_t test_result = DP_TEST_NAK;
4184 return test_result;
4185}
4186
4187static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4188{
4189 uint8_t response = DP_TEST_NAK;
4190 uint8_t rxdata = 0;
4191 int status = 0;
4192
Todd Previte559be302015-05-04 07:48:20 -07004193 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004194 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004195 intel_dp->compliance_test_data = 0;
4196
Todd Previtec5d5ab72015-04-15 08:38:38 -07004197 intel_dp->aux.i2c_nack_count = 0;
4198 intel_dp->aux.i2c_defer_count = 0;
4199
4200 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4201 if (status <= 0) {
4202 DRM_DEBUG_KMS("Could not read test request from sink\n");
4203 goto update_status;
4204 }
4205
4206 switch (rxdata) {
4207 case DP_TEST_LINK_TRAINING:
4208 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4209 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4210 response = intel_dp_autotest_link_training(intel_dp);
4211 break;
4212 case DP_TEST_LINK_VIDEO_PATTERN:
4213 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4214 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4215 response = intel_dp_autotest_video_pattern(intel_dp);
4216 break;
4217 case DP_TEST_LINK_EDID_READ:
4218 DRM_DEBUG_KMS("EDID test requested\n");
4219 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4220 response = intel_dp_autotest_edid(intel_dp);
4221 break;
4222 case DP_TEST_LINK_PHY_TEST_PATTERN:
4223 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4224 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4225 response = intel_dp_autotest_phy_pattern(intel_dp);
4226 break;
4227 default:
4228 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4229 break;
4230 }
4231
4232update_status:
4233 status = drm_dp_dpcd_write(&intel_dp->aux,
4234 DP_TEST_RESPONSE,
4235 &response, 1);
4236 if (status <= 0)
4237 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004238}
4239
Dave Airlie0e32b392014-05-02 14:02:48 +10004240static int
4241intel_dp_check_mst_status(struct intel_dp *intel_dp)
4242{
4243 bool bret;
4244
4245 if (intel_dp->is_mst) {
4246 u8 esi[16] = { 0 };
4247 int ret = 0;
4248 int retry;
4249 bool handled;
4250 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4251go_again:
4252 if (bret == true) {
4253
4254 /* check link status - esi[10] = 0x200c */
4255 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4256 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4257 intel_dp_start_link_train(intel_dp);
4258 intel_dp_complete_link_train(intel_dp);
4259 intel_dp_stop_link_train(intel_dp);
4260 }
4261
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004262 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004263 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4264
4265 if (handled) {
4266 for (retry = 0; retry < 3; retry++) {
4267 int wret;
4268 wret = drm_dp_dpcd_write(&intel_dp->aux,
4269 DP_SINK_COUNT_ESI+1,
4270 &esi[1], 3);
4271 if (wret == 3) {
4272 break;
4273 }
4274 }
4275
4276 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4277 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004278 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004279 goto go_again;
4280 }
4281 } else
4282 ret = 0;
4283
4284 return ret;
4285 } else {
4286 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4287 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4288 intel_dp->is_mst = false;
4289 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4290 /* send a hotplug event */
4291 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4292 }
4293 }
4294 return -EINVAL;
4295}
4296
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004297/*
4298 * According to DP spec
4299 * 5.1.2:
4300 * 1. Read DPCD
4301 * 2. Configure link according to Receiver Capabilities
4302 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4303 * 4. Check link status on receipt of hot-plug interrupt
4304 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004305static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004306intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004307{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004308 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004309 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004310 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004311 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004312
Dave Airlie5b215bc2014-08-05 10:40:20 +10004313 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4314
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004315 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004316 return;
4317
Imre Deak1a125d82014-08-18 14:42:46 +03004318 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4319 return;
4320
Keith Packard92fd8fd2011-07-25 19:50:10 -07004321 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004322 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004323 return;
4324 }
4325
Keith Packard92fd8fd2011-07-25 19:50:10 -07004326 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004327 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004328 return;
4329 }
4330
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004331 /* Try to read the source of the interrupt */
4332 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4333 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4334 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004335 drm_dp_dpcd_writeb(&intel_dp->aux,
4336 DP_DEVICE_SERVICE_IRQ_VECTOR,
4337 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004338
4339 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004340 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004341 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4342 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4343 }
4344
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004345 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004346 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004347 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004348 intel_dp_start_link_train(intel_dp);
4349 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004350 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004351 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004352}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004353
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004354/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004355static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004356intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004357{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004358 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004359 uint8_t type;
4360
4361 if (!intel_dp_get_dpcd(intel_dp))
4362 return connector_status_disconnected;
4363
4364 /* if there's no downstream port, we're done */
4365 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004366 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004367
4368 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004369 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4370 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004371 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004372
4373 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4374 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004375 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004376
Adam Jackson23235172012-09-20 16:42:45 -04004377 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4378 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004379 }
4380
4381 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004382 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004383 return connector_status_connected;
4384
4385 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004386 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4387 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4388 if (type == DP_DS_PORT_TYPE_VGA ||
4389 type == DP_DS_PORT_TYPE_NON_EDID)
4390 return connector_status_unknown;
4391 } else {
4392 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4393 DP_DWN_STRM_PORT_TYPE_MASK;
4394 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4395 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4396 return connector_status_unknown;
4397 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004398
4399 /* Anything else is out of spec, warn and ignore */
4400 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004401 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004402}
4403
4404static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004405edp_detect(struct intel_dp *intel_dp)
4406{
4407 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4408 enum drm_connector_status status;
4409
4410 status = intel_panel_detect(dev);
4411 if (status == connector_status_unknown)
4412 status = connector_status_connected;
4413
4414 return status;
4415}
4416
4417static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004418ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004419{
Paulo Zanoni30add222012-10-26 19:05:45 -02004420 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004421 struct drm_i915_private *dev_priv = dev->dev_private;
4422 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004423
Damien Lespiau1b469632012-12-13 16:09:01 +00004424 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4425 return connector_status_disconnected;
4426
Keith Packard26d61aa2011-07-25 20:01:09 -07004427 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004428}
4429
Dave Airlie2a592be2014-09-01 16:58:12 +10004430static int g4x_digital_port_connected(struct drm_device *dev,
4431 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004432{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004433 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004434 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004435
Todd Previte232a6ee2014-01-23 00:13:41 -07004436 if (IS_VALLEYVIEW(dev)) {
4437 switch (intel_dig_port->port) {
4438 case PORT_B:
4439 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4440 break;
4441 case PORT_C:
4442 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4443 break;
4444 case PORT_D:
4445 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4446 break;
4447 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004448 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004449 }
4450 } else {
4451 switch (intel_dig_port->port) {
4452 case PORT_B:
4453 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4454 break;
4455 case PORT_C:
4456 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4457 break;
4458 case PORT_D:
4459 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4460 break;
4461 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004462 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004463 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004464 }
4465
Chris Wilson10f76a32012-05-11 18:01:32 +01004466 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004467 return 0;
4468 return 1;
4469}
4470
4471static enum drm_connector_status
4472g4x_dp_detect(struct intel_dp *intel_dp)
4473{
4474 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4475 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4476 int ret;
4477
4478 /* Can't disconnect eDP, but you can close the lid... */
4479 if (is_edp(intel_dp)) {
4480 enum drm_connector_status status;
4481
4482 status = intel_panel_detect(dev);
4483 if (status == connector_status_unknown)
4484 status = connector_status_connected;
4485 return status;
4486 }
4487
4488 ret = g4x_digital_port_connected(dev, intel_dig_port);
4489 if (ret == -EINVAL)
4490 return connector_status_unknown;
4491 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004492 return connector_status_disconnected;
4493
Keith Packard26d61aa2011-07-25 20:01:09 -07004494 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004495}
4496
Keith Packard8c241fe2011-09-28 16:38:44 -07004497static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004498intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004499{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004500 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004501
Jani Nikula9cd300e2012-10-19 14:51:52 +03004502 /* use cached edid if we have one */
4503 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004504 /* invalid edid */
4505 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004506 return NULL;
4507
Jani Nikula55e9ede2013-10-01 10:38:54 +03004508 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004509 } else
4510 return drm_get_edid(&intel_connector->base,
4511 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004512}
4513
Chris Wilsonbeb60602014-09-02 20:04:00 +01004514static void
4515intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004516{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004517 struct intel_connector *intel_connector = intel_dp->attached_connector;
4518 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004519
Chris Wilsonbeb60602014-09-02 20:04:00 +01004520 edid = intel_dp_get_edid(intel_dp);
4521 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004522
Chris Wilsonbeb60602014-09-02 20:04:00 +01004523 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4524 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4525 else
4526 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4527}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004528
Chris Wilsonbeb60602014-09-02 20:04:00 +01004529static void
4530intel_dp_unset_edid(struct intel_dp *intel_dp)
4531{
4532 struct intel_connector *intel_connector = intel_dp->attached_connector;
4533
4534 kfree(intel_connector->detect_edid);
4535 intel_connector->detect_edid = NULL;
4536
4537 intel_dp->has_audio = false;
4538}
4539
4540static enum intel_display_power_domain
4541intel_dp_power_get(struct intel_dp *dp)
4542{
4543 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4544 enum intel_display_power_domain power_domain;
4545
4546 power_domain = intel_display_port_power_domain(encoder);
4547 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4548
4549 return power_domain;
4550}
4551
4552static void
4553intel_dp_power_put(struct intel_dp *dp,
4554 enum intel_display_power_domain power_domain)
4555{
4556 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4557 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004558}
4559
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004560static enum drm_connector_status
4561intel_dp_detect(struct drm_connector *connector, bool force)
4562{
4563 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004564 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4565 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004566 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004567 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004568 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004569 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004570 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004571
Chris Wilson164c8592013-07-20 20:27:08 +01004572 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004573 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004574 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004575
Dave Airlie0e32b392014-05-02 14:02:48 +10004576 if (intel_dp->is_mst) {
4577 /* MST devices are disconnected from a monitor POV */
4578 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4579 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004580 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004581 }
4582
Chris Wilsonbeb60602014-09-02 20:04:00 +01004583 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004584
Chris Wilsond410b562014-09-02 20:03:59 +01004585 /* Can't disconnect eDP, but you can close the lid... */
4586 if (is_edp(intel_dp))
4587 status = edp_detect(intel_dp);
4588 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004589 status = ironlake_dp_detect(intel_dp);
4590 else
4591 status = g4x_dp_detect(intel_dp);
4592 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004593 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004594
Adam Jackson0d198322012-05-14 16:05:47 -04004595 intel_dp_probe_oui(intel_dp);
4596
Dave Airlie0e32b392014-05-02 14:02:48 +10004597 ret = intel_dp_probe_mst(intel_dp);
4598 if (ret) {
4599 /* if we are in MST mode then this connector
4600 won't appear connected or have anything with EDID on it */
4601 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4602 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4603 status = connector_status_disconnected;
4604 goto out;
4605 }
4606
Chris Wilsonbeb60602014-09-02 20:04:00 +01004607 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004608
Paulo Zanonid63885d2012-10-26 19:05:49 -02004609 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4610 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004611 status = connector_status_connected;
4612
Todd Previte09b1eb12015-04-20 15:27:34 -07004613 /* Try to read the source of the interrupt */
4614 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4615 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4616 /* Clear interrupt source */
4617 drm_dp_dpcd_writeb(&intel_dp->aux,
4618 DP_DEVICE_SERVICE_IRQ_VECTOR,
4619 sink_irq_vector);
4620
4621 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4622 intel_dp_handle_test_request(intel_dp);
4623 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4624 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4625 }
4626
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004627out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004628 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004629 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004630}
4631
Chris Wilsonbeb60602014-09-02 20:04:00 +01004632static void
4633intel_dp_force(struct drm_connector *connector)
4634{
4635 struct intel_dp *intel_dp = intel_attached_dp(connector);
4636 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4637 enum intel_display_power_domain power_domain;
4638
4639 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4640 connector->base.id, connector->name);
4641 intel_dp_unset_edid(intel_dp);
4642
4643 if (connector->status != connector_status_connected)
4644 return;
4645
4646 power_domain = intel_dp_power_get(intel_dp);
4647
4648 intel_dp_set_edid(intel_dp);
4649
4650 intel_dp_power_put(intel_dp, power_domain);
4651
4652 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4653 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4654}
4655
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004656static int intel_dp_get_modes(struct drm_connector *connector)
4657{
Jani Nikuladd06f902012-10-19 14:51:50 +03004658 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004659 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004660
Chris Wilsonbeb60602014-09-02 20:04:00 +01004661 edid = intel_connector->detect_edid;
4662 if (edid) {
4663 int ret = intel_connector_update_modes(connector, edid);
4664 if (ret)
4665 return ret;
4666 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004667
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004668 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004669 if (is_edp(intel_attached_dp(connector)) &&
4670 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004671 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004672
4673 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004674 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004675 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004676 drm_mode_probed_add(connector, mode);
4677 return 1;
4678 }
4679 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004680
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004681 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004682}
4683
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004684static bool
4685intel_dp_detect_audio(struct drm_connector *connector)
4686{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004687 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004688 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004689
Chris Wilsonbeb60602014-09-02 20:04:00 +01004690 edid = to_intel_connector(connector)->detect_edid;
4691 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004692 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004693
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004694 return has_audio;
4695}
4696
Chris Wilsonf6849602010-09-19 09:29:33 +01004697static int
4698intel_dp_set_property(struct drm_connector *connector,
4699 struct drm_property *property,
4700 uint64_t val)
4701{
Chris Wilsone953fd72011-02-21 22:23:52 +00004702 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004703 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004704 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4705 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004706 int ret;
4707
Rob Clark662595d2012-10-11 20:36:04 -05004708 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004709 if (ret)
4710 return ret;
4711
Chris Wilson3f43c482011-05-12 22:17:24 +01004712 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004713 int i = val;
4714 bool has_audio;
4715
4716 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004717 return 0;
4718
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004719 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004720
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004721 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004722 has_audio = intel_dp_detect_audio(connector);
4723 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004724 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004725
4726 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004727 return 0;
4728
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004729 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004730 goto done;
4731 }
4732
Chris Wilsone953fd72011-02-21 22:23:52 +00004733 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004734 bool old_auto = intel_dp->color_range_auto;
4735 uint32_t old_range = intel_dp->color_range;
4736
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004737 switch (val) {
4738 case INTEL_BROADCAST_RGB_AUTO:
4739 intel_dp->color_range_auto = true;
4740 break;
4741 case INTEL_BROADCAST_RGB_FULL:
4742 intel_dp->color_range_auto = false;
4743 intel_dp->color_range = 0;
4744 break;
4745 case INTEL_BROADCAST_RGB_LIMITED:
4746 intel_dp->color_range_auto = false;
4747 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4748 break;
4749 default:
4750 return -EINVAL;
4751 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004752
4753 if (old_auto == intel_dp->color_range_auto &&
4754 old_range == intel_dp->color_range)
4755 return 0;
4756
Chris Wilsone953fd72011-02-21 22:23:52 +00004757 goto done;
4758 }
4759
Yuly Novikov53b41832012-10-26 12:04:00 +03004760 if (is_edp(intel_dp) &&
4761 property == connector->dev->mode_config.scaling_mode_property) {
4762 if (val == DRM_MODE_SCALE_NONE) {
4763 DRM_DEBUG_KMS("no scaling not supported\n");
4764 return -EINVAL;
4765 }
4766
4767 if (intel_connector->panel.fitting_mode == val) {
4768 /* the eDP scaling property is not changed */
4769 return 0;
4770 }
4771 intel_connector->panel.fitting_mode = val;
4772
4773 goto done;
4774 }
4775
Chris Wilsonf6849602010-09-19 09:29:33 +01004776 return -EINVAL;
4777
4778done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004779 if (intel_encoder->base.crtc)
4780 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004781
4782 return 0;
4783}
4784
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004785static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004786intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004787{
Jani Nikula1d508702012-10-19 14:51:49 +03004788 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004789
Chris Wilson10e972d2014-09-04 21:43:45 +01004790 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004791
Jani Nikula9cd300e2012-10-19 14:51:52 +03004792 if (!IS_ERR_OR_NULL(intel_connector->edid))
4793 kfree(intel_connector->edid);
4794
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004795 /* Can't call is_edp() since the encoder may have been destroyed
4796 * already. */
4797 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004798 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004799
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004800 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004801 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004802}
4803
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004804void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004805{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004806 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4807 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004808
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004809 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004810 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004811 if (is_edp(intel_dp)) {
4812 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004813 /*
4814 * vdd might still be enabled do to the delayed vdd off.
4815 * Make sure vdd is actually turned off here.
4816 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004817 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004818 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004819 pps_unlock(intel_dp);
4820
Clint Taylor01527b32014-07-07 13:01:46 -07004821 if (intel_dp->edp_notifier.notifier_call) {
4822 unregister_reboot_notifier(&intel_dp->edp_notifier);
4823 intel_dp->edp_notifier.notifier_call = NULL;
4824 }
Keith Packardbd943152011-09-18 23:09:52 -07004825 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004826 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004827 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004828}
4829
Imre Deak07f9cd02014-08-18 14:42:45 +03004830static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4831{
4832 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4833
4834 if (!is_edp(intel_dp))
4835 return;
4836
Ville Syrjälä951468f2014-09-04 14:55:31 +03004837 /*
4838 * vdd might still be enabled do to the delayed vdd off.
4839 * Make sure vdd is actually turned off here.
4840 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004841 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004842 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004843 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004844 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004845}
4846
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004847static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4848{
4849 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4850 struct drm_device *dev = intel_dig_port->base.base.dev;
4851 struct drm_i915_private *dev_priv = dev->dev_private;
4852 enum intel_display_power_domain power_domain;
4853
4854 lockdep_assert_held(&dev_priv->pps_mutex);
4855
4856 if (!edp_have_panel_vdd(intel_dp))
4857 return;
4858
4859 /*
4860 * The VDD bit needs a power domain reference, so if the bit is
4861 * already enabled when we boot or resume, grab this reference and
4862 * schedule a vdd off, so we don't hold on to the reference
4863 * indefinitely.
4864 */
4865 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4866 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4867 intel_display_power_get(dev_priv, power_domain);
4868
4869 edp_panel_vdd_schedule_off(intel_dp);
4870}
4871
Imre Deak6d93c0c2014-07-31 14:03:36 +03004872static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4873{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004874 struct intel_dp *intel_dp;
4875
4876 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4877 return;
4878
4879 intel_dp = enc_to_intel_dp(encoder);
4880
4881 pps_lock(intel_dp);
4882
4883 /*
4884 * Read out the current power sequencer assignment,
4885 * in case the BIOS did something with it.
4886 */
4887 if (IS_VALLEYVIEW(encoder->dev))
4888 vlv_initial_power_sequencer_setup(intel_dp);
4889
4890 intel_edp_panel_vdd_sanitize(intel_dp);
4891
4892 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004893}
4894
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004895static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004896 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004897 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004898 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004899 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004900 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004901 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004902 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004903 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004904 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004905};
4906
4907static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4908 .get_modes = intel_dp_get_modes,
4909 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004910 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004911};
4912
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004913static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004914 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004915 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004916};
4917
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004918enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004919intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4920{
4921 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004922 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004923 struct drm_device *dev = intel_dig_port->base.base.dev;
4924 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004925 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004926 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004927
Dave Airlie0e32b392014-05-02 14:02:48 +10004928 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4929 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004930
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004931 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4932 /*
4933 * vdd off can generate a long pulse on eDP which
4934 * would require vdd on to handle it, and thus we
4935 * would end up in an endless cycle of
4936 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4937 */
4938 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4939 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004940 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004941 }
4942
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004943 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4944 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004945 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004946
Imre Deak1c767b32014-08-18 14:42:42 +03004947 power_domain = intel_display_port_power_domain(intel_encoder);
4948 intel_display_power_get(dev_priv, power_domain);
4949
Dave Airlie0e32b392014-05-02 14:02:48 +10004950 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004951 /* indicate that we need to restart link training */
4952 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004953
4954 if (HAS_PCH_SPLIT(dev)) {
4955 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4956 goto mst_fail;
4957 } else {
4958 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4959 goto mst_fail;
4960 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004961
4962 if (!intel_dp_get_dpcd(intel_dp)) {
4963 goto mst_fail;
4964 }
4965
4966 intel_dp_probe_oui(intel_dp);
4967
4968 if (!intel_dp_probe_mst(intel_dp))
4969 goto mst_fail;
4970
4971 } else {
4972 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004973 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004974 goto mst_fail;
4975 }
4976
4977 if (!intel_dp->is_mst) {
4978 /*
4979 * we'll check the link status via the normal hot plug path later -
4980 * but for short hpds we should check it now
4981 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004982 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004983 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004984 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004985 }
4986 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004987
4988 ret = IRQ_HANDLED;
4989
Imre Deak1c767b32014-08-18 14:42:42 +03004990 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004991mst_fail:
4992 /* if we were in MST mode, and device is not there get out of MST mode */
4993 if (intel_dp->is_mst) {
4994 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4995 intel_dp->is_mst = false;
4996 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4997 }
Imre Deak1c767b32014-08-18 14:42:42 +03004998put_power:
4999 intel_display_power_put(dev_priv, power_domain);
5000
5001 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005002}
5003
Zhenyu Wange3421a12010-04-08 09:43:27 +08005004/* Return which DP Port should be selected for Transcoder DP control */
5005int
Akshay Joshi0206e352011-08-16 15:34:10 -04005006intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08005007{
5008 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005009 struct intel_encoder *intel_encoder;
5010 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005011
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005012 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5013 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005014
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005015 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5016 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005017 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005018 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005019
Zhenyu Wange3421a12010-04-08 09:43:27 +08005020 return -1;
5021}
5022
Zhao Yakui36e83a12010-06-12 14:32:21 +08005023/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005024bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005025{
5026 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005027 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005028 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005029 static const short port_mapping[] = {
5030 [PORT_B] = PORT_IDPB,
5031 [PORT_C] = PORT_IDPC,
5032 [PORT_D] = PORT_IDPD,
5033 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005034
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005035 if (port == PORT_A)
5036 return true;
5037
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005038 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005039 return false;
5040
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005041 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5042 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005043
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005044 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005045 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5046 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005047 return true;
5048 }
5049 return false;
5050}
5051
Dave Airlie0e32b392014-05-02 14:02:48 +10005052void
Chris Wilsonf6849602010-09-19 09:29:33 +01005053intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5054{
Yuly Novikov53b41832012-10-26 12:04:00 +03005055 struct intel_connector *intel_connector = to_intel_connector(connector);
5056
Chris Wilson3f43c482011-05-12 22:17:24 +01005057 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005058 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005059 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005060
5061 if (is_edp(intel_dp)) {
5062 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005063 drm_object_attach_property(
5064 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005065 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005066 DRM_MODE_SCALE_ASPECT);
5067 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005068 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005069}
5070
Imre Deakdada1a92014-01-29 13:25:41 +02005071static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5072{
5073 intel_dp->last_power_cycle = jiffies;
5074 intel_dp->last_power_on = jiffies;
5075 intel_dp->last_backlight_off = jiffies;
5076}
5077
Daniel Vetter67a54562012-10-20 20:57:45 +02005078static void
5079intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005080 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005081{
5082 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005083 struct edp_power_seq cur, vbt, spec,
5084 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305085 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5086 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
Jesse Barnes453c5422013-03-28 09:55:41 -07005087
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005088 lockdep_assert_held(&dev_priv->pps_mutex);
5089
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005090 /* already initialized? */
5091 if (final->t11_t12 != 0)
5092 return;
5093
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305094 if (IS_BROXTON(dev)) {
5095 /*
5096 * TODO: BXT has 2 sets of PPS registers.
5097 * Correct Register for Broxton need to be identified
5098 * using VBT. hardcoding for now
5099 */
5100 pp_ctrl_reg = BXT_PP_CONTROL(0);
5101 pp_on_reg = BXT_PP_ON_DELAYS(0);
5102 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5103 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005104 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005105 pp_on_reg = PCH_PP_ON_DELAYS;
5106 pp_off_reg = PCH_PP_OFF_DELAYS;
5107 pp_div_reg = PCH_PP_DIVISOR;
5108 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005109 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5110
5111 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5112 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5113 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5114 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005115 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005116
5117 /* Workaround: Need to write PP_CONTROL with the unlock key as
5118 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305119 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005120
Jesse Barnes453c5422013-03-28 09:55:41 -07005121 pp_on = I915_READ(pp_on_reg);
5122 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305123 if (!IS_BROXTON(dev)) {
5124 I915_WRITE(pp_ctrl_reg, pp_ctl);
5125 pp_div = I915_READ(pp_div_reg);
5126 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005127
5128 /* Pull timing values out of registers */
5129 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5130 PANEL_POWER_UP_DELAY_SHIFT;
5131
5132 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5133 PANEL_LIGHT_ON_DELAY_SHIFT;
5134
5135 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5136 PANEL_LIGHT_OFF_DELAY_SHIFT;
5137
5138 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5139 PANEL_POWER_DOWN_DELAY_SHIFT;
5140
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305141 if (IS_BROXTON(dev)) {
5142 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5143 BXT_POWER_CYCLE_DELAY_SHIFT;
5144 if (tmp > 0)
5145 cur.t11_t12 = (tmp - 1) * 1000;
5146 else
5147 cur.t11_t12 = 0;
5148 } else {
5149 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005150 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305151 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005152
5153 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5154 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5155
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005156 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005157
5158 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5159 * our hw here, which are all in 100usec. */
5160 spec.t1_t3 = 210 * 10;
5161 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5162 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5163 spec.t10 = 500 * 10;
5164 /* This one is special and actually in units of 100ms, but zero
5165 * based in the hw (so we need to add 100 ms). But the sw vbt
5166 * table multiplies it with 1000 to make it in units of 100usec,
5167 * too. */
5168 spec.t11_t12 = (510 + 100) * 10;
5169
5170 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5171 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5172
5173 /* Use the max of the register settings and vbt. If both are
5174 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005175#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005176 spec.field : \
5177 max(cur.field, vbt.field))
5178 assign_final(t1_t3);
5179 assign_final(t8);
5180 assign_final(t9);
5181 assign_final(t10);
5182 assign_final(t11_t12);
5183#undef assign_final
5184
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005185#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005186 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5187 intel_dp->backlight_on_delay = get_delay(t8);
5188 intel_dp->backlight_off_delay = get_delay(t9);
5189 intel_dp->panel_power_down_delay = get_delay(t10);
5190 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5191#undef get_delay
5192
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005193 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5194 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5195 intel_dp->panel_power_cycle_delay);
5196
5197 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5198 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005199}
5200
5201static void
5202intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005203 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005204{
5205 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005206 u32 pp_on, pp_off, pp_div, port_sel = 0;
5207 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305208 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005209 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005210 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005211
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005212 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005213
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305214 if (IS_BROXTON(dev)) {
5215 /*
5216 * TODO: BXT has 2 sets of PPS registers.
5217 * Correct Register for Broxton need to be identified
5218 * using VBT. hardcoding for now
5219 */
5220 pp_ctrl_reg = BXT_PP_CONTROL(0);
5221 pp_on_reg = BXT_PP_ON_DELAYS(0);
5222 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5223
5224 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005225 pp_on_reg = PCH_PP_ON_DELAYS;
5226 pp_off_reg = PCH_PP_OFF_DELAYS;
5227 pp_div_reg = PCH_PP_DIVISOR;
5228 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005229 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5230
5231 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5232 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5233 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005234 }
5235
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005236 /*
5237 * And finally store the new values in the power sequencer. The
5238 * backlight delays are set to 1 because we do manual waits on them. For
5239 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5240 * we'll end up waiting for the backlight off delay twice: once when we
5241 * do the manual sleep, and once when we disable the panel and wait for
5242 * the PP_STATUS bit to become zero.
5243 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005244 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005245 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5246 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005247 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005248 /* Compute the divisor for the pp clock, simply match the Bspec
5249 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305250 if (IS_BROXTON(dev)) {
5251 pp_div = I915_READ(pp_ctrl_reg);
5252 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5253 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5254 << BXT_POWER_CYCLE_DELAY_SHIFT);
5255 } else {
5256 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5257 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5258 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5259 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005260
5261 /* Haswell doesn't have any port selection bits for the panel
5262 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005263 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005264 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005265 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005266 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005267 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005268 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005269 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005270 }
5271
Jesse Barnes453c5422013-03-28 09:55:41 -07005272 pp_on |= port_sel;
5273
5274 I915_WRITE(pp_on_reg, pp_on);
5275 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305276 if (IS_BROXTON(dev))
5277 I915_WRITE(pp_ctrl_reg, pp_div);
5278 else
5279 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005280
Daniel Vetter67a54562012-10-20 20:57:45 +02005281 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005282 I915_READ(pp_on_reg),
5283 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305284 IS_BROXTON(dev) ?
5285 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005286 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005287}
5288
Vandana Kannanb33a2812015-02-13 15:33:03 +05305289/**
5290 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5291 * @dev: DRM device
5292 * @refresh_rate: RR to be programmed
5293 *
5294 * This function gets called when refresh rate (RR) has to be changed from
5295 * one frequency to another. Switches can be between high and low RR
5296 * supported by the panel or to any other RR based on media playback (in
5297 * this case, RR value needs to be passed from user space).
5298 *
5299 * The caller of this function needs to take a lock on dev_priv->drrs.
5300 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305301static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305302{
5303 struct drm_i915_private *dev_priv = dev->dev_private;
5304 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305305 struct intel_digital_port *dig_port = NULL;
5306 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005307 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305308 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305309 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305310 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305311
5312 if (refresh_rate <= 0) {
5313 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5314 return;
5315 }
5316
Vandana Kannan96178ee2015-01-10 02:25:56 +05305317 if (intel_dp == NULL) {
5318 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305319 return;
5320 }
5321
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005322 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005323 * FIXME: This needs proper synchronization with psr state for some
5324 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005325 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305326
Vandana Kannan96178ee2015-01-10 02:25:56 +05305327 dig_port = dp_to_dig_port(intel_dp);
5328 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005329 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305330
5331 if (!intel_crtc) {
5332 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5333 return;
5334 }
5335
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005336 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305337
Vandana Kannan96178ee2015-01-10 02:25:56 +05305338 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305339 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5340 return;
5341 }
5342
Vandana Kannan96178ee2015-01-10 02:25:56 +05305343 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5344 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305345 index = DRRS_LOW_RR;
5346
Vandana Kannan96178ee2015-01-10 02:25:56 +05305347 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305348 DRM_DEBUG_KMS(
5349 "DRRS requested for previously set RR...ignoring\n");
5350 return;
5351 }
5352
5353 if (!intel_crtc->active) {
5354 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5355 return;
5356 }
5357
Durgadoss R44395bf2015-02-13 15:33:02 +05305358 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305359 switch (index) {
5360 case DRRS_HIGH_RR:
5361 intel_dp_set_m_n(intel_crtc, M1_N1);
5362 break;
5363 case DRRS_LOW_RR:
5364 intel_dp_set_m_n(intel_crtc, M2_N2);
5365 break;
5366 case DRRS_MAX_RR:
5367 default:
5368 DRM_ERROR("Unsupported refreshrate type\n");
5369 }
5370 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005371 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305372 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305373
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305374 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305375 if (IS_VALLEYVIEW(dev))
5376 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5377 else
5378 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305379 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305380 if (IS_VALLEYVIEW(dev))
5381 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5382 else
5383 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305384 }
5385 I915_WRITE(reg, val);
5386 }
5387
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305388 dev_priv->drrs.refresh_rate_type = index;
5389
5390 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5391}
5392
Vandana Kannanb33a2812015-02-13 15:33:03 +05305393/**
5394 * intel_edp_drrs_enable - init drrs struct if supported
5395 * @intel_dp: DP struct
5396 *
5397 * Initializes frontbuffer_bits and drrs.dp
5398 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305399void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5400{
5401 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5402 struct drm_i915_private *dev_priv = dev->dev_private;
5403 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5404 struct drm_crtc *crtc = dig_port->base.base.crtc;
5405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5406
5407 if (!intel_crtc->config->has_drrs) {
5408 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5409 return;
5410 }
5411
5412 mutex_lock(&dev_priv->drrs.mutex);
5413 if (WARN_ON(dev_priv->drrs.dp)) {
5414 DRM_ERROR("DRRS already enabled\n");
5415 goto unlock;
5416 }
5417
5418 dev_priv->drrs.busy_frontbuffer_bits = 0;
5419
5420 dev_priv->drrs.dp = intel_dp;
5421
5422unlock:
5423 mutex_unlock(&dev_priv->drrs.mutex);
5424}
5425
Vandana Kannanb33a2812015-02-13 15:33:03 +05305426/**
5427 * intel_edp_drrs_disable - Disable DRRS
5428 * @intel_dp: DP struct
5429 *
5430 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305431void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5432{
5433 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5434 struct drm_i915_private *dev_priv = dev->dev_private;
5435 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5436 struct drm_crtc *crtc = dig_port->base.base.crtc;
5437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5438
5439 if (!intel_crtc->config->has_drrs)
5440 return;
5441
5442 mutex_lock(&dev_priv->drrs.mutex);
5443 if (!dev_priv->drrs.dp) {
5444 mutex_unlock(&dev_priv->drrs.mutex);
5445 return;
5446 }
5447
5448 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5449 intel_dp_set_drrs_state(dev_priv->dev,
5450 intel_dp->attached_connector->panel.
5451 fixed_mode->vrefresh);
5452
5453 dev_priv->drrs.dp = NULL;
5454 mutex_unlock(&dev_priv->drrs.mutex);
5455
5456 cancel_delayed_work_sync(&dev_priv->drrs.work);
5457}
5458
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305459static void intel_edp_drrs_downclock_work(struct work_struct *work)
5460{
5461 struct drm_i915_private *dev_priv =
5462 container_of(work, typeof(*dev_priv), drrs.work.work);
5463 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305464
Vandana Kannan96178ee2015-01-10 02:25:56 +05305465 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305466
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305467 intel_dp = dev_priv->drrs.dp;
5468
5469 if (!intel_dp)
5470 goto unlock;
5471
5472 /*
5473 * The delayed work can race with an invalidate hence we need to
5474 * recheck.
5475 */
5476
5477 if (dev_priv->drrs.busy_frontbuffer_bits)
5478 goto unlock;
5479
5480 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5481 intel_dp_set_drrs_state(dev_priv->dev,
5482 intel_dp->attached_connector->panel.
5483 downclock_mode->vrefresh);
5484
5485unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305486 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305487}
5488
Vandana Kannanb33a2812015-02-13 15:33:03 +05305489/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305490 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305491 * @dev: DRM device
5492 * @frontbuffer_bits: frontbuffer plane tracking bits
5493 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305494 * This function gets called everytime rendering on the given planes start.
5495 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305496 *
5497 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5498 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305499void intel_edp_drrs_invalidate(struct drm_device *dev,
5500 unsigned frontbuffer_bits)
5501{
5502 struct drm_i915_private *dev_priv = dev->dev_private;
5503 struct drm_crtc *crtc;
5504 enum pipe pipe;
5505
Daniel Vetter9da7d692015-04-09 16:44:15 +02005506 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305507 return;
5508
Daniel Vetter88f933a2015-04-09 16:44:16 +02005509 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305510
Vandana Kannana93fad02015-01-10 02:25:59 +05305511 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005512 if (!dev_priv->drrs.dp) {
5513 mutex_unlock(&dev_priv->drrs.mutex);
5514 return;
5515 }
5516
Vandana Kannana93fad02015-01-10 02:25:59 +05305517 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5518 pipe = to_intel_crtc(crtc)->pipe;
5519
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005520 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5521 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5522
Ramalingam C0ddfd202015-06-15 20:50:05 +05305523 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005524 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305525 intel_dp_set_drrs_state(dev_priv->dev,
5526 dev_priv->drrs.dp->attached_connector->panel.
5527 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305528
Vandana Kannana93fad02015-01-10 02:25:59 +05305529 mutex_unlock(&dev_priv->drrs.mutex);
5530}
5531
Vandana Kannanb33a2812015-02-13 15:33:03 +05305532/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305533 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305534 * @dev: DRM device
5535 * @frontbuffer_bits: frontbuffer plane tracking bits
5536 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305537 * This function gets called every time rendering on the given planes has
5538 * completed or flip on a crtc is completed. So DRRS should be upclocked
5539 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5540 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305541 *
5542 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5543 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305544void intel_edp_drrs_flush(struct drm_device *dev,
5545 unsigned frontbuffer_bits)
5546{
5547 struct drm_i915_private *dev_priv = dev->dev_private;
5548 struct drm_crtc *crtc;
5549 enum pipe pipe;
5550
Daniel Vetter9da7d692015-04-09 16:44:15 +02005551 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305552 return;
5553
Daniel Vetter88f933a2015-04-09 16:44:16 +02005554 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305555
Vandana Kannana93fad02015-01-10 02:25:59 +05305556 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005557 if (!dev_priv->drrs.dp) {
5558 mutex_unlock(&dev_priv->drrs.mutex);
5559 return;
5560 }
5561
Vandana Kannana93fad02015-01-10 02:25:59 +05305562 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5563 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005564
5565 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305566 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5567
Ramalingam C0ddfd202015-06-15 20:50:05 +05305568 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005569 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305570 intel_dp_set_drrs_state(dev_priv->dev,
5571 dev_priv->drrs.dp->attached_connector->panel.
5572 fixed_mode->vrefresh);
5573
5574 /*
5575 * flush also means no more activity hence schedule downclock, if all
5576 * other fbs are quiescent too
5577 */
5578 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305579 schedule_delayed_work(&dev_priv->drrs.work,
5580 msecs_to_jiffies(1000));
5581 mutex_unlock(&dev_priv->drrs.mutex);
5582}
5583
Vandana Kannanb33a2812015-02-13 15:33:03 +05305584/**
5585 * DOC: Display Refresh Rate Switching (DRRS)
5586 *
5587 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5588 * which enables swtching between low and high refresh rates,
5589 * dynamically, based on the usage scenario. This feature is applicable
5590 * for internal panels.
5591 *
5592 * Indication that the panel supports DRRS is given by the panel EDID, which
5593 * would list multiple refresh rates for one resolution.
5594 *
5595 * DRRS is of 2 types - static and seamless.
5596 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5597 * (may appear as a blink on screen) and is used in dock-undock scenario.
5598 * Seamless DRRS involves changing RR without any visual effect to the user
5599 * and can be used during normal system usage. This is done by programming
5600 * certain registers.
5601 *
5602 * Support for static/seamless DRRS may be indicated in the VBT based on
5603 * inputs from the panel spec.
5604 *
5605 * DRRS saves power by switching to low RR based on usage scenarios.
5606 *
5607 * eDP DRRS:-
5608 * The implementation is based on frontbuffer tracking implementation.
5609 * When there is a disturbance on the screen triggered by user activity or a
5610 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5611 * When there is no movement on screen, after a timeout of 1 second, a switch
5612 * to low RR is made.
5613 * For integration with frontbuffer tracking code,
5614 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5615 *
5616 * DRRS can be further extended to support other internal panels and also
5617 * the scenario of video playback wherein RR is set based on the rate
5618 * requested by userspace.
5619 */
5620
5621/**
5622 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5623 * @intel_connector: eDP connector
5624 * @fixed_mode: preferred mode of panel
5625 *
5626 * This function is called only once at driver load to initialize basic
5627 * DRRS stuff.
5628 *
5629 * Returns:
5630 * Downclock mode if panel supports it, else return NULL.
5631 * DRRS support is determined by the presence of downclock mode (apart
5632 * from VBT setting).
5633 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305634static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305635intel_dp_drrs_init(struct intel_connector *intel_connector,
5636 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305637{
5638 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305639 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305640 struct drm_i915_private *dev_priv = dev->dev_private;
5641 struct drm_display_mode *downclock_mode = NULL;
5642
Daniel Vetter9da7d692015-04-09 16:44:15 +02005643 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5644 mutex_init(&dev_priv->drrs.mutex);
5645
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305646 if (INTEL_INFO(dev)->gen <= 6) {
5647 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5648 return NULL;
5649 }
5650
5651 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005652 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305653 return NULL;
5654 }
5655
5656 downclock_mode = intel_find_panel_downclock
5657 (dev, fixed_mode, connector);
5658
5659 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305660 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305661 return NULL;
5662 }
5663
Vandana Kannan96178ee2015-01-10 02:25:56 +05305664 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305665
Vandana Kannan96178ee2015-01-10 02:25:56 +05305666 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005667 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305668 return downclock_mode;
5669}
5670
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005671static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005672 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005673{
5674 struct drm_connector *connector = &intel_connector->base;
5675 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005676 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5677 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005678 struct drm_i915_private *dev_priv = dev->dev_private;
5679 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305680 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005681 bool has_dpcd;
5682 struct drm_display_mode *scan;
5683 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005684 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005685
5686 if (!is_edp(intel_dp))
5687 return true;
5688
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005689 pps_lock(intel_dp);
5690 intel_edp_panel_vdd_sanitize(intel_dp);
5691 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005692
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005693 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005694 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005695
5696 if (has_dpcd) {
5697 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5698 dev_priv->no_aux_handshake =
5699 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5700 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5701 } else {
5702 /* if this fails, presume the device is a ghost */
5703 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005704 return false;
5705 }
5706
5707 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005708 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005709 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005710 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005711
Daniel Vetter060c8772014-03-21 23:22:35 +01005712 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005713 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005714 if (edid) {
5715 if (drm_add_edid_modes(connector, edid)) {
5716 drm_mode_connector_update_edid_property(connector,
5717 edid);
5718 drm_edid_to_eld(connector, edid);
5719 } else {
5720 kfree(edid);
5721 edid = ERR_PTR(-EINVAL);
5722 }
5723 } else {
5724 edid = ERR_PTR(-ENOENT);
5725 }
5726 intel_connector->edid = edid;
5727
5728 /* prefer fixed mode from EDID if available */
5729 list_for_each_entry(scan, &connector->probed_modes, head) {
5730 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5731 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305732 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305733 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005734 break;
5735 }
5736 }
5737
5738 /* fallback to VBT if available for eDP */
5739 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5740 fixed_mode = drm_mode_duplicate(dev,
5741 dev_priv->vbt.lfp_lvds_vbt_mode);
5742 if (fixed_mode)
5743 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5744 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005745 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005746
Clint Taylor01527b32014-07-07 13:01:46 -07005747 if (IS_VALLEYVIEW(dev)) {
5748 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5749 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005750
5751 /*
5752 * Figure out the current pipe for the initial backlight setup.
5753 * If the current pipe isn't valid, try the PPS pipe, and if that
5754 * fails just assume pipe A.
5755 */
5756 if (IS_CHERRYVIEW(dev))
5757 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5758 else
5759 pipe = PORT_TO_PIPE(intel_dp->DP);
5760
5761 if (pipe != PIPE_A && pipe != PIPE_B)
5762 pipe = intel_dp->pps_pipe;
5763
5764 if (pipe != PIPE_A && pipe != PIPE_B)
5765 pipe = PIPE_A;
5766
5767 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5768 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005769 }
5770
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305771 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005772 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005773 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005774
5775 return true;
5776}
5777
Paulo Zanoni16c25532013-06-12 17:27:25 -03005778bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005779intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5780 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005781{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005782 struct drm_connector *connector = &intel_connector->base;
5783 struct intel_dp *intel_dp = &intel_dig_port->dp;
5784 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5785 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005786 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005787 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005788 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005789
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005790 intel_dp->pps_pipe = INVALID_PIPE;
5791
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005792 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005793 if (INTEL_INFO(dev)->gen >= 9)
5794 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5795 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005796 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5797 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5798 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5799 else if (HAS_PCH_SPLIT(dev))
5800 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5801 else
5802 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5803
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005804 if (INTEL_INFO(dev)->gen >= 9)
5805 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5806 else
5807 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005808
Daniel Vetter07679352012-09-06 22:15:42 +02005809 /* Preserve the current hw state. */
5810 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005811 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005812
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005813 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305814 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005815 else
5816 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005817
Imre Deakf7d24902013-05-08 13:14:05 +03005818 /*
5819 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5820 * for DP the encoder type can be set by the caller to
5821 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5822 */
5823 if (type == DRM_MODE_CONNECTOR_eDP)
5824 intel_encoder->type = INTEL_OUTPUT_EDP;
5825
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005826 /* eDP only on port B and/or C on vlv/chv */
5827 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5828 port != PORT_B && port != PORT_C))
5829 return false;
5830
Imre Deake7281ea2013-05-08 13:14:08 +03005831 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5832 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5833 port_name(port));
5834
Adam Jacksonb3295302010-07-16 14:46:28 -04005835 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005836 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5837
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005838 connector->interlace_allowed = true;
5839 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005840
Daniel Vetter66a92782012-07-12 20:08:18 +02005841 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005842 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005843
Chris Wilsondf0e9242010-09-09 16:20:55 +01005844 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005845 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005846
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005847 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005848 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5849 else
5850 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005851 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005852
Jani Nikula0b998362014-03-14 16:51:17 +02005853 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005854 switch (port) {
5855 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005856 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005857 break;
5858 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005859 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005860 break;
5861 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005862 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005863 break;
5864 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005865 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005866 break;
5867 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005868 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005869 }
5870
Imre Deakdada1a92014-01-29 13:25:41 +02005871 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005872 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005873 intel_dp_init_panel_power_timestamps(intel_dp);
5874 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005875 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005876 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005877 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005878 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005879 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005880
Jani Nikula9d1a1032014-03-14 16:51:15 +02005881 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005882
Dave Airlie0e32b392014-05-02 14:02:48 +10005883 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005884 if (HAS_DP_MST(dev) &&
5885 (port == PORT_B || port == PORT_C || port == PORT_D))
5886 intel_dp_mst_encoder_init(intel_dig_port,
5887 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005888
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005889 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005890 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005891 if (is_edp(intel_dp)) {
5892 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005893 /*
5894 * vdd might still be enabled do to the delayed vdd off.
5895 * Make sure vdd is actually turned off here.
5896 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005897 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005898 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005899 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005900 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005901 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005902 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005903 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005904 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005905
Chris Wilsonf6849602010-09-19 09:29:33 +01005906 intel_dp_add_properties(intel_dp, connector);
5907
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005908 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5909 * 0xd. Failure to do so will result in spurious interrupts being
5910 * generated on the port when a cable is not attached.
5911 */
5912 if (IS_G4X(dev) && !IS_GM45(dev)) {
5913 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5914 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5915 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005916
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005917 i915_debugfs_connector_add(connector);
5918
Paulo Zanoni16c25532013-06-12 17:27:25 -03005919 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005920}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005921
5922void
5923intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5924{
Dave Airlie13cf5502014-06-18 11:29:35 +10005925 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005926 struct intel_digital_port *intel_dig_port;
5927 struct intel_encoder *intel_encoder;
5928 struct drm_encoder *encoder;
5929 struct intel_connector *intel_connector;
5930
Daniel Vetterb14c5672013-09-19 12:18:32 +02005931 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005932 if (!intel_dig_port)
5933 return;
5934
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005935 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005936 if (!intel_connector) {
5937 kfree(intel_dig_port);
5938 return;
5939 }
5940
5941 intel_encoder = &intel_dig_port->base;
5942 encoder = &intel_encoder->base;
5943
5944 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5945 DRM_MODE_ENCODER_TMDS);
5946
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005947 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005948 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005949 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005950 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005951 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005952 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005953 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005954 intel_encoder->pre_enable = chv_pre_enable_dp;
5955 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005956 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005957 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005958 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005959 intel_encoder->pre_enable = vlv_pre_enable_dp;
5960 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005961 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005962 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005963 intel_encoder->pre_enable = g4x_pre_enable_dp;
5964 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005965 if (INTEL_INFO(dev)->gen >= 5)
5966 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005967 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005968
Paulo Zanoni174edf12012-10-26 19:05:50 -02005969 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005970 intel_dig_port->dp.output_reg = output_reg;
5971
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005972 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005973 if (IS_CHERRYVIEW(dev)) {
5974 if (port == PORT_D)
5975 intel_encoder->crtc_mask = 1 << 2;
5976 else
5977 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5978 } else {
5979 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5980 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005981 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005982
Dave Airlie13cf5502014-06-18 11:29:35 +10005983 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005984 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005985
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005986 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5987 drm_encoder_cleanup(encoder);
5988 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005989 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005990 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005991}
Dave Airlie0e32b392014-05-02 14:02:48 +10005992
5993void intel_dp_mst_suspend(struct drm_device *dev)
5994{
5995 struct drm_i915_private *dev_priv = dev->dev_private;
5996 int i;
5997
5998 /* disable MST */
5999 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006000 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006001 if (!intel_dig_port)
6002 continue;
6003
6004 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6005 if (!intel_dig_port->dp.can_mst)
6006 continue;
6007 if (intel_dig_port->dp.is_mst)
6008 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6009 }
6010 }
6011}
6012
6013void intel_dp_mst_resume(struct drm_device *dev)
6014{
6015 struct drm_i915_private *dev_priv = dev->dev_private;
6016 int i;
6017
6018 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006019 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006020 if (!intel_dig_port)
6021 continue;
6022 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6023 int ret;
6024
6025 if (!intel_dig_port->dp.can_mst)
6026 continue;
6027
6028 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6029 if (ret != 0) {
6030 intel_dp_check_mst_status(&intel_dig_port->dp);
6031 }
6032 }
6033 }
6034}