blob: c1e5c66553dfcff66892876f854f3e708d92ac93 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson88241782011-01-07 17:09:48 +000040static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
42static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000043static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
44 unsigned alignment,
45 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Chris Wilson17250b72010-10-28 12:51:39 +010057static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070058 struct shrink_control *sc);
Daniel Vetter8c599672011-12-14 13:57:31 +010059static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010060
Chris Wilson61050802012-04-17 15:31:31 +010061static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
62{
63 if (obj->tiling_mode)
64 i915_gem_release_mmap(obj);
65
66 /* As we do not have an associated fence register, we will force
67 * a tiling change if we ever need to acquire one.
68 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010069 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010070 obj->fence_reg = I915_FENCE_REG_NONE;
71}
72
Chris Wilson73aa8082010-09-30 11:46:12 +010073/* some bookkeeping */
74static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
75 size_t size)
76{
77 dev_priv->mm.object_count++;
78 dev_priv->mm.object_memory += size;
79}
80
81static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
82 size_t size)
83{
84 dev_priv->mm.object_count--;
85 dev_priv->mm.object_memory -= size;
86}
87
Chris Wilson21dd3732011-01-26 15:55:56 +000088static int
89i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010090{
91 struct drm_i915_private *dev_priv = dev->dev_private;
92 struct completion *x = &dev_priv->error_completion;
93 unsigned long flags;
94 int ret;
95
96 if (!atomic_read(&dev_priv->mm.wedged))
97 return 0;
98
99 ret = wait_for_completion_interruptible(x);
100 if (ret)
101 return ret;
102
Chris Wilson21dd3732011-01-26 15:55:56 +0000103 if (atomic_read(&dev_priv->mm.wedged)) {
104 /* GPU is hung, bump the completion count to account for
105 * the token we just consumed so that we never hit zero and
106 * end up waiting upon a subsequent completion event that
107 * will never happen.
108 */
109 spin_lock_irqsave(&x->wait.lock, flags);
110 x->done++;
111 spin_unlock_irqrestore(&x->wait.lock, flags);
112 }
113 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114}
115
Chris Wilson54cf91d2010-11-25 18:00:26 +0000116int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100117{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100118 int ret;
119
Chris Wilson21dd3732011-01-26 15:55:56 +0000120 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100121 if (ret)
122 return ret;
123
124 ret = mutex_lock_interruptible(&dev->struct_mutex);
125 if (ret)
126 return ret;
127
Chris Wilson23bc5982010-09-29 16:10:57 +0100128 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129 return 0;
130}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100131
Chris Wilson7d1c4802010-08-07 21:45:03 +0100132static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000133i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100134{
Chris Wilson1b502472012-04-24 15:47:30 +0100135 return !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100136}
137
Eric Anholt673a3942008-07-30 12:06:12 -0700138int
139i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000140 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700141{
Eric Anholt673a3942008-07-30 12:06:12 -0700142 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000143
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200144 if (drm_core_check_feature(dev, DRIVER_MODESET))
145 return -ENODEV;
146
Chris Wilson20217462010-11-23 15:26:33 +0000147 if (args->gtt_start >= args->gtt_end ||
148 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
149 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700150
Daniel Vetterf534bc02012-03-26 22:37:04 +0200151 /* GEM with user mode setting was never supported on ilk and later. */
152 if (INTEL_INFO(dev)->gen >= 5)
153 return -ENODEV;
154
Eric Anholt673a3942008-07-30 12:06:12 -0700155 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200156 i915_gem_init_global_gtt(dev, args->gtt_start,
157 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700158 mutex_unlock(&dev->struct_mutex);
159
Chris Wilson20217462010-11-23 15:26:33 +0000160 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700161}
162
Eric Anholt5a125c32008-10-22 21:40:13 -0700163int
164i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000165 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700166{
Chris Wilson73aa8082010-09-30 11:46:12 +0100167 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700168 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000169 struct drm_i915_gem_object *obj;
170 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700171
Chris Wilson6299f992010-11-24 12:23:44 +0000172 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100173 mutex_lock(&dev->struct_mutex);
Chris Wilson1b502472012-04-24 15:47:30 +0100174 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
175 if (obj->pin_count)
176 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100177 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700178
Chris Wilson6299f992010-11-24 12:23:44 +0000179 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400180 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000181
Eric Anholt5a125c32008-10-22 21:40:13 -0700182 return 0;
183}
184
Dave Airlieff72145b2011-02-07 12:16:14 +1000185static int
186i915_gem_create(struct drm_file *file,
187 struct drm_device *dev,
188 uint64_t size,
189 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700190{
Chris Wilson05394f32010-11-08 19:18:58 +0000191 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300192 int ret;
193 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700194
Dave Airlieff72145b2011-02-07 12:16:14 +1000195 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200196 if (size == 0)
197 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700198
199 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000200 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700201 if (obj == NULL)
202 return -ENOMEM;
203
Chris Wilson05394f32010-11-08 19:18:58 +0000204 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100205 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000206 drm_gem_object_release(&obj->base);
207 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100208 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700209 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100210 }
211
Chris Wilson202f2fe2010-10-14 13:20:40 +0100212 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000213 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100214 trace_i915_gem_object_create(obj);
215
Dave Airlieff72145b2011-02-07 12:16:14 +1000216 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700217 return 0;
218}
219
Dave Airlieff72145b2011-02-07 12:16:14 +1000220int
221i915_gem_dumb_create(struct drm_file *file,
222 struct drm_device *dev,
223 struct drm_mode_create_dumb *args)
224{
225 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000226 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000227 args->size = args->pitch * args->height;
228 return i915_gem_create(file, dev,
229 args->size, &args->handle);
230}
231
232int i915_gem_dumb_destroy(struct drm_file *file,
233 struct drm_device *dev,
234 uint32_t handle)
235{
236 return drm_gem_handle_delete(file, handle);
237}
238
239/**
240 * Creates a new mm object and returns a handle to it.
241 */
242int
243i915_gem_create_ioctl(struct drm_device *dev, void *data,
244 struct drm_file *file)
245{
246 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200247
Dave Airlieff72145b2011-02-07 12:16:14 +1000248 return i915_gem_create(file, dev,
249 args->size, &args->handle);
250}
251
Chris Wilson05394f32010-11-08 19:18:58 +0000252static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700253{
Chris Wilson05394f32010-11-08 19:18:58 +0000254 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700255
256 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000257 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700258}
259
Daniel Vetter8c599672011-12-14 13:57:31 +0100260static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100261__copy_to_user_swizzled(char __user *cpu_vaddr,
262 const char *gpu_vaddr, int gpu_offset,
263 int length)
264{
265 int ret, cpu_offset = 0;
266
267 while (length > 0) {
268 int cacheline_end = ALIGN(gpu_offset + 1, 64);
269 int this_length = min(cacheline_end - gpu_offset, length);
270 int swizzled_gpu_offset = gpu_offset ^ 64;
271
272 ret = __copy_to_user(cpu_vaddr + cpu_offset,
273 gpu_vaddr + swizzled_gpu_offset,
274 this_length);
275 if (ret)
276 return ret + length;
277
278 cpu_offset += this_length;
279 gpu_offset += this_length;
280 length -= this_length;
281 }
282
283 return 0;
284}
285
286static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700287__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
288 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100289 int length)
290{
291 int ret, cpu_offset = 0;
292
293 while (length > 0) {
294 int cacheline_end = ALIGN(gpu_offset + 1, 64);
295 int this_length = min(cacheline_end - gpu_offset, length);
296 int swizzled_gpu_offset = gpu_offset ^ 64;
297
298 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
299 cpu_vaddr + cpu_offset,
300 this_length);
301 if (ret)
302 return ret + length;
303
304 cpu_offset += this_length;
305 gpu_offset += this_length;
306 length -= this_length;
307 }
308
309 return 0;
310}
311
Daniel Vetterd174bd62012-03-25 19:47:40 +0200312/* Per-page copy function for the shmem pread fastpath.
313 * Flushes invalid cachelines before reading the target if
314 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700315static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200316shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
317 char __user *user_data,
318 bool page_do_bit17_swizzling, bool needs_clflush)
319{
320 char *vaddr;
321 int ret;
322
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200323 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200324 return -EINVAL;
325
326 vaddr = kmap_atomic(page);
327 if (needs_clflush)
328 drm_clflush_virt_range(vaddr + shmem_page_offset,
329 page_length);
330 ret = __copy_to_user_inatomic(user_data,
331 vaddr + shmem_page_offset,
332 page_length);
333 kunmap_atomic(vaddr);
334
335 return ret;
336}
337
Daniel Vetter23c18c72012-03-25 19:47:42 +0200338static void
339shmem_clflush_swizzled_range(char *addr, unsigned long length,
340 bool swizzled)
341{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200342 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200343 unsigned long start = (unsigned long) addr;
344 unsigned long end = (unsigned long) addr + length;
345
346 /* For swizzling simply ensure that we always flush both
347 * channels. Lame, but simple and it works. Swizzled
348 * pwrite/pread is far from a hotpath - current userspace
349 * doesn't use it at all. */
350 start = round_down(start, 128);
351 end = round_up(end, 128);
352
353 drm_clflush_virt_range((void *)start, end - start);
354 } else {
355 drm_clflush_virt_range(addr, length);
356 }
357
358}
359
Daniel Vetterd174bd62012-03-25 19:47:40 +0200360/* Only difference to the fast-path function is that this can handle bit17
361 * and uses non-atomic copy and kmap functions. */
362static int
363shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
364 char __user *user_data,
365 bool page_do_bit17_swizzling, bool needs_clflush)
366{
367 char *vaddr;
368 int ret;
369
370 vaddr = kmap(page);
371 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200372 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
373 page_length,
374 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200375
376 if (page_do_bit17_swizzling)
377 ret = __copy_to_user_swizzled(user_data,
378 vaddr, shmem_page_offset,
379 page_length);
380 else
381 ret = __copy_to_user(user_data,
382 vaddr + shmem_page_offset,
383 page_length);
384 kunmap(page);
385
386 return ret;
387}
388
Eric Anholteb014592009-03-10 11:44:52 -0700389static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200390i915_gem_shmem_pread(struct drm_device *dev,
391 struct drm_i915_gem_object *obj,
392 struct drm_i915_gem_pread *args,
393 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700394{
Chris Wilson05394f32010-11-08 19:18:58 +0000395 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100396 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700397 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100398 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100399 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100400 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200401 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200402 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200403 int needs_clflush = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200404 int release_page;
Eric Anholteb014592009-03-10 11:44:52 -0700405
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700407 remain = args->size;
408
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700410
Daniel Vetter84897312012-03-25 19:47:31 +0200411 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
412 /* If we're not in the cpu read domain, set ourself into the gtt
413 * read domain and manually flush cachelines (if required). This
414 * optimizes for the case when the gpu will dirty the data
415 * anyway again before the next pread happens. */
416 if (obj->cache_level == I915_CACHE_NONE)
417 needs_clflush = 1;
418 ret = i915_gem_object_set_to_gtt_domain(obj, false);
419 if (ret)
420 return ret;
421 }
Eric Anholteb014592009-03-10 11:44:52 -0700422
Eric Anholteb014592009-03-10 11:44:52 -0700423 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100424
Eric Anholteb014592009-03-10 11:44:52 -0700425 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100426 struct page *page;
427
Eric Anholteb014592009-03-10 11:44:52 -0700428 /* Operation in this page
429 *
Eric Anholteb014592009-03-10 11:44:52 -0700430 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700431 * page_length = bytes to copy for this page
432 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100433 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700434 page_length = remain;
435 if ((shmem_page_offset + page_length) > PAGE_SIZE)
436 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700437
Daniel Vetter692a5762012-03-25 19:47:34 +0200438 if (obj->pages) {
439 page = obj->pages[offset >> PAGE_SHIFT];
440 release_page = 0;
441 } else {
442 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
443 if (IS_ERR(page)) {
444 ret = PTR_ERR(page);
445 goto out;
446 }
447 release_page = 1;
Jesper Juhlb65552f2011-06-12 20:53:44 +0000448 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100449
Daniel Vetter8461d222011-12-14 13:57:32 +0100450 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
451 (page_to_phys(page) & (1 << 17)) != 0;
452
Daniel Vetterd174bd62012-03-25 19:47:40 +0200453 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
454 user_data, page_do_bit17_swizzling,
455 needs_clflush);
456 if (ret == 0)
457 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700458
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200459 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200460 page_cache_get(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200461 mutex_unlock(&dev->struct_mutex);
462
Daniel Vetter96d79b52012-03-25 19:47:36 +0200463 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200464 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200465 /* Userspace is tricking us, but we've already clobbered
466 * its pages with the prefault and promised to write the
467 * data up to the first fault. Hence ignore any errors
468 * and just continue. */
469 (void)ret;
470 prefaulted = 1;
471 }
472
Daniel Vetterd174bd62012-03-25 19:47:40 +0200473 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
474 user_data, page_do_bit17_swizzling,
475 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700476
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200477 mutex_lock(&dev->struct_mutex);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100478 page_cache_release(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200479next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100480 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200481 if (release_page)
482 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100483
Daniel Vetter8461d222011-12-14 13:57:32 +0100484 if (ret) {
485 ret = -EFAULT;
486 goto out;
487 }
488
Eric Anholteb014592009-03-10 11:44:52 -0700489 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100490 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700491 offset += page_length;
492 }
493
Chris Wilson4f27b752010-10-14 15:26:45 +0100494out:
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200495 if (hit_slowpath) {
496 /* Fixup: Kill any reinstated backing storage pages */
497 if (obj->madv == __I915_MADV_PURGED)
498 i915_gem_object_truncate(obj);
499 }
Eric Anholteb014592009-03-10 11:44:52 -0700500
501 return ret;
502}
503
Eric Anholt673a3942008-07-30 12:06:12 -0700504/**
505 * Reads data from the object referenced by handle.
506 *
507 * On error, the contents of *data are undefined.
508 */
509int
510i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000511 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700512{
513 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000514 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100515 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700516
Chris Wilson51311d02010-11-17 09:10:42 +0000517 if (args->size == 0)
518 return 0;
519
520 if (!access_ok(VERIFY_WRITE,
521 (char __user *)(uintptr_t)args->data_ptr,
522 args->size))
523 return -EFAULT;
524
Chris Wilson4f27b752010-10-14 15:26:45 +0100525 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100526 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100527 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700528
Chris Wilson05394f32010-11-08 19:18:58 +0000529 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000530 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100531 ret = -ENOENT;
532 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 }
Eric Anholt673a3942008-07-30 12:06:12 -0700534
Chris Wilson7dcd2492010-09-26 20:21:44 +0100535 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000536 if (args->offset > obj->base.size ||
537 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100538 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100539 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100540 }
541
Daniel Vetter1286ff72012-05-10 15:25:09 +0200542 /* prime objects have no backing filp to GEM pread/pwrite
543 * pages from.
544 */
545 if (!obj->base.filp) {
546 ret = -EINVAL;
547 goto out;
548 }
549
Chris Wilsondb53a302011-02-03 11:57:46 +0000550 trace_i915_gem_object_pread(obj, args->offset, args->size);
551
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200552 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700553
Chris Wilson35b62a82010-09-26 20:23:38 +0100554out:
Chris Wilson05394f32010-11-08 19:18:58 +0000555 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100556unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100557 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700558 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700559}
560
Keith Packard0839ccb2008-10-30 19:38:48 -0700561/* This is the fast write path which cannot handle
562 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700563 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700564
Keith Packard0839ccb2008-10-30 19:38:48 -0700565static inline int
566fast_user_write(struct io_mapping *mapping,
567 loff_t page_base, int page_offset,
568 char __user *user_data,
569 int length)
570{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700571 void __iomem *vaddr_atomic;
572 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700573 unsigned long unwritten;
574
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700575 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700576 /* We can use the cpu mem copy function because this is X86. */
577 vaddr = (void __force*)vaddr_atomic + page_offset;
578 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700579 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700580 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100581 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700582}
583
Eric Anholt3de09aa2009-03-09 09:42:23 -0700584/**
585 * This is the fast pwrite path, where we copy the data directly from the
586 * user into the GTT, uncached.
587 */
Eric Anholt673a3942008-07-30 12:06:12 -0700588static int
Chris Wilson05394f32010-11-08 19:18:58 +0000589i915_gem_gtt_pwrite_fast(struct drm_device *dev,
590 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700591 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000592 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700593{
Keith Packard0839ccb2008-10-30 19:38:48 -0700594 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700595 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700596 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700597 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200598 int page_offset, page_length, ret;
599
600 ret = i915_gem_object_pin(obj, 0, true);
601 if (ret)
602 goto out;
603
604 ret = i915_gem_object_set_to_gtt_domain(obj, true);
605 if (ret)
606 goto out_unpin;
607
608 ret = i915_gem_object_put_fence(obj);
609 if (ret)
610 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700611
612 user_data = (char __user *) (uintptr_t) args->data_ptr;
613 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700614
Chris Wilson05394f32010-11-08 19:18:58 +0000615 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700616
617 while (remain > 0) {
618 /* Operation in this page
619 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700620 * page_base = page offset within aperture
621 * page_offset = offset within page
622 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700623 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100624 page_base = offset & PAGE_MASK;
625 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700626 page_length = remain;
627 if ((page_offset + remain) > PAGE_SIZE)
628 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700629
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700631 * source page isn't available. Return the error and we'll
632 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700633 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100634 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200635 page_offset, user_data, page_length)) {
636 ret = -EFAULT;
637 goto out_unpin;
638 }
Eric Anholt673a3942008-07-30 12:06:12 -0700639
Keith Packard0839ccb2008-10-30 19:38:48 -0700640 remain -= page_length;
641 user_data += page_length;
642 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700643 }
Eric Anholt673a3942008-07-30 12:06:12 -0700644
Daniel Vetter935aaa62012-03-25 19:47:35 +0200645out_unpin:
646 i915_gem_object_unpin(obj);
647out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700648 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700649}
650
Daniel Vetterd174bd62012-03-25 19:47:40 +0200651/* Per-page copy function for the shmem pwrite fastpath.
652 * Flushes invalid cachelines before writing to the target if
653 * needs_clflush_before is set and flushes out any written cachelines after
654 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700655static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200656shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
657 char __user *user_data,
658 bool page_do_bit17_swizzling,
659 bool needs_clflush_before,
660 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700661{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200662 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700663 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700664
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200665 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200666 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700667
Daniel Vetterd174bd62012-03-25 19:47:40 +0200668 vaddr = kmap_atomic(page);
669 if (needs_clflush_before)
670 drm_clflush_virt_range(vaddr + shmem_page_offset,
671 page_length);
672 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
673 user_data,
674 page_length);
675 if (needs_clflush_after)
676 drm_clflush_virt_range(vaddr + shmem_page_offset,
677 page_length);
678 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700679
680 return ret;
681}
682
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683/* Only difference to the fast-path function is that this can handle bit17
684 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700685static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200686shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
687 char __user *user_data,
688 bool page_do_bit17_swizzling,
689 bool needs_clflush_before,
690 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700691{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 char *vaddr;
693 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700694
Daniel Vetterd174bd62012-03-25 19:47:40 +0200695 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200696 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200697 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
698 page_length,
699 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200700 if (page_do_bit17_swizzling)
701 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100702 user_data,
703 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200704 else
705 ret = __copy_from_user(vaddr + shmem_page_offset,
706 user_data,
707 page_length);
708 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200709 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
710 page_length,
711 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200712 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100713
Daniel Vetterd174bd62012-03-25 19:47:40 +0200714 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700715}
716
Eric Anholt40123c12009-03-09 13:42:30 -0700717static int
Daniel Vettere244a442012-03-25 19:47:28 +0200718i915_gem_shmem_pwrite(struct drm_device *dev,
719 struct drm_i915_gem_object *obj,
720 struct drm_i915_gem_pwrite *args,
721 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700722{
Chris Wilson05394f32010-11-08 19:18:58 +0000723 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700724 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100725 loff_t offset;
726 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100727 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100728 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200729 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200730 int needs_clflush_after = 0;
731 int needs_clflush_before = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200732 int release_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700733
Daniel Vetter8c599672011-12-14 13:57:31 +0100734 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700735 remain = args->size;
736
Daniel Vetter8c599672011-12-14 13:57:31 +0100737 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700738
Daniel Vetter58642882012-03-25 19:47:37 +0200739 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
740 /* If we're not in the cpu write domain, set ourself into the gtt
741 * write domain and manually flush cachelines (if required). This
742 * optimizes for the case when the gpu will use the data
743 * right away and we therefore have to clflush anyway. */
744 if (obj->cache_level == I915_CACHE_NONE)
745 needs_clflush_after = 1;
746 ret = i915_gem_object_set_to_gtt_domain(obj, true);
747 if (ret)
748 return ret;
749 }
750 /* Same trick applies for invalidate partially written cachelines before
751 * writing. */
752 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
753 && obj->cache_level == I915_CACHE_NONE)
754 needs_clflush_before = 1;
755
Eric Anholt40123c12009-03-09 13:42:30 -0700756 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000757 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700758
759 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100760 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200761 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100762
Eric Anholt40123c12009-03-09 13:42:30 -0700763 /* Operation in this page
764 *
Eric Anholt40123c12009-03-09 13:42:30 -0700765 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700766 * page_length = bytes to copy for this page
767 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100768 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700769
770 page_length = remain;
771 if ((shmem_page_offset + page_length) > PAGE_SIZE)
772 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700773
Daniel Vetter58642882012-03-25 19:47:37 +0200774 /* If we don't overwrite a cacheline completely we need to be
775 * careful to have up-to-date data by first clflushing. Don't
776 * overcomplicate things and flush the entire patch. */
777 partial_cacheline_write = needs_clflush_before &&
778 ((shmem_page_offset | page_length)
779 & (boot_cpu_data.x86_clflush_size - 1));
780
Daniel Vetter692a5762012-03-25 19:47:34 +0200781 if (obj->pages) {
782 page = obj->pages[offset >> PAGE_SHIFT];
783 release_page = 0;
784 } else {
785 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
786 if (IS_ERR(page)) {
787 ret = PTR_ERR(page);
788 goto out;
789 }
790 release_page = 1;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100791 }
792
Daniel Vetter8c599672011-12-14 13:57:31 +0100793 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
794 (page_to_phys(page) & (1 << 17)) != 0;
795
Daniel Vetterd174bd62012-03-25 19:47:40 +0200796 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
797 user_data, page_do_bit17_swizzling,
798 partial_cacheline_write,
799 needs_clflush_after);
800 if (ret == 0)
801 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700802
Daniel Vettere244a442012-03-25 19:47:28 +0200803 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200804 page_cache_get(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200805 mutex_unlock(&dev->struct_mutex);
806
Daniel Vetterd174bd62012-03-25 19:47:40 +0200807 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
808 user_data, page_do_bit17_swizzling,
809 partial_cacheline_write,
810 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700811
Daniel Vettere244a442012-03-25 19:47:28 +0200812 mutex_lock(&dev->struct_mutex);
Daniel Vetter692a5762012-03-25 19:47:34 +0200813 page_cache_release(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200814next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100815 set_page_dirty(page);
816 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200817 if (release_page)
818 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100819
Daniel Vetter8c599672011-12-14 13:57:31 +0100820 if (ret) {
821 ret = -EFAULT;
822 goto out;
823 }
824
Eric Anholt40123c12009-03-09 13:42:30 -0700825 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100826 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700827 offset += page_length;
828 }
829
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100830out:
Daniel Vettere244a442012-03-25 19:47:28 +0200831 if (hit_slowpath) {
832 /* Fixup: Kill any reinstated backing storage pages */
833 if (obj->madv == __I915_MADV_PURGED)
834 i915_gem_object_truncate(obj);
835 /* and flush dirty cachelines in case the object isn't in the cpu write
836 * domain anymore. */
837 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
838 i915_gem_clflush_object(obj);
839 intel_gtt_chipset_flush();
840 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100841 }
Eric Anholt40123c12009-03-09 13:42:30 -0700842
Daniel Vetter58642882012-03-25 19:47:37 +0200843 if (needs_clflush_after)
844 intel_gtt_chipset_flush();
845
Eric Anholt40123c12009-03-09 13:42:30 -0700846 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700847}
848
849/**
850 * Writes data to the object referenced by handle.
851 *
852 * On error, the contents of the buffer that were to be modified are undefined.
853 */
854int
855i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100856 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700857{
858 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000859 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000860 int ret;
861
862 if (args->size == 0)
863 return 0;
864
865 if (!access_ok(VERIFY_READ,
866 (char __user *)(uintptr_t)args->data_ptr,
867 args->size))
868 return -EFAULT;
869
Daniel Vetterf56f8212012-03-25 19:47:41 +0200870 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
871 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000872 if (ret)
873 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700874
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100875 ret = i915_mutex_lock_interruptible(dev);
876 if (ret)
877 return ret;
878
Chris Wilson05394f32010-11-08 19:18:58 +0000879 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000880 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100881 ret = -ENOENT;
882 goto unlock;
883 }
Eric Anholt673a3942008-07-30 12:06:12 -0700884
Chris Wilson7dcd2492010-09-26 20:21:44 +0100885 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000886 if (args->offset > obj->base.size ||
887 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100888 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100889 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100890 }
891
Daniel Vetter1286ff72012-05-10 15:25:09 +0200892 /* prime objects have no backing filp to GEM pread/pwrite
893 * pages from.
894 */
895 if (!obj->base.filp) {
896 ret = -EINVAL;
897 goto out;
898 }
899
Chris Wilsondb53a302011-02-03 11:57:46 +0000900 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
901
Daniel Vetter935aaa62012-03-25 19:47:35 +0200902 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700903 /* We can only do the GTT pwrite on untiled buffers, as otherwise
904 * it would end up going through the fenced access, and we'll get
905 * different detiling behavior between reading and writing.
906 * pread/pwrite currently are reading and writing from the CPU
907 * perspective, requiring manual detiling by the client.
908 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100909 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100910 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100911 goto out;
912 }
913
914 if (obj->gtt_space &&
Daniel Vetter3ae53782012-03-25 19:47:33 +0200915 obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200916 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetterffc62972012-03-25 19:47:38 +0200917 obj->map_and_fenceable &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100918 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100919 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200920 /* Note that the gtt paths might fail with non-page-backed user
921 * pointers (e.g. gtt mappings when moving data between
922 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700923 }
Eric Anholt673a3942008-07-30 12:06:12 -0700924
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100925 if (ret == -EFAULT)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200926 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100927
Chris Wilson35b62a82010-09-26 20:23:38 +0100928out:
Chris Wilson05394f32010-11-08 19:18:58 +0000929 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100930unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100931 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700932 return ret;
933}
934
935/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800936 * Called when user space prepares to use an object with the CPU, either
937 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700938 */
939int
940i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000941 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700942{
943 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000944 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800945 uint32_t read_domains = args->read_domains;
946 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700947 int ret;
948
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800949 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +0100950 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800951 return -EINVAL;
952
Chris Wilson21d509e2009-06-06 09:46:02 +0100953 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800954 return -EINVAL;
955
956 /* Having something in the write domain implies it's in the read
957 * domain, and only that read domain. Enforce that in the request.
958 */
959 if (write_domain != 0 && read_domains != write_domain)
960 return -EINVAL;
961
Chris Wilson76c1dec2010-09-25 11:22:51 +0100962 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100963 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100964 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700965
Chris Wilson05394f32010-11-08 19:18:58 +0000966 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000967 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100968 ret = -ENOENT;
969 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100970 }
Jesse Barnes652c3932009-08-17 13:31:43 -0700971
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800972 if (read_domains & I915_GEM_DOMAIN_GTT) {
973 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -0800974
975 /* Silently promote "you're not bound, there was nothing to do"
976 * to success, since the client was just asking us to
977 * make sure everything was done.
978 */
979 if (ret == -EINVAL)
980 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800981 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -0800982 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800983 }
984
Chris Wilson05394f32010-11-08 19:18:58 +0000985 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100986unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700987 mutex_unlock(&dev->struct_mutex);
988 return ret;
989}
990
991/**
992 * Called when user space has done writes to this buffer
993 */
994int
995i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000996 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700997{
998 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000999 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001000 int ret = 0;
1001
Chris Wilson76c1dec2010-09-25 11:22:51 +01001002 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001003 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001004 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001005
Chris Wilson05394f32010-11-08 19:18:58 +00001006 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001007 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001008 ret = -ENOENT;
1009 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001010 }
1011
Eric Anholt673a3942008-07-30 12:06:12 -07001012 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001013 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001014 i915_gem_object_flush_cpu_write_domain(obj);
1015
Chris Wilson05394f32010-11-08 19:18:58 +00001016 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001017unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001018 mutex_unlock(&dev->struct_mutex);
1019 return ret;
1020}
1021
1022/**
1023 * Maps the contents of an object, returning the address it is mapped
1024 * into.
1025 *
1026 * While the mapping holds a reference on the contents of the object, it doesn't
1027 * imply a ref on the object itself.
1028 */
1029int
1030i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001031 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001032{
1033 struct drm_i915_gem_mmap *args = data;
1034 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001035 unsigned long addr;
1036
Chris Wilson05394f32010-11-08 19:18:58 +00001037 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001038 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001039 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001040
Daniel Vetter1286ff72012-05-10 15:25:09 +02001041 /* prime objects have no backing filp to GEM mmap
1042 * pages from.
1043 */
1044 if (!obj->filp) {
1045 drm_gem_object_unreference_unlocked(obj);
1046 return -EINVAL;
1047 }
1048
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001049 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001050 PROT_READ | PROT_WRITE, MAP_SHARED,
1051 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001052 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001053 if (IS_ERR((void *)addr))
1054 return addr;
1055
1056 args->addr_ptr = (uint64_t) addr;
1057
1058 return 0;
1059}
1060
Jesse Barnesde151cf2008-11-12 10:03:55 -08001061/**
1062 * i915_gem_fault - fault a page into the GTT
1063 * vma: VMA in question
1064 * vmf: fault info
1065 *
1066 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1067 * from userspace. The fault handler takes care of binding the object to
1068 * the GTT (if needed), allocating and programming a fence register (again,
1069 * only if needed based on whether the old reg is still valid or the object
1070 * is tiled) and inserting a new PTE into the faulting process.
1071 *
1072 * Note that the faulting process may involve evicting existing objects
1073 * from the GTT and/or fence registers to make room. So performance may
1074 * suffer if the GTT working set is large or there are few fence registers
1075 * left.
1076 */
1077int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1078{
Chris Wilson05394f32010-11-08 19:18:58 +00001079 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1080 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001081 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001082 pgoff_t page_offset;
1083 unsigned long pfn;
1084 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001085 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001086
1087 /* We don't use vmf->pgoff since that has the fake offset */
1088 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1089 PAGE_SHIFT;
1090
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001091 ret = i915_mutex_lock_interruptible(dev);
1092 if (ret)
1093 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001094
Chris Wilsondb53a302011-02-03 11:57:46 +00001095 trace_i915_gem_object_fault(obj, page_offset, true, write);
1096
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001097 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001098 if (!obj->map_and_fenceable) {
1099 ret = i915_gem_object_unbind(obj);
1100 if (ret)
1101 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001102 }
Chris Wilson05394f32010-11-08 19:18:58 +00001103 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001104 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001105 if (ret)
1106 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001107
Eric Anholte92d03b2011-06-14 16:43:09 -07001108 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1109 if (ret)
1110 goto unlock;
1111 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001112
Daniel Vetter74898d72012-02-15 23:50:22 +01001113 if (!obj->has_global_gtt_mapping)
1114 i915_gem_gtt_bind_object(obj, obj->cache_level);
1115
Chris Wilson06d98132012-04-17 15:31:24 +01001116 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001117 if (ret)
1118 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001119
Chris Wilson05394f32010-11-08 19:18:58 +00001120 if (i915_gem_object_is_inactive(obj))
1121 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001122
Chris Wilson6299f992010-11-24 12:23:44 +00001123 obj->fault_mappable = true;
1124
Chris Wilson05394f32010-11-08 19:18:58 +00001125 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001126 page_offset;
1127
1128 /* Finally, remap it using the new GTT offset */
1129 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001130unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001131 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001132out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001133 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001134 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001135 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001136 /* Give the error handler a chance to run and move the
1137 * objects off the GPU active list. Next time we service the
1138 * fault, we should be able to transition the page into the
1139 * GTT without touching the GPU (and so avoid further
1140 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1141 * with coherency, just lost writes.
1142 */
Chris Wilson045e7692010-11-07 09:18:22 +00001143 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001144 case 0:
1145 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001146 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001147 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001148 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001149 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001150 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001151 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001152 }
1153}
1154
1155/**
Chris Wilson901782b2009-07-10 08:18:50 +01001156 * i915_gem_release_mmap - remove physical page mappings
1157 * @obj: obj in question
1158 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001159 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001160 * relinquish ownership of the pages back to the system.
1161 *
1162 * It is vital that we remove the page mapping if we have mapped a tiled
1163 * object through the GTT and then lose the fence register due to
1164 * resource pressure. Similarly if the object has been moved out of the
1165 * aperture, than pages mapped into userspace must be revoked. Removing the
1166 * mapping will then trigger a page fault on the next user access, allowing
1167 * fixup by i915_gem_fault().
1168 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001169void
Chris Wilson05394f32010-11-08 19:18:58 +00001170i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001171{
Chris Wilson6299f992010-11-24 12:23:44 +00001172 if (!obj->fault_mappable)
1173 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001174
Chris Wilsonf6e47882011-03-20 21:09:12 +00001175 if (obj->base.dev->dev_mapping)
1176 unmap_mapping_range(obj->base.dev->dev_mapping,
1177 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1178 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001179
Chris Wilson6299f992010-11-24 12:23:44 +00001180 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001181}
1182
Chris Wilson92b88ae2010-11-09 11:47:32 +00001183static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001184i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001185{
Chris Wilsone28f8712011-07-18 13:11:49 -07001186 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001187
1188 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001189 tiling_mode == I915_TILING_NONE)
1190 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001191
1192 /* Previous chips need a power-of-two fence region when tiling */
1193 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001194 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001195 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001196 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001197
Chris Wilsone28f8712011-07-18 13:11:49 -07001198 while (gtt_size < size)
1199 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001200
Chris Wilsone28f8712011-07-18 13:11:49 -07001201 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001202}
1203
Jesse Barnesde151cf2008-11-12 10:03:55 -08001204/**
1205 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1206 * @obj: object to check
1207 *
1208 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001209 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001210 */
1211static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001212i915_gem_get_gtt_alignment(struct drm_device *dev,
1213 uint32_t size,
1214 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001215{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001216 /*
1217 * Minimum alignment is 4k (GTT page size), but might be greater
1218 * if a fence register is needed for the object.
1219 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001220 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001221 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001222 return 4096;
1223
1224 /*
1225 * Previous chips need to be aligned to the size of the smallest
1226 * fence register that can contain the object.
1227 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001228 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001229}
1230
Daniel Vetter5e783302010-11-14 22:32:36 +01001231/**
1232 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1233 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001234 * @dev: the device
1235 * @size: size of the object
1236 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001237 *
1238 * Return the required GTT alignment for an object, only taking into account
1239 * unfenced tiled surface requirements.
1240 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001241uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001242i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1243 uint32_t size,
1244 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001245{
Daniel Vetter5e783302010-11-14 22:32:36 +01001246 /*
1247 * Minimum alignment is 4k (GTT page size) for sane hw.
1248 */
1249 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001250 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001251 return 4096;
1252
Chris Wilsone28f8712011-07-18 13:11:49 -07001253 /* Previous hardware however needs to be aligned to a power-of-two
1254 * tile height. The simplest method for determining this is to reuse
1255 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001256 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001257 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001258}
1259
Jesse Barnesde151cf2008-11-12 10:03:55 -08001260int
Dave Airlieff72145b2011-02-07 12:16:14 +10001261i915_gem_mmap_gtt(struct drm_file *file,
1262 struct drm_device *dev,
1263 uint32_t handle,
1264 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001265{
Chris Wilsonda761a62010-10-27 17:37:08 +01001266 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001267 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001268 int ret;
1269
Chris Wilson76c1dec2010-09-25 11:22:51 +01001270 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001271 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001272 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001273
Dave Airlieff72145b2011-02-07 12:16:14 +10001274 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001275 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001276 ret = -ENOENT;
1277 goto unlock;
1278 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001279
Chris Wilson05394f32010-11-08 19:18:58 +00001280 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001281 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001282 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001283 }
1284
Chris Wilson05394f32010-11-08 19:18:58 +00001285 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001286 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001287 ret = -EINVAL;
1288 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001289 }
1290
Chris Wilson05394f32010-11-08 19:18:58 +00001291 if (!obj->base.map_list.map) {
Rob Clarkb464e9a2011-08-10 08:09:08 -05001292 ret = drm_gem_create_mmap_offset(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001293 if (ret)
1294 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001295 }
1296
Dave Airlieff72145b2011-02-07 12:16:14 +10001297 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001298
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001299out:
Chris Wilson05394f32010-11-08 19:18:58 +00001300 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001301unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001302 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001303 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001304}
1305
Dave Airlieff72145b2011-02-07 12:16:14 +10001306/**
1307 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1308 * @dev: DRM device
1309 * @data: GTT mapping ioctl data
1310 * @file: GEM object info
1311 *
1312 * Simply returns the fake offset to userspace so it can mmap it.
1313 * The mmap call will end up in drm_gem_mmap(), which will set things
1314 * up so we can get faults in the handler above.
1315 *
1316 * The fault handler will take care of binding the object into the GTT
1317 * (since it may have been evicted to make room for something), allocating
1318 * a fence register, and mapping the appropriate aperture address into
1319 * userspace.
1320 */
1321int
1322i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1323 struct drm_file *file)
1324{
1325 struct drm_i915_gem_mmap_gtt *args = data;
1326
Dave Airlieff72145b2011-02-07 12:16:14 +10001327 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1328}
1329
Daniel Vetter1286ff72012-05-10 15:25:09 +02001330int
Chris Wilson05394f32010-11-08 19:18:58 +00001331i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001332 gfp_t gfpmask)
1333{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001334 int page_count, i;
1335 struct address_space *mapping;
1336 struct inode *inode;
1337 struct page *page;
1338
Daniel Vetter1286ff72012-05-10 15:25:09 +02001339 if (obj->pages || obj->sg_table)
1340 return 0;
1341
Chris Wilsone5281cc2010-10-28 13:45:36 +01001342 /* Get the list of pages out of our struct file. They'll be pinned
1343 * at this point until we release them.
1344 */
Chris Wilson05394f32010-11-08 19:18:58 +00001345 page_count = obj->base.size / PAGE_SIZE;
1346 BUG_ON(obj->pages != NULL);
1347 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1348 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001349 return -ENOMEM;
1350
Chris Wilson05394f32010-11-08 19:18:58 +00001351 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001352 mapping = inode->i_mapping;
Hugh Dickins5949eac2011-06-27 16:18:18 -07001353 gfpmask |= mapping_gfp_mask(mapping);
1354
Chris Wilsone5281cc2010-10-28 13:45:36 +01001355 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07001356 page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001357 if (IS_ERR(page))
1358 goto err_pages;
1359
Chris Wilson05394f32010-11-08 19:18:58 +00001360 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001361 }
1362
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001363 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001364 i915_gem_object_do_bit_17_swizzle(obj);
1365
1366 return 0;
1367
1368err_pages:
1369 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001370 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001371
Chris Wilson05394f32010-11-08 19:18:58 +00001372 drm_free_large(obj->pages);
1373 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001374 return PTR_ERR(page);
1375}
1376
Chris Wilson5cdf5882010-09-27 15:51:07 +01001377static void
Chris Wilson05394f32010-11-08 19:18:58 +00001378i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001379{
Chris Wilson05394f32010-11-08 19:18:58 +00001380 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001381 int i;
1382
Daniel Vetter1286ff72012-05-10 15:25:09 +02001383 if (!obj->pages)
1384 return;
1385
Chris Wilson05394f32010-11-08 19:18:58 +00001386 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001387
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001388 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001389 i915_gem_object_save_bit_17_swizzle(obj);
1390
Chris Wilson05394f32010-11-08 19:18:58 +00001391 if (obj->madv == I915_MADV_DONTNEED)
1392 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001393
1394 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001395 if (obj->dirty)
1396 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001397
Chris Wilson05394f32010-11-08 19:18:58 +00001398 if (obj->madv == I915_MADV_WILLNEED)
1399 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001400
Chris Wilson05394f32010-11-08 19:18:58 +00001401 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001402 }
Chris Wilson05394f32010-11-08 19:18:58 +00001403 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001404
Chris Wilson05394f32010-11-08 19:18:58 +00001405 drm_free_large(obj->pages);
1406 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001407}
1408
Chris Wilson54cf91d2010-11-25 18:00:26 +00001409void
Chris Wilson05394f32010-11-08 19:18:58 +00001410i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001411 struct intel_ring_buffer *ring,
1412 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001413{
Chris Wilson05394f32010-11-08 19:18:58 +00001414 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001415 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001416
Zou Nan hai852835f2010-05-21 09:08:56 +08001417 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001418 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001419
1420 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001421 if (!obj->active) {
1422 drm_gem_object_reference(&obj->base);
1423 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001424 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001425
Eric Anholt673a3942008-07-30 12:06:12 -07001426 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001427 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1428 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001429
Chris Wilson05394f32010-11-08 19:18:58 +00001430 obj->last_rendering_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001431
Chris Wilsoncaea7472010-11-12 13:53:37 +00001432 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001433 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001434
Chris Wilson7dd49062012-03-21 10:48:18 +00001435 /* Bump MRU to take account of the delayed flush */
1436 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1437 struct drm_i915_fence_reg *reg;
1438
1439 reg = &dev_priv->fence_regs[obj->fence_reg];
1440 list_move_tail(&reg->lru_list,
1441 &dev_priv->mm.fence_list);
1442 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001443 }
1444}
1445
1446static void
1447i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1448{
1449 list_del_init(&obj->ring_list);
1450 obj->last_rendering_seqno = 0;
Daniel Vetter15a13bb2012-04-12 01:27:57 +02001451 obj->last_fenced_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001452}
1453
Eric Anholtce44b0e2008-11-06 16:00:31 -08001454static void
Chris Wilson05394f32010-11-08 19:18:58 +00001455i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001456{
Chris Wilson05394f32010-11-08 19:18:58 +00001457 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001458 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001459
Chris Wilson05394f32010-11-08 19:18:58 +00001460 BUG_ON(!obj->active);
1461 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001462
1463 i915_gem_object_move_off_active(obj);
1464}
1465
1466static void
1467i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1468{
1469 struct drm_device *dev = obj->base.dev;
1470 struct drm_i915_private *dev_priv = dev->dev_private;
1471
Chris Wilson1b502472012-04-24 15:47:30 +01001472 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001473
1474 BUG_ON(!list_empty(&obj->gpu_write_list));
1475 BUG_ON(!obj->active);
1476 obj->ring = NULL;
1477
1478 i915_gem_object_move_off_active(obj);
1479 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001480
1481 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001482 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001483 drm_gem_object_unreference(&obj->base);
1484
1485 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001486}
Eric Anholt673a3942008-07-30 12:06:12 -07001487
Chris Wilson963b4832009-09-20 23:03:54 +01001488/* Immediately discard the backing storage */
1489static void
Chris Wilson05394f32010-11-08 19:18:58 +00001490i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001491{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001492 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001493
Chris Wilsonae9fed62010-08-07 11:01:30 +01001494 /* Our goal here is to return as much of the memory as
1495 * is possible back to the system as we are called from OOM.
1496 * To do this we must instruct the shmfs to drop all of its
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001497 * backing pages, *now*.
Chris Wilsonae9fed62010-08-07 11:01:30 +01001498 */
Chris Wilson05394f32010-11-08 19:18:58 +00001499 inode = obj->base.filp->f_path.dentry->d_inode;
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001500 shmem_truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001501
Chris Wilsona14917e2012-02-24 21:13:38 +00001502 if (obj->base.map_list.map)
1503 drm_gem_free_mmap_offset(&obj->base);
1504
Chris Wilson05394f32010-11-08 19:18:58 +00001505 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001506}
1507
1508static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001509i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001510{
Chris Wilson05394f32010-11-08 19:18:58 +00001511 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001512}
1513
Eric Anholt673a3942008-07-30 12:06:12 -07001514static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001515i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1516 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001517{
Chris Wilson05394f32010-11-08 19:18:58 +00001518 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001519
Chris Wilson05394f32010-11-08 19:18:58 +00001520 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001521 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001522 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001523 if (obj->base.write_domain & flush_domains) {
1524 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001525
Chris Wilson05394f32010-11-08 19:18:58 +00001526 obj->base.write_domain = 0;
1527 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001528 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001529 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001530
Daniel Vetter63560392010-02-19 11:51:59 +01001531 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001532 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001533 old_write_domain);
1534 }
1535 }
1536}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001537
Daniel Vetter53d227f2012-01-25 16:32:49 +01001538static u32
1539i915_gem_get_seqno(struct drm_device *dev)
1540{
1541 drm_i915_private_t *dev_priv = dev->dev_private;
1542 u32 seqno = dev_priv->next_seqno;
1543
1544 /* reserve 0 for non-seqno */
1545 if (++dev_priv->next_seqno == 0)
1546 dev_priv->next_seqno = 1;
1547
1548 return seqno;
1549}
1550
1551u32
1552i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1553{
1554 if (ring->outstanding_lazy_request == 0)
1555 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1556
1557 return ring->outstanding_lazy_request;
1558}
1559
Chris Wilson3cce4692010-10-27 16:11:02 +01001560int
Chris Wilsondb53a302011-02-03 11:57:46 +00001561i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001562 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001563 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001564{
Chris Wilsondb53a302011-02-03 11:57:46 +00001565 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001566 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001567 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001568 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001569 int ret;
1570
1571 BUG_ON(request == NULL);
Daniel Vetter53d227f2012-01-25 16:32:49 +01001572 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001573
Chris Wilsona71d8d92012-02-15 11:25:36 +00001574 /* Record the position of the start of the request so that
1575 * should we detect the updated seqno part-way through the
1576 * GPU processing the request, we never over-estimate the
1577 * position of the head.
1578 */
1579 request_ring_position = intel_ring_get_tail(ring);
1580
Chris Wilson3cce4692010-10-27 16:11:02 +01001581 ret = ring->add_request(ring, &seqno);
1582 if (ret)
1583 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001584
Chris Wilsondb53a302011-02-03 11:57:46 +00001585 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001586
1587 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001588 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001589 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001590 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001591 was_empty = list_empty(&ring->request_list);
1592 list_add_tail(&request->list, &ring->request_list);
1593
Chris Wilsondb53a302011-02-03 11:57:46 +00001594 if (file) {
1595 struct drm_i915_file_private *file_priv = file->driver_priv;
1596
Chris Wilson1c255952010-09-26 11:03:27 +01001597 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001598 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001599 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001600 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001601 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001602 }
Eric Anholt673a3942008-07-30 12:06:12 -07001603
Daniel Vetter5391d0c2012-01-25 14:03:57 +01001604 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00001605
Ben Gamarif65d9422009-09-14 17:48:44 -04001606 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001607 if (i915_enable_hangcheck) {
1608 mod_timer(&dev_priv->hangcheck_timer,
1609 jiffies +
1610 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1611 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001612 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001613 queue_delayed_work(dev_priv->wq,
1614 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001615 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001616 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001617}
1618
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001619static inline void
1620i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001621{
Chris Wilson1c255952010-09-26 11:03:27 +01001622 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001623
Chris Wilson1c255952010-09-26 11:03:27 +01001624 if (!file_priv)
1625 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001626
Chris Wilson1c255952010-09-26 11:03:27 +01001627 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001628 if (request->file_priv) {
1629 list_del(&request->client_list);
1630 request->file_priv = NULL;
1631 }
Chris Wilson1c255952010-09-26 11:03:27 +01001632 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001633}
1634
Chris Wilsondfaae392010-09-22 10:31:52 +01001635static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1636 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001637{
Chris Wilsondfaae392010-09-22 10:31:52 +01001638 while (!list_empty(&ring->request_list)) {
1639 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001640
Chris Wilsondfaae392010-09-22 10:31:52 +01001641 request = list_first_entry(&ring->request_list,
1642 struct drm_i915_gem_request,
1643 list);
1644
1645 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001646 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001647 kfree(request);
1648 }
1649
1650 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001651 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001652
Chris Wilson05394f32010-11-08 19:18:58 +00001653 obj = list_first_entry(&ring->active_list,
1654 struct drm_i915_gem_object,
1655 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001656
Chris Wilson05394f32010-11-08 19:18:58 +00001657 obj->base.write_domain = 0;
1658 list_del_init(&obj->gpu_write_list);
1659 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001660 }
Eric Anholt673a3942008-07-30 12:06:12 -07001661}
1662
Chris Wilson312817a2010-11-22 11:50:11 +00001663static void i915_gem_reset_fences(struct drm_device *dev)
1664{
1665 struct drm_i915_private *dev_priv = dev->dev_private;
1666 int i;
1667
Daniel Vetter4b9de732011-10-09 21:52:02 +02001668 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00001669 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001670
Chris Wilsonada726c2012-04-17 15:31:32 +01001671 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001672
Chris Wilsonada726c2012-04-17 15:31:32 +01001673 if (reg->obj)
1674 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001675
Chris Wilsonada726c2012-04-17 15:31:32 +01001676 reg->pin_count = 0;
1677 reg->obj = NULL;
1678 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001679 }
Chris Wilsonada726c2012-04-17 15:31:32 +01001680
1681 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001682}
1683
Chris Wilson069efc12010-09-30 16:53:18 +01001684void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001685{
Chris Wilsondfaae392010-09-22 10:31:52 +01001686 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001687 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01001688 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001689 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001690
Chris Wilsonb4519512012-05-11 14:29:30 +01001691 for_each_ring(ring, dev_priv, i)
1692 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01001693
1694 /* Remove anything from the flushing lists. The GPU cache is likely
1695 * to be lost on reset along with the data, so simply move the
1696 * lost bo to the inactive list.
1697 */
1698 while (!list_empty(&dev_priv->mm.flushing_list)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001699 obj = list_first_entry(&dev_priv->mm.flushing_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001700 struct drm_i915_gem_object,
1701 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001702
Chris Wilson05394f32010-11-08 19:18:58 +00001703 obj->base.write_domain = 0;
1704 list_del_init(&obj->gpu_write_list);
1705 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001706 }
Chris Wilson9375e442010-09-19 12:21:28 +01001707
Chris Wilsondfaae392010-09-22 10:31:52 +01001708 /* Move everything out of the GPU domains to ensure we do any
1709 * necessary invalidation upon reuse.
1710 */
Chris Wilson05394f32010-11-08 19:18:58 +00001711 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001712 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001713 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001714 {
Chris Wilson05394f32010-11-08 19:18:58 +00001715 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001716 }
Chris Wilson069efc12010-09-30 16:53:18 +01001717
1718 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001719 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001720}
1721
1722/**
1723 * This function clears the request list as sequence numbers are passed.
1724 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001725void
Chris Wilsondb53a302011-02-03 11:57:46 +00001726i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001727{
Eric Anholt673a3942008-07-30 12:06:12 -07001728 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001729 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001730
Chris Wilsondb53a302011-02-03 11:57:46 +00001731 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001732 return;
1733
Chris Wilsondb53a302011-02-03 11:57:46 +00001734 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001735
Chris Wilson78501ea2010-10-27 12:18:21 +01001736 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001737
Chris Wilson076e2c02011-01-21 10:07:18 +00001738 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001739 if (seqno >= ring->sync_seqno[i])
1740 ring->sync_seqno[i] = 0;
1741
Zou Nan hai852835f2010-05-21 09:08:56 +08001742 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001743 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001744
Zou Nan hai852835f2010-05-21 09:08:56 +08001745 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001746 struct drm_i915_gem_request,
1747 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001748
Chris Wilsondfaae392010-09-22 10:31:52 +01001749 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001750 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001751
Chris Wilsondb53a302011-02-03 11:57:46 +00001752 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001753 /* We know the GPU must have read the request to have
1754 * sent us the seqno + interrupt, so use the position
1755 * of tail of the request to update the last known position
1756 * of the GPU head.
1757 */
1758 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001759
1760 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001761 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001762 kfree(request);
1763 }
1764
1765 /* Move any buffers on the active list that are no longer referenced
1766 * by the ringbuffer to the flushing/inactive lists as appropriate.
1767 */
1768 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001769 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001770
Akshay Joshi0206e352011-08-16 15:34:10 -04001771 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001772 struct drm_i915_gem_object,
1773 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001774
Chris Wilson05394f32010-11-08 19:18:58 +00001775 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001776 break;
1777
Chris Wilson05394f32010-11-08 19:18:58 +00001778 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001779 i915_gem_object_move_to_flushing(obj);
1780 else
1781 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001782 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001783
Chris Wilsondb53a302011-02-03 11:57:46 +00001784 if (unlikely(ring->trace_irq_seqno &&
1785 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001786 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001787 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001788 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001789
Chris Wilsondb53a302011-02-03 11:57:46 +00001790 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001791}
1792
1793void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001794i915_gem_retire_requests(struct drm_device *dev)
1795{
1796 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001797 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001798 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001799
Chris Wilsonb4519512012-05-11 14:29:30 +01001800 for_each_ring(ring, dev_priv, i)
1801 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001802}
1803
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001804static void
Eric Anholt673a3942008-07-30 12:06:12 -07001805i915_gem_retire_work_handler(struct work_struct *work)
1806{
1807 drm_i915_private_t *dev_priv;
1808 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01001809 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00001810 bool idle;
1811 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001812
1813 dev_priv = container_of(work, drm_i915_private_t,
1814 mm.retire_work.work);
1815 dev = dev_priv->dev;
1816
Chris Wilson891b48c2010-09-29 12:26:37 +01001817 /* Come back later if the device is busy... */
1818 if (!mutex_trylock(&dev->struct_mutex)) {
1819 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1820 return;
1821 }
1822
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001823 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001824
Chris Wilson0a587052011-01-09 21:05:44 +00001825 /* Send a periodic flush down the ring so we don't hold onto GEM
1826 * objects indefinitely.
1827 */
1828 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01001829 for_each_ring(ring, dev_priv, i) {
Chris Wilson0a587052011-01-09 21:05:44 +00001830 if (!list_empty(&ring->gpu_write_list)) {
1831 struct drm_i915_gem_request *request;
1832 int ret;
1833
Chris Wilsondb53a302011-02-03 11:57:46 +00001834 ret = i915_gem_flush_ring(ring,
1835 0, I915_GEM_GPU_DOMAINS);
Chris Wilson0a587052011-01-09 21:05:44 +00001836 request = kzalloc(sizeof(*request), GFP_KERNEL);
1837 if (ret || request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00001838 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00001839 kfree(request);
1840 }
1841
1842 idle &= list_empty(&ring->request_list);
1843 }
1844
1845 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001846 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00001847
Eric Anholt673a3942008-07-30 12:06:12 -07001848 mutex_unlock(&dev->struct_mutex);
1849}
1850
Ben Widawskyb4aca012012-04-25 20:50:12 -07001851static int
1852i915_gem_check_wedge(struct drm_i915_private *dev_priv)
1853{
1854 BUG_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
1855
1856 if (atomic_read(&dev_priv->mm.wedged)) {
1857 struct completion *x = &dev_priv->error_completion;
1858 bool recovery_complete;
1859 unsigned long flags;
1860
1861 /* Give the error handler a chance to run. */
1862 spin_lock_irqsave(&x->wait.lock, flags);
1863 recovery_complete = x->done > 0;
1864 spin_unlock_irqrestore(&x->wait.lock, flags);
1865
1866 return recovery_complete ? -EIO : -EAGAIN;
1867 }
1868
1869 return 0;
1870}
1871
1872/*
1873 * Compare seqno against outstanding lazy request. Emit a request if they are
1874 * equal.
1875 */
1876static int
1877i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
1878{
1879 int ret = 0;
1880
1881 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1882
1883 if (seqno == ring->outstanding_lazy_request) {
1884 struct drm_i915_gem_request *request;
1885
1886 request = kzalloc(sizeof(*request), GFP_KERNEL);
1887 if (request == NULL)
1888 return -ENOMEM;
1889
1890 ret = i915_add_request(ring, NULL, request);
1891 if (ret) {
1892 kfree(request);
1893 return ret;
1894 }
1895
1896 BUG_ON(seqno != request->seqno);
1897 }
1898
1899 return ret;
1900}
1901
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001902static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1903 bool interruptible)
1904{
1905 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1906 int ret = 0;
1907
1908 if (i915_seqno_passed(ring->get_seqno(ring), seqno))
1909 return 0;
1910
1911 trace_i915_gem_request_wait_begin(ring, seqno);
1912 if (WARN_ON(!ring->irq_get(ring)))
1913 return -ENODEV;
1914
1915#define EXIT_COND \
1916 (i915_seqno_passed(ring->get_seqno(ring), seqno) || \
1917 atomic_read(&dev_priv->mm.wedged))
1918
1919 if (interruptible)
1920 ret = wait_event_interruptible(ring->irq_queue,
1921 EXIT_COND);
1922 else
1923 wait_event(ring->irq_queue, EXIT_COND);
1924
1925 ring->irq_put(ring);
1926 trace_i915_gem_request_wait_end(ring, seqno);
1927#undef EXIT_COND
1928
1929 return ret;
1930}
1931
Chris Wilsondb53a302011-02-03 11:57:46 +00001932/**
1933 * Waits for a sequence number to be signaled, and cleans up the
1934 * request and object lists appropriately for that event.
1935 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001936int
Chris Wilsondb53a302011-02-03 11:57:46 +00001937i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001938 uint32_t seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001939{
Chris Wilsondb53a302011-02-03 11:57:46 +00001940 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001941 int ret = 0;
1942
1943 BUG_ON(seqno == 0);
1944
Ben Widawskyb4aca012012-04-25 20:50:12 -07001945 ret = i915_gem_check_wedge(dev_priv);
1946 if (ret)
1947 return ret;
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001948
Ben Widawskyb4aca012012-04-25 20:50:12 -07001949 ret = i915_gem_check_olr(ring, seqno);
1950 if (ret)
1951 return ret;
Daniel Vettere35a41d2010-02-11 22:13:59 +01001952
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001953 ret = __wait_seqno(ring, seqno, dev_priv->mm.interruptible);
Ben Gamariba1234d2009-09-14 17:48:47 -04001954 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001955 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07001956
Eric Anholt673a3942008-07-30 12:06:12 -07001957 return ret;
1958}
1959
Daniel Vetter48764bf2009-09-15 22:57:32 +02001960/**
Eric Anholt673a3942008-07-30 12:06:12 -07001961 * Ensures that all rendering to the object has completed and the object is
1962 * safe to unbind from the GTT or access from the CPU.
1963 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001964int
Chris Wilsonce453d82011-02-21 14:43:56 +00001965i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001966{
Eric Anholt673a3942008-07-30 12:06:12 -07001967 int ret;
1968
Eric Anholte47c68e2008-11-14 13:35:19 -08001969 /* This function only exists to support waiting for existing rendering,
1970 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001971 */
Chris Wilson05394f32010-11-08 19:18:58 +00001972 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001973
1974 /* If there is rendering queued on the buffer being evicted, wait for
1975 * it.
1976 */
Chris Wilson05394f32010-11-08 19:18:58 +00001977 if (obj->active) {
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001978 ret = i915_wait_request(obj->ring, obj->last_rendering_seqno);
Chris Wilson2cf34d72010-09-14 13:03:28 +01001979 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07001980 return ret;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001981 i915_gem_retire_requests_ring(obj->ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001982 }
1983
1984 return 0;
1985}
1986
Ben Widawsky5816d642012-04-11 11:18:19 -07001987/**
1988 * i915_gem_object_sync - sync an object to a ring.
1989 *
1990 * @obj: object which may be in use on another ring.
1991 * @to: ring we wish to use the object on. May be NULL.
1992 *
1993 * This code is meant to abstract object synchronization with the GPU.
1994 * Calling with NULL implies synchronizing the object with the CPU
1995 * rather than a particular GPU ring.
1996 *
1997 * Returns 0 if successful, else propagates up the lower layer error.
1998 */
Ben Widawsky2911a352012-04-05 14:47:36 -07001999int
2000i915_gem_object_sync(struct drm_i915_gem_object *obj,
2001 struct intel_ring_buffer *to)
2002{
2003 struct intel_ring_buffer *from = obj->ring;
2004 u32 seqno;
2005 int ret, idx;
2006
2007 if (from == NULL || to == from)
2008 return 0;
2009
Ben Widawsky5816d642012-04-11 11:18:19 -07002010 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Ben Widawsky2911a352012-04-05 14:47:36 -07002011 return i915_gem_object_wait_rendering(obj);
2012
2013 idx = intel_ring_sync_index(from, to);
2014
2015 seqno = obj->last_rendering_seqno;
2016 if (seqno <= from->sync_seqno[idx])
2017 return 0;
2018
Ben Widawskyb4aca012012-04-25 20:50:12 -07002019 ret = i915_gem_check_olr(obj->ring, seqno);
2020 if (ret)
2021 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002022
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002023 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002024 if (!ret)
2025 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002026
Ben Widawskye3a5a222012-04-11 11:18:20 -07002027 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002028}
2029
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002030static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2031{
2032 u32 old_write_domain, old_read_domains;
2033
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002034 /* Act a barrier for all accesses through the GTT */
2035 mb();
2036
2037 /* Force a pagefault for domain tracking on next user access */
2038 i915_gem_release_mmap(obj);
2039
Keith Packardb97c3d92011-06-24 21:02:59 -07002040 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2041 return;
2042
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002043 old_read_domains = obj->base.read_domains;
2044 old_write_domain = obj->base.write_domain;
2045
2046 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2047 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2048
2049 trace_i915_gem_object_change_domain(obj,
2050 old_read_domains,
2051 old_write_domain);
2052}
2053
Eric Anholt673a3942008-07-30 12:06:12 -07002054/**
2055 * Unbinds an object from the GTT aperture.
2056 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002057int
Chris Wilson05394f32010-11-08 19:18:58 +00002058i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002059{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002060 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002061 int ret = 0;
2062
Chris Wilson05394f32010-11-08 19:18:58 +00002063 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002064 return 0;
2065
Chris Wilson05394f32010-11-08 19:18:58 +00002066 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002067 DRM_ERROR("Attempting to unbind pinned buffer\n");
2068 return -EINVAL;
2069 }
2070
Chris Wilsona8198ee2011-04-13 22:04:09 +01002071 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002072 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002073 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002074 /* Continue on if we fail due to EIO, the GPU is hung so we
2075 * should be safe and we need to cleanup or else we might
2076 * cause memory corruption through use-after-free.
2077 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002078
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002079 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002080
2081 /* Move the object to the CPU domain to ensure that
2082 * any possible CPU writes while it's not in the GTT
2083 * are flushed when we go to remap it.
2084 */
2085 if (ret == 0)
2086 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2087 if (ret == -ERESTARTSYS)
2088 return ret;
Chris Wilson812ed4922010-09-30 15:08:57 +01002089 if (ret) {
Chris Wilsona8198ee2011-04-13 22:04:09 +01002090 /* In the event of a disaster, abandon all caches and
2091 * hope for the best.
2092 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002093 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002094 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002095 }
Eric Anholt673a3942008-07-30 12:06:12 -07002096
Daniel Vetter96b47b62009-12-15 17:50:00 +01002097 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002098 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002099 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002100 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002101
Chris Wilsondb53a302011-02-03 11:57:46 +00002102 trace_i915_gem_object_unbind(obj);
2103
Daniel Vetter74898d72012-02-15 23:50:22 +01002104 if (obj->has_global_gtt_mapping)
2105 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002106 if (obj->has_aliasing_ppgtt_mapping) {
2107 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2108 obj->has_aliasing_ppgtt_mapping = 0;
2109 }
Daniel Vetter74163902012-02-15 23:50:21 +01002110 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002111
Chris Wilsone5281cc2010-10-28 13:45:36 +01002112 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002113
Chris Wilson6299f992010-11-24 12:23:44 +00002114 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002115 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002116 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002117 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002118
Chris Wilson05394f32010-11-08 19:18:58 +00002119 drm_mm_put_block(obj->gtt_space);
2120 obj->gtt_space = NULL;
2121 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002122
Chris Wilson05394f32010-11-08 19:18:58 +00002123 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002124 i915_gem_object_truncate(obj);
2125
Chris Wilson8dc17752010-07-23 23:18:51 +01002126 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002127}
2128
Chris Wilson88241782011-01-07 17:09:48 +00002129int
Chris Wilsondb53a302011-02-03 11:57:46 +00002130i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002131 uint32_t invalidate_domains,
2132 uint32_t flush_domains)
2133{
Chris Wilson88241782011-01-07 17:09:48 +00002134 int ret;
2135
Chris Wilson36d527d2011-03-19 22:26:49 +00002136 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2137 return 0;
2138
Chris Wilsondb53a302011-02-03 11:57:46 +00002139 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2140
Chris Wilson88241782011-01-07 17:09:48 +00002141 ret = ring->flush(ring, invalidate_domains, flush_domains);
2142 if (ret)
2143 return ret;
2144
Chris Wilson36d527d2011-03-19 22:26:49 +00002145 if (flush_domains & I915_GEM_GPU_DOMAINS)
2146 i915_gem_process_flushing_list(ring, flush_domains);
2147
Chris Wilson88241782011-01-07 17:09:48 +00002148 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002149}
2150
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002151static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002152{
Chris Wilson88241782011-01-07 17:09:48 +00002153 int ret;
2154
Chris Wilson395b70b2010-10-28 21:28:46 +01002155 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002156 return 0;
2157
Chris Wilson88241782011-01-07 17:09:48 +00002158 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002159 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002160 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002161 if (ret)
2162 return ret;
2163 }
2164
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002165 return i915_wait_request(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002166}
2167
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002168int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002169{
2170 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002171 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002172 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002173
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002174 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002175 for_each_ring(ring, dev_priv, i) {
2176 ret = i915_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002177 if (ret)
2178 return ret;
Chris Wilsonb4519512012-05-11 14:29:30 +01002179
2180 /* Is the device fubar? */
2181 if (WARN_ON(!list_empty(&ring->gpu_write_list)))
2182 return -EBUSY;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002183 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002184
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002185 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002186}
2187
Chris Wilson9ce079e2012-04-17 15:31:30 +01002188static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2189 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002190{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002191 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002192 uint64_t val;
2193
Chris Wilson9ce079e2012-04-17 15:31:30 +01002194 if (obj) {
2195 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002196
Chris Wilson9ce079e2012-04-17 15:31:30 +01002197 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2198 0xfffff000) << 32;
2199 val |= obj->gtt_offset & 0xfffff000;
2200 val |= (uint64_t)((obj->stride / 128) - 1) <<
2201 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002202
Chris Wilson9ce079e2012-04-17 15:31:30 +01002203 if (obj->tiling_mode == I915_TILING_Y)
2204 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2205 val |= I965_FENCE_REG_VALID;
2206 } else
2207 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002208
Chris Wilson9ce079e2012-04-17 15:31:30 +01002209 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2210 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002211}
2212
Chris Wilson9ce079e2012-04-17 15:31:30 +01002213static void i965_write_fence_reg(struct drm_device *dev, int reg,
2214 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002215{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002216 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002217 uint64_t val;
2218
Chris Wilson9ce079e2012-04-17 15:31:30 +01002219 if (obj) {
2220 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002221
Chris Wilson9ce079e2012-04-17 15:31:30 +01002222 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2223 0xfffff000) << 32;
2224 val |= obj->gtt_offset & 0xfffff000;
2225 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2226 if (obj->tiling_mode == I915_TILING_Y)
2227 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2228 val |= I965_FENCE_REG_VALID;
2229 } else
2230 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002231
Chris Wilson9ce079e2012-04-17 15:31:30 +01002232 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2233 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002234}
2235
Chris Wilson9ce079e2012-04-17 15:31:30 +01002236static void i915_write_fence_reg(struct drm_device *dev, int reg,
2237 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002238{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002239 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002240 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002241
Chris Wilson9ce079e2012-04-17 15:31:30 +01002242 if (obj) {
2243 u32 size = obj->gtt_space->size;
2244 int pitch_val;
2245 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002246
Chris Wilson9ce079e2012-04-17 15:31:30 +01002247 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2248 (size & -size) != size ||
2249 (obj->gtt_offset & (size - 1)),
2250 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2251 obj->gtt_offset, obj->map_and_fenceable, size);
2252
2253 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2254 tile_width = 128;
2255 else
2256 tile_width = 512;
2257
2258 /* Note: pitch better be a power of two tile widths */
2259 pitch_val = obj->stride / tile_width;
2260 pitch_val = ffs(pitch_val) - 1;
2261
2262 val = obj->gtt_offset;
2263 if (obj->tiling_mode == I915_TILING_Y)
2264 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2265 val |= I915_FENCE_SIZE_BITS(size);
2266 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2267 val |= I830_FENCE_REG_VALID;
2268 } else
2269 val = 0;
2270
2271 if (reg < 8)
2272 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002273 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002274 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002275
Chris Wilson9ce079e2012-04-17 15:31:30 +01002276 I915_WRITE(reg, val);
2277 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002278}
2279
Chris Wilson9ce079e2012-04-17 15:31:30 +01002280static void i830_write_fence_reg(struct drm_device *dev, int reg,
2281 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002282{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002283 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002284 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002285
Chris Wilson9ce079e2012-04-17 15:31:30 +01002286 if (obj) {
2287 u32 size = obj->gtt_space->size;
2288 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002289
Chris Wilson9ce079e2012-04-17 15:31:30 +01002290 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2291 (size & -size) != size ||
2292 (obj->gtt_offset & (size - 1)),
2293 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2294 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002295
Chris Wilson9ce079e2012-04-17 15:31:30 +01002296 pitch_val = obj->stride / 128;
2297 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002298
Chris Wilson9ce079e2012-04-17 15:31:30 +01002299 val = obj->gtt_offset;
2300 if (obj->tiling_mode == I915_TILING_Y)
2301 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2302 val |= I830_FENCE_SIZE_BITS(size);
2303 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2304 val |= I830_FENCE_REG_VALID;
2305 } else
2306 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002307
Chris Wilson9ce079e2012-04-17 15:31:30 +01002308 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2309 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2310}
2311
2312static void i915_gem_write_fence(struct drm_device *dev, int reg,
2313 struct drm_i915_gem_object *obj)
2314{
2315 switch (INTEL_INFO(dev)->gen) {
2316 case 7:
2317 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2318 case 5:
2319 case 4: i965_write_fence_reg(dev, reg, obj); break;
2320 case 3: i915_write_fence_reg(dev, reg, obj); break;
2321 case 2: i830_write_fence_reg(dev, reg, obj); break;
2322 default: break;
2323 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002324}
2325
Chris Wilson61050802012-04-17 15:31:31 +01002326static inline int fence_number(struct drm_i915_private *dev_priv,
2327 struct drm_i915_fence_reg *fence)
2328{
2329 return fence - dev_priv->fence_regs;
2330}
2331
2332static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2333 struct drm_i915_fence_reg *fence,
2334 bool enable)
2335{
2336 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2337 int reg = fence_number(dev_priv, fence);
2338
2339 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2340
2341 if (enable) {
2342 obj->fence_reg = reg;
2343 fence->obj = obj;
2344 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2345 } else {
2346 obj->fence_reg = I915_FENCE_REG_NONE;
2347 fence->obj = NULL;
2348 list_del_init(&fence->lru_list);
2349 }
2350}
2351
Chris Wilsond9e86c02010-11-10 16:40:20 +00002352static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002353i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002354{
2355 int ret;
2356
2357 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002358 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilson1c293ea2012-04-17 15:31:27 +01002359 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00002360 0, obj->base.write_domain);
2361 if (ret)
2362 return ret;
2363 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002364
2365 obj->fenced_gpu_access = false;
2366 }
2367
Chris Wilson1c293ea2012-04-17 15:31:27 +01002368 if (obj->last_fenced_seqno) {
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002369 ret = i915_wait_request(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002370 if (ret)
2371 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002372
2373 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002374 }
2375
Chris Wilson63256ec2011-01-04 18:42:07 +00002376 /* Ensure that all CPU reads are completed before installing a fence
2377 * and all writes before removing the fence.
2378 */
2379 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2380 mb();
2381
Chris Wilsond9e86c02010-11-10 16:40:20 +00002382 return 0;
2383}
2384
2385int
2386i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2387{
Chris Wilson61050802012-04-17 15:31:31 +01002388 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002389 int ret;
2390
Chris Wilsona360bb12012-04-17 15:31:25 +01002391 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002392 if (ret)
2393 return ret;
2394
Chris Wilson61050802012-04-17 15:31:31 +01002395 if (obj->fence_reg == I915_FENCE_REG_NONE)
2396 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002397
Chris Wilson61050802012-04-17 15:31:31 +01002398 i915_gem_object_update_fence(obj,
2399 &dev_priv->fence_regs[obj->fence_reg],
2400 false);
2401 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002402
2403 return 0;
2404}
2405
2406static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002407i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002408{
Daniel Vetterae3db242010-02-19 11:51:58 +01002409 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002410 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002411 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002412
2413 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002414 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002415 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2416 reg = &dev_priv->fence_regs[i];
2417 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002418 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002419
Chris Wilson1690e1e2011-12-14 13:57:08 +01002420 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002421 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002422 }
2423
Chris Wilsond9e86c02010-11-10 16:40:20 +00002424 if (avail == NULL)
2425 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002426
2427 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002428 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002429 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002430 continue;
2431
Chris Wilson8fe301a2012-04-17 15:31:28 +01002432 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002433 }
2434
Chris Wilson8fe301a2012-04-17 15:31:28 +01002435 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002436}
2437
Jesse Barnesde151cf2008-11-12 10:03:55 -08002438/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002439 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002440 * @obj: object to map through a fence reg
2441 *
2442 * When mapping objects through the GTT, userspace wants to be able to write
2443 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002444 * This function walks the fence regs looking for a free one for @obj,
2445 * stealing one if it can't find any.
2446 *
2447 * It then sets up the reg based on the object's properties: address, pitch
2448 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002449 *
2450 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002451 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002452int
Chris Wilson06d98132012-04-17 15:31:24 +01002453i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002454{
Chris Wilson05394f32010-11-08 19:18:58 +00002455 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002456 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002457 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002458 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002459 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002460
Chris Wilson14415742012-04-17 15:31:33 +01002461 /* Have we updated the tiling parameters upon the object and so
2462 * will need to serialise the write to the associated fence register?
2463 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002464 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002465 ret = i915_gem_object_flush_fence(obj);
2466 if (ret)
2467 return ret;
2468 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002469
Chris Wilsond9e86c02010-11-10 16:40:20 +00002470 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002471 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2472 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002473 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002474 list_move_tail(&reg->lru_list,
2475 &dev_priv->mm.fence_list);
2476 return 0;
2477 }
2478 } else if (enable) {
2479 reg = i915_find_fence_reg(dev);
2480 if (reg == NULL)
2481 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002482
Chris Wilson14415742012-04-17 15:31:33 +01002483 if (reg->obj) {
2484 struct drm_i915_gem_object *old = reg->obj;
2485
2486 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002487 if (ret)
2488 return ret;
2489
Chris Wilson14415742012-04-17 15:31:33 +01002490 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002491 }
Chris Wilson14415742012-04-17 15:31:33 +01002492 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002493 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002494
Chris Wilson14415742012-04-17 15:31:33 +01002495 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002496 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002497
Chris Wilson9ce079e2012-04-17 15:31:30 +01002498 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002499}
2500
2501/**
Eric Anholt673a3942008-07-30 12:06:12 -07002502 * Finds free space in the GTT aperture and binds the object there.
2503 */
2504static int
Chris Wilson05394f32010-11-08 19:18:58 +00002505i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002506 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002507 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002508{
Chris Wilson05394f32010-11-08 19:18:58 +00002509 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002510 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002511 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002512 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002513 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002514 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002515 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002516
Chris Wilson05394f32010-11-08 19:18:58 +00002517 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002518 DRM_ERROR("Attempting to bind a purgeable object\n");
2519 return -EINVAL;
2520 }
2521
Chris Wilsone28f8712011-07-18 13:11:49 -07002522 fence_size = i915_gem_get_gtt_size(dev,
2523 obj->base.size,
2524 obj->tiling_mode);
2525 fence_alignment = i915_gem_get_gtt_alignment(dev,
2526 obj->base.size,
2527 obj->tiling_mode);
2528 unfenced_alignment =
2529 i915_gem_get_unfenced_gtt_alignment(dev,
2530 obj->base.size,
2531 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002532
Eric Anholt673a3942008-07-30 12:06:12 -07002533 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002534 alignment = map_and_fenceable ? fence_alignment :
2535 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002536 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002537 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2538 return -EINVAL;
2539 }
2540
Chris Wilson05394f32010-11-08 19:18:58 +00002541 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002542
Chris Wilson654fc602010-05-27 13:18:21 +01002543 /* If the object is bigger than the entire aperture, reject it early
2544 * before evicting everything in a vain attempt to find space.
2545 */
Chris Wilson05394f32010-11-08 19:18:58 +00002546 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002547 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002548 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2549 return -E2BIG;
2550 }
2551
Eric Anholt673a3942008-07-30 12:06:12 -07002552 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002553 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002554 free_space =
2555 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002556 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002557 dev_priv->mm.gtt_mappable_end,
2558 0);
2559 else
2560 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002561 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002562
2563 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002564 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002565 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002566 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002567 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002568 dev_priv->mm.gtt_mappable_end,
2569 0);
2570 else
Chris Wilson05394f32010-11-08 19:18:58 +00002571 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002572 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002573 }
Chris Wilson05394f32010-11-08 19:18:58 +00002574 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002575 /* If the gtt is empty and we're still having trouble
2576 * fitting our object in, we're out of memory.
2577 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002578 ret = i915_gem_evict_something(dev, size, alignment,
2579 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002580 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002581 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002582
Eric Anholt673a3942008-07-30 12:06:12 -07002583 goto search_free;
2584 }
2585
Chris Wilsone5281cc2010-10-28 13:45:36 +01002586 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002587 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002588 drm_mm_put_block(obj->gtt_space);
2589 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002590
2591 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002592 /* first try to reclaim some memory by clearing the GTT */
2593 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002594 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002595 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002596 if (gfpmask) {
2597 gfpmask = 0;
2598 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002599 }
2600
Chris Wilson809b6332011-01-10 17:33:15 +00002601 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002602 }
2603
2604 goto search_free;
2605 }
2606
Eric Anholt673a3942008-07-30 12:06:12 -07002607 return ret;
2608 }
2609
Daniel Vetter74163902012-02-15 23:50:21 +01002610 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002611 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002612 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002613 drm_mm_put_block(obj->gtt_space);
2614 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002615
Chris Wilson809b6332011-01-10 17:33:15 +00002616 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002617 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002618
2619 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002620 }
Eric Anholt673a3942008-07-30 12:06:12 -07002621
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002622 if (!dev_priv->mm.aliasing_ppgtt)
2623 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002624
Chris Wilson6299f992010-11-24 12:23:44 +00002625 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002626 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002627
Eric Anholt673a3942008-07-30 12:06:12 -07002628 /* Assert that the object is not currently in any GPU domain. As it
2629 * wasn't in the GTT, there shouldn't be any way it could have been in
2630 * a GPU cache
2631 */
Chris Wilson05394f32010-11-08 19:18:58 +00002632 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2633 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002634
Chris Wilson6299f992010-11-24 12:23:44 +00002635 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002636
Daniel Vetter75e9e912010-11-04 17:11:09 +01002637 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002638 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002639 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002640
Daniel Vetter75e9e912010-11-04 17:11:09 +01002641 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002642 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002643
Chris Wilson05394f32010-11-08 19:18:58 +00002644 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002645
Chris Wilsondb53a302011-02-03 11:57:46 +00002646 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002647 return 0;
2648}
2649
2650void
Chris Wilson05394f32010-11-08 19:18:58 +00002651i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002652{
Eric Anholt673a3942008-07-30 12:06:12 -07002653 /* If we don't have a page list set up, then we're not pinned
2654 * to GPU, and we can ignore the cache flush because it'll happen
2655 * again at bind time.
2656 */
Chris Wilson05394f32010-11-08 19:18:58 +00002657 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002658 return;
2659
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002660 /* If the GPU is snooping the contents of the CPU cache,
2661 * we do not need to manually clear the CPU cache lines. However,
2662 * the caches are only snooped when the render cache is
2663 * flushed/invalidated. As we always have to emit invalidations
2664 * and flushes when moving into and out of the RENDER domain, correct
2665 * snooping behaviour occurs naturally as the result of our domain
2666 * tracking.
2667 */
2668 if (obj->cache_level != I915_CACHE_NONE)
2669 return;
2670
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002671 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002672
Chris Wilson05394f32010-11-08 19:18:58 +00002673 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002674}
2675
Eric Anholte47c68e2008-11-14 13:35:19 -08002676/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002677static int
Chris Wilson3619df02010-11-28 15:37:17 +00002678i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002679{
Chris Wilson05394f32010-11-08 19:18:58 +00002680 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002681 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002682
2683 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002684 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002685}
2686
2687/** Flushes the GTT write domain for the object if it's dirty. */
2688static void
Chris Wilson05394f32010-11-08 19:18:58 +00002689i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002690{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002691 uint32_t old_write_domain;
2692
Chris Wilson05394f32010-11-08 19:18:58 +00002693 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002694 return;
2695
Chris Wilson63256ec2011-01-04 18:42:07 +00002696 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002697 * to it immediately go to main memory as far as we know, so there's
2698 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002699 *
2700 * However, we do have to enforce the order so that all writes through
2701 * the GTT land before any writes to the device, such as updates to
2702 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002703 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002704 wmb();
2705
Chris Wilson05394f32010-11-08 19:18:58 +00002706 old_write_domain = obj->base.write_domain;
2707 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002708
2709 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002710 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002711 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002712}
2713
2714/** Flushes the CPU write domain for the object if it's dirty. */
2715static void
Chris Wilson05394f32010-11-08 19:18:58 +00002716i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002717{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002718 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002719
Chris Wilson05394f32010-11-08 19:18:58 +00002720 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002721 return;
2722
2723 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002724 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002725 old_write_domain = obj->base.write_domain;
2726 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002727
2728 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002729 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002730 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002731}
2732
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002733/**
2734 * Moves a single object to the GTT read, and possibly write domain.
2735 *
2736 * This function returns when the move is complete, including waiting on
2737 * flushes to occur.
2738 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002739int
Chris Wilson20217462010-11-23 15:26:33 +00002740i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002741{
Chris Wilson8325a092012-04-24 15:52:35 +01002742 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002743 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002744 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002745
Eric Anholt02354392008-11-26 13:58:13 -08002746 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002747 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002748 return -EINVAL;
2749
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002750 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2751 return 0;
2752
Chris Wilson88241782011-01-07 17:09:48 +00002753 ret = i915_gem_object_flush_gpu_write_domain(obj);
2754 if (ret)
2755 return ret;
2756
Chris Wilson87ca9c82010-12-02 09:42:56 +00002757 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002758 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002759 if (ret)
2760 return ret;
2761 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002762
Chris Wilson72133422010-09-13 23:56:38 +01002763 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002764
Chris Wilson05394f32010-11-08 19:18:58 +00002765 old_write_domain = obj->base.write_domain;
2766 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002767
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002768 /* It should now be out of any other write domains, and we can update
2769 * the domain values for our changes.
2770 */
Chris Wilson05394f32010-11-08 19:18:58 +00002771 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2772 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002773 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002774 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2775 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2776 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002777 }
2778
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002779 trace_i915_gem_object_change_domain(obj,
2780 old_read_domains,
2781 old_write_domain);
2782
Chris Wilson8325a092012-04-24 15:52:35 +01002783 /* And bump the LRU for this access */
2784 if (i915_gem_object_is_inactive(obj))
2785 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2786
Eric Anholte47c68e2008-11-14 13:35:19 -08002787 return 0;
2788}
2789
Chris Wilsone4ffd172011-04-04 09:44:39 +01002790int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2791 enum i915_cache_level cache_level)
2792{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002793 struct drm_device *dev = obj->base.dev;
2794 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01002795 int ret;
2796
2797 if (obj->cache_level == cache_level)
2798 return 0;
2799
2800 if (obj->pin_count) {
2801 DRM_DEBUG("can not change the cache level of pinned objects\n");
2802 return -EBUSY;
2803 }
2804
2805 if (obj->gtt_space) {
2806 ret = i915_gem_object_finish_gpu(obj);
2807 if (ret)
2808 return ret;
2809
2810 i915_gem_object_finish_gtt(obj);
2811
2812 /* Before SandyBridge, you could not use tiling or fence
2813 * registers with snooped memory, so relinquish any fences
2814 * currently pointing to our region in the aperture.
2815 */
2816 if (INTEL_INFO(obj->base.dev)->gen < 6) {
2817 ret = i915_gem_object_put_fence(obj);
2818 if (ret)
2819 return ret;
2820 }
2821
Daniel Vetter74898d72012-02-15 23:50:22 +01002822 if (obj->has_global_gtt_mapping)
2823 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002824 if (obj->has_aliasing_ppgtt_mapping)
2825 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
2826 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01002827 }
2828
2829 if (cache_level == I915_CACHE_NONE) {
2830 u32 old_read_domains, old_write_domain;
2831
2832 /* If we're coming from LLC cached, then we haven't
2833 * actually been tracking whether the data is in the
2834 * CPU cache or not, since we only allow one bit set
2835 * in obj->write_domain and have been skipping the clflushes.
2836 * Just set it to the CPU cache for now.
2837 */
2838 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
2839 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
2840
2841 old_read_domains = obj->base.read_domains;
2842 old_write_domain = obj->base.write_domain;
2843
2844 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2845 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2846
2847 trace_i915_gem_object_change_domain(obj,
2848 old_read_domains,
2849 old_write_domain);
2850 }
2851
2852 obj->cache_level = cache_level;
2853 return 0;
2854}
2855
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002856/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002857 * Prepare buffer for display plane (scanout, cursors, etc).
2858 * Can be called from an uninterruptible phase (modesetting) and allows
2859 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002860 */
2861int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002862i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2863 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00002864 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002865{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002866 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002867 int ret;
2868
Chris Wilson88241782011-01-07 17:09:48 +00002869 ret = i915_gem_object_flush_gpu_write_domain(obj);
2870 if (ret)
2871 return ret;
2872
Chris Wilson0be73282010-12-06 14:36:27 +00002873 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07002874 ret = i915_gem_object_sync(obj, pipelined);
2875 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002876 return ret;
2877 }
2878
Eric Anholta7ef0642011-03-29 16:59:54 -07002879 /* The display engine is not coherent with the LLC cache on gen6. As
2880 * a result, we make sure that the pinning that is about to occur is
2881 * done with uncached PTEs. This is lowest common denominator for all
2882 * chipsets.
2883 *
2884 * However for gen6+, we could do better by using the GFDT bit instead
2885 * of uncaching, which would allow us to flush all the LLC-cached data
2886 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
2887 */
2888 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
2889 if (ret)
2890 return ret;
2891
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002892 /* As the user may map the buffer once pinned in the display plane
2893 * (e.g. libkms for the bootup splash), we have to ensure that we
2894 * always use map_and_fenceable for all scanout buffers.
2895 */
2896 ret = i915_gem_object_pin(obj, alignment, true);
2897 if (ret)
2898 return ret;
2899
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002900 i915_gem_object_flush_cpu_write_domain(obj);
2901
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002902 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00002903 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002904
2905 /* It should now be out of any other write domains, and we can update
2906 * the domain values for our changes.
2907 */
2908 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00002909 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002910
2911 trace_i915_gem_object_change_domain(obj,
2912 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002913 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002914
2915 return 0;
2916}
2917
Chris Wilson85345512010-11-13 09:49:11 +00002918int
Chris Wilsona8198ee2011-04-13 22:04:09 +01002919i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00002920{
Chris Wilson88241782011-01-07 17:09:48 +00002921 int ret;
2922
Chris Wilsona8198ee2011-04-13 22:04:09 +01002923 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00002924 return 0;
2925
Chris Wilson88241782011-01-07 17:09:48 +00002926 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002927 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00002928 if (ret)
2929 return ret;
2930 }
Chris Wilson85345512010-11-13 09:49:11 +00002931
Chris Wilsonc501ae72011-12-14 13:57:23 +01002932 ret = i915_gem_object_wait_rendering(obj);
2933 if (ret)
2934 return ret;
2935
Chris Wilsona8198ee2011-04-13 22:04:09 +01002936 /* Ensure that we invalidate the GPU's caches and TLBs. */
2937 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01002938 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00002939}
2940
Eric Anholte47c68e2008-11-14 13:35:19 -08002941/**
2942 * Moves a single object to the CPU read, and possibly write domain.
2943 *
2944 * This function returns when the move is complete, including waiting on
2945 * flushes to occur.
2946 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02002947int
Chris Wilson919926a2010-11-12 13:42:53 +00002948i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08002949{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002950 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002951 int ret;
2952
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002953 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
2954 return 0;
2955
Chris Wilson88241782011-01-07 17:09:48 +00002956 ret = i915_gem_object_flush_gpu_write_domain(obj);
2957 if (ret)
2958 return ret;
2959
Chris Wilsonf8413192012-04-10 11:52:50 +01002960 if (write || obj->pending_gpu_write) {
2961 ret = i915_gem_object_wait_rendering(obj);
2962 if (ret)
2963 return ret;
2964 }
Eric Anholte47c68e2008-11-14 13:35:19 -08002965
2966 i915_gem_object_flush_gtt_write_domain(obj);
2967
Chris Wilson05394f32010-11-08 19:18:58 +00002968 old_write_domain = obj->base.write_domain;
2969 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002970
Eric Anholte47c68e2008-11-14 13:35:19 -08002971 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00002972 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08002973 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002974
Chris Wilson05394f32010-11-08 19:18:58 +00002975 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002976 }
2977
2978 /* It should now be out of any other write domains, and we can update
2979 * the domain values for our changes.
2980 */
Chris Wilson05394f32010-11-08 19:18:58 +00002981 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08002982
2983 /* If we're writing through the CPU, then the GPU read domains will
2984 * need to be invalidated at next use.
2985 */
2986 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002987 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2988 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002989 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002990
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002991 trace_i915_gem_object_change_domain(obj,
2992 old_read_domains,
2993 old_write_domain);
2994
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002995 return 0;
2996}
2997
Eric Anholt673a3942008-07-30 12:06:12 -07002998/* Throttle our rendering by waiting until the ring has completed our requests
2999 * emitted over 20 msec ago.
3000 *
Eric Anholtb9624422009-06-03 07:27:35 +00003001 * Note that if we were to use the current jiffies each time around the loop,
3002 * we wouldn't escape the function with any frames outstanding if the time to
3003 * render a frame was over 20ms.
3004 *
Eric Anholt673a3942008-07-30 12:06:12 -07003005 * This should get us reasonable parallelism between CPU and GPU but also
3006 * relatively low latency when blocking on a particular request to finish.
3007 */
3008static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003009i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003010{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003011 struct drm_i915_private *dev_priv = dev->dev_private;
3012 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003013 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003014 struct drm_i915_gem_request *request;
3015 struct intel_ring_buffer *ring = NULL;
3016 u32 seqno = 0;
3017 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003018
Chris Wilsone110e8d2011-01-26 15:39:14 +00003019 if (atomic_read(&dev_priv->mm.wedged))
3020 return -EIO;
3021
Chris Wilson1c255952010-09-26 11:03:27 +01003022 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003023 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003024 if (time_after_eq(request->emitted_jiffies, recent_enough))
3025 break;
3026
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003027 ring = request->ring;
3028 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003029 }
Chris Wilson1c255952010-09-26 11:03:27 +01003030 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003031
3032 if (seqno == 0)
3033 return 0;
3034
Ben Widawsky3b88cc02012-04-26 16:03:05 -07003035 ret = __wait_seqno(ring, seqno, true);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003036 if (ret == 0)
3037 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003038
Eric Anholt673a3942008-07-30 12:06:12 -07003039 return ret;
3040}
3041
Eric Anholt673a3942008-07-30 12:06:12 -07003042int
Chris Wilson05394f32010-11-08 19:18:58 +00003043i915_gem_object_pin(struct drm_i915_gem_object *obj,
3044 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003045 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003046{
Eric Anholt673a3942008-07-30 12:06:12 -07003047 int ret;
3048
Chris Wilson05394f32010-11-08 19:18:58 +00003049 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003050
Chris Wilson05394f32010-11-08 19:18:58 +00003051 if (obj->gtt_space != NULL) {
3052 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3053 (map_and_fenceable && !obj->map_and_fenceable)) {
3054 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003055 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003056 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3057 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003058 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003059 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003060 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003061 ret = i915_gem_object_unbind(obj);
3062 if (ret)
3063 return ret;
3064 }
3065 }
3066
Chris Wilson05394f32010-11-08 19:18:58 +00003067 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003068 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003069 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003070 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003071 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003072 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003073
Daniel Vetter74898d72012-02-15 23:50:22 +01003074 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3075 i915_gem_gtt_bind_object(obj, obj->cache_level);
3076
Chris Wilson1b502472012-04-24 15:47:30 +01003077 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003078 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003079
3080 return 0;
3081}
3082
3083void
Chris Wilson05394f32010-11-08 19:18:58 +00003084i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003085{
Chris Wilson05394f32010-11-08 19:18:58 +00003086 BUG_ON(obj->pin_count == 0);
3087 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003088
Chris Wilson1b502472012-04-24 15:47:30 +01003089 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003090 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003091}
3092
3093int
3094i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003095 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003096{
3097 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003098 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003099 int ret;
3100
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003101 ret = i915_mutex_lock_interruptible(dev);
3102 if (ret)
3103 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003104
Chris Wilson05394f32010-11-08 19:18:58 +00003105 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003106 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003107 ret = -ENOENT;
3108 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003109 }
Eric Anholt673a3942008-07-30 12:06:12 -07003110
Chris Wilson05394f32010-11-08 19:18:58 +00003111 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003112 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003113 ret = -EINVAL;
3114 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003115 }
3116
Chris Wilson05394f32010-11-08 19:18:58 +00003117 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003118 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3119 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003120 ret = -EINVAL;
3121 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003122 }
3123
Chris Wilson05394f32010-11-08 19:18:58 +00003124 obj->user_pin_count++;
3125 obj->pin_filp = file;
3126 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003127 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003128 if (ret)
3129 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003130 }
3131
3132 /* XXX - flush the CPU caches for pinned objects
3133 * as the X server doesn't manage domains yet
3134 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003135 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003136 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003137out:
Chris Wilson05394f32010-11-08 19:18:58 +00003138 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003139unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003140 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003141 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003142}
3143
3144int
3145i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003146 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003147{
3148 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003149 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003150 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003151
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003152 ret = i915_mutex_lock_interruptible(dev);
3153 if (ret)
3154 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003155
Chris Wilson05394f32010-11-08 19:18:58 +00003156 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003157 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003158 ret = -ENOENT;
3159 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003160 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003161
Chris Wilson05394f32010-11-08 19:18:58 +00003162 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003163 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3164 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003165 ret = -EINVAL;
3166 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003167 }
Chris Wilson05394f32010-11-08 19:18:58 +00003168 obj->user_pin_count--;
3169 if (obj->user_pin_count == 0) {
3170 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003171 i915_gem_object_unpin(obj);
3172 }
Eric Anholt673a3942008-07-30 12:06:12 -07003173
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003174out:
Chris Wilson05394f32010-11-08 19:18:58 +00003175 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003176unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003177 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003178 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003179}
3180
3181int
3182i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003183 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003184{
3185 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003186 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003187 int ret;
3188
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003189 ret = i915_mutex_lock_interruptible(dev);
3190 if (ret)
3191 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003192
Chris Wilson05394f32010-11-08 19:18:58 +00003193 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003194 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003195 ret = -ENOENT;
3196 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003197 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003198
Chris Wilson0be555b2010-08-04 15:36:30 +01003199 /* Count all active objects as busy, even if they are currently not used
3200 * by the gpu. Users of this interface expect objects to eventually
3201 * become non-busy without any further actions, therefore emit any
3202 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003203 */
Chris Wilson05394f32010-11-08 19:18:58 +00003204 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003205 if (args->busy) {
3206 /* Unconditionally flush objects, even when the gpu still uses this
3207 * object. Userspace calling this function indicates that it wants to
3208 * use this buffer rather sooner than later, so issuing the required
3209 * flush earlier is beneficial.
3210 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003211 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003212 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00003213 0, obj->base.write_domain);
Ben Widawskyb4aca012012-04-25 20:50:12 -07003214 } else {
3215 ret = i915_gem_check_olr(obj->ring,
3216 obj->last_rendering_seqno);
Chris Wilson7a194872010-12-07 10:38:40 +00003217 }
Chris Wilson0be555b2010-08-04 15:36:30 +01003218
3219 /* Update the active list for the hardware's current position.
3220 * Otherwise this only updates on a delayed timer or when irqs
3221 * are actually unmasked, and our working set ends up being
3222 * larger than required.
3223 */
Chris Wilsondb53a302011-02-03 11:57:46 +00003224 i915_gem_retire_requests_ring(obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01003225
Chris Wilson05394f32010-11-08 19:18:58 +00003226 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003227 }
Eric Anholt673a3942008-07-30 12:06:12 -07003228
Chris Wilson05394f32010-11-08 19:18:58 +00003229 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003230unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003231 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003232 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003233}
3234
3235int
3236i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3237 struct drm_file *file_priv)
3238{
Akshay Joshi0206e352011-08-16 15:34:10 -04003239 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003240}
3241
Chris Wilson3ef94da2009-09-14 16:50:29 +01003242int
3243i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3244 struct drm_file *file_priv)
3245{
3246 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003247 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003248 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003249
3250 switch (args->madv) {
3251 case I915_MADV_DONTNEED:
3252 case I915_MADV_WILLNEED:
3253 break;
3254 default:
3255 return -EINVAL;
3256 }
3257
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003258 ret = i915_mutex_lock_interruptible(dev);
3259 if (ret)
3260 return ret;
3261
Chris Wilson05394f32010-11-08 19:18:58 +00003262 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003263 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003264 ret = -ENOENT;
3265 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003266 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003267
Chris Wilson05394f32010-11-08 19:18:58 +00003268 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003269 ret = -EINVAL;
3270 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003271 }
3272
Chris Wilson05394f32010-11-08 19:18:58 +00003273 if (obj->madv != __I915_MADV_PURGED)
3274 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003275
Chris Wilson2d7ef392009-09-20 23:13:10 +01003276 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003277 if (i915_gem_object_is_purgeable(obj) &&
3278 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003279 i915_gem_object_truncate(obj);
3280
Chris Wilson05394f32010-11-08 19:18:58 +00003281 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003282
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003283out:
Chris Wilson05394f32010-11-08 19:18:58 +00003284 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003285unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003286 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003287 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003288}
3289
Chris Wilson05394f32010-11-08 19:18:58 +00003290struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3291 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003292{
Chris Wilson73aa8082010-09-30 11:46:12 +01003293 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003294 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003295 struct address_space *mapping;
Daniel Vetterc397b902010-04-09 19:05:07 +00003296
3297 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3298 if (obj == NULL)
3299 return NULL;
3300
3301 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3302 kfree(obj);
3303 return NULL;
3304 }
3305
Hugh Dickins5949eac2011-06-27 16:18:18 -07003306 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3307 mapping_set_gfp_mask(mapping, GFP_HIGHUSER | __GFP_RECLAIMABLE);
3308
Chris Wilson73aa8082010-09-30 11:46:12 +01003309 i915_gem_info_add_obj(dev_priv, size);
3310
Daniel Vetterc397b902010-04-09 19:05:07 +00003311 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3312 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3313
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003314 if (HAS_LLC(dev)) {
3315 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003316 * cache) for about a 10% performance improvement
3317 * compared to uncached. Graphics requests other than
3318 * display scanout are coherent with the CPU in
3319 * accessing this cache. This means in this mode we
3320 * don't need to clflush on the CPU side, and on the
3321 * GPU side we only need to flush internal caches to
3322 * get data visible to the CPU.
3323 *
3324 * However, we maintain the display planes as UC, and so
3325 * need to rebind when first used as such.
3326 */
3327 obj->cache_level = I915_CACHE_LLC;
3328 } else
3329 obj->cache_level = I915_CACHE_NONE;
3330
Daniel Vetter62b8b212010-04-09 19:05:08 +00003331 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003332 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003333 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003334 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003335 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003336 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003337 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003338 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003339 /* Avoid an unnecessary call to unbind on the first bind. */
3340 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003341
Chris Wilson05394f32010-11-08 19:18:58 +00003342 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003343}
3344
Eric Anholt673a3942008-07-30 12:06:12 -07003345int i915_gem_init_object(struct drm_gem_object *obj)
3346{
Daniel Vetterc397b902010-04-09 19:05:07 +00003347 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003348
Eric Anholt673a3942008-07-30 12:06:12 -07003349 return 0;
3350}
3351
Chris Wilson1488fc02012-04-24 15:47:31 +01003352void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003353{
Chris Wilson1488fc02012-04-24 15:47:31 +01003354 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003355 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003356 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003357
Chris Wilson26e12f892011-03-20 11:20:19 +00003358 trace_i915_gem_object_destroy(obj);
3359
Daniel Vetter1286ff72012-05-10 15:25:09 +02003360 if (gem_obj->import_attach)
3361 drm_prime_gem_destroy(gem_obj, obj->sg_table);
3362
Chris Wilson1488fc02012-04-24 15:47:31 +01003363 if (obj->phys_obj)
3364 i915_gem_detach_phys_object(dev, obj);
3365
3366 obj->pin_count = 0;
3367 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3368 bool was_interruptible;
3369
3370 was_interruptible = dev_priv->mm.interruptible;
3371 dev_priv->mm.interruptible = false;
3372
3373 WARN_ON(i915_gem_object_unbind(obj));
3374
3375 dev_priv->mm.interruptible = was_interruptible;
3376 }
3377
Chris Wilson05394f32010-11-08 19:18:58 +00003378 if (obj->base.map_list.map)
Rob Clarkb464e9a2011-08-10 08:09:08 -05003379 drm_gem_free_mmap_offset(&obj->base);
Chris Wilsonbe726152010-07-23 23:18:50 +01003380
Chris Wilson05394f32010-11-08 19:18:58 +00003381 drm_gem_object_release(&obj->base);
3382 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003383
Chris Wilson05394f32010-11-08 19:18:58 +00003384 kfree(obj->bit_17);
3385 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003386}
3387
Jesse Barnes5669fca2009-02-17 15:13:31 -08003388int
Eric Anholt673a3942008-07-30 12:06:12 -07003389i915_gem_idle(struct drm_device *dev)
3390{
3391 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003392 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003393
Keith Packard6dbe2772008-10-14 21:41:13 -07003394 mutex_lock(&dev->struct_mutex);
3395
Chris Wilson87acb0a2010-10-19 10:13:00 +01003396 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003397 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003398 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003399 }
Eric Anholt673a3942008-07-30 12:06:12 -07003400
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003401 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003402 if (ret) {
3403 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003404 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003405 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003406 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003407
Chris Wilson29105cc2010-01-07 10:39:13 +00003408 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003409 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3410 i915_gem_evict_everything(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003411
Chris Wilson312817a2010-11-22 11:50:11 +00003412 i915_gem_reset_fences(dev);
3413
Chris Wilson29105cc2010-01-07 10:39:13 +00003414 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3415 * We need to replace this with a semaphore, or something.
3416 * And not confound mm.suspended!
3417 */
3418 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003419 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003420
3421 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003422 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003423
Keith Packard6dbe2772008-10-14 21:41:13 -07003424 mutex_unlock(&dev->struct_mutex);
3425
Chris Wilson29105cc2010-01-07 10:39:13 +00003426 /* Cancel the retire work handler, which should be idle now. */
3427 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3428
Eric Anholt673a3942008-07-30 12:06:12 -07003429 return 0;
3430}
3431
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003432void i915_gem_init_swizzling(struct drm_device *dev)
3433{
3434 drm_i915_private_t *dev_priv = dev->dev_private;
3435
Daniel Vetter11782b02012-01-31 16:47:55 +01003436 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003437 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3438 return;
3439
3440 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3441 DISP_TILE_SURFACE_SWIZZLING);
3442
Daniel Vetter11782b02012-01-31 16:47:55 +01003443 if (IS_GEN5(dev))
3444 return;
3445
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003446 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3447 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003448 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003449 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003450 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003451}
Daniel Vettere21af882012-02-09 20:53:27 +01003452
3453void i915_gem_init_ppgtt(struct drm_device *dev)
3454{
3455 drm_i915_private_t *dev_priv = dev->dev_private;
3456 uint32_t pd_offset;
3457 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003458 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3459 uint32_t __iomem *pd_addr;
3460 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003461 int i;
3462
3463 if (!dev_priv->mm.aliasing_ppgtt)
3464 return;
3465
Daniel Vetter55a254a2012-03-22 00:14:43 +01003466
3467 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3468 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3469 dma_addr_t pt_addr;
3470
3471 if (dev_priv->mm.gtt->needs_dmar)
3472 pt_addr = ppgtt->pt_dma_addr[i];
3473 else
3474 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3475
3476 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3477 pd_entry |= GEN6_PDE_VALID;
3478
3479 writel(pd_entry, pd_addr + i);
3480 }
3481 readl(pd_addr);
3482
3483 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003484 pd_offset /= 64; /* in cachelines, */
3485 pd_offset <<= 16;
3486
3487 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003488 uint32_t ecochk, gab_ctl, ecobits;
3489
3490 ecobits = I915_READ(GAC_ECO_BITS);
3491 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003492
3493 gab_ctl = I915_READ(GAB_CTL);
3494 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3495
3496 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003497 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3498 ECOCHK_PPGTT_CACHE64B);
Daniel Vetter6b26c862012-04-24 14:04:12 +02003499 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003500 } else if (INTEL_INFO(dev)->gen >= 7) {
3501 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3502 /* GFX_MODE is per-ring on gen7+ */
3503 }
3504
Chris Wilsonb4519512012-05-11 14:29:30 +01003505 for_each_ring(ring, dev_priv, i) {
Daniel Vettere21af882012-02-09 20:53:27 +01003506 if (INTEL_INFO(dev)->gen >= 7)
3507 I915_WRITE(RING_MODE_GEN7(ring),
Daniel Vetter6b26c862012-04-24 14:04:12 +02003508 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003509
3510 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3511 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3512 }
3513}
3514
Eric Anholt673a3942008-07-30 12:06:12 -07003515int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003516i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003517{
3518 drm_i915_private_t *dev_priv = dev->dev_private;
3519 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003520
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003521 i915_gem_init_swizzling(dev);
3522
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003523 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003524 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003525 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003526
3527 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003528 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003529 if (ret)
3530 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003531 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003532
Chris Wilson549f7362010-10-19 11:19:32 +01003533 if (HAS_BLT(dev)) {
3534 ret = intel_init_blt_ring_buffer(dev);
3535 if (ret)
3536 goto cleanup_bsd_ring;
3537 }
3538
Chris Wilson6f392d5482010-08-07 11:01:22 +01003539 dev_priv->next_seqno = 1;
3540
Daniel Vettere21af882012-02-09 20:53:27 +01003541 i915_gem_init_ppgtt(dev);
3542
Chris Wilson68f95ba2010-05-27 13:18:22 +01003543 return 0;
3544
Chris Wilson549f7362010-10-19 11:19:32 +01003545cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003546 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003547cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003548 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003549 return ret;
3550}
3551
Chris Wilson1070a422012-04-24 15:47:41 +01003552static bool
3553intel_enable_ppgtt(struct drm_device *dev)
3554{
3555 if (i915_enable_ppgtt >= 0)
3556 return i915_enable_ppgtt;
3557
3558#ifdef CONFIG_INTEL_IOMMU
3559 /* Disable ppgtt on SNB if VT-d is on. */
3560 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
3561 return false;
3562#endif
3563
3564 return true;
3565}
3566
3567int i915_gem_init(struct drm_device *dev)
3568{
3569 struct drm_i915_private *dev_priv = dev->dev_private;
3570 unsigned long gtt_size, mappable_size;
3571 int ret;
3572
3573 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
3574 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
3575
3576 mutex_lock(&dev->struct_mutex);
3577 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
3578 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
3579 * aperture accordingly when using aliasing ppgtt. */
3580 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
3581
3582 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
3583
3584 ret = i915_gem_init_aliasing_ppgtt(dev);
3585 if (ret) {
3586 mutex_unlock(&dev->struct_mutex);
3587 return ret;
3588 }
3589 } else {
3590 /* Let GEM Manage all of the aperture.
3591 *
3592 * However, leave one page at the end still bound to the scratch
3593 * page. There are a number of places where the hardware
3594 * apparently prefetches past the end of the object, and we've
3595 * seen multiple hangs with the GPU head pointer stuck in a
3596 * batchbuffer bound at the last page of the aperture. One page
3597 * should be enough to keep any prefetching inside of the
3598 * aperture.
3599 */
3600 i915_gem_init_global_gtt(dev, 0, mappable_size,
3601 gtt_size);
3602 }
3603
3604 ret = i915_gem_init_hw(dev);
3605 mutex_unlock(&dev->struct_mutex);
3606 if (ret) {
3607 i915_gem_cleanup_aliasing_ppgtt(dev);
3608 return ret;
3609 }
3610
Daniel Vetter53ca26c2012-04-26 23:28:03 +02003611 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
3612 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3613 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01003614 return 0;
3615}
3616
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003617void
3618i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3619{
3620 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003621 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003622 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003623
Chris Wilsonb4519512012-05-11 14:29:30 +01003624 for_each_ring(ring, dev_priv, i)
3625 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003626}
3627
3628int
Eric Anholt673a3942008-07-30 12:06:12 -07003629i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3630 struct drm_file *file_priv)
3631{
3632 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003633 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003634
Jesse Barnes79e53942008-11-07 14:24:08 -08003635 if (drm_core_check_feature(dev, DRIVER_MODESET))
3636 return 0;
3637
Ben Gamariba1234d2009-09-14 17:48:47 -04003638 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003639 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003640 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003641 }
3642
Eric Anholt673a3942008-07-30 12:06:12 -07003643 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003644 dev_priv->mm.suspended = 0;
3645
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003646 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003647 if (ret != 0) {
3648 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003649 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003650 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003651
Chris Wilson69dc4982010-10-19 10:36:51 +01003652 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003653 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3654 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003655 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003656
Chris Wilson5f353082010-06-07 14:03:03 +01003657 ret = drm_irq_install(dev);
3658 if (ret)
3659 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003660
Eric Anholt673a3942008-07-30 12:06:12 -07003661 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003662
3663cleanup_ringbuffer:
3664 mutex_lock(&dev->struct_mutex);
3665 i915_gem_cleanup_ringbuffer(dev);
3666 dev_priv->mm.suspended = 1;
3667 mutex_unlock(&dev->struct_mutex);
3668
3669 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003670}
3671
3672int
3673i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3674 struct drm_file *file_priv)
3675{
Jesse Barnes79e53942008-11-07 14:24:08 -08003676 if (drm_core_check_feature(dev, DRIVER_MODESET))
3677 return 0;
3678
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003679 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003680 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003681}
3682
3683void
3684i915_gem_lastclose(struct drm_device *dev)
3685{
3686 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003687
Eric Anholte806b492009-01-22 09:56:58 -08003688 if (drm_core_check_feature(dev, DRIVER_MODESET))
3689 return;
3690
Keith Packard6dbe2772008-10-14 21:41:13 -07003691 ret = i915_gem_idle(dev);
3692 if (ret)
3693 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003694}
3695
Chris Wilson64193402010-10-24 12:38:05 +01003696static void
3697init_ring_lists(struct intel_ring_buffer *ring)
3698{
3699 INIT_LIST_HEAD(&ring->active_list);
3700 INIT_LIST_HEAD(&ring->request_list);
3701 INIT_LIST_HEAD(&ring->gpu_write_list);
3702}
3703
Eric Anholt673a3942008-07-30 12:06:12 -07003704void
3705i915_gem_load(struct drm_device *dev)
3706{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003707 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003708 drm_i915_private_t *dev_priv = dev->dev_private;
3709
Chris Wilson69dc4982010-10-19 10:36:51 +01003710 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003711 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3712 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003713 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003714 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003715 for (i = 0; i < I915_NUM_RINGS; i++)
3716 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02003717 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003718 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003719 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3720 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003721 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003722
Dave Airlie94400122010-07-20 13:15:31 +10003723 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3724 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02003725 I915_WRITE(MI_ARB_STATE,
3726 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10003727 }
3728
Chris Wilson72bfa192010-12-19 11:42:05 +00003729 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3730
Jesse Barnesde151cf2008-11-12 10:03:55 -08003731 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003732 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3733 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003734
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003735 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003736 dev_priv->num_fence_regs = 16;
3737 else
3738 dev_priv->num_fence_regs = 8;
3739
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003740 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01003741 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07003742
Eric Anholt673a3942008-07-30 12:06:12 -07003743 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003744 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003745
Chris Wilsonce453d82011-02-21 14:43:56 +00003746 dev_priv->mm.interruptible = true;
3747
Chris Wilson17250b72010-10-28 12:51:39 +01003748 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3749 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3750 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003751}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003752
3753/*
3754 * Create a physically contiguous memory object for this object
3755 * e.g. for cursor + overlay regs
3756 */
Chris Wilson995b6762010-08-20 13:23:26 +01003757static int i915_gem_init_phys_object(struct drm_device *dev,
3758 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003759{
3760 drm_i915_private_t *dev_priv = dev->dev_private;
3761 struct drm_i915_gem_phys_object *phys_obj;
3762 int ret;
3763
3764 if (dev_priv->mm.phys_objs[id - 1] || !size)
3765 return 0;
3766
Eric Anholt9a298b22009-03-24 12:23:04 -07003767 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003768 if (!phys_obj)
3769 return -ENOMEM;
3770
3771 phys_obj->id = id;
3772
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003773 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003774 if (!phys_obj->handle) {
3775 ret = -ENOMEM;
3776 goto kfree_obj;
3777 }
3778#ifdef CONFIG_X86
3779 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3780#endif
3781
3782 dev_priv->mm.phys_objs[id - 1] = phys_obj;
3783
3784 return 0;
3785kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07003786 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003787 return ret;
3788}
3789
Chris Wilson995b6762010-08-20 13:23:26 +01003790static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003791{
3792 drm_i915_private_t *dev_priv = dev->dev_private;
3793 struct drm_i915_gem_phys_object *phys_obj;
3794
3795 if (!dev_priv->mm.phys_objs[id - 1])
3796 return;
3797
3798 phys_obj = dev_priv->mm.phys_objs[id - 1];
3799 if (phys_obj->cur_obj) {
3800 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
3801 }
3802
3803#ifdef CONFIG_X86
3804 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3805#endif
3806 drm_pci_free(dev, phys_obj->handle);
3807 kfree(phys_obj);
3808 dev_priv->mm.phys_objs[id - 1] = NULL;
3809}
3810
3811void i915_gem_free_all_phys_object(struct drm_device *dev)
3812{
3813 int i;
3814
Dave Airlie260883c2009-01-22 17:58:49 +10003815 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003816 i915_gem_free_phys_object(dev, i);
3817}
3818
3819void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003820 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003821{
Chris Wilson05394f32010-11-08 19:18:58 +00003822 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01003823 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003824 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003825 int page_count;
3826
Chris Wilson05394f32010-11-08 19:18:58 +00003827 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003828 return;
Chris Wilson05394f32010-11-08 19:18:58 +00003829 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003830
Chris Wilson05394f32010-11-08 19:18:58 +00003831 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003832 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07003833 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003834 if (!IS_ERR(page)) {
3835 char *dst = kmap_atomic(page);
3836 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
3837 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003838
Chris Wilsone5281cc2010-10-28 13:45:36 +01003839 drm_clflush_pages(&page, 1);
3840
3841 set_page_dirty(page);
3842 mark_page_accessed(page);
3843 page_cache_release(page);
3844 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003845 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01003846 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01003847
Chris Wilson05394f32010-11-08 19:18:58 +00003848 obj->phys_obj->cur_obj = NULL;
3849 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003850}
3851
3852int
3853i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003854 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003855 int id,
3856 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003857{
Chris Wilson05394f32010-11-08 19:18:58 +00003858 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003859 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003860 int ret = 0;
3861 int page_count;
3862 int i;
3863
3864 if (id > I915_MAX_PHYS_OBJECT)
3865 return -EINVAL;
3866
Chris Wilson05394f32010-11-08 19:18:58 +00003867 if (obj->phys_obj) {
3868 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003869 return 0;
3870 i915_gem_detach_phys_object(dev, obj);
3871 }
3872
Dave Airlie71acb5e2008-12-30 20:31:46 +10003873 /* create a new object */
3874 if (!dev_priv->mm.phys_objs[id - 1]) {
3875 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00003876 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003877 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00003878 DRM_ERROR("failed to init phys object %d size: %zu\n",
3879 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003880 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003881 }
3882 }
3883
3884 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00003885 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
3886 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003887
Chris Wilson05394f32010-11-08 19:18:58 +00003888 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003889
3890 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01003891 struct page *page;
3892 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003893
Hugh Dickins5949eac2011-06-27 16:18:18 -07003894 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003895 if (IS_ERR(page))
3896 return PTR_ERR(page);
3897
Chris Wilsonff75b9b2010-10-30 22:52:31 +01003898 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00003899 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003900 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07003901 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003902
3903 mark_page_accessed(page);
3904 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003905 }
3906
3907 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003908}
3909
3910static int
Chris Wilson05394f32010-11-08 19:18:58 +00003911i915_gem_phys_pwrite(struct drm_device *dev,
3912 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10003913 struct drm_i915_gem_pwrite *args,
3914 struct drm_file *file_priv)
3915{
Chris Wilson05394f32010-11-08 19:18:58 +00003916 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00003917 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003918
Chris Wilsonb47b30c2010-11-08 01:12:29 +00003919 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
3920 unsigned long unwritten;
3921
3922 /* The physical object once assigned is fixed for the lifetime
3923 * of the obj, so we can safely drop the lock and continue
3924 * to access vaddr.
3925 */
3926 mutex_unlock(&dev->struct_mutex);
3927 unwritten = copy_from_user(vaddr, user_data, args->size);
3928 mutex_lock(&dev->struct_mutex);
3929 if (unwritten)
3930 return -EFAULT;
3931 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003932
Daniel Vetter40ce6572010-11-05 18:12:18 +01003933 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10003934 return 0;
3935}
Eric Anholtb9624422009-06-03 07:27:35 +00003936
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003937void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00003938{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003939 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003940
3941 /* Clean up our request list when the client is going away, so that
3942 * later retire_requests won't dereference our soon-to-be-gone
3943 * file_priv.
3944 */
Chris Wilson1c255952010-09-26 11:03:27 +01003945 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003946 while (!list_empty(&file_priv->mm.request_list)) {
3947 struct drm_i915_gem_request *request;
3948
3949 request = list_first_entry(&file_priv->mm.request_list,
3950 struct drm_i915_gem_request,
3951 client_list);
3952 list_del(&request->client_list);
3953 request->file_priv = NULL;
3954 }
Chris Wilson1c255952010-09-26 11:03:27 +01003955 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00003956}
Chris Wilson31169712009-09-14 16:50:28 +01003957
Chris Wilson31169712009-09-14 16:50:28 +01003958static int
Chris Wilson1637ef42010-04-20 17:10:35 +01003959i915_gpu_is_active(struct drm_device *dev)
3960{
3961 drm_i915_private_t *dev_priv = dev->dev_private;
3962 int lists_empty;
3963
Chris Wilson1637ef42010-04-20 17:10:35 +01003964 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01003965 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01003966
3967 return !lists_empty;
3968}
3969
3970static int
Ying Han1495f232011-05-24 17:12:27 -07003971i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01003972{
Chris Wilson17250b72010-10-28 12:51:39 +01003973 struct drm_i915_private *dev_priv =
3974 container_of(shrinker,
3975 struct drm_i915_private,
3976 mm.inactive_shrinker);
3977 struct drm_device *dev = dev_priv->dev;
3978 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07003979 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01003980 int cnt;
3981
3982 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01003983 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01003984
3985 /* "fast-path" to count number of available objects */
3986 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01003987 cnt = 0;
3988 list_for_each_entry(obj,
3989 &dev_priv->mm.inactive_list,
3990 mm_list)
3991 cnt++;
3992 mutex_unlock(&dev->struct_mutex);
3993 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01003994 }
3995
Chris Wilson1637ef42010-04-20 17:10:35 +01003996rescan:
Chris Wilson31169712009-09-14 16:50:28 +01003997 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01003998 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01003999
Chris Wilson17250b72010-10-28 12:51:39 +01004000 list_for_each_entry_safe(obj, next,
4001 &dev_priv->mm.inactive_list,
4002 mm_list) {
4003 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00004004 if (i915_gem_object_unbind(obj) == 0 &&
4005 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004006 break;
Chris Wilson31169712009-09-14 16:50:28 +01004007 }
Chris Wilson31169712009-09-14 16:50:28 +01004008 }
4009
4010 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004011 cnt = 0;
4012 list_for_each_entry_safe(obj, next,
4013 &dev_priv->mm.inactive_list,
4014 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004015 if (nr_to_scan &&
4016 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004017 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004018 else
Chris Wilson17250b72010-10-28 12:51:39 +01004019 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004020 }
4021
Chris Wilson17250b72010-10-28 12:51:39 +01004022 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004023 /*
4024 * We are desperate for pages, so as a last resort, wait
4025 * for the GPU to finish and discard whatever we can.
4026 * This has a dramatic impact to reduce the number of
4027 * OOM-killer events whilst running the GPU aggressively.
4028 */
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004029 if (i915_gpu_idle(dev) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004030 goto rescan;
4031 }
Chris Wilson17250b72010-10-28 12:51:39 +01004032 mutex_unlock(&dev->struct_mutex);
4033 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004034}