blob: d0627723f7a83cf73753cb2c8c2dbc89bb2a9b85 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
49#ifdef CONFIG_X86
50/* for snoop control */
51#include <asm/pgtable.h>
52#include <asm/cacheflush.h>
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <sound/core.h>
55#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020056#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020057#include <linux/vga_switcheroo.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include "hda_codec.h"
59
60
Takashi Iwai5aba4f82008-01-07 15:16:37 +010061static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
62static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103063static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010064static char *model[SNDRV_CARDS];
65static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020066static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010068static int probe_only[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103069static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020070static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020071#ifdef CONFIG_SND_HDA_PATCH_LOADER
72static char *patch[SNDRV_CARDS];
73#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010074#ifdef CONFIG_SND_HDA_INPUT_BEEP
75static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
76 CONFIG_SND_HDA_INPUT_BEEP_MODE};
77#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
Takashi Iwai5aba4f82008-01-07 15:16:37 +010079module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070080MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010083module_param_array(enable, bool, NULL, 0444);
84MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
85module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010087module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020088MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaia6f2fd52012-02-28 11:58:40 +010089 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020090module_param_array(bdl_pos_adj, int, NULL, 0644);
91MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010092module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010093MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010094module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010095MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010096module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020097MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
98 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +010099module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100100MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200101#ifdef CONFIG_SND_HDA_PATCH_LOADER
102module_param_array(patch, charp, NULL, 0444);
103MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
104#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100105#ifdef CONFIG_SND_HDA_INPUT_BEEP
106module_param_array(beep_mode, int, NULL, 0444);
107MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
108 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
109#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100110
Takashi Iwaidee1b662007-08-13 16:10:30 +0200111#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100112static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
113module_param(power_save, int, 0644);
114MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
115 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
Takashi Iwaidee1b662007-08-13 16:10:30 +0200117/* reset the HD-audio controller in power save mode.
118 * this may give more power-saving, but will take longer time to
119 * wake up.
120 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030121static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200122module_param(power_save_controller, bool, 0644);
123MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
124#endif
125
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100126static int align_buffer_size = -1;
127module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500128MODULE_PARM_DESC(align_buffer_size,
129 "Force buffer and period sizes to be multiple of 128 bytes.");
130
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200131#ifdef CONFIG_X86
132static bool hda_snoop = true;
133module_param_named(snoop, hda_snoop, bool, 0444);
134MODULE_PARM_DESC(snoop, "Enable/disable snooping");
135#define azx_snoop(chip) (chip)->snoop
136#else
137#define hda_snoop true
138#define azx_snoop(chip) true
139#endif
140
141
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142MODULE_LICENSE("GPL");
143MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
144 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700145 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200146 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100147 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100148 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100149 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700150 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800151 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700152 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800153 "{Intel, LPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700154 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100155 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200156 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200157 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200158 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200159 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200160 "{ATI, RS780},"
161 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100162 "{ATI, RV630},"
163 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100164 "{ATI, RV670},"
165 "{ATI, RV635},"
166 "{ATI, RV620},"
167 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200168 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200169 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200170 "{SiS, SIS966},"
171 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172MODULE_DESCRIPTION("Intel HDA driver");
173
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200174#ifdef CONFIG_SND_VERBOSE_PRINTK
175#define SFX /* nop */
176#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200178#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200179
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200180#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
181#ifdef CONFIG_SND_HDA_CODEC_HDMI
182#define SUPPORT_VGA_SWITCHEROO
183#endif
184#endif
185
186
Takashi Iwaicb53c622007-08-10 17:21:45 +0200187/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 * registers
189 */
190#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200191#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
192#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
193#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
194#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
195#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196#define ICH6_REG_VMIN 0x02
197#define ICH6_REG_VMAJ 0x03
198#define ICH6_REG_OUTPAY 0x04
199#define ICH6_REG_INPAY 0x06
200#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200201#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200202#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
203#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204#define ICH6_REG_WAKEEN 0x0c
205#define ICH6_REG_STATESTS 0x0e
206#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200207#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208#define ICH6_REG_INTCTL 0x20
209#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200210#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200211#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
212#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213#define ICH6_REG_CORBLBASE 0x40
214#define ICH6_REG_CORBUBASE 0x44
215#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200216#define ICH6_REG_CORBRP 0x4a
217#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200219#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
220#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200222#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223#define ICH6_REG_CORBSIZE 0x4e
224
225#define ICH6_REG_RIRBLBASE 0x50
226#define ICH6_REG_RIRBUBASE 0x54
227#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200228#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229#define ICH6_REG_RINTCNT 0x5a
230#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200231#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
232#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
233#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200235#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
236#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237#define ICH6_REG_RIRBSIZE 0x5e
238
239#define ICH6_REG_IC 0x60
240#define ICH6_REG_IR 0x64
241#define ICH6_REG_IRS 0x68
242#define ICH6_IRS_VALID (1<<1)
243#define ICH6_IRS_BUSY (1<<0)
244
245#define ICH6_REG_DPLBASE 0x70
246#define ICH6_REG_DPUBASE 0x74
247#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
248
249/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
250enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
251
252/* stream register offsets from stream base */
253#define ICH6_REG_SD_CTL 0x00
254#define ICH6_REG_SD_STS 0x03
255#define ICH6_REG_SD_LPIB 0x04
256#define ICH6_REG_SD_CBL 0x08
257#define ICH6_REG_SD_LVI 0x0c
258#define ICH6_REG_SD_FIFOW 0x0e
259#define ICH6_REG_SD_FIFOSIZE 0x10
260#define ICH6_REG_SD_FORMAT 0x12
261#define ICH6_REG_SD_BDLPL 0x18
262#define ICH6_REG_SD_BDLPU 0x1c
263
264/* PCI space */
265#define ICH6_PCIREG_TCSEL 0x44
266
267/*
268 * other constants
269 */
270
271/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200272/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200273#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200274#define ICH6_NUM_PLAYBACK 4
275
276/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200277#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200278#define ULI_NUM_PLAYBACK 6
279
Felix Kuehling778b6e12006-05-17 11:22:21 +0200280/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200281#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200282#define ATIHDMI_NUM_PLAYBACK 1
283
Kailang Yangf2690022008-05-27 11:44:55 +0200284/* TERA has 4 playback and 3 capture */
285#define TERA_NUM_CAPTURE 3
286#define TERA_NUM_PLAYBACK 4
287
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200288/* this number is statically defined for simplicity */
289#define MAX_AZX_DEV 16
290
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100292#define BDL_SIZE 4096
293#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
294#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295/* max buffer size - no h/w limit, you can increase as you like */
296#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/* RIRB int mask: overrun[2], response[0] */
299#define RIRB_INT_RESPONSE 0x01
300#define RIRB_INT_OVERRUN 0x04
301#define RIRB_INT_MASK 0x05
302
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200303/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800304#define AZX_MAX_CODECS 8
305#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800306#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
308/* SD_CTL bits */
309#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
310#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100311#define SD_CTL_STRIPE (3 << 16) /* stripe control */
312#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
313#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
315#define SD_CTL_STREAM_TAG_SHIFT 20
316
317/* SD_CTL and SD_STS */
318#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
319#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
320#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200321#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
322 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
324/* SD_STS */
325#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
326
327/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200328#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
329#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
330#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332/* below are so far hardcoded - should read registers in future */
333#define ICH6_MAX_CORB_ENTRIES 256
334#define ICH6_MAX_RIRB_ENTRIES 256
335
Takashi Iwaic74db862005-05-12 14:26:27 +0200336/* position fix mode */
337enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200338 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200339 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200340 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200341 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100342 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200343};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
Frederick Lif5d40b32005-05-12 14:55:20 +0200345/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200346#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
347#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
348
Vinod Gda3fca22005-09-13 18:49:12 +0200349/* Defines for Nvidia HDA support */
350#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
351#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700352#define NVIDIA_HDA_ISTRM_COH 0x4d
353#define NVIDIA_HDA_OSTRM_COH 0x4c
354#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200355
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100356/* Defines for Intel SCH HDA snoop control */
357#define INTEL_SCH_HDA_DEVC 0x78
358#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
359
Joseph Chan0e153472008-08-26 14:38:03 +0200360/* Define IN stream 0 FIFO size offset in VIA controller */
361#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
362/* Define VIA HD Audio Device ID*/
363#define VIA_HDAC_DEVICE_ID 0x3288
364
Yang, Libinc4da29c2008-11-13 11:07:07 +0100365/* HD Audio class code */
366#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100367
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 */
370
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100371struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100372 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200373 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
Takashi Iwaid01ce992007-07-27 16:52:19 +0200375 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200376 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200377 unsigned int frags; /* number for period in the play buffer */
378 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200379 unsigned long start_wallclk; /* start + minimum wallclk */
380 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
Takashi Iwaid01ce992007-07-27 16:52:19 +0200382 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
Takashi Iwaid01ce992007-07-27 16:52:19 +0200384 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
386 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200387 struct snd_pcm_substream *substream; /* assigned substream,
388 * set in PCM open
389 */
390 unsigned int format_val; /* format value to be set in the
391 * controller and the codec
392 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 unsigned char stream_tag; /* assigned stream */
394 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200395 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Pavel Machek927fc862006-08-31 17:03:43 +0200397 unsigned int opened :1;
398 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200399 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200400 /*
401 * For VIA:
402 * A flag to ensure DMA position is 0
403 * when link position is not greater than FIFO size
404 */
405 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200406 unsigned int wc_marked:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407};
408
409/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100410struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 u32 *buf; /* CORB/RIRB buffer
412 * Each CORB entry is 4byte, RIRB is 8byte
413 */
414 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
415 /* for RIRB */
416 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800417 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
418 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419};
420
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100421struct azx_pcm {
422 struct azx *chip;
423 struct snd_pcm *pcm;
424 struct hda_codec *codec;
425 struct hda_pcm_stream *hinfo[2];
426 struct list_head list;
427};
428
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100429struct azx {
430 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200432 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200434 /* chip type specific */
435 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200436 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200437 int playback_streams;
438 int playback_index_offset;
439 int capture_streams;
440 int capture_index_offset;
441 int num_streams;
442
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 /* pci resources */
444 unsigned long addr;
445 void __iomem *remap_addr;
446 int irq;
447
448 /* locks */
449 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100450 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200452 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100453 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
455 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100456 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
458 /* HD codec */
459 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100460 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100462 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463
464 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100465 struct azx_rb corb;
466 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100468 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 struct snd_dma_buffer rb;
470 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200471
472 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200473 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200474 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200475 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200476 unsigned int initialized :1;
477 unsigned int single_cmd :1;
478 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200479 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200480 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100481 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200482 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100483 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200484 unsigned int region_requested:1;
485
486 /* VGA-switcheroo setup */
487 unsigned int use_vga_switcheroo:1;
488 unsigned int init_failed:1; /* delayed init failed */
489 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200490
491 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800492 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200493
494 /* for pending irqs */
495 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100496
497 /* reboot notifier (for mysterious hangup problem at power-down) */
498 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499};
500
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200501/* driver types */
502enum {
503 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800504 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100505 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200506 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200507 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800508 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200509 AZX_DRIVER_VIA,
510 AZX_DRIVER_SIS,
511 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200512 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200513 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200514 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200515 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100516 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200517 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200518};
519
Takashi Iwai9477c582011-05-25 09:11:37 +0200520/* driver quirks (capabilities) */
521/* bits 0-7 are used for indicating driver type */
522#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
523#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
524#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
525#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
526#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
527#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
528#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
529#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
530#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
531#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
532#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
533#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200534#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500535#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100536#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200537#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Takashi Iwai9477c582011-05-25 09:11:37 +0200538
539/* quirks for ATI SB / AMD Hudson */
540#define AZX_DCAPS_PRESET_ATI_SB \
541 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
542 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
543
544/* quirks for ATI/AMD HDMI */
545#define AZX_DCAPS_PRESET_ATI_HDMI \
546 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
547
548/* quirks for Nvidia */
549#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100550 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
551 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200552
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200553#define AZX_DCAPS_PRESET_CTHDA \
554 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
555
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200556/*
557 * VGA-switcher support
558 */
559#ifdef SUPPORT_VGA_SWITCHEROO
560#define DELAYED_INIT_MARK
561#define DELAYED_INITDATA_MARK
562#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
563#else
564#define DELAYED_INIT_MARK __devinit
565#define DELAYED_INITDATA_MARK __devinitdata
566#define use_vga_switcheroo(chip) 0
567#endif
568
569static char *driver_short_names[] DELAYED_INITDATA_MARK = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200570 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800571 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100572 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200573 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200574 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800575 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200576 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
577 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200578 [AZX_DRIVER_ULI] = "HDA ULI M5461",
579 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200580 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200581 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200582 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100583 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200584};
585
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586/*
587 * macros for easy use
588 */
589#define azx_writel(chip,reg,value) \
590 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
591#define azx_readl(chip,reg) \
592 readl((chip)->remap_addr + ICH6_REG_##reg)
593#define azx_writew(chip,reg,value) \
594 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
595#define azx_readw(chip,reg) \
596 readw((chip)->remap_addr + ICH6_REG_##reg)
597#define azx_writeb(chip,reg,value) \
598 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
599#define azx_readb(chip,reg) \
600 readb((chip)->remap_addr + ICH6_REG_##reg)
601
602#define azx_sd_writel(dev,reg,value) \
603 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
604#define azx_sd_readl(dev,reg) \
605 readl((dev)->sd_addr + ICH6_REG_##reg)
606#define azx_sd_writew(dev,reg,value) \
607 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
608#define azx_sd_readw(dev,reg) \
609 readw((dev)->sd_addr + ICH6_REG_##reg)
610#define azx_sd_writeb(dev,reg,value) \
611 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
612#define azx_sd_readb(dev,reg) \
613 readb((dev)->sd_addr + ICH6_REG_##reg)
614
615/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100616#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200618#ifdef CONFIG_X86
619static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
620{
621 if (azx_snoop(chip))
622 return;
623 if (addr && size) {
624 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
625 if (on)
626 set_memory_wc((unsigned long)addr, pages);
627 else
628 set_memory_wb((unsigned long)addr, pages);
629 }
630}
631
632static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
633 bool on)
634{
635 __mark_pages_wc(chip, buf->area, buf->bytes, on);
636}
637static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
638 struct snd_pcm_runtime *runtime, bool on)
639{
640 if (azx_dev->wc_marked != on) {
641 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
642 azx_dev->wc_marked = on;
643 }
644}
645#else
646/* NOP for other archs */
647static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
648 bool on)
649{
650}
651static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
652 struct snd_pcm_runtime *runtime, bool on)
653{
654}
655#endif
656
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200657static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200658static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659/*
660 * Interface for HD codec
661 */
662
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663/*
664 * CORB / RIRB interface
665 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100666static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
668 int err;
669
670 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200671 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
672 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 PAGE_SIZE, &chip->rb);
674 if (err < 0) {
675 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
676 return err;
677 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200678 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 return 0;
680}
681
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100682static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800684 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 /* CORB set up */
686 chip->corb.addr = chip->rb.addr;
687 chip->corb.buf = (u32 *)chip->rb.area;
688 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200689 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200691 /* set the corb size to 256 entries (ULI requires explicitly) */
692 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 /* set the corb write pointer to 0 */
694 azx_writew(chip, CORBWP, 0);
695 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200696 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200698 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699
700 /* RIRB set up */
701 chip->rirb.addr = chip->rb.addr + 2048;
702 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800703 chip->rirb.wp = chip->rirb.rp = 0;
704 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200706 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200708 /* set the rirb size to 256 entries (ULI requires explicitly) */
709 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200711 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200713 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200714 azx_writew(chip, RINTCNT, 0xc0);
715 else
716 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800719 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720}
721
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100722static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800724 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 /* disable ringbuffer DMAs */
726 azx_writeb(chip, RIRBCTL, 0);
727 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800728 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729}
730
Wu Fengguangdeadff12009-08-01 18:45:16 +0800731static unsigned int azx_command_addr(u32 cmd)
732{
733 unsigned int addr = cmd >> 28;
734
735 if (addr >= AZX_MAX_CODECS) {
736 snd_BUG();
737 addr = 0;
738 }
739
740 return addr;
741}
742
743static unsigned int azx_response_addr(u32 res)
744{
745 unsigned int addr = res & 0xf;
746
747 if (addr >= AZX_MAX_CODECS) {
748 snd_BUG();
749 addr = 0;
750 }
751
752 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753}
754
755/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100756static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100758 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800759 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
Wu Fengguangc32649f2009-08-01 18:48:12 +0800762 spin_lock_irq(&chip->reg_lock);
763
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 /* add command to corb */
765 wp = azx_readb(chip, CORBWP);
766 wp++;
767 wp %= ICH6_MAX_CORB_ENTRIES;
768
Wu Fengguangdeadff12009-08-01 18:45:16 +0800769 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 chip->corb.buf[wp] = cpu_to_le32(val);
771 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800772
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 spin_unlock_irq(&chip->reg_lock);
774
775 return 0;
776}
777
778#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
779
780/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100781static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782{
783 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800784 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 u32 res, res_ex;
786
787 wp = azx_readb(chip, RIRBWP);
788 if (wp == chip->rirb.wp)
789 return;
790 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800791
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 while (chip->rirb.rp != wp) {
793 chip->rirb.rp++;
794 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
795
796 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
797 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
798 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800799 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
801 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800802 else if (chip->rirb.cmds[addr]) {
803 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100804 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800805 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800806 } else
807 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
808 "last cmd=%#08x\n",
809 res, res_ex,
810 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 }
812}
813
814/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800815static unsigned int azx_rirb_get_response(struct hda_bus *bus,
816 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100818 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200819 unsigned long timeout;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200820 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200822 again:
823 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100824 for (;;) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200825 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200826 spin_lock_irq(&chip->reg_lock);
827 azx_update_rirb(chip);
828 spin_unlock_irq(&chip->reg_lock);
829 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800830 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100831 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100832 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200833
834 if (!do_poll)
835 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800836 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100837 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100838 if (time_after(jiffies, timeout))
839 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100840 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100841 msleep(2); /* temporary workaround */
842 else {
843 udelay(10);
844 cond_resched();
845 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100846 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200847
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200848 if (!chip->polling_mode && chip->poll_count < 2) {
849 snd_printdd(SFX "azx_get_response timeout, "
850 "polling the codec once: last cmd=0x%08x\n",
851 chip->last_cmd[addr]);
852 do_poll = 1;
853 chip->poll_count++;
854 goto again;
855 }
856
857
Takashi Iwai23c4a882009-10-30 13:21:49 +0100858 if (!chip->polling_mode) {
859 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
860 "switching to polling mode: last cmd=0x%08x\n",
861 chip->last_cmd[addr]);
862 chip->polling_mode = 1;
863 goto again;
864 }
865
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200866 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200867 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800868 "disabling MSI: last cmd=0x%08x\n",
869 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200870 free_irq(chip->irq, chip);
871 chip->irq = -1;
872 pci_disable_msi(chip->pci);
873 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100874 if (azx_acquire_irq(chip, 1) < 0) {
875 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200876 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100877 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200878 goto again;
879 }
880
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100881 if (chip->probing) {
882 /* If this critical timeout happens during the codec probing
883 * phase, this is likely an access to a non-existing codec
884 * slot. Better to return an error and reset the system.
885 */
886 return -1;
887 }
888
Takashi Iwai8dd78332009-06-02 01:16:07 +0200889 /* a fatal communication error; need either to reset or to fallback
890 * to the single_cmd mode
891 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100892 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200893 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200894 bus->response_reset = 1;
895 return -1; /* give a chance to retry */
896 }
897
898 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
899 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800900 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200901 chip->single_cmd = 1;
902 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100903 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200904 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100905 /* disable unsolicited responses */
906 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200907 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908}
909
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910/*
911 * Use the single immediate command instead of CORB/RIRB for simplicity
912 *
913 * Note: according to Intel, this is not preferred use. The command was
914 * intended for the BIOS only, and may get confused with unsolicited
915 * responses. So, we shouldn't use it for normal operation from the
916 * driver.
917 * I left the codes, however, for debugging/testing purposes.
918 */
919
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200920/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800921static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200922{
923 int timeout = 50;
924
925 while (timeout--) {
926 /* check IRV busy bit */
927 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
928 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800929 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200930 return 0;
931 }
932 udelay(1);
933 }
934 if (printk_ratelimit())
935 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
936 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800937 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200938 return -EIO;
939}
940
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100942static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100944 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800945 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 int timeout = 50;
947
Takashi Iwai8dd78332009-06-02 01:16:07 +0200948 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 while (timeout--) {
950 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200951 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200953 azx_writew(chip, IRS, azx_readw(chip, IRS) |
954 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200956 azx_writew(chip, IRS, azx_readw(chip, IRS) |
957 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800958 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 }
960 udelay(1);
961 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100962 if (printk_ratelimit())
963 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
964 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 return -EIO;
966}
967
968/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800969static unsigned int azx_single_get_response(struct hda_bus *bus,
970 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100972 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800973 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974}
975
Takashi Iwai111d3af2006-02-16 18:17:58 +0100976/*
977 * The below are the main callbacks from hda_codec.
978 *
979 * They are just the skeleton to call sub-callbacks according to the
980 * current setting of chip->single_cmd.
981 */
982
983/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100984static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100985{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100986 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200987
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200988 if (chip->disabled)
989 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +0800990 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100991 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100992 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100993 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100994 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100995}
996
997/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800998static unsigned int azx_get_response(struct hda_bus *bus,
999 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001000{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001001 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001002 if (chip->disabled)
1003 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001004 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001005 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001006 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001007 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001008}
1009
Takashi Iwaicb53c622007-08-10 17:21:45 +02001010#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001011static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001012#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001013
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001015static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016{
1017 int count;
1018
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001019 if (!full_reset)
1020 goto __skip;
1021
Danny Tholene8a7f132007-09-11 21:41:56 +02001022 /* clear STATESTS */
1023 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1024
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 /* reset controller */
1026 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1027
1028 count = 50;
1029 while (azx_readb(chip, GCTL) && --count)
1030 msleep(1);
1031
1032 /* delay for >= 100us for codec PLL to settle per spec
1033 * Rev 0.9 section 5.5.1
1034 */
1035 msleep(1);
1036
1037 /* Bring controller out of reset */
1038 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1039
1040 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001041 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 msleep(1);
1043
Pavel Machek927fc862006-08-31 17:03:43 +02001044 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 msleep(1);
1046
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001047 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001049 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001050 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 return -EBUSY;
1052 }
1053
Matt41e2fce2005-07-04 17:49:55 +02001054 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001055 if (!chip->single_cmd)
1056 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1057 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001058
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001060 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001062 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 }
1064
1065 return 0;
1066}
1067
1068
1069/*
1070 * Lowlevel interface
1071 */
1072
1073/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001074static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075{
1076 /* enable controller CIE and GIE */
1077 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1078 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1079}
1080
1081/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001082static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083{
1084 int i;
1085
1086 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001087 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001088 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 azx_sd_writeb(azx_dev, SD_CTL,
1090 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1091 }
1092
1093 /* disable SIE for all streams */
1094 azx_writeb(chip, INTCTL, 0);
1095
1096 /* disable controller CIE and GIE */
1097 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1098 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1099}
1100
1101/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001102static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103{
1104 int i;
1105
1106 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001107 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001108 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1110 }
1111
1112 /* clear STATESTS */
1113 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1114
1115 /* clear rirb status */
1116 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1117
1118 /* clear int status */
1119 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1120}
1121
1122/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001123static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124{
Joseph Chan0e153472008-08-26 14:38:03 +02001125 /*
1126 * Before stream start, initialize parameter
1127 */
1128 azx_dev->insufficient = 1;
1129
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001131 azx_writel(chip, INTCTL,
1132 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 /* set DMA start and interrupt mask */
1134 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1135 SD_CTL_DMA_START | SD_INT_MASK);
1136}
1137
Takashi Iwai1dddab42009-03-18 15:15:37 +01001138/* stop DMA */
1139static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1142 ~(SD_CTL_DMA_START | SD_INT_MASK));
1143 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001144}
1145
1146/* stop a stream */
1147static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1148{
1149 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001151 azx_writel(chip, INTCTL,
1152 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153}
1154
1155
1156/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001157 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001159static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001161 if (chip->initialized)
1162 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163
1164 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001165 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166
1167 /* initialize interrupts */
1168 azx_int_clear(chip);
1169 azx_int_enable(chip);
1170
1171 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001172 if (!chip->single_cmd)
1173 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001175 /* program the position buffer */
1176 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001177 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001178
Takashi Iwaicb53c622007-08-10 17:21:45 +02001179 chip->initialized = 1;
1180}
1181
1182/*
1183 * initialize the PCI registers
1184 */
1185/* update bits in a PCI register byte */
1186static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1187 unsigned char mask, unsigned char val)
1188{
1189 unsigned char data;
1190
1191 pci_read_config_byte(pci, reg, &data);
1192 data &= ~mask;
1193 data |= (val & mask);
1194 pci_write_config_byte(pci, reg, data);
1195}
1196
1197static void azx_init_pci(struct azx *chip)
1198{
1199 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1200 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1201 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001202 * codecs.
1203 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001204 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001205 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001206 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001207 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001208 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001209
Takashi Iwai9477c582011-05-25 09:11:37 +02001210 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1211 * we need to enable snoop.
1212 */
1213 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001214 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001215 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001216 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1217 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001218 }
1219
1220 /* For NVIDIA HDA, enable snoop */
1221 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001222 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001223 update_pci_byte(chip->pci,
1224 NVIDIA_HDA_TRANSREG_ADDR,
1225 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001226 update_pci_byte(chip->pci,
1227 NVIDIA_HDA_ISTRM_COH,
1228 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1229 update_pci_byte(chip->pci,
1230 NVIDIA_HDA_OSTRM_COH,
1231 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001232 }
1233
1234 /* Enable SCH/PCH snoop if needed */
1235 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001236 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001237 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001238 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1239 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1240 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1241 if (!azx_snoop(chip))
1242 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1243 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001244 pci_read_config_word(chip->pci,
1245 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001246 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001247 snd_printdd(SFX "SCH snoop: %s\n",
1248 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1249 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001250 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251}
1252
1253
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001254static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1255
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256/*
1257 * interrupt handler
1258 */
David Howells7d12e782006-10-05 14:55:46 +01001259static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001261 struct azx *chip = dev_id;
1262 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001264 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001265 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266
1267 spin_lock(&chip->reg_lock);
1268
Dan Carpenter60911062012-05-18 10:36:11 +03001269 if (chip->disabled) {
1270 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001271 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001272 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001273
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 status = azx_readl(chip, INTSTS);
1275 if (status == 0) {
1276 spin_unlock(&chip->reg_lock);
1277 return IRQ_NONE;
1278 }
1279
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001280 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 azx_dev = &chip->azx_dev[i];
1282 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001283 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001285 if (!azx_dev->substream || !azx_dev->running ||
1286 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001287 continue;
1288 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001289 ok = azx_position_ok(chip, azx_dev);
1290 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001291 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 spin_unlock(&chip->reg_lock);
1293 snd_pcm_period_elapsed(azx_dev->substream);
1294 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001295 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001296 /* bogus IRQ, process it later */
1297 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001298 queue_work(chip->bus->workq,
1299 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 }
1301 }
1302 }
1303
1304 /* clear rirb int */
1305 status = azx_readb(chip, RIRBSTS);
1306 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001307 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001308 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001309 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001311 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1313 }
1314
1315#if 0
1316 /* clear state status int */
1317 if (azx_readb(chip, STATESTS) & 0x04)
1318 azx_writeb(chip, STATESTS, 0x04);
1319#endif
1320 spin_unlock(&chip->reg_lock);
1321
1322 return IRQ_HANDLED;
1323}
1324
1325
1326/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001327 * set up a BDL entry
1328 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001329static int setup_bdle(struct azx *chip,
1330 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001331 struct azx_dev *azx_dev, u32 **bdlp,
1332 int ofs, int size, int with_ioc)
1333{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001334 u32 *bdl = *bdlp;
1335
1336 while (size > 0) {
1337 dma_addr_t addr;
1338 int chunk;
1339
1340 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1341 return -EINVAL;
1342
Takashi Iwai77a23f22008-08-21 13:00:13 +02001343 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001344 /* program the address field of the BDL entry */
1345 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001346 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001347 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001348 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001349 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1350 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1351 u32 remain = 0x1000 - (ofs & 0xfff);
1352 if (chunk > remain)
1353 chunk = remain;
1354 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001355 bdl[2] = cpu_to_le32(chunk);
1356 /* program the IOC to enable interrupt
1357 * only when the whole fragment is processed
1358 */
1359 size -= chunk;
1360 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1361 bdl += 4;
1362 azx_dev->frags++;
1363 ofs += chunk;
1364 }
1365 *bdlp = bdl;
1366 return ofs;
1367}
1368
1369/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 * set up BDL entries
1371 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001372static int azx_setup_periods(struct azx *chip,
1373 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001374 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001376 u32 *bdl;
1377 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001378 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379
1380 /* reset BDL address */
1381 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1382 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1383
Takashi Iwai97b71c92009-03-18 15:09:13 +01001384 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001385 periods = azx_dev->bufsize / period_bytes;
1386
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001388 bdl = (u32 *)azx_dev->bdl.area;
1389 ofs = 0;
1390 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001391 pos_adj = bdl_pos_adj[chip->dev_index];
1392 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001393 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001394 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001395 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001396 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001397 pos_adj = pos_align;
1398 else
1399 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1400 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001401 pos_adj = frames_to_bytes(runtime, pos_adj);
1402 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001403 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001404 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001405 pos_adj = 0;
1406 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001407 ofs = setup_bdle(chip, substream, azx_dev,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001408 &bdl, ofs, pos_adj,
1409 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001410 if (ofs < 0)
1411 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001412 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001413 } else
1414 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001415 for (i = 0; i < periods; i++) {
1416 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001417 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001418 period_bytes - pos_adj, 0);
1419 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001420 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001421 period_bytes,
1422 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001423 if (ofs < 0)
1424 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001426 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001427
1428 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001429 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001430 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001431 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432}
1433
Takashi Iwai1dddab42009-03-18 15:15:37 +01001434/* reset stream */
1435static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436{
1437 unsigned char val;
1438 int timeout;
1439
Takashi Iwai1dddab42009-03-18 15:15:37 +01001440 azx_stream_clear(chip, azx_dev);
1441
Takashi Iwaid01ce992007-07-27 16:52:19 +02001442 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1443 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 udelay(3);
1445 timeout = 300;
1446 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1447 --timeout)
1448 ;
1449 val &= ~SD_CTL_STREAM_RESET;
1450 azx_sd_writeb(azx_dev, SD_CTL, val);
1451 udelay(3);
1452
1453 timeout = 300;
1454 /* waiting for hardware to report that the stream is out of reset */
1455 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1456 --timeout)
1457 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001458
1459 /* reset first position - may not be synced with hw at this time */
1460 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001461}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462
Takashi Iwai1dddab42009-03-18 15:15:37 +01001463/*
1464 * set up the SD for streaming
1465 */
1466static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1467{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001468 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001469 /* make sure the run bit is zero for SD */
1470 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001472 val = azx_sd_readl(azx_dev, SD_CTL);
1473 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1474 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1475 if (!azx_snoop(chip))
1476 val |= SD_CTL_TRAFFIC_PRIO;
1477 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478
1479 /* program the length of samples in cyclic buffer */
1480 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1481
1482 /* program the stream format */
1483 /* this value needs to be the same as the one programmed */
1484 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1485
1486 /* program the stream LVI (last valid index) of the BDL */
1487 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1488
1489 /* program the BDL address */
1490 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001491 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001493 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001495 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001496 if (chip->position_fix[0] != POS_FIX_LPIB ||
1497 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001498 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1499 azx_writel(chip, DPLBASE,
1500 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1501 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001502
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001504 azx_sd_writel(azx_dev, SD_CTL,
1505 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506
1507 return 0;
1508}
1509
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001510/*
1511 * Probe the given codec address
1512 */
1513static int probe_codec(struct azx *chip, int addr)
1514{
1515 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1516 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1517 unsigned int res;
1518
Wu Fengguanga678cde2009-08-01 18:46:46 +08001519 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001520 chip->probing = 1;
1521 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001522 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001523 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001524 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001525 if (res == -1)
1526 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001527 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001528 return 0;
1529}
1530
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001531static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1532 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001533static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534
Takashi Iwai8dd78332009-06-02 01:16:07 +02001535static void azx_bus_reset(struct hda_bus *bus)
1536{
1537 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001538
1539 bus->in_reset = 1;
1540 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001541 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001542#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001543 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001544 struct azx_pcm *p;
1545 list_for_each_entry(p, &chip->pcm_list, list)
1546 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001547 snd_hda_suspend(chip->bus);
1548 snd_hda_resume(chip->bus);
1549 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001550#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001551 bus->in_reset = 0;
1552}
1553
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554/*
1555 * Codec initialization
1556 */
1557
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001558/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001559static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001560 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001561 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001562};
1563
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001564static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565{
1566 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001567 int c, codecs, err;
1568 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569
1570 memset(&bus_temp, 0, sizeof(bus_temp));
1571 bus_temp.private_data = chip;
1572 bus_temp.modelname = model;
1573 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001574 bus_temp.ops.command = azx_send_cmd;
1575 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001576 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001577 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001578#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001579 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001580 bus_temp.ops.pm_notify = azx_power_notify;
1581#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582
Takashi Iwaid01ce992007-07-27 16:52:19 +02001583 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1584 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 return err;
1586
Takashi Iwai9477c582011-05-25 09:11:37 +02001587 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1588 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001589 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001590 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001591
Takashi Iwai34c25352008-10-28 11:38:58 +01001592 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001593 max_slots = azx_max_codecs[chip->driver_type];
1594 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001595 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001596
1597 /* First try to probe all given codec slots */
1598 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001599 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001600 if (probe_codec(chip, c) < 0) {
1601 /* Some BIOSen give you wrong codec addresses
1602 * that don't exist
1603 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001604 snd_printk(KERN_WARNING SFX
1605 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001606 "disabling it...\n", c);
1607 chip->codec_mask &= ~(1 << c);
1608 /* More badly, accessing to a non-existing
1609 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001610 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001611 * Thus if an error occurs during probing,
1612 * better to reset the controller chip to
1613 * get back to the sanity state.
1614 */
1615 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001616 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001617 }
1618 }
1619 }
1620
Takashi Iwaid507cd62011-04-26 15:25:02 +02001621 /* AMD chipsets often cause the communication stalls upon certain
1622 * sequence like the pin-detection. It seems that forcing the synced
1623 * access works around the stall. Grrr...
1624 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001625 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1626 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001627 chip->bus->sync_write = 1;
1628 chip->bus->allow_bus_reset = 1;
1629 }
1630
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001631 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001632 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001633 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001634 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001635 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 if (err < 0)
1637 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001638 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001640 }
1641 }
1642 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1644 return -ENXIO;
1645 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001646 return 0;
1647}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001649/* configure each codec instance */
1650static int __devinit azx_codec_configure(struct azx *chip)
1651{
1652 struct hda_codec *codec;
1653 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1654 snd_hda_codec_configure(codec);
1655 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 return 0;
1657}
1658
1659
1660/*
1661 * PCM support
1662 */
1663
1664/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001665static inline struct azx_dev *
1666azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001668 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001669 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001670 /* make a non-zero unique key for the substream */
1671 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1672 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001673
1674 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001675 dev = chip->playback_index_offset;
1676 nums = chip->playback_streams;
1677 } else {
1678 dev = chip->capture_index_offset;
1679 nums = chip->capture_streams;
1680 }
1681 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001682 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001683 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001684 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001685 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001687 if (res) {
1688 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001689 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001690 }
1691 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692}
1693
1694/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001695static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696{
1697 azx_dev->opened = 0;
1698}
1699
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001700static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001701 .info = (SNDRV_PCM_INFO_MMAP |
1702 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1704 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001705 /* No full-resume yet implemented */
1706 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001707 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001708 SNDRV_PCM_INFO_SYNC_START |
1709 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1711 .rates = SNDRV_PCM_RATE_48000,
1712 .rate_min = 48000,
1713 .rate_max = 48000,
1714 .channels_min = 2,
1715 .channels_max = 2,
1716 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1717 .period_bytes_min = 128,
1718 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1719 .periods_min = 2,
1720 .periods_max = AZX_MAX_FRAG,
1721 .fifo_size = 0,
1722};
1723
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001724static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725{
1726 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1727 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001728 struct azx *chip = apcm->chip;
1729 struct azx_dev *azx_dev;
1730 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731 unsigned long flags;
1732 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001733 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734
Ingo Molnar62932df2006-01-16 16:34:20 +01001735 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001736 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001738 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 return -EBUSY;
1740 }
1741 runtime->hw = azx_pcm_hw;
1742 runtime->hw.channels_min = hinfo->channels_min;
1743 runtime->hw.channels_max = hinfo->channels_max;
1744 runtime->hw.formats = hinfo->formats;
1745 runtime->hw.rates = hinfo->rates;
1746 snd_pcm_limit_hw_rates(runtime);
1747 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001748 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001749 /* constrain buffer sizes to be multiple of 128
1750 bytes. This is more efficient in terms of memory
1751 access but isn't required by the HDA spec and
1752 prevents users from specifying exact period/buffer
1753 sizes. For example for 44.1kHz, a period size set
1754 to 20ms will be rounded to 19.59ms. */
1755 buff_step = 128;
1756 else
1757 /* Don't enforce steps on buffer sizes, still need to
1758 be multiple of 4 bytes (HDA spec). Tested on Intel
1759 HDA controllers, may not work on all devices where
1760 option needs to be disabled */
1761 buff_step = 4;
1762
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001763 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001764 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001765 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001766 buff_step);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001767 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001768 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1769 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001771 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001772 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 return err;
1774 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001775 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001776 /* sanity check */
1777 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1778 snd_BUG_ON(!runtime->hw.channels_max) ||
1779 snd_BUG_ON(!runtime->hw.formats) ||
1780 snd_BUG_ON(!runtime->hw.rates)) {
1781 azx_release_device(azx_dev);
1782 hinfo->ops.close(hinfo, apcm->codec, substream);
1783 snd_hda_power_down(apcm->codec);
1784 mutex_unlock(&chip->open_mutex);
1785 return -EINVAL;
1786 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787 spin_lock_irqsave(&chip->reg_lock, flags);
1788 azx_dev->substream = substream;
1789 azx_dev->running = 0;
1790 spin_unlock_irqrestore(&chip->reg_lock, flags);
1791
1792 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001793 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001794 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 return 0;
1796}
1797
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001798static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799{
1800 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1801 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001802 struct azx *chip = apcm->chip;
1803 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804 unsigned long flags;
1805
Ingo Molnar62932df2006-01-16 16:34:20 +01001806 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807 spin_lock_irqsave(&chip->reg_lock, flags);
1808 azx_dev->substream = NULL;
1809 azx_dev->running = 0;
1810 spin_unlock_irqrestore(&chip->reg_lock, flags);
1811 azx_release_device(azx_dev);
1812 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001813 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001814 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815 return 0;
1816}
1817
Takashi Iwaid01ce992007-07-27 16:52:19 +02001818static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1819 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001821 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1822 struct azx *chip = apcm->chip;
1823 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001824 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001825 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001826
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001827 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001828 azx_dev->bufsize = 0;
1829 azx_dev->period_bytes = 0;
1830 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001831 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001832 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001833 if (ret < 0)
1834 return ret;
1835 mark_runtime_wc(chip, azx_dev, runtime, true);
1836 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837}
1838
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001839static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840{
1841 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001842 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001843 struct azx *chip = apcm->chip;
1844 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1846
1847 /* reset BDL address */
1848 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1849 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1850 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001851 azx_dev->bufsize = 0;
1852 azx_dev->period_bytes = 0;
1853 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854
Takashi Iwaieb541332010-08-06 13:48:11 +02001855 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001857 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858 return snd_pcm_lib_free_pages(substream);
1859}
1860
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001861static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862{
1863 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001864 struct azx *chip = apcm->chip;
1865 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001867 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001868 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001869 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06001870 struct hda_spdif_out *spdif =
1871 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1872 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001874 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001875 format_val = snd_hda_calc_stream_format(runtime->rate,
1876 runtime->channels,
1877 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001878 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06001879 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001880 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001881 snd_printk(KERN_ERR SFX
1882 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 runtime->rate, runtime->channels, runtime->format);
1884 return -EINVAL;
1885 }
1886
Takashi Iwai97b71c92009-03-18 15:09:13 +01001887 bufsize = snd_pcm_lib_buffer_bytes(substream);
1888 period_bytes = snd_pcm_lib_period_bytes(substream);
1889
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001890 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001891 bufsize, format_val);
1892
1893 if (bufsize != azx_dev->bufsize ||
1894 period_bytes != azx_dev->period_bytes ||
1895 format_val != azx_dev->format_val) {
1896 azx_dev->bufsize = bufsize;
1897 azx_dev->period_bytes = period_bytes;
1898 azx_dev->format_val = format_val;
1899 err = azx_setup_periods(chip, substream, azx_dev);
1900 if (err < 0)
1901 return err;
1902 }
1903
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001904 /* wallclk has 24Mhz clock source */
1905 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1906 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907 azx_setup_controller(chip, azx_dev);
1908 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1909 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1910 else
1911 azx_dev->fifo_size = 0;
1912
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001913 stream_tag = azx_dev->stream_tag;
1914 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001915 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001916 stream_tag > chip->capture_streams)
1917 stream_tag -= chip->capture_streams;
1918 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001919 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920}
1921
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001922static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923{
1924 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001925 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001926 struct azx_dev *azx_dev;
1927 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001928 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001929 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001932 case SNDRV_PCM_TRIGGER_START:
1933 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1935 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001936 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 break;
1938 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001939 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001941 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 break;
1943 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001944 return -EINVAL;
1945 }
1946
1947 snd_pcm_group_for_each_entry(s, substream) {
1948 if (s->pcm->card != substream->pcm->card)
1949 continue;
1950 azx_dev = get_azx_dev(s);
1951 sbits |= 1 << azx_dev->index;
1952 nsync++;
1953 snd_pcm_trigger_done(s, substream);
1954 }
1955
1956 spin_lock(&chip->reg_lock);
1957 if (nsync > 1) {
1958 /* first, set SYNC bits of corresponding streams */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001959 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1960 azx_writel(chip, OLD_SSYNC,
1961 azx_readl(chip, OLD_SSYNC) | sbits);
1962 else
1963 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001964 }
1965 snd_pcm_group_for_each_entry(s, substream) {
1966 if (s->pcm->card != substream->pcm->card)
1967 continue;
1968 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001969 if (start) {
1970 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
1971 if (!rstart)
1972 azx_dev->start_wallclk -=
1973 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001974 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001975 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01001976 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001977 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001978 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 }
1980 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001981 if (start) {
1982 if (nsync == 1)
1983 return 0;
1984 /* wait until all FIFOs get ready */
1985 for (timeout = 5000; timeout; timeout--) {
1986 nwait = 0;
1987 snd_pcm_group_for_each_entry(s, substream) {
1988 if (s->pcm->card != substream->pcm->card)
1989 continue;
1990 azx_dev = get_azx_dev(s);
1991 if (!(azx_sd_readb(azx_dev, SD_STS) &
1992 SD_STS_FIFO_READY))
1993 nwait++;
1994 }
1995 if (!nwait)
1996 break;
1997 cpu_relax();
1998 }
1999 } else {
2000 /* wait until all RUN bits are cleared */
2001 for (timeout = 5000; timeout; timeout--) {
2002 nwait = 0;
2003 snd_pcm_group_for_each_entry(s, substream) {
2004 if (s->pcm->card != substream->pcm->card)
2005 continue;
2006 azx_dev = get_azx_dev(s);
2007 if (azx_sd_readb(azx_dev, SD_CTL) &
2008 SD_CTL_DMA_START)
2009 nwait++;
2010 }
2011 if (!nwait)
2012 break;
2013 cpu_relax();
2014 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002016 if (nsync > 1) {
2017 spin_lock(&chip->reg_lock);
2018 /* reset SYNC bits */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002019 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2020 azx_writel(chip, OLD_SSYNC,
2021 azx_readl(chip, OLD_SSYNC) & ~sbits);
2022 else
2023 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002024 spin_unlock(&chip->reg_lock);
2025 }
2026 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027}
2028
Joseph Chan0e153472008-08-26 14:38:03 +02002029/* get the current DMA position with correction on VIA chips */
2030static unsigned int azx_via_get_position(struct azx *chip,
2031 struct azx_dev *azx_dev)
2032{
2033 unsigned int link_pos, mini_pos, bound_pos;
2034 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2035 unsigned int fifo_size;
2036
2037 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002038 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002039 /* Playback, no problem using link position */
2040 return link_pos;
2041 }
2042
2043 /* Capture */
2044 /* For new chipset,
2045 * use mod to get the DMA position just like old chipset
2046 */
2047 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2048 mod_dma_pos %= azx_dev->period_bytes;
2049
2050 /* azx_dev->fifo_size can't get FIFO size of in stream.
2051 * Get from base address + offset.
2052 */
2053 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2054
2055 if (azx_dev->insufficient) {
2056 /* Link position never gather than FIFO size */
2057 if (link_pos <= fifo_size)
2058 return 0;
2059
2060 azx_dev->insufficient = 0;
2061 }
2062
2063 if (link_pos <= fifo_size)
2064 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2065 else
2066 mini_pos = link_pos - fifo_size;
2067
2068 /* Find nearest previous boudary */
2069 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2070 mod_link_pos = link_pos % azx_dev->period_bytes;
2071 if (mod_link_pos >= fifo_size)
2072 bound_pos = link_pos - mod_link_pos;
2073 else if (mod_dma_pos >= mod_mini_pos)
2074 bound_pos = mini_pos - mod_mini_pos;
2075 else {
2076 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2077 if (bound_pos >= azx_dev->bufsize)
2078 bound_pos = 0;
2079 }
2080
2081 /* Calculate real DMA position we want */
2082 return bound_pos + mod_dma_pos;
2083}
2084
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002085static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002086 struct azx_dev *azx_dev,
2087 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002090 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091
David Henningsson4cb36312010-09-30 10:12:50 +02002092 switch (chip->position_fix[stream]) {
2093 case POS_FIX_LPIB:
2094 /* read LPIB */
2095 pos = azx_sd_readl(azx_dev, SD_LPIB);
2096 break;
2097 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002098 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002099 break;
2100 default:
2101 /* use the position buffer */
2102 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002103 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002104 if (!pos || pos == (u32)-1) {
2105 printk(KERN_WARNING
2106 "hda-intel: Invalid position buffer, "
2107 "using LPIB read method instead.\n");
2108 chip->position_fix[stream] = POS_FIX_LPIB;
2109 pos = azx_sd_readl(azx_dev, SD_LPIB);
2110 } else
2111 chip->position_fix[stream] = POS_FIX_POSBUF;
2112 }
2113 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002114 }
David Henningsson4cb36312010-09-30 10:12:50 +02002115
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116 if (pos >= azx_dev->bufsize)
2117 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002118 return pos;
2119}
2120
2121static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2122{
2123 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2124 struct azx *chip = apcm->chip;
2125 struct azx_dev *azx_dev = get_azx_dev(substream);
2126 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002127 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002128}
2129
2130/*
2131 * Check whether the current DMA position is acceptable for updating
2132 * periods. Returns non-zero if it's OK.
2133 *
2134 * Many HD-audio controllers appear pretty inaccurate about
2135 * the update-IRQ timing. The IRQ is issued before actually the
2136 * data is processed. So, we need to process it afterwords in a
2137 * workqueue.
2138 */
2139static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2140{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002141 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002142 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002143 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002144
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002145 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2146 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002147 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002148
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002149 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002150 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002151
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002152 if (WARN_ONCE(!azx_dev->period_bytes,
2153 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002154 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002155 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002156 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2157 /* NG - it's below the first next period boundary */
2158 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002159 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002160 return 1; /* OK, it's fine */
2161}
2162
2163/*
2164 * The work for pending PCM period updates.
2165 */
2166static void azx_irq_pending_work(struct work_struct *work)
2167{
2168 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002169 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002170
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002171 if (!chip->irq_pending_warned) {
2172 printk(KERN_WARNING
2173 "hda-intel: IRQ timing workaround is activated "
2174 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2175 chip->card->number);
2176 chip->irq_pending_warned = 1;
2177 }
2178
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002179 for (;;) {
2180 pending = 0;
2181 spin_lock_irq(&chip->reg_lock);
2182 for (i = 0; i < chip->num_streams; i++) {
2183 struct azx_dev *azx_dev = &chip->azx_dev[i];
2184 if (!azx_dev->irq_pending ||
2185 !azx_dev->substream ||
2186 !azx_dev->running)
2187 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002188 ok = azx_position_ok(chip, azx_dev);
2189 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002190 azx_dev->irq_pending = 0;
2191 spin_unlock(&chip->reg_lock);
2192 snd_pcm_period_elapsed(azx_dev->substream);
2193 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002194 } else if (ok < 0) {
2195 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002196 } else
2197 pending++;
2198 }
2199 spin_unlock_irq(&chip->reg_lock);
2200 if (!pending)
2201 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002202 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002203 }
2204}
2205
2206/* clear irq_pending flags and assure no on-going workq */
2207static void azx_clear_irq_pending(struct azx *chip)
2208{
2209 int i;
2210
2211 spin_lock_irq(&chip->reg_lock);
2212 for (i = 0; i < chip->num_streams; i++)
2213 chip->azx_dev[i].irq_pending = 0;
2214 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215}
2216
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002217#ifdef CONFIG_X86
2218static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2219 struct vm_area_struct *area)
2220{
2221 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2222 struct azx *chip = apcm->chip;
2223 if (!azx_snoop(chip))
2224 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2225 return snd_pcm_lib_default_mmap(substream, area);
2226}
2227#else
2228#define azx_pcm_mmap NULL
2229#endif
2230
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002231static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232 .open = azx_pcm_open,
2233 .close = azx_pcm_close,
2234 .ioctl = snd_pcm_lib_ioctl,
2235 .hw_params = azx_pcm_hw_params,
2236 .hw_free = azx_pcm_hw_free,
2237 .prepare = azx_pcm_prepare,
2238 .trigger = azx_pcm_trigger,
2239 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002240 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002241 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242};
2243
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002244static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245{
Takashi Iwai176d5332008-07-30 15:01:44 +02002246 struct azx_pcm *apcm = pcm->private_data;
2247 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002248 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002249 kfree(apcm);
2250 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251}
2252
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002253#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2254
Takashi Iwai176d5332008-07-30 15:01:44 +02002255static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002256azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2257 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002259 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002260 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002262 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002263 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002264 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002266 list_for_each_entry(apcm, &chip->pcm_list, list) {
2267 if (apcm->pcm->device == pcm_dev) {
2268 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2269 return -EBUSY;
2270 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002271 }
2272 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2273 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2274 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275 &pcm);
2276 if (err < 0)
2277 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002278 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002279 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280 if (apcm == NULL)
2281 return -ENOMEM;
2282 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002283 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285 pcm->private_data = apcm;
2286 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002287 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2288 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002289 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002290 cpcm->pcm = pcm;
2291 for (s = 0; s < 2; s++) {
2292 apcm->hinfo[s] = &cpcm->stream[s];
2293 if (cpcm->stream[s].substreams)
2294 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2295 }
2296 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002297 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2298 if (size > MAX_PREALLOC_SIZE)
2299 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002300 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002301 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002302 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303 return 0;
2304}
2305
2306/*
2307 * mixer creation - all stuff is implemented in hda module
2308 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002309static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310{
2311 return snd_hda_build_controls(chip->bus);
2312}
2313
2314
2315/*
2316 * initialize SD streams
2317 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002318static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319{
2320 int i;
2321
2322 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002323 * assign the starting bdl address to each stream (device)
2324 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002326 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002327 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002328 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2330 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2331 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2332 azx_dev->sd_int_sta_mask = 1 << i;
2333 /* stream tag: must be non-zero and unique */
2334 azx_dev->index = i;
2335 azx_dev->stream_tag = i + 1;
2336 }
2337
2338 return 0;
2339}
2340
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002341static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2342{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002343 if (request_irq(chip->pci->irq, azx_interrupt,
2344 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002345 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002346 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2347 "disabling device\n", chip->pci->irq);
2348 if (do_disconnect)
2349 snd_card_disconnect(chip->card);
2350 return -1;
2351 }
2352 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002353 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002354 return 0;
2355}
2356
Linus Torvalds1da177e2005-04-16 15:20:36 -07002357
Takashi Iwaicb53c622007-08-10 17:21:45 +02002358static void azx_stop_chip(struct azx *chip)
2359{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002360 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002361 return;
2362
2363 /* disable interrupts */
2364 azx_int_disable(chip);
2365 azx_int_clear(chip);
2366
2367 /* disable CORB/RIRB */
2368 azx_free_cmd_io(chip);
2369
2370 /* disable position buffer */
2371 azx_writel(chip, DPLBASE, 0);
2372 azx_writel(chip, DPUBASE, 0);
2373
2374 chip->initialized = 0;
2375}
2376
2377#ifdef CONFIG_SND_HDA_POWER_SAVE
2378/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002379static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002380{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002381 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002382 struct hda_codec *c;
2383 int power_on = 0;
2384
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002385 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002386 if (c->power_on) {
2387 power_on = 1;
2388 break;
2389 }
2390 }
2391 if (power_on)
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002392 azx_init_chip(chip, 1);
Wu Fengguang0287d972009-12-11 20:15:11 +08002393 else if (chip->running && power_save_controller &&
2394 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002395 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002396}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002397#endif /* CONFIG_SND_HDA_POWER_SAVE */
2398
2399#ifdef CONFIG_PM
2400/*
2401 * power management
2402 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002403
Takashi Iwai421a1252005-11-17 16:11:09 +01002404static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002405{
Takashi Iwai421a1252005-11-17 16:11:09 +01002406 struct snd_card *card = pci_get_drvdata(pci);
2407 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002408 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002409
Takashi Iwai421a1252005-11-17 16:11:09 +01002410 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002411 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002412 list_for_each_entry(p, &chip->pcm_list, list)
2413 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002414 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002415 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002416 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002417 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002418 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002419 chip->irq = -1;
2420 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002421 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002422 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002423 pci_disable_device(pci);
2424 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002425 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426 return 0;
2427}
2428
Takashi Iwai421a1252005-11-17 16:11:09 +01002429static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002430{
Takashi Iwai421a1252005-11-17 16:11:09 +01002431 struct snd_card *card = pci_get_drvdata(pci);
2432 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002434 pci_set_power_state(pci, PCI_D0);
2435 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002436 if (pci_enable_device(pci) < 0) {
2437 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2438 "disabling device\n");
2439 snd_card_disconnect(card);
2440 return -EIO;
2441 }
2442 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002443 if (chip->msi)
2444 if (pci_enable_msi(pci) < 0)
2445 chip->msi = 0;
2446 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002447 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002448 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002449
Takashi Iwai7f308302012-05-08 16:52:23 +02002450 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002451
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002453 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454 return 0;
2455}
2456#endif /* CONFIG_PM */
2457
2458
2459/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002460 * reboot notifier for hang-up problem at power-down
2461 */
2462static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2463{
2464 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002465 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002466 azx_stop_chip(chip);
2467 return NOTIFY_OK;
2468}
2469
2470static void azx_notifier_register(struct azx *chip)
2471{
2472 chip->reboot_notifier.notifier_call = azx_halt;
2473 register_reboot_notifier(&chip->reboot_notifier);
2474}
2475
2476static void azx_notifier_unregister(struct azx *chip)
2477{
2478 if (chip->reboot_notifier.notifier_call)
2479 unregister_reboot_notifier(&chip->reboot_notifier);
2480}
2481
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002482static int DELAYED_INIT_MARK azx_first_init(struct azx *chip);
2483static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip);
2484
2485static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci);
2486
2487#ifdef SUPPORT_VGA_SWITCHEROO
2488static void azx_vs_set_state(struct pci_dev *pci,
2489 enum vga_switcheroo_state state)
2490{
2491 struct snd_card *card = pci_get_drvdata(pci);
2492 struct azx *chip = card->private_data;
2493 bool disabled;
2494
2495 if (chip->init_failed)
2496 return;
2497
2498 disabled = (state == VGA_SWITCHEROO_OFF);
2499 if (chip->disabled == disabled)
2500 return;
2501
2502 if (!chip->bus) {
2503 chip->disabled = disabled;
2504 if (!disabled) {
2505 snd_printk(KERN_INFO SFX
2506 "%s: Start delayed initialization\n",
2507 pci_name(chip->pci));
2508 if (azx_first_init(chip) < 0 ||
2509 azx_probe_continue(chip) < 0) {
2510 snd_printk(KERN_ERR SFX
2511 "%s: initialization error\n",
2512 pci_name(chip->pci));
2513 chip->init_failed = true;
2514 }
2515 }
2516 } else {
2517 snd_printk(KERN_INFO SFX
2518 "%s %s via VGA-switcheroo\n",
2519 disabled ? "Disabling" : "Enabling",
2520 pci_name(chip->pci));
2521 if (disabled) {
2522 azx_suspend(pci, PMSG_FREEZE);
2523 chip->disabled = true;
2524 snd_hda_lock_devices(chip->bus);
2525 } else {
2526 snd_hda_unlock_devices(chip->bus);
2527 chip->disabled = false;
2528 azx_resume(pci);
2529 }
2530 }
2531}
2532
2533static bool azx_vs_can_switch(struct pci_dev *pci)
2534{
2535 struct snd_card *card = pci_get_drvdata(pci);
2536 struct azx *chip = card->private_data;
2537
2538 if (chip->init_failed)
2539 return false;
2540 if (chip->disabled || !chip->bus)
2541 return true;
2542 if (snd_hda_lock_devices(chip->bus))
2543 return false;
2544 snd_hda_unlock_devices(chip->bus);
2545 return true;
2546}
2547
2548static void __devinit init_vga_switcheroo(struct azx *chip)
2549{
2550 struct pci_dev *p = get_bound_vga(chip->pci);
2551 if (p) {
2552 snd_printk(KERN_INFO SFX
2553 "%s: Handle VGA-switcheroo audio client\n",
2554 pci_name(chip->pci));
2555 chip->use_vga_switcheroo = 1;
2556 pci_dev_put(p);
2557 }
2558}
2559
2560static const struct vga_switcheroo_client_ops azx_vs_ops = {
2561 .set_gpu_state = azx_vs_set_state,
2562 .can_switch = azx_vs_can_switch,
2563};
2564
2565static int __devinit register_vga_switcheroo(struct azx *chip)
2566{
2567 if (!chip->use_vga_switcheroo)
2568 return 0;
2569 /* FIXME: currently only handling DIS controller
2570 * is there any machine with two switchable HDMI audio controllers?
2571 */
2572 return vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
2573 VGA_SWITCHEROO_DIS,
2574 chip->bus != NULL);
2575}
2576#else
2577#define init_vga_switcheroo(chip) /* NOP */
2578#define register_vga_switcheroo(chip) 0
2579#endif /* SUPPORT_VGA_SWITCHER */
2580
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002581/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002582 * destructor
2583 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002584static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002586 int i;
2587
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002588 azx_notifier_unregister(chip);
2589
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002590 if (use_vga_switcheroo(chip)) {
2591 if (chip->disabled && chip->bus)
2592 snd_hda_unlock_devices(chip->bus);
2593 vga_switcheroo_unregister_client(chip->pci);
2594 }
2595
Takashi Iwaice43fba2005-05-30 20:33:44 +02002596 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002597 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002598 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002599 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002600 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002601 }
2602
Jeff Garzikf000fd82008-04-22 13:50:34 +02002603 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002605 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002606 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002607 if (chip->remap_addr)
2608 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002610 if (chip->azx_dev) {
2611 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002612 if (chip->azx_dev[i].bdl.area) {
2613 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002614 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002615 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002616 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002617 if (chip->rb.area) {
2618 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002619 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002620 }
2621 if (chip->posbuf.area) {
2622 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002623 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002624 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002625 if (chip->region_requested)
2626 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002627 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002628 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629 kfree(chip);
2630
2631 return 0;
2632}
2633
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002634static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002635{
2636 return azx_free(device->device_data);
2637}
2638
2639/*
Takashi Iwai91219472012-04-26 12:13:25 +02002640 * Check of disabled HDMI controller by vga-switcheroo
2641 */
2642static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
2643{
2644 struct pci_dev *p;
2645
2646 /* check only discrete GPU */
2647 switch (pci->vendor) {
2648 case PCI_VENDOR_ID_ATI:
2649 case PCI_VENDOR_ID_AMD:
2650 case PCI_VENDOR_ID_NVIDIA:
2651 if (pci->devfn == 1) {
2652 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2653 pci->bus->number, 0);
2654 if (p) {
2655 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2656 return p;
2657 pci_dev_put(p);
2658 }
2659 }
2660 break;
2661 }
2662 return NULL;
2663}
2664
2665static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
2666{
2667 bool vga_inactive = false;
2668 struct pci_dev *p = get_bound_vga(pci);
2669
2670 if (p) {
2671 if (vga_default_device() && p != vga_default_device())
2672 vga_inactive = true;
2673 pci_dev_put(p);
2674 }
2675 return vga_inactive;
2676}
2677
2678/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002679 * white/black-listing for position_fix
2680 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002681static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002682 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2683 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002684 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002685 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002686 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002687 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002688 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002689 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002690 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002691 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002692 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002693 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002694 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002695 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002696 {}
2697};
2698
2699static int __devinit check_position_fix(struct azx *chip, int fix)
2700{
2701 const struct snd_pci_quirk *q;
2702
Takashi Iwaic673ba12009-03-17 07:49:14 +01002703 switch (fix) {
2704 case POS_FIX_LPIB:
2705 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002706 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002707 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002708 return fix;
2709 }
2710
Takashi Iwaic673ba12009-03-17 07:49:14 +01002711 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2712 if (q) {
2713 printk(KERN_INFO
2714 "hda_intel: position_fix set to %d "
2715 "for device %04x:%04x\n",
2716 q->value, q->subvendor, q->subdevice);
2717 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002718 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002719
2720 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002721 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2722 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002723 return POS_FIX_VIACOMBO;
2724 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002725 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2726 snd_printd(SFX "Using LPIB position fix\n");
2727 return POS_FIX_LPIB;
2728 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002729 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002730}
2731
2732/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002733 * black-lists for probe_mask
2734 */
2735static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2736 /* Thinkpad often breaks the controller communication when accessing
2737 * to the non-working (or non-existing) modem codec slot.
2738 */
2739 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2740 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2741 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002742 /* broken BIOS */
2743 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002744 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2745 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002746 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002747 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002748 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002749 {}
2750};
2751
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002752#define AZX_FORCE_CODEC_MASK 0x100
2753
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002754static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002755{
2756 const struct snd_pci_quirk *q;
2757
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002758 chip->codec_probe_mask = probe_mask[dev];
2759 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002760 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2761 if (q) {
2762 printk(KERN_INFO
2763 "hda_intel: probe_mask set to 0x%x "
2764 "for device %04x:%04x\n",
2765 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002766 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002767 }
2768 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002769
2770 /* check forced option */
2771 if (chip->codec_probe_mask != -1 &&
2772 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2773 chip->codec_mask = chip->codec_probe_mask & 0xff;
2774 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2775 chip->codec_mask);
2776 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002777}
2778
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002779/*
Takashi Iwai716238552009-09-28 13:14:04 +02002780 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002781 */
Takashi Iwai716238552009-09-28 13:14:04 +02002782static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002783 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002784 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002785 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002786 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002787 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002788 {}
2789};
2790
2791static void __devinit check_msi(struct azx *chip)
2792{
2793 const struct snd_pci_quirk *q;
2794
Takashi Iwai716238552009-09-28 13:14:04 +02002795 if (enable_msi >= 0) {
2796 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002797 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002798 }
2799 chip->msi = 1; /* enable MSI as default */
2800 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002801 if (q) {
2802 printk(KERN_INFO
2803 "hda_intel: msi for device %04x:%04x set to %d\n",
2804 q->subvendor, q->subdevice, q->value);
2805 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002806 return;
2807 }
2808
2809 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002810 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2811 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002812 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002813 }
2814}
2815
Takashi Iwaia1585d72011-12-14 09:27:04 +01002816/* check the snoop mode availability */
2817static void __devinit azx_check_snoop_available(struct azx *chip)
2818{
2819 bool snoop = chip->snoop;
2820
2821 switch (chip->driver_type) {
2822 case AZX_DRIVER_VIA:
2823 /* force to non-snoop mode for a new VIA controller
2824 * when BIOS is set
2825 */
2826 if (snoop) {
2827 u8 val;
2828 pci_read_config_byte(chip->pci, 0x42, &val);
2829 if (!(val & 0x80) && chip->pci->revision == 0x30)
2830 snoop = false;
2831 }
2832 break;
2833 case AZX_DRIVER_ATIHDMI_NS:
2834 /* new ATI HDMI requires non-snoop */
2835 snoop = false;
2836 break;
2837 }
2838
2839 if (snoop != chip->snoop) {
2840 snd_printk(KERN_INFO SFX "Force to %s mode\n",
2841 snoop ? "snoop" : "non-snoop");
2842 chip->snoop = snoop;
2843 }
2844}
Takashi Iwai669ba272007-08-17 09:17:36 +02002845
2846/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002847 * constructor
2848 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002849static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002850 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002851 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002852{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002853 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002854 .dev_free = azx_dev_free,
2855 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002856 struct azx *chip;
2857 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002858
2859 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002860
Pavel Machek927fc862006-08-31 17:03:43 +02002861 err = pci_enable_device(pci);
2862 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863 return err;
2864
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002865 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002866 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002867 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2868 pci_disable_device(pci);
2869 return -ENOMEM;
2870 }
2871
2872 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002873 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002874 chip->card = card;
2875 chip->pci = pci;
2876 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02002877 chip->driver_caps = driver_caps;
2878 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002879 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002880 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002881 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002882 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002883 init_vga_switcheroo(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002884
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002885 chip->position_fix[0] = chip->position_fix[1] =
2886 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002887 /* combo mode uses LPIB for playback */
2888 if (chip->position_fix[0] == POS_FIX_COMBO) {
2889 chip->position_fix[0] = POS_FIX_LPIB;
2890 chip->position_fix[1] = POS_FIX_AUTO;
2891 }
2892
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002893 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002894
Takashi Iwai27346162006-01-12 18:28:44 +01002895 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002896 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01002897 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02002898
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002899 if (bdl_pos_adj[dev] < 0) {
2900 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002901 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002902 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002903 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002904 break;
2905 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002906 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002907 break;
2908 }
2909 }
2910
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002911 if (check_hdmi_disabled(pci)) {
2912 snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n",
2913 pci_name(pci));
2914 if (use_vga_switcheroo(chip)) {
2915 snd_printk(KERN_INFO SFX "Delaying initialization\n");
2916 chip->disabled = true;
2917 goto ok;
2918 }
2919 kfree(chip);
2920 pci_disable_device(pci);
2921 return -ENXIO;
2922 }
2923
2924 err = azx_first_init(chip);
2925 if (err < 0) {
2926 azx_free(chip);
2927 return err;
2928 }
2929
2930 ok:
2931 err = register_vga_switcheroo(chip);
2932 if (err < 0) {
2933 snd_printk(KERN_ERR SFX
2934 "Error registering VGA-switcheroo client\n");
2935 azx_free(chip);
2936 return err;
2937 }
2938
2939 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2940 if (err < 0) {
2941 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2942 azx_free(chip);
2943 return err;
2944 }
2945
2946 *rchip = chip;
2947 return 0;
2948}
2949
2950static int DELAYED_INIT_MARK azx_first_init(struct azx *chip)
2951{
2952 int dev = chip->dev_index;
2953 struct pci_dev *pci = chip->pci;
2954 struct snd_card *card = chip->card;
2955 int i, err;
2956 unsigned short gcap;
2957
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002958#if BITS_PER_LONG != 64
2959 /* Fix up base address on ULI M5461 */
2960 if (chip->driver_type == AZX_DRIVER_ULI) {
2961 u16 tmp3;
2962 pci_read_config_word(pci, 0x40, &tmp3);
2963 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2964 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2965 }
2966#endif
2967
Pavel Machek927fc862006-08-31 17:03:43 +02002968 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002969 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002971 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002972
Pavel Machek927fc862006-08-31 17:03:43 +02002973 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002974 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002975 if (chip->remap_addr == NULL) {
2976 snd_printk(KERN_ERR SFX "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002977 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002978 }
2979
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002980 if (chip->msi)
2981 if (pci_enable_msi(pci) < 0)
2982 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002983
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002984 if (azx_acquire_irq(chip, 0) < 0)
2985 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002986
2987 pci_set_master(pci);
2988 synchronize_irq(chip->irq);
2989
Tobin Davisbcd72002008-01-15 11:23:55 +01002990 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002991 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002992
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002993 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02002994 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002995 struct pci_dev *p_smbus;
2996 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2997 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2998 NULL);
2999 if (p_smbus) {
3000 if (p_smbus->revision < 0x30)
3001 gcap &= ~ICH6_GCAP_64OK;
3002 pci_dev_put(p_smbus);
3003 }
3004 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003005
Takashi Iwai9477c582011-05-25 09:11:37 +02003006 /* disable 64bit DMA address on some devices */
3007 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3008 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003009 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003010 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003011
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003012 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003013 if (align_buffer_size >= 0)
3014 chip->align_buffer_size = !!align_buffer_size;
3015 else {
3016 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3017 chip->align_buffer_size = 0;
3018 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3019 chip->align_buffer_size = 1;
3020 else
3021 chip->align_buffer_size = 1;
3022 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003023
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003024 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003025 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003026 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003027 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003028 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3029 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003030 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003031
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003032 /* read number of streams from GCAP register instead of using
3033 * hardcoded value
3034 */
3035 chip->capture_streams = (gcap >> 8) & 0x0f;
3036 chip->playback_streams = (gcap >> 12) & 0x0f;
3037 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003038 /* gcap didn't give any info, switching to old method */
3039
3040 switch (chip->driver_type) {
3041 case AZX_DRIVER_ULI:
3042 chip->playback_streams = ULI_NUM_PLAYBACK;
3043 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003044 break;
3045 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003046 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003047 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3048 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003049 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003050 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003051 default:
3052 chip->playback_streams = ICH6_NUM_PLAYBACK;
3053 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003054 break;
3055 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003056 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003057 chip->capture_index_offset = 0;
3058 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003059 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003060 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3061 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003062 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003063 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003064 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003065 }
3066
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003067 for (i = 0; i < chip->num_streams; i++) {
3068 /* allocate memory for the BDL for each stream */
3069 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3070 snd_dma_pci_data(chip->pci),
3071 BDL_SIZE, &chip->azx_dev[i].bdl);
3072 if (err < 0) {
3073 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003074 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003075 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003076 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003077 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003078 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003079 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3080 snd_dma_pci_data(chip->pci),
3081 chip->num_streams * 8, &chip->posbuf);
3082 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003083 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003084 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003085 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003086 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003087 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003088 err = azx_alloc_cmd_io(chip);
3089 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003090 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003091
3092 /* initialize streams */
3093 azx_init_stream(chip);
3094
3095 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003096 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003097 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003098
3099 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003100 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003101 snd_printk(KERN_ERR SFX "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003102 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003103 }
3104
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003105 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003106 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3107 sizeof(card->shortname));
3108 snprintf(card->longname, sizeof(card->longname),
3109 "%s at 0x%lx irq %i",
3110 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003111
Linus Torvalds1da177e2005-04-16 15:20:36 -07003112 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003113}
3114
Takashi Iwaicb53c622007-08-10 17:21:45 +02003115static void power_down_all_codecs(struct azx *chip)
3116{
3117#ifdef CONFIG_SND_HDA_POWER_SAVE
3118 /* The codecs were powered up in snd_hda_codec_new().
3119 * Now all initialization done, so turn them down if possible
3120 */
3121 struct hda_codec *codec;
3122 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3123 snd_hda_power_down(codec);
3124 }
3125#endif
3126}
3127
Takashi Iwaid01ce992007-07-27 16:52:19 +02003128static int __devinit azx_probe(struct pci_dev *pci,
3129 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003130{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003131 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003132 struct snd_card *card;
3133 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02003134 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003135
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003136 if (dev >= SNDRV_CARDS)
3137 return -ENODEV;
3138 if (!enable[dev]) {
3139 dev++;
3140 return -ENOENT;
3141 }
3142
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003143 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3144 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003145 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003146 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003147 }
3148
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003149 /* set this here since it's referred in snd_hda_load_patch() */
3150 snd_card_set_dev(card, &pci->dev);
3151
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003152 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003153 if (err < 0)
3154 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003155 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003156
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003157 if (!chip->disabled) {
3158 err = azx_probe_continue(chip);
3159 if (err < 0)
3160 goto out_free;
3161 }
3162
3163 pci_set_drvdata(pci, card);
3164
3165 dev++;
3166 return 0;
3167
3168out_free:
3169 snd_card_free(card);
3170 return err;
3171}
3172
3173static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip)
3174{
3175 int dev = chip->dev_index;
3176 int err;
3177
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003178#ifdef CONFIG_SND_HDA_INPUT_BEEP
3179 chip->beep_mode = beep_mode[dev];
3180#endif
3181
Linus Torvalds1da177e2005-04-16 15:20:36 -07003182 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003183 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003184 if (err < 0)
3185 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003186#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai41a63f12011-02-10 17:39:20 +01003187 if (patch[dev] && *patch[dev]) {
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003188 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
3189 patch[dev]);
3190 err = snd_hda_load_patch(chip->bus, patch[dev]);
3191 if (err < 0)
3192 goto out_free;
3193 }
3194#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003195 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003196 err = azx_codec_configure(chip);
3197 if (err < 0)
3198 goto out_free;
3199 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003200
3201 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003202 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003203 if (err < 0)
3204 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003205
3206 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003207 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003208 if (err < 0)
3209 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003210
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003211 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003212 if (err < 0)
3213 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003214
Takashi Iwaicb53c622007-08-10 17:21:45 +02003215 chip->running = 1;
3216 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003217 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003218
Takashi Iwai91219472012-04-26 12:13:25 +02003219 return 0;
3220
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003221out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003222 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003223 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003224}
3225
3226static void __devexit azx_remove(struct pci_dev *pci)
3227{
Takashi Iwai91219472012-04-26 12:13:25 +02003228 struct snd_card *card = pci_get_drvdata(pci);
3229 if (card)
3230 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003231 pci_set_drvdata(pci, NULL);
3232}
3233
3234/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003235static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003236 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003237 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003238 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3239 AZX_DCAPS_BUFSIZE },
Seth Heasleycea310e2010-09-10 16:29:56 -07003240 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003241 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003242 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3243 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003244 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003245 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003246 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3247 AZX_DCAPS_BUFSIZE},
Seth Heasley8bc039a2012-01-23 16:24:31 -08003248 /* Lynx Point */
3249 { PCI_DEVICE(0x8086, 0x8c20),
3250 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3251 AZX_DCAPS_BUFSIZE},
Takashi Iwai87218e92008-02-21 08:13:11 +01003252 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003253 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003254 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003255 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003256 { PCI_DEVICE(0x8086, 0x080a),
3257 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003258 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003259 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003260 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003261 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3262 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003263 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003264 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3265 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003266 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003267 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3268 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003269 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003270 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3271 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003272 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003273 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3274 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003275 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003276 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3277 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003278 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003279 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3280 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003281 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003282 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3283 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003284 /* Generic Intel */
3285 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3286 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3287 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003288 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003289 /* ATI SB 450/600/700/800/900 */
3290 { PCI_DEVICE(0x1002, 0x437b),
3291 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3292 { PCI_DEVICE(0x1002, 0x4383),
3293 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3294 /* AMD Hudson */
3295 { PCI_DEVICE(0x1022, 0x780d),
3296 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003297 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003298 { PCI_DEVICE(0x1002, 0x793b),
3299 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3300 { PCI_DEVICE(0x1002, 0x7919),
3301 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3302 { PCI_DEVICE(0x1002, 0x960f),
3303 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3304 { PCI_DEVICE(0x1002, 0x970f),
3305 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3306 { PCI_DEVICE(0x1002, 0xaa00),
3307 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3308 { PCI_DEVICE(0x1002, 0xaa08),
3309 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3310 { PCI_DEVICE(0x1002, 0xaa10),
3311 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3312 { PCI_DEVICE(0x1002, 0xaa18),
3313 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3314 { PCI_DEVICE(0x1002, 0xaa20),
3315 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3316 { PCI_DEVICE(0x1002, 0xaa28),
3317 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3318 { PCI_DEVICE(0x1002, 0xaa30),
3319 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3320 { PCI_DEVICE(0x1002, 0xaa38),
3321 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3322 { PCI_DEVICE(0x1002, 0xaa40),
3323 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3324 { PCI_DEVICE(0x1002, 0xaa48),
3325 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003326 { PCI_DEVICE(0x1002, 0x9902),
3327 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3328 { PCI_DEVICE(0x1002, 0xaaa0),
3329 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3330 { PCI_DEVICE(0x1002, 0xaaa8),
3331 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3332 { PCI_DEVICE(0x1002, 0xaab0),
3333 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003334 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003335 { PCI_DEVICE(0x1106, 0x3288),
3336 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Takashi Iwai87218e92008-02-21 08:13:11 +01003337 /* SIS966 */
3338 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3339 /* ULI M5461 */
3340 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3341 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003342 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3343 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3344 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003345 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003346 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003347 { PCI_DEVICE(0x6549, 0x1200),
3348 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003349 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02003350#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3351 /* the following entry conflicts with snd-ctxfi driver,
3352 * as ctxfi driver mutates from HD-audio to native mode with
3353 * a special command sequence.
3354 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003355 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3356 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3357 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003358 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003359 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003360#else
3361 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003362 { PCI_DEVICE(0x1102, 0x0009),
3363 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003364 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003365#endif
Takashi Iwai5ae763b2012-05-08 10:34:08 +02003366 /* CTHDA chips */
3367 { PCI_DEVICE(0x1102, 0x0010),
3368 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3369 { PCI_DEVICE(0x1102, 0x0012),
3370 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003371 /* Vortex86MX */
3372 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003373 /* VMware HDAudio */
3374 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003375 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003376 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3377 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3378 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003379 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003380 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3381 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3382 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003383 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003384 { 0, }
3385};
3386MODULE_DEVICE_TABLE(pci, azx_ids);
3387
3388/* pci_driver definition */
3389static struct pci_driver driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003390 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003391 .id_table = azx_ids,
3392 .probe = azx_probe,
3393 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01003394#ifdef CONFIG_PM
3395 .suspend = azx_suspend,
3396 .resume = azx_resume,
3397#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003398};
3399
3400static int __init alsa_card_azx_init(void)
3401{
Takashi Iwai01d25d42005-04-11 16:58:24 +02003402 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003403}
3404
3405static void __exit alsa_card_azx_exit(void)
3406{
3407 pci_unregister_driver(&driver);
3408}
3409
3410module_init(alsa_card_azx_init)
3411module_exit(alsa_card_azx_exit)