blob: 44a5f241b1a0698f18ece0600794789d5858c4b8 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson88241782011-01-07 17:09:48 +000039static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
43 unsigned alignment,
44 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Daniel Vetter8c599672011-12-14 13:57:31 +010058static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010059
Chris Wilson61050802012-04-17 15:31:31 +010060static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
61{
62 if (obj->tiling_mode)
63 i915_gem_release_mmap(obj);
64
65 /* As we do not have an associated fence register, we will force
66 * a tiling change if we ever need to acquire one.
67 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010068 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010069 obj->fence_reg = I915_FENCE_REG_NONE;
70}
71
Chris Wilson73aa8082010-09-30 11:46:12 +010072/* some bookkeeping */
73static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
74 size_t size)
75{
76 dev_priv->mm.object_count++;
77 dev_priv->mm.object_memory += size;
78}
79
80static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
81 size_t size)
82{
83 dev_priv->mm.object_count--;
84 dev_priv->mm.object_memory -= size;
85}
86
Chris Wilson21dd3732011-01-26 15:55:56 +000087static int
88i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010089{
90 struct drm_i915_private *dev_priv = dev->dev_private;
91 struct completion *x = &dev_priv->error_completion;
92 unsigned long flags;
93 int ret;
94
95 if (!atomic_read(&dev_priv->mm.wedged))
96 return 0;
97
98 ret = wait_for_completion_interruptible(x);
99 if (ret)
100 return ret;
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102 if (atomic_read(&dev_priv->mm.wedged)) {
103 /* GPU is hung, bump the completion count to account for
104 * the token we just consumed so that we never hit zero and
105 * end up waiting upon a subsequent completion event that
106 * will never happen.
107 */
108 spin_lock_irqsave(&x->wait.lock, flags);
109 x->done++;
110 spin_unlock_irqrestore(&x->wait.lock, flags);
111 }
112 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113}
114
Chris Wilson54cf91d2010-11-25 18:00:26 +0000115int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100116{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100117 int ret;
118
Chris Wilson21dd3732011-01-26 15:55:56 +0000119 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100120 if (ret)
121 return ret;
122
123 ret = mutex_lock_interruptible(&dev->struct_mutex);
124 if (ret)
125 return ret;
126
Chris Wilson23bc5982010-09-29 16:10:57 +0100127 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128 return 0;
129}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100130
Chris Wilson7d1c4802010-08-07 21:45:03 +0100131static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000132i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100133{
Chris Wilson1b502472012-04-24 15:47:30 +0100134 return !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100135}
136
Eric Anholt673a3942008-07-30 12:06:12 -0700137int
138i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000139 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700140{
Eric Anholt673a3942008-07-30 12:06:12 -0700141 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000142
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200143 if (drm_core_check_feature(dev, DRIVER_MODESET))
144 return -ENODEV;
145
Chris Wilson20217462010-11-23 15:26:33 +0000146 if (args->gtt_start >= args->gtt_end ||
147 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
148 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700149
Daniel Vetterf534bc02012-03-26 22:37:04 +0200150 /* GEM with user mode setting was never supported on ilk and later. */
151 if (INTEL_INFO(dev)->gen >= 5)
152 return -ENODEV;
153
Eric Anholt673a3942008-07-30 12:06:12 -0700154 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200155 i915_gem_init_global_gtt(dev, args->gtt_start,
156 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700157 mutex_unlock(&dev->struct_mutex);
158
Chris Wilson20217462010-11-23 15:26:33 +0000159 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700160}
161
Eric Anholt5a125c32008-10-22 21:40:13 -0700162int
163i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000164 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700165{
Chris Wilson73aa8082010-09-30 11:46:12 +0100166 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000168 struct drm_i915_gem_object *obj;
169 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700170
Chris Wilson6299f992010-11-24 12:23:44 +0000171 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100172 mutex_lock(&dev->struct_mutex);
Chris Wilson1b502472012-04-24 15:47:30 +0100173 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
174 if (obj->pin_count)
175 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100176 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700177
Chris Wilson6299f992010-11-24 12:23:44 +0000178 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000180
Eric Anholt5a125c32008-10-22 21:40:13 -0700181 return 0;
182}
183
Dave Airlieff72145b2011-02-07 12:16:14 +1000184static int
185i915_gem_create(struct drm_file *file,
186 struct drm_device *dev,
187 uint64_t size,
188 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700189{
Chris Wilson05394f32010-11-08 19:18:58 +0000190 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300191 int ret;
192 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700193
Dave Airlieff72145b2011-02-07 12:16:14 +1000194 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200195 if (size == 0)
196 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700197
198 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000199 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700200 if (obj == NULL)
201 return -ENOMEM;
202
Chris Wilson05394f32010-11-08 19:18:58 +0000203 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100204 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000205 drm_gem_object_release(&obj->base);
206 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100207 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700208 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100209 }
210
Chris Wilson202f2fe2010-10-14 13:20:40 +0100211 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000212 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100213 trace_i915_gem_object_create(obj);
214
Dave Airlieff72145b2011-02-07 12:16:14 +1000215 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700216 return 0;
217}
218
Dave Airlieff72145b2011-02-07 12:16:14 +1000219int
220i915_gem_dumb_create(struct drm_file *file,
221 struct drm_device *dev,
222 struct drm_mode_create_dumb *args)
223{
224 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000225 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000226 args->size = args->pitch * args->height;
227 return i915_gem_create(file, dev,
228 args->size, &args->handle);
229}
230
231int i915_gem_dumb_destroy(struct drm_file *file,
232 struct drm_device *dev,
233 uint32_t handle)
234{
235 return drm_gem_handle_delete(file, handle);
236}
237
238/**
239 * Creates a new mm object and returns a handle to it.
240 */
241int
242i915_gem_create_ioctl(struct drm_device *dev, void *data,
243 struct drm_file *file)
244{
245 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200246
Dave Airlieff72145b2011-02-07 12:16:14 +1000247 return i915_gem_create(file, dev,
248 args->size, &args->handle);
249}
250
Chris Wilson05394f32010-11-08 19:18:58 +0000251static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700252{
Chris Wilson05394f32010-11-08 19:18:58 +0000253 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700254
255 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000256 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700257}
258
Daniel Vetter8c599672011-12-14 13:57:31 +0100259static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100260__copy_to_user_swizzled(char __user *cpu_vaddr,
261 const char *gpu_vaddr, int gpu_offset,
262 int length)
263{
264 int ret, cpu_offset = 0;
265
266 while (length > 0) {
267 int cacheline_end = ALIGN(gpu_offset + 1, 64);
268 int this_length = min(cacheline_end - gpu_offset, length);
269 int swizzled_gpu_offset = gpu_offset ^ 64;
270
271 ret = __copy_to_user(cpu_vaddr + cpu_offset,
272 gpu_vaddr + swizzled_gpu_offset,
273 this_length);
274 if (ret)
275 return ret + length;
276
277 cpu_offset += this_length;
278 gpu_offset += this_length;
279 length -= this_length;
280 }
281
282 return 0;
283}
284
285static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700286__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
287 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100288 int length)
289{
290 int ret, cpu_offset = 0;
291
292 while (length > 0) {
293 int cacheline_end = ALIGN(gpu_offset + 1, 64);
294 int this_length = min(cacheline_end - gpu_offset, length);
295 int swizzled_gpu_offset = gpu_offset ^ 64;
296
297 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
298 cpu_vaddr + cpu_offset,
299 this_length);
300 if (ret)
301 return ret + length;
302
303 cpu_offset += this_length;
304 gpu_offset += this_length;
305 length -= this_length;
306 }
307
308 return 0;
309}
310
Daniel Vetterd174bd62012-03-25 19:47:40 +0200311/* Per-page copy function for the shmem pread fastpath.
312 * Flushes invalid cachelines before reading the target if
313 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700314static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200315shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
316 char __user *user_data,
317 bool page_do_bit17_swizzling, bool needs_clflush)
318{
319 char *vaddr;
320 int ret;
321
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200322 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200323 return -EINVAL;
324
325 vaddr = kmap_atomic(page);
326 if (needs_clflush)
327 drm_clflush_virt_range(vaddr + shmem_page_offset,
328 page_length);
329 ret = __copy_to_user_inatomic(user_data,
330 vaddr + shmem_page_offset,
331 page_length);
332 kunmap_atomic(vaddr);
333
334 return ret;
335}
336
Daniel Vetter23c18c72012-03-25 19:47:42 +0200337static void
338shmem_clflush_swizzled_range(char *addr, unsigned long length,
339 bool swizzled)
340{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200341 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200342 unsigned long start = (unsigned long) addr;
343 unsigned long end = (unsigned long) addr + length;
344
345 /* For swizzling simply ensure that we always flush both
346 * channels. Lame, but simple and it works. Swizzled
347 * pwrite/pread is far from a hotpath - current userspace
348 * doesn't use it at all. */
349 start = round_down(start, 128);
350 end = round_up(end, 128);
351
352 drm_clflush_virt_range((void *)start, end - start);
353 } else {
354 drm_clflush_virt_range(addr, length);
355 }
356
357}
358
Daniel Vetterd174bd62012-03-25 19:47:40 +0200359/* Only difference to the fast-path function is that this can handle bit17
360 * and uses non-atomic copy and kmap functions. */
361static int
362shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
363 char __user *user_data,
364 bool page_do_bit17_swizzling, bool needs_clflush)
365{
366 char *vaddr;
367 int ret;
368
369 vaddr = kmap(page);
370 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200371 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
372 page_length,
373 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200374
375 if (page_do_bit17_swizzling)
376 ret = __copy_to_user_swizzled(user_data,
377 vaddr, shmem_page_offset,
378 page_length);
379 else
380 ret = __copy_to_user(user_data,
381 vaddr + shmem_page_offset,
382 page_length);
383 kunmap(page);
384
385 return ret;
386}
387
Eric Anholteb014592009-03-10 11:44:52 -0700388static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200389i915_gem_shmem_pread(struct drm_device *dev,
390 struct drm_i915_gem_object *obj,
391 struct drm_i915_gem_pread *args,
392 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700393{
Chris Wilson05394f32010-11-08 19:18:58 +0000394 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100395 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700396 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100397 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100398 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100399 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200400 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200401 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200402 int needs_clflush = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200403 int release_page;
Eric Anholteb014592009-03-10 11:44:52 -0700404
Daniel Vetter8461d222011-12-14 13:57:32 +0100405 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700406 remain = args->size;
407
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700409
Daniel Vetter84897312012-03-25 19:47:31 +0200410 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
411 /* If we're not in the cpu read domain, set ourself into the gtt
412 * read domain and manually flush cachelines (if required). This
413 * optimizes for the case when the gpu will dirty the data
414 * anyway again before the next pread happens. */
415 if (obj->cache_level == I915_CACHE_NONE)
416 needs_clflush = 1;
417 ret = i915_gem_object_set_to_gtt_domain(obj, false);
418 if (ret)
419 return ret;
420 }
Eric Anholteb014592009-03-10 11:44:52 -0700421
Eric Anholteb014592009-03-10 11:44:52 -0700422 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100423
Eric Anholteb014592009-03-10 11:44:52 -0700424 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100425 struct page *page;
426
Eric Anholteb014592009-03-10 11:44:52 -0700427 /* Operation in this page
428 *
Eric Anholteb014592009-03-10 11:44:52 -0700429 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700430 * page_length = bytes to copy for this page
431 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100432 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700433 page_length = remain;
434 if ((shmem_page_offset + page_length) > PAGE_SIZE)
435 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700436
Daniel Vetter692a5762012-03-25 19:47:34 +0200437 if (obj->pages) {
438 page = obj->pages[offset >> PAGE_SHIFT];
439 release_page = 0;
440 } else {
441 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
442 if (IS_ERR(page)) {
443 ret = PTR_ERR(page);
444 goto out;
445 }
446 release_page = 1;
Jesper Juhlb65552f2011-06-12 20:53:44 +0000447 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100448
Daniel Vetter8461d222011-12-14 13:57:32 +0100449 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
450 (page_to_phys(page) & (1 << 17)) != 0;
451
Daniel Vetterd174bd62012-03-25 19:47:40 +0200452 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
453 user_data, page_do_bit17_swizzling,
454 needs_clflush);
455 if (ret == 0)
456 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700457
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200458 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200459 page_cache_get(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200460 mutex_unlock(&dev->struct_mutex);
461
Daniel Vetter96d79b52012-03-25 19:47:36 +0200462 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200463 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200464 /* Userspace is tricking us, but we've already clobbered
465 * its pages with the prefault and promised to write the
466 * data up to the first fault. Hence ignore any errors
467 * and just continue. */
468 (void)ret;
469 prefaulted = 1;
470 }
471
Daniel Vetterd174bd62012-03-25 19:47:40 +0200472 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
473 user_data, page_do_bit17_swizzling,
474 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700475
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200476 mutex_lock(&dev->struct_mutex);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100477 page_cache_release(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200478next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100479 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200480 if (release_page)
481 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100482
Daniel Vetter8461d222011-12-14 13:57:32 +0100483 if (ret) {
484 ret = -EFAULT;
485 goto out;
486 }
487
Eric Anholteb014592009-03-10 11:44:52 -0700488 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100489 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700490 offset += page_length;
491 }
492
Chris Wilson4f27b752010-10-14 15:26:45 +0100493out:
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200494 if (hit_slowpath) {
495 /* Fixup: Kill any reinstated backing storage pages */
496 if (obj->madv == __I915_MADV_PURGED)
497 i915_gem_object_truncate(obj);
498 }
Eric Anholteb014592009-03-10 11:44:52 -0700499
500 return ret;
501}
502
Eric Anholt673a3942008-07-30 12:06:12 -0700503/**
504 * Reads data from the object referenced by handle.
505 *
506 * On error, the contents of *data are undefined.
507 */
508int
509i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000510 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700511{
512 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000513 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100514 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700515
Chris Wilson51311d02010-11-17 09:10:42 +0000516 if (args->size == 0)
517 return 0;
518
519 if (!access_ok(VERIFY_WRITE,
520 (char __user *)(uintptr_t)args->data_ptr,
521 args->size))
522 return -EFAULT;
523
Chris Wilson4f27b752010-10-14 15:26:45 +0100524 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100525 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100526 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700527
Chris Wilson05394f32010-11-08 19:18:58 +0000528 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000529 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100530 ret = -ENOENT;
531 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100532 }
Eric Anholt673a3942008-07-30 12:06:12 -0700533
Chris Wilson7dcd2492010-09-26 20:21:44 +0100534 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000535 if (args->offset > obj->base.size ||
536 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100537 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100538 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100539 }
540
Chris Wilsondb53a302011-02-03 11:57:46 +0000541 trace_i915_gem_object_pread(obj, args->offset, args->size);
542
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200543 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700544
Chris Wilson35b62a82010-09-26 20:23:38 +0100545out:
Chris Wilson05394f32010-11-08 19:18:58 +0000546 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100547unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100548 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700549 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700550}
551
Keith Packard0839ccb2008-10-30 19:38:48 -0700552/* This is the fast write path which cannot handle
553 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700554 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700555
Keith Packard0839ccb2008-10-30 19:38:48 -0700556static inline int
557fast_user_write(struct io_mapping *mapping,
558 loff_t page_base, int page_offset,
559 char __user *user_data,
560 int length)
561{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700562 void __iomem *vaddr_atomic;
563 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700564 unsigned long unwritten;
565
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700566 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700567 /* We can use the cpu mem copy function because this is X86. */
568 vaddr = (void __force*)vaddr_atomic + page_offset;
569 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700570 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700571 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100572 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700573}
574
Eric Anholt3de09aa2009-03-09 09:42:23 -0700575/**
576 * This is the fast pwrite path, where we copy the data directly from the
577 * user into the GTT, uncached.
578 */
Eric Anholt673a3942008-07-30 12:06:12 -0700579static int
Chris Wilson05394f32010-11-08 19:18:58 +0000580i915_gem_gtt_pwrite_fast(struct drm_device *dev,
581 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700582 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000583 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700584{
Keith Packard0839ccb2008-10-30 19:38:48 -0700585 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700586 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700587 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700588 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200589 int page_offset, page_length, ret;
590
591 ret = i915_gem_object_pin(obj, 0, true);
592 if (ret)
593 goto out;
594
595 ret = i915_gem_object_set_to_gtt_domain(obj, true);
596 if (ret)
597 goto out_unpin;
598
599 ret = i915_gem_object_put_fence(obj);
600 if (ret)
601 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700602
603 user_data = (char __user *) (uintptr_t) args->data_ptr;
604 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700605
Chris Wilson05394f32010-11-08 19:18:58 +0000606 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700607
608 while (remain > 0) {
609 /* Operation in this page
610 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700611 * page_base = page offset within aperture
612 * page_offset = offset within page
613 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700614 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100615 page_base = offset & PAGE_MASK;
616 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700617 page_length = remain;
618 if ((page_offset + remain) > PAGE_SIZE)
619 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700620
Keith Packard0839ccb2008-10-30 19:38:48 -0700621 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700622 * source page isn't available. Return the error and we'll
623 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700624 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100625 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200626 page_offset, user_data, page_length)) {
627 ret = -EFAULT;
628 goto out_unpin;
629 }
Eric Anholt673a3942008-07-30 12:06:12 -0700630
Keith Packard0839ccb2008-10-30 19:38:48 -0700631 remain -= page_length;
632 user_data += page_length;
633 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700634 }
Eric Anholt673a3942008-07-30 12:06:12 -0700635
Daniel Vetter935aaa62012-03-25 19:47:35 +0200636out_unpin:
637 i915_gem_object_unpin(obj);
638out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700639 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700640}
641
Daniel Vetterd174bd62012-03-25 19:47:40 +0200642/* Per-page copy function for the shmem pwrite fastpath.
643 * Flushes invalid cachelines before writing to the target if
644 * needs_clflush_before is set and flushes out any written cachelines after
645 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700646static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200647shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
648 char __user *user_data,
649 bool page_do_bit17_swizzling,
650 bool needs_clflush_before,
651 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700652{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200653 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700654 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700655
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200656 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700658
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659 vaddr = kmap_atomic(page);
660 if (needs_clflush_before)
661 drm_clflush_virt_range(vaddr + shmem_page_offset,
662 page_length);
663 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
664 user_data,
665 page_length);
666 if (needs_clflush_after)
667 drm_clflush_virt_range(vaddr + shmem_page_offset,
668 page_length);
669 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700670
671 return ret;
672}
673
Daniel Vetterd174bd62012-03-25 19:47:40 +0200674/* Only difference to the fast-path function is that this can handle bit17
675 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700676static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200677shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
678 char __user *user_data,
679 bool page_do_bit17_swizzling,
680 bool needs_clflush_before,
681 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700682{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683 char *vaddr;
684 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700685
Daniel Vetterd174bd62012-03-25 19:47:40 +0200686 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200687 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200688 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
689 page_length,
690 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200691 if (page_do_bit17_swizzling)
692 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100693 user_data,
694 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200695 else
696 ret = __copy_from_user(vaddr + shmem_page_offset,
697 user_data,
698 page_length);
699 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200700 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
701 page_length,
702 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100704
Daniel Vetterd174bd62012-03-25 19:47:40 +0200705 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700706}
707
Eric Anholt40123c12009-03-09 13:42:30 -0700708static int
Daniel Vettere244a442012-03-25 19:47:28 +0200709i915_gem_shmem_pwrite(struct drm_device *dev,
710 struct drm_i915_gem_object *obj,
711 struct drm_i915_gem_pwrite *args,
712 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700713{
Chris Wilson05394f32010-11-08 19:18:58 +0000714 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700715 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100716 loff_t offset;
717 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100718 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100719 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200720 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200721 int needs_clflush_after = 0;
722 int needs_clflush_before = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200723 int release_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700724
Daniel Vetter8c599672011-12-14 13:57:31 +0100725 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700726 remain = args->size;
727
Daniel Vetter8c599672011-12-14 13:57:31 +0100728 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700729
Daniel Vetter58642882012-03-25 19:47:37 +0200730 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
731 /* If we're not in the cpu write domain, set ourself into the gtt
732 * write domain and manually flush cachelines (if required). This
733 * optimizes for the case when the gpu will use the data
734 * right away and we therefore have to clflush anyway. */
735 if (obj->cache_level == I915_CACHE_NONE)
736 needs_clflush_after = 1;
737 ret = i915_gem_object_set_to_gtt_domain(obj, true);
738 if (ret)
739 return ret;
740 }
741 /* Same trick applies for invalidate partially written cachelines before
742 * writing. */
743 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
744 && obj->cache_level == I915_CACHE_NONE)
745 needs_clflush_before = 1;
746
Eric Anholt40123c12009-03-09 13:42:30 -0700747 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000748 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700749
750 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100751 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200752 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100753
Eric Anholt40123c12009-03-09 13:42:30 -0700754 /* Operation in this page
755 *
Eric Anholt40123c12009-03-09 13:42:30 -0700756 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700757 * page_length = bytes to copy for this page
758 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100759 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700760
761 page_length = remain;
762 if ((shmem_page_offset + page_length) > PAGE_SIZE)
763 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700764
Daniel Vetter58642882012-03-25 19:47:37 +0200765 /* If we don't overwrite a cacheline completely we need to be
766 * careful to have up-to-date data by first clflushing. Don't
767 * overcomplicate things and flush the entire patch. */
768 partial_cacheline_write = needs_clflush_before &&
769 ((shmem_page_offset | page_length)
770 & (boot_cpu_data.x86_clflush_size - 1));
771
Daniel Vetter692a5762012-03-25 19:47:34 +0200772 if (obj->pages) {
773 page = obj->pages[offset >> PAGE_SHIFT];
774 release_page = 0;
775 } else {
776 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
777 if (IS_ERR(page)) {
778 ret = PTR_ERR(page);
779 goto out;
780 }
781 release_page = 1;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100782 }
783
Daniel Vetter8c599672011-12-14 13:57:31 +0100784 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
785 (page_to_phys(page) & (1 << 17)) != 0;
786
Daniel Vetterd174bd62012-03-25 19:47:40 +0200787 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
788 user_data, page_do_bit17_swizzling,
789 partial_cacheline_write,
790 needs_clflush_after);
791 if (ret == 0)
792 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700793
Daniel Vettere244a442012-03-25 19:47:28 +0200794 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200795 page_cache_get(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200796 mutex_unlock(&dev->struct_mutex);
797
Daniel Vetterd174bd62012-03-25 19:47:40 +0200798 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
799 user_data, page_do_bit17_swizzling,
800 partial_cacheline_write,
801 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700802
Daniel Vettere244a442012-03-25 19:47:28 +0200803 mutex_lock(&dev->struct_mutex);
Daniel Vetter692a5762012-03-25 19:47:34 +0200804 page_cache_release(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200805next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100806 set_page_dirty(page);
807 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200808 if (release_page)
809 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100810
Daniel Vetter8c599672011-12-14 13:57:31 +0100811 if (ret) {
812 ret = -EFAULT;
813 goto out;
814 }
815
Eric Anholt40123c12009-03-09 13:42:30 -0700816 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100817 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700818 offset += page_length;
819 }
820
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100821out:
Daniel Vettere244a442012-03-25 19:47:28 +0200822 if (hit_slowpath) {
823 /* Fixup: Kill any reinstated backing storage pages */
824 if (obj->madv == __I915_MADV_PURGED)
825 i915_gem_object_truncate(obj);
826 /* and flush dirty cachelines in case the object isn't in the cpu write
827 * domain anymore. */
828 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
829 i915_gem_clflush_object(obj);
830 intel_gtt_chipset_flush();
831 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100832 }
Eric Anholt40123c12009-03-09 13:42:30 -0700833
Daniel Vetter58642882012-03-25 19:47:37 +0200834 if (needs_clflush_after)
835 intel_gtt_chipset_flush();
836
Eric Anholt40123c12009-03-09 13:42:30 -0700837 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700838}
839
840/**
841 * Writes data to the object referenced by handle.
842 *
843 * On error, the contents of the buffer that were to be modified are undefined.
844 */
845int
846i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100847 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700848{
849 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000850 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000851 int ret;
852
853 if (args->size == 0)
854 return 0;
855
856 if (!access_ok(VERIFY_READ,
857 (char __user *)(uintptr_t)args->data_ptr,
858 args->size))
859 return -EFAULT;
860
Daniel Vetterf56f8212012-03-25 19:47:41 +0200861 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
862 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000863 if (ret)
864 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700865
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100866 ret = i915_mutex_lock_interruptible(dev);
867 if (ret)
868 return ret;
869
Chris Wilson05394f32010-11-08 19:18:58 +0000870 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000871 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100872 ret = -ENOENT;
873 goto unlock;
874 }
Eric Anholt673a3942008-07-30 12:06:12 -0700875
Chris Wilson7dcd2492010-09-26 20:21:44 +0100876 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000877 if (args->offset > obj->base.size ||
878 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100879 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100880 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100881 }
882
Chris Wilsondb53a302011-02-03 11:57:46 +0000883 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
884
Daniel Vetter935aaa62012-03-25 19:47:35 +0200885 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700886 /* We can only do the GTT pwrite on untiled buffers, as otherwise
887 * it would end up going through the fenced access, and we'll get
888 * different detiling behavior between reading and writing.
889 * pread/pwrite currently are reading and writing from the CPU
890 * perspective, requiring manual detiling by the client.
891 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100892 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100893 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100894 goto out;
895 }
896
897 if (obj->gtt_space &&
Daniel Vetter3ae53782012-03-25 19:47:33 +0200898 obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200899 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetterffc62972012-03-25 19:47:38 +0200900 obj->map_and_fenceable &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100901 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100902 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200903 /* Note that the gtt paths might fail with non-page-backed user
904 * pointers (e.g. gtt mappings when moving data between
905 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700906 }
Eric Anholt673a3942008-07-30 12:06:12 -0700907
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100908 if (ret == -EFAULT)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200909 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100910
Chris Wilson35b62a82010-09-26 20:23:38 +0100911out:
Chris Wilson05394f32010-11-08 19:18:58 +0000912 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100913unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100914 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700915 return ret;
916}
917
918/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800919 * Called when user space prepares to use an object with the CPU, either
920 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700921 */
922int
923i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000924 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700925{
926 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000927 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800928 uint32_t read_domains = args->read_domains;
929 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700930 int ret;
931
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800932 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +0100933 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800934 return -EINVAL;
935
Chris Wilson21d509e2009-06-06 09:46:02 +0100936 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800937 return -EINVAL;
938
939 /* Having something in the write domain implies it's in the read
940 * domain, and only that read domain. Enforce that in the request.
941 */
942 if (write_domain != 0 && read_domains != write_domain)
943 return -EINVAL;
944
Chris Wilson76c1dec2010-09-25 11:22:51 +0100945 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100946 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100947 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700948
Chris Wilson05394f32010-11-08 19:18:58 +0000949 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000950 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100951 ret = -ENOENT;
952 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100953 }
Jesse Barnes652c3932009-08-17 13:31:43 -0700954
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800955 if (read_domains & I915_GEM_DOMAIN_GTT) {
956 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -0800957
958 /* Silently promote "you're not bound, there was nothing to do"
959 * to success, since the client was just asking us to
960 * make sure everything was done.
961 */
962 if (ret == -EINVAL)
963 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800964 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -0800965 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800966 }
967
Chris Wilson05394f32010-11-08 19:18:58 +0000968 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100969unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700970 mutex_unlock(&dev->struct_mutex);
971 return ret;
972}
973
974/**
975 * Called when user space has done writes to this buffer
976 */
977int
978i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000979 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700980{
981 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000982 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -0700983 int ret = 0;
984
Chris Wilson76c1dec2010-09-25 11:22:51 +0100985 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100986 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100987 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100988
Chris Wilson05394f32010-11-08 19:18:58 +0000989 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000990 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100991 ret = -ENOENT;
992 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -0700993 }
994
Eric Anholt673a3942008-07-30 12:06:12 -0700995 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +0000996 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -0800997 i915_gem_object_flush_cpu_write_domain(obj);
998
Chris Wilson05394f32010-11-08 19:18:58 +0000999 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001000unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001001 mutex_unlock(&dev->struct_mutex);
1002 return ret;
1003}
1004
1005/**
1006 * Maps the contents of an object, returning the address it is mapped
1007 * into.
1008 *
1009 * While the mapping holds a reference on the contents of the object, it doesn't
1010 * imply a ref on the object itself.
1011 */
1012int
1013i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001014 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001015{
1016 struct drm_i915_gem_mmap *args = data;
1017 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001018 unsigned long addr;
1019
Chris Wilson05394f32010-11-08 19:18:58 +00001020 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001021 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001022 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001023
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001024 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001025 PROT_READ | PROT_WRITE, MAP_SHARED,
1026 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001027 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001028 if (IS_ERR((void *)addr))
1029 return addr;
1030
1031 args->addr_ptr = (uint64_t) addr;
1032
1033 return 0;
1034}
1035
Jesse Barnesde151cf2008-11-12 10:03:55 -08001036/**
1037 * i915_gem_fault - fault a page into the GTT
1038 * vma: VMA in question
1039 * vmf: fault info
1040 *
1041 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1042 * from userspace. The fault handler takes care of binding the object to
1043 * the GTT (if needed), allocating and programming a fence register (again,
1044 * only if needed based on whether the old reg is still valid or the object
1045 * is tiled) and inserting a new PTE into the faulting process.
1046 *
1047 * Note that the faulting process may involve evicting existing objects
1048 * from the GTT and/or fence registers to make room. So performance may
1049 * suffer if the GTT working set is large or there are few fence registers
1050 * left.
1051 */
1052int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1053{
Chris Wilson05394f32010-11-08 19:18:58 +00001054 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1055 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001056 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001057 pgoff_t page_offset;
1058 unsigned long pfn;
1059 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001060 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001061
1062 /* We don't use vmf->pgoff since that has the fake offset */
1063 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1064 PAGE_SHIFT;
1065
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001066 ret = i915_mutex_lock_interruptible(dev);
1067 if (ret)
1068 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001069
Chris Wilsondb53a302011-02-03 11:57:46 +00001070 trace_i915_gem_object_fault(obj, page_offset, true, write);
1071
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001072 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001073 if (!obj->map_and_fenceable) {
1074 ret = i915_gem_object_unbind(obj);
1075 if (ret)
1076 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001077 }
Chris Wilson05394f32010-11-08 19:18:58 +00001078 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001079 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001080 if (ret)
1081 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001082
Eric Anholte92d03b2011-06-14 16:43:09 -07001083 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1084 if (ret)
1085 goto unlock;
1086 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001087
Daniel Vetter74898d72012-02-15 23:50:22 +01001088 if (!obj->has_global_gtt_mapping)
1089 i915_gem_gtt_bind_object(obj, obj->cache_level);
1090
Chris Wilson06d98132012-04-17 15:31:24 +01001091 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001092 if (ret)
1093 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001094
Chris Wilson05394f32010-11-08 19:18:58 +00001095 if (i915_gem_object_is_inactive(obj))
1096 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001097
Chris Wilson6299f992010-11-24 12:23:44 +00001098 obj->fault_mappable = true;
1099
Chris Wilson05394f32010-11-08 19:18:58 +00001100 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001101 page_offset;
1102
1103 /* Finally, remap it using the new GTT offset */
1104 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001105unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001106 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001107out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001108 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001109 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001110 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001111 /* Give the error handler a chance to run and move the
1112 * objects off the GPU active list. Next time we service the
1113 * fault, we should be able to transition the page into the
1114 * GTT without touching the GPU (and so avoid further
1115 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1116 * with coherency, just lost writes.
1117 */
Chris Wilson045e7692010-11-07 09:18:22 +00001118 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001119 case 0:
1120 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001121 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001122 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001123 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001124 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001125 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001126 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001127 }
1128}
1129
1130/**
Chris Wilson901782b2009-07-10 08:18:50 +01001131 * i915_gem_release_mmap - remove physical page mappings
1132 * @obj: obj in question
1133 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001134 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001135 * relinquish ownership of the pages back to the system.
1136 *
1137 * It is vital that we remove the page mapping if we have mapped a tiled
1138 * object through the GTT and then lose the fence register due to
1139 * resource pressure. Similarly if the object has been moved out of the
1140 * aperture, than pages mapped into userspace must be revoked. Removing the
1141 * mapping will then trigger a page fault on the next user access, allowing
1142 * fixup by i915_gem_fault().
1143 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001144void
Chris Wilson05394f32010-11-08 19:18:58 +00001145i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001146{
Chris Wilson6299f992010-11-24 12:23:44 +00001147 if (!obj->fault_mappable)
1148 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001149
Chris Wilsonf6e47882011-03-20 21:09:12 +00001150 if (obj->base.dev->dev_mapping)
1151 unmap_mapping_range(obj->base.dev->dev_mapping,
1152 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1153 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001154
Chris Wilson6299f992010-11-24 12:23:44 +00001155 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001156}
1157
Chris Wilson92b88ae2010-11-09 11:47:32 +00001158static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001159i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001160{
Chris Wilsone28f8712011-07-18 13:11:49 -07001161 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001162
1163 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001164 tiling_mode == I915_TILING_NONE)
1165 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001166
1167 /* Previous chips need a power-of-two fence region when tiling */
1168 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001169 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001170 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001171 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001172
Chris Wilsone28f8712011-07-18 13:11:49 -07001173 while (gtt_size < size)
1174 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001175
Chris Wilsone28f8712011-07-18 13:11:49 -07001176 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001177}
1178
Jesse Barnesde151cf2008-11-12 10:03:55 -08001179/**
1180 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1181 * @obj: object to check
1182 *
1183 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001184 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001185 */
1186static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001187i915_gem_get_gtt_alignment(struct drm_device *dev,
1188 uint32_t size,
1189 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001190{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001191 /*
1192 * Minimum alignment is 4k (GTT page size), but might be greater
1193 * if a fence register is needed for the object.
1194 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001195 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001196 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001197 return 4096;
1198
1199 /*
1200 * Previous chips need to be aligned to the size of the smallest
1201 * fence register that can contain the object.
1202 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001203 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001204}
1205
Daniel Vetter5e783302010-11-14 22:32:36 +01001206/**
1207 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1208 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001209 * @dev: the device
1210 * @size: size of the object
1211 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001212 *
1213 * Return the required GTT alignment for an object, only taking into account
1214 * unfenced tiled surface requirements.
1215 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001216uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001217i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1218 uint32_t size,
1219 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001220{
Daniel Vetter5e783302010-11-14 22:32:36 +01001221 /*
1222 * Minimum alignment is 4k (GTT page size) for sane hw.
1223 */
1224 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001225 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001226 return 4096;
1227
Chris Wilsone28f8712011-07-18 13:11:49 -07001228 /* Previous hardware however needs to be aligned to a power-of-two
1229 * tile height. The simplest method for determining this is to reuse
1230 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001231 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001232 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001233}
1234
Jesse Barnesde151cf2008-11-12 10:03:55 -08001235int
Dave Airlieff72145b2011-02-07 12:16:14 +10001236i915_gem_mmap_gtt(struct drm_file *file,
1237 struct drm_device *dev,
1238 uint32_t handle,
1239 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001240{
Chris Wilsonda761a62010-10-27 17:37:08 +01001241 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001242 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001243 int ret;
1244
Chris Wilson76c1dec2010-09-25 11:22:51 +01001245 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001246 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001247 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001248
Dave Airlieff72145b2011-02-07 12:16:14 +10001249 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001250 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001251 ret = -ENOENT;
1252 goto unlock;
1253 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001254
Chris Wilson05394f32010-11-08 19:18:58 +00001255 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001256 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001257 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001258 }
1259
Chris Wilson05394f32010-11-08 19:18:58 +00001260 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001261 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001262 ret = -EINVAL;
1263 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001264 }
1265
Chris Wilson05394f32010-11-08 19:18:58 +00001266 if (!obj->base.map_list.map) {
Rob Clarkb464e9a2011-08-10 08:09:08 -05001267 ret = drm_gem_create_mmap_offset(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001268 if (ret)
1269 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001270 }
1271
Dave Airlieff72145b2011-02-07 12:16:14 +10001272 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001273
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001274out:
Chris Wilson05394f32010-11-08 19:18:58 +00001275 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001276unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001277 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001278 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001279}
1280
Dave Airlieff72145b2011-02-07 12:16:14 +10001281/**
1282 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1283 * @dev: DRM device
1284 * @data: GTT mapping ioctl data
1285 * @file: GEM object info
1286 *
1287 * Simply returns the fake offset to userspace so it can mmap it.
1288 * The mmap call will end up in drm_gem_mmap(), which will set things
1289 * up so we can get faults in the handler above.
1290 *
1291 * The fault handler will take care of binding the object into the GTT
1292 * (since it may have been evicted to make room for something), allocating
1293 * a fence register, and mapping the appropriate aperture address into
1294 * userspace.
1295 */
1296int
1297i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1298 struct drm_file *file)
1299{
1300 struct drm_i915_gem_mmap_gtt *args = data;
1301
Dave Airlieff72145b2011-02-07 12:16:14 +10001302 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1303}
1304
1305
Chris Wilsone5281cc2010-10-28 13:45:36 +01001306static int
Chris Wilson05394f32010-11-08 19:18:58 +00001307i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001308 gfp_t gfpmask)
1309{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001310 int page_count, i;
1311 struct address_space *mapping;
1312 struct inode *inode;
1313 struct page *page;
1314
1315 /* Get the list of pages out of our struct file. They'll be pinned
1316 * at this point until we release them.
1317 */
Chris Wilson05394f32010-11-08 19:18:58 +00001318 page_count = obj->base.size / PAGE_SIZE;
1319 BUG_ON(obj->pages != NULL);
1320 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1321 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001322 return -ENOMEM;
1323
Chris Wilson05394f32010-11-08 19:18:58 +00001324 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001325 mapping = inode->i_mapping;
Hugh Dickins5949eac2011-06-27 16:18:18 -07001326 gfpmask |= mapping_gfp_mask(mapping);
1327
Chris Wilsone5281cc2010-10-28 13:45:36 +01001328 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07001329 page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001330 if (IS_ERR(page))
1331 goto err_pages;
1332
Chris Wilson05394f32010-11-08 19:18:58 +00001333 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001334 }
1335
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001336 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001337 i915_gem_object_do_bit_17_swizzle(obj);
1338
1339 return 0;
1340
1341err_pages:
1342 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001343 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001344
Chris Wilson05394f32010-11-08 19:18:58 +00001345 drm_free_large(obj->pages);
1346 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001347 return PTR_ERR(page);
1348}
1349
Chris Wilson5cdf5882010-09-27 15:51:07 +01001350static void
Chris Wilson05394f32010-11-08 19:18:58 +00001351i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001352{
Chris Wilson05394f32010-11-08 19:18:58 +00001353 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001354 int i;
1355
Chris Wilson05394f32010-11-08 19:18:58 +00001356 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001357
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001358 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001359 i915_gem_object_save_bit_17_swizzle(obj);
1360
Chris Wilson05394f32010-11-08 19:18:58 +00001361 if (obj->madv == I915_MADV_DONTNEED)
1362 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001363
1364 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001365 if (obj->dirty)
1366 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001367
Chris Wilson05394f32010-11-08 19:18:58 +00001368 if (obj->madv == I915_MADV_WILLNEED)
1369 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001370
Chris Wilson05394f32010-11-08 19:18:58 +00001371 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001372 }
Chris Wilson05394f32010-11-08 19:18:58 +00001373 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001374
Chris Wilson05394f32010-11-08 19:18:58 +00001375 drm_free_large(obj->pages);
1376 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001377}
1378
Chris Wilson54cf91d2010-11-25 18:00:26 +00001379void
Chris Wilson05394f32010-11-08 19:18:58 +00001380i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001381 struct intel_ring_buffer *ring,
1382 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001383{
Chris Wilson05394f32010-11-08 19:18:58 +00001384 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001385 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001386
Zou Nan hai852835f2010-05-21 09:08:56 +08001387 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001388 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001389
1390 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001391 if (!obj->active) {
1392 drm_gem_object_reference(&obj->base);
1393 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001394 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001395
Eric Anholt673a3942008-07-30 12:06:12 -07001396 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001397 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1398 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001399
Chris Wilson05394f32010-11-08 19:18:58 +00001400 obj->last_rendering_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001401
Chris Wilsoncaea7472010-11-12 13:53:37 +00001402 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001403 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001404
Chris Wilson7dd49062012-03-21 10:48:18 +00001405 /* Bump MRU to take account of the delayed flush */
1406 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1407 struct drm_i915_fence_reg *reg;
1408
1409 reg = &dev_priv->fence_regs[obj->fence_reg];
1410 list_move_tail(&reg->lru_list,
1411 &dev_priv->mm.fence_list);
1412 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001413 }
1414}
1415
1416static void
1417i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1418{
1419 list_del_init(&obj->ring_list);
1420 obj->last_rendering_seqno = 0;
Daniel Vetter15a13bb2012-04-12 01:27:57 +02001421 obj->last_fenced_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001422}
1423
Eric Anholtce44b0e2008-11-06 16:00:31 -08001424static void
Chris Wilson05394f32010-11-08 19:18:58 +00001425i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001426{
Chris Wilson05394f32010-11-08 19:18:58 +00001427 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001428 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001429
Chris Wilson05394f32010-11-08 19:18:58 +00001430 BUG_ON(!obj->active);
1431 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001432
1433 i915_gem_object_move_off_active(obj);
1434}
1435
1436static void
1437i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1438{
1439 struct drm_device *dev = obj->base.dev;
1440 struct drm_i915_private *dev_priv = dev->dev_private;
1441
Chris Wilson1b502472012-04-24 15:47:30 +01001442 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001443
1444 BUG_ON(!list_empty(&obj->gpu_write_list));
1445 BUG_ON(!obj->active);
1446 obj->ring = NULL;
1447
1448 i915_gem_object_move_off_active(obj);
1449 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001450
1451 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001452 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001453 drm_gem_object_unreference(&obj->base);
1454
1455 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001456}
Eric Anholt673a3942008-07-30 12:06:12 -07001457
Chris Wilson963b4832009-09-20 23:03:54 +01001458/* Immediately discard the backing storage */
1459static void
Chris Wilson05394f32010-11-08 19:18:58 +00001460i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001461{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001462 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001463
Chris Wilsonae9fed62010-08-07 11:01:30 +01001464 /* Our goal here is to return as much of the memory as
1465 * is possible back to the system as we are called from OOM.
1466 * To do this we must instruct the shmfs to drop all of its
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001467 * backing pages, *now*.
Chris Wilsonae9fed62010-08-07 11:01:30 +01001468 */
Chris Wilson05394f32010-11-08 19:18:58 +00001469 inode = obj->base.filp->f_path.dentry->d_inode;
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001470 shmem_truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001471
Chris Wilsona14917e2012-02-24 21:13:38 +00001472 if (obj->base.map_list.map)
1473 drm_gem_free_mmap_offset(&obj->base);
1474
Chris Wilson05394f32010-11-08 19:18:58 +00001475 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001476}
1477
1478static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001479i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001480{
Chris Wilson05394f32010-11-08 19:18:58 +00001481 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001482}
1483
Eric Anholt673a3942008-07-30 12:06:12 -07001484static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001485i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1486 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001487{
Chris Wilson05394f32010-11-08 19:18:58 +00001488 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001489
Chris Wilson05394f32010-11-08 19:18:58 +00001490 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001491 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001492 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001493 if (obj->base.write_domain & flush_domains) {
1494 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001495
Chris Wilson05394f32010-11-08 19:18:58 +00001496 obj->base.write_domain = 0;
1497 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001498 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001499 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001500
Daniel Vetter63560392010-02-19 11:51:59 +01001501 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001502 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001503 old_write_domain);
1504 }
1505 }
1506}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001507
Daniel Vetter53d227f2012-01-25 16:32:49 +01001508static u32
1509i915_gem_get_seqno(struct drm_device *dev)
1510{
1511 drm_i915_private_t *dev_priv = dev->dev_private;
1512 u32 seqno = dev_priv->next_seqno;
1513
1514 /* reserve 0 for non-seqno */
1515 if (++dev_priv->next_seqno == 0)
1516 dev_priv->next_seqno = 1;
1517
1518 return seqno;
1519}
1520
1521u32
1522i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1523{
1524 if (ring->outstanding_lazy_request == 0)
1525 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1526
1527 return ring->outstanding_lazy_request;
1528}
1529
Chris Wilson3cce4692010-10-27 16:11:02 +01001530int
Chris Wilsondb53a302011-02-03 11:57:46 +00001531i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001532 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001533 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001534{
Chris Wilsondb53a302011-02-03 11:57:46 +00001535 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001536 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001537 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001538 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001539 int ret;
1540
1541 BUG_ON(request == NULL);
Daniel Vetter53d227f2012-01-25 16:32:49 +01001542 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001543
Chris Wilsona71d8d92012-02-15 11:25:36 +00001544 /* Record the position of the start of the request so that
1545 * should we detect the updated seqno part-way through the
1546 * GPU processing the request, we never over-estimate the
1547 * position of the head.
1548 */
1549 request_ring_position = intel_ring_get_tail(ring);
1550
Chris Wilson3cce4692010-10-27 16:11:02 +01001551 ret = ring->add_request(ring, &seqno);
1552 if (ret)
1553 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001554
Chris Wilsondb53a302011-02-03 11:57:46 +00001555 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001556
1557 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001558 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001559 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001560 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001561 was_empty = list_empty(&ring->request_list);
1562 list_add_tail(&request->list, &ring->request_list);
1563
Chris Wilsondb53a302011-02-03 11:57:46 +00001564 if (file) {
1565 struct drm_i915_file_private *file_priv = file->driver_priv;
1566
Chris Wilson1c255952010-09-26 11:03:27 +01001567 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001568 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001569 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001570 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001571 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001572 }
Eric Anholt673a3942008-07-30 12:06:12 -07001573
Daniel Vetter5391d0c2012-01-25 14:03:57 +01001574 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00001575
Ben Gamarif65d9422009-09-14 17:48:44 -04001576 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001577 if (i915_enable_hangcheck) {
1578 mod_timer(&dev_priv->hangcheck_timer,
1579 jiffies +
1580 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1581 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001582 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001583 queue_delayed_work(dev_priv->wq,
1584 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001585 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001586 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001587}
1588
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001589static inline void
1590i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001591{
Chris Wilson1c255952010-09-26 11:03:27 +01001592 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001593
Chris Wilson1c255952010-09-26 11:03:27 +01001594 if (!file_priv)
1595 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001596
Chris Wilson1c255952010-09-26 11:03:27 +01001597 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001598 if (request->file_priv) {
1599 list_del(&request->client_list);
1600 request->file_priv = NULL;
1601 }
Chris Wilson1c255952010-09-26 11:03:27 +01001602 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001603}
1604
Chris Wilsondfaae392010-09-22 10:31:52 +01001605static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1606 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001607{
Chris Wilsondfaae392010-09-22 10:31:52 +01001608 while (!list_empty(&ring->request_list)) {
1609 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001610
Chris Wilsondfaae392010-09-22 10:31:52 +01001611 request = list_first_entry(&ring->request_list,
1612 struct drm_i915_gem_request,
1613 list);
1614
1615 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001616 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001617 kfree(request);
1618 }
1619
1620 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001621 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001622
Chris Wilson05394f32010-11-08 19:18:58 +00001623 obj = list_first_entry(&ring->active_list,
1624 struct drm_i915_gem_object,
1625 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001626
Chris Wilson05394f32010-11-08 19:18:58 +00001627 obj->base.write_domain = 0;
1628 list_del_init(&obj->gpu_write_list);
1629 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001630 }
Eric Anholt673a3942008-07-30 12:06:12 -07001631}
1632
Chris Wilson312817a2010-11-22 11:50:11 +00001633static void i915_gem_reset_fences(struct drm_device *dev)
1634{
1635 struct drm_i915_private *dev_priv = dev->dev_private;
1636 int i;
1637
Daniel Vetter4b9de732011-10-09 21:52:02 +02001638 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00001639 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001640
Chris Wilsonada726c2012-04-17 15:31:32 +01001641 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001642
Chris Wilsonada726c2012-04-17 15:31:32 +01001643 if (reg->obj)
1644 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001645
Chris Wilsonada726c2012-04-17 15:31:32 +01001646 reg->pin_count = 0;
1647 reg->obj = NULL;
1648 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001649 }
Chris Wilsonada726c2012-04-17 15:31:32 +01001650
1651 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001652}
1653
Chris Wilson069efc12010-09-30 16:53:18 +01001654void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001655{
Chris Wilsondfaae392010-09-22 10:31:52 +01001656 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001657 struct drm_i915_gem_object *obj;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001658 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001659
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001660 for (i = 0; i < I915_NUM_RINGS; i++)
1661 i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
Chris Wilsondfaae392010-09-22 10:31:52 +01001662
1663 /* Remove anything from the flushing lists. The GPU cache is likely
1664 * to be lost on reset along with the data, so simply move the
1665 * lost bo to the inactive list.
1666 */
1667 while (!list_empty(&dev_priv->mm.flushing_list)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001668 obj = list_first_entry(&dev_priv->mm.flushing_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001669 struct drm_i915_gem_object,
1670 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001671
Chris Wilson05394f32010-11-08 19:18:58 +00001672 obj->base.write_domain = 0;
1673 list_del_init(&obj->gpu_write_list);
1674 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001675 }
Chris Wilson9375e442010-09-19 12:21:28 +01001676
Chris Wilsondfaae392010-09-22 10:31:52 +01001677 /* Move everything out of the GPU domains to ensure we do any
1678 * necessary invalidation upon reuse.
1679 */
Chris Wilson05394f32010-11-08 19:18:58 +00001680 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001681 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001682 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001683 {
Chris Wilson05394f32010-11-08 19:18:58 +00001684 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001685 }
Chris Wilson069efc12010-09-30 16:53:18 +01001686
1687 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001688 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001689}
1690
1691/**
1692 * This function clears the request list as sequence numbers are passed.
1693 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001694void
Chris Wilsondb53a302011-02-03 11:57:46 +00001695i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001696{
Eric Anholt673a3942008-07-30 12:06:12 -07001697 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001698 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001699
Chris Wilsondb53a302011-02-03 11:57:46 +00001700 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001701 return;
1702
Chris Wilsondb53a302011-02-03 11:57:46 +00001703 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001704
Chris Wilson78501ea2010-10-27 12:18:21 +01001705 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001706
Chris Wilson076e2c02011-01-21 10:07:18 +00001707 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001708 if (seqno >= ring->sync_seqno[i])
1709 ring->sync_seqno[i] = 0;
1710
Zou Nan hai852835f2010-05-21 09:08:56 +08001711 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001712 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001713
Zou Nan hai852835f2010-05-21 09:08:56 +08001714 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001715 struct drm_i915_gem_request,
1716 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001717
Chris Wilsondfaae392010-09-22 10:31:52 +01001718 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001719 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001720
Chris Wilsondb53a302011-02-03 11:57:46 +00001721 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001722 /* We know the GPU must have read the request to have
1723 * sent us the seqno + interrupt, so use the position
1724 * of tail of the request to update the last known position
1725 * of the GPU head.
1726 */
1727 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001728
1729 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001730 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001731 kfree(request);
1732 }
1733
1734 /* Move any buffers on the active list that are no longer referenced
1735 * by the ringbuffer to the flushing/inactive lists as appropriate.
1736 */
1737 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001738 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001739
Akshay Joshi0206e352011-08-16 15:34:10 -04001740 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001741 struct drm_i915_gem_object,
1742 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001743
Chris Wilson05394f32010-11-08 19:18:58 +00001744 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001745 break;
1746
Chris Wilson05394f32010-11-08 19:18:58 +00001747 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001748 i915_gem_object_move_to_flushing(obj);
1749 else
1750 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001751 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001752
Chris Wilsondb53a302011-02-03 11:57:46 +00001753 if (unlikely(ring->trace_irq_seqno &&
1754 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001755 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001756 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001757 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001758
Chris Wilsondb53a302011-02-03 11:57:46 +00001759 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001760}
1761
1762void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001763i915_gem_retire_requests(struct drm_device *dev)
1764{
1765 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001766 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001767
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001768 for (i = 0; i < I915_NUM_RINGS; i++)
Chris Wilsondb53a302011-02-03 11:57:46 +00001769 i915_gem_retire_requests_ring(&dev_priv->ring[i]);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001770}
1771
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001772static void
Eric Anholt673a3942008-07-30 12:06:12 -07001773i915_gem_retire_work_handler(struct work_struct *work)
1774{
1775 drm_i915_private_t *dev_priv;
1776 struct drm_device *dev;
Chris Wilson0a587052011-01-09 21:05:44 +00001777 bool idle;
1778 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001779
1780 dev_priv = container_of(work, drm_i915_private_t,
1781 mm.retire_work.work);
1782 dev = dev_priv->dev;
1783
Chris Wilson891b48c2010-09-29 12:26:37 +01001784 /* Come back later if the device is busy... */
1785 if (!mutex_trylock(&dev->struct_mutex)) {
1786 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1787 return;
1788 }
1789
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001790 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001791
Chris Wilson0a587052011-01-09 21:05:44 +00001792 /* Send a periodic flush down the ring so we don't hold onto GEM
1793 * objects indefinitely.
1794 */
1795 idle = true;
1796 for (i = 0; i < I915_NUM_RINGS; i++) {
1797 struct intel_ring_buffer *ring = &dev_priv->ring[i];
1798
1799 if (!list_empty(&ring->gpu_write_list)) {
1800 struct drm_i915_gem_request *request;
1801 int ret;
1802
Chris Wilsondb53a302011-02-03 11:57:46 +00001803 ret = i915_gem_flush_ring(ring,
1804 0, I915_GEM_GPU_DOMAINS);
Chris Wilson0a587052011-01-09 21:05:44 +00001805 request = kzalloc(sizeof(*request), GFP_KERNEL);
1806 if (ret || request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00001807 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00001808 kfree(request);
1809 }
1810
1811 idle &= list_empty(&ring->request_list);
1812 }
1813
1814 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001815 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00001816
Eric Anholt673a3942008-07-30 12:06:12 -07001817 mutex_unlock(&dev->struct_mutex);
1818}
1819
Ben Widawskyb4aca012012-04-25 20:50:12 -07001820static int
1821i915_gem_check_wedge(struct drm_i915_private *dev_priv)
1822{
1823 BUG_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
1824
1825 if (atomic_read(&dev_priv->mm.wedged)) {
1826 struct completion *x = &dev_priv->error_completion;
1827 bool recovery_complete;
1828 unsigned long flags;
1829
1830 /* Give the error handler a chance to run. */
1831 spin_lock_irqsave(&x->wait.lock, flags);
1832 recovery_complete = x->done > 0;
1833 spin_unlock_irqrestore(&x->wait.lock, flags);
1834
1835 return recovery_complete ? -EIO : -EAGAIN;
1836 }
1837
1838 return 0;
1839}
1840
1841/*
1842 * Compare seqno against outstanding lazy request. Emit a request if they are
1843 * equal.
1844 */
1845static int
1846i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
1847{
1848 int ret = 0;
1849
1850 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1851
1852 if (seqno == ring->outstanding_lazy_request) {
1853 struct drm_i915_gem_request *request;
1854
1855 request = kzalloc(sizeof(*request), GFP_KERNEL);
1856 if (request == NULL)
1857 return -ENOMEM;
1858
1859 ret = i915_add_request(ring, NULL, request);
1860 if (ret) {
1861 kfree(request);
1862 return ret;
1863 }
1864
1865 BUG_ON(seqno != request->seqno);
1866 }
1867
1868 return ret;
1869}
1870
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001871static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1872 bool interruptible)
1873{
1874 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1875 int ret = 0;
1876
1877 if (i915_seqno_passed(ring->get_seqno(ring), seqno))
1878 return 0;
1879
1880 trace_i915_gem_request_wait_begin(ring, seqno);
1881 if (WARN_ON(!ring->irq_get(ring)))
1882 return -ENODEV;
1883
1884#define EXIT_COND \
1885 (i915_seqno_passed(ring->get_seqno(ring), seqno) || \
1886 atomic_read(&dev_priv->mm.wedged))
1887
1888 if (interruptible)
1889 ret = wait_event_interruptible(ring->irq_queue,
1890 EXIT_COND);
1891 else
1892 wait_event(ring->irq_queue, EXIT_COND);
1893
1894 ring->irq_put(ring);
1895 trace_i915_gem_request_wait_end(ring, seqno);
1896#undef EXIT_COND
1897
1898 return ret;
1899}
1900
Chris Wilsondb53a302011-02-03 11:57:46 +00001901/**
1902 * Waits for a sequence number to be signaled, and cleans up the
1903 * request and object lists appropriately for that event.
1904 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001905int
Chris Wilsondb53a302011-02-03 11:57:46 +00001906i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001907 uint32_t seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001908{
Chris Wilsondb53a302011-02-03 11:57:46 +00001909 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001910 int ret = 0;
1911
1912 BUG_ON(seqno == 0);
1913
Ben Widawskyb4aca012012-04-25 20:50:12 -07001914 ret = i915_gem_check_wedge(dev_priv);
1915 if (ret)
1916 return ret;
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001917
Ben Widawskyb4aca012012-04-25 20:50:12 -07001918 ret = i915_gem_check_olr(ring, seqno);
1919 if (ret)
1920 return ret;
Daniel Vettere35a41d2010-02-11 22:13:59 +01001921
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001922 ret = __wait_seqno(ring, seqno, dev_priv->mm.interruptible);
Ben Gamariba1234d2009-09-14 17:48:47 -04001923 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001924 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07001925
Eric Anholt673a3942008-07-30 12:06:12 -07001926 return ret;
1927}
1928
Daniel Vetter48764bf2009-09-15 22:57:32 +02001929/**
Eric Anholt673a3942008-07-30 12:06:12 -07001930 * Ensures that all rendering to the object has completed and the object is
1931 * safe to unbind from the GTT or access from the CPU.
1932 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001933int
Chris Wilsonce453d82011-02-21 14:43:56 +00001934i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001935{
Eric Anholt673a3942008-07-30 12:06:12 -07001936 int ret;
1937
Eric Anholte47c68e2008-11-14 13:35:19 -08001938 /* This function only exists to support waiting for existing rendering,
1939 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001940 */
Chris Wilson05394f32010-11-08 19:18:58 +00001941 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001942
1943 /* If there is rendering queued on the buffer being evicted, wait for
1944 * it.
1945 */
Chris Wilson05394f32010-11-08 19:18:58 +00001946 if (obj->active) {
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001947 ret = i915_wait_request(obj->ring, obj->last_rendering_seqno);
Chris Wilson2cf34d72010-09-14 13:03:28 +01001948 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07001949 return ret;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001950 i915_gem_retire_requests_ring(obj->ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001951 }
1952
1953 return 0;
1954}
1955
Ben Widawsky5816d642012-04-11 11:18:19 -07001956/**
1957 * i915_gem_object_sync - sync an object to a ring.
1958 *
1959 * @obj: object which may be in use on another ring.
1960 * @to: ring we wish to use the object on. May be NULL.
1961 *
1962 * This code is meant to abstract object synchronization with the GPU.
1963 * Calling with NULL implies synchronizing the object with the CPU
1964 * rather than a particular GPU ring.
1965 *
1966 * Returns 0 if successful, else propagates up the lower layer error.
1967 */
Ben Widawsky2911a352012-04-05 14:47:36 -07001968int
1969i915_gem_object_sync(struct drm_i915_gem_object *obj,
1970 struct intel_ring_buffer *to)
1971{
1972 struct intel_ring_buffer *from = obj->ring;
1973 u32 seqno;
1974 int ret, idx;
1975
1976 if (from == NULL || to == from)
1977 return 0;
1978
Ben Widawsky5816d642012-04-11 11:18:19 -07001979 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Ben Widawsky2911a352012-04-05 14:47:36 -07001980 return i915_gem_object_wait_rendering(obj);
1981
1982 idx = intel_ring_sync_index(from, to);
1983
1984 seqno = obj->last_rendering_seqno;
1985 if (seqno <= from->sync_seqno[idx])
1986 return 0;
1987
Ben Widawskyb4aca012012-04-25 20:50:12 -07001988 ret = i915_gem_check_olr(obj->ring, seqno);
1989 if (ret)
1990 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07001991
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001992 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07001993 if (!ret)
1994 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07001995
Ben Widawskye3a5a222012-04-11 11:18:20 -07001996 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07001997}
1998
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01001999static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2000{
2001 u32 old_write_domain, old_read_domains;
2002
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002003 /* Act a barrier for all accesses through the GTT */
2004 mb();
2005
2006 /* Force a pagefault for domain tracking on next user access */
2007 i915_gem_release_mmap(obj);
2008
Keith Packardb97c3d92011-06-24 21:02:59 -07002009 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2010 return;
2011
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002012 old_read_domains = obj->base.read_domains;
2013 old_write_domain = obj->base.write_domain;
2014
2015 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2016 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2017
2018 trace_i915_gem_object_change_domain(obj,
2019 old_read_domains,
2020 old_write_domain);
2021}
2022
Eric Anholt673a3942008-07-30 12:06:12 -07002023/**
2024 * Unbinds an object from the GTT aperture.
2025 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002026int
Chris Wilson05394f32010-11-08 19:18:58 +00002027i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002028{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002029 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002030 int ret = 0;
2031
Chris Wilson05394f32010-11-08 19:18:58 +00002032 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002033 return 0;
2034
Chris Wilson05394f32010-11-08 19:18:58 +00002035 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002036 DRM_ERROR("Attempting to unbind pinned buffer\n");
2037 return -EINVAL;
2038 }
2039
Chris Wilsona8198ee2011-04-13 22:04:09 +01002040 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002041 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002042 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002043 /* Continue on if we fail due to EIO, the GPU is hung so we
2044 * should be safe and we need to cleanup or else we might
2045 * cause memory corruption through use-after-free.
2046 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002047
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002048 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002049
2050 /* Move the object to the CPU domain to ensure that
2051 * any possible CPU writes while it's not in the GTT
2052 * are flushed when we go to remap it.
2053 */
2054 if (ret == 0)
2055 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2056 if (ret == -ERESTARTSYS)
2057 return ret;
Chris Wilson812ed4922010-09-30 15:08:57 +01002058 if (ret) {
Chris Wilsona8198ee2011-04-13 22:04:09 +01002059 /* In the event of a disaster, abandon all caches and
2060 * hope for the best.
2061 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002062 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002063 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002064 }
Eric Anholt673a3942008-07-30 12:06:12 -07002065
Daniel Vetter96b47b62009-12-15 17:50:00 +01002066 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002067 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002068 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002069 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002070
Chris Wilsondb53a302011-02-03 11:57:46 +00002071 trace_i915_gem_object_unbind(obj);
2072
Daniel Vetter74898d72012-02-15 23:50:22 +01002073 if (obj->has_global_gtt_mapping)
2074 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002075 if (obj->has_aliasing_ppgtt_mapping) {
2076 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2077 obj->has_aliasing_ppgtt_mapping = 0;
2078 }
Daniel Vetter74163902012-02-15 23:50:21 +01002079 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002080
Chris Wilsone5281cc2010-10-28 13:45:36 +01002081 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002082
Chris Wilson6299f992010-11-24 12:23:44 +00002083 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002084 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002085 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002086 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002087
Chris Wilson05394f32010-11-08 19:18:58 +00002088 drm_mm_put_block(obj->gtt_space);
2089 obj->gtt_space = NULL;
2090 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002091
Chris Wilson05394f32010-11-08 19:18:58 +00002092 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002093 i915_gem_object_truncate(obj);
2094
Chris Wilson8dc17752010-07-23 23:18:51 +01002095 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002096}
2097
Chris Wilson88241782011-01-07 17:09:48 +00002098int
Chris Wilsondb53a302011-02-03 11:57:46 +00002099i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002100 uint32_t invalidate_domains,
2101 uint32_t flush_domains)
2102{
Chris Wilson88241782011-01-07 17:09:48 +00002103 int ret;
2104
Chris Wilson36d527d2011-03-19 22:26:49 +00002105 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2106 return 0;
2107
Chris Wilsondb53a302011-02-03 11:57:46 +00002108 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2109
Chris Wilson88241782011-01-07 17:09:48 +00002110 ret = ring->flush(ring, invalidate_domains, flush_domains);
2111 if (ret)
2112 return ret;
2113
Chris Wilson36d527d2011-03-19 22:26:49 +00002114 if (flush_domains & I915_GEM_GPU_DOMAINS)
2115 i915_gem_process_flushing_list(ring, flush_domains);
2116
Chris Wilson88241782011-01-07 17:09:48 +00002117 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002118}
2119
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002120static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002121{
Chris Wilson88241782011-01-07 17:09:48 +00002122 int ret;
2123
Chris Wilson395b70b2010-10-28 21:28:46 +01002124 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002125 return 0;
2126
Chris Wilson88241782011-01-07 17:09:48 +00002127 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002128 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002129 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002130 if (ret)
2131 return ret;
2132 }
2133
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002134 return i915_wait_request(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002135}
2136
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002137int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002138{
2139 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002140 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002141
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002142 /* Flush everything onto the inactive list. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002143 for (i = 0; i < I915_NUM_RINGS; i++) {
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002144 ret = i915_ring_idle(&dev_priv->ring[i]);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002145 if (ret)
2146 return ret;
2147 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002148
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002149 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002150}
2151
Chris Wilson9ce079e2012-04-17 15:31:30 +01002152static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2153 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002154{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002155 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002156 uint64_t val;
2157
Chris Wilson9ce079e2012-04-17 15:31:30 +01002158 if (obj) {
2159 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002160
Chris Wilson9ce079e2012-04-17 15:31:30 +01002161 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2162 0xfffff000) << 32;
2163 val |= obj->gtt_offset & 0xfffff000;
2164 val |= (uint64_t)((obj->stride / 128) - 1) <<
2165 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002166
Chris Wilson9ce079e2012-04-17 15:31:30 +01002167 if (obj->tiling_mode == I915_TILING_Y)
2168 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2169 val |= I965_FENCE_REG_VALID;
2170 } else
2171 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002172
Chris Wilson9ce079e2012-04-17 15:31:30 +01002173 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2174 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002175}
2176
Chris Wilson9ce079e2012-04-17 15:31:30 +01002177static void i965_write_fence_reg(struct drm_device *dev, int reg,
2178 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002179{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002180 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002181 uint64_t val;
2182
Chris Wilson9ce079e2012-04-17 15:31:30 +01002183 if (obj) {
2184 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002185
Chris Wilson9ce079e2012-04-17 15:31:30 +01002186 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2187 0xfffff000) << 32;
2188 val |= obj->gtt_offset & 0xfffff000;
2189 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2190 if (obj->tiling_mode == I915_TILING_Y)
2191 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2192 val |= I965_FENCE_REG_VALID;
2193 } else
2194 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002195
Chris Wilson9ce079e2012-04-17 15:31:30 +01002196 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2197 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002198}
2199
Chris Wilson9ce079e2012-04-17 15:31:30 +01002200static void i915_write_fence_reg(struct drm_device *dev, int reg,
2201 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002202{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002203 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002204 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002205
Chris Wilson9ce079e2012-04-17 15:31:30 +01002206 if (obj) {
2207 u32 size = obj->gtt_space->size;
2208 int pitch_val;
2209 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002210
Chris Wilson9ce079e2012-04-17 15:31:30 +01002211 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2212 (size & -size) != size ||
2213 (obj->gtt_offset & (size - 1)),
2214 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2215 obj->gtt_offset, obj->map_and_fenceable, size);
2216
2217 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2218 tile_width = 128;
2219 else
2220 tile_width = 512;
2221
2222 /* Note: pitch better be a power of two tile widths */
2223 pitch_val = obj->stride / tile_width;
2224 pitch_val = ffs(pitch_val) - 1;
2225
2226 val = obj->gtt_offset;
2227 if (obj->tiling_mode == I915_TILING_Y)
2228 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2229 val |= I915_FENCE_SIZE_BITS(size);
2230 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2231 val |= I830_FENCE_REG_VALID;
2232 } else
2233 val = 0;
2234
2235 if (reg < 8)
2236 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002237 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002238 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002239
Chris Wilson9ce079e2012-04-17 15:31:30 +01002240 I915_WRITE(reg, val);
2241 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002242}
2243
Chris Wilson9ce079e2012-04-17 15:31:30 +01002244static void i830_write_fence_reg(struct drm_device *dev, int reg,
2245 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002246{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002247 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002248 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002249
Chris Wilson9ce079e2012-04-17 15:31:30 +01002250 if (obj) {
2251 u32 size = obj->gtt_space->size;
2252 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002253
Chris Wilson9ce079e2012-04-17 15:31:30 +01002254 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2255 (size & -size) != size ||
2256 (obj->gtt_offset & (size - 1)),
2257 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2258 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002259
Chris Wilson9ce079e2012-04-17 15:31:30 +01002260 pitch_val = obj->stride / 128;
2261 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002262
Chris Wilson9ce079e2012-04-17 15:31:30 +01002263 val = obj->gtt_offset;
2264 if (obj->tiling_mode == I915_TILING_Y)
2265 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2266 val |= I830_FENCE_SIZE_BITS(size);
2267 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2268 val |= I830_FENCE_REG_VALID;
2269 } else
2270 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002271
Chris Wilson9ce079e2012-04-17 15:31:30 +01002272 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2273 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2274}
2275
2276static void i915_gem_write_fence(struct drm_device *dev, int reg,
2277 struct drm_i915_gem_object *obj)
2278{
2279 switch (INTEL_INFO(dev)->gen) {
2280 case 7:
2281 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2282 case 5:
2283 case 4: i965_write_fence_reg(dev, reg, obj); break;
2284 case 3: i915_write_fence_reg(dev, reg, obj); break;
2285 case 2: i830_write_fence_reg(dev, reg, obj); break;
2286 default: break;
2287 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002288}
2289
Chris Wilson61050802012-04-17 15:31:31 +01002290static inline int fence_number(struct drm_i915_private *dev_priv,
2291 struct drm_i915_fence_reg *fence)
2292{
2293 return fence - dev_priv->fence_regs;
2294}
2295
2296static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2297 struct drm_i915_fence_reg *fence,
2298 bool enable)
2299{
2300 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2301 int reg = fence_number(dev_priv, fence);
2302
2303 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2304
2305 if (enable) {
2306 obj->fence_reg = reg;
2307 fence->obj = obj;
2308 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2309 } else {
2310 obj->fence_reg = I915_FENCE_REG_NONE;
2311 fence->obj = NULL;
2312 list_del_init(&fence->lru_list);
2313 }
2314}
2315
Chris Wilsond9e86c02010-11-10 16:40:20 +00002316static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002317i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002318{
2319 int ret;
2320
2321 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002322 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilson1c293ea2012-04-17 15:31:27 +01002323 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00002324 0, obj->base.write_domain);
2325 if (ret)
2326 return ret;
2327 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002328
2329 obj->fenced_gpu_access = false;
2330 }
2331
Chris Wilson1c293ea2012-04-17 15:31:27 +01002332 if (obj->last_fenced_seqno) {
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002333 ret = i915_wait_request(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002334 if (ret)
2335 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002336
2337 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002338 }
2339
Chris Wilson63256ec2011-01-04 18:42:07 +00002340 /* Ensure that all CPU reads are completed before installing a fence
2341 * and all writes before removing the fence.
2342 */
2343 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2344 mb();
2345
Chris Wilsond9e86c02010-11-10 16:40:20 +00002346 return 0;
2347}
2348
2349int
2350i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2351{
Chris Wilson61050802012-04-17 15:31:31 +01002352 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002353 int ret;
2354
Chris Wilsona360bb12012-04-17 15:31:25 +01002355 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002356 if (ret)
2357 return ret;
2358
Chris Wilson61050802012-04-17 15:31:31 +01002359 if (obj->fence_reg == I915_FENCE_REG_NONE)
2360 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002361
Chris Wilson61050802012-04-17 15:31:31 +01002362 i915_gem_object_update_fence(obj,
2363 &dev_priv->fence_regs[obj->fence_reg],
2364 false);
2365 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002366
2367 return 0;
2368}
2369
2370static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002371i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002372{
Daniel Vetterae3db242010-02-19 11:51:58 +01002373 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002374 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002375 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002376
2377 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002378 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002379 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2380 reg = &dev_priv->fence_regs[i];
2381 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002382 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002383
Chris Wilson1690e1e2011-12-14 13:57:08 +01002384 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002385 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002386 }
2387
Chris Wilsond9e86c02010-11-10 16:40:20 +00002388 if (avail == NULL)
2389 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002390
2391 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002392 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002393 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002394 continue;
2395
Chris Wilson8fe301a2012-04-17 15:31:28 +01002396 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002397 }
2398
Chris Wilson8fe301a2012-04-17 15:31:28 +01002399 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002400}
2401
Jesse Barnesde151cf2008-11-12 10:03:55 -08002402/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002403 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002404 * @obj: object to map through a fence reg
2405 *
2406 * When mapping objects through the GTT, userspace wants to be able to write
2407 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002408 * This function walks the fence regs looking for a free one for @obj,
2409 * stealing one if it can't find any.
2410 *
2411 * It then sets up the reg based on the object's properties: address, pitch
2412 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002413 *
2414 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002415 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002416int
Chris Wilson06d98132012-04-17 15:31:24 +01002417i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002418{
Chris Wilson05394f32010-11-08 19:18:58 +00002419 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002420 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002421 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002422 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002423 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002424
Chris Wilson14415742012-04-17 15:31:33 +01002425 /* Have we updated the tiling parameters upon the object and so
2426 * will need to serialise the write to the associated fence register?
2427 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002428 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002429 ret = i915_gem_object_flush_fence(obj);
2430 if (ret)
2431 return ret;
2432 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002433
Chris Wilsond9e86c02010-11-10 16:40:20 +00002434 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002435 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2436 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002437 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002438 list_move_tail(&reg->lru_list,
2439 &dev_priv->mm.fence_list);
2440 return 0;
2441 }
2442 } else if (enable) {
2443 reg = i915_find_fence_reg(dev);
2444 if (reg == NULL)
2445 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002446
Chris Wilson14415742012-04-17 15:31:33 +01002447 if (reg->obj) {
2448 struct drm_i915_gem_object *old = reg->obj;
2449
2450 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002451 if (ret)
2452 return ret;
2453
Chris Wilson14415742012-04-17 15:31:33 +01002454 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002455 }
Chris Wilson14415742012-04-17 15:31:33 +01002456 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002457 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002458
Chris Wilson14415742012-04-17 15:31:33 +01002459 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002460 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002461
Chris Wilson9ce079e2012-04-17 15:31:30 +01002462 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002463}
2464
2465/**
Eric Anholt673a3942008-07-30 12:06:12 -07002466 * Finds free space in the GTT aperture and binds the object there.
2467 */
2468static int
Chris Wilson05394f32010-11-08 19:18:58 +00002469i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002470 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002471 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002472{
Chris Wilson05394f32010-11-08 19:18:58 +00002473 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002474 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002475 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002476 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002477 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002478 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002479 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002480
Chris Wilson05394f32010-11-08 19:18:58 +00002481 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002482 DRM_ERROR("Attempting to bind a purgeable object\n");
2483 return -EINVAL;
2484 }
2485
Chris Wilsone28f8712011-07-18 13:11:49 -07002486 fence_size = i915_gem_get_gtt_size(dev,
2487 obj->base.size,
2488 obj->tiling_mode);
2489 fence_alignment = i915_gem_get_gtt_alignment(dev,
2490 obj->base.size,
2491 obj->tiling_mode);
2492 unfenced_alignment =
2493 i915_gem_get_unfenced_gtt_alignment(dev,
2494 obj->base.size,
2495 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002496
Eric Anholt673a3942008-07-30 12:06:12 -07002497 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002498 alignment = map_and_fenceable ? fence_alignment :
2499 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002500 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002501 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2502 return -EINVAL;
2503 }
2504
Chris Wilson05394f32010-11-08 19:18:58 +00002505 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002506
Chris Wilson654fc602010-05-27 13:18:21 +01002507 /* If the object is bigger than the entire aperture, reject it early
2508 * before evicting everything in a vain attempt to find space.
2509 */
Chris Wilson05394f32010-11-08 19:18:58 +00002510 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002511 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002512 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2513 return -E2BIG;
2514 }
2515
Eric Anholt673a3942008-07-30 12:06:12 -07002516 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002517 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002518 free_space =
2519 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002520 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002521 dev_priv->mm.gtt_mappable_end,
2522 0);
2523 else
2524 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002525 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002526
2527 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002528 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002529 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002530 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002531 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002532 dev_priv->mm.gtt_mappable_end,
2533 0);
2534 else
Chris Wilson05394f32010-11-08 19:18:58 +00002535 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002536 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002537 }
Chris Wilson05394f32010-11-08 19:18:58 +00002538 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002539 /* If the gtt is empty and we're still having trouble
2540 * fitting our object in, we're out of memory.
2541 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002542 ret = i915_gem_evict_something(dev, size, alignment,
2543 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002544 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002545 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002546
Eric Anholt673a3942008-07-30 12:06:12 -07002547 goto search_free;
2548 }
2549
Chris Wilsone5281cc2010-10-28 13:45:36 +01002550 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002551 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002552 drm_mm_put_block(obj->gtt_space);
2553 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002554
2555 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002556 /* first try to reclaim some memory by clearing the GTT */
2557 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002558 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002559 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002560 if (gfpmask) {
2561 gfpmask = 0;
2562 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002563 }
2564
Chris Wilson809b6332011-01-10 17:33:15 +00002565 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002566 }
2567
2568 goto search_free;
2569 }
2570
Eric Anholt673a3942008-07-30 12:06:12 -07002571 return ret;
2572 }
2573
Daniel Vetter74163902012-02-15 23:50:21 +01002574 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002575 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002576 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002577 drm_mm_put_block(obj->gtt_space);
2578 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002579
Chris Wilson809b6332011-01-10 17:33:15 +00002580 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002581 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002582
2583 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002584 }
Eric Anholt673a3942008-07-30 12:06:12 -07002585
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002586 if (!dev_priv->mm.aliasing_ppgtt)
2587 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002588
Chris Wilson6299f992010-11-24 12:23:44 +00002589 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002590 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002591
Eric Anholt673a3942008-07-30 12:06:12 -07002592 /* Assert that the object is not currently in any GPU domain. As it
2593 * wasn't in the GTT, there shouldn't be any way it could have been in
2594 * a GPU cache
2595 */
Chris Wilson05394f32010-11-08 19:18:58 +00002596 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2597 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002598
Chris Wilson6299f992010-11-24 12:23:44 +00002599 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002600
Daniel Vetter75e9e912010-11-04 17:11:09 +01002601 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002602 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002603 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002604
Daniel Vetter75e9e912010-11-04 17:11:09 +01002605 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002606 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002607
Chris Wilson05394f32010-11-08 19:18:58 +00002608 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002609
Chris Wilsondb53a302011-02-03 11:57:46 +00002610 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002611 return 0;
2612}
2613
2614void
Chris Wilson05394f32010-11-08 19:18:58 +00002615i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002616{
Eric Anholt673a3942008-07-30 12:06:12 -07002617 /* If we don't have a page list set up, then we're not pinned
2618 * to GPU, and we can ignore the cache flush because it'll happen
2619 * again at bind time.
2620 */
Chris Wilson05394f32010-11-08 19:18:58 +00002621 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002622 return;
2623
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002624 /* If the GPU is snooping the contents of the CPU cache,
2625 * we do not need to manually clear the CPU cache lines. However,
2626 * the caches are only snooped when the render cache is
2627 * flushed/invalidated. As we always have to emit invalidations
2628 * and flushes when moving into and out of the RENDER domain, correct
2629 * snooping behaviour occurs naturally as the result of our domain
2630 * tracking.
2631 */
2632 if (obj->cache_level != I915_CACHE_NONE)
2633 return;
2634
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002635 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002636
Chris Wilson05394f32010-11-08 19:18:58 +00002637 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002638}
2639
Eric Anholte47c68e2008-11-14 13:35:19 -08002640/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002641static int
Chris Wilson3619df02010-11-28 15:37:17 +00002642i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002643{
Chris Wilson05394f32010-11-08 19:18:58 +00002644 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002645 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002646
2647 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002648 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002649}
2650
2651/** Flushes the GTT write domain for the object if it's dirty. */
2652static void
Chris Wilson05394f32010-11-08 19:18:58 +00002653i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002654{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002655 uint32_t old_write_domain;
2656
Chris Wilson05394f32010-11-08 19:18:58 +00002657 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002658 return;
2659
Chris Wilson63256ec2011-01-04 18:42:07 +00002660 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002661 * to it immediately go to main memory as far as we know, so there's
2662 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002663 *
2664 * However, we do have to enforce the order so that all writes through
2665 * the GTT land before any writes to the device, such as updates to
2666 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002667 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002668 wmb();
2669
Chris Wilson05394f32010-11-08 19:18:58 +00002670 old_write_domain = obj->base.write_domain;
2671 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002672
2673 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002674 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002675 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002676}
2677
2678/** Flushes the CPU write domain for the object if it's dirty. */
2679static void
Chris Wilson05394f32010-11-08 19:18:58 +00002680i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002681{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002682 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002683
Chris Wilson05394f32010-11-08 19:18:58 +00002684 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002685 return;
2686
2687 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002688 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002689 old_write_domain = obj->base.write_domain;
2690 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002691
2692 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002693 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002694 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002695}
2696
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002697/**
2698 * Moves a single object to the GTT read, and possibly write domain.
2699 *
2700 * This function returns when the move is complete, including waiting on
2701 * flushes to occur.
2702 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002703int
Chris Wilson20217462010-11-23 15:26:33 +00002704i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002705{
Chris Wilson8325a092012-04-24 15:52:35 +01002706 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002707 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002708 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002709
Eric Anholt02354392008-11-26 13:58:13 -08002710 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002711 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002712 return -EINVAL;
2713
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002714 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2715 return 0;
2716
Chris Wilson88241782011-01-07 17:09:48 +00002717 ret = i915_gem_object_flush_gpu_write_domain(obj);
2718 if (ret)
2719 return ret;
2720
Chris Wilson87ca9c82010-12-02 09:42:56 +00002721 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002722 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002723 if (ret)
2724 return ret;
2725 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002726
Chris Wilson72133422010-09-13 23:56:38 +01002727 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002728
Chris Wilson05394f32010-11-08 19:18:58 +00002729 old_write_domain = obj->base.write_domain;
2730 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002731
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002732 /* It should now be out of any other write domains, and we can update
2733 * the domain values for our changes.
2734 */
Chris Wilson05394f32010-11-08 19:18:58 +00002735 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2736 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002737 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002738 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2739 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2740 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002741 }
2742
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002743 trace_i915_gem_object_change_domain(obj,
2744 old_read_domains,
2745 old_write_domain);
2746
Chris Wilson8325a092012-04-24 15:52:35 +01002747 /* And bump the LRU for this access */
2748 if (i915_gem_object_is_inactive(obj))
2749 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2750
Eric Anholte47c68e2008-11-14 13:35:19 -08002751 return 0;
2752}
2753
Chris Wilsone4ffd172011-04-04 09:44:39 +01002754int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2755 enum i915_cache_level cache_level)
2756{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002757 struct drm_device *dev = obj->base.dev;
2758 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01002759 int ret;
2760
2761 if (obj->cache_level == cache_level)
2762 return 0;
2763
2764 if (obj->pin_count) {
2765 DRM_DEBUG("can not change the cache level of pinned objects\n");
2766 return -EBUSY;
2767 }
2768
2769 if (obj->gtt_space) {
2770 ret = i915_gem_object_finish_gpu(obj);
2771 if (ret)
2772 return ret;
2773
2774 i915_gem_object_finish_gtt(obj);
2775
2776 /* Before SandyBridge, you could not use tiling or fence
2777 * registers with snooped memory, so relinquish any fences
2778 * currently pointing to our region in the aperture.
2779 */
2780 if (INTEL_INFO(obj->base.dev)->gen < 6) {
2781 ret = i915_gem_object_put_fence(obj);
2782 if (ret)
2783 return ret;
2784 }
2785
Daniel Vetter74898d72012-02-15 23:50:22 +01002786 if (obj->has_global_gtt_mapping)
2787 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002788 if (obj->has_aliasing_ppgtt_mapping)
2789 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
2790 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01002791 }
2792
2793 if (cache_level == I915_CACHE_NONE) {
2794 u32 old_read_domains, old_write_domain;
2795
2796 /* If we're coming from LLC cached, then we haven't
2797 * actually been tracking whether the data is in the
2798 * CPU cache or not, since we only allow one bit set
2799 * in obj->write_domain and have been skipping the clflushes.
2800 * Just set it to the CPU cache for now.
2801 */
2802 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
2803 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
2804
2805 old_read_domains = obj->base.read_domains;
2806 old_write_domain = obj->base.write_domain;
2807
2808 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2809 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2810
2811 trace_i915_gem_object_change_domain(obj,
2812 old_read_domains,
2813 old_write_domain);
2814 }
2815
2816 obj->cache_level = cache_level;
2817 return 0;
2818}
2819
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002820/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002821 * Prepare buffer for display plane (scanout, cursors, etc).
2822 * Can be called from an uninterruptible phase (modesetting) and allows
2823 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002824 */
2825int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002826i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2827 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00002828 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002829{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002830 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002831 int ret;
2832
Chris Wilson88241782011-01-07 17:09:48 +00002833 ret = i915_gem_object_flush_gpu_write_domain(obj);
2834 if (ret)
2835 return ret;
2836
Chris Wilson0be73282010-12-06 14:36:27 +00002837 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07002838 ret = i915_gem_object_sync(obj, pipelined);
2839 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002840 return ret;
2841 }
2842
Eric Anholta7ef0642011-03-29 16:59:54 -07002843 /* The display engine is not coherent with the LLC cache on gen6. As
2844 * a result, we make sure that the pinning that is about to occur is
2845 * done with uncached PTEs. This is lowest common denominator for all
2846 * chipsets.
2847 *
2848 * However for gen6+, we could do better by using the GFDT bit instead
2849 * of uncaching, which would allow us to flush all the LLC-cached data
2850 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
2851 */
2852 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
2853 if (ret)
2854 return ret;
2855
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002856 /* As the user may map the buffer once pinned in the display plane
2857 * (e.g. libkms for the bootup splash), we have to ensure that we
2858 * always use map_and_fenceable for all scanout buffers.
2859 */
2860 ret = i915_gem_object_pin(obj, alignment, true);
2861 if (ret)
2862 return ret;
2863
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002864 i915_gem_object_flush_cpu_write_domain(obj);
2865
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002866 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00002867 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002868
2869 /* It should now be out of any other write domains, and we can update
2870 * the domain values for our changes.
2871 */
2872 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00002873 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002874
2875 trace_i915_gem_object_change_domain(obj,
2876 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002877 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002878
2879 return 0;
2880}
2881
Chris Wilson85345512010-11-13 09:49:11 +00002882int
Chris Wilsona8198ee2011-04-13 22:04:09 +01002883i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00002884{
Chris Wilson88241782011-01-07 17:09:48 +00002885 int ret;
2886
Chris Wilsona8198ee2011-04-13 22:04:09 +01002887 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00002888 return 0;
2889
Chris Wilson88241782011-01-07 17:09:48 +00002890 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002891 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00002892 if (ret)
2893 return ret;
2894 }
Chris Wilson85345512010-11-13 09:49:11 +00002895
Chris Wilsonc501ae72011-12-14 13:57:23 +01002896 ret = i915_gem_object_wait_rendering(obj);
2897 if (ret)
2898 return ret;
2899
Chris Wilsona8198ee2011-04-13 22:04:09 +01002900 /* Ensure that we invalidate the GPU's caches and TLBs. */
2901 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01002902 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00002903}
2904
Eric Anholte47c68e2008-11-14 13:35:19 -08002905/**
2906 * Moves a single object to the CPU read, and possibly write domain.
2907 *
2908 * This function returns when the move is complete, including waiting on
2909 * flushes to occur.
2910 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02002911int
Chris Wilson919926a2010-11-12 13:42:53 +00002912i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08002913{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002914 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002915 int ret;
2916
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002917 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
2918 return 0;
2919
Chris Wilson88241782011-01-07 17:09:48 +00002920 ret = i915_gem_object_flush_gpu_write_domain(obj);
2921 if (ret)
2922 return ret;
2923
Chris Wilsonf8413192012-04-10 11:52:50 +01002924 if (write || obj->pending_gpu_write) {
2925 ret = i915_gem_object_wait_rendering(obj);
2926 if (ret)
2927 return ret;
2928 }
Eric Anholte47c68e2008-11-14 13:35:19 -08002929
2930 i915_gem_object_flush_gtt_write_domain(obj);
2931
Chris Wilson05394f32010-11-08 19:18:58 +00002932 old_write_domain = obj->base.write_domain;
2933 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002934
Eric Anholte47c68e2008-11-14 13:35:19 -08002935 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00002936 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08002937 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002938
Chris Wilson05394f32010-11-08 19:18:58 +00002939 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002940 }
2941
2942 /* It should now be out of any other write domains, and we can update
2943 * the domain values for our changes.
2944 */
Chris Wilson05394f32010-11-08 19:18:58 +00002945 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08002946
2947 /* If we're writing through the CPU, then the GPU read domains will
2948 * need to be invalidated at next use.
2949 */
2950 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002951 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2952 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002953 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002954
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002955 trace_i915_gem_object_change_domain(obj,
2956 old_read_domains,
2957 old_write_domain);
2958
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002959 return 0;
2960}
2961
Eric Anholt673a3942008-07-30 12:06:12 -07002962/* Throttle our rendering by waiting until the ring has completed our requests
2963 * emitted over 20 msec ago.
2964 *
Eric Anholtb9624422009-06-03 07:27:35 +00002965 * Note that if we were to use the current jiffies each time around the loop,
2966 * we wouldn't escape the function with any frames outstanding if the time to
2967 * render a frame was over 20ms.
2968 *
Eric Anholt673a3942008-07-30 12:06:12 -07002969 * This should get us reasonable parallelism between CPU and GPU but also
2970 * relatively low latency when blocking on a particular request to finish.
2971 */
2972static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002973i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07002974{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002975 struct drm_i915_private *dev_priv = dev->dev_private;
2976 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002977 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002978 struct drm_i915_gem_request *request;
2979 struct intel_ring_buffer *ring = NULL;
2980 u32 seqno = 0;
2981 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002982
Chris Wilsone110e8d2011-01-26 15:39:14 +00002983 if (atomic_read(&dev_priv->mm.wedged))
2984 return -EIO;
2985
Chris Wilson1c255952010-09-26 11:03:27 +01002986 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002987 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00002988 if (time_after_eq(request->emitted_jiffies, recent_enough))
2989 break;
2990
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002991 ring = request->ring;
2992 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00002993 }
Chris Wilson1c255952010-09-26 11:03:27 +01002994 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002995
2996 if (seqno == 0)
2997 return 0;
2998
Ben Widawsky3b88cc02012-04-26 16:03:05 -07002999 ret = __wait_seqno(ring, seqno, true);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003000 if (ret == 0)
3001 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003002
Eric Anholt673a3942008-07-30 12:06:12 -07003003 return ret;
3004}
3005
Eric Anholt673a3942008-07-30 12:06:12 -07003006int
Chris Wilson05394f32010-11-08 19:18:58 +00003007i915_gem_object_pin(struct drm_i915_gem_object *obj,
3008 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003009 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003010{
Eric Anholt673a3942008-07-30 12:06:12 -07003011 int ret;
3012
Chris Wilson05394f32010-11-08 19:18:58 +00003013 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003014
Chris Wilson05394f32010-11-08 19:18:58 +00003015 if (obj->gtt_space != NULL) {
3016 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3017 (map_and_fenceable && !obj->map_and_fenceable)) {
3018 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003019 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003020 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3021 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003022 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003023 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003024 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003025 ret = i915_gem_object_unbind(obj);
3026 if (ret)
3027 return ret;
3028 }
3029 }
3030
Chris Wilson05394f32010-11-08 19:18:58 +00003031 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003032 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003033 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003034 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003035 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003036 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003037
Daniel Vetter74898d72012-02-15 23:50:22 +01003038 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3039 i915_gem_gtt_bind_object(obj, obj->cache_level);
3040
Chris Wilson1b502472012-04-24 15:47:30 +01003041 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003042 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003043
3044 return 0;
3045}
3046
3047void
Chris Wilson05394f32010-11-08 19:18:58 +00003048i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003049{
Chris Wilson05394f32010-11-08 19:18:58 +00003050 BUG_ON(obj->pin_count == 0);
3051 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003052
Chris Wilson1b502472012-04-24 15:47:30 +01003053 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003054 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003055}
3056
3057int
3058i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003059 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003060{
3061 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003062 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003063 int ret;
3064
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003065 ret = i915_mutex_lock_interruptible(dev);
3066 if (ret)
3067 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003068
Chris Wilson05394f32010-11-08 19:18:58 +00003069 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003070 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003071 ret = -ENOENT;
3072 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003073 }
Eric Anholt673a3942008-07-30 12:06:12 -07003074
Chris Wilson05394f32010-11-08 19:18:58 +00003075 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003076 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003077 ret = -EINVAL;
3078 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003079 }
3080
Chris Wilson05394f32010-11-08 19:18:58 +00003081 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003082 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3083 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003084 ret = -EINVAL;
3085 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003086 }
3087
Chris Wilson05394f32010-11-08 19:18:58 +00003088 obj->user_pin_count++;
3089 obj->pin_filp = file;
3090 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003091 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003092 if (ret)
3093 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003094 }
3095
3096 /* XXX - flush the CPU caches for pinned objects
3097 * as the X server doesn't manage domains yet
3098 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003099 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003100 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003101out:
Chris Wilson05394f32010-11-08 19:18:58 +00003102 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003103unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003104 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003105 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003106}
3107
3108int
3109i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003110 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003111{
3112 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003113 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003114 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003115
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003116 ret = i915_mutex_lock_interruptible(dev);
3117 if (ret)
3118 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003119
Chris Wilson05394f32010-11-08 19:18:58 +00003120 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003121 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003122 ret = -ENOENT;
3123 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003124 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003125
Chris Wilson05394f32010-11-08 19:18:58 +00003126 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003127 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3128 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003129 ret = -EINVAL;
3130 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003131 }
Chris Wilson05394f32010-11-08 19:18:58 +00003132 obj->user_pin_count--;
3133 if (obj->user_pin_count == 0) {
3134 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003135 i915_gem_object_unpin(obj);
3136 }
Eric Anholt673a3942008-07-30 12:06:12 -07003137
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003138out:
Chris Wilson05394f32010-11-08 19:18:58 +00003139 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003140unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003141 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003142 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003143}
3144
3145int
3146i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003147 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003148{
3149 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003150 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003151 int ret;
3152
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003153 ret = i915_mutex_lock_interruptible(dev);
3154 if (ret)
3155 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003156
Chris Wilson05394f32010-11-08 19:18:58 +00003157 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003158 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003159 ret = -ENOENT;
3160 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003161 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003162
Chris Wilson0be555b2010-08-04 15:36:30 +01003163 /* Count all active objects as busy, even if they are currently not used
3164 * by the gpu. Users of this interface expect objects to eventually
3165 * become non-busy without any further actions, therefore emit any
3166 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003167 */
Chris Wilson05394f32010-11-08 19:18:58 +00003168 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003169 if (args->busy) {
3170 /* Unconditionally flush objects, even when the gpu still uses this
3171 * object. Userspace calling this function indicates that it wants to
3172 * use this buffer rather sooner than later, so issuing the required
3173 * flush earlier is beneficial.
3174 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003175 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003176 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00003177 0, obj->base.write_domain);
Ben Widawskyb4aca012012-04-25 20:50:12 -07003178 } else {
3179 ret = i915_gem_check_olr(obj->ring,
3180 obj->last_rendering_seqno);
Chris Wilson7a194872010-12-07 10:38:40 +00003181 }
Chris Wilson0be555b2010-08-04 15:36:30 +01003182
3183 /* Update the active list for the hardware's current position.
3184 * Otherwise this only updates on a delayed timer or when irqs
3185 * are actually unmasked, and our working set ends up being
3186 * larger than required.
3187 */
Chris Wilsondb53a302011-02-03 11:57:46 +00003188 i915_gem_retire_requests_ring(obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01003189
Chris Wilson05394f32010-11-08 19:18:58 +00003190 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003191 }
Eric Anholt673a3942008-07-30 12:06:12 -07003192
Chris Wilson05394f32010-11-08 19:18:58 +00003193 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003194unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003195 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003196 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003197}
3198
3199int
3200i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3201 struct drm_file *file_priv)
3202{
Akshay Joshi0206e352011-08-16 15:34:10 -04003203 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003204}
3205
Chris Wilson3ef94da2009-09-14 16:50:29 +01003206int
3207i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3208 struct drm_file *file_priv)
3209{
3210 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003211 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003212 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003213
3214 switch (args->madv) {
3215 case I915_MADV_DONTNEED:
3216 case I915_MADV_WILLNEED:
3217 break;
3218 default:
3219 return -EINVAL;
3220 }
3221
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003222 ret = i915_mutex_lock_interruptible(dev);
3223 if (ret)
3224 return ret;
3225
Chris Wilson05394f32010-11-08 19:18:58 +00003226 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003227 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003228 ret = -ENOENT;
3229 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003230 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003231
Chris Wilson05394f32010-11-08 19:18:58 +00003232 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003233 ret = -EINVAL;
3234 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003235 }
3236
Chris Wilson05394f32010-11-08 19:18:58 +00003237 if (obj->madv != __I915_MADV_PURGED)
3238 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003239
Chris Wilson2d7ef392009-09-20 23:13:10 +01003240 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003241 if (i915_gem_object_is_purgeable(obj) &&
3242 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003243 i915_gem_object_truncate(obj);
3244
Chris Wilson05394f32010-11-08 19:18:58 +00003245 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003246
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003247out:
Chris Wilson05394f32010-11-08 19:18:58 +00003248 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003249unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003250 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003251 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003252}
3253
Chris Wilson05394f32010-11-08 19:18:58 +00003254struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3255 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003256{
Chris Wilson73aa8082010-09-30 11:46:12 +01003257 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003258 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003259 struct address_space *mapping;
Daniel Vetterc397b902010-04-09 19:05:07 +00003260
3261 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3262 if (obj == NULL)
3263 return NULL;
3264
3265 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3266 kfree(obj);
3267 return NULL;
3268 }
3269
Hugh Dickins5949eac2011-06-27 16:18:18 -07003270 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3271 mapping_set_gfp_mask(mapping, GFP_HIGHUSER | __GFP_RECLAIMABLE);
3272
Chris Wilson73aa8082010-09-30 11:46:12 +01003273 i915_gem_info_add_obj(dev_priv, size);
3274
Daniel Vetterc397b902010-04-09 19:05:07 +00003275 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3276 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3277
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003278 if (HAS_LLC(dev)) {
3279 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003280 * cache) for about a 10% performance improvement
3281 * compared to uncached. Graphics requests other than
3282 * display scanout are coherent with the CPU in
3283 * accessing this cache. This means in this mode we
3284 * don't need to clflush on the CPU side, and on the
3285 * GPU side we only need to flush internal caches to
3286 * get data visible to the CPU.
3287 *
3288 * However, we maintain the display planes as UC, and so
3289 * need to rebind when first used as such.
3290 */
3291 obj->cache_level = I915_CACHE_LLC;
3292 } else
3293 obj->cache_level = I915_CACHE_NONE;
3294
Daniel Vetter62b8b212010-04-09 19:05:08 +00003295 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003296 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003297 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003298 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003299 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003300 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003301 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003302 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003303 /* Avoid an unnecessary call to unbind on the first bind. */
3304 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003305
Chris Wilson05394f32010-11-08 19:18:58 +00003306 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003307}
3308
Eric Anholt673a3942008-07-30 12:06:12 -07003309int i915_gem_init_object(struct drm_gem_object *obj)
3310{
Daniel Vetterc397b902010-04-09 19:05:07 +00003311 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003312
Eric Anholt673a3942008-07-30 12:06:12 -07003313 return 0;
3314}
3315
Chris Wilson1488fc02012-04-24 15:47:31 +01003316void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003317{
Chris Wilson1488fc02012-04-24 15:47:31 +01003318 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003319 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003320 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003321
Chris Wilson26e12f892011-03-20 11:20:19 +00003322 trace_i915_gem_object_destroy(obj);
3323
Chris Wilson1488fc02012-04-24 15:47:31 +01003324 if (obj->phys_obj)
3325 i915_gem_detach_phys_object(dev, obj);
3326
3327 obj->pin_count = 0;
3328 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3329 bool was_interruptible;
3330
3331 was_interruptible = dev_priv->mm.interruptible;
3332 dev_priv->mm.interruptible = false;
3333
3334 WARN_ON(i915_gem_object_unbind(obj));
3335
3336 dev_priv->mm.interruptible = was_interruptible;
3337 }
3338
Chris Wilson05394f32010-11-08 19:18:58 +00003339 if (obj->base.map_list.map)
Rob Clarkb464e9a2011-08-10 08:09:08 -05003340 drm_gem_free_mmap_offset(&obj->base);
Chris Wilsonbe726152010-07-23 23:18:50 +01003341
Chris Wilson05394f32010-11-08 19:18:58 +00003342 drm_gem_object_release(&obj->base);
3343 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003344
Chris Wilson05394f32010-11-08 19:18:58 +00003345 kfree(obj->bit_17);
3346 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003347}
3348
Jesse Barnes5669fca2009-02-17 15:13:31 -08003349int
Eric Anholt673a3942008-07-30 12:06:12 -07003350i915_gem_idle(struct drm_device *dev)
3351{
3352 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003353 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003354
Keith Packard6dbe2772008-10-14 21:41:13 -07003355 mutex_lock(&dev->struct_mutex);
3356
Chris Wilson87acb0a2010-10-19 10:13:00 +01003357 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003358 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003359 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003360 }
Eric Anholt673a3942008-07-30 12:06:12 -07003361
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003362 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003363 if (ret) {
3364 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003365 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003366 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003367 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003368
Chris Wilson29105cc2010-01-07 10:39:13 +00003369 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003370 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3371 i915_gem_evict_everything(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003372
Chris Wilson312817a2010-11-22 11:50:11 +00003373 i915_gem_reset_fences(dev);
3374
Chris Wilson29105cc2010-01-07 10:39:13 +00003375 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3376 * We need to replace this with a semaphore, or something.
3377 * And not confound mm.suspended!
3378 */
3379 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003380 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003381
3382 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003383 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003384
Keith Packard6dbe2772008-10-14 21:41:13 -07003385 mutex_unlock(&dev->struct_mutex);
3386
Chris Wilson29105cc2010-01-07 10:39:13 +00003387 /* Cancel the retire work handler, which should be idle now. */
3388 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3389
Eric Anholt673a3942008-07-30 12:06:12 -07003390 return 0;
3391}
3392
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003393void i915_gem_init_swizzling(struct drm_device *dev)
3394{
3395 drm_i915_private_t *dev_priv = dev->dev_private;
3396
Daniel Vetter11782b02012-01-31 16:47:55 +01003397 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003398 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3399 return;
3400
3401 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3402 DISP_TILE_SURFACE_SWIZZLING);
3403
Daniel Vetter11782b02012-01-31 16:47:55 +01003404 if (IS_GEN5(dev))
3405 return;
3406
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003407 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3408 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003409 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003410 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003411 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003412}
Daniel Vettere21af882012-02-09 20:53:27 +01003413
3414void i915_gem_init_ppgtt(struct drm_device *dev)
3415{
3416 drm_i915_private_t *dev_priv = dev->dev_private;
3417 uint32_t pd_offset;
3418 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003419 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3420 uint32_t __iomem *pd_addr;
3421 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003422 int i;
3423
3424 if (!dev_priv->mm.aliasing_ppgtt)
3425 return;
3426
Daniel Vetter55a254a2012-03-22 00:14:43 +01003427
3428 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3429 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3430 dma_addr_t pt_addr;
3431
3432 if (dev_priv->mm.gtt->needs_dmar)
3433 pt_addr = ppgtt->pt_dma_addr[i];
3434 else
3435 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3436
3437 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3438 pd_entry |= GEN6_PDE_VALID;
3439
3440 writel(pd_entry, pd_addr + i);
3441 }
3442 readl(pd_addr);
3443
3444 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003445 pd_offset /= 64; /* in cachelines, */
3446 pd_offset <<= 16;
3447
3448 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003449 uint32_t ecochk, gab_ctl, ecobits;
3450
3451 ecobits = I915_READ(GAC_ECO_BITS);
3452 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003453
3454 gab_ctl = I915_READ(GAB_CTL);
3455 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3456
3457 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003458 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3459 ECOCHK_PPGTT_CACHE64B);
Daniel Vetter6b26c862012-04-24 14:04:12 +02003460 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003461 } else if (INTEL_INFO(dev)->gen >= 7) {
3462 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3463 /* GFX_MODE is per-ring on gen7+ */
3464 }
3465
3466 for (i = 0; i < I915_NUM_RINGS; i++) {
3467 ring = &dev_priv->ring[i];
3468
3469 if (INTEL_INFO(dev)->gen >= 7)
3470 I915_WRITE(RING_MODE_GEN7(ring),
Daniel Vetter6b26c862012-04-24 14:04:12 +02003471 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003472
3473 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3474 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3475 }
3476}
3477
Eric Anholt673a3942008-07-30 12:06:12 -07003478int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003479i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003480{
3481 drm_i915_private_t *dev_priv = dev->dev_private;
3482 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003483
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003484 i915_gem_init_swizzling(dev);
3485
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003486 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003487 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003488 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003489
3490 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003491 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003492 if (ret)
3493 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003494 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003495
Chris Wilson549f7362010-10-19 11:19:32 +01003496 if (HAS_BLT(dev)) {
3497 ret = intel_init_blt_ring_buffer(dev);
3498 if (ret)
3499 goto cleanup_bsd_ring;
3500 }
3501
Chris Wilson6f392d5482010-08-07 11:01:22 +01003502 dev_priv->next_seqno = 1;
3503
Daniel Vettere21af882012-02-09 20:53:27 +01003504 i915_gem_init_ppgtt(dev);
3505
Chris Wilson68f95ba2010-05-27 13:18:22 +01003506 return 0;
3507
Chris Wilson549f7362010-10-19 11:19:32 +01003508cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003509 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003510cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003511 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003512 return ret;
3513}
3514
Chris Wilson1070a422012-04-24 15:47:41 +01003515static bool
3516intel_enable_ppgtt(struct drm_device *dev)
3517{
3518 if (i915_enable_ppgtt >= 0)
3519 return i915_enable_ppgtt;
3520
3521#ifdef CONFIG_INTEL_IOMMU
3522 /* Disable ppgtt on SNB if VT-d is on. */
3523 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
3524 return false;
3525#endif
3526
3527 return true;
3528}
3529
3530int i915_gem_init(struct drm_device *dev)
3531{
3532 struct drm_i915_private *dev_priv = dev->dev_private;
3533 unsigned long gtt_size, mappable_size;
3534 int ret;
3535
3536 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
3537 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
3538
3539 mutex_lock(&dev->struct_mutex);
3540 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
3541 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
3542 * aperture accordingly when using aliasing ppgtt. */
3543 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
3544
3545 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
3546
3547 ret = i915_gem_init_aliasing_ppgtt(dev);
3548 if (ret) {
3549 mutex_unlock(&dev->struct_mutex);
3550 return ret;
3551 }
3552 } else {
3553 /* Let GEM Manage all of the aperture.
3554 *
3555 * However, leave one page at the end still bound to the scratch
3556 * page. There are a number of places where the hardware
3557 * apparently prefetches past the end of the object, and we've
3558 * seen multiple hangs with the GPU head pointer stuck in a
3559 * batchbuffer bound at the last page of the aperture. One page
3560 * should be enough to keep any prefetching inside of the
3561 * aperture.
3562 */
3563 i915_gem_init_global_gtt(dev, 0, mappable_size,
3564 gtt_size);
3565 }
3566
3567 ret = i915_gem_init_hw(dev);
3568 mutex_unlock(&dev->struct_mutex);
3569 if (ret) {
3570 i915_gem_cleanup_aliasing_ppgtt(dev);
3571 return ret;
3572 }
3573
Daniel Vetter53ca26c2012-04-26 23:28:03 +02003574 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
3575 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3576 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01003577 return 0;
3578}
3579
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003580void
3581i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3582{
3583 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003584 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003585
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003586 for (i = 0; i < I915_NUM_RINGS; i++)
3587 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003588}
3589
3590int
Eric Anholt673a3942008-07-30 12:06:12 -07003591i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3592 struct drm_file *file_priv)
3593{
3594 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003595 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07003596
Jesse Barnes79e53942008-11-07 14:24:08 -08003597 if (drm_core_check_feature(dev, DRIVER_MODESET))
3598 return 0;
3599
Ben Gamariba1234d2009-09-14 17:48:47 -04003600 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003601 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003602 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003603 }
3604
Eric Anholt673a3942008-07-30 12:06:12 -07003605 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003606 dev_priv->mm.suspended = 0;
3607
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003608 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003609 if (ret != 0) {
3610 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003611 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003612 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003613
Chris Wilson69dc4982010-10-19 10:36:51 +01003614 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003615 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3616 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003617 for (i = 0; i < I915_NUM_RINGS; i++) {
3618 BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
3619 BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
3620 }
Eric Anholt673a3942008-07-30 12:06:12 -07003621 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003622
Chris Wilson5f353082010-06-07 14:03:03 +01003623 ret = drm_irq_install(dev);
3624 if (ret)
3625 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003626
Eric Anholt673a3942008-07-30 12:06:12 -07003627 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003628
3629cleanup_ringbuffer:
3630 mutex_lock(&dev->struct_mutex);
3631 i915_gem_cleanup_ringbuffer(dev);
3632 dev_priv->mm.suspended = 1;
3633 mutex_unlock(&dev->struct_mutex);
3634
3635 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003636}
3637
3638int
3639i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3640 struct drm_file *file_priv)
3641{
Jesse Barnes79e53942008-11-07 14:24:08 -08003642 if (drm_core_check_feature(dev, DRIVER_MODESET))
3643 return 0;
3644
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003645 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003646 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003647}
3648
3649void
3650i915_gem_lastclose(struct drm_device *dev)
3651{
3652 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003653
Eric Anholte806b492009-01-22 09:56:58 -08003654 if (drm_core_check_feature(dev, DRIVER_MODESET))
3655 return;
3656
Keith Packard6dbe2772008-10-14 21:41:13 -07003657 ret = i915_gem_idle(dev);
3658 if (ret)
3659 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003660}
3661
Chris Wilson64193402010-10-24 12:38:05 +01003662static void
3663init_ring_lists(struct intel_ring_buffer *ring)
3664{
3665 INIT_LIST_HEAD(&ring->active_list);
3666 INIT_LIST_HEAD(&ring->request_list);
3667 INIT_LIST_HEAD(&ring->gpu_write_list);
3668}
3669
Eric Anholt673a3942008-07-30 12:06:12 -07003670void
3671i915_gem_load(struct drm_device *dev)
3672{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003673 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003674 drm_i915_private_t *dev_priv = dev->dev_private;
3675
Chris Wilson69dc4982010-10-19 10:36:51 +01003676 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003677 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3678 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003679 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003680 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003681 for (i = 0; i < I915_NUM_RINGS; i++)
3682 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02003683 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003684 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003685 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3686 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003687 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003688
Dave Airlie94400122010-07-20 13:15:31 +10003689 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3690 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02003691 I915_WRITE(MI_ARB_STATE,
3692 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10003693 }
3694
Chris Wilson72bfa192010-12-19 11:42:05 +00003695 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3696
Jesse Barnesde151cf2008-11-12 10:03:55 -08003697 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003698 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3699 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003700
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003701 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003702 dev_priv->num_fence_regs = 16;
3703 else
3704 dev_priv->num_fence_regs = 8;
3705
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003706 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01003707 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07003708
Eric Anholt673a3942008-07-30 12:06:12 -07003709 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003710 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003711
Chris Wilsonce453d82011-02-21 14:43:56 +00003712 dev_priv->mm.interruptible = true;
3713
Chris Wilson17250b72010-10-28 12:51:39 +01003714 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3715 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3716 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003717}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003718
3719/*
3720 * Create a physically contiguous memory object for this object
3721 * e.g. for cursor + overlay regs
3722 */
Chris Wilson995b6762010-08-20 13:23:26 +01003723static int i915_gem_init_phys_object(struct drm_device *dev,
3724 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003725{
3726 drm_i915_private_t *dev_priv = dev->dev_private;
3727 struct drm_i915_gem_phys_object *phys_obj;
3728 int ret;
3729
3730 if (dev_priv->mm.phys_objs[id - 1] || !size)
3731 return 0;
3732
Eric Anholt9a298b22009-03-24 12:23:04 -07003733 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003734 if (!phys_obj)
3735 return -ENOMEM;
3736
3737 phys_obj->id = id;
3738
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003739 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003740 if (!phys_obj->handle) {
3741 ret = -ENOMEM;
3742 goto kfree_obj;
3743 }
3744#ifdef CONFIG_X86
3745 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3746#endif
3747
3748 dev_priv->mm.phys_objs[id - 1] = phys_obj;
3749
3750 return 0;
3751kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07003752 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003753 return ret;
3754}
3755
Chris Wilson995b6762010-08-20 13:23:26 +01003756static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003757{
3758 drm_i915_private_t *dev_priv = dev->dev_private;
3759 struct drm_i915_gem_phys_object *phys_obj;
3760
3761 if (!dev_priv->mm.phys_objs[id - 1])
3762 return;
3763
3764 phys_obj = dev_priv->mm.phys_objs[id - 1];
3765 if (phys_obj->cur_obj) {
3766 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
3767 }
3768
3769#ifdef CONFIG_X86
3770 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3771#endif
3772 drm_pci_free(dev, phys_obj->handle);
3773 kfree(phys_obj);
3774 dev_priv->mm.phys_objs[id - 1] = NULL;
3775}
3776
3777void i915_gem_free_all_phys_object(struct drm_device *dev)
3778{
3779 int i;
3780
Dave Airlie260883c2009-01-22 17:58:49 +10003781 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003782 i915_gem_free_phys_object(dev, i);
3783}
3784
3785void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003786 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003787{
Chris Wilson05394f32010-11-08 19:18:58 +00003788 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01003789 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003790 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003791 int page_count;
3792
Chris Wilson05394f32010-11-08 19:18:58 +00003793 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003794 return;
Chris Wilson05394f32010-11-08 19:18:58 +00003795 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003796
Chris Wilson05394f32010-11-08 19:18:58 +00003797 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003798 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07003799 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003800 if (!IS_ERR(page)) {
3801 char *dst = kmap_atomic(page);
3802 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
3803 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003804
Chris Wilsone5281cc2010-10-28 13:45:36 +01003805 drm_clflush_pages(&page, 1);
3806
3807 set_page_dirty(page);
3808 mark_page_accessed(page);
3809 page_cache_release(page);
3810 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003811 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01003812 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01003813
Chris Wilson05394f32010-11-08 19:18:58 +00003814 obj->phys_obj->cur_obj = NULL;
3815 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003816}
3817
3818int
3819i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003820 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003821 int id,
3822 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003823{
Chris Wilson05394f32010-11-08 19:18:58 +00003824 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003825 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003826 int ret = 0;
3827 int page_count;
3828 int i;
3829
3830 if (id > I915_MAX_PHYS_OBJECT)
3831 return -EINVAL;
3832
Chris Wilson05394f32010-11-08 19:18:58 +00003833 if (obj->phys_obj) {
3834 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003835 return 0;
3836 i915_gem_detach_phys_object(dev, obj);
3837 }
3838
Dave Airlie71acb5e2008-12-30 20:31:46 +10003839 /* create a new object */
3840 if (!dev_priv->mm.phys_objs[id - 1]) {
3841 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00003842 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003843 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00003844 DRM_ERROR("failed to init phys object %d size: %zu\n",
3845 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003846 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003847 }
3848 }
3849
3850 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00003851 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
3852 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003853
Chris Wilson05394f32010-11-08 19:18:58 +00003854 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003855
3856 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01003857 struct page *page;
3858 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003859
Hugh Dickins5949eac2011-06-27 16:18:18 -07003860 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003861 if (IS_ERR(page))
3862 return PTR_ERR(page);
3863
Chris Wilsonff75b9b2010-10-30 22:52:31 +01003864 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00003865 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003866 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07003867 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003868
3869 mark_page_accessed(page);
3870 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003871 }
3872
3873 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003874}
3875
3876static int
Chris Wilson05394f32010-11-08 19:18:58 +00003877i915_gem_phys_pwrite(struct drm_device *dev,
3878 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10003879 struct drm_i915_gem_pwrite *args,
3880 struct drm_file *file_priv)
3881{
Chris Wilson05394f32010-11-08 19:18:58 +00003882 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00003883 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003884
Chris Wilsonb47b30c2010-11-08 01:12:29 +00003885 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
3886 unsigned long unwritten;
3887
3888 /* The physical object once assigned is fixed for the lifetime
3889 * of the obj, so we can safely drop the lock and continue
3890 * to access vaddr.
3891 */
3892 mutex_unlock(&dev->struct_mutex);
3893 unwritten = copy_from_user(vaddr, user_data, args->size);
3894 mutex_lock(&dev->struct_mutex);
3895 if (unwritten)
3896 return -EFAULT;
3897 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003898
Daniel Vetter40ce6572010-11-05 18:12:18 +01003899 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10003900 return 0;
3901}
Eric Anholtb9624422009-06-03 07:27:35 +00003902
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003903void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00003904{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003905 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003906
3907 /* Clean up our request list when the client is going away, so that
3908 * later retire_requests won't dereference our soon-to-be-gone
3909 * file_priv.
3910 */
Chris Wilson1c255952010-09-26 11:03:27 +01003911 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003912 while (!list_empty(&file_priv->mm.request_list)) {
3913 struct drm_i915_gem_request *request;
3914
3915 request = list_first_entry(&file_priv->mm.request_list,
3916 struct drm_i915_gem_request,
3917 client_list);
3918 list_del(&request->client_list);
3919 request->file_priv = NULL;
3920 }
Chris Wilson1c255952010-09-26 11:03:27 +01003921 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00003922}
Chris Wilson31169712009-09-14 16:50:28 +01003923
Chris Wilson31169712009-09-14 16:50:28 +01003924static int
Chris Wilson1637ef42010-04-20 17:10:35 +01003925i915_gpu_is_active(struct drm_device *dev)
3926{
3927 drm_i915_private_t *dev_priv = dev->dev_private;
3928 int lists_empty;
3929
Chris Wilson1637ef42010-04-20 17:10:35 +01003930 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01003931 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01003932
3933 return !lists_empty;
3934}
3935
3936static int
Ying Han1495f232011-05-24 17:12:27 -07003937i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01003938{
Chris Wilson17250b72010-10-28 12:51:39 +01003939 struct drm_i915_private *dev_priv =
3940 container_of(shrinker,
3941 struct drm_i915_private,
3942 mm.inactive_shrinker);
3943 struct drm_device *dev = dev_priv->dev;
3944 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07003945 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01003946 int cnt;
3947
3948 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01003949 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01003950
3951 /* "fast-path" to count number of available objects */
3952 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01003953 cnt = 0;
3954 list_for_each_entry(obj,
3955 &dev_priv->mm.inactive_list,
3956 mm_list)
3957 cnt++;
3958 mutex_unlock(&dev->struct_mutex);
3959 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01003960 }
3961
Chris Wilson1637ef42010-04-20 17:10:35 +01003962rescan:
Chris Wilson31169712009-09-14 16:50:28 +01003963 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01003964 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01003965
Chris Wilson17250b72010-10-28 12:51:39 +01003966 list_for_each_entry_safe(obj, next,
3967 &dev_priv->mm.inactive_list,
3968 mm_list) {
3969 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00003970 if (i915_gem_object_unbind(obj) == 0 &&
3971 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01003972 break;
Chris Wilson31169712009-09-14 16:50:28 +01003973 }
Chris Wilson31169712009-09-14 16:50:28 +01003974 }
3975
3976 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01003977 cnt = 0;
3978 list_for_each_entry_safe(obj, next,
3979 &dev_priv->mm.inactive_list,
3980 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00003981 if (nr_to_scan &&
3982 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01003983 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00003984 else
Chris Wilson17250b72010-10-28 12:51:39 +01003985 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01003986 }
3987
Chris Wilson17250b72010-10-28 12:51:39 +01003988 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01003989 /*
3990 * We are desperate for pages, so as a last resort, wait
3991 * for the GPU to finish and discard whatever we can.
3992 * This has a dramatic impact to reduce the number of
3993 * OOM-killer events whilst running the GPU aggressively.
3994 */
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003995 if (i915_gpu_idle(dev) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01003996 goto rescan;
3997 }
Chris Wilson17250b72010-10-28 12:51:39 +01003998 mutex_unlock(&dev->struct_mutex);
3999 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004000}