blob: 6036d214994ceef0045ce3d6d216aa67be2a1466 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Zhenyu Wang036a4a72009-06-08 14:40:19 +080039/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010040static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050041ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080042{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000043 if ((dev_priv->irq_mask & mask) != 0) {
44 dev_priv->irq_mask &= ~mask;
45 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000046 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080047 }
48}
49
50static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050051ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080052{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000053 if ((dev_priv->irq_mask & mask) != mask) {
54 dev_priv->irq_mask |= mask;
55 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000056 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080057 }
58}
59
Keith Packard7c463582008-11-04 02:03:27 -080060void
61i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
62{
63 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080065
66 dev_priv->pipestat[pipe] |= mask;
67 /* Enable the interrupt, clear any pending status */
68 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000069 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080070 }
71}
72
73void
74i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
75{
76 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080078
79 dev_priv->pipestat[pipe] &= ~mask;
80 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000081 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080082 }
83}
84
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100085/**
Zhao Yakui01c66882009-10-28 05:10:00 +000086 * intel_enable_asle - enable ASLE interrupt for OpRegion
87 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000089{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000090 drm_i915_private_t *dev_priv = dev->dev_private;
91 unsigned long irqflags;
92
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070093 /* FIXME: opregion/asle for VLV */
94 if (IS_VALLEYVIEW(dev))
95 return;
96
Chris Wilson1ec14ad2010-12-04 11:30:53 +000097 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000098
Eric Anholtc619eed2010-01-28 16:45:52 -080099 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500100 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800101 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000102 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700103 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100104 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800105 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700106 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800107 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108
109 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000110}
111
112/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700113 * i915_pipe_enabled - check if a pipe is enabled
114 * @dev: DRM device
115 * @pipe: pipe to check
116 *
117 * Reading certain registers when the pipe is disabled can hang the chip.
118 * Use this routine to make sure the PLL is running and the pipe is active
119 * before reading such registers if unsure.
120 */
121static int
122i915_pipe_enabled(struct drm_device *dev, int pipe)
123{
124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
126 pipe);
127
128 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700129}
130
Keith Packard42f52ef2008-10-18 19:39:29 -0700131/* Called from drm generic code, passed a 'crtc', which
132 * we use as a pipe index
133 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700134static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700135{
136 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
137 unsigned long high_frame;
138 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100139 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700140
141 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800142 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800143 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700144 return 0;
145 }
146
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800147 high_frame = PIPEFRAME(pipe);
148 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100149
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150 /*
151 * High & low register fields aren't synchronized, so make sure
152 * we get a low value that's stable across two reads of the high
153 * register.
154 */
155 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100156 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
157 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
158 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700159 } while (high1 != high2);
160
Chris Wilson5eddb702010-09-11 13:48:45 +0100161 high1 >>= PIPE_FRAME_HIGH_SHIFT;
162 low >>= PIPE_FRAME_LOW_SHIFT;
163 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700164}
165
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700166static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800170
171 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800172 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800173 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800174 return 0;
175 }
176
177 return I915_READ(reg);
178}
179
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700180static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100181 int *vpos, int *hpos)
182{
183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
184 u32 vbl = 0, position = 0;
185 int vbl_start, vbl_end, htotal, vtotal;
186 bool in_vbl = true;
187 int ret = 0;
188
189 if (!i915_pipe_enabled(dev, pipe)) {
190 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800191 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100192 return 0;
193 }
194
195 /* Get vtotal. */
196 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
197
198 if (INTEL_INFO(dev)->gen >= 4) {
199 /* No obvious pixelcount register. Only query vertical
200 * scanout position from Display scan line register.
201 */
202 position = I915_READ(PIPEDSL(pipe));
203
204 /* Decode into vertical scanout position. Don't have
205 * horizontal scanout position.
206 */
207 *vpos = position & 0x1fff;
208 *hpos = 0;
209 } else {
210 /* Have access to pixelcount since start of frame.
211 * We can split this into vertical and horizontal
212 * scanout position.
213 */
214 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
215
216 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
217 *vpos = position / htotal;
218 *hpos = position - (*vpos * htotal);
219 }
220
221 /* Query vblank area. */
222 vbl = I915_READ(VBLANK(pipe));
223
224 /* Test position against vblank region. */
225 vbl_start = vbl & 0x1fff;
226 vbl_end = (vbl >> 16) & 0x1fff;
227
228 if ((*vpos < vbl_start) || (*vpos > vbl_end))
229 in_vbl = false;
230
231 /* Inside "upper part" of vblank area? Apply corrective offset: */
232 if (in_vbl && (*vpos >= vbl_start))
233 *vpos = *vpos - vtotal;
234
235 /* Readouts valid? */
236 if (vbl > 0)
237 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
238
239 /* In vblank? */
240 if (in_vbl)
241 ret |= DRM_SCANOUTPOS_INVBL;
242
243 return ret;
244}
245
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700246static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100247 int *max_error,
248 struct timeval *vblank_time,
249 unsigned flags)
250{
Chris Wilson4041b852011-01-22 10:07:56 +0000251 struct drm_i915_private *dev_priv = dev->dev_private;
252 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100253
Chris Wilson4041b852011-01-22 10:07:56 +0000254 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
255 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100256 return -EINVAL;
257 }
258
259 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000260 crtc = intel_get_crtc_for_pipe(dev, pipe);
261 if (crtc == NULL) {
262 DRM_ERROR("Invalid crtc %d\n", pipe);
263 return -EINVAL;
264 }
265
266 if (!crtc->enabled) {
267 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
268 return -EBUSY;
269 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100270
271 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000272 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
273 vblank_time, flags,
274 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100275}
276
Jesse Barnes5ca58282009-03-31 14:11:15 -0700277/*
278 * Handle hotplug events outside the interrupt handler proper.
279 */
280static void i915_hotplug_work_func(struct work_struct *work)
281{
282 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
283 hotplug_work);
284 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700285 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100286 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700287
Keith Packarda65e34c2011-07-25 10:04:56 -0700288 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800289 DRM_DEBUG_KMS("running encoder hotplug functions\n");
290
Chris Wilson4ef69c72010-09-09 15:14:28 +0100291 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
292 if (encoder->hot_plug)
293 encoder->hot_plug(encoder);
294
Keith Packard40ee3382011-07-28 15:31:19 -0700295 mutex_unlock(&mode_config->mutex);
296
Jesse Barnes5ca58282009-03-31 14:11:15 -0700297 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000298 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700299}
300
Daniel Vetter92703882012-08-09 16:46:01 +0200301/* defined intel_pm.c */
302extern spinlock_t mchdev_lock;
303
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200304static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800305{
306 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000307 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200308 u8 new_delay;
309 unsigned long flags;
310
311 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800312
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200313 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
314
Daniel Vetter20e4d402012-08-08 23:35:39 +0200315 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200316
Jesse Barnes7648fa92010-05-20 14:28:11 -0700317 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000318 busy_up = I915_READ(RCPREVBSYTUPAVG);
319 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800320 max_avg = I915_READ(RCBMAXAVG);
321 min_avg = I915_READ(RCBMINAVG);
322
323 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000324 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200325 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
326 new_delay = dev_priv->ips.cur_delay - 1;
327 if (new_delay < dev_priv->ips.max_delay)
328 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000329 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200330 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
331 new_delay = dev_priv->ips.cur_delay + 1;
332 if (new_delay > dev_priv->ips.min_delay)
333 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800334 }
335
Jesse Barnes7648fa92010-05-20 14:28:11 -0700336 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200337 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800338
Daniel Vetter92703882012-08-09 16:46:01 +0200339 spin_unlock_irqrestore(&mchdev_lock, flags);
340
Jesse Barnesf97108d2010-01-29 11:27:07 -0800341 return;
342}
343
Chris Wilson549f7362010-10-19 11:19:32 +0100344static void notify_ring(struct drm_device *dev,
345 struct intel_ring_buffer *ring)
346{
347 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000348
Chris Wilson475553d2011-01-20 09:52:56 +0000349 if (ring->obj == NULL)
350 return;
351
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100352 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000353
Chris Wilson549f7362010-10-19 11:19:32 +0100354 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700355 if (i915_enable_hangcheck) {
356 dev_priv->hangcheck_count = 0;
357 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100358 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700359 }
Chris Wilson549f7362010-10-19 11:19:32 +0100360}
361
Ben Widawsky4912d042011-04-25 11:25:20 -0700362static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800363{
Ben Widawsky4912d042011-04-25 11:25:20 -0700364 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200365 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700366 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100367 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800368
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200369 spin_lock_irq(&dev_priv->rps.lock);
370 pm_iir = dev_priv->rps.pm_iir;
371 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700372 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200373 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200374 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700375
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100376 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800377 return;
378
Ben Widawsky4912d042011-04-25 11:25:20 -0700379 mutex_lock(&dev_priv->dev->struct_mutex);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100380
381 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200382 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100383 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200384 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800385
Ben Widawsky79249632012-09-07 19:43:42 -0700386 /* sysfs frequency interfaces may have snuck in while servicing the
387 * interrupt
388 */
389 if (!(new_delay > dev_priv->rps.max_delay ||
390 new_delay < dev_priv->rps.min_delay)) {
391 gen6_set_rps(dev_priv->dev, new_delay);
392 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800393
Ben Widawsky4912d042011-04-25 11:25:20 -0700394 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800395}
396
Ben Widawskye3689192012-05-25 16:56:22 -0700397
398/**
399 * ivybridge_parity_work - Workqueue called when a parity error interrupt
400 * occurred.
401 * @work: workqueue struct
402 *
403 * Doesn't actually do anything except notify userspace. As a consequence of
404 * this event, userspace should try to remap the bad rows since statistically
405 * it is likely the same row is more likely to go bad again.
406 */
407static void ivybridge_parity_work(struct work_struct *work)
408{
409 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
410 parity_error_work);
411 u32 error_status, row, bank, subbank;
412 char *parity_event[5];
413 uint32_t misccpctl;
414 unsigned long flags;
415
416 /* We must turn off DOP level clock gating to access the L3 registers.
417 * In order to prevent a get/put style interface, acquire struct mutex
418 * any time we access those registers.
419 */
420 mutex_lock(&dev_priv->dev->struct_mutex);
421
422 misccpctl = I915_READ(GEN7_MISCCPCTL);
423 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
424 POSTING_READ(GEN7_MISCCPCTL);
425
426 error_status = I915_READ(GEN7_L3CDERRST1);
427 row = GEN7_PARITY_ERROR_ROW(error_status);
428 bank = GEN7_PARITY_ERROR_BANK(error_status);
429 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
430
431 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
432 GEN7_L3CDERRST1_ENABLE);
433 POSTING_READ(GEN7_L3CDERRST1);
434
435 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
436
437 spin_lock_irqsave(&dev_priv->irq_lock, flags);
438 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
439 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
440 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
441
442 mutex_unlock(&dev_priv->dev->struct_mutex);
443
444 parity_event[0] = "L3_PARITY_ERROR=1";
445 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
446 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
447 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
448 parity_event[4] = NULL;
449
450 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
451 KOBJ_CHANGE, parity_event);
452
453 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
454 row, bank, subbank);
455
456 kfree(parity_event[3]);
457 kfree(parity_event[2]);
458 kfree(parity_event[1]);
459}
460
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200461static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700462{
463 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
464 unsigned long flags;
465
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700466 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700467 return;
468
469 spin_lock_irqsave(&dev_priv->irq_lock, flags);
470 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
471 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
472 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
473
474 queue_work(dev_priv->wq, &dev_priv->parity_error_work);
475}
476
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200477static void snb_gt_irq_handler(struct drm_device *dev,
478 struct drm_i915_private *dev_priv,
479 u32 gt_iir)
480{
481
482 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
483 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
484 notify_ring(dev, &dev_priv->ring[RCS]);
485 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
486 notify_ring(dev, &dev_priv->ring[VCS]);
487 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
488 notify_ring(dev, &dev_priv->ring[BCS]);
489
490 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
491 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
492 GT_RENDER_CS_ERROR_INTERRUPT)) {
493 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
494 i915_handle_error(dev, false);
495 }
Ben Widawskye3689192012-05-25 16:56:22 -0700496
497 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
498 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200499}
500
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100501static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
502 u32 pm_iir)
503{
504 unsigned long flags;
505
506 /*
507 * IIR bits should never already be set because IMR should
508 * prevent an interrupt from being shown in IIR. The warning
509 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200510 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100511 * type is not a problem, it displays a problem in the logic.
512 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200513 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100514 */
515
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200516 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200517 dev_priv->rps.pm_iir |= pm_iir;
518 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100519 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200520 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100521
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200522 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100523}
524
Daniel Vetterff1f5252012-10-02 15:10:55 +0200525static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700526{
527 struct drm_device *dev = (struct drm_device *) arg;
528 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
529 u32 iir, gt_iir, pm_iir;
530 irqreturn_t ret = IRQ_NONE;
531 unsigned long irqflags;
532 int pipe;
533 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700534 bool blc_event;
535
536 atomic_inc(&dev_priv->irq_received);
537
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700538 while (true) {
539 iir = I915_READ(VLV_IIR);
540 gt_iir = I915_READ(GTIIR);
541 pm_iir = I915_READ(GEN6_PMIIR);
542
543 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
544 goto out;
545
546 ret = IRQ_HANDLED;
547
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200548 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700549
550 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
551 for_each_pipe(pipe) {
552 int reg = PIPESTAT(pipe);
553 pipe_stats[pipe] = I915_READ(reg);
554
555 /*
556 * Clear the PIPE*STAT regs before the IIR
557 */
558 if (pipe_stats[pipe] & 0x8000ffff) {
559 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
560 DRM_DEBUG_DRIVER("pipe %c underrun\n",
561 pipe_name(pipe));
562 I915_WRITE(reg, pipe_stats[pipe]);
563 }
564 }
565 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
566
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700567 for_each_pipe(pipe) {
568 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
569 drm_handle_vblank(dev, pipe);
570
571 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
572 intel_prepare_page_flip(dev, pipe);
573 intel_finish_page_flip(dev, pipe);
574 }
575 }
576
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700577 /* Consume port. Then clear IIR or we'll miss events */
578 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
579 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
580
581 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
582 hotplug_status);
583 if (hotplug_status & dev_priv->hotplug_supported_mask)
584 queue_work(dev_priv->wq,
585 &dev_priv->hotplug_work);
586
587 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
588 I915_READ(PORT_HOTPLUG_STAT);
589 }
590
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700591 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
592 blc_event = true;
593
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100594 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
595 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700596
597 I915_WRITE(GTIIR, gt_iir);
598 I915_WRITE(GEN6_PMIIR, pm_iir);
599 I915_WRITE(VLV_IIR, iir);
600 }
601
602out:
603 return ret;
604}
605
Adam Jackson23e81d62012-06-06 15:45:44 -0400606static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800607{
608 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800609 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800610
Daniel Vetter76e43832012-10-12 20:14:05 +0200611 if (pch_iir & SDE_HOTPLUG_MASK)
612 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
613
Jesse Barnes776ad802011-01-04 15:09:39 -0800614 if (pch_iir & SDE_AUDIO_POWER_MASK)
615 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
616 (pch_iir & SDE_AUDIO_POWER_MASK) >>
617 SDE_AUDIO_POWER_SHIFT);
618
619 if (pch_iir & SDE_GMBUS)
620 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
621
622 if (pch_iir & SDE_AUDIO_HDCP_MASK)
623 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
624
625 if (pch_iir & SDE_AUDIO_TRANS_MASK)
626 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
627
628 if (pch_iir & SDE_POISON)
629 DRM_ERROR("PCH poison interrupt\n");
630
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800631 if (pch_iir & SDE_FDI_MASK)
632 for_each_pipe(pipe)
633 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
634 pipe_name(pipe),
635 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800636
637 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
638 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
639
640 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
641 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
642
643 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
644 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
645 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
646 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
647}
648
Adam Jackson23e81d62012-06-06 15:45:44 -0400649static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
650{
651 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
652 int pipe;
653
Daniel Vetter76e43832012-10-12 20:14:05 +0200654 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
655 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
656
Adam Jackson23e81d62012-06-06 15:45:44 -0400657 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
658 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
659 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
660 SDE_AUDIO_POWER_SHIFT_CPT);
661
662 if (pch_iir & SDE_AUX_MASK_CPT)
663 DRM_DEBUG_DRIVER("AUX channel interrupt\n");
664
665 if (pch_iir & SDE_GMBUS_CPT)
666 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
667
668 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
669 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
670
671 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
672 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
673
674 if (pch_iir & SDE_FDI_MASK_CPT)
675 for_each_pipe(pipe)
676 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
677 pipe_name(pipe),
678 I915_READ(FDI_RX_IIR(pipe)));
679}
680
Daniel Vetterff1f5252012-10-02 15:10:55 +0200681static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700682{
683 struct drm_device *dev = (struct drm_device *) arg;
684 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100685 u32 de_iir, gt_iir, de_ier, pm_iir;
686 irqreturn_t ret = IRQ_NONE;
687 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700688
689 atomic_inc(&dev_priv->irq_received);
690
691 /* disable master interrupt before clearing iir */
692 de_ier = I915_READ(DEIER);
693 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100694
695 gt_iir = I915_READ(GTIIR);
696 if (gt_iir) {
697 snb_gt_irq_handler(dev, dev_priv, gt_iir);
698 I915_WRITE(GTIIR, gt_iir);
699 ret = IRQ_HANDLED;
700 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700701
702 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100703 if (de_iir) {
704 if (de_iir & DE_GSE_IVB)
705 intel_opregion_gse_intr(dev);
706
707 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200708 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
709 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100710 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
711 intel_prepare_page_flip(dev, i);
712 intel_finish_page_flip_plane(dev, i);
713 }
Chris Wilson0e434062012-05-09 21:45:44 +0100714 }
715
716 /* check event from PCH */
717 if (de_iir & DE_PCH_EVENT_IVB) {
718 u32 pch_iir = I915_READ(SDEIIR);
719
Adam Jackson23e81d62012-06-06 15:45:44 -0400720 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100721
722 /* clear PCH hotplug event before clear CPU irq */
723 I915_WRITE(SDEIIR, pch_iir);
724 }
725
726 I915_WRITE(DEIIR, de_iir);
727 ret = IRQ_HANDLED;
728 }
729
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700730 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100731 if (pm_iir) {
732 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
733 gen6_queue_rps_work(dev_priv, pm_iir);
734 I915_WRITE(GEN6_PMIIR, pm_iir);
735 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700736 }
737
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700738 I915_WRITE(DEIER, de_ier);
739 POSTING_READ(DEIER);
740
741 return ret;
742}
743
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200744static void ilk_gt_irq_handler(struct drm_device *dev,
745 struct drm_i915_private *dev_priv,
746 u32 gt_iir)
747{
748 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
749 notify_ring(dev, &dev_priv->ring[RCS]);
750 if (gt_iir & GT_BSD_USER_INTERRUPT)
751 notify_ring(dev, &dev_priv->ring[VCS]);
752}
753
Daniel Vetterff1f5252012-10-02 15:10:55 +0200754static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800755{
Jesse Barnes46979952011-04-07 13:53:55 -0700756 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800757 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
758 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800759 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100760
Jesse Barnes46979952011-04-07 13:53:55 -0700761 atomic_inc(&dev_priv->irq_received);
762
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000763 /* disable master interrupt before clearing iir */
764 de_ier = I915_READ(DEIER);
765 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000766 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000767
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800768 de_iir = I915_READ(DEIIR);
769 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000770 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800771 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800772
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800773 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
774 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800775 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800776
Zou Nan haic7c85102010-01-15 10:29:06 +0800777 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800778
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200779 if (IS_GEN5(dev))
780 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
781 else
782 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800783
784 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100785 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800786
Daniel Vetter74d44442012-10-02 17:54:35 +0200787 if (de_iir & DE_PIPEA_VBLANK)
788 drm_handle_vblank(dev, 0);
789
790 if (de_iir & DE_PIPEB_VBLANK)
791 drm_handle_vblank(dev, 1);
792
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800793 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800794 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100795 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800796 }
797
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800798 if (de_iir & DE_PLANEB_FLIP_DONE) {
799 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100800 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800801 }
Li Pengc062df62010-01-23 00:12:58 +0800802
Zou Nan haic7c85102010-01-15 10:29:06 +0800803 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800804 if (de_iir & DE_PCH_EVENT) {
Adam Jackson23e81d62012-06-06 15:45:44 -0400805 if (HAS_PCH_CPT(dev))
806 cpt_irq_handler(dev, pch_iir);
807 else
808 ibx_irq_handler(dev, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800809 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800810
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200811 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
812 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800813
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100814 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
815 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800816
Zou Nan haic7c85102010-01-15 10:29:06 +0800817 /* should clear PCH hotplug event before clear CPU irq */
818 I915_WRITE(SDEIIR, pch_iir);
819 I915_WRITE(GTIIR, gt_iir);
820 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700821 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800822
823done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000824 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000825 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000826
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800827 return ret;
828}
829
Jesse Barnes8a905232009-07-11 16:48:03 -0400830/**
831 * i915_error_work_func - do process context error handling work
832 * @work: work struct
833 *
834 * Fire an error uevent so userspace can see that a hang or error
835 * was detected.
836 */
837static void i915_error_work_func(struct work_struct *work)
838{
839 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
840 error_work);
841 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400842 char *error_event[] = { "ERROR=1", NULL };
843 char *reset_event[] = { "RESET=1", NULL };
844 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400845
Ben Gamarif316a422009-09-14 17:48:46 -0400846 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400847
Ben Gamariba1234d2009-09-14 17:48:47 -0400848 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100849 DRM_DEBUG_DRIVER("resetting chip\n");
850 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200851 if (!i915_reset(dev)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100852 atomic_set(&dev_priv->mm.wedged, 0);
853 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400854 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100855 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400856 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400857}
858
Daniel Vetter85f9e502012-08-31 21:42:26 +0200859/* NB: please notice the memset */
860static void i915_get_extra_instdone(struct drm_device *dev,
861 uint32_t *instdone)
862{
863 struct drm_i915_private *dev_priv = dev->dev_private;
864 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
865
866 switch(INTEL_INFO(dev)->gen) {
867 case 2:
868 case 3:
869 instdone[0] = I915_READ(INSTDONE);
870 break;
871 case 4:
872 case 5:
873 case 6:
874 instdone[0] = I915_READ(INSTDONE_I965);
875 instdone[1] = I915_READ(INSTDONE1);
876 break;
877 default:
878 WARN_ONCE(1, "Unsupported platform\n");
879 case 7:
880 instdone[0] = I915_READ(GEN7_INSTDONE_1);
881 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
882 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
883 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
884 break;
885 }
886}
887
Chris Wilson3bd3c932010-08-19 08:19:30 +0100888#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000889static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000890i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000891 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000892{
893 struct drm_i915_error_object *dst;
Chris Wilson9da3da62012-06-01 15:20:22 +0100894 int i, count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100895 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000896
Chris Wilson05394f32010-11-08 19:18:58 +0000897 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000898 return NULL;
899
Chris Wilson9da3da62012-06-01 15:20:22 +0100900 count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000901
Chris Wilson9da3da62012-06-01 15:20:22 +0100902 dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000903 if (dst == NULL)
904 return NULL;
905
Chris Wilson05394f32010-11-08 19:18:58 +0000906 reloc_offset = src->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100907 for (i = 0; i < count; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700908 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100909 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700910
Chris Wilsone56660d2010-08-07 11:01:26 +0100911 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000912 if (d == NULL)
913 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100914
Andrew Morton788885a2010-05-11 14:07:05 -0700915 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100916 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
917 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100918 void __iomem *s;
919
920 /* Simply ignore tiling or any overlapping fence.
921 * It's part of the error state, and this hopefully
922 * captures what the GPU read.
923 */
924
925 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
926 reloc_offset);
927 memcpy_fromio(d, s, PAGE_SIZE);
928 io_mapping_unmap_atomic(s);
929 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +0100930 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +0100931 void *s;
932
Chris Wilson9da3da62012-06-01 15:20:22 +0100933 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +0100934
Chris Wilson9da3da62012-06-01 15:20:22 +0100935 drm_clflush_pages(&page, 1);
936
937 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +0100938 memcpy(d, s, PAGE_SIZE);
939 kunmap_atomic(s);
940
Chris Wilson9da3da62012-06-01 15:20:22 +0100941 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +0100942 }
Andrew Morton788885a2010-05-11 14:07:05 -0700943 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100944
Chris Wilson9da3da62012-06-01 15:20:22 +0100945 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100946
947 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000948 }
Chris Wilson9da3da62012-06-01 15:20:22 +0100949 dst->page_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +0000950 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000951
952 return dst;
953
954unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +0100955 while (i--)
956 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000957 kfree(dst);
958 return NULL;
959}
960
961static void
962i915_error_object_free(struct drm_i915_error_object *obj)
963{
964 int page;
965
966 if (obj == NULL)
967 return;
968
969 for (page = 0; page < obj->page_count; page++)
970 kfree(obj->pages[page]);
971
972 kfree(obj);
973}
974
Daniel Vetter742cbee2012-04-27 15:17:39 +0200975void
976i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +0000977{
Daniel Vetter742cbee2012-04-27 15:17:39 +0200978 struct drm_i915_error_state *error = container_of(error_ref,
979 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +0000980 int i;
981
Chris Wilson52d39a22012-02-15 11:25:37 +0000982 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
983 i915_error_object_free(error->ring[i].batchbuffer);
984 i915_error_object_free(error->ring[i].ringbuffer);
985 kfree(error->ring[i].requests);
986 }
Chris Wilsone2f973d2011-01-27 19:15:11 +0000987
Chris Wilson9df30792010-02-18 10:24:56 +0000988 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100989 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000990 kfree(error);
991}
Chris Wilson1b502472012-04-24 15:47:30 +0100992static void capture_bo(struct drm_i915_error_buffer *err,
993 struct drm_i915_gem_object *obj)
994{
995 err->size = obj->base.size;
996 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100997 err->rseqno = obj->last_read_seqno;
998 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +0100999 err->gtt_offset = obj->gtt_offset;
1000 err->read_domains = obj->base.read_domains;
1001 err->write_domain = obj->base.write_domain;
1002 err->fence_reg = obj->fence_reg;
1003 err->pinned = 0;
1004 if (obj->pin_count > 0)
1005 err->pinned = 1;
1006 if (obj->user_pin_count > 0)
1007 err->pinned = -1;
1008 err->tiling = obj->tiling_mode;
1009 err->dirty = obj->dirty;
1010 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1011 err->ring = obj->ring ? obj->ring->id : -1;
1012 err->cache_level = obj->cache_level;
1013}
Chris Wilson9df30792010-02-18 10:24:56 +00001014
Chris Wilson1b502472012-04-24 15:47:30 +01001015static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1016 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001017{
1018 struct drm_i915_gem_object *obj;
1019 int i = 0;
1020
1021 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001022 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001023 if (++i == count)
1024 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001025 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001026
Chris Wilson1b502472012-04-24 15:47:30 +01001027 return i;
1028}
1029
1030static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1031 int count, struct list_head *head)
1032{
1033 struct drm_i915_gem_object *obj;
1034 int i = 0;
1035
1036 list_for_each_entry(obj, head, gtt_list) {
1037 if (obj->pin_count == 0)
1038 continue;
1039
1040 capture_bo(err++, obj);
1041 if (++i == count)
1042 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001043 }
1044
1045 return i;
1046}
1047
Chris Wilson748ebc62010-10-24 10:28:47 +01001048static void i915_gem_record_fences(struct drm_device *dev,
1049 struct drm_i915_error_state *error)
1050{
1051 struct drm_i915_private *dev_priv = dev->dev_private;
1052 int i;
1053
1054 /* Fences */
1055 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001056 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001057 case 6:
1058 for (i = 0; i < 16; i++)
1059 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1060 break;
1061 case 5:
1062 case 4:
1063 for (i = 0; i < 16; i++)
1064 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1065 break;
1066 case 3:
1067 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1068 for (i = 0; i < 8; i++)
1069 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1070 case 2:
1071 for (i = 0; i < 8; i++)
1072 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1073 break;
1074
1075 }
1076}
1077
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001078static struct drm_i915_error_object *
1079i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1080 struct intel_ring_buffer *ring)
1081{
1082 struct drm_i915_gem_object *obj;
1083 u32 seqno;
1084
1085 if (!ring->get_seqno)
1086 return NULL;
1087
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001088 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001089 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1090 if (obj->ring != ring)
1091 continue;
1092
Chris Wilson0201f1e2012-07-20 12:41:01 +01001093 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001094 continue;
1095
1096 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1097 continue;
1098
1099 /* We need to copy these to an anonymous buffer as the simplest
1100 * method to avoid being overwritten by userspace.
1101 */
1102 return i915_error_object_create(dev_priv, obj);
1103 }
1104
1105 return NULL;
1106}
1107
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001108static void i915_record_ring_state(struct drm_device *dev,
1109 struct drm_i915_error_state *error,
1110 struct intel_ring_buffer *ring)
1111{
1112 struct drm_i915_private *dev_priv = dev->dev_private;
1113
Daniel Vetter33f3f512011-12-14 13:57:39 +01001114 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001115 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001116 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001117 error->semaphore_mboxes[ring->id][0]
1118 = I915_READ(RING_SYNC_0(ring->mmio_base));
1119 error->semaphore_mboxes[ring->id][1]
1120 = I915_READ(RING_SYNC_1(ring->mmio_base));
Daniel Vetter33f3f512011-12-14 13:57:39 +01001121 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001122
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001123 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001124 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001125 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1126 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1127 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001128 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001129 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001130 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001131 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001132 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001133 error->ipeir[ring->id] = I915_READ(IPEIR);
1134 error->ipehr[ring->id] = I915_READ(IPEHR);
1135 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001136 }
1137
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001138 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001139 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001140 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001141 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001142 error->head[ring->id] = I915_READ_HEAD(ring);
1143 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001144
1145 error->cpu_ring_head[ring->id] = ring->head;
1146 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001147}
1148
Chris Wilson52d39a22012-02-15 11:25:37 +00001149static void i915_gem_record_rings(struct drm_device *dev,
1150 struct drm_i915_error_state *error)
1151{
1152 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001153 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001154 struct drm_i915_gem_request *request;
1155 int i, count;
1156
Chris Wilsonb4519512012-05-11 14:29:30 +01001157 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001158 i915_record_ring_state(dev, error, ring);
1159
1160 error->ring[i].batchbuffer =
1161 i915_error_first_batchbuffer(dev_priv, ring);
1162
1163 error->ring[i].ringbuffer =
1164 i915_error_object_create(dev_priv, ring->obj);
1165
1166 count = 0;
1167 list_for_each_entry(request, &ring->request_list, list)
1168 count++;
1169
1170 error->ring[i].num_requests = count;
1171 error->ring[i].requests =
1172 kmalloc(count*sizeof(struct drm_i915_error_request),
1173 GFP_ATOMIC);
1174 if (error->ring[i].requests == NULL) {
1175 error->ring[i].num_requests = 0;
1176 continue;
1177 }
1178
1179 count = 0;
1180 list_for_each_entry(request, &ring->request_list, list) {
1181 struct drm_i915_error_request *erq;
1182
1183 erq = &error->ring[i].requests[count++];
1184 erq->seqno = request->seqno;
1185 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001186 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001187 }
1188 }
1189}
1190
Jesse Barnes8a905232009-07-11 16:48:03 -04001191/**
1192 * i915_capture_error_state - capture an error record for later analysis
1193 * @dev: drm device
1194 *
1195 * Should be called when an error is detected (either a hang or an error
1196 * interrupt) to capture error state from the time of the error. Fills
1197 * out a structure which becomes available in debugfs for user level tools
1198 * to pick up.
1199 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001200static void i915_capture_error_state(struct drm_device *dev)
1201{
1202 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001203 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001204 struct drm_i915_error_state *error;
1205 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001206 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001207
1208 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001209 error = dev_priv->first_error;
1210 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1211 if (error)
1212 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001213
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001214 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001215 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001216 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001217 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1218 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001219 }
1220
Chris Wilsonb6f78332011-02-01 14:15:55 +00001221 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1222 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001223
Daniel Vetter742cbee2012-04-27 15:17:39 +02001224 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001225 error->eir = I915_READ(EIR);
1226 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001227 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001228
1229 if (HAS_PCH_SPLIT(dev))
1230 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1231 else if (IS_VALLEYVIEW(dev))
1232 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1233 else if (IS_GEN2(dev))
1234 error->ier = I915_READ16(IER);
1235 else
1236 error->ier = I915_READ(IER);
1237
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001238 for_each_pipe(pipe)
1239 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001240
Daniel Vetter33f3f512011-12-14 13:57:39 +01001241 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001242 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001243 error->done_reg = I915_READ(DONE_REG);
1244 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001245
Ben Widawsky71e172e2012-08-20 16:15:13 -07001246 if (INTEL_INFO(dev)->gen == 7)
1247 error->err_int = I915_READ(GEN7_ERR_INT);
1248
Ben Widawsky050ee912012-08-22 11:32:15 -07001249 i915_get_extra_instdone(dev, error->extra_instdone);
1250
Chris Wilson748ebc62010-10-24 10:28:47 +01001251 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001252 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001253
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001254 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001255 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001256 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001257
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001258 i = 0;
1259 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1260 i++;
1261 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001262 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001263 if (obj->pin_count)
1264 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001265 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001266
Chris Wilson8e934db2011-01-24 12:34:00 +00001267 error->active_bo = NULL;
1268 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001269 if (i) {
1270 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001271 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001272 if (error->active_bo)
1273 error->pinned_bo =
1274 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001275 }
1276
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001277 if (error->active_bo)
1278 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001279 capture_active_bo(error->active_bo,
1280 error->active_bo_count,
1281 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001282
1283 if (error->pinned_bo)
1284 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001285 capture_pinned_bo(error->pinned_bo,
1286 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001287 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001288
Jesse Barnes8a905232009-07-11 16:48:03 -04001289 do_gettimeofday(&error->time);
1290
Chris Wilson6ef3d422010-08-04 20:26:07 +01001291 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001292 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001293
Chris Wilson9df30792010-02-18 10:24:56 +00001294 spin_lock_irqsave(&dev_priv->error_lock, flags);
1295 if (dev_priv->first_error == NULL) {
1296 dev_priv->first_error = error;
1297 error = NULL;
1298 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001299 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001300
1301 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001302 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001303}
1304
1305void i915_destroy_error_state(struct drm_device *dev)
1306{
1307 struct drm_i915_private *dev_priv = dev->dev_private;
1308 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001309 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001310
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001311 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001312 error = dev_priv->first_error;
1313 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001314 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001315
1316 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001317 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001318}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001319#else
1320#define i915_capture_error_state(x)
1321#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001322
Chris Wilson35aed2e2010-05-27 13:18:12 +01001323static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001324{
1325 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001326 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001327 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001328 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001329
Chris Wilson35aed2e2010-05-27 13:18:12 +01001330 if (!eir)
1331 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001332
Joe Perchesa70491c2012-03-18 13:00:11 -07001333 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001334
Ben Widawskybd9854f2012-08-23 15:18:09 -07001335 i915_get_extra_instdone(dev, instdone);
1336
Jesse Barnes8a905232009-07-11 16:48:03 -04001337 if (IS_G4X(dev)) {
1338 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1339 u32 ipeir = I915_READ(IPEIR_I965);
1340
Joe Perchesa70491c2012-03-18 13:00:11 -07001341 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1342 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001343 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1344 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001345 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001346 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001347 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001348 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001349 }
1350 if (eir & GM45_ERROR_PAGE_TABLE) {
1351 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001352 pr_err("page table error\n");
1353 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001354 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001355 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001356 }
1357 }
1358
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001359 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001360 if (eir & I915_ERROR_PAGE_TABLE) {
1361 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001362 pr_err("page table error\n");
1363 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001364 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001365 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001366 }
1367 }
1368
1369 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001370 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001371 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001372 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001373 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001374 /* pipestat has already been acked */
1375 }
1376 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001377 pr_err("instruction error\n");
1378 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001379 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1380 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001381 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001382 u32 ipeir = I915_READ(IPEIR);
1383
Joe Perchesa70491c2012-03-18 13:00:11 -07001384 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1385 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001386 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001387 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001388 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001389 } else {
1390 u32 ipeir = I915_READ(IPEIR_I965);
1391
Joe Perchesa70491c2012-03-18 13:00:11 -07001392 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1393 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001394 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001395 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001396 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001397 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001398 }
1399 }
1400
1401 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001402 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001403 eir = I915_READ(EIR);
1404 if (eir) {
1405 /*
1406 * some errors might have become stuck,
1407 * mask them.
1408 */
1409 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1410 I915_WRITE(EMR, I915_READ(EMR) | eir);
1411 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1412 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001413}
1414
1415/**
1416 * i915_handle_error - handle an error interrupt
1417 * @dev: drm device
1418 *
1419 * Do some basic checking of regsiter state at error interrupt time and
1420 * dump it to the syslog. Also call i915_capture_error_state() to make
1421 * sure we get a record and make it available in debugfs. Fire a uevent
1422 * so userspace knows something bad happened (should trigger collection
1423 * of a ring dump etc.).
1424 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001425void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001426{
1427 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001428 struct intel_ring_buffer *ring;
1429 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001430
1431 i915_capture_error_state(dev);
1432 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001433
Ben Gamariba1234d2009-09-14 17:48:47 -04001434 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001435 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001436 atomic_set(&dev_priv->mm.wedged, 1);
1437
Ben Gamari11ed50e2009-09-14 17:48:45 -04001438 /*
1439 * Wakeup waiting processes so they don't hang
1440 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001441 for_each_ring(ring, dev_priv, i)
1442 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001443 }
1444
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001445 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001446}
1447
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001448static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1449{
1450 drm_i915_private_t *dev_priv = dev->dev_private;
1451 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001453 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001454 struct intel_unpin_work *work;
1455 unsigned long flags;
1456 bool stall_detected;
1457
1458 /* Ignore early vblank irqs */
1459 if (intel_crtc == NULL)
1460 return;
1461
1462 spin_lock_irqsave(&dev->event_lock, flags);
1463 work = intel_crtc->unpin_work;
1464
1465 if (work == NULL || work->pending || !work->enable_stall_check) {
1466 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1467 spin_unlock_irqrestore(&dev->event_lock, flags);
1468 return;
1469 }
1470
1471 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001472 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001473 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001475 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1476 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001477 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001478 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001479 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001480 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001481 crtc->x * crtc->fb->bits_per_pixel/8);
1482 }
1483
1484 spin_unlock_irqrestore(&dev->event_lock, flags);
1485
1486 if (stall_detected) {
1487 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1488 intel_prepare_page_flip(dev, intel_crtc->plane);
1489 }
1490}
1491
Keith Packard42f52ef2008-10-18 19:39:29 -07001492/* Called from drm generic code, passed 'crtc' which
1493 * we use as a pipe index
1494 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001495static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001496{
1497 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001498 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001499
Chris Wilson5eddb702010-09-11 13:48:45 +01001500 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001501 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001502
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001503 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001504 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001505 i915_enable_pipestat(dev_priv, pipe,
1506 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001507 else
Keith Packard7c463582008-11-04 02:03:27 -08001508 i915_enable_pipestat(dev_priv, pipe,
1509 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001510
1511 /* maintain vblank delivery even in deep C-states */
1512 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001513 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001514 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001515
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001516 return 0;
1517}
1518
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001519static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001520{
1521 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1522 unsigned long irqflags;
1523
1524 if (!i915_pipe_enabled(dev, pipe))
1525 return -EINVAL;
1526
1527 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1528 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001529 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001530 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1531
1532 return 0;
1533}
1534
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001535static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001536{
1537 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1538 unsigned long irqflags;
1539
1540 if (!i915_pipe_enabled(dev, pipe))
1541 return -EINVAL;
1542
1543 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001544 ironlake_enable_display_irq(dev_priv,
1545 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001546 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1547
1548 return 0;
1549}
1550
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001551static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1552{
1553 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1554 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001555 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001556
1557 if (!i915_pipe_enabled(dev, pipe))
1558 return -EINVAL;
1559
1560 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001561 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001562 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001563 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001564 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001565 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001566 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001567 i915_enable_pipestat(dev_priv, pipe,
1568 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001569 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1570
1571 return 0;
1572}
1573
Keith Packard42f52ef2008-10-18 19:39:29 -07001574/* Called from drm generic code, passed 'crtc' which
1575 * we use as a pipe index
1576 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001577static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001578{
1579 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001580 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001581
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001582 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001583 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001584 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001585
Jesse Barnesf796cf82011-04-07 13:58:17 -07001586 i915_disable_pipestat(dev_priv, pipe,
1587 PIPE_VBLANK_INTERRUPT_ENABLE |
1588 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1589 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1590}
1591
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001592static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001593{
1594 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1595 unsigned long irqflags;
1596
1597 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1598 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001599 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001600 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001601}
1602
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001603static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001604{
1605 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1606 unsigned long irqflags;
1607
1608 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001609 ironlake_disable_display_irq(dev_priv,
1610 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001611 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1612}
1613
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001614static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1615{
1616 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1617 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001618 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001619
1620 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001621 i915_disable_pipestat(dev_priv, pipe,
1622 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001623 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001624 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001625 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001626 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001627 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001628 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001629 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1630}
1631
Chris Wilson893eead2010-10-27 14:44:35 +01001632static u32
1633ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001634{
Chris Wilson893eead2010-10-27 14:44:35 +01001635 return list_entry(ring->request_list.prev,
1636 struct drm_i915_gem_request, list)->seqno;
1637}
1638
1639static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1640{
1641 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001642 i915_seqno_passed(ring->get_seqno(ring, false),
1643 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001644 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001645 if (waitqueue_active(&ring->irq_queue)) {
1646 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1647 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001648 wake_up_all(&ring->irq_queue);
1649 *err = true;
1650 }
1651 return true;
1652 }
1653 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001654}
1655
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001656static bool kick_ring(struct intel_ring_buffer *ring)
1657{
1658 struct drm_device *dev = ring->dev;
1659 struct drm_i915_private *dev_priv = dev->dev_private;
1660 u32 tmp = I915_READ_CTL(ring);
1661 if (tmp & RING_WAIT) {
1662 DRM_ERROR("Kicking stuck wait on %s\n",
1663 ring->name);
1664 I915_WRITE_CTL(ring, tmp);
1665 return true;
1666 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001667 return false;
1668}
1669
Chris Wilsond1e61e72012-04-10 17:00:41 +01001670static bool i915_hangcheck_hung(struct drm_device *dev)
1671{
1672 drm_i915_private_t *dev_priv = dev->dev_private;
1673
1674 if (dev_priv->hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001675 bool hung = true;
1676
Chris Wilsond1e61e72012-04-10 17:00:41 +01001677 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1678 i915_handle_error(dev, true);
1679
1680 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001681 struct intel_ring_buffer *ring;
1682 int i;
1683
Chris Wilsond1e61e72012-04-10 17:00:41 +01001684 /* Is the chip hanging on a WAIT_FOR_EVENT?
1685 * If so we can simply poke the RB_WAIT bit
1686 * and break the hang. This should work on
1687 * all but the second generation chipsets.
1688 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001689 for_each_ring(ring, dev_priv, i)
1690 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001691 }
1692
Chris Wilsonb4519512012-05-11 14:29:30 +01001693 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001694 }
1695
1696 return false;
1697}
1698
Ben Gamarif65d9422009-09-14 17:48:44 -04001699/**
1700 * This is called when the chip hasn't reported back with completed
1701 * batchbuffers in a long time. The first time this is called we simply record
1702 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1703 * again, we assume the chip is wedged and try to fix it.
1704 */
1705void i915_hangcheck_elapsed(unsigned long data)
1706{
1707 struct drm_device *dev = (struct drm_device *)data;
1708 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001709 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001710 struct intel_ring_buffer *ring;
1711 bool err = false, idle;
1712 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001713
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001714 if (!i915_enable_hangcheck)
1715 return;
1716
Chris Wilsonb4519512012-05-11 14:29:30 +01001717 memset(acthd, 0, sizeof(acthd));
1718 idle = true;
1719 for_each_ring(ring, dev_priv, i) {
1720 idle &= i915_hangcheck_ring_idle(ring, &err);
1721 acthd[i] = intel_ring_get_active_head(ring);
1722 }
1723
Chris Wilson893eead2010-10-27 14:44:35 +01001724 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001725 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001726 if (err) {
1727 if (i915_hangcheck_hung(dev))
1728 return;
1729
Chris Wilson893eead2010-10-27 14:44:35 +01001730 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001731 }
1732
1733 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001734 return;
1735 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001736
Ben Widawskybd9854f2012-08-23 15:18:09 -07001737 i915_get_extra_instdone(dev, instdone);
Chris Wilsonb4519512012-05-11 14:29:30 +01001738 if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
Ben Widawsky050ee912012-08-22 11:32:15 -07001739 memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001740 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001741 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001742 } else {
1743 dev_priv->hangcheck_count = 0;
1744
Chris Wilsonb4519512012-05-11 14:29:30 +01001745 memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
Ben Widawsky050ee912012-08-22 11:32:15 -07001746 memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001747 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001748
Chris Wilson893eead2010-10-27 14:44:35 +01001749repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001750 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001751 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01001752 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04001753}
1754
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755/* drm_dma.h hooks
1756*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001757static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001758{
1759 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1760
Jesse Barnes46979952011-04-07 13:53:55 -07001761 atomic_set(&dev_priv->irq_received, 0);
1762
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001763 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001764
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001765 /* XXX hotplug from PCH */
1766
1767 I915_WRITE(DEIMR, 0xffffffff);
1768 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001769 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001770
1771 /* and GT */
1772 I915_WRITE(GTIMR, 0xffffffff);
1773 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001774 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001775
1776 /* south display irq */
1777 I915_WRITE(SDEIMR, 0xffffffff);
1778 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001779 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001780}
1781
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001782static void valleyview_irq_preinstall(struct drm_device *dev)
1783{
1784 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1785 int pipe;
1786
1787 atomic_set(&dev_priv->irq_received, 0);
1788
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001789 /* VLV magic */
1790 I915_WRITE(VLV_IMR, 0);
1791 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1792 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1793 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1794
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001795 /* and GT */
1796 I915_WRITE(GTIIR, I915_READ(GTIIR));
1797 I915_WRITE(GTIIR, I915_READ(GTIIR));
1798 I915_WRITE(GTIMR, 0xffffffff);
1799 I915_WRITE(GTIER, 0x0);
1800 POSTING_READ(GTIER);
1801
1802 I915_WRITE(DPINVGTT, 0xff);
1803
1804 I915_WRITE(PORT_HOTPLUG_EN, 0);
1805 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1806 for_each_pipe(pipe)
1807 I915_WRITE(PIPESTAT(pipe), 0xffff);
1808 I915_WRITE(VLV_IIR, 0xffffffff);
1809 I915_WRITE(VLV_IMR, 0xffffffff);
1810 I915_WRITE(VLV_IER, 0x0);
1811 POSTING_READ(VLV_IER);
1812}
1813
Keith Packard7fe0b972011-09-19 13:31:02 -07001814/*
1815 * Enable digital hotplug on the PCH, and configure the DP short pulse
1816 * duration to 2ms (which is the minimum in the Display Port spec)
1817 *
1818 * This register is the same on all known PCH chips.
1819 */
1820
1821static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1822{
1823 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1824 u32 hotplug;
1825
1826 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1827 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1828 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1829 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1830 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1831 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1832}
1833
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001834static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001835{
1836 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1837 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001838 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1839 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001840 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001841 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001842
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001843 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001844
1845 /* should always can generate irq */
1846 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001847 I915_WRITE(DEIMR, dev_priv->irq_mask);
1848 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001849 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001850
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001851 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001852
1853 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001854 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001855
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001856 if (IS_GEN6(dev))
1857 render_irqs =
1858 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001859 GEN6_BSD_USER_INTERRUPT |
1860 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001861 else
1862 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001863 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001864 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001865 GT_BSD_USER_INTERRUPT;
1866 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001867 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001868
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001869 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001870 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1871 SDE_PORTB_HOTPLUG_CPT |
1872 SDE_PORTC_HOTPLUG_CPT |
1873 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001874 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001875 hotplug_mask = (SDE_CRT_HOTPLUG |
1876 SDE_PORTB_HOTPLUG |
1877 SDE_PORTC_HOTPLUG |
1878 SDE_PORTD_HOTPLUG |
1879 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001880 }
1881
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001882 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001883
1884 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001885 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1886 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001887 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001888
Keith Packard7fe0b972011-09-19 13:31:02 -07001889 ironlake_enable_pch_hotplug(dev);
1890
Jesse Barnesf97108d2010-01-29 11:27:07 -08001891 if (IS_IRONLAKE_M(dev)) {
1892 /* Clear & enable PCU event interrupts */
1893 I915_WRITE(DEIIR, DE_PCU_EVENT);
1894 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1895 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1896 }
1897
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001898 return 0;
1899}
1900
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001901static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001902{
1903 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1904 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001905 u32 display_mask =
1906 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1907 DE_PLANEC_FLIP_DONE_IVB |
1908 DE_PLANEB_FLIP_DONE_IVB |
1909 DE_PLANEA_FLIP_DONE_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001910 u32 render_irqs;
1911 u32 hotplug_mask;
1912
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001913 dev_priv->irq_mask = ~display_mask;
1914
1915 /* should always can generate irq */
1916 I915_WRITE(DEIIR, I915_READ(DEIIR));
1917 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001918 I915_WRITE(DEIER,
1919 display_mask |
1920 DE_PIPEC_VBLANK_IVB |
1921 DE_PIPEB_VBLANK_IVB |
1922 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001923 POSTING_READ(DEIER);
1924
Ben Widawsky15b9f802012-05-25 16:56:23 -07001925 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001926
1927 I915_WRITE(GTIIR, I915_READ(GTIIR));
1928 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1929
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001930 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07001931 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001932 I915_WRITE(GTIER, render_irqs);
1933 POSTING_READ(GTIER);
1934
1935 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1936 SDE_PORTB_HOTPLUG_CPT |
1937 SDE_PORTC_HOTPLUG_CPT |
1938 SDE_PORTD_HOTPLUG_CPT);
1939 dev_priv->pch_irq_mask = ~hotplug_mask;
1940
1941 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1942 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1943 I915_WRITE(SDEIER, hotplug_mask);
1944 POSTING_READ(SDEIER);
1945
Keith Packard7fe0b972011-09-19 13:31:02 -07001946 ironlake_enable_pch_hotplug(dev);
1947
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001948 return 0;
1949}
1950
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001951static int valleyview_irq_postinstall(struct drm_device *dev)
1952{
1953 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001954 u32 enable_mask;
1955 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001956 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07001957 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001958 u16 msid;
1959
1960 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001961 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
1962 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1963 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001964 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1965
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001966 /*
1967 *Leave vblank interrupts masked initially. enable/disable will
1968 * toggle them based on usage.
1969 */
1970 dev_priv->irq_mask = (~enable_mask) |
1971 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1972 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001973
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001974 dev_priv->pipestat[0] = 0;
1975 dev_priv->pipestat[1] = 0;
1976
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001977 /* Hack for broken MSIs on VLV */
1978 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
1979 pci_read_config_word(dev->pdev, 0x98, &msid);
1980 msid &= 0xff; /* mask out delivery bits */
1981 msid |= (1<<14);
1982 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
1983
1984 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
1985 I915_WRITE(VLV_IER, enable_mask);
1986 I915_WRITE(VLV_IIR, 0xffffffff);
1987 I915_WRITE(PIPESTAT(0), 0xffff);
1988 I915_WRITE(PIPESTAT(1), 0xffff);
1989 POSTING_READ(VLV_IER);
1990
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001991 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
1992 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
1993
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001994 I915_WRITE(VLV_IIR, 0xffffffff);
1995 I915_WRITE(VLV_IIR, 0xffffffff);
1996
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001997 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001998 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07001999
2000 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2001 GEN6_BLITTER_USER_INTERRUPT;
2002 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002003 POSTING_READ(GTIER);
2004
2005 /* ack & enable invalid PTE error interrupts */
2006#if 0 /* FIXME: add support to irq handler for checking these bits */
2007 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2008 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2009#endif
2010
2011 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002012 /* Note HDMI and DP share bits */
2013 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2014 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2015 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2016 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2017 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2018 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302019 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002020 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302021 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002022 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2023 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2024 hotplug_en |= CRT_HOTPLUG_INT_EN;
2025 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2026 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002027
2028 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2029
2030 return 0;
2031}
2032
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002033static void valleyview_irq_uninstall(struct drm_device *dev)
2034{
2035 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2036 int pipe;
2037
2038 if (!dev_priv)
2039 return;
2040
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002041 for_each_pipe(pipe)
2042 I915_WRITE(PIPESTAT(pipe), 0xffff);
2043
2044 I915_WRITE(HWSTAM, 0xffffffff);
2045 I915_WRITE(PORT_HOTPLUG_EN, 0);
2046 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2047 for_each_pipe(pipe)
2048 I915_WRITE(PIPESTAT(pipe), 0xffff);
2049 I915_WRITE(VLV_IIR, 0xffffffff);
2050 I915_WRITE(VLV_IMR, 0xffffffff);
2051 I915_WRITE(VLV_IER, 0x0);
2052 POSTING_READ(VLV_IER);
2053}
2054
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002055static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002056{
2057 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002058
2059 if (!dev_priv)
2060 return;
2061
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002062 I915_WRITE(HWSTAM, 0xffffffff);
2063
2064 I915_WRITE(DEIMR, 0xffffffff);
2065 I915_WRITE(DEIER, 0x0);
2066 I915_WRITE(DEIIR, I915_READ(DEIIR));
2067
2068 I915_WRITE(GTIMR, 0xffffffff);
2069 I915_WRITE(GTIER, 0x0);
2070 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002071
2072 I915_WRITE(SDEIMR, 0xffffffff);
2073 I915_WRITE(SDEIER, 0x0);
2074 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002075}
2076
Chris Wilsonc2798b12012-04-22 21:13:57 +01002077static void i8xx_irq_preinstall(struct drm_device * dev)
2078{
2079 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2080 int pipe;
2081
2082 atomic_set(&dev_priv->irq_received, 0);
2083
2084 for_each_pipe(pipe)
2085 I915_WRITE(PIPESTAT(pipe), 0);
2086 I915_WRITE16(IMR, 0xffff);
2087 I915_WRITE16(IER, 0x0);
2088 POSTING_READ16(IER);
2089}
2090
2091static int i8xx_irq_postinstall(struct drm_device *dev)
2092{
2093 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2094
Chris Wilsonc2798b12012-04-22 21:13:57 +01002095 dev_priv->pipestat[0] = 0;
2096 dev_priv->pipestat[1] = 0;
2097
2098 I915_WRITE16(EMR,
2099 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2100
2101 /* Unmask the interrupts that we always want on. */
2102 dev_priv->irq_mask =
2103 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2104 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2105 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2106 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2107 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2108 I915_WRITE16(IMR, dev_priv->irq_mask);
2109
2110 I915_WRITE16(IER,
2111 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2112 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2113 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2114 I915_USER_INTERRUPT);
2115 POSTING_READ16(IER);
2116
2117 return 0;
2118}
2119
Daniel Vetterff1f5252012-10-02 15:10:55 +02002120static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002121{
2122 struct drm_device *dev = (struct drm_device *) arg;
2123 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002124 u16 iir, new_iir;
2125 u32 pipe_stats[2];
2126 unsigned long irqflags;
2127 int irq_received;
2128 int pipe;
2129 u16 flip_mask =
2130 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2131 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2132
2133 atomic_inc(&dev_priv->irq_received);
2134
2135 iir = I915_READ16(IIR);
2136 if (iir == 0)
2137 return IRQ_NONE;
2138
2139 while (iir & ~flip_mask) {
2140 /* Can't rely on pipestat interrupt bit in iir as it might
2141 * have been cleared after the pipestat interrupt was received.
2142 * It doesn't set the bit in iir again, but it still produces
2143 * interrupts (for non-MSI).
2144 */
2145 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2146 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2147 i915_handle_error(dev, false);
2148
2149 for_each_pipe(pipe) {
2150 int reg = PIPESTAT(pipe);
2151 pipe_stats[pipe] = I915_READ(reg);
2152
2153 /*
2154 * Clear the PIPE*STAT regs before the IIR
2155 */
2156 if (pipe_stats[pipe] & 0x8000ffff) {
2157 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2158 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2159 pipe_name(pipe));
2160 I915_WRITE(reg, pipe_stats[pipe]);
2161 irq_received = 1;
2162 }
2163 }
2164 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2165
2166 I915_WRITE16(IIR, iir & ~flip_mask);
2167 new_iir = I915_READ16(IIR); /* Flush posted writes */
2168
Daniel Vetterd05c6172012-04-26 23:28:09 +02002169 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002170
2171 if (iir & I915_USER_INTERRUPT)
2172 notify_ring(dev, &dev_priv->ring[RCS]);
2173
2174 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2175 drm_handle_vblank(dev, 0)) {
2176 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2177 intel_prepare_page_flip(dev, 0);
2178 intel_finish_page_flip(dev, 0);
2179 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2180 }
2181 }
2182
2183 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2184 drm_handle_vblank(dev, 1)) {
2185 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2186 intel_prepare_page_flip(dev, 1);
2187 intel_finish_page_flip(dev, 1);
2188 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2189 }
2190 }
2191
2192 iir = new_iir;
2193 }
2194
2195 return IRQ_HANDLED;
2196}
2197
2198static void i8xx_irq_uninstall(struct drm_device * dev)
2199{
2200 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2201 int pipe;
2202
Chris Wilsonc2798b12012-04-22 21:13:57 +01002203 for_each_pipe(pipe) {
2204 /* Clear enable bits; then clear status bits */
2205 I915_WRITE(PIPESTAT(pipe), 0);
2206 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2207 }
2208 I915_WRITE16(IMR, 0xffff);
2209 I915_WRITE16(IER, 0x0);
2210 I915_WRITE16(IIR, I915_READ16(IIR));
2211}
2212
Chris Wilsona266c7d2012-04-24 22:59:44 +01002213static void i915_irq_preinstall(struct drm_device * dev)
2214{
2215 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2216 int pipe;
2217
2218 atomic_set(&dev_priv->irq_received, 0);
2219
2220 if (I915_HAS_HOTPLUG(dev)) {
2221 I915_WRITE(PORT_HOTPLUG_EN, 0);
2222 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2223 }
2224
Chris Wilson00d98eb2012-04-24 22:59:48 +01002225 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002226 for_each_pipe(pipe)
2227 I915_WRITE(PIPESTAT(pipe), 0);
2228 I915_WRITE(IMR, 0xffffffff);
2229 I915_WRITE(IER, 0x0);
2230 POSTING_READ(IER);
2231}
2232
2233static int i915_irq_postinstall(struct drm_device *dev)
2234{
2235 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002236 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002237
Chris Wilsona266c7d2012-04-24 22:59:44 +01002238 dev_priv->pipestat[0] = 0;
2239 dev_priv->pipestat[1] = 0;
2240
Chris Wilson38bde182012-04-24 22:59:50 +01002241 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2242
2243 /* Unmask the interrupts that we always want on. */
2244 dev_priv->irq_mask =
2245 ~(I915_ASLE_INTERRUPT |
2246 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2247 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2248 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2249 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2250 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2251
2252 enable_mask =
2253 I915_ASLE_INTERRUPT |
2254 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2255 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2256 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2257 I915_USER_INTERRUPT;
2258
Chris Wilsona266c7d2012-04-24 22:59:44 +01002259 if (I915_HAS_HOTPLUG(dev)) {
2260 /* Enable in IER... */
2261 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2262 /* and unmask in IMR */
2263 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2264 }
2265
Chris Wilsona266c7d2012-04-24 22:59:44 +01002266 I915_WRITE(IMR, dev_priv->irq_mask);
2267 I915_WRITE(IER, enable_mask);
2268 POSTING_READ(IER);
2269
2270 if (I915_HAS_HOTPLUG(dev)) {
2271 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2272
Chris Wilsona266c7d2012-04-24 22:59:44 +01002273 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2274 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2275 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2276 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2277 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2278 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002279 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002280 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002281 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002282 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2283 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2284 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002285 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2286 }
2287
2288 /* Ignore TV since it's buggy */
2289
2290 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2291 }
2292
2293 intel_opregion_enable_asle(dev);
2294
2295 return 0;
2296}
2297
Daniel Vetterff1f5252012-10-02 15:10:55 +02002298static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002299{
2300 struct drm_device *dev = (struct drm_device *) arg;
2301 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002302 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002303 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002304 u32 flip_mask =
2305 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2306 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2307 u32 flip[2] = {
2308 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2309 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2310 };
2311 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002312
2313 atomic_inc(&dev_priv->irq_received);
2314
2315 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002316 do {
2317 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002318 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002319
2320 /* Can't rely on pipestat interrupt bit in iir as it might
2321 * have been cleared after the pipestat interrupt was received.
2322 * It doesn't set the bit in iir again, but it still produces
2323 * interrupts (for non-MSI).
2324 */
2325 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2326 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2327 i915_handle_error(dev, false);
2328
2329 for_each_pipe(pipe) {
2330 int reg = PIPESTAT(pipe);
2331 pipe_stats[pipe] = I915_READ(reg);
2332
Chris Wilson38bde182012-04-24 22:59:50 +01002333 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002334 if (pipe_stats[pipe] & 0x8000ffff) {
2335 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2336 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2337 pipe_name(pipe));
2338 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002339 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002340 }
2341 }
2342 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2343
2344 if (!irq_received)
2345 break;
2346
Chris Wilsona266c7d2012-04-24 22:59:44 +01002347 /* Consume port. Then clear IIR or we'll miss events */
2348 if ((I915_HAS_HOTPLUG(dev)) &&
2349 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2350 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2351
2352 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2353 hotplug_status);
2354 if (hotplug_status & dev_priv->hotplug_supported_mask)
2355 queue_work(dev_priv->wq,
2356 &dev_priv->hotplug_work);
2357
2358 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002359 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002360 }
2361
Chris Wilson38bde182012-04-24 22:59:50 +01002362 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002363 new_iir = I915_READ(IIR); /* Flush posted writes */
2364
Chris Wilsona266c7d2012-04-24 22:59:44 +01002365 if (iir & I915_USER_INTERRUPT)
2366 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002367
Chris Wilsona266c7d2012-04-24 22:59:44 +01002368 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002369 int plane = pipe;
2370 if (IS_MOBILE(dev))
2371 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002372 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002373 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002374 if (iir & flip[plane]) {
2375 intel_prepare_page_flip(dev, plane);
2376 intel_finish_page_flip(dev, pipe);
2377 flip_mask &= ~flip[plane];
2378 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002379 }
2380
2381 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2382 blc_event = true;
2383 }
2384
Chris Wilsona266c7d2012-04-24 22:59:44 +01002385 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2386 intel_opregion_asle_intr(dev);
2387
2388 /* With MSI, interrupts are only generated when iir
2389 * transitions from zero to nonzero. If another bit got
2390 * set while we were handling the existing iir bits, then
2391 * we would never get another interrupt.
2392 *
2393 * This is fine on non-MSI as well, as if we hit this path
2394 * we avoid exiting the interrupt handler only to generate
2395 * another one.
2396 *
2397 * Note that for MSI this could cause a stray interrupt report
2398 * if an interrupt landed in the time between writing IIR and
2399 * the posting read. This should be rare enough to never
2400 * trigger the 99% of 100,000 interrupts test for disabling
2401 * stray interrupts.
2402 */
Chris Wilson38bde182012-04-24 22:59:50 +01002403 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002404 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002405 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002406
Daniel Vetterd05c6172012-04-26 23:28:09 +02002407 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002408
Chris Wilsona266c7d2012-04-24 22:59:44 +01002409 return ret;
2410}
2411
2412static void i915_irq_uninstall(struct drm_device * dev)
2413{
2414 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2415 int pipe;
2416
Chris Wilsona266c7d2012-04-24 22:59:44 +01002417 if (I915_HAS_HOTPLUG(dev)) {
2418 I915_WRITE(PORT_HOTPLUG_EN, 0);
2419 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2420 }
2421
Chris Wilson00d98eb2012-04-24 22:59:48 +01002422 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002423 for_each_pipe(pipe) {
2424 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002425 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002426 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2427 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002428 I915_WRITE(IMR, 0xffffffff);
2429 I915_WRITE(IER, 0x0);
2430
Chris Wilsona266c7d2012-04-24 22:59:44 +01002431 I915_WRITE(IIR, I915_READ(IIR));
2432}
2433
2434static void i965_irq_preinstall(struct drm_device * dev)
2435{
2436 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2437 int pipe;
2438
2439 atomic_set(&dev_priv->irq_received, 0);
2440
Chris Wilsonadca4732012-05-11 18:01:31 +01002441 I915_WRITE(PORT_HOTPLUG_EN, 0);
2442 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002443
2444 I915_WRITE(HWSTAM, 0xeffe);
2445 for_each_pipe(pipe)
2446 I915_WRITE(PIPESTAT(pipe), 0);
2447 I915_WRITE(IMR, 0xffffffff);
2448 I915_WRITE(IER, 0x0);
2449 POSTING_READ(IER);
2450}
2451
2452static int i965_irq_postinstall(struct drm_device *dev)
2453{
2454 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonadca4732012-05-11 18:01:31 +01002455 u32 hotplug_en;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002456 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002457 u32 error_mask;
2458
Chris Wilsona266c7d2012-04-24 22:59:44 +01002459 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002460 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002461 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002462 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2463 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2464 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2465 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2466 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2467
2468 enable_mask = ~dev_priv->irq_mask;
2469 enable_mask |= I915_USER_INTERRUPT;
2470
2471 if (IS_G4X(dev))
2472 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002473
2474 dev_priv->pipestat[0] = 0;
2475 dev_priv->pipestat[1] = 0;
2476
Chris Wilsona266c7d2012-04-24 22:59:44 +01002477 /*
2478 * Enable some error detection, note the instruction error mask
2479 * bit is reserved, so we leave it masked.
2480 */
2481 if (IS_G4X(dev)) {
2482 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2483 GM45_ERROR_MEM_PRIV |
2484 GM45_ERROR_CP_PRIV |
2485 I915_ERROR_MEMORY_REFRESH);
2486 } else {
2487 error_mask = ~(I915_ERROR_PAGE_TABLE |
2488 I915_ERROR_MEMORY_REFRESH);
2489 }
2490 I915_WRITE(EMR, error_mask);
2491
2492 I915_WRITE(IMR, dev_priv->irq_mask);
2493 I915_WRITE(IER, enable_mask);
2494 POSTING_READ(IER);
2495
Chris Wilsonadca4732012-05-11 18:01:31 +01002496 /* Note HDMI and DP share hotplug bits */
2497 hotplug_en = 0;
2498 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2499 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2500 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2501 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2502 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2503 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002504 if (IS_G4X(dev)) {
2505 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2506 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2507 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2508 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2509 } else {
2510 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2511 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2512 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2513 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2514 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002515 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2516 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002517
Chris Wilsonadca4732012-05-11 18:01:31 +01002518 /* Programming the CRT detection parameters tends
2519 to generate a spurious hotplug event about three
2520 seconds later. So just do it once.
2521 */
2522 if (IS_G4X(dev))
2523 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2524 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002525 }
2526
Chris Wilsonadca4732012-05-11 18:01:31 +01002527 /* Ignore TV since it's buggy */
2528
2529 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2530
Chris Wilsona266c7d2012-04-24 22:59:44 +01002531 intel_opregion_enable_asle(dev);
2532
2533 return 0;
2534}
2535
Daniel Vetterff1f5252012-10-02 15:10:55 +02002536static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002537{
2538 struct drm_device *dev = (struct drm_device *) arg;
2539 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002540 u32 iir, new_iir;
2541 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002542 unsigned long irqflags;
2543 int irq_received;
2544 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002545
2546 atomic_inc(&dev_priv->irq_received);
2547
2548 iir = I915_READ(IIR);
2549
Chris Wilsona266c7d2012-04-24 22:59:44 +01002550 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002551 bool blc_event = false;
2552
Chris Wilsona266c7d2012-04-24 22:59:44 +01002553 irq_received = iir != 0;
2554
2555 /* Can't rely on pipestat interrupt bit in iir as it might
2556 * have been cleared after the pipestat interrupt was received.
2557 * It doesn't set the bit in iir again, but it still produces
2558 * interrupts (for non-MSI).
2559 */
2560 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2561 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2562 i915_handle_error(dev, false);
2563
2564 for_each_pipe(pipe) {
2565 int reg = PIPESTAT(pipe);
2566 pipe_stats[pipe] = I915_READ(reg);
2567
2568 /*
2569 * Clear the PIPE*STAT regs before the IIR
2570 */
2571 if (pipe_stats[pipe] & 0x8000ffff) {
2572 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2573 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2574 pipe_name(pipe));
2575 I915_WRITE(reg, pipe_stats[pipe]);
2576 irq_received = 1;
2577 }
2578 }
2579 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2580
2581 if (!irq_received)
2582 break;
2583
2584 ret = IRQ_HANDLED;
2585
2586 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002587 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002588 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2589
2590 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2591 hotplug_status);
2592 if (hotplug_status & dev_priv->hotplug_supported_mask)
2593 queue_work(dev_priv->wq,
2594 &dev_priv->hotplug_work);
2595
2596 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2597 I915_READ(PORT_HOTPLUG_STAT);
2598 }
2599
2600 I915_WRITE(IIR, iir);
2601 new_iir = I915_READ(IIR); /* Flush posted writes */
2602
Chris Wilsona266c7d2012-04-24 22:59:44 +01002603 if (iir & I915_USER_INTERRUPT)
2604 notify_ring(dev, &dev_priv->ring[RCS]);
2605 if (iir & I915_BSD_USER_INTERRUPT)
2606 notify_ring(dev, &dev_priv->ring[VCS]);
2607
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002608 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002609 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002610
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002611 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002612 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002613
2614 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002615 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002616 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002617 i915_pageflip_stall_check(dev, pipe);
2618 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002619 }
2620
2621 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2622 blc_event = true;
2623 }
2624
2625
2626 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2627 intel_opregion_asle_intr(dev);
2628
2629 /* With MSI, interrupts are only generated when iir
2630 * transitions from zero to nonzero. If another bit got
2631 * set while we were handling the existing iir bits, then
2632 * we would never get another interrupt.
2633 *
2634 * This is fine on non-MSI as well, as if we hit this path
2635 * we avoid exiting the interrupt handler only to generate
2636 * another one.
2637 *
2638 * Note that for MSI this could cause a stray interrupt report
2639 * if an interrupt landed in the time between writing IIR and
2640 * the posting read. This should be rare enough to never
2641 * trigger the 99% of 100,000 interrupts test for disabling
2642 * stray interrupts.
2643 */
2644 iir = new_iir;
2645 }
2646
Daniel Vetterd05c6172012-04-26 23:28:09 +02002647 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002648
Chris Wilsona266c7d2012-04-24 22:59:44 +01002649 return ret;
2650}
2651
2652static void i965_irq_uninstall(struct drm_device * dev)
2653{
2654 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2655 int pipe;
2656
2657 if (!dev_priv)
2658 return;
2659
Chris Wilsonadca4732012-05-11 18:01:31 +01002660 I915_WRITE(PORT_HOTPLUG_EN, 0);
2661 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002662
2663 I915_WRITE(HWSTAM, 0xffffffff);
2664 for_each_pipe(pipe)
2665 I915_WRITE(PIPESTAT(pipe), 0);
2666 I915_WRITE(IMR, 0xffffffff);
2667 I915_WRITE(IER, 0x0);
2668
2669 for_each_pipe(pipe)
2670 I915_WRITE(PIPESTAT(pipe),
2671 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2672 I915_WRITE(IIR, I915_READ(IIR));
2673}
2674
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002675void intel_irq_init(struct drm_device *dev)
2676{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002677 struct drm_i915_private *dev_priv = dev->dev_private;
2678
2679 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2680 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002681 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vetter98fd81c2012-05-31 14:57:42 +02002682 INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002683
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002684 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2685 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002686 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002687 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2688 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2689 }
2690
Keith Packardc3613de2011-08-12 17:05:54 -07002691 if (drm_core_check_feature(dev, DRIVER_MODESET))
2692 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2693 else
2694 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002695 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2696
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002697 if (IS_VALLEYVIEW(dev)) {
2698 dev->driver->irq_handler = valleyview_irq_handler;
2699 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2700 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2701 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2702 dev->driver->enable_vblank = valleyview_enable_vblank;
2703 dev->driver->disable_vblank = valleyview_disable_vblank;
2704 } else if (IS_IVYBRIDGE(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002705 /* Share pre & uninstall handlers with ILK/SNB */
2706 dev->driver->irq_handler = ivybridge_irq_handler;
2707 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2708 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2709 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2710 dev->driver->enable_vblank = ivybridge_enable_vblank;
2711 dev->driver->disable_vblank = ivybridge_disable_vblank;
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002712 } else if (IS_HASWELL(dev)) {
2713 /* Share interrupts handling with IVB */
2714 dev->driver->irq_handler = ivybridge_irq_handler;
2715 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2716 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2717 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2718 dev->driver->enable_vblank = ivybridge_enable_vblank;
2719 dev->driver->disable_vblank = ivybridge_disable_vblank;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002720 } else if (HAS_PCH_SPLIT(dev)) {
2721 dev->driver->irq_handler = ironlake_irq_handler;
2722 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2723 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2724 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2725 dev->driver->enable_vblank = ironlake_enable_vblank;
2726 dev->driver->disable_vblank = ironlake_disable_vblank;
2727 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002728 if (INTEL_INFO(dev)->gen == 2) {
2729 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2730 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2731 dev->driver->irq_handler = i8xx_irq_handler;
2732 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002733 } else if (INTEL_INFO(dev)->gen == 3) {
2734 dev->driver->irq_preinstall = i915_irq_preinstall;
2735 dev->driver->irq_postinstall = i915_irq_postinstall;
2736 dev->driver->irq_uninstall = i915_irq_uninstall;
2737 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002738 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002739 dev->driver->irq_preinstall = i965_irq_preinstall;
2740 dev->driver->irq_postinstall = i965_irq_postinstall;
2741 dev->driver->irq_uninstall = i965_irq_uninstall;
2742 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002743 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002744 dev->driver->enable_vblank = i915_enable_vblank;
2745 dev->driver->disable_vblank = i915_disable_vblank;
2746 }
2747}