blob: 4f2afc770f8f0e3c4b256617cc94eb61e80e1111 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemminger743d32a2008-06-17 09:04:28 -070053#define DRV_VERSION "1.22"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemminger793b8832005-09-14 16:06:14 -070067#define TX_RING_SIZE 512
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000068#define TX_DEF_PENDING 128
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080069#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemminger793b8832005-09-14 16:06:14 -070071
72#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070073#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define TX_WATCHDOG (5 * HZ)
75#define NAPI_WEIGHT 64
76#define PHY_RETRIES 1000
77
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070078#define SKY2_EEPROM_MAGIC 0x9955aabb
79
80
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070081#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
82
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070083static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070084 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
85 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080086 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087
Stephen Hemminger793b8832005-09-14 16:06:14 -070088static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089module_param(debug, int, 0);
90MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
91
Stephen Hemminger14d02632006-09-26 11:57:43 -070092static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080093module_param(copybreak, int, 0);
94MODULE_PARM_DESC(copybreak, "Receive copy threshold");
95
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080096static int disable_msi = 0;
97module_param(disable_msi, int, 0);
98MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
99
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700100static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800101 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
102 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140 { 0 }
141};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700142
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700143MODULE_DEVICE_TABLE(pci, sky2_id_table);
144
145/* Avoid conditionals by using array */
146static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
147static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700148static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700149
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100150static void sky2_set_multicast(struct net_device *dev);
151
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800152/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800153static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154{
155 int i;
156
157 gma_write16(hw, port, GM_SMI_DATA, val);
158 gma_write16(hw, port, GM_SMI_CTRL,
159 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
160
161 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800162 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
163 if (ctrl == 0xffff)
164 goto io_error;
165
166 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800167 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800168
169 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700170 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800172 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800174
175io_error:
176 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
177 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700178}
179
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800180static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700181{
182 int i;
183
Stephen Hemminger793b8832005-09-14 16:06:14 -0700184 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700185 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
186
187 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800188 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
189 if (ctrl == 0xffff)
190 goto io_error;
191
192 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800193 *val = gma_read16(hw, port, GM_SMI_DATA);
194 return 0;
195 }
196
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800197 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700198 }
199
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800200 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800201 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800202io_error:
203 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
204 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800205}
206
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800207static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800208{
209 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800210 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800211 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700212}
213
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800214
215static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700216{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800217 /* switch power to VCC (WA for VAUX problem) */
218 sky2_write8(hw, B0_POWER_CTRL,
219 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700220
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800221 /* disable Core Clock Division, */
222 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700223
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800224 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
225 /* enable bits are inverted */
226 sky2_write8(hw, B2_Y2_CLK_GATE,
227 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
228 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
229 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
230 else
231 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700232
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700233 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700234 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700235
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800236 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700237
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800238 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700239 /* set all bits to 0 except bits 15..12 and 8 */
240 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800241 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700242
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800243 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244 /* set all bits to 0 except bits 28 & 27 */
245 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800246 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700247
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700249
250 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
251 reg = sky2_read32(hw, B2_GP_IO);
252 reg |= GLB_GPIO_STAT_RACE_DIS;
253 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700254
255 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700256 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800257}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700258
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800259static void sky2_power_aux(struct sky2_hw *hw)
260{
261 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
262 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
263 else
264 /* enable bits are inverted */
265 sky2_write8(hw, B2_Y2_CLK_GATE,
266 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
267 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
268 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
269
270 /* switch power to VAUX */
271 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
272 sky2_write8(hw, B0_POWER_CTRL,
273 (PC_VAUX_ENA | PC_VCC_ENA |
274 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700275}
276
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700277static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700278{
279 u16 reg;
280
281 /* disable all GMAC IRQ's */
282 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700283
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700284 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
285 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
286 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
287 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
288
289 reg = gma_read16(hw, port, GM_RX_CTRL);
290 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
291 gma_write16(hw, port, GM_RX_CTRL, reg);
292}
293
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700294/* flow control to advertise bits */
295static const u16 copper_fc_adv[] = {
296 [FC_NONE] = 0,
297 [FC_TX] = PHY_M_AN_ASP,
298 [FC_RX] = PHY_M_AN_PC,
299 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
300};
301
302/* flow control to advertise bits when using 1000BaseX */
303static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700304 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700305 [FC_TX] = PHY_M_P_ASYM_MD_X,
306 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700307 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700308};
309
310/* flow control to GMA disable bits */
311static const u16 gm_fc_disable[] = {
312 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
313 [FC_TX] = GM_GPCR_FC_RX_DIS,
314 [FC_RX] = GM_GPCR_FC_TX_DIS,
315 [FC_BOTH] = 0,
316};
317
318
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700319static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
320{
321 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700322 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700323
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700324 if (sky2->autoneg == AUTONEG_ENABLE &&
325 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700326 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
327
328 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700329 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700330 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
331
Stephen Hemminger53419c62007-05-14 12:38:11 -0700332 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700333 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700334 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700335 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
336 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700337 /* set master & slave downshift counter to 1x */
338 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339
340 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
341 }
342
343 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700344 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700345 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346 /* enable automatic crossover */
347 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700348
349 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
350 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
351 u16 spec;
352
353 /* Enable Class A driver for FE+ A0 */
354 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
355 spec |= PHY_M_FESC_SEL_CL_A;
356 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
357 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700358 } else {
359 /* disable energy detect */
360 ctrl &= ~PHY_M_PC_EN_DET_MSK;
361
362 /* enable automatic crossover */
363 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
364
Stephen Hemminger53419c62007-05-14 12:38:11 -0700365 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800366 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700367 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700368 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700369 ctrl &= ~PHY_M_PC_DSC_MSK;
370 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
371 }
372 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700373 } else {
374 /* workaround for deviation #4.88 (CRC errors) */
375 /* disable Automatic Crossover */
376
377 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700378 }
379
380 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
381
382 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700383 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700384 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
385
386 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
387 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
388 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
389 ctrl &= ~PHY_M_MAC_MD_MSK;
390 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700391 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
392
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700393 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700394 /* select page 1 to access Fiber registers */
395 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700396
397 /* for SFP-module set SIGDET polarity to low */
398 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
399 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700400 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700401 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700402
403 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700404 }
405
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700406 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700407 ct1000 = 0;
408 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700409 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700410
411 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700412 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700413 if (sky2->advertising & ADVERTISED_1000baseT_Full)
414 ct1000 |= PHY_M_1000C_AFD;
415 if (sky2->advertising & ADVERTISED_1000baseT_Half)
416 ct1000 |= PHY_M_1000C_AHD;
417 if (sky2->advertising & ADVERTISED_100baseT_Full)
418 adv |= PHY_M_AN_100_FD;
419 if (sky2->advertising & ADVERTISED_100baseT_Half)
420 adv |= PHY_M_AN_100_HD;
421 if (sky2->advertising & ADVERTISED_10baseT_Full)
422 adv |= PHY_M_AN_10_FD;
423 if (sky2->advertising & ADVERTISED_10baseT_Half)
424 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700425
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700426 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700427 } else { /* special defines for FIBER (88E1040S only) */
428 if (sky2->advertising & ADVERTISED_1000baseT_Full)
429 adv |= PHY_M_AN_1000X_AFD;
430 if (sky2->advertising & ADVERTISED_1000baseT_Half)
431 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700432
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700433 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700434 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700435
436 /* Restart Auto-negotiation */
437 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
438 } else {
439 /* forced speed/duplex settings */
440 ct1000 = PHY_M_1000C_MSE;
441
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700442 /* Disable auto update for duplex flow control and speed */
443 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700444
445 switch (sky2->speed) {
446 case SPEED_1000:
447 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700448 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700449 break;
450 case SPEED_100:
451 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700452 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700453 break;
454 }
455
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700456 if (sky2->duplex == DUPLEX_FULL) {
457 reg |= GM_GPCR_DUP_FULL;
458 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700459 } else if (sky2->speed < SPEED_1000)
460 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700461
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700463 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700464
465 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700466 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700467 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
468 else
469 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700470 }
471
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700472 gma_write16(hw, port, GM_GP_CTRL, reg);
473
Stephen Hemminger05745c42007-09-19 15:36:45 -0700474 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700475 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
476
477 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
478 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
479
480 /* Setup Phy LED's */
481 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
482 ledover = 0;
483
484 switch (hw->chip_id) {
485 case CHIP_ID_YUKON_FE:
486 /* on 88E3082 these bits are at 11..9 (shifted left) */
487 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
488
489 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
490
491 /* delete ACT LED control bits */
492 ctrl &= ~PHY_M_FELP_LED1_MSK;
493 /* change ACT LED control to blink mode */
494 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
495 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
496 break;
497
Stephen Hemminger05745c42007-09-19 15:36:45 -0700498 case CHIP_ID_YUKON_FE_P:
499 /* Enable Link Partner Next Page */
500 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
501 ctrl |= PHY_M_PC_ENA_LIP_NP;
502
503 /* disable Energy Detect and enable scrambler */
504 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
505 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
506
507 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
508 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
509 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
510 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
511
512 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
513 break;
514
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700515 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700516 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700517
518 /* select page 3 to access LED control register */
519 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
520
521 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700522 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
523 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
524 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
525 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
526 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700527
528 /* set Polarity Control register */
529 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700530 (PHY_M_POLC_LS1_P_MIX(4) |
531 PHY_M_POLC_IS0_P_MIX(4) |
532 PHY_M_POLC_LOS_CTRL(2) |
533 PHY_M_POLC_INIT_CTRL(2) |
534 PHY_M_POLC_STA1_CTRL(2) |
535 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700536
537 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700538 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700539 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800540
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700541 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800542 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800543 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700544 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
545
546 /* select page 3 to access LED control register */
547 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
548
549 /* set LED Function Control register */
550 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
551 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
552 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
553 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
554 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
555
556 /* set Blink Rate in LED Timer Control Register */
557 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
558 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
559 /* restore page register */
560 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
561 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700562
563 default:
564 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
565 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800566
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700567 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800568 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700569 }
570
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700571 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800572 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700573 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
574
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800575 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700576 gm_phy_write(hw, port, 0x18, 0xaa99);
577 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700578
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700579 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
580 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
581 gm_phy_write(hw, port, 0x18, 0xa204);
582 gm_phy_write(hw, port, 0x17, 0x2002);
583 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800584
585 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700586 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700587 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
588 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
589 /* apply workaround for integrated resistors calibration */
590 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
591 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700592 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
593 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700594 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800595 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
596
597 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
598 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800599 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800600 }
601
602 if (ledover)
603 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
604
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700605 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700606
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700607 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700608 if (sky2->autoneg == AUTONEG_ENABLE)
609 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
610 else
611 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
612}
613
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700614static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
615static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
616
617static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700618{
619 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700620
Stephen Hemminger82637e82008-01-23 19:16:04 -0800621 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800622 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700623 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700624
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700625 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700626 reg1 |= coma_mode[port];
627
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800628 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800629 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
630 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700631
632 if (hw->chip_id == CHIP_ID_YUKON_FE)
633 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
634 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
635 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700636}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700637
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700638static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
639{
640 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700641 u16 ctrl;
642
643 /* release GPHY Control reset */
644 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
645
646 /* release GMAC reset */
647 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
648
649 if (hw->flags & SKY2_HW_NEWER_PHY) {
650 /* select page 2 to access MAC control register */
651 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
652
653 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
654 /* allow GMII Power Down */
655 ctrl &= ~PHY_M_MAC_GMIF_PUP;
656 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
657
658 /* set page register back to 0 */
659 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
660 }
661
662 /* setup General Purpose Control Register */
663 gma_write16(hw, port, GM_GP_CTRL,
664 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 | GM_GPCR_AU_ALL_DIS);
665
666 if (hw->chip_id != CHIP_ID_YUKON_EC) {
667 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200668 /* select page 2 to access MAC control register */
669 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700670
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200671 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700672 /* enable Power Down */
673 ctrl |= PHY_M_PC_POW_D_ENA;
674 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200675
676 /* set page register back to 0 */
677 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700678 }
679
680 /* set IEEE compatible Power Down Mode (dev. #4.99) */
681 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
682 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700683
684 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
685 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700686 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700687 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
688 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700689}
690
Stephen Hemminger1b537562005-12-20 15:08:07 -0800691/* Force a renegotiation */
692static void sky2_phy_reinit(struct sky2_port *sky2)
693{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800694 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800695 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800696 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800697}
698
Stephen Hemmingere3173832007-02-06 10:45:39 -0800699/* Put device in state to listen for Wake On Lan */
700static void sky2_wol_init(struct sky2_port *sky2)
701{
702 struct sky2_hw *hw = sky2->hw;
703 unsigned port = sky2->port;
704 enum flow_control save_mode;
705 u16 ctrl;
706 u32 reg1;
707
708 /* Bring hardware out of reset */
709 sky2_write16(hw, B0_CTST, CS_RST_CLR);
710 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
711
712 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
713 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
714
715 /* Force to 10/100
716 * sky2_reset will re-enable on resume
717 */
718 save_mode = sky2->flow_mode;
719 ctrl = sky2->advertising;
720
721 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
722 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700723
724 spin_lock_bh(&sky2->phy_lock);
725 sky2_phy_power_up(hw, port);
726 sky2_phy_init(hw, port);
727 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800728
729 sky2->flow_mode = save_mode;
730 sky2->advertising = ctrl;
731
732 /* Set GMAC to no flow control and auto update for speed/duplex */
733 gma_write16(hw, port, GM_GP_CTRL,
734 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
735 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
736
737 /* Set WOL address */
738 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
739 sky2->netdev->dev_addr, ETH_ALEN);
740
741 /* Turn on appropriate WOL control bits */
742 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
743 ctrl = 0;
744 if (sky2->wol & WAKE_PHY)
745 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
746 else
747 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
748
749 if (sky2->wol & WAKE_MAGIC)
750 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
751 else
752 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
753
754 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
755 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
756
757 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800758 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800759 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800760 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800761
762 /* block receiver */
763 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
764
765}
766
Stephen Hemminger69161612007-06-04 17:23:26 -0700767static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
768{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700769 struct net_device *dev = hw->dev[port];
770
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800771 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
772 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
773 hw->chip_id == CHIP_ID_YUKON_FE_P ||
774 hw->chip_id == CHIP_ID_YUKON_SUPR) {
775 /* Yukon-Extreme B0 and further Extreme devices */
776 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700777
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800778 if (dev->mtu <= ETH_DATA_LEN)
779 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
780 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700781
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800782 else
783 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
784 TX_JUMBO_ENA| TX_STFW_ENA);
785 } else {
786 if (dev->mtu <= ETH_DATA_LEN)
787 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
788 else {
789 /* set Tx GMAC FIFO Almost Empty Threshold */
790 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
791 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700792
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800793 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
794
795 /* Can't do offload because of lack of store/forward */
796 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
797 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700798 }
799}
800
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700801static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
802{
803 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
804 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100805 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700806 int i;
807 const u8 *addr = hw->dev[port]->dev_addr;
808
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700809 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
810 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700811
812 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
813
Stephen Hemminger793b8832005-09-14 16:06:14 -0700814 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700815 /* WA DEV_472 -- looks like crossed wires on port 2 */
816 /* clear GMAC 1 Control reset */
817 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
818 do {
819 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
820 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
821 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
822 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
823 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
824 }
825
Stephen Hemminger793b8832005-09-14 16:06:14 -0700826 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700827
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700828 /* Enable Transmit FIFO Underrun */
829 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
830
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800831 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700832 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700833 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800834 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700835
836 /* MIB clear */
837 reg = gma_read16(hw, port, GM_PHY_ADDR);
838 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
839
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700840 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
841 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700842 gma_write16(hw, port, GM_PHY_ADDR, reg);
843
844 /* transmit control */
845 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
846
847 /* receive control reg: unicast + multicast + no FCS */
848 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700849 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700850
851 /* transmit flow control */
852 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
853
854 /* transmit parameter */
855 gma_write16(hw, port, GM_TX_PARAM,
856 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
857 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
858 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
859 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
860
861 /* serial mode register */
862 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700863 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700864
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700865 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700866 reg |= GM_SMOD_JUMBO_ENA;
867
868 gma_write16(hw, port, GM_SERIAL_MODE, reg);
869
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700870 /* virtual address for data */
871 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
872
Stephen Hemminger793b8832005-09-14 16:06:14 -0700873 /* physical address: used for pause frames */
874 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
875
876 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
878 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
879 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
880
881 /* Configure Rx MAC FIFO */
882 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100883 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700884 if (hw->chip_id == CHIP_ID_YUKON_EX ||
885 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100886 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700887
Al Viro25cccec2007-07-20 16:07:33 +0100888 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700889
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800890 if (hw->chip_id == CHIP_ID_YUKON_XL) {
891 /* Hardware errata - clear flush mask */
892 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
893 } else {
894 /* Flush Rx MAC FIFO on any flow control or error */
895 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
896 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700897
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800898 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700899 reg = RX_GMF_FL_THR_DEF + 1;
900 /* Another magic mystery workaround from sk98lin */
901 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
902 hw->chip_rev == CHIP_REV_YU_FE2_A0)
903 reg = 0x178;
904 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700905
906 /* Configure Tx MAC FIFO */
907 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
908 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800909
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700910 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800911 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800912 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800913 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700914
Stephen Hemminger69161612007-06-04 17:23:26 -0700915 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800916 }
917
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800918 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
919 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
920 /* disable dynamic watermark */
921 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
922 reg &= ~TX_DYN_WM_ENA;
923 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
924 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700925}
926
Stephen Hemminger67712902006-12-04 15:53:45 -0800927/* Assign Ram Buffer allocation to queue */
928static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700929{
Stephen Hemminger67712902006-12-04 15:53:45 -0800930 u32 end;
931
932 /* convert from K bytes to qwords used for hw register */
933 start *= 1024/8;
934 space *= 1024/8;
935 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700936
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700937 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
938 sky2_write32(hw, RB_ADDR(q, RB_START), start);
939 sky2_write32(hw, RB_ADDR(q, RB_END), end);
940 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
941 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
942
943 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800944 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700945
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800946 /* On receive queue's set the thresholds
947 * give receiver priority when > 3/4 full
948 * send pause when down to 2K
949 */
950 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
951 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700952
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800953 tp = space - 2048/8;
954 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
955 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700956 } else {
957 /* Enable store & forward on Tx queue's because
958 * Tx FIFO is only 1K on Yukon
959 */
960 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
961 }
962
963 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700964 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700965}
966
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700967/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800968static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700969{
970 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
971 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
972 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800973 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700974}
975
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976/* Setup prefetch unit registers. This is the interface between
977 * hardware and driver list elements
978 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800979static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700980 u64 addr, u32 last)
981{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700982 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
983 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
984 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
985 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
986 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
987 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700988
989 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700990}
991
Stephen Hemminger793b8832005-09-14 16:06:14 -0700992static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
993{
994 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
995
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700996 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700997 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700998 return le;
999}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001000
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001001static void tx_init(struct sky2_port *sky2)
1002{
1003 struct sky2_tx_le *le;
1004
1005 sky2->tx_prod = sky2->tx_cons = 0;
1006 sky2->tx_tcpsum = 0;
1007 sky2->tx_last_mss = 0;
1008
1009 le = get_tx_le(sky2);
1010 le->addr = 0;
1011 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001012}
1013
Stephen Hemminger291ea612006-09-26 11:57:41 -07001014static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
1015 struct sky2_tx_le *le)
1016{
1017 return sky2->tx_ring + (le - sky2->tx_le);
1018}
1019
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001020/* Update chip's next pointer */
1021static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001022{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001023 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001024 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001025 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1026
1027 /* Synchronize I/O on since next processor may write to tail */
1028 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001029}
1030
Stephen Hemminger793b8832005-09-14 16:06:14 -07001031
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001032static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1033{
1034 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001035 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001036 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001037 return le;
1038}
1039
Stephen Hemminger14d02632006-09-26 11:57:43 -07001040/* Build description to hardware for one receive segment */
1041static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1042 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001043{
1044 struct sky2_rx_le *le;
1045
Stephen Hemminger86c68872008-01-10 16:14:12 -08001046 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001047 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001048 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001049 le->opcode = OP_ADDR64 | HW_OWNER;
1050 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001051
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001052 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -08001053 le->addr = cpu_to_le32((u32) map);
1054 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001055 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056}
1057
Stephen Hemminger14d02632006-09-26 11:57:43 -07001058/* Build description to hardware for one possibly fragmented skb */
1059static void sky2_rx_submit(struct sky2_port *sky2,
1060 const struct rx_ring_info *re)
1061{
1062 int i;
1063
1064 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1065
1066 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1067 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1068}
1069
1070
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001071static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001072 unsigned size)
1073{
1074 struct sk_buff *skb = re->skb;
1075 int i;
1076
1077 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001078 if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
1079 return -EIO;
1080
Stephen Hemminger14d02632006-09-26 11:57:43 -07001081 pci_unmap_len_set(re, data_size, size);
1082
1083 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1084 re->frag_addr[i] = pci_map_page(pdev,
1085 skb_shinfo(skb)->frags[i].page,
1086 skb_shinfo(skb)->frags[i].page_offset,
1087 skb_shinfo(skb)->frags[i].size,
1088 PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001089 return 0;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001090}
1091
1092static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1093{
1094 struct sk_buff *skb = re->skb;
1095 int i;
1096
1097 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1098 PCI_DMA_FROMDEVICE);
1099
1100 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1101 pci_unmap_page(pdev, re->frag_addr[i],
1102 skb_shinfo(skb)->frags[i].size,
1103 PCI_DMA_FROMDEVICE);
1104}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001105
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001106/* Tell chip where to start receive checksum.
1107 * Actually has two checksums, but set both same to avoid possible byte
1108 * order problems.
1109 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001110static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001111{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001112 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001113
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001114 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1115 le->ctrl = 0;
1116 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001117
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001118 sky2_write32(sky2->hw,
1119 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1120 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001121}
1122
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001123/*
1124 * The RX Stop command will not work for Yukon-2 if the BMU does not
1125 * reach the end of packet and since we can't make sure that we have
1126 * incoming data, we must reset the BMU while it is not doing a DMA
1127 * transfer. Since it is possible that the RX path is still active,
1128 * the RX RAM buffer will be stopped first, so any possible incoming
1129 * data will not trigger a DMA. After the RAM buffer is stopped, the
1130 * BMU is polled until any DMA in progress is ended and only then it
1131 * will be reset.
1132 */
1133static void sky2_rx_stop(struct sky2_port *sky2)
1134{
1135 struct sky2_hw *hw = sky2->hw;
1136 unsigned rxq = rxqaddr[sky2->port];
1137 int i;
1138
1139 /* disable the RAM Buffer receive queue */
1140 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1141
1142 for (i = 0; i < 0xffff; i++)
1143 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1144 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1145 goto stopped;
1146
1147 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1148 sky2->netdev->name);
1149stopped:
1150 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1151
1152 /* reset the Rx prefetch unit */
1153 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemmingerc0bad0f2009-06-17 07:30:33 +00001154
1155 /* Reset the RAM Buffer receive queue */
1156 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_RST_SET);
1157
1158 /* Reset Rx MAC FIFO */
1159 sky2_write8(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), GMF_RST_SET);
1160
1161 sky2_read8(hw, B0_CTST);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001162}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001163
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001164/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001165static void sky2_rx_clean(struct sky2_port *sky2)
1166{
1167 unsigned i;
1168
1169 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001170 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001171 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001172
1173 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001174 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001175 kfree_skb(re->skb);
1176 re->skb = NULL;
1177 }
1178 }
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001179 skb_queue_purge(&sky2->rx_recycle);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001180}
1181
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001182/* Basic MII support */
1183static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1184{
1185 struct mii_ioctl_data *data = if_mii(ifr);
1186 struct sky2_port *sky2 = netdev_priv(dev);
1187 struct sky2_hw *hw = sky2->hw;
1188 int err = -EOPNOTSUPP;
1189
1190 if (!netif_running(dev))
1191 return -ENODEV; /* Phy still in reset */
1192
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001193 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001194 case SIOCGMIIPHY:
1195 data->phy_id = PHY_ADDR_MARV;
1196
1197 /* fallthru */
1198 case SIOCGMIIREG: {
1199 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001200
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001201 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001202 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001203 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001204
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001205 data->val_out = val;
1206 break;
1207 }
1208
1209 case SIOCSMIIREG:
1210 if (!capable(CAP_NET_ADMIN))
1211 return -EPERM;
1212
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001213 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001214 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1215 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001216 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001217 break;
1218 }
1219 return err;
1220}
1221
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001222#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001223static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001224{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001225 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001226 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1227 RX_VLAN_STRIP_ON);
1228 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1229 TX_VLAN_TAG_ON);
1230 } else {
1231 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1232 RX_VLAN_STRIP_OFF);
1233 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1234 TX_VLAN_TAG_OFF);
1235 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001236}
1237
1238static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1239{
1240 struct sky2_port *sky2 = netdev_priv(dev);
1241 struct sky2_hw *hw = sky2->hw;
1242 u16 port = sky2->port;
1243
1244 netif_tx_lock_bh(dev);
1245 napi_disable(&hw->napi);
1246
1247 sky2->vlgrp = grp;
1248 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001249
David S. Millerd1d08d12008-01-07 20:53:33 -08001250 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001251 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001252 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001253}
1254#endif
1255
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001256/* Amount of required worst case padding in rx buffer */
1257static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1258{
1259 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1260}
1261
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001262/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001263 * Allocate an skb for receiving. If the MTU is large enough
1264 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001265 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001266static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001267{
1268 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001269 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001270
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001271 skb = __skb_dequeue(&sky2->rx_recycle);
1272 if (!skb)
1273 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size
1274 + sky2_rx_pad(sky2->hw));
1275 if (!skb)
1276 goto nomem;
1277
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001278 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001279 unsigned char *start;
1280 /*
1281 * Workaround for a bug in FIFO that cause hang
1282 * if the FIFO if the receive buffer is not 64 byte aligned.
1283 * The buffer returned from netdev_alloc_skb is
1284 * aligned except if slab debugging is enabled.
1285 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001286 start = PTR_ALIGN(skb->data, 8);
1287 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001288 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001289 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001290
1291 for (i = 0; i < sky2->rx_nfrags; i++) {
1292 struct page *page = alloc_page(GFP_ATOMIC);
1293
1294 if (!page)
1295 goto free_partial;
1296 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001297 }
1298
1299 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001300free_partial:
1301 kfree_skb(skb);
1302nomem:
1303 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001304}
1305
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001306static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1307{
1308 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1309}
1310
Stephen Hemminger82788c72006-01-17 13:43:10 -08001311/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001312 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001313 * Normal case this ends up creating one list element for skb
1314 * in the receive ring. Worst case if using large MTU and each
1315 * allocation falls on a different 64 bit region, that results
1316 * in 6 list elements per ring entry.
1317 * One element is used for checksum enable/disable, and one
1318 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001319 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001320static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001321{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001322 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001323 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001324 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001325 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001326
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001327 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001328 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001329
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001330 /* On PCI express lowering the watermark gives better performance */
1331 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1332 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1333
1334 /* These chips have no ram buffer?
1335 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001336 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001337 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1338 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001339 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001340
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001341 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1342
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001343 if (!(hw->flags & SKY2_HW_NEW_LE))
1344 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001345
Stephen Hemminger14d02632006-09-26 11:57:43 -07001346 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001347 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001348
1349 /* Stopping point for hardware truncation */
1350 thresh = (size - 8) / sizeof(u32);
1351
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001352 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001353 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1354
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001355 /* Compute residue after pages */
1356 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001357
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001358 /* Optimize to handle small packets and headers */
1359 if (size < copybreak)
1360 size = copybreak;
1361 if (size < ETH_HLEN)
1362 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001363
Stephen Hemminger14d02632006-09-26 11:57:43 -07001364 sky2->rx_data_size = size;
1365
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001366 skb_queue_head_init(&sky2->rx_recycle);
1367
Stephen Hemminger14d02632006-09-26 11:57:43 -07001368 /* Fill Rx ring */
1369 for (i = 0; i < sky2->rx_pending; i++) {
1370 re = sky2->rx_ring + i;
1371
1372 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001373 if (!re->skb)
1374 goto nomem;
1375
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001376 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1377 dev_kfree_skb(re->skb);
1378 re->skb = NULL;
1379 goto nomem;
1380 }
1381
Stephen Hemminger14d02632006-09-26 11:57:43 -07001382 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001383 }
1384
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001385 /*
1386 * The receiver hangs if it receives frames larger than the
1387 * packet buffer. As a workaround, truncate oversize frames, but
1388 * the register is limited to 9 bits, so if you do frames > 2052
1389 * you better get the MTU right!
1390 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001391 if (thresh > 0x1ff)
1392 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1393 else {
1394 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1395 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1396 }
1397
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001398 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001399 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001400 return 0;
1401nomem:
1402 sky2_rx_clean(sky2);
1403 return -ENOMEM;
1404}
1405
1406/* Bring up network interface. */
1407static int sky2_up(struct net_device *dev)
1408{
1409 struct sky2_port *sky2 = netdev_priv(dev);
1410 struct sky2_hw *hw = sky2->hw;
1411 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001412 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001413 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001414 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001415
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001416 /*
1417 * On dual port PCI-X card, there is an problem where status
1418 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001419 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001420 if (otherdev && netif_running(otherdev) &&
1421 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001422 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001423
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001424 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001425 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001426 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1427
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001428 }
1429
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001430 netif_carrier_off(dev);
1431
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001432 /* must be power of 2 */
1433 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001434 TX_RING_SIZE *
1435 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001436 &sky2->tx_le_map);
1437 if (!sky2->tx_le)
1438 goto err_out;
1439
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001440 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001441 GFP_KERNEL);
1442 if (!sky2->tx_ring)
1443 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001444
1445 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001446
1447 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1448 &sky2->rx_le_map);
1449 if (!sky2->rx_le)
1450 goto err_out;
1451 memset(sky2->rx_le, 0, RX_LE_BYTES);
1452
Stephen Hemminger291ea612006-09-26 11:57:41 -07001453 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001454 GFP_KERNEL);
1455 if (!sky2->rx_ring)
1456 goto err_out;
1457
1458 sky2_mac_init(hw, port);
1459
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001460 /* Register is number of 4K blocks on internal RAM buffer. */
1461 ramsize = sky2_read8(hw, B2_E_0) * 4;
1462 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001463 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001464
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001465 hw->flags |= SKY2_HW_RAM_BUFFER;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001466 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001467 if (ramsize < 16)
1468 rxspace = ramsize / 2;
1469 else
1470 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001471
Stephen Hemminger67712902006-12-04 15:53:45 -08001472 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1473 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1474
1475 /* Make sure SyncQ is disabled */
1476 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1477 RB_RST_SET);
1478 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001479
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001480 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001481
Stephen Hemminger69161612007-06-04 17:23:26 -07001482 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1483 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1484 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1485
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001486 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001487 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1488 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001489 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001490
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001491 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1492 TX_RING_SIZE - 1);
1493
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001494#ifdef SKY2_VLAN_TAG_USED
1495 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1496#endif
1497
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001498 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001499 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001500 goto err_out;
1501
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001502 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001503 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001504 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001505 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001506 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001507
Stephen Hemmingera7bffe72008-01-23 19:11:51 -08001508 sky2_set_multicast(dev);
Alexey Dobriyana11da892009-01-30 13:45:31 -08001509
1510 if (netif_msg_ifup(sky2))
1511 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001512 return 0;
1513
1514err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001515 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001516 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1517 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001518 sky2->rx_le = NULL;
1519 }
1520 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001521 pci_free_consistent(hw->pdev,
1522 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1523 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001524 sky2->tx_le = NULL;
1525 }
1526 kfree(sky2->tx_ring);
1527 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001528
Stephen Hemminger1b537562005-12-20 15:08:07 -08001529 sky2->tx_ring = NULL;
1530 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001531 return err;
1532}
1533
Stephen Hemminger793b8832005-09-14 16:06:14 -07001534/* Modular subtraction in ring */
1535static inline int tx_dist(unsigned tail, unsigned head)
1536{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001537 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001538}
1539
1540/* Number of list elements available for next tx */
1541static inline int tx_avail(const struct sky2_port *sky2)
1542{
1543 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1544}
1545
1546/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001547static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001548{
1549 unsigned count;
1550
1551 count = sizeof(dma_addr_t) / sizeof(u32);
1552 count += skb_shinfo(skb)->nr_frags * count;
1553
Herbert Xu89114af2006-07-08 13:34:32 -07001554 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001555 ++count;
1556
Patrick McHardy84fa7932006-08-29 16:44:56 -07001557 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001558 ++count;
1559
1560 return count;
1561}
1562
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001563/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001564 * Put one packet in ring for transmit.
1565 * A single packet can generate multiple list elements, and
1566 * the number of ring elements will probably be less than the number
1567 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001568 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001569static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1570{
1571 struct sky2_port *sky2 = netdev_priv(dev);
1572 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001573 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001574 struct tx_ring_info *re;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001575 unsigned i, len, first_slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001576 dma_addr_t mapping;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001577 u16 mss;
1578 u8 ctrl;
1579
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001580 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1581 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001582
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001583 len = skb_headlen(skb);
1584 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001585
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001586 if (pci_dma_mapping_error(hw->pdev, mapping))
1587 goto mapping_error;
1588
1589 first_slot = sky2->tx_prod;
1590 if (unlikely(netif_msg_tx_queued(sky2)))
1591 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1592 dev->name, first_slot, skb->len);
1593
Stephen Hemminger86c68872008-01-10 16:14:12 -08001594 /* Send high bits if needed */
1595 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001596 le = get_tx_le(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001597 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001598 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001599 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001600
1601 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001602 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001603 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001604
1605 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001606 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001607
Stephen Hemminger69161612007-06-04 17:23:26 -07001608 if (mss != sky2->tx_last_mss) {
1609 le = get_tx_le(sky2);
1610 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001611
1612 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001613 le->opcode = OP_MSS | HW_OWNER;
1614 else
1615 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001616 sky2->tx_last_mss = mss;
1617 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001618 }
1619
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001620 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001621#ifdef SKY2_VLAN_TAG_USED
1622 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1623 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1624 if (!le) {
1625 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001626 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001627 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001628 } else
1629 le->opcode |= OP_VLAN;
1630 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1631 ctrl |= INS_VLAN;
1632 }
1633#endif
1634
1635 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001636 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001637 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001638 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001639 ctrl |= CALSUM; /* auto checksum */
1640 else {
1641 const unsigned offset = skb_transport_offset(skb);
1642 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001643
Stephen Hemminger69161612007-06-04 17:23:26 -07001644 tcpsum = offset << 16; /* sum start */
1645 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001646
Stephen Hemminger69161612007-06-04 17:23:26 -07001647 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1648 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1649 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001650
Stephen Hemminger69161612007-06-04 17:23:26 -07001651 if (tcpsum != sky2->tx_tcpsum) {
1652 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001653
Stephen Hemminger69161612007-06-04 17:23:26 -07001654 le = get_tx_le(sky2);
1655 le->addr = cpu_to_le32(tcpsum);
1656 le->length = 0; /* initial checksum value */
1657 le->ctrl = 1; /* one packet */
1658 le->opcode = OP_TCPLISW | HW_OWNER;
1659 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001660 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001661 }
1662
1663 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001664 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001665 le->length = cpu_to_le16(len);
1666 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001667 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001668
Stephen Hemminger291ea612006-09-26 11:57:41 -07001669 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001670 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001671 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001672 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001673
1674 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001675 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001676
1677 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1678 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001679
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001680 if (pci_dma_mapping_error(hw->pdev, mapping))
1681 goto mapping_unwind;
1682
Stephen Hemminger86c68872008-01-10 16:14:12 -08001683 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001684 le = get_tx_le(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001685 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001686 le->ctrl = 0;
1687 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001688 }
1689
1690 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001691 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001692 le->length = cpu_to_le16(frag->size);
1693 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001694 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001695
Stephen Hemminger291ea612006-09-26 11:57:41 -07001696 re = tx_le_re(sky2, le);
1697 re->skb = skb;
1698 pci_unmap_addr_set(re, mapaddr, mapping);
1699 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001700 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001701
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001702 le->ctrl |= EOP;
1703
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001704 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1705 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001706
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001707 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001708
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001709 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001710
1711mapping_unwind:
1712 for (i = first_slot; i != sky2->tx_prod; i = RING_NEXT(i, TX_RING_SIZE)) {
1713 le = sky2->tx_le + i;
1714 re = sky2->tx_ring + i;
1715
1716 switch(le->opcode & ~HW_OWNER) {
1717 case OP_LARGESEND:
1718 case OP_PACKET:
1719 pci_unmap_single(hw->pdev,
1720 pci_unmap_addr(re, mapaddr),
1721 pci_unmap_len(re, maplen),
1722 PCI_DMA_TODEVICE);
1723 break;
1724 case OP_BUFFER:
1725 pci_unmap_page(hw->pdev, pci_unmap_addr(re, mapaddr),
1726 pci_unmap_len(re, maplen),
1727 PCI_DMA_TODEVICE);
1728 break;
1729 }
1730 }
1731
1732 sky2->tx_prod = first_slot;
1733mapping_error:
1734 if (net_ratelimit())
1735 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1736 dev_kfree_skb(skb);
1737 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001738}
1739
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001740/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001741 * Free ring elements from starting at tx_cons until "done"
1742 *
1743 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001744 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001745 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001746static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001747{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001748 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001749 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001750 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001751
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001752 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001753
Stephen Hemminger291ea612006-09-26 11:57:41 -07001754 for (idx = sky2->tx_cons; idx != done;
1755 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1756 struct sky2_tx_le *le = sky2->tx_le + idx;
1757 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001758
Stephen Hemminger291ea612006-09-26 11:57:41 -07001759 switch(le->opcode & ~HW_OWNER) {
1760 case OP_LARGESEND:
1761 case OP_PACKET:
1762 pci_unmap_single(pdev,
1763 pci_unmap_addr(re, mapaddr),
1764 pci_unmap_len(re, maplen),
1765 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001766 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001767 case OP_BUFFER:
1768 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1769 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001770 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001771 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001772 }
1773
Stephen Hemminger291ea612006-09-26 11:57:41 -07001774 if (le->ctrl & EOP) {
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001775 struct sk_buff *skb = re->skb;
1776
Stephen Hemminger291ea612006-09-26 11:57:41 -07001777 if (unlikely(netif_msg_tx_done(sky2)))
1778 printk(KERN_DEBUG "%s: tx done %u\n",
1779 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001780
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001781 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001782 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001783
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001784 if (skb_queue_len(&sky2->rx_recycle) < sky2->rx_pending
1785 && skb_recycle_check(skb, sky2->rx_data_size
1786 + sky2_rx_pad(sky2->hw)))
1787 __skb_queue_head(&sky2->rx_recycle, skb);
1788 else
1789 dev_kfree_skb_any(skb);
1790
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001791 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001792 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001793 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001794
Stephen Hemminger291ea612006-09-26 11:57:41 -07001795 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001796 smp_mb();
1797
Stephen Hemminger22e11702006-07-12 15:23:48 -07001798 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001799 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001800}
1801
1802/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001803static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001804{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001805 struct sky2_port *sky2 = netdev_priv(dev);
1806
1807 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001808 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001809 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001810}
1811
1812/* Network shutdown */
1813static int sky2_down(struct net_device *dev)
1814{
1815 struct sky2_port *sky2 = netdev_priv(dev);
1816 struct sky2_hw *hw = sky2->hw;
1817 unsigned port = sky2->port;
1818 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001819 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001820
Stephen Hemminger1b537562005-12-20 15:08:07 -08001821 /* Never really got started! */
1822 if (!sky2->tx_le)
1823 return 0;
1824
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001825 if (netif_msg_ifdown(sky2))
1826 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1827
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001828 /* Disable port IRQ */
1829 imask = sky2_read32(hw, B0_IMSK);
1830 imask &= ~portirq_msk[port];
1831 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001832 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001833
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001834 /* Force flow control off */
1835 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001836
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837 /* Stop transmitter */
1838 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1839 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1840
1841 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001842 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001843
1844 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001845 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001846 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1847
1848 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1849
1850 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001851 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1852 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001853 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1854
1855 /* Disable Force Sync bit and Enable Alloc bit */
1856 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1857 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1858
1859 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1860 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1861 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1862
1863 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001864 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1865 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001866
1867 /* Reset the Tx prefetch units */
1868 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1869 PREF_UNIT_RST_SET);
1870
1871 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1872
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001873 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001874
1875 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1876 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1877
Stephen Hemminger6c835042009-06-17 07:30:35 +00001878 /* Force any delayed status interrrupt and NAPI */
1879 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1880 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1881 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1882 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1883
1884 synchronize_irq(hw->pdev->irq);
1885 napi_synchronize(&hw->napi);
1886
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001887 sky2_phy_power_down(hw, port);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001888
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001889 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001890 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1891
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001892 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001893 sky2_rx_clean(sky2);
1894
1895 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1896 sky2->rx_le, sky2->rx_le_map);
1897 kfree(sky2->rx_ring);
1898
1899 pci_free_consistent(hw->pdev,
1900 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1901 sky2->tx_le, sky2->tx_le_map);
1902 kfree(sky2->tx_ring);
1903
Stephen Hemminger1b537562005-12-20 15:08:07 -08001904 sky2->tx_le = NULL;
1905 sky2->rx_le = NULL;
1906
1907 sky2->rx_ring = NULL;
1908 sky2->tx_ring = NULL;
1909
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001910 return 0;
1911}
1912
1913static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1914{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001915 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001916 return SPEED_1000;
1917
Stephen Hemminger05745c42007-09-19 15:36:45 -07001918 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1919 if (aux & PHY_M_PS_SPEED_100)
1920 return SPEED_100;
1921 else
1922 return SPEED_10;
1923 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001924
1925 switch (aux & PHY_M_PS_SPEED_MSK) {
1926 case PHY_M_PS_SPEED_1000:
1927 return SPEED_1000;
1928 case PHY_M_PS_SPEED_100:
1929 return SPEED_100;
1930 default:
1931 return SPEED_10;
1932 }
1933}
1934
1935static void sky2_link_up(struct sky2_port *sky2)
1936{
1937 struct sky2_hw *hw = sky2->hw;
1938 unsigned port = sky2->port;
1939 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001940 static const char *fc_name[] = {
1941 [FC_NONE] = "none",
1942 [FC_TX] = "tx",
1943 [FC_RX] = "rx",
1944 [FC_BOTH] = "both",
1945 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001946
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001947 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001948 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001949 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1950 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001951
1952 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1953
1954 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001955
Stephen Hemminger75e80682007-09-19 15:36:46 -07001956 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001957
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001958 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001959 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001960 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1961
1962 if (netif_msg_link(sky2))
1963 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001964 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001965 sky2->netdev->name, sky2->speed,
1966 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001967 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001968}
1969
1970static void sky2_link_down(struct sky2_port *sky2)
1971{
1972 struct sky2_hw *hw = sky2->hw;
1973 unsigned port = sky2->port;
1974 u16 reg;
1975
1976 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1977
1978 reg = gma_read16(hw, port, GM_GP_CTRL);
1979 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1980 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001981
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001982 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001983
1984 /* Turn on link LED */
1985 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1986
1987 if (netif_msg_link(sky2))
1988 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001989
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001990 sky2_phy_init(hw, port);
1991}
1992
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001993static enum flow_control sky2_flow(int rx, int tx)
1994{
1995 if (rx)
1996 return tx ? FC_BOTH : FC_RX;
1997 else
1998 return tx ? FC_TX : FC_NONE;
1999}
2000
Stephen Hemminger793b8832005-09-14 16:06:14 -07002001static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2002{
2003 struct sky2_hw *hw = sky2->hw;
2004 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002005 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002006
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002007 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002008 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002009 if (lpa & PHY_M_AN_RF) {
2010 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2011 return -1;
2012 }
2013
Stephen Hemminger793b8832005-09-14 16:06:14 -07002014 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2015 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2016 sky2->netdev->name);
2017 return -1;
2018 }
2019
Stephen Hemminger793b8832005-09-14 16:06:14 -07002020 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002021 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002022
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002023 /* Since the pause result bits seem to in different positions on
2024 * different chips. look at registers.
2025 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002026 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002027 /* Shift for bits in fiber PHY */
2028 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2029 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002030
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002031 if (advert & ADVERTISE_1000XPAUSE)
2032 advert |= ADVERTISE_PAUSE_CAP;
2033 if (advert & ADVERTISE_1000XPSE_ASYM)
2034 advert |= ADVERTISE_PAUSE_ASYM;
2035 if (lpa & LPA_1000XPAUSE)
2036 lpa |= LPA_PAUSE_CAP;
2037 if (lpa & LPA_1000XPAUSE_ASYM)
2038 lpa |= LPA_PAUSE_ASYM;
2039 }
2040
2041 sky2->flow_status = FC_NONE;
2042 if (advert & ADVERTISE_PAUSE_CAP) {
2043 if (lpa & LPA_PAUSE_CAP)
2044 sky2->flow_status = FC_BOTH;
2045 else if (advert & ADVERTISE_PAUSE_ASYM)
2046 sky2->flow_status = FC_RX;
2047 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2048 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2049 sky2->flow_status = FC_TX;
2050 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002051
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002052 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08002053 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002054 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002055
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002056 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002057 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2058 else
2059 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2060
2061 return 0;
2062}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002063
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002064/* Interrupt from PHY */
2065static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002066{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002067 struct net_device *dev = hw->dev[port];
2068 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002069 u16 istatus, phystat;
2070
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002071 if (!netif_running(dev))
2072 return;
2073
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002074 spin_lock(&sky2->phy_lock);
2075 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2076 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2077
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002078 if (netif_msg_intr(sky2))
2079 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2080 sky2->netdev->name, istatus, phystat);
2081
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002082 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002083 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002084 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002085 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002086 }
2087
Stephen Hemminger793b8832005-09-14 16:06:14 -07002088 if (istatus & PHY_M_IS_LSP_CHANGE)
2089 sky2->speed = sky2_phy_speed(hw, phystat);
2090
2091 if (istatus & PHY_M_IS_DUP_CHANGE)
2092 sky2->duplex =
2093 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2094
2095 if (istatus & PHY_M_IS_LST_CHANGE) {
2096 if (phystat & PHY_M_PS_LINK_UP)
2097 sky2_link_up(sky2);
2098 else
2099 sky2_link_down(sky2);
2100 }
2101out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002102 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002103}
2104
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002105/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002106 * and tx queue is full (stopped).
2107 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002108static void sky2_tx_timeout(struct net_device *dev)
2109{
2110 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002111 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002112
2113 if (netif_msg_timer(sky2))
2114 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2115
Stephen Hemminger8f246642006-03-20 15:48:21 -08002116 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002117 dev->name, sky2->tx_cons, sky2->tx_prod,
2118 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2119 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002120
Stephen Hemminger81906792007-02-15 16:40:33 -08002121 /* can't restart safely under softirq */
2122 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002123}
2124
2125static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2126{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002127 struct sky2_port *sky2 = netdev_priv(dev);
2128 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002129 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002130 int err;
2131 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002132 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002133
2134 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2135 return -EINVAL;
2136
Stephen Hemminger05745c42007-09-19 15:36:45 -07002137 if (new_mtu > ETH_DATA_LEN &&
2138 (hw->chip_id == CHIP_ID_YUKON_FE ||
2139 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002140 return -EINVAL;
2141
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002142 if (!netif_running(dev)) {
2143 dev->mtu = new_mtu;
2144 return 0;
2145 }
2146
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002147 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002148 sky2_write32(hw, B0_IMSK, 0);
2149
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002150 dev->trans_start = jiffies; /* prevent tx timeout */
2151 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002152 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002153
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002154 synchronize_irq(hw->pdev->irq);
2155
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002156 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002157 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002158
2159 ctl = gma_read16(hw, port, GM_GP_CTRL);
2160 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002161 sky2_rx_stop(sky2);
2162 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002163
2164 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002165
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002166 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2167 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002168
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002169 if (dev->mtu > ETH_DATA_LEN)
2170 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002171
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002172 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002173
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002174 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002175
2176 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002177 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002178
David S. Millerd1d08d12008-01-07 20:53:33 -08002179 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002180 napi_enable(&hw->napi);
2181
Stephen Hemminger1b537562005-12-20 15:08:07 -08002182 if (err)
2183 dev_close(dev);
2184 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002185 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002186
Stephen Hemminger1b537562005-12-20 15:08:07 -08002187 netif_wake_queue(dev);
2188 }
2189
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002190 return err;
2191}
2192
Stephen Hemminger14d02632006-09-26 11:57:43 -07002193/* For small just reuse existing skb for next receive */
2194static struct sk_buff *receive_copy(struct sky2_port *sky2,
2195 const struct rx_ring_info *re,
2196 unsigned length)
2197{
2198 struct sk_buff *skb;
2199
2200 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2201 if (likely(skb)) {
2202 skb_reserve(skb, 2);
2203 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2204 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002205 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002206 skb->ip_summed = re->skb->ip_summed;
2207 skb->csum = re->skb->csum;
2208 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2209 length, PCI_DMA_FROMDEVICE);
2210 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002211 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002212 }
2213 return skb;
2214}
2215
2216/* Adjust length of skb with fragments to match received data */
2217static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2218 unsigned int length)
2219{
2220 int i, num_frags;
2221 unsigned int size;
2222
2223 /* put header into skb */
2224 size = min(length, hdr_space);
2225 skb->tail += size;
2226 skb->len += size;
2227 length -= size;
2228
2229 num_frags = skb_shinfo(skb)->nr_frags;
2230 for (i = 0; i < num_frags; i++) {
2231 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2232
2233 if (length == 0) {
2234 /* don't need this page */
2235 __free_page(frag->page);
2236 --skb_shinfo(skb)->nr_frags;
2237 } else {
2238 size = min(length, (unsigned) PAGE_SIZE);
2239
2240 frag->size = size;
2241 skb->data_len += size;
2242 skb->truesize += size;
2243 skb->len += size;
2244 length -= size;
2245 }
2246 }
2247}
2248
2249/* Normal packet - take skb from ring element and put in a new one */
2250static struct sk_buff *receive_new(struct sky2_port *sky2,
2251 struct rx_ring_info *re,
2252 unsigned int length)
2253{
2254 struct sk_buff *skb, *nskb;
2255 unsigned hdr_space = sky2->rx_data_size;
2256
Stephen Hemminger14d02632006-09-26 11:57:43 -07002257 /* Don't be tricky about reusing pages (yet) */
2258 nskb = sky2_rx_alloc(sky2);
2259 if (unlikely(!nskb))
2260 return NULL;
2261
2262 skb = re->skb;
2263 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2264
2265 prefetch(skb->data);
2266 re->skb = nskb;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002267 if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
2268 dev_kfree_skb(nskb);
2269 re->skb = skb;
2270 return NULL;
2271 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07002272
2273 if (skb_shinfo(skb)->nr_frags)
2274 skb_put_frags(skb, hdr_space, length);
2275 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002276 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002277 return skb;
2278}
2279
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002280/*
2281 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002282 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002283 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002284static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002285 u16 length, u32 status)
2286{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002287 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002288 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002289 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002290 u16 count = (status & GMR_FS_LEN) >> 16;
2291
2292#ifdef SKY2_VLAN_TAG_USED
2293 /* Account for vlan tag */
2294 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2295 count -= VLAN_HLEN;
2296#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002297
2298 if (unlikely(netif_msg_rx_status(sky2)))
2299 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002300 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002301
Stephen Hemminger793b8832005-09-14 16:06:14 -07002302 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002303 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002304
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002305 /* This chip has hardware problems that generates bogus status.
2306 * So do only marginal checking and expect higher level protocols
2307 * to handle crap frames.
2308 */
2309 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2310 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2311 length != count)
2312 goto okay;
2313
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002314 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002315 goto error;
2316
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002317 if (!(status & GMR_FS_RX_OK))
2318 goto resubmit;
2319
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002320 /* if length reported by DMA does not match PHY, packet was truncated */
2321 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002322 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002323
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002324okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002325 if (length < copybreak)
2326 skb = receive_copy(sky2, re, length);
2327 else
2328 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002329resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002330 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002331
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002332 return skb;
2333
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002334len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002335 /* Truncation of overlength packets
2336 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002337 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002338 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002339 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2340 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002341 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002342
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002343error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002344 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002345 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002346 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002347 goto resubmit;
2348 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002349
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002350 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002351 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002352 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002353
2354 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002355 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002356 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002357 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002358 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002359 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002360
Stephen Hemminger793b8832005-09-14 16:06:14 -07002361 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002362}
2363
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002364/* Transmit complete */
2365static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002366{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002367 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002368
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002369 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002370 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002371 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002372 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002373 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002374}
2375
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002376static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2377 unsigned packets, unsigned bytes)
2378{
2379 if (packets) {
2380 struct net_device *dev = hw->dev[port];
2381
2382 dev->stats.rx_packets += packets;
2383 dev->stats.rx_bytes += bytes;
2384 dev->last_rx = jiffies;
2385 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2386 }
2387}
2388
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002389/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002390static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002391{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002392 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002393 unsigned int total_bytes[2] = { 0 };
2394 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002395
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002396 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002397 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002398 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002399 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002400 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002401 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002402 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002403 u32 status;
2404 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002405 u8 opcode = le->opcode;
2406
2407 if (!(opcode & HW_OWNER))
2408 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002409
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002410 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002411
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002412 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002413 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002414 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002415 length = le16_to_cpu(le->length);
2416 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002417
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002418 le->opcode = 0;
2419 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002420 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002421 total_packets[port]++;
2422 total_bytes[port] += length;
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002423 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002424 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002425 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002426 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002427 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002428
Stephen Hemminger69161612007-06-04 17:23:26 -07002429 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002430 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002431 if (sky2->rx_csum &&
2432 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2433 (le->css & CSS_TCPUDPCSOK))
2434 skb->ip_summed = CHECKSUM_UNNECESSARY;
2435 else
2436 skb->ip_summed = CHECKSUM_NONE;
2437 }
2438
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002439 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002440
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002441#ifdef SKY2_VLAN_TAG_USED
2442 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2443 vlan_hwaccel_receive_skb(skb,
2444 sky2->vlgrp,
2445 be16_to_cpu(sky2->rx_tag));
2446 } else
2447#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002448 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002449
Stephen Hemminger22e11702006-07-12 15:23:48 -07002450 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002451 if (++work_done >= to_do)
2452 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002453 break;
2454
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002455#ifdef SKY2_VLAN_TAG_USED
2456 case OP_RXVLAN:
2457 sky2->rx_tag = length;
2458 break;
2459
2460 case OP_RXCHKSVLAN:
2461 sky2->rx_tag = length;
2462 /* fall through */
2463#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002464 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002465 if (!sky2->rx_csum)
2466 break;
2467
Stephen Hemminger05745c42007-09-19 15:36:45 -07002468 /* If this happens then driver assuming wrong format */
2469 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2470 if (net_ratelimit())
2471 printk(KERN_NOTICE "%s: unexpected"
2472 " checksum status\n",
2473 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002474 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002475 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002476
Stephen Hemminger87418302007-03-08 12:42:30 -08002477 /* Both checksum counters are programmed to start at
2478 * the same offset, so unless there is a problem they
2479 * should match. This failure is an early indication that
2480 * hardware receive checksumming won't work.
2481 */
2482 if (likely(status >> 16 == (status & 0xffff))) {
2483 skb = sky2->rx_ring[sky2->rx_next].skb;
2484 skb->ip_summed = CHECKSUM_COMPLETE;
2485 skb->csum = status & 0xffff;
2486 } else {
2487 printk(KERN_NOTICE PFX "%s: hardware receive "
2488 "checksum problem (status = %#x)\n",
2489 dev->name, status);
2490 sky2->rx_csum = 0;
2491 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002492 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002493 BMU_DIS_RX_CHKSUM);
2494 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002495 break;
2496
2497 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002498 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002499 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2500 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002501 if (hw->dev[1])
2502 sky2_tx_done(hw->dev[1],
2503 ((status >> 24) & 0xff)
2504 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002505 break;
2506
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002507 default:
2508 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002509 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002510 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002511 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002512 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002513
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002514 /* Fully processed status ring so clear irq */
2515 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2516
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002517exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002518 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2519 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002520
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002521 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002522}
2523
2524static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2525{
2526 struct net_device *dev = hw->dev[port];
2527
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002528 if (net_ratelimit())
2529 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2530 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002531
2532 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002533 if (net_ratelimit())
2534 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2535 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002536 /* Clear IRQ */
2537 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2538 }
2539
2540 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002541 if (net_ratelimit())
2542 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2543 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002544
2545 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2546 }
2547
2548 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002549 if (net_ratelimit())
2550 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002551 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2552 }
2553
2554 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002555 if (net_ratelimit())
2556 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002557 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2558 }
2559
2560 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002561 if (net_ratelimit())
2562 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2563 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002564 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2565 }
2566}
2567
2568static void sky2_hw_intr(struct sky2_hw *hw)
2569{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002570 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002571 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002572 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2573
2574 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002575
Stephen Hemminger793b8832005-09-14 16:06:14 -07002576 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002577 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002578
2579 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002580 u16 pci_err;
2581
Stephen Hemminger82637e82008-01-23 19:16:04 -08002582 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002583 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002584 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002585 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002586 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002587
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002588 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002589 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002590 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002591 }
2592
2593 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002594 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002595 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002596
Stephen Hemminger82637e82008-01-23 19:16:04 -08002597 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002598 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2599 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2600 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002601 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002602 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002603
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002604 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002605 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002606 }
2607
2608 if (status & Y2_HWE_L1_MASK)
2609 sky2_hw_error(hw, 0, status);
2610 status >>= 8;
2611 if (status & Y2_HWE_L1_MASK)
2612 sky2_hw_error(hw, 1, status);
2613}
2614
2615static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2616{
2617 struct net_device *dev = hw->dev[port];
2618 struct sky2_port *sky2 = netdev_priv(dev);
2619 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2620
2621 if (netif_msg_intr(sky2))
2622 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2623 dev->name, status);
2624
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002625 if (status & GM_IS_RX_CO_OV)
2626 gma_read16(hw, port, GM_RX_IRQ_SRC);
2627
2628 if (status & GM_IS_TX_CO_OV)
2629 gma_read16(hw, port, GM_TX_IRQ_SRC);
2630
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002631 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002632 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002633 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2634 }
2635
2636 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002637 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002638 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2639 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002640}
2641
Stephen Hemminger40b01722007-04-11 14:47:59 -07002642/* This should never happen it is a bug. */
2643static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2644 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002645{
2646 struct net_device *dev = hw->dev[port];
2647 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002648 unsigned idx;
2649 const u64 *le = (q == Q_R1 || q == Q_R2)
2650 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002651
Stephen Hemminger40b01722007-04-11 14:47:59 -07002652 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2653 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2654 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2655 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002656
Stephen Hemminger40b01722007-04-11 14:47:59 -07002657 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002658}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002659
Stephen Hemminger75e80682007-09-19 15:36:46 -07002660static int sky2_rx_hung(struct net_device *dev)
2661{
2662 struct sky2_port *sky2 = netdev_priv(dev);
2663 struct sky2_hw *hw = sky2->hw;
2664 unsigned port = sky2->port;
2665 unsigned rxq = rxqaddr[port];
2666 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2667 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2668 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2669 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2670
2671 /* If idle and MAC or PCI is stuck */
2672 if (sky2->check.last == dev->last_rx &&
2673 ((mac_rp == sky2->check.mac_rp &&
2674 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2675 /* Check if the PCI RX hang */
2676 (fifo_rp == sky2->check.fifo_rp &&
2677 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2678 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2679 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2680 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2681 return 1;
2682 } else {
2683 sky2->check.last = dev->last_rx;
2684 sky2->check.mac_rp = mac_rp;
2685 sky2->check.mac_lev = mac_lev;
2686 sky2->check.fifo_rp = fifo_rp;
2687 sky2->check.fifo_lev = fifo_lev;
2688 return 0;
2689 }
2690}
2691
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002692static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002693{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002694 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002695
Stephen Hemminger75e80682007-09-19 15:36:46 -07002696 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002697 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002698 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002699 } else {
2700 int i, active = 0;
2701
2702 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002703 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002704 if (!netif_running(dev))
2705 continue;
2706 ++active;
2707
2708 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002709 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002710 sky2_rx_hung(dev)) {
2711 pr_info(PFX "%s: receiver hang detected\n",
2712 dev->name);
2713 schedule_work(&hw->restart_work);
2714 return;
2715 }
2716 }
2717
2718 if (active == 0)
2719 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002720 }
2721
Stephen Hemminger75e80682007-09-19 15:36:46 -07002722 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002723}
2724
Stephen Hemminger40b01722007-04-11 14:47:59 -07002725/* Hardware/software error handling */
2726static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002727{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002728 if (net_ratelimit())
2729 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002730
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002731 if (status & Y2_IS_HW_ERR)
2732 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002733
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002734 if (status & Y2_IS_IRQ_MAC1)
2735 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002736
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002737 if (status & Y2_IS_IRQ_MAC2)
2738 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002739
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002740 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002741 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002742
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002743 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002744 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002745
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002746 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002747 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002748
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002749 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002750 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2751}
2752
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002753static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002754{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002755 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002756 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002757 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002758 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002759
2760 if (unlikely(status & Y2_IS_ERROR))
2761 sky2_err_intr(hw, status);
2762
2763 if (status & Y2_IS_IRQ_PHY1)
2764 sky2_phy_intr(hw, 0);
2765
2766 if (status & Y2_IS_IRQ_PHY2)
2767 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002768
Stephen Hemminger26691832007-10-11 18:31:13 -07002769 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2770 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002771
David S. Miller6f535762007-10-11 18:08:29 -07002772 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002773 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002774 }
David S. Miller6f535762007-10-11 18:08:29 -07002775
Stephen Hemminger26691832007-10-11 18:31:13 -07002776 napi_complete(napi);
2777 sky2_read32(hw, B0_Y2_SP_LISR);
2778done:
2779
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002780 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002781}
2782
David Howells7d12e782006-10-05 14:55:46 +01002783static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002784{
2785 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002786 u32 status;
2787
2788 /* Reading this mask interrupts as side effect */
2789 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2790 if (status == 0 || status == ~0)
2791 return IRQ_NONE;
2792
2793 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002794
2795 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002796
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002797 return IRQ_HANDLED;
2798}
2799
2800#ifdef CONFIG_NET_POLL_CONTROLLER
2801static void sky2_netpoll(struct net_device *dev)
2802{
2803 struct sky2_port *sky2 = netdev_priv(dev);
2804
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002805 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002806}
2807#endif
2808
2809/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002810static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002811{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002812 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002813 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002814 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002815 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002816 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002817 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002818 return 125;
2819
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002820 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002821 return 100;
2822
2823 case CHIP_ID_YUKON_FE_P:
2824 return 50;
2825
2826 case CHIP_ID_YUKON_XL:
2827 return 156;
2828
2829 default:
2830 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002831 }
2832}
2833
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002834static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2835{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002836 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002837}
2838
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002839static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2840{
2841 return clk / sky2_mhz(hw);
2842}
2843
2844
Stephen Hemmingere3173832007-02-06 10:45:39 -08002845static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002846{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002847 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002848
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002849 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002850 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002851
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002852 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002853
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002854 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002855 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2856
2857 switch(hw->chip_id) {
2858 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002859 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002860 break;
2861
2862 case CHIP_ID_YUKON_EC_U:
2863 hw->flags = SKY2_HW_GIGABIT
2864 | SKY2_HW_NEWER_PHY
2865 | SKY2_HW_ADV_POWER_CTL;
2866 break;
2867
2868 case CHIP_ID_YUKON_EX:
2869 hw->flags = SKY2_HW_GIGABIT
2870 | SKY2_HW_NEWER_PHY
2871 | SKY2_HW_NEW_LE
2872 | SKY2_HW_ADV_POWER_CTL;
2873
2874 /* New transmit checksum */
2875 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2876 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2877 break;
2878
2879 case CHIP_ID_YUKON_EC:
2880 /* This rev is really old, and requires untested workarounds */
2881 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2882 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2883 return -EOPNOTSUPP;
2884 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002885 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002886 break;
2887
2888 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002889 break;
2890
Stephen Hemminger05745c42007-09-19 15:36:45 -07002891 case CHIP_ID_YUKON_FE_P:
2892 hw->flags = SKY2_HW_NEWER_PHY
2893 | SKY2_HW_NEW_LE
2894 | SKY2_HW_AUTO_TX_SUM
2895 | SKY2_HW_ADV_POWER_CTL;
2896 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002897
2898 case CHIP_ID_YUKON_SUPR:
2899 hw->flags = SKY2_HW_GIGABIT
2900 | SKY2_HW_NEWER_PHY
2901 | SKY2_HW_NEW_LE
2902 | SKY2_HW_AUTO_TX_SUM
2903 | SKY2_HW_ADV_POWER_CTL;
2904 break;
2905
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002906 case CHIP_ID_YUKON_UL_2:
2907 hw->flags = SKY2_HW_GIGABIT
2908 | SKY2_HW_ADV_POWER_CTL;
2909 break;
2910
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002911 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002912 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2913 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002914 return -EOPNOTSUPP;
2915 }
2916
Stephen Hemmingere3173832007-02-06 10:45:39 -08002917 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002918 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2919 hw->flags |= SKY2_HW_FIBRE_PHY;
2920
Stephen Hemmingere3173832007-02-06 10:45:39 -08002921 hw->ports = 1;
2922 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2923 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2924 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2925 ++hw->ports;
2926 }
2927
2928 return 0;
2929}
2930
2931static void sky2_reset(struct sky2_hw *hw)
2932{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002933 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002934 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002935 int i, cap;
2936 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002937
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002938 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002939 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2940 status = sky2_read16(hw, HCU_CCSR);
2941 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2942 HCU_CCSR_UC_STATE_MSK);
2943 sky2_write16(hw, HCU_CCSR, status);
2944 } else
2945 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2946 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002947
2948 /* do a SW reset */
2949 sky2_write8(hw, B0_CTST, CS_RST_SET);
2950 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2951
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002952 /* allow writes to PCI config */
2953 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2954
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002955 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002956 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002957 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002958 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002959
2960 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2961
Stephen Hemminger555382c2007-08-29 12:58:14 -07002962 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2963 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002964 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2965 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002966
Stephen Hemminger555382c2007-08-29 12:58:14 -07002967 /* If error bit is stuck on ignore it */
2968 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2969 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002970 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002971 hwe_mask |= Y2_IS_PCI_EXP;
2972 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002973
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002974 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002975 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002976
2977 for (i = 0; i < hw->ports; i++) {
2978 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2979 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002980
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002981 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2982 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07002983 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2984 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2985 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002986 }
2987
Stephen Hemminger793b8832005-09-14 16:06:14 -07002988 /* Clear I2C IRQ noise */
2989 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002990
2991 /* turn off hardware timer (unused) */
2992 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2993 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002994
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002995 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2996
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002997 /* Turn off descriptor polling */
2998 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002999
3000 /* Turn off receive timestamp */
3001 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003002 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003003
3004 /* enable the Tx Arbiters */
3005 for (i = 0; i < hw->ports; i++)
3006 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3007
3008 /* Initialize ram interface */
3009 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003010 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003011
3012 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3013 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3014 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3015 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3016 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3017 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3018 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3019 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3020 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3021 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3022 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3023 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3024 }
3025
Stephen Hemminger555382c2007-08-29 12:58:14 -07003026 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003027
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003028 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003029 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003030
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003031 memset(hw->st_le, 0, STATUS_LE_BYTES);
3032 hw->st_idx = 0;
3033
3034 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3035 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3036
3037 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003038 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003039
3040 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003041 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003042
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003043 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3044 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003045
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003046 /* set Status-FIFO ISR watermark */
3047 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3048 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3049 else
3050 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003051
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003052 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003053 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3054 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003055
Stephen Hemminger793b8832005-09-14 16:06:14 -07003056 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003057 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3058
3059 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3060 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3061 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003062}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003063
Stephen Hemminger81906792007-02-15 16:40:33 -08003064static void sky2_restart(struct work_struct *work)
3065{
3066 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3067 struct net_device *dev;
3068 int i, err;
3069
Stephen Hemminger81906792007-02-15 16:40:33 -08003070 rtnl_lock();
Stephen Hemminger81906792007-02-15 16:40:33 -08003071 for (i = 0; i < hw->ports; i++) {
3072 dev = hw->dev[i];
3073 if (netif_running(dev))
3074 sky2_down(dev);
3075 }
3076
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003077 napi_disable(&hw->napi);
3078 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003079 sky2_reset(hw);
3080 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003081 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003082
3083 for (i = 0; i < hw->ports; i++) {
3084 dev = hw->dev[i];
3085 if (netif_running(dev)) {
3086 err = sky2_up(dev);
3087 if (err) {
3088 printk(KERN_INFO PFX "%s: could not restart %d\n",
3089 dev->name, err);
3090 dev_close(dev);
3091 }
3092 }
3093 }
3094
Stephen Hemminger81906792007-02-15 16:40:33 -08003095 rtnl_unlock();
3096}
3097
Stephen Hemmingere3173832007-02-06 10:45:39 -08003098static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3099{
3100 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3101}
3102
3103static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3104{
3105 const struct sky2_port *sky2 = netdev_priv(dev);
3106
3107 wol->supported = sky2_wol_supported(sky2->hw);
3108 wol->wolopts = sky2->wol;
3109}
3110
3111static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3112{
3113 struct sky2_port *sky2 = netdev_priv(dev);
3114 struct sky2_hw *hw = sky2->hw;
3115
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003116 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
3117 || !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003118 return -EOPNOTSUPP;
3119
3120 sky2->wol = wol->wolopts;
3121
Stephen Hemminger05745c42007-09-19 15:36:45 -07003122 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3123 hw->chip_id == CHIP_ID_YUKON_EX ||
3124 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003125 sky2_write32(hw, B0_CTST, sky2->wol
3126 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3127
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003128 device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
3129
Stephen Hemmingere3173832007-02-06 10:45:39 -08003130 if (!netif_running(dev))
3131 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003132 return 0;
3133}
3134
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003135static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003136{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003137 if (sky2_is_copper(hw)) {
3138 u32 modes = SUPPORTED_10baseT_Half
3139 | SUPPORTED_10baseT_Full
3140 | SUPPORTED_100baseT_Half
3141 | SUPPORTED_100baseT_Full
3142 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003143
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003144 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003145 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003146 | SUPPORTED_1000baseT_Full;
3147 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003148 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003149 return SUPPORTED_1000baseT_Half
3150 | SUPPORTED_1000baseT_Full
3151 | SUPPORTED_Autoneg
3152 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003153}
3154
Stephen Hemminger793b8832005-09-14 16:06:14 -07003155static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003156{
3157 struct sky2_port *sky2 = netdev_priv(dev);
3158 struct sky2_hw *hw = sky2->hw;
3159
3160 ecmd->transceiver = XCVR_INTERNAL;
3161 ecmd->supported = sky2_supported_modes(hw);
3162 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003163 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003164 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003165 ecmd->speed = sky2->speed;
3166 } else {
3167 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003168 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003169 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003170
3171 ecmd->advertising = sky2->advertising;
3172 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003173 ecmd->duplex = sky2->duplex;
3174 return 0;
3175}
3176
3177static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3178{
3179 struct sky2_port *sky2 = netdev_priv(dev);
3180 const struct sky2_hw *hw = sky2->hw;
3181 u32 supported = sky2_supported_modes(hw);
3182
3183 if (ecmd->autoneg == AUTONEG_ENABLE) {
3184 ecmd->advertising = supported;
3185 sky2->duplex = -1;
3186 sky2->speed = -1;
3187 } else {
3188 u32 setting;
3189
Stephen Hemminger793b8832005-09-14 16:06:14 -07003190 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003191 case SPEED_1000:
3192 if (ecmd->duplex == DUPLEX_FULL)
3193 setting = SUPPORTED_1000baseT_Full;
3194 else if (ecmd->duplex == DUPLEX_HALF)
3195 setting = SUPPORTED_1000baseT_Half;
3196 else
3197 return -EINVAL;
3198 break;
3199 case SPEED_100:
3200 if (ecmd->duplex == DUPLEX_FULL)
3201 setting = SUPPORTED_100baseT_Full;
3202 else if (ecmd->duplex == DUPLEX_HALF)
3203 setting = SUPPORTED_100baseT_Half;
3204 else
3205 return -EINVAL;
3206 break;
3207
3208 case SPEED_10:
3209 if (ecmd->duplex == DUPLEX_FULL)
3210 setting = SUPPORTED_10baseT_Full;
3211 else if (ecmd->duplex == DUPLEX_HALF)
3212 setting = SUPPORTED_10baseT_Half;
3213 else
3214 return -EINVAL;
3215 break;
3216 default:
3217 return -EINVAL;
3218 }
3219
3220 if ((setting & supported) == 0)
3221 return -EINVAL;
3222
3223 sky2->speed = ecmd->speed;
3224 sky2->duplex = ecmd->duplex;
3225 }
3226
3227 sky2->autoneg = ecmd->autoneg;
3228 sky2->advertising = ecmd->advertising;
3229
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003230 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003231 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003232 sky2_set_multicast(dev);
3233 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003234
3235 return 0;
3236}
3237
3238static void sky2_get_drvinfo(struct net_device *dev,
3239 struct ethtool_drvinfo *info)
3240{
3241 struct sky2_port *sky2 = netdev_priv(dev);
3242
3243 strcpy(info->driver, DRV_NAME);
3244 strcpy(info->version, DRV_VERSION);
3245 strcpy(info->fw_version, "N/A");
3246 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3247}
3248
3249static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003250 char name[ETH_GSTRING_LEN];
3251 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003252} sky2_stats[] = {
3253 { "tx_bytes", GM_TXO_OK_HI },
3254 { "rx_bytes", GM_RXO_OK_HI },
3255 { "tx_broadcast", GM_TXF_BC_OK },
3256 { "rx_broadcast", GM_RXF_BC_OK },
3257 { "tx_multicast", GM_TXF_MC_OK },
3258 { "rx_multicast", GM_RXF_MC_OK },
3259 { "tx_unicast", GM_TXF_UC_OK },
3260 { "rx_unicast", GM_RXF_UC_OK },
3261 { "tx_mac_pause", GM_TXF_MPAUSE },
3262 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003263 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003264 { "late_collision",GM_TXF_LAT_COL },
3265 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003266 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003267 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003268
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003269 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003270 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003271 { "rx_64_byte_packets", GM_RXF_64B },
3272 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3273 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3274 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3275 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3276 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3277 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003278 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003279 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3280 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003281 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003282
3283 { "tx_64_byte_packets", GM_TXF_64B },
3284 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3285 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3286 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3287 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3288 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3289 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3290 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003291};
3292
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003293static u32 sky2_get_rx_csum(struct net_device *dev)
3294{
3295 struct sky2_port *sky2 = netdev_priv(dev);
3296
3297 return sky2->rx_csum;
3298}
3299
3300static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3301{
3302 struct sky2_port *sky2 = netdev_priv(dev);
3303
3304 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003305
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003306 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3307 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3308
3309 return 0;
3310}
3311
3312static u32 sky2_get_msglevel(struct net_device *netdev)
3313{
3314 struct sky2_port *sky2 = netdev_priv(netdev);
3315 return sky2->msg_enable;
3316}
3317
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003318static int sky2_nway_reset(struct net_device *dev)
3319{
3320 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003321
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003322 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003323 return -EINVAL;
3324
Stephen Hemminger1b537562005-12-20 15:08:07 -08003325 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003326 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003327
3328 return 0;
3329}
3330
Stephen Hemminger793b8832005-09-14 16:06:14 -07003331static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003332{
3333 struct sky2_hw *hw = sky2->hw;
3334 unsigned port = sky2->port;
3335 int i;
3336
3337 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003338 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003339 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003340 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003341
Stephen Hemminger793b8832005-09-14 16:06:14 -07003342 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003343 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3344}
3345
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003346static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3347{
3348 struct sky2_port *sky2 = netdev_priv(netdev);
3349 sky2->msg_enable = value;
3350}
3351
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003352static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003353{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003354 switch (sset) {
3355 case ETH_SS_STATS:
3356 return ARRAY_SIZE(sky2_stats);
3357 default:
3358 return -EOPNOTSUPP;
3359 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003360}
3361
3362static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003363 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003364{
3365 struct sky2_port *sky2 = netdev_priv(dev);
3366
Stephen Hemminger793b8832005-09-14 16:06:14 -07003367 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003368}
3369
Stephen Hemminger793b8832005-09-14 16:06:14 -07003370static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003371{
3372 int i;
3373
3374 switch (stringset) {
3375 case ETH_SS_STATS:
3376 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3377 memcpy(data + i * ETH_GSTRING_LEN,
3378 sky2_stats[i].name, ETH_GSTRING_LEN);
3379 break;
3380 }
3381}
3382
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003383static int sky2_set_mac_address(struct net_device *dev, void *p)
3384{
3385 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003386 struct sky2_hw *hw = sky2->hw;
3387 unsigned port = sky2->port;
3388 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003389
3390 if (!is_valid_ether_addr(addr->sa_data))
3391 return -EADDRNOTAVAIL;
3392
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003393 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003394 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003395 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003396 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003397 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003398
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003399 /* virtual address for data */
3400 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3401
3402 /* physical address: used for pause frames */
3403 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003404
3405 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003406}
3407
Stephen Hemmingera052b522006-10-17 10:24:23 -07003408static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3409{
3410 u32 bit;
3411
3412 bit = ether_crc(ETH_ALEN, addr) & 63;
3413 filter[bit >> 3] |= 1 << (bit & 7);
3414}
3415
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003416static void sky2_set_multicast(struct net_device *dev)
3417{
3418 struct sky2_port *sky2 = netdev_priv(dev);
3419 struct sky2_hw *hw = sky2->hw;
3420 unsigned port = sky2->port;
3421 struct dev_mc_list *list = dev->mc_list;
3422 u16 reg;
3423 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003424 int rx_pause;
3425 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003426
Stephen Hemmingera052b522006-10-17 10:24:23 -07003427 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003428 memset(filter, 0, sizeof(filter));
3429
3430 reg = gma_read16(hw, port, GM_RX_CTRL);
3431 reg |= GM_RXCR_UCF_ENA;
3432
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003433 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003434 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003435 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003436 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003437 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003438 reg &= ~GM_RXCR_MCF_ENA;
3439 else {
3440 int i;
3441 reg |= GM_RXCR_MCF_ENA;
3442
Stephen Hemmingera052b522006-10-17 10:24:23 -07003443 if (rx_pause)
3444 sky2_add_filter(filter, pause_mc_addr);
3445
3446 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3447 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003448 }
3449
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003450 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003451 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003452 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003453 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003454 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003455 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003456 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003457 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003458
3459 gma_write16(hw, port, GM_RX_CTRL, reg);
3460}
3461
3462/* Can have one global because blinking is controlled by
3463 * ethtool and that is always under RTNL mutex
3464 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003465static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003466{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003467 struct sky2_hw *hw = sky2->hw;
3468 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003469
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003470 spin_lock_bh(&sky2->phy_lock);
3471 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3472 hw->chip_id == CHIP_ID_YUKON_EX ||
3473 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3474 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003475 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3476 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003477
3478 switch (mode) {
3479 case MO_LED_OFF:
3480 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3481 PHY_M_LEDC_LOS_CTRL(8) |
3482 PHY_M_LEDC_INIT_CTRL(8) |
3483 PHY_M_LEDC_STA1_CTRL(8) |
3484 PHY_M_LEDC_STA0_CTRL(8));
3485 break;
3486 case MO_LED_ON:
3487 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3488 PHY_M_LEDC_LOS_CTRL(9) |
3489 PHY_M_LEDC_INIT_CTRL(9) |
3490 PHY_M_LEDC_STA1_CTRL(9) |
3491 PHY_M_LEDC_STA0_CTRL(9));
3492 break;
3493 case MO_LED_BLINK:
3494 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3495 PHY_M_LEDC_LOS_CTRL(0xa) |
3496 PHY_M_LEDC_INIT_CTRL(0xa) |
3497 PHY_M_LEDC_STA1_CTRL(0xa) |
3498 PHY_M_LEDC_STA0_CTRL(0xa));
3499 break;
3500 case MO_LED_NORM:
3501 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3502 PHY_M_LEDC_LOS_CTRL(1) |
3503 PHY_M_LEDC_INIT_CTRL(8) |
3504 PHY_M_LEDC_STA1_CTRL(7) |
3505 PHY_M_LEDC_STA0_CTRL(7));
3506 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003507
3508 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003509 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003510 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003511 PHY_M_LED_MO_DUP(mode) |
3512 PHY_M_LED_MO_10(mode) |
3513 PHY_M_LED_MO_100(mode) |
3514 PHY_M_LED_MO_1000(mode) |
3515 PHY_M_LED_MO_RX(mode) |
3516 PHY_M_LED_MO_TX(mode));
3517
3518 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003519}
3520
3521/* blink LED's for finding board */
3522static int sky2_phys_id(struct net_device *dev, u32 data)
3523{
3524 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003525 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003526
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003527 if (data == 0)
3528 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003529
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003530 for (i = 0; i < data; i++) {
3531 sky2_led(sky2, MO_LED_ON);
3532 if (msleep_interruptible(500))
3533 break;
3534 sky2_led(sky2, MO_LED_OFF);
3535 if (msleep_interruptible(500))
3536 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003537 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003538 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003539
3540 return 0;
3541}
3542
3543static void sky2_get_pauseparam(struct net_device *dev,
3544 struct ethtool_pauseparam *ecmd)
3545{
3546 struct sky2_port *sky2 = netdev_priv(dev);
3547
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003548 switch (sky2->flow_mode) {
3549 case FC_NONE:
3550 ecmd->tx_pause = ecmd->rx_pause = 0;
3551 break;
3552 case FC_TX:
3553 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3554 break;
3555 case FC_RX:
3556 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3557 break;
3558 case FC_BOTH:
3559 ecmd->tx_pause = ecmd->rx_pause = 1;
3560 }
3561
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003562 ecmd->autoneg = sky2->autoneg;
3563}
3564
3565static int sky2_set_pauseparam(struct net_device *dev,
3566 struct ethtool_pauseparam *ecmd)
3567{
3568 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003569
3570 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003571 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003572
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003573 if (netif_running(dev))
3574 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003575
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003576 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003577}
3578
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003579static int sky2_get_coalesce(struct net_device *dev,
3580 struct ethtool_coalesce *ecmd)
3581{
3582 struct sky2_port *sky2 = netdev_priv(dev);
3583 struct sky2_hw *hw = sky2->hw;
3584
3585 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3586 ecmd->tx_coalesce_usecs = 0;
3587 else {
3588 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3589 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3590 }
3591 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3592
3593 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3594 ecmd->rx_coalesce_usecs = 0;
3595 else {
3596 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3597 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3598 }
3599 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3600
3601 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3602 ecmd->rx_coalesce_usecs_irq = 0;
3603 else {
3604 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3605 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3606 }
3607
3608 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3609
3610 return 0;
3611}
3612
3613/* Note: this affect both ports */
3614static int sky2_set_coalesce(struct net_device *dev,
3615 struct ethtool_coalesce *ecmd)
3616{
3617 struct sky2_port *sky2 = netdev_priv(dev);
3618 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003619 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003620
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003621 if (ecmd->tx_coalesce_usecs > tmax ||
3622 ecmd->rx_coalesce_usecs > tmax ||
3623 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003624 return -EINVAL;
3625
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003626 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003627 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003628 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003629 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003630 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003631 return -EINVAL;
3632
3633 if (ecmd->tx_coalesce_usecs == 0)
3634 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3635 else {
3636 sky2_write32(hw, STAT_TX_TIMER_INI,
3637 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3638 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3639 }
3640 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3641
3642 if (ecmd->rx_coalesce_usecs == 0)
3643 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3644 else {
3645 sky2_write32(hw, STAT_LEV_TIMER_INI,
3646 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3647 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3648 }
3649 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3650
3651 if (ecmd->rx_coalesce_usecs_irq == 0)
3652 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3653 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003654 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003655 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3656 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3657 }
3658 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3659 return 0;
3660}
3661
Stephen Hemminger793b8832005-09-14 16:06:14 -07003662static void sky2_get_ringparam(struct net_device *dev,
3663 struct ethtool_ringparam *ering)
3664{
3665 struct sky2_port *sky2 = netdev_priv(dev);
3666
3667 ering->rx_max_pending = RX_MAX_PENDING;
3668 ering->rx_mini_max_pending = 0;
3669 ering->rx_jumbo_max_pending = 0;
3670 ering->tx_max_pending = TX_RING_SIZE - 1;
3671
3672 ering->rx_pending = sky2->rx_pending;
3673 ering->rx_mini_pending = 0;
3674 ering->rx_jumbo_pending = 0;
3675 ering->tx_pending = sky2->tx_pending;
3676}
3677
3678static int sky2_set_ringparam(struct net_device *dev,
3679 struct ethtool_ringparam *ering)
3680{
3681 struct sky2_port *sky2 = netdev_priv(dev);
3682 int err = 0;
3683
3684 if (ering->rx_pending > RX_MAX_PENDING ||
3685 ering->rx_pending < 8 ||
3686 ering->tx_pending < MAX_SKB_TX_LE ||
3687 ering->tx_pending > TX_RING_SIZE - 1)
3688 return -EINVAL;
3689
3690 if (netif_running(dev))
3691 sky2_down(dev);
3692
3693 sky2->rx_pending = ering->rx_pending;
3694 sky2->tx_pending = ering->tx_pending;
3695
Stephen Hemminger1b537562005-12-20 15:08:07 -08003696 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003697 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003698 if (err)
3699 dev_close(dev);
3700 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003701
3702 return err;
3703}
3704
Stephen Hemminger793b8832005-09-14 16:06:14 -07003705static int sky2_get_regs_len(struct net_device *dev)
3706{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003707 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003708}
3709
3710/*
3711 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003712 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003713 */
3714static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3715 void *p)
3716{
3717 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003718 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003719 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003720
3721 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003722
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003723 for (b = 0; b < 128; b++) {
3724 /* This complicated switch statement is to make sure and
3725 * only access regions that are unreserved.
3726 * Some blocks are only valid on dual port cards.
3727 * and block 3 has some special diagnostic registers that
3728 * are poison.
3729 */
3730 switch (b) {
3731 case 3:
3732 /* skip diagnostic ram region */
3733 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3734 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003735
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003736 /* dual port cards only */
3737 case 5: /* Tx Arbiter 2 */
3738 case 9: /* RX2 */
3739 case 14 ... 15: /* TX2 */
3740 case 17: case 19: /* Ram Buffer 2 */
3741 case 22 ... 23: /* Tx Ram Buffer 2 */
3742 case 25: /* Rx MAC Fifo 1 */
3743 case 27: /* Tx MAC Fifo 2 */
3744 case 31: /* GPHY 2 */
3745 case 40 ... 47: /* Pattern Ram 2 */
3746 case 52: case 54: /* TCP Segmentation 2 */
3747 case 112 ... 116: /* GMAC 2 */
3748 if (sky2->hw->ports == 1)
3749 goto reserved;
3750 /* fall through */
3751 case 0: /* Control */
3752 case 2: /* Mac address */
3753 case 4: /* Tx Arbiter 1 */
3754 case 7: /* PCI express reg */
3755 case 8: /* RX1 */
3756 case 12 ... 13: /* TX1 */
3757 case 16: case 18:/* Rx Ram Buffer 1 */
3758 case 20 ... 21: /* Tx Ram Buffer 1 */
3759 case 24: /* Rx MAC Fifo 1 */
3760 case 26: /* Tx MAC Fifo 1 */
3761 case 28 ... 29: /* Descriptor and status unit */
3762 case 30: /* GPHY 1*/
3763 case 32 ... 39: /* Pattern Ram 1 */
3764 case 48: case 50: /* TCP Segmentation 1 */
3765 case 56 ... 60: /* PCI space */
3766 case 80 ... 84: /* GMAC 1 */
3767 memcpy_fromio(p, io, 128);
3768 break;
3769 default:
3770reserved:
3771 memset(p, 0, 128);
3772 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003773
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003774 p += 128;
3775 io += 128;
3776 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003777}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003778
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003779/* In order to do Jumbo packets on these chips, need to turn off the
3780 * transmit store/forward. Therefore checksum offload won't work.
3781 */
3782static int no_tx_offload(struct net_device *dev)
3783{
3784 const struct sky2_port *sky2 = netdev_priv(dev);
3785 const struct sky2_hw *hw = sky2->hw;
3786
Stephen Hemminger69161612007-06-04 17:23:26 -07003787 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003788}
3789
3790static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3791{
3792 if (data && no_tx_offload(dev))
3793 return -EINVAL;
3794
3795 return ethtool_op_set_tx_csum(dev, data);
3796}
3797
3798
3799static int sky2_set_tso(struct net_device *dev, u32 data)
3800{
3801 if (data && no_tx_offload(dev))
3802 return -EINVAL;
3803
3804 return ethtool_op_set_tso(dev, data);
3805}
3806
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003807static int sky2_get_eeprom_len(struct net_device *dev)
3808{
3809 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003810 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003811 u16 reg2;
3812
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003813 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003814 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3815}
3816
Stephen Hemminger14132352008-08-27 20:46:26 -07003817static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003818{
Stephen Hemminger14132352008-08-27 20:46:26 -07003819 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003820
Stephen Hemminger14132352008-08-27 20:46:26 -07003821 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3822 /* Can take up to 10.6 ms for write */
3823 if (time_after(jiffies, start + HZ/4)) {
3824 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3825 return -ETIMEDOUT;
3826 }
3827 mdelay(1);
3828 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003829
Stephen Hemminger14132352008-08-27 20:46:26 -07003830 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003831}
3832
Stephen Hemminger14132352008-08-27 20:46:26 -07003833static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3834 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003835{
Stephen Hemminger14132352008-08-27 20:46:26 -07003836 int rc = 0;
3837
3838 while (length > 0) {
3839 u32 val;
3840
3841 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3842 rc = sky2_vpd_wait(hw, cap, 0);
3843 if (rc)
3844 break;
3845
3846 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3847
3848 memcpy(data, &val, min(sizeof(val), length));
3849 offset += sizeof(u32);
3850 data += sizeof(u32);
3851 length -= sizeof(u32);
3852 }
3853
3854 return rc;
3855}
3856
3857static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
3858 u16 offset, unsigned int length)
3859{
3860 unsigned int i;
3861 int rc = 0;
3862
3863 for (i = 0; i < length; i += sizeof(u32)) {
3864 u32 val = *(u32 *)(data + i);
3865
3866 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3867 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3868
3869 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
3870 if (rc)
3871 break;
3872 }
3873 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003874}
3875
3876static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3877 u8 *data)
3878{
3879 struct sky2_port *sky2 = netdev_priv(dev);
3880 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003881
3882 if (!cap)
3883 return -EINVAL;
3884
3885 eeprom->magic = SKY2_EEPROM_MAGIC;
3886
Stephen Hemminger14132352008-08-27 20:46:26 -07003887 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003888}
3889
3890static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3891 u8 *data)
3892{
3893 struct sky2_port *sky2 = netdev_priv(dev);
3894 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003895
3896 if (!cap)
3897 return -EINVAL;
3898
3899 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3900 return -EINVAL;
3901
Stephen Hemminger14132352008-08-27 20:46:26 -07003902 /* Partial writes not supported */
3903 if ((eeprom->offset & 3) || (eeprom->len & 3))
3904 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003905
Stephen Hemminger14132352008-08-27 20:46:26 -07003906 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003907}
3908
3909
Jeff Garzik7282d492006-09-13 14:30:00 -04003910static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003911 .get_settings = sky2_get_settings,
3912 .set_settings = sky2_set_settings,
3913 .get_drvinfo = sky2_get_drvinfo,
3914 .get_wol = sky2_get_wol,
3915 .set_wol = sky2_set_wol,
3916 .get_msglevel = sky2_get_msglevel,
3917 .set_msglevel = sky2_set_msglevel,
3918 .nway_reset = sky2_nway_reset,
3919 .get_regs_len = sky2_get_regs_len,
3920 .get_regs = sky2_get_regs,
3921 .get_link = ethtool_op_get_link,
3922 .get_eeprom_len = sky2_get_eeprom_len,
3923 .get_eeprom = sky2_get_eeprom,
3924 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003925 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003926 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003927 .set_tso = sky2_set_tso,
3928 .get_rx_csum = sky2_get_rx_csum,
3929 .set_rx_csum = sky2_set_rx_csum,
3930 .get_strings = sky2_get_strings,
3931 .get_coalesce = sky2_get_coalesce,
3932 .set_coalesce = sky2_set_coalesce,
3933 .get_ringparam = sky2_get_ringparam,
3934 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003935 .get_pauseparam = sky2_get_pauseparam,
3936 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003937 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003938 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003939 .get_ethtool_stats = sky2_get_ethtool_stats,
3940};
3941
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003942#ifdef CONFIG_SKY2_DEBUG
3943
3944static struct dentry *sky2_debug;
3945
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00003946
3947/*
3948 * Read and parse the first part of Vital Product Data
3949 */
3950#define VPD_SIZE 128
3951#define VPD_MAGIC 0x82
3952
3953static const struct vpd_tag {
3954 char tag[2];
3955 char *label;
3956} vpd_tags[] = {
3957 { "PN", "Part Number" },
3958 { "EC", "Engineering Level" },
3959 { "MN", "Manufacturer" },
3960 { "SN", "Serial Number" },
3961 { "YA", "Asset Tag" },
3962 { "VL", "First Error Log Message" },
3963 { "VF", "Second Error Log Message" },
3964 { "VB", "Boot Agent ROM Configuration" },
3965 { "VE", "EFI UNDI Configuration" },
3966};
3967
3968static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
3969{
3970 size_t vpd_size;
3971 loff_t offs;
3972 u8 len;
3973 unsigned char *buf;
3974 u16 reg2;
3975
3976 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
3977 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3978
3979 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
3980 buf = kmalloc(vpd_size, GFP_KERNEL);
3981 if (!buf) {
3982 seq_puts(seq, "no memory!\n");
3983 return;
3984 }
3985
3986 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
3987 seq_puts(seq, "VPD read failed\n");
3988 goto out;
3989 }
3990
3991 if (buf[0] != VPD_MAGIC) {
3992 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
3993 goto out;
3994 }
3995 len = buf[1];
3996 if (len == 0 || len > vpd_size - 4) {
3997 seq_printf(seq, "Invalid id length: %d\n", len);
3998 goto out;
3999 }
4000
4001 seq_printf(seq, "%.*s\n", len, buf + 3);
4002 offs = len + 3;
4003
4004 while (offs < vpd_size - 4) {
4005 int i;
4006
4007 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4008 break;
4009 len = buf[offs + 2];
4010 if (offs + len + 3 >= vpd_size)
4011 break;
4012
4013 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4014 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4015 seq_printf(seq, " %s: %.*s\n",
4016 vpd_tags[i].label, len, buf + offs + 3);
4017 break;
4018 }
4019 }
4020 offs += len + 3;
4021 }
4022out:
4023 kfree(buf);
4024}
4025
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004026static int sky2_debug_show(struct seq_file *seq, void *v)
4027{
4028 struct net_device *dev = seq->private;
4029 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004030 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004031 unsigned port = sky2->port;
4032 unsigned idx, last;
4033 int sop;
4034
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004035 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004036
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004037 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004038 sky2_read32(hw, B0_ISRC),
4039 sky2_read32(hw, B0_IMSK),
4040 sky2_read32(hw, B0_Y2_SP_ICR));
4041
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004042 if (!netif_running(dev)) {
4043 seq_printf(seq, "network not running\n");
4044 return 0;
4045 }
4046
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004047 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004048 last = sky2_read16(hw, STAT_PUT_IDX);
4049
4050 if (hw->st_idx == last)
4051 seq_puts(seq, "Status ring (empty)\n");
4052 else {
4053 seq_puts(seq, "Status ring\n");
4054 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4055 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4056 const struct sky2_status_le *le = hw->st_le + idx;
4057 seq_printf(seq, "[%d] %#x %d %#x\n",
4058 idx, le->opcode, le->length, le->status);
4059 }
4060 seq_puts(seq, "\n");
4061 }
4062
4063 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4064 sky2->tx_cons, sky2->tx_prod,
4065 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4066 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4067
4068 /* Dump contents of tx ring */
4069 sop = 1;
4070 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
4071 idx = RING_NEXT(idx, TX_RING_SIZE)) {
4072 const struct sky2_tx_le *le = sky2->tx_le + idx;
4073 u32 a = le32_to_cpu(le->addr);
4074
4075 if (sop)
4076 seq_printf(seq, "%u:", idx);
4077 sop = 0;
4078
4079 switch(le->opcode & ~HW_OWNER) {
4080 case OP_ADDR64:
4081 seq_printf(seq, " %#x:", a);
4082 break;
4083 case OP_LRGLEN:
4084 seq_printf(seq, " mtu=%d", a);
4085 break;
4086 case OP_VLAN:
4087 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4088 break;
4089 case OP_TCPLISW:
4090 seq_printf(seq, " csum=%#x", a);
4091 break;
4092 case OP_LARGESEND:
4093 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4094 break;
4095 case OP_PACKET:
4096 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4097 break;
4098 case OP_BUFFER:
4099 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4100 break;
4101 default:
4102 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4103 a, le16_to_cpu(le->length));
4104 }
4105
4106 if (le->ctrl & EOP) {
4107 seq_putc(seq, '\n');
4108 sop = 1;
4109 }
4110 }
4111
4112 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4113 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
4114 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
4115 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4116
David S. Millerd1d08d12008-01-07 20:53:33 -08004117 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004118 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004119 return 0;
4120}
4121
4122static int sky2_debug_open(struct inode *inode, struct file *file)
4123{
4124 return single_open(file, sky2_debug_show, inode->i_private);
4125}
4126
4127static const struct file_operations sky2_debug_fops = {
4128 .owner = THIS_MODULE,
4129 .open = sky2_debug_open,
4130 .read = seq_read,
4131 .llseek = seq_lseek,
4132 .release = single_release,
4133};
4134
4135/*
4136 * Use network device events to create/remove/rename
4137 * debugfs file entries
4138 */
4139static int sky2_device_event(struct notifier_block *unused,
4140 unsigned long event, void *ptr)
4141{
4142 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004143 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004144
Stephen Hemminger1436b302008-11-19 21:59:54 -08004145 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004146 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004147
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004148 switch(event) {
4149 case NETDEV_CHANGENAME:
4150 if (sky2->debugfs) {
4151 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4152 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004153 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004154 break;
4155
4156 case NETDEV_GOING_DOWN:
4157 if (sky2->debugfs) {
4158 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4159 dev->name);
4160 debugfs_remove(sky2->debugfs);
4161 sky2->debugfs = NULL;
4162 }
4163 break;
4164
4165 case NETDEV_UP:
4166 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4167 sky2_debug, dev,
4168 &sky2_debug_fops);
4169 if (IS_ERR(sky2->debugfs))
4170 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004171 }
4172
4173 return NOTIFY_DONE;
4174}
4175
4176static struct notifier_block sky2_notifier = {
4177 .notifier_call = sky2_device_event,
4178};
4179
4180
4181static __init void sky2_debug_init(void)
4182{
4183 struct dentry *ent;
4184
4185 ent = debugfs_create_dir("sky2", NULL);
4186 if (!ent || IS_ERR(ent))
4187 return;
4188
4189 sky2_debug = ent;
4190 register_netdevice_notifier(&sky2_notifier);
4191}
4192
4193static __exit void sky2_debug_cleanup(void)
4194{
4195 if (sky2_debug) {
4196 unregister_netdevice_notifier(&sky2_notifier);
4197 debugfs_remove(sky2_debug);
4198 sky2_debug = NULL;
4199 }
4200}
4201
4202#else
4203#define sky2_debug_init()
4204#define sky2_debug_cleanup()
4205#endif
4206
Stephen Hemminger1436b302008-11-19 21:59:54 -08004207/* Two copies of network device operations to handle special case of
4208 not allowing netpoll on second port */
4209static const struct net_device_ops sky2_netdev_ops[2] = {
4210 {
4211 .ndo_open = sky2_up,
4212 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004213 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004214 .ndo_do_ioctl = sky2_ioctl,
4215 .ndo_validate_addr = eth_validate_addr,
4216 .ndo_set_mac_address = sky2_set_mac_address,
4217 .ndo_set_multicast_list = sky2_set_multicast,
4218 .ndo_change_mtu = sky2_change_mtu,
4219 .ndo_tx_timeout = sky2_tx_timeout,
4220#ifdef SKY2_VLAN_TAG_USED
4221 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4222#endif
4223#ifdef CONFIG_NET_POLL_CONTROLLER
4224 .ndo_poll_controller = sky2_netpoll,
4225#endif
4226 },
4227 {
4228 .ndo_open = sky2_up,
4229 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004230 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004231 .ndo_do_ioctl = sky2_ioctl,
4232 .ndo_validate_addr = eth_validate_addr,
4233 .ndo_set_mac_address = sky2_set_mac_address,
4234 .ndo_set_multicast_list = sky2_set_multicast,
4235 .ndo_change_mtu = sky2_change_mtu,
4236 .ndo_tx_timeout = sky2_tx_timeout,
4237#ifdef SKY2_VLAN_TAG_USED
4238 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4239#endif
4240 },
4241};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004242
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004243/* Initialize network device */
4244static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004245 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004246 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004247{
4248 struct sky2_port *sky2;
4249 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4250
4251 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004252 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004253 return NULL;
4254 }
4255
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004256 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004257 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004258 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004259 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004260 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004261
4262 sky2 = netdev_priv(dev);
4263 sky2->netdev = dev;
4264 sky2->hw = hw;
4265 sky2->msg_enable = netif_msg_init(debug, default_msg);
4266
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004267 /* Auto speed and flow control */
4268 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004269 sky2->flow_mode = FC_BOTH;
4270
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004271 sky2->duplex = -1;
4272 sky2->speed = -1;
4273 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger8b31cfb2007-11-21 14:55:26 -08004274 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004275 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004276
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004277 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004278 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004279 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004280
4281 hw->dev[port] = dev;
4282
4283 sky2->port = port;
4284
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004285 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004286 if (highmem)
4287 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004288
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004289#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004290 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4291 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4292 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4293 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004294 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004295#endif
4296
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004297 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004298 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004299 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004300
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004301 return dev;
4302}
4303
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004304static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004305{
4306 const struct sky2_port *sky2 = netdev_priv(dev);
4307
4308 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004309 printk(KERN_INFO PFX "%s: addr %pM\n",
4310 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004311}
4312
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004313/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004314static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004315{
4316 struct sky2_hw *hw = dev_id;
4317 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4318
4319 if (status == 0)
4320 return IRQ_NONE;
4321
4322 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004323 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004324 wake_up(&hw->msi_wait);
4325 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4326 }
4327 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4328
4329 return IRQ_HANDLED;
4330}
4331
4332/* Test interrupt path by forcing a a software IRQ */
4333static int __devinit sky2_test_msi(struct sky2_hw *hw)
4334{
4335 struct pci_dev *pdev = hw->pdev;
4336 int err;
4337
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004338 init_waitqueue_head (&hw->msi_wait);
4339
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004340 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4341
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004342 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004343 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004344 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004345 return err;
4346 }
4347
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004348 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004349 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004350
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004351 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004352
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004353 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004354 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004355 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4356 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004357
4358 err = -EOPNOTSUPP;
4359 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4360 }
4361
4362 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004363 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004364
4365 free_irq(pdev->irq, hw);
4366
4367 return err;
4368}
4369
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004370/* This driver supports yukon2 chipset only */
4371static const char *sky2_name(u8 chipid, char *buf, int sz)
4372{
4373 const char *name[] = {
4374 "XL", /* 0xb3 */
4375 "EC Ultra", /* 0xb4 */
4376 "Extreme", /* 0xb5 */
4377 "EC", /* 0xb6 */
4378 "FE", /* 0xb7 */
4379 "FE+", /* 0xb8 */
4380 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004381 "UL 2", /* 0xba */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004382 };
4383
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004384 if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004385 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4386 else
4387 snprintf(buf, sz, "(chip %#x)", chipid);
4388 return buf;
4389}
4390
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004391static int __devinit sky2_probe(struct pci_dev *pdev,
4392 const struct pci_device_id *ent)
4393{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004394 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004395 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004396 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004397 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004398 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004399
Stephen Hemminger793b8832005-09-14 16:06:14 -07004400 err = pci_enable_device(pdev);
4401 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004402 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004403 goto err_out;
4404 }
4405
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004406 /* Get configuration information
4407 * Note: only regular PCI config access once to test for HW issues
4408 * other PCI access through shared memory for speed and to
4409 * avoid MMCONFIG problems.
4410 */
4411 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4412 if (err) {
4413 dev_err(&pdev->dev, "PCI read config failed\n");
4414 goto err_out;
4415 }
4416
4417 if (~reg == 0) {
4418 dev_err(&pdev->dev, "PCI configuration read error\n");
4419 goto err_out;
4420 }
4421
Stephen Hemminger793b8832005-09-14 16:06:14 -07004422 err = pci_request_regions(pdev, DRV_NAME);
4423 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004424 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004425 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004426 }
4427
4428 pci_set_master(pdev);
4429
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004430 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004431 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004432 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004433 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004434 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004435 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4436 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004437 goto err_out_free_regions;
4438 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004439 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004440 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004441 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004442 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004443 goto err_out_free_regions;
4444 }
4445 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004446
Stephen Hemminger38345072009-02-03 11:27:30 +00004447
4448#ifdef __BIG_ENDIAN
4449 /* The sk98lin vendor driver uses hardware byte swapping but
4450 * this driver uses software swapping.
4451 */
4452 reg &= ~PCI_REV_DESC;
4453 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4454 if (err) {
4455 dev_err(&pdev->dev, "PCI write config failed\n");
4456 goto err_out_free_regions;
4457 }
4458#endif
4459
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004460 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004461
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004462 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004463 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004464 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004465 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004466 goto err_out_free_regions;
4467 }
4468
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004469 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004470
4471 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4472 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004473 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004474 goto err_out_free_hw;
4475 }
4476
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004477 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004478 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004479 if (!hw->st_le)
4480 goto err_out_iounmap;
4481
Stephen Hemmingere3173832007-02-06 10:45:39 -08004482 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004483 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004484 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004485
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004486 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4487 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004488
Stephen Hemmingere3173832007-02-06 10:45:39 -08004489 sky2_reset(hw);
4490
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004491 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004492 if (!dev) {
4493 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004494 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004495 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004496
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004497 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4498 err = sky2_test_msi(hw);
4499 if (err == -EOPNOTSUPP)
4500 pci_disable_msi(pdev);
4501 else if (err)
4502 goto err_out_free_netdev;
4503 }
4504
Stephen Hemminger793b8832005-09-14 16:06:14 -07004505 err = register_netdev(dev);
4506 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004507 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004508 goto err_out_free_netdev;
4509 }
4510
Stephen Hemminger6de16232007-10-17 13:26:42 -07004511 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4512
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004513 err = request_irq(pdev->irq, sky2_intr,
4514 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004515 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004516 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004517 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004518 goto err_out_unregister;
4519 }
4520 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004521 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004522
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004523 sky2_show_addr(dev);
4524
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004525 if (hw->ports > 1) {
4526 struct net_device *dev1;
4527
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004528 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004529 if (!dev1)
4530 dev_warn(&pdev->dev, "allocation for second device failed\n");
4531 else if ((err = register_netdev(dev1))) {
4532 dev_warn(&pdev->dev,
4533 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004534 hw->dev[1] = NULL;
4535 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004536 } else
4537 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004538 }
4539
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004540 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004541 INIT_WORK(&hw->restart_work, sky2_restart);
4542
Stephen Hemminger793b8832005-09-14 16:06:14 -07004543 pci_set_drvdata(pdev, hw);
4544
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004545 return 0;
4546
Stephen Hemminger793b8832005-09-14 16:06:14 -07004547err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004548 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004549 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004550 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004551err_out_free_netdev:
4552 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004553err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004554 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004555 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004556err_out_iounmap:
4557 iounmap(hw->regs);
4558err_out_free_hw:
4559 kfree(hw);
4560err_out_free_regions:
4561 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004562err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004563 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004564err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004565 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004566 return err;
4567}
4568
4569static void __devexit sky2_remove(struct pci_dev *pdev)
4570{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004571 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004572 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004573
Stephen Hemminger793b8832005-09-14 16:06:14 -07004574 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004575 return;
4576
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004577 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004578 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004579
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004580 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004581 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004582
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004583 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004584
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004585 sky2_power_aux(hw);
4586
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004587 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004588 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004589 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004590
4591 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004592 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004593 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004594 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004595 pci_release_regions(pdev);
4596 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004597
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004598 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004599 free_netdev(hw->dev[i]);
4600
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004601 iounmap(hw->regs);
4602 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004603
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004604 pci_set_drvdata(pdev, NULL);
4605}
4606
4607#ifdef CONFIG_PM
4608static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4609{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004610 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004611 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004612
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004613 if (!hw)
4614 return 0;
4615
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004616 del_timer_sync(&hw->watchdog_timer);
4617 cancel_work_sync(&hw->restart_work);
4618
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004619 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004620 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004621 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004622
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004623 netif_device_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004624 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004625 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004626
4627 if (sky2->wol)
4628 sky2_wol_init(sky2);
4629
4630 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004631 }
4632
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004633 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004634 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004635 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004636
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004637 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004638 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004639 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004640
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004641 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004642}
4643
4644static int sky2_resume(struct pci_dev *pdev)
4645{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004646 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004647 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004648
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004649 if (!hw)
4650 return 0;
4651
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004652 err = pci_set_power_state(pdev, PCI_D0);
4653 if (err)
4654 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004655
4656 err = pci_restore_state(pdev);
4657 if (err)
4658 goto out;
4659
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004660 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004661
4662 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004663 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4664 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4665 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004666 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004667
Stephen Hemmingere3173832007-02-06 10:45:39 -08004668 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004669 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004670 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004671
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004672 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004673 struct net_device *dev = hw->dev[i];
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004674
4675 netif_device_attach(dev);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004676 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004677 err = sky2_up(dev);
4678 if (err) {
4679 printk(KERN_ERR PFX "%s: could not up: %d\n",
4680 dev->name, err);
Ben Hutchings68c28892008-05-31 16:52:52 +01004681 rtnl_lock();
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004682 dev_close(dev);
Ben Hutchings68c28892008-05-31 16:52:52 +01004683 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004684 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004685 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004686 }
4687 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004688
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004689 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004690out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004691 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004692 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004693 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004694}
4695#endif
4696
Stephen Hemmingere3173832007-02-06 10:45:39 -08004697static void sky2_shutdown(struct pci_dev *pdev)
4698{
4699 struct sky2_hw *hw = pci_get_drvdata(pdev);
4700 int i, wol = 0;
4701
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004702 if (!hw)
4703 return;
4704
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004705 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004706
4707 for (i = 0; i < hw->ports; i++) {
4708 struct net_device *dev = hw->dev[i];
4709 struct sky2_port *sky2 = netdev_priv(dev);
4710
4711 if (sky2->wol) {
4712 wol = 1;
4713 sky2_wol_init(sky2);
4714 }
4715 }
4716
4717 if (wol)
4718 sky2_power_aux(hw);
4719
4720 pci_enable_wake(pdev, PCI_D3hot, wol);
4721 pci_enable_wake(pdev, PCI_D3cold, wol);
4722
4723 pci_disable_device(pdev);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004724 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004725}
4726
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004727static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004728 .name = DRV_NAME,
4729 .id_table = sky2_id_table,
4730 .probe = sky2_probe,
4731 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004732#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004733 .suspend = sky2_suspend,
4734 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004735#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004736 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004737};
4738
4739static int __init sky2_init_module(void)
4740{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004741 pr_info(PFX "driver version " DRV_VERSION "\n");
4742
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004743 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004744 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004745}
4746
4747static void __exit sky2_cleanup_module(void)
4748{
4749 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004750 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004751}
4752
4753module_init(sky2_init_module);
4754module_exit(sky2_cleanup_module);
4755
4756MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004757MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004758MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004759MODULE_VERSION(DRV_VERSION);