blob: 6953f88bf04d4175d3fb804ef02b94de3ddac7d4 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 /* given values */
50 int n;
51 int m1, m2;
52 int p1, p2;
53 /* derived values */
54 int dot;
55 int vco;
56 int m;
57 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_clock_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080062} intel_range_t;
63
64typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040065 int dot_limit;
66 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080067} intel_p2_t;
68
69#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080070typedef struct intel_limit intel_limit_t;
71struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040072 intel_range_t dot, vco, n, m, m1, m2, p, p1;
73 intel_p2_t p2;
Ville Syrjäläf4808ab2013-02-28 19:19:44 +020074 /**
75 * find_pll() - Find the best values for the PLL
76 * @limit: limits for the PLL
77 * @crtc: current CRTC
78 * @target: target frequency in kHz
79 * @refclk: reference clock frequency in kHz
80 * @match_clock: if provided, @best_clock P divider must
81 * match the P divider from @match_clock
82 * used for LVDS downclocking
83 * @best_clock: best PLL values found
84 *
85 * Returns true on success, false on failure.
86 */
87 bool (*find_pll)(const intel_limit_t *limit,
88 struct drm_crtc *crtc,
89 int target, int refclk,
90 intel_clock_t *match_clock,
91 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080092};
Jesse Barnes79e53942008-11-07 14:24:08 -080093
Jesse Barnes2377b742010-07-07 14:06:43 -070094/* FDI */
95#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
96
Daniel Vetterd2acd212012-10-20 20:57:43 +020097int
98intel_pch_rawclk(struct drm_device *dev)
99{
100 struct drm_i915_private *dev_priv = dev->dev_private;
101
102 WARN_ON(!HAS_PCH_SPLIT(dev));
103
104 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
105}
106
Ma Lingd4906092009-03-18 20:13:27 +0800107static bool
108intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800109 int target, int refclk, intel_clock_t *match_clock,
110 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +0800111static bool
112intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800113 int target, int refclk, intel_clock_t *match_clock,
114 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800115
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116static bool
117intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800118 int target, int refclk, intel_clock_t *match_clock,
119 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800120static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500121intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800122 int target, int refclk, intel_clock_t *match_clock,
123 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700124
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700125static bool
126intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
127 int target, int refclk, intel_clock_t *match_clock,
128 intel_clock_t *best_clock);
129
Chris Wilson021357a2010-09-07 20:54:59 +0100130static inline u32 /* units of 100MHz */
131intel_fdi_link_freq(struct drm_device *dev)
132{
Chris Wilson8b99e682010-10-13 09:59:17 +0100133 if (IS_GEN5(dev)) {
134 struct drm_i915_private *dev_priv = dev->dev_private;
135 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
136 } else
137 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100138}
139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 25000, .max = 350000 },
142 .vco = { .min = 930000, .max = 1400000 },
143 .n = { .min = 3, .max = 16 },
144 .m = { .min = 96, .max = 140 },
145 .m1 = { .min = 18, .max = 26 },
146 .m2 = { .min = 6, .max = 16 },
147 .p = { .min = 4, .max = 128 },
148 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 165000,
150 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
153
154static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 25000, .max = 350000 },
156 .vco = { .min = 930000, .max = 1400000 },
157 .n = { .min = 3, .max = 16 },
158 .m = { .min = 96, .max = 140 },
159 .m1 = { .min = 18, .max = 26 },
160 .m2 = { .min = 6, .max = 16 },
161 .p = { .min = 4, .max = 128 },
162 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 165000,
164 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
Eric Anholt273e27c2011-03-30 13:01:10 -0700167
Keith Packarde4b36692009-06-05 19:22:17 -0700168static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .dot = { .min = 20000, .max = 400000 },
170 .vco = { .min = 1400000, .max = 2800000 },
171 .n = { .min = 1, .max = 6 },
172 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100173 .m1 = { .min = 8, .max = 18 },
174 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .p = { .min = 5, .max = 80 },
176 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .p2 = { .dot_limit = 200000,
178 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800179 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 .dot = { .min = 20000, .max = 400000 },
184 .vco = { .min = 1400000, .max = 2800000 },
185 .n = { .min = 1, .max = 6 },
186 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100187 .m1 = { .min = 8, .max = 18 },
188 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .p = { .min = 7, .max = 98 },
190 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700191 .p2 = { .dot_limit = 112000,
192 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800193 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Eric Anholt273e27c2011-03-30 13:01:10 -0700196
Keith Packarde4b36692009-06-05 19:22:17 -0700197static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700198 .dot = { .min = 25000, .max = 270000 },
199 .vco = { .min = 1750000, .max = 3500000},
200 .n = { .min = 1, .max = 4 },
201 .m = { .min = 104, .max = 138 },
202 .m1 = { .min = 17, .max = 23 },
203 .m2 = { .min = 5, .max = 11 },
204 .p = { .min = 10, .max = 30 },
205 .p1 = { .min = 1, .max = 3},
206 .p2 = { .dot_limit = 270000,
207 .p2_slow = 10,
208 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800209 },
Ma Lingd4906092009-03-18 20:13:27 +0800210 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
213static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 22000, .max = 400000 },
215 .vco = { .min = 1750000, .max = 3500000},
216 .n = { .min = 1, .max = 4 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 16, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 5, .max = 80 },
221 .p1 = { .min = 1, .max = 8},
222 .p2 = { .dot_limit = 165000,
223 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800224 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700225};
226
227static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700228 .dot = { .min = 20000, .max = 115000 },
229 .vco = { .min = 1750000, .max = 3500000 },
230 .n = { .min = 1, .max = 3 },
231 .m = { .min = 104, .max = 138 },
232 .m1 = { .min = 17, .max = 23 },
233 .m2 = { .min = 5, .max = 11 },
234 .p = { .min = 28, .max = 112 },
235 .p1 = { .min = 2, .max = 8 },
236 .p2 = { .dot_limit = 0,
237 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800238 },
Ma Lingd4906092009-03-18 20:13:27 +0800239 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 80000, .max = 224000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 14, .max = 42 },
250 .p1 = { .min = 2, .max = 6 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Ma Lingd4906092009-03-18 20:13:27 +0800254 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
257static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .dot = { .min = 161670, .max = 227000 },
259 .vco = { .min = 1750000, .max = 3500000},
260 .n = { .min = 1, .max = 2 },
261 .m = { .min = 97, .max = 108 },
262 .m1 = { .min = 0x10, .max = 0x12 },
263 .m2 = { .min = 0x05, .max = 0x06 },
264 .p = { .min = 10, .max = 20 },
265 .p1 = { .min = 1, .max = 2},
266 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700269};
270
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .dot = { .min = 20000, .max = 400000},
273 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .n = { .min = 3, .max = 6 },
276 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 5, .max = 80 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 200000,
283 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800284 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500287static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1700000, .max = 3500000 },
290 .n = { .min = 3, .max = 6 },
291 .m = { .min = 2, .max = 256 },
292 .m1 = { .min = 0, .max = 0 },
293 .m2 = { .min = 0, .max = 254 },
294 .p = { .min = 7, .max = 112 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800298 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301/* Ironlake / Sandybridge
302 *
303 * We calculate clock using (register_value + 2) for N/M1/M2, so here
304 * the range value for them is (actual_value - 2).
305 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800306static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 5 },
310 .m = { .min = 79, .max = 127 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 5, .max = 80 },
314 .p1 = { .min = 1, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800317 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700318};
319
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800320static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 118 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 28, .max = 112 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331 .find_pll = intel_g4x_find_best_PLL,
332};
333
334static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 79, .max = 127 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 14, .max = 56 },
342 .p1 = { .min = 2, .max = 8 },
343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800345 .find_pll = intel_g4x_find_best_PLL,
346};
347
Eric Anholt273e27c2011-03-30 13:01:10 -0700348/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800349static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000 },
352 .n = { .min = 1, .max = 2 },
353 .m = { .min = 79, .max = 126 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400357 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .p2 = { .dot_limit = 225000,
359 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800360 .find_pll = intel_g4x_find_best_PLL,
361};
362
363static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .dot = { .min = 25000, .max = 350000 },
365 .vco = { .min = 1760000, .max = 3510000 },
366 .n = { .min = 1, .max = 3 },
367 .m = { .min = 79, .max = 126 },
368 .m1 = { .min = 12, .max = 22 },
369 .m2 = { .min = 5, .max = 9 },
370 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400371 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .p2 = { .dot_limit = 225000,
373 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800374 .find_pll = intel_g4x_find_best_PLL,
375};
376
377static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400378 .dot = { .min = 25000, .max = 350000 },
379 .vco = { .min = 1760000, .max = 3510000},
380 .n = { .min = 1, .max = 2 },
381 .m = { .min = 81, .max = 90 },
382 .m1 = { .min = 12, .max = 22 },
383 .m2 = { .min = 5, .max = 9 },
384 .p = { .min = 10, .max = 20 },
385 .p1 = { .min = 1, .max = 2},
386 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700387 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400388 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800389};
390
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700391static const intel_limit_t intel_limits_vlv_dac = {
392 .dot = { .min = 25000, .max = 270000 },
393 .vco = { .min = 4000000, .max = 6000000 },
394 .n = { .min = 1, .max = 7 },
395 .m = { .min = 22, .max = 450 }, /* guess */
396 .m1 = { .min = 2, .max = 3 },
397 .m2 = { .min = 11, .max = 156 },
398 .p = { .min = 10, .max = 30 },
399 .p1 = { .min = 2, .max = 3 },
400 .p2 = { .dot_limit = 270000,
401 .p2_slow = 2, .p2_fast = 20 },
402 .find_pll = intel_vlv_find_best_pll,
403};
404
405static const intel_limit_t intel_limits_vlv_hdmi = {
406 .dot = { .min = 20000, .max = 165000 },
Vijay Purushothaman17dc9252012-09-27 19:13:09 +0530407 .vco = { .min = 4000000, .max = 5994000},
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 .n = { .min = 1, .max = 7 },
409 .m = { .min = 60, .max = 300 }, /* guess */
410 .m1 = { .min = 2, .max = 3 },
411 .m2 = { .min = 11, .max = 156 },
412 .p = { .min = 10, .max = 30 },
413 .p1 = { .min = 2, .max = 3 },
414 .p2 = { .dot_limit = 270000,
415 .p2_slow = 2, .p2_fast = 20 },
416 .find_pll = intel_vlv_find_best_pll,
417};
418
419static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530420 .dot = { .min = 25000, .max = 270000 },
421 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700422 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530423 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700424 .m1 = { .min = 2, .max = 3 },
425 .m2 = { .min = 11, .max = 156 },
426 .p = { .min = 10, .max = 30 },
427 .p1 = { .min = 2, .max = 3 },
428 .p2 = { .dot_limit = 270000,
429 .p2_slow = 2, .p2_fast = 20 },
430 .find_pll = intel_vlv_find_best_pll,
431};
432
Jesse Barnes57f350b2012-03-28 13:39:25 -0700433u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
434{
Daniel Vetter09153002012-12-12 14:06:44 +0100435 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnes57f350b2012-03-28 13:39:25 -0700436
Jesse Barnes57f350b2012-03-28 13:39:25 -0700437 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
438 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100439 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700440 }
441
442 I915_WRITE(DPIO_REG, reg);
443 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
444 DPIO_BYTE);
445 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
446 DRM_ERROR("DPIO read wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100447 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700448 }
Jesse Barnes57f350b2012-03-28 13:39:25 -0700449
Daniel Vetter09153002012-12-12 14:06:44 +0100450 return I915_READ(DPIO_DATA);
Jesse Barnes57f350b2012-03-28 13:39:25 -0700451}
452
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700453static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
454 u32 val)
455{
Daniel Vetter09153002012-12-12 14:06:44 +0100456 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700457
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700458 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
459 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100460 return;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700461 }
462
463 I915_WRITE(DPIO_DATA, val);
464 I915_WRITE(DPIO_REG, reg);
465 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
466 DPIO_BYTE);
467 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
468 DRM_ERROR("DPIO write wait timed out\n");
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700469}
470
Jesse Barnes57f350b2012-03-28 13:39:25 -0700471static void vlv_init_dpio(struct drm_device *dev)
472{
473 struct drm_i915_private *dev_priv = dev->dev_private;
474
475 /* Reset the DPIO config */
476 I915_WRITE(DPIO_CTL, 0);
477 POSTING_READ(DPIO_CTL);
478 I915_WRITE(DPIO_CTL, 1);
479 POSTING_READ(DPIO_CTL);
480}
481
Chris Wilson1b894b52010-12-14 20:04:54 +0000482static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
483 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800484{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800485 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800486 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800487
488 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100489 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000490 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800491 limit = &intel_limits_ironlake_dual_lvds_100m;
492 else
493 limit = &intel_limits_ironlake_dual_lvds;
494 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000495 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800496 limit = &intel_limits_ironlake_single_lvds_100m;
497 else
498 limit = &intel_limits_ironlake_single_lvds;
499 }
500 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Jani Nikula547dc042012-11-02 11:24:03 +0200501 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Zhao Yakui45476682009-12-31 16:06:04 +0800502 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800503 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800504 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800505
506 return limit;
507}
508
Ma Ling044c7c42009-03-18 20:13:23 +0800509static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
510{
511 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800512 const intel_limit_t *limit;
513
514 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700516 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800517 else
Keith Packarde4b36692009-06-05 19:22:17 -0700518 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800519 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
520 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700521 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800522 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700523 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400524 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700525 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800526 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700527 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800528
529 return limit;
530}
531
Chris Wilson1b894b52010-12-14 20:04:54 +0000532static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800533{
534 struct drm_device *dev = crtc->dev;
535 const intel_limit_t *limit;
536
Eric Anholtbad720f2009-10-22 16:11:14 -0700537 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800539 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800540 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500541 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800542 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500543 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800544 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700546 } else if (IS_VALLEYVIEW(dev)) {
547 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
548 limit = &intel_limits_vlv_dac;
549 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
550 limit = &intel_limits_vlv_hdmi;
551 else
552 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100553 } else if (!IS_GEN2(dev)) {
554 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
555 limit = &intel_limits_i9xx_lvds;
556 else
557 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 } else {
559 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700560 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800561 else
Keith Packarde4b36692009-06-05 19:22:17 -0700562 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 }
564 return limit;
565}
566
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500567/* m1 is reserved as 0 in Pineview, n is a ring counter */
568static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Shaohua Li21778322009-02-23 15:19:16 +0800570 clock->m = clock->m2 + 2;
571 clock->p = clock->p1 * clock->p2;
572 clock->vco = refclk * clock->m / clock->n;
573 clock->dot = clock->vco / clock->p;
574}
575
576static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
577{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500578 if (IS_PINEVIEW(dev)) {
579 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800580 return;
581 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800582 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
583 clock->p = clock->p1 * clock->p2;
584 clock->vco = refclk * clock->m / (clock->n + 2);
585 clock->dot = clock->vco / clock->p;
586}
587
Jesse Barnes79e53942008-11-07 14:24:08 -0800588/**
589 * Returns whether any output on the specified pipe is of the specified type
590 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100591bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800592{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100593 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100594 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200596 for_each_encoder_on_crtc(dev, crtc, encoder)
597 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100598 return true;
599
600 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800601}
602
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800603#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800604/**
605 * Returns whether the given set of divisors are valid for a given refclk with
606 * the given connectors.
607 */
608
Chris Wilson1b894b52010-12-14 20:04:54 +0000609static bool intel_PLL_is_valid(struct drm_device *dev,
610 const intel_limit_t *limit,
611 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612{
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400616 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400618 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500621 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400622 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400626 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800627 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400628 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
630 * connector, etc., rather than just a single range.
631 */
632 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400633 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800634
635 return true;
636}
637
Ma Lingd4906092009-03-18 20:13:27 +0800638static bool
639intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800640 int target, int refclk, intel_clock_t *match_clock,
641 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800642
Jesse Barnes79e53942008-11-07 14:24:08 -0800643{
644 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646 int err = target;
647
Daniel Vettera210b022012-11-26 17:22:08 +0100648 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100650 * For LVDS just rely on its current settings for dual-channel.
651 * We haven't figured out how to reliably set up different
652 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100654 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 clock.p2 = limit->p2.p2_fast;
656 else
657 clock.p2 = limit->p2.p2_slow;
658 } else {
659 if (target < limit->p2.dot_limit)
660 clock.p2 = limit->p2.p2_slow;
661 else
662 clock.p2 = limit->p2.p2_fast;
663 }
664
Akshay Joshi0206e352011-08-16 15:34:10 -0400665 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800666
Zhao Yakui42158662009-11-20 11:24:18 +0800667 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
668 clock.m1++) {
669 for (clock.m2 = limit->m2.min;
670 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500671 /* m1 is always 0 in Pineview */
672 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800673 break;
674 for (clock.n = limit->n.min;
675 clock.n <= limit->n.max; clock.n++) {
676 for (clock.p1 = limit->p1.min;
677 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800678 int this_err;
679
Shaohua Li21778322009-02-23 15:19:16 +0800680 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000681 if (!intel_PLL_is_valid(dev, limit,
682 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800684 if (match_clock &&
685 clock.p != match_clock->p)
686 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800687
688 this_err = abs(clock.dot - target);
689 if (this_err < err) {
690 *best_clock = clock;
691 err = this_err;
692 }
693 }
694 }
695 }
696 }
697
698 return (err != target);
699}
700
Ma Lingd4906092009-03-18 20:13:27 +0800701static bool
702intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800703 int target, int refclk, intel_clock_t *match_clock,
704 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800705{
706 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800707 intel_clock_t clock;
708 int max_n;
709 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400710 /* approximately equals target * 0.00585 */
711 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800712 found = false;
713
714 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800715 int lvds_reg;
716
Eric Anholtc619eed2010-01-28 16:45:52 -0800717 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800718 lvds_reg = PCH_LVDS;
719 else
720 lvds_reg = LVDS;
Daniel Vetter1974cad2012-11-26 17:22:09 +0100721 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800722 clock.p2 = limit->p2.p2_fast;
723 else
724 clock.p2 = limit->p2.p2_slow;
725 } else {
726 if (target < limit->p2.dot_limit)
727 clock.p2 = limit->p2.p2_slow;
728 else
729 clock.p2 = limit->p2.p2_fast;
730 }
731
732 memset(best_clock, 0, sizeof(*best_clock));
733 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200734 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800735 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200736 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800737 for (clock.m1 = limit->m1.max;
738 clock.m1 >= limit->m1.min; clock.m1--) {
739 for (clock.m2 = limit->m2.max;
740 clock.m2 >= limit->m2.min; clock.m2--) {
741 for (clock.p1 = limit->p1.max;
742 clock.p1 >= limit->p1.min; clock.p1--) {
743 int this_err;
744
Shaohua Li21778322009-02-23 15:19:16 +0800745 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000746 if (!intel_PLL_is_valid(dev, limit,
747 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800748 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800749 if (match_clock &&
750 clock.p != match_clock->p)
751 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000752
753 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800754 if (this_err < err_most) {
755 *best_clock = clock;
756 err_most = this_err;
757 max_n = clock.n;
758 found = true;
759 }
760 }
761 }
762 }
763 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800764 return found;
765}
Ma Lingd4906092009-03-18 20:13:27 +0800766
Zhenyu Wang2c072452009-06-05 15:38:42 +0800767static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500768intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800771{
772 struct drm_device *dev = crtc->dev;
773 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800774
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800775 if (target < 200000) {
776 clock.n = 1;
777 clock.p1 = 2;
778 clock.p2 = 10;
779 clock.m1 = 12;
780 clock.m2 = 9;
781 } else {
782 clock.n = 2;
783 clock.p1 = 1;
784 clock.p2 = 10;
785 clock.m1 = 14;
786 clock.m2 = 8;
787 }
788 intel_clock(dev, refclk, &clock);
789 memcpy(best_clock, &clock, sizeof(intel_clock_t));
790 return true;
791}
792
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700793/* DisplayPort has only two frequencies, 162MHz and 270MHz */
794static bool
795intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800796 int target, int refclk, intel_clock_t *match_clock,
797 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798{
Chris Wilson5eddb702010-09-11 13:48:45 +0100799 intel_clock_t clock;
800 if (target < 200000) {
801 clock.p1 = 2;
802 clock.p2 = 10;
803 clock.n = 2;
804 clock.m1 = 23;
805 clock.m2 = 8;
806 } else {
807 clock.p1 = 1;
808 clock.p2 = 10;
809 clock.n = 1;
810 clock.m1 = 14;
811 clock.m2 = 2;
812 }
813 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
814 clock.p = (clock.p1 * clock.p2);
815 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
816 clock.vco = 0;
817 memcpy(best_clock, &clock, sizeof(intel_clock_t));
818 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700819}
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700820static bool
821intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
822 int target, int refclk, intel_clock_t *match_clock,
823 intel_clock_t *best_clock)
824{
825 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
826 u32 m, n, fastclk;
827 u32 updrate, minupdate, fracbits, p;
828 unsigned long bestppm, ppm, absppm;
829 int dotclk, flag;
830
Alan Coxaf447bd2012-07-25 13:49:18 +0100831 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700832 dotclk = target * 1000;
833 bestppm = 1000000;
834 ppm = absppm = 0;
835 fastclk = dotclk / (2*100);
836 updrate = 0;
837 minupdate = 19200;
838 fracbits = 1;
839 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
840 bestm1 = bestm2 = bestp1 = bestp2 = 0;
841
842 /* based on hardware requirement, prefer smaller n to precision */
843 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
844 updrate = refclk / n;
845 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
846 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
847 if (p2 > 10)
848 p2 = p2 - 1;
849 p = p1 * p2;
850 /* based on hardware requirement, prefer bigger m1,m2 values */
851 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
852 m2 = (((2*(fastclk * p * n / m1 )) +
853 refclk) / (2*refclk));
854 m = m1 * m2;
855 vco = updrate * m;
856 if (vco >= limit->vco.min && vco < limit->vco.max) {
857 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
858 absppm = (ppm > 0) ? ppm : (-ppm);
859 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
860 bestppm = 0;
861 flag = 1;
862 }
863 if (absppm < bestppm - 10) {
864 bestppm = absppm;
865 flag = 1;
866 }
867 if (flag) {
868 bestn = n;
869 bestm1 = m1;
870 bestm2 = m2;
871 bestp1 = p1;
872 bestp2 = p2;
873 flag = 0;
874 }
875 }
876 }
877 }
878 }
879 }
880 best_clock->n = bestn;
881 best_clock->m1 = bestm1;
882 best_clock->m2 = bestm2;
883 best_clock->p1 = bestp1;
884 best_clock->p2 = bestp2;
885
886 return true;
887}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700888
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200889enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
890 enum pipe pipe)
891{
892 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
894
895 return intel_crtc->cpu_transcoder;
896}
897
Paulo Zanonia928d532012-05-04 17:18:15 -0300898static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
899{
900 struct drm_i915_private *dev_priv = dev->dev_private;
901 u32 frame, frame_reg = PIPEFRAME(pipe);
902
903 frame = I915_READ(frame_reg);
904
905 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
906 DRM_DEBUG_KMS("vblank wait timed out\n");
907}
908
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700909/**
910 * intel_wait_for_vblank - wait for vblank on a given pipe
911 * @dev: drm device
912 * @pipe: pipe to wait for
913 *
914 * Wait for vblank to occur on a given pipe. Needed for various bits of
915 * mode setting code.
916 */
917void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800918{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700919 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800920 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700921
Paulo Zanonia928d532012-05-04 17:18:15 -0300922 if (INTEL_INFO(dev)->gen >= 5) {
923 ironlake_wait_for_vblank(dev, pipe);
924 return;
925 }
926
Chris Wilson300387c2010-09-05 20:25:43 +0100927 /* Clear existing vblank status. Note this will clear any other
928 * sticky status fields as well.
929 *
930 * This races with i915_driver_irq_handler() with the result
931 * that either function could miss a vblank event. Here it is not
932 * fatal, as we will either wait upon the next vblank interrupt or
933 * timeout. Generally speaking intel_wait_for_vblank() is only
934 * called during modeset at which time the GPU should be idle and
935 * should *not* be performing page flips and thus not waiting on
936 * vblanks...
937 * Currently, the result of us stealing a vblank from the irq
938 * handler is that a single frame will be skipped during swapbuffers.
939 */
940 I915_WRITE(pipestat_reg,
941 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
942
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700943 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100944 if (wait_for(I915_READ(pipestat_reg) &
945 PIPE_VBLANK_INTERRUPT_STATUS,
946 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700947 DRM_DEBUG_KMS("vblank wait timed out\n");
948}
949
Keith Packardab7ad7f2010-10-03 00:33:06 -0700950/*
951 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700952 * @dev: drm device
953 * @pipe: pipe to wait for
954 *
955 * After disabling a pipe, we can't wait for vblank in the usual way,
956 * spinning on the vblank interrupt status bit, since we won't actually
957 * see an interrupt when the pipe is disabled.
958 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700959 * On Gen4 and above:
960 * wait for the pipe register state bit to turn off
961 *
962 * Otherwise:
963 * wait for the display line value to settle (it usually
964 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100965 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700966 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100967void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700968{
969 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200970 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
971 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700972
Keith Packardab7ad7f2010-10-03 00:33:06 -0700973 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200974 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975
Keith Packardab7ad7f2010-10-03 00:33:06 -0700976 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100977 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
978 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200979 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700980 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300981 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100982 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700983 unsigned long timeout = jiffies + msecs_to_jiffies(100);
984
Paulo Zanoni837ba002012-05-04 17:18:14 -0300985 if (IS_GEN2(dev))
986 line_mask = DSL_LINEMASK_GEN2;
987 else
988 line_mask = DSL_LINEMASK_GEN3;
989
Keith Packardab7ad7f2010-10-03 00:33:06 -0700990 /* Wait for the display line to settle */
991 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300992 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700993 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300994 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700995 time_after(timeout, jiffies));
996 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200997 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700998 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800999}
1000
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001001/*
1002 * ibx_digital_port_connected - is the specified port connected?
1003 * @dev_priv: i915 private structure
1004 * @port: the port to test
1005 *
1006 * Returns true if @port is connected, false otherwise.
1007 */
1008bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1009 struct intel_digital_port *port)
1010{
1011 u32 bit;
1012
Damien Lespiauc36346e2012-12-13 16:09:03 +00001013 if (HAS_PCH_IBX(dev_priv->dev)) {
1014 switch(port->port) {
1015 case PORT_B:
1016 bit = SDE_PORTB_HOTPLUG;
1017 break;
1018 case PORT_C:
1019 bit = SDE_PORTC_HOTPLUG;
1020 break;
1021 case PORT_D:
1022 bit = SDE_PORTD_HOTPLUG;
1023 break;
1024 default:
1025 return true;
1026 }
1027 } else {
1028 switch(port->port) {
1029 case PORT_B:
1030 bit = SDE_PORTB_HOTPLUG_CPT;
1031 break;
1032 case PORT_C:
1033 bit = SDE_PORTC_HOTPLUG_CPT;
1034 break;
1035 case PORT_D:
1036 bit = SDE_PORTD_HOTPLUG_CPT;
1037 break;
1038 default:
1039 return true;
1040 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001041 }
1042
1043 return I915_READ(SDEISR) & bit;
1044}
1045
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046static const char *state_string(bool enabled)
1047{
1048 return enabled ? "on" : "off";
1049}
1050
1051/* Only for pre-ILK configs */
1052static void assert_pll(struct drm_i915_private *dev_priv,
1053 enum pipe pipe, bool state)
1054{
1055 int reg;
1056 u32 val;
1057 bool cur_state;
1058
1059 reg = DPLL(pipe);
1060 val = I915_READ(reg);
1061 cur_state = !!(val & DPLL_VCO_ENABLE);
1062 WARN(cur_state != state,
1063 "PLL state assertion failure (expected %s, current %s)\n",
1064 state_string(state), state_string(cur_state));
1065}
1066#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1067#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1068
Jesse Barnes040484a2011-01-03 12:14:26 -08001069/* For ILK+ */
1070static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001071 struct intel_pch_pll *pll,
1072 struct intel_crtc *crtc,
1073 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001074{
Jesse Barnes040484a2011-01-03 12:14:26 -08001075 u32 val;
1076 bool cur_state;
1077
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001078 if (HAS_PCH_LPT(dev_priv->dev)) {
1079 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1080 return;
1081 }
1082
Chris Wilson92b27b02012-05-20 18:10:50 +01001083 if (WARN (!pll,
1084 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001085 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001086
Chris Wilson92b27b02012-05-20 18:10:50 +01001087 val = I915_READ(pll->pll_reg);
1088 cur_state = !!(val & DPLL_VCO_ENABLE);
1089 WARN(cur_state != state,
1090 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1091 pll->pll_reg, state_string(state), state_string(cur_state), val);
1092
1093 /* Make sure the selected PLL is correctly attached to the transcoder */
1094 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001095 u32 pch_dpll;
1096
1097 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001098 cur_state = pll->pll_reg == _PCH_DPLL_B;
1099 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1100 "PLL[%d] not attached to this transcoder %d: %08x\n",
1101 cur_state, crtc->pipe, pch_dpll)) {
1102 cur_state = !!(val >> (4*crtc->pipe + 3));
1103 WARN(cur_state != state,
1104 "PLL[%d] not %s on this transcoder %d: %08x\n",
1105 pll->pll_reg == _PCH_DPLL_B,
1106 state_string(state),
1107 crtc->pipe,
1108 val);
1109 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001110 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001111}
Chris Wilson92b27b02012-05-20 18:10:50 +01001112#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1113#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001114
1115static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1116 enum pipe pipe, bool state)
1117{
1118 int reg;
1119 u32 val;
1120 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001121 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1122 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001123
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001124 if (HAS_DDI(dev_priv->dev)) {
1125 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001126 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001127 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001128 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001129 } else {
1130 reg = FDI_TX_CTL(pipe);
1131 val = I915_READ(reg);
1132 cur_state = !!(val & FDI_TX_ENABLE);
1133 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001134 WARN(cur_state != state,
1135 "FDI TX state assertion failure (expected %s, current %s)\n",
1136 state_string(state), state_string(cur_state));
1137}
1138#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1139#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1140
1141static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
1143{
1144 int reg;
1145 u32 val;
1146 bool cur_state;
1147
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
1150 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001151 WARN(cur_state != state,
1152 "FDI RX state assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
1154}
1155#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1156#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1157
1158static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1159 enum pipe pipe)
1160{
1161 int reg;
1162 u32 val;
1163
1164 /* ILK FDI PLL is always enabled */
1165 if (dev_priv->info->gen == 5)
1166 return;
1167
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001168 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001169 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001170 return;
1171
Jesse Barnes040484a2011-01-03 12:14:26 -08001172 reg = FDI_TX_CTL(pipe);
1173 val = I915_READ(reg);
1174 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1175}
1176
1177static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1178 enum pipe pipe)
1179{
1180 int reg;
1181 u32 val;
1182
1183 reg = FDI_RX_CTL(pipe);
1184 val = I915_READ(reg);
1185 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1186}
1187
Jesse Barnesea0760c2011-01-04 15:09:32 -08001188static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1189 enum pipe pipe)
1190{
1191 int pp_reg, lvds_reg;
1192 u32 val;
1193 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001194 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001195
1196 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1197 pp_reg = PCH_PP_CONTROL;
1198 lvds_reg = PCH_LVDS;
1199 } else {
1200 pp_reg = PP_CONTROL;
1201 lvds_reg = LVDS;
1202 }
1203
1204 val = I915_READ(pp_reg);
1205 if (!(val & PANEL_POWER_ON) ||
1206 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1207 locked = false;
1208
1209 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1210 panel_pipe = PIPE_B;
1211
1212 WARN(panel_pipe == pipe && locked,
1213 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001214 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001215}
1216
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001217void assert_pipe(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001219{
1220 int reg;
1221 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001222 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001223 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1224 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001225
Daniel Vetter8e636782012-01-22 01:36:48 +01001226 /* if we need the pipe A quirk it must be always on */
1227 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1228 state = true;
1229
Paulo Zanoni69310162013-01-29 16:35:19 -02001230 if (IS_HASWELL(dev_priv->dev) && cpu_transcoder != TRANSCODER_EDP &&
1231 !(I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_ENABLE)) {
1232 cur_state = false;
1233 } else {
1234 reg = PIPECONF(cpu_transcoder);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & PIPECONF_ENABLE);
1237 }
1238
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001239 WARN(cur_state != state,
1240 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001241 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242}
1243
Chris Wilson931872f2012-01-16 23:01:13 +00001244static void assert_plane(struct drm_i915_private *dev_priv,
1245 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246{
1247 int reg;
1248 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001249 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250
1251 reg = DSPCNTR(plane);
1252 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001253 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1254 WARN(cur_state != state,
1255 "plane %c assertion failure (expected %s, current %s)\n",
1256 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257}
1258
Chris Wilson931872f2012-01-16 23:01:13 +00001259#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1260#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1261
Jesse Barnesb24e7172011-01-04 15:09:30 -08001262static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
1265 int reg, i;
1266 u32 val;
1267 int cur_pipe;
1268
Jesse Barnes19ec1352011-02-02 12:28:02 -08001269 /* Planes are fixed to pipes on ILK+ */
Jesse Barnesda6ecc52013-03-08 10:46:00 -08001270 if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
Adam Jackson28c057942011-10-07 14:38:42 -04001271 reg = DSPCNTR(pipe);
1272 val = I915_READ(reg);
1273 WARN((val & DISPLAY_PLANE_ENABLE),
1274 "plane %c assertion failure, should be disabled but not\n",
1275 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001276 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001277 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001278
Jesse Barnesb24e7172011-01-04 15:09:30 -08001279 /* Need to check both planes against the pipe */
1280 for (i = 0; i < 2; i++) {
1281 reg = DSPCNTR(i);
1282 val = I915_READ(reg);
1283 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1284 DISPPLANE_SEL_PIPE_SHIFT;
1285 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001286 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1287 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001288 }
1289}
1290
Jesse Barnes92f25842011-01-04 15:09:34 -08001291static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1292{
1293 u32 val;
1294 bool enabled;
1295
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001296 if (HAS_PCH_LPT(dev_priv->dev)) {
1297 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1298 return;
1299 }
1300
Jesse Barnes92f25842011-01-04 15:09:34 -08001301 val = I915_READ(PCH_DREF_CONTROL);
1302 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1303 DREF_SUPERSPREAD_SOURCE_MASK));
1304 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1305}
1306
1307static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1308 enum pipe pipe)
1309{
1310 int reg;
1311 u32 val;
1312 bool enabled;
1313
1314 reg = TRANSCONF(pipe);
1315 val = I915_READ(reg);
1316 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001317 WARN(enabled,
1318 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1319 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001320}
1321
Keith Packard4e634382011-08-06 10:39:45 -07001322static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001324{
1325 if ((val & DP_PORT_EN) == 0)
1326 return false;
1327
1328 if (HAS_PCH_CPT(dev_priv->dev)) {
1329 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1330 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1331 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1332 return false;
1333 } else {
1334 if ((val & DP_PIPE_MASK) != (pipe << 30))
1335 return false;
1336 }
1337 return true;
1338}
1339
Keith Packard1519b992011-08-06 10:35:34 -07001340static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, u32 val)
1342{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001343 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001344 return false;
1345
1346 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001347 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001348 return false;
1349 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001350 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001351 return false;
1352 }
1353 return true;
1354}
1355
1356static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1357 enum pipe pipe, u32 val)
1358{
1359 if ((val & LVDS_PORT_EN) == 0)
1360 return false;
1361
1362 if (HAS_PCH_CPT(dev_priv->dev)) {
1363 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1364 return false;
1365 } else {
1366 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1367 return false;
1368 }
1369 return true;
1370}
1371
1372static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1373 enum pipe pipe, u32 val)
1374{
1375 if ((val & ADPA_DAC_ENABLE) == 0)
1376 return false;
1377 if (HAS_PCH_CPT(dev_priv->dev)) {
1378 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1379 return false;
1380 } else {
1381 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1382 return false;
1383 }
1384 return true;
1385}
1386
Jesse Barnes291906f2011-02-02 12:28:03 -08001387static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001388 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001389{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001390 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001391 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001392 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001393 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001394
Daniel Vetter75c5da22012-09-10 21:58:29 +02001395 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1396 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001397 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001398}
1399
1400static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1401 enum pipe pipe, int reg)
1402{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001403 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001404 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001405 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001407
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001408 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001409 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001410 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001411}
1412
1413static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe)
1415{
1416 int reg;
1417 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001418
Keith Packardf0575e92011-07-25 22:12:43 -07001419 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1420 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1421 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001422
1423 reg = PCH_ADPA;
1424 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001425 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001426 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001427 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001428
1429 reg = PCH_LVDS;
1430 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001431 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001432 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001433 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001434
Paulo Zanonie2debe92013-02-18 19:00:27 -03001435 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1436 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1437 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001438}
1439
Jesse Barnesb24e7172011-01-04 15:09:30 -08001440/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001441 * intel_enable_pll - enable a PLL
1442 * @dev_priv: i915 private structure
1443 * @pipe: pipe PLL to enable
1444 *
1445 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1446 * make sure the PLL reg is writable first though, since the panel write
1447 * protect mechanism may be enabled.
1448 *
1449 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001450 *
1451 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001452 */
1453static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1454{
1455 int reg;
1456 u32 val;
1457
1458 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001459 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001460
1461 /* PLL is protected by panel, make sure we can write it */
1462 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1463 assert_panel_unlocked(dev_priv, pipe);
1464
1465 reg = DPLL(pipe);
1466 val = I915_READ(reg);
1467 val |= DPLL_VCO_ENABLE;
1468
1469 /* We do this three times for luck */
1470 I915_WRITE(reg, val);
1471 POSTING_READ(reg);
1472 udelay(150); /* wait for warmup */
1473 I915_WRITE(reg, val);
1474 POSTING_READ(reg);
1475 udelay(150); /* wait for warmup */
1476 I915_WRITE(reg, val);
1477 POSTING_READ(reg);
1478 udelay(150); /* wait for warmup */
1479}
1480
1481/**
1482 * intel_disable_pll - disable a PLL
1483 * @dev_priv: i915 private structure
1484 * @pipe: pipe PLL to disable
1485 *
1486 * Disable the PLL for @pipe, making sure the pipe is off first.
1487 *
1488 * Note! This is for pre-ILK only.
1489 */
1490static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1491{
1492 int reg;
1493 u32 val;
1494
1495 /* Don't disable pipe A or pipe A PLLs if needed */
1496 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1497 return;
1498
1499 /* Make sure the pipe isn't still relying on us */
1500 assert_pipe_disabled(dev_priv, pipe);
1501
1502 reg = DPLL(pipe);
1503 val = I915_READ(reg);
1504 val &= ~DPLL_VCO_ENABLE;
1505 I915_WRITE(reg, val);
1506 POSTING_READ(reg);
1507}
1508
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001509/* SBI access */
1510static void
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001511intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1512 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001513{
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001514 u32 tmp;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001515
Daniel Vetter09153002012-12-12 14:06:44 +01001516 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001517
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001518 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001519 100)) {
1520 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001521 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001522 }
1523
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001524 I915_WRITE(SBI_ADDR, (reg << 16));
1525 I915_WRITE(SBI_DATA, value);
1526
1527 if (destination == SBI_ICLK)
1528 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
1529 else
1530 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
1531 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001532
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001533 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001534 100)) {
1535 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001536 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001537 }
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001538}
1539
1540static u32
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001541intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1542 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001543{
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001544 u32 value = 0;
Daniel Vetter09153002012-12-12 14:06:44 +01001545 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001546
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001547 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001548 100)) {
1549 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001550 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001551 }
1552
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001553 I915_WRITE(SBI_ADDR, (reg << 16));
1554
1555 if (destination == SBI_ICLK)
1556 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
1557 else
1558 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
1559 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001560
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001561 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001562 100)) {
1563 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001564 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001565 }
1566
Daniel Vetter09153002012-12-12 14:06:44 +01001567 return I915_READ(SBI_DATA);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001568}
1569
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001570/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001571 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001572 * @dev_priv: i915 private structure
1573 * @pipe: pipe PLL to enable
1574 *
1575 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1576 * drives the transcoder clock.
1577 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001578static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001579{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001581 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001582 int reg;
1583 u32 val;
1584
Chris Wilson48da64a2012-05-13 20:16:12 +01001585 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001586 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001587 pll = intel_crtc->pch_pll;
1588 if (pll == NULL)
1589 return;
1590
1591 if (WARN_ON(pll->refcount == 0))
1592 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001593
1594 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1595 pll->pll_reg, pll->active, pll->on,
1596 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001597
1598 /* PCH refclock must be enabled first */
1599 assert_pch_refclk_enabled(dev_priv);
1600
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001601 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001602 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001603 return;
1604 }
1605
1606 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1607
1608 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001609 val = I915_READ(reg);
1610 val |= DPLL_VCO_ENABLE;
1611 I915_WRITE(reg, val);
1612 POSTING_READ(reg);
1613 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001614
1615 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001616}
1617
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001618static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001619{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001620 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1621 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001622 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001623 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001624
Jesse Barnes92f25842011-01-04 15:09:34 -08001625 /* PCH only available on ILK+ */
1626 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001627 if (pll == NULL)
1628 return;
1629
Chris Wilson48da64a2012-05-13 20:16:12 +01001630 if (WARN_ON(pll->refcount == 0))
1631 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001632
1633 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1634 pll->pll_reg, pll->active, pll->on,
1635 intel_crtc->base.base.id);
1636
Chris Wilson48da64a2012-05-13 20:16:12 +01001637 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001638 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001639 return;
1640 }
1641
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001642 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001643 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001644 return;
1645 }
1646
1647 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001648
1649 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001650 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001651
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001652 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001653 val = I915_READ(reg);
1654 val &= ~DPLL_VCO_ENABLE;
1655 I915_WRITE(reg, val);
1656 POSTING_READ(reg);
1657 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001658
1659 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001660}
1661
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001662static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1663 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001664{
Daniel Vetter23670b322012-11-01 09:15:30 +01001665 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001666 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001667 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001668
1669 /* PCH only available on ILK+ */
1670 BUG_ON(dev_priv->info->gen < 5);
1671
1672 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001673 assert_pch_pll_enabled(dev_priv,
1674 to_intel_crtc(crtc)->pch_pll,
1675 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001676
1677 /* FDI must be feeding us bits for PCH ports */
1678 assert_fdi_tx_enabled(dev_priv, pipe);
1679 assert_fdi_rx_enabled(dev_priv, pipe);
1680
Daniel Vetter23670b322012-11-01 09:15:30 +01001681 if (HAS_PCH_CPT(dev)) {
1682 /* Workaround: Set the timing override bit before enabling the
1683 * pch transcoder. */
1684 reg = TRANS_CHICKEN2(pipe);
1685 val = I915_READ(reg);
1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1687 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001688 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001689
Jesse Barnes040484a2011-01-03 12:14:26 -08001690 reg = TRANSCONF(pipe);
1691 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001692 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001693
1694 if (HAS_PCH_IBX(dev_priv->dev)) {
1695 /*
1696 * make the BPC in transcoder be consistent with
1697 * that in pipeconf reg.
1698 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001699 val &= ~PIPECONF_BPC_MASK;
1700 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001701 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001702
1703 val &= ~TRANS_INTERLACE_MASK;
1704 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001705 if (HAS_PCH_IBX(dev_priv->dev) &&
1706 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1707 val |= TRANS_LEGACY_INTERLACED_ILK;
1708 else
1709 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001710 else
1711 val |= TRANS_PROGRESSIVE;
1712
Jesse Barnes040484a2011-01-03 12:14:26 -08001713 I915_WRITE(reg, val | TRANS_ENABLE);
1714 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1715 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1716}
1717
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001718static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001719 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001720{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001721 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001722
1723 /* PCH only available on ILK+ */
1724 BUG_ON(dev_priv->info->gen < 5);
1725
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001726 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001727 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001728 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001730 /* Workaround: set timing override bit. */
1731 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001732 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001733 I915_WRITE(_TRANSA_CHICKEN2, val);
1734
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001735 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001736 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001737
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001738 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1739 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001740 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001741 else
1742 val |= TRANS_PROGRESSIVE;
1743
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001744 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001745 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1746 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001747}
1748
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001749static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1750 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001751{
Daniel Vetter23670b322012-11-01 09:15:30 +01001752 struct drm_device *dev = dev_priv->dev;
1753 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001754
1755 /* FDI relies on the transcoder */
1756 assert_fdi_tx_disabled(dev_priv, pipe);
1757 assert_fdi_rx_disabled(dev_priv, pipe);
1758
Jesse Barnes291906f2011-02-02 12:28:03 -08001759 /* Ports must be off as well */
1760 assert_pch_ports_disabled(dev_priv, pipe);
1761
Jesse Barnes040484a2011-01-03 12:14:26 -08001762 reg = TRANSCONF(pipe);
1763 val = I915_READ(reg);
1764 val &= ~TRANS_ENABLE;
1765 I915_WRITE(reg, val);
1766 /* wait for PCH transcoder off, transcoder state */
1767 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001768 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Daniel Vetter23670b322012-11-01 09:15:30 +01001769
1770 if (!HAS_PCH_IBX(dev)) {
1771 /* Workaround: Clear the timing override chicken bit again. */
1772 reg = TRANS_CHICKEN2(pipe);
1773 val = I915_READ(reg);
1774 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1775 I915_WRITE(reg, val);
1776 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001777}
1778
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001779static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781 u32 val;
1782
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001783 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001784 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001785 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001786 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001787 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1788 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001789
1790 /* Workaround: clear timing override bit. */
1791 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001792 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001793 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001794}
1795
1796/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001797 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 * @dev_priv: i915 private structure
1799 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001800 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001801 *
1802 * Enable @pipe, making sure that various hardware specific requirements
1803 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1804 *
1805 * @pipe should be %PIPE_A or %PIPE_B.
1806 *
1807 * Will wait until the pipe is actually running (i.e. first vblank) before
1808 * returning.
1809 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001810static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1811 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001812{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1814 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001815 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001816 int reg;
1817 u32 val;
1818
Paulo Zanoni681e5812012-12-06 11:12:38 -02001819 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001820 pch_transcoder = TRANSCODER_A;
1821 else
1822 pch_transcoder = pipe;
1823
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824 /*
1825 * A pipe without a PLL won't actually be able to drive bits from
1826 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1827 * need the check.
1828 */
1829 if (!HAS_PCH_SPLIT(dev_priv->dev))
1830 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001831 else {
1832 if (pch_port) {
1833 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001834 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001835 assert_fdi_tx_pll_enabled(dev_priv,
1836 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001837 }
1838 /* FIXME: assert CPU port conditions for SNB+ */
1839 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001840
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001841 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001842 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001843 if (val & PIPECONF_ENABLE)
1844 return;
1845
1846 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001847 intel_wait_for_vblank(dev_priv->dev, pipe);
1848}
1849
1850/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001851 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 * @dev_priv: i915 private structure
1853 * @pipe: pipe to disable
1854 *
1855 * Disable @pipe, making sure that various hardware specific requirements
1856 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1857 *
1858 * @pipe should be %PIPE_A or %PIPE_B.
1859 *
1860 * Will wait until the pipe has shut down before returning.
1861 */
1862static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1863 enum pipe pipe)
1864{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001865 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1866 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001867 int reg;
1868 u32 val;
1869
1870 /*
1871 * Make sure planes won't keep trying to pump pixels to us,
1872 * or we might hang the display.
1873 */
1874 assert_planes_disabled(dev_priv, pipe);
1875
1876 /* Don't disable pipe A or pipe A PLLs if needed */
1877 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1878 return;
1879
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001880 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001881 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001882 if ((val & PIPECONF_ENABLE) == 0)
1883 return;
1884
1885 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1887}
1888
Keith Packardd74362c2011-07-28 14:47:14 -07001889/*
1890 * Plane regs are double buffered, going from enabled->disabled needs a
1891 * trigger in order to latch. The display address reg provides this.
1892 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001893void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001894 enum plane plane)
1895{
Damien Lespiau14f86142012-10-29 15:24:49 +00001896 if (dev_priv->info->gen >= 4)
1897 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1898 else
1899 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001900}
1901
Jesse Barnesb24e7172011-01-04 15:09:30 -08001902/**
1903 * intel_enable_plane - enable a display plane on a given pipe
1904 * @dev_priv: i915 private structure
1905 * @plane: plane to enable
1906 * @pipe: pipe being fed
1907 *
1908 * Enable @plane on @pipe, making sure that @pipe is running first.
1909 */
1910static void intel_enable_plane(struct drm_i915_private *dev_priv,
1911 enum plane plane, enum pipe pipe)
1912{
1913 int reg;
1914 u32 val;
1915
1916 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1917 assert_pipe_enabled(dev_priv, pipe);
1918
1919 reg = DSPCNTR(plane);
1920 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001921 if (val & DISPLAY_PLANE_ENABLE)
1922 return;
1923
1924 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001925 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001926 intel_wait_for_vblank(dev_priv->dev, pipe);
1927}
1928
Jesse Barnesb24e7172011-01-04 15:09:30 -08001929/**
1930 * intel_disable_plane - disable a display plane
1931 * @dev_priv: i915 private structure
1932 * @plane: plane to disable
1933 * @pipe: pipe consuming the data
1934 *
1935 * Disable @plane; should be an independent operation.
1936 */
1937static void intel_disable_plane(struct drm_i915_private *dev_priv,
1938 enum plane plane, enum pipe pipe)
1939{
1940 int reg;
1941 u32 val;
1942
1943 reg = DSPCNTR(plane);
1944 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001945 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1946 return;
1947
1948 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949 intel_flush_display_plane(dev_priv, plane);
1950 intel_wait_for_vblank(dev_priv->dev, pipe);
1951}
1952
Chris Wilson127bd2a2010-07-23 23:32:05 +01001953int
Chris Wilson48b956c2010-09-14 12:50:34 +01001954intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001955 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001956 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001957{
Chris Wilsonce453d82011-02-21 14:43:56 +00001958 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001959 u32 alignment;
1960 int ret;
1961
Chris Wilson05394f32010-11-08 19:18:58 +00001962 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001963 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001964 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1965 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001966 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001967 alignment = 4 * 1024;
1968 else
1969 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001970 break;
1971 case I915_TILING_X:
1972 /* pin() will align the object as required by fence */
1973 alignment = 0;
1974 break;
1975 case I915_TILING_Y:
1976 /* FIXME: Is this true? */
1977 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
Chris Wilsonce453d82011-02-21 14:43:56 +00001983 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001984 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001985 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001986 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001987
1988 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1989 * fence, whereas 965+ only requires a fence if using
1990 * framebuffer compression. For simplicity, we always install
1991 * a fence as the cost is not that onerous.
1992 */
Chris Wilson06d98132012-04-17 15:31:24 +01001993 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001994 if (ret)
1995 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001996
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001997 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001998
Chris Wilsonce453d82011-02-21 14:43:56 +00001999 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002000 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002001
2002err_unpin:
2003 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002004err_interruptible:
2005 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002006 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002007}
2008
Chris Wilson1690e1e2011-12-14 13:57:08 +01002009void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2010{
2011 i915_gem_object_unpin_fence(obj);
2012 i915_gem_object_unpin(obj);
2013}
2014
Daniel Vetterc2c75132012-07-05 12:17:30 +02002015/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2016 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002017unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2018 unsigned int tiling_mode,
2019 unsigned int cpp,
2020 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002021{
Chris Wilsonbc752862013-02-21 20:04:31 +00002022 if (tiling_mode != I915_TILING_NONE) {
2023 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002024
Chris Wilsonbc752862013-02-21 20:04:31 +00002025 tile_rows = *y / 8;
2026 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002027
Chris Wilsonbc752862013-02-21 20:04:31 +00002028 tiles = *x / (512/cpp);
2029 *x %= 512/cpp;
2030
2031 return tile_rows * pitch * 8 + tiles * 4096;
2032 } else {
2033 unsigned int offset;
2034
2035 offset = *y * pitch + *x * cpp;
2036 *y = 0;
2037 *x = (offset & 4095) / cpp;
2038 return offset & -4096;
2039 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002040}
2041
Jesse Barnes17638cd2011-06-24 12:19:23 -07002042static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2043 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002044{
2045 struct drm_device *dev = crtc->dev;
2046 struct drm_i915_private *dev_priv = dev->dev_private;
2047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2048 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002049 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002050 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002051 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002052 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002053 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002054
2055 switch (plane) {
2056 case 0:
2057 case 1:
2058 break;
2059 default:
2060 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2061 return -EINVAL;
2062 }
2063
2064 intel_fb = to_intel_framebuffer(fb);
2065 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002066
Chris Wilson5eddb702010-09-11 13:48:45 +01002067 reg = DSPCNTR(plane);
2068 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002069 /* Mask out pixel format bits in case we change it */
2070 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002071 switch (fb->pixel_format) {
2072 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002073 dspcntr |= DISPPLANE_8BPP;
2074 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002075 case DRM_FORMAT_XRGB1555:
2076 case DRM_FORMAT_ARGB1555:
2077 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002078 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002079 case DRM_FORMAT_RGB565:
2080 dspcntr |= DISPPLANE_BGRX565;
2081 break;
2082 case DRM_FORMAT_XRGB8888:
2083 case DRM_FORMAT_ARGB8888:
2084 dspcntr |= DISPPLANE_BGRX888;
2085 break;
2086 case DRM_FORMAT_XBGR8888:
2087 case DRM_FORMAT_ABGR8888:
2088 dspcntr |= DISPPLANE_RGBX888;
2089 break;
2090 case DRM_FORMAT_XRGB2101010:
2091 case DRM_FORMAT_ARGB2101010:
2092 dspcntr |= DISPPLANE_BGRX101010;
2093 break;
2094 case DRM_FORMAT_XBGR2101010:
2095 case DRM_FORMAT_ABGR2101010:
2096 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002097 break;
2098 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002099 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes81255562010-08-02 12:07:50 -07002100 return -EINVAL;
2101 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002102
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002103 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002104 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002105 dspcntr |= DISPPLANE_TILED;
2106 else
2107 dspcntr &= ~DISPPLANE_TILED;
2108 }
2109
Chris Wilson5eddb702010-09-11 13:48:45 +01002110 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002111
Daniel Vettere506a0c2012-07-05 12:17:29 +02002112 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002113
Daniel Vetterc2c75132012-07-05 12:17:30 +02002114 if (INTEL_INFO(dev)->gen >= 4) {
2115 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002116 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2117 fb->bits_per_pixel / 8,
2118 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002119 linear_offset -= intel_crtc->dspaddr_offset;
2120 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002121 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002122 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002123
2124 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2125 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002126 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002127 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002128 I915_MODIFY_DISPBASE(DSPSURF(plane),
2129 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002130 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002131 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002132 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002133 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002134 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002135
Jesse Barnes17638cd2011-06-24 12:19:23 -07002136 return 0;
2137}
2138
2139static int ironlake_update_plane(struct drm_crtc *crtc,
2140 struct drm_framebuffer *fb, int x, int y)
2141{
2142 struct drm_device *dev = crtc->dev;
2143 struct drm_i915_private *dev_priv = dev->dev_private;
2144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2145 struct intel_framebuffer *intel_fb;
2146 struct drm_i915_gem_object *obj;
2147 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002148 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002149 u32 dspcntr;
2150 u32 reg;
2151
2152 switch (plane) {
2153 case 0:
2154 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002155 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002156 break;
2157 default:
2158 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2159 return -EINVAL;
2160 }
2161
2162 intel_fb = to_intel_framebuffer(fb);
2163 obj = intel_fb->obj;
2164
2165 reg = DSPCNTR(plane);
2166 dspcntr = I915_READ(reg);
2167 /* Mask out pixel format bits in case we change it */
2168 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002169 switch (fb->pixel_format) {
2170 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002171 dspcntr |= DISPPLANE_8BPP;
2172 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002173 case DRM_FORMAT_RGB565:
2174 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002175 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002176 case DRM_FORMAT_XRGB8888:
2177 case DRM_FORMAT_ARGB8888:
2178 dspcntr |= DISPPLANE_BGRX888;
2179 break;
2180 case DRM_FORMAT_XBGR8888:
2181 case DRM_FORMAT_ABGR8888:
2182 dspcntr |= DISPPLANE_RGBX888;
2183 break;
2184 case DRM_FORMAT_XRGB2101010:
2185 case DRM_FORMAT_ARGB2101010:
2186 dspcntr |= DISPPLANE_BGRX101010;
2187 break;
2188 case DRM_FORMAT_XBGR2101010:
2189 case DRM_FORMAT_ABGR2101010:
2190 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002191 break;
2192 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002193 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002194 return -EINVAL;
2195 }
2196
2197 if (obj->tiling_mode != I915_TILING_NONE)
2198 dspcntr |= DISPPLANE_TILED;
2199 else
2200 dspcntr &= ~DISPPLANE_TILED;
2201
2202 /* must disable */
2203 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2204
2205 I915_WRITE(reg, dspcntr);
2206
Daniel Vettere506a0c2012-07-05 12:17:29 +02002207 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002208 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002209 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2210 fb->bits_per_pixel / 8,
2211 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002212 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002213
Daniel Vettere506a0c2012-07-05 12:17:29 +02002214 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2215 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002216 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002217 I915_MODIFY_DISPBASE(DSPSURF(plane),
2218 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002219 if (IS_HASWELL(dev)) {
2220 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2221 } else {
2222 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2223 I915_WRITE(DSPLINOFF(plane), linear_offset);
2224 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002225 POSTING_READ(reg);
2226
2227 return 0;
2228}
2229
2230/* Assume fb object is pinned & idle & fenced and just update base pointers */
2231static int
2232intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2233 int x, int y, enum mode_set_atomic state)
2234{
2235 struct drm_device *dev = crtc->dev;
2236 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002237
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002238 if (dev_priv->display.disable_fbc)
2239 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002240 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002241
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002242 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002243}
2244
Ville Syrjälä96a02912013-02-18 19:08:49 +02002245void intel_display_handle_reset(struct drm_device *dev)
2246{
2247 struct drm_i915_private *dev_priv = dev->dev_private;
2248 struct drm_crtc *crtc;
2249
2250 /*
2251 * Flips in the rings have been nuked by the reset,
2252 * so complete all pending flips so that user space
2253 * will get its events and not get stuck.
2254 *
2255 * Also update the base address of all primary
2256 * planes to the the last fb to make sure we're
2257 * showing the correct fb after a reset.
2258 *
2259 * Need to make two loops over the crtcs so that we
2260 * don't try to grab a crtc mutex before the
2261 * pending_flip_queue really got woken up.
2262 */
2263
2264 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2265 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2266 enum plane plane = intel_crtc->plane;
2267
2268 intel_prepare_page_flip(dev, plane);
2269 intel_finish_page_flip_plane(dev, plane);
2270 }
2271
2272 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2274
2275 mutex_lock(&crtc->mutex);
2276 if (intel_crtc->active)
2277 dev_priv->display.update_plane(crtc, crtc->fb,
2278 crtc->x, crtc->y);
2279 mutex_unlock(&crtc->mutex);
2280 }
2281}
2282
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002283static int
Chris Wilson14667a42012-04-03 17:58:35 +01002284intel_finish_fb(struct drm_framebuffer *old_fb)
2285{
2286 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2287 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2288 bool was_interruptible = dev_priv->mm.interruptible;
2289 int ret;
2290
Chris Wilson14667a42012-04-03 17:58:35 +01002291 /* Big Hammer, we also need to ensure that any pending
2292 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2293 * current scanout is retired before unpinning the old
2294 * framebuffer.
2295 *
2296 * This should only fail upon a hung GPU, in which case we
2297 * can safely continue.
2298 */
2299 dev_priv->mm.interruptible = false;
2300 ret = i915_gem_object_finish_gpu(obj);
2301 dev_priv->mm.interruptible = was_interruptible;
2302
2303 return ret;
2304}
2305
Ville Syrjälä198598d2012-10-31 17:50:24 +02002306static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2307{
2308 struct drm_device *dev = crtc->dev;
2309 struct drm_i915_master_private *master_priv;
2310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2311
2312 if (!dev->primary->master)
2313 return;
2314
2315 master_priv = dev->primary->master->driver_priv;
2316 if (!master_priv->sarea_priv)
2317 return;
2318
2319 switch (intel_crtc->pipe) {
2320 case 0:
2321 master_priv->sarea_priv->pipeA_x = x;
2322 master_priv->sarea_priv->pipeA_y = y;
2323 break;
2324 case 1:
2325 master_priv->sarea_priv->pipeB_x = x;
2326 master_priv->sarea_priv->pipeB_y = y;
2327 break;
2328 default:
2329 break;
2330 }
2331}
2332
Chris Wilson14667a42012-04-03 17:58:35 +01002333static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002334intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002335 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002336{
2337 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002338 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002340 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002341 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002342
2343 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002344 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002345 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002346 return 0;
2347 }
2348
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002349 if(intel_crtc->plane > dev_priv->num_pipe) {
2350 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2351 intel_crtc->plane,
2352 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002353 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002354 }
2355
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002356 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002357 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002358 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002359 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002360 if (ret != 0) {
2361 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002362 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002363 return ret;
2364 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002365
Daniel Vetter94352cf2012-07-05 22:51:56 +02002366 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002367 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002368 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002369 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002370 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002371 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002372 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002373
Daniel Vetter94352cf2012-07-05 22:51:56 +02002374 old_fb = crtc->fb;
2375 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002376 crtc->x = x;
2377 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002378
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002379 if (old_fb) {
2380 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002381 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002382 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002383
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002384 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002385 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002386
Ville Syrjälä198598d2012-10-31 17:50:24 +02002387 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002388
2389 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002390}
2391
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002392static void intel_fdi_normal_train(struct drm_crtc *crtc)
2393{
2394 struct drm_device *dev = crtc->dev;
2395 struct drm_i915_private *dev_priv = dev->dev_private;
2396 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2397 int pipe = intel_crtc->pipe;
2398 u32 reg, temp;
2399
2400 /* enable normal train */
2401 reg = FDI_TX_CTL(pipe);
2402 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002403 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002404 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2405 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002406 } else {
2407 temp &= ~FDI_LINK_TRAIN_NONE;
2408 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002409 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002410 I915_WRITE(reg, temp);
2411
2412 reg = FDI_RX_CTL(pipe);
2413 temp = I915_READ(reg);
2414 if (HAS_PCH_CPT(dev)) {
2415 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2416 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2417 } else {
2418 temp &= ~FDI_LINK_TRAIN_NONE;
2419 temp |= FDI_LINK_TRAIN_NONE;
2420 }
2421 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2422
2423 /* wait one idle pattern time */
2424 POSTING_READ(reg);
2425 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002426
2427 /* IVB wants error correction enabled */
2428 if (IS_IVYBRIDGE(dev))
2429 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2430 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002431}
2432
Daniel Vetter01a415f2012-10-27 15:58:40 +02002433static void ivb_modeset_global_resources(struct drm_device *dev)
2434{
2435 struct drm_i915_private *dev_priv = dev->dev_private;
2436 struct intel_crtc *pipe_B_crtc =
2437 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2438 struct intel_crtc *pipe_C_crtc =
2439 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2440 uint32_t temp;
2441
2442 /* When everything is off disable fdi C so that we could enable fdi B
2443 * with all lanes. XXX: This misses the case where a pipe is not using
2444 * any pch resources and so doesn't need any fdi lanes. */
2445 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2446 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2447 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2448
2449 temp = I915_READ(SOUTH_CHICKEN1);
2450 temp &= ~FDI_BC_BIFURCATION_SELECT;
2451 DRM_DEBUG_KMS("disabling fdi C rx\n");
2452 I915_WRITE(SOUTH_CHICKEN1, temp);
2453 }
2454}
2455
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002456/* The FDI link training functions for ILK/Ibexpeak. */
2457static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2458{
2459 struct drm_device *dev = crtc->dev;
2460 struct drm_i915_private *dev_priv = dev->dev_private;
2461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2462 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002463 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002464 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002465
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002466 /* FDI needs bits from pipe & plane first */
2467 assert_pipe_enabled(dev_priv, pipe);
2468 assert_plane_enabled(dev_priv, plane);
2469
Adam Jacksone1a44742010-06-25 15:32:14 -04002470 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2471 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002472 reg = FDI_RX_IMR(pipe);
2473 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002474 temp &= ~FDI_RX_SYMBOL_LOCK;
2475 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002476 I915_WRITE(reg, temp);
2477 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002478 udelay(150);
2479
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002480 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002481 reg = FDI_TX_CTL(pipe);
2482 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002483 temp &= ~(7 << 19);
2484 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002485 temp &= ~FDI_LINK_TRAIN_NONE;
2486 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002488
Chris Wilson5eddb702010-09-11 13:48:45 +01002489 reg = FDI_RX_CTL(pipe);
2490 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491 temp &= ~FDI_LINK_TRAIN_NONE;
2492 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002493 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2494
2495 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496 udelay(150);
2497
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002498 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002499 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2500 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2501 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002502
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002504 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002505 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2507
2508 if ((temp & FDI_RX_BIT_LOCK)) {
2509 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002511 break;
2512 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002514 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002515 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516
2517 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002518 reg = FDI_TX_CTL(pipe);
2519 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002520 temp &= ~FDI_LINK_TRAIN_NONE;
2521 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002522 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 reg = FDI_RX_CTL(pipe);
2525 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526 temp &= ~FDI_LINK_TRAIN_NONE;
2527 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 I915_WRITE(reg, temp);
2529
2530 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002531 udelay(150);
2532
Chris Wilson5eddb702010-09-11 13:48:45 +01002533 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002534 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2537
2538 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002539 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540 DRM_DEBUG_KMS("FDI train 2 done.\n");
2541 break;
2542 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002544 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002545 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546
2547 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002548
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002549}
2550
Akshay Joshi0206e352011-08-16 15:34:10 -04002551static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2553 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2554 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2555 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2556};
2557
2558/* The FDI link training functions for SNB/Cougarpoint. */
2559static void gen6_fdi_link_train(struct drm_crtc *crtc)
2560{
2561 struct drm_device *dev = crtc->dev;
2562 struct drm_i915_private *dev_priv = dev->dev_private;
2563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2564 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002565 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002566
Adam Jacksone1a44742010-06-25 15:32:14 -04002567 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2568 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 reg = FDI_RX_IMR(pipe);
2570 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002571 temp &= ~FDI_RX_SYMBOL_LOCK;
2572 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002573 I915_WRITE(reg, temp);
2574
2575 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002576 udelay(150);
2577
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002578 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 reg = FDI_TX_CTL(pipe);
2580 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002581 temp &= ~(7 << 19);
2582 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002583 temp &= ~FDI_LINK_TRAIN_NONE;
2584 temp |= FDI_LINK_TRAIN_PATTERN_1;
2585 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2586 /* SNB-B */
2587 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002588 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002589
Daniel Vetterd74cf322012-10-26 10:58:13 +02002590 I915_WRITE(FDI_RX_MISC(pipe),
2591 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2592
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 reg = FDI_RX_CTL(pipe);
2594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595 if (HAS_PCH_CPT(dev)) {
2596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2597 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2598 } else {
2599 temp &= ~FDI_LINK_TRAIN_NONE;
2600 temp |= FDI_LINK_TRAIN_PATTERN_1;
2601 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2603
2604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605 udelay(150);
2606
Akshay Joshi0206e352011-08-16 15:34:10 -04002607 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 reg = FDI_TX_CTL(pipe);
2609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2611 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(reg, temp);
2613
2614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 udelay(500);
2616
Sean Paulfa37d392012-03-02 12:53:39 -05002617 for (retry = 0; retry < 5; retry++) {
2618 reg = FDI_RX_IIR(pipe);
2619 temp = I915_READ(reg);
2620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2621 if (temp & FDI_RX_BIT_LOCK) {
2622 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2623 DRM_DEBUG_KMS("FDI train 1 done.\n");
2624 break;
2625 }
2626 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 }
Sean Paulfa37d392012-03-02 12:53:39 -05002628 if (retry < 5)
2629 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630 }
2631 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633
2634 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002635 reg = FDI_TX_CTL(pipe);
2636 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002637 temp &= ~FDI_LINK_TRAIN_NONE;
2638 temp |= FDI_LINK_TRAIN_PATTERN_2;
2639 if (IS_GEN6(dev)) {
2640 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2641 /* SNB-B */
2642 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2643 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002644 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645
Chris Wilson5eddb702010-09-11 13:48:45 +01002646 reg = FDI_RX_CTL(pipe);
2647 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002648 if (HAS_PCH_CPT(dev)) {
2649 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2650 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2651 } else {
2652 temp &= ~FDI_LINK_TRAIN_NONE;
2653 temp |= FDI_LINK_TRAIN_PATTERN_2;
2654 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002655 I915_WRITE(reg, temp);
2656
2657 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002658 udelay(150);
2659
Akshay Joshi0206e352011-08-16 15:34:10 -04002660 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002661 reg = FDI_TX_CTL(pipe);
2662 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002663 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2664 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002665 I915_WRITE(reg, temp);
2666
2667 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002668 udelay(500);
2669
Sean Paulfa37d392012-03-02 12:53:39 -05002670 for (retry = 0; retry < 5; retry++) {
2671 reg = FDI_RX_IIR(pipe);
2672 temp = I915_READ(reg);
2673 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2674 if (temp & FDI_RX_SYMBOL_LOCK) {
2675 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2676 DRM_DEBUG_KMS("FDI train 2 done.\n");
2677 break;
2678 }
2679 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680 }
Sean Paulfa37d392012-03-02 12:53:39 -05002681 if (retry < 5)
2682 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002683 }
2684 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002685 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002686
2687 DRM_DEBUG_KMS("FDI train done.\n");
2688}
2689
Jesse Barnes357555c2011-04-28 15:09:55 -07002690/* Manual link training for Ivy Bridge A0 parts */
2691static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2692{
2693 struct drm_device *dev = crtc->dev;
2694 struct drm_i915_private *dev_priv = dev->dev_private;
2695 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2696 int pipe = intel_crtc->pipe;
2697 u32 reg, temp, i;
2698
2699 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2700 for train result */
2701 reg = FDI_RX_IMR(pipe);
2702 temp = I915_READ(reg);
2703 temp &= ~FDI_RX_SYMBOL_LOCK;
2704 temp &= ~FDI_RX_BIT_LOCK;
2705 I915_WRITE(reg, temp);
2706
2707 POSTING_READ(reg);
2708 udelay(150);
2709
Daniel Vetter01a415f2012-10-27 15:58:40 +02002710 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2711 I915_READ(FDI_RX_IIR(pipe)));
2712
Jesse Barnes357555c2011-04-28 15:09:55 -07002713 /* enable CPU FDI TX and PCH FDI RX */
2714 reg = FDI_TX_CTL(pipe);
2715 temp = I915_READ(reg);
2716 temp &= ~(7 << 19);
2717 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2718 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2719 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2720 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2721 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002722 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002723 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2724
Daniel Vetterd74cf322012-10-26 10:58:13 +02002725 I915_WRITE(FDI_RX_MISC(pipe),
2726 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2727
Jesse Barnes357555c2011-04-28 15:09:55 -07002728 reg = FDI_RX_CTL(pipe);
2729 temp = I915_READ(reg);
2730 temp &= ~FDI_LINK_TRAIN_AUTO;
2731 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2732 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002733 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002734 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2735
2736 POSTING_READ(reg);
2737 udelay(150);
2738
Akshay Joshi0206e352011-08-16 15:34:10 -04002739 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002740 reg = FDI_TX_CTL(pipe);
2741 temp = I915_READ(reg);
2742 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2743 temp |= snb_b_fdi_train_param[i];
2744 I915_WRITE(reg, temp);
2745
2746 POSTING_READ(reg);
2747 udelay(500);
2748
2749 reg = FDI_RX_IIR(pipe);
2750 temp = I915_READ(reg);
2751 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2752
2753 if (temp & FDI_RX_BIT_LOCK ||
2754 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2755 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002756 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002757 break;
2758 }
2759 }
2760 if (i == 4)
2761 DRM_ERROR("FDI train 1 fail!\n");
2762
2763 /* Train 2 */
2764 reg = FDI_TX_CTL(pipe);
2765 temp = I915_READ(reg);
2766 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2767 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2768 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2769 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2770 I915_WRITE(reg, temp);
2771
2772 reg = FDI_RX_CTL(pipe);
2773 temp = I915_READ(reg);
2774 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2775 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2776 I915_WRITE(reg, temp);
2777
2778 POSTING_READ(reg);
2779 udelay(150);
2780
Akshay Joshi0206e352011-08-16 15:34:10 -04002781 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002782 reg = FDI_TX_CTL(pipe);
2783 temp = I915_READ(reg);
2784 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2785 temp |= snb_b_fdi_train_param[i];
2786 I915_WRITE(reg, temp);
2787
2788 POSTING_READ(reg);
2789 udelay(500);
2790
2791 reg = FDI_RX_IIR(pipe);
2792 temp = I915_READ(reg);
2793 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2794
2795 if (temp & FDI_RX_SYMBOL_LOCK) {
2796 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002797 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002798 break;
2799 }
2800 }
2801 if (i == 4)
2802 DRM_ERROR("FDI train 2 fail!\n");
2803
2804 DRM_DEBUG_KMS("FDI train done.\n");
2805}
2806
Daniel Vetter88cefb62012-08-12 19:27:14 +02002807static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002808{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002809 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002810 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002811 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002812 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002813
Jesse Barnesc64e3112010-09-10 11:27:03 -07002814
Jesse Barnes0e23b992010-09-10 11:10:00 -07002815 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002816 reg = FDI_RX_CTL(pipe);
2817 temp = I915_READ(reg);
2818 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002819 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002820 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002821 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2822
2823 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002824 udelay(200);
2825
2826 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002827 temp = I915_READ(reg);
2828 I915_WRITE(reg, temp | FDI_PCDCLK);
2829
2830 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002831 udelay(200);
2832
Paulo Zanoni20749732012-11-23 15:30:38 -02002833 /* Enable CPU FDI TX PLL, always on for Ironlake */
2834 reg = FDI_TX_CTL(pipe);
2835 temp = I915_READ(reg);
2836 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2837 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002838
Paulo Zanoni20749732012-11-23 15:30:38 -02002839 POSTING_READ(reg);
2840 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002841 }
2842}
2843
Daniel Vetter88cefb62012-08-12 19:27:14 +02002844static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2845{
2846 struct drm_device *dev = intel_crtc->base.dev;
2847 struct drm_i915_private *dev_priv = dev->dev_private;
2848 int pipe = intel_crtc->pipe;
2849 u32 reg, temp;
2850
2851 /* Switch from PCDclk to Rawclk */
2852 reg = FDI_RX_CTL(pipe);
2853 temp = I915_READ(reg);
2854 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2855
2856 /* Disable CPU FDI TX PLL */
2857 reg = FDI_TX_CTL(pipe);
2858 temp = I915_READ(reg);
2859 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2860
2861 POSTING_READ(reg);
2862 udelay(100);
2863
2864 reg = FDI_RX_CTL(pipe);
2865 temp = I915_READ(reg);
2866 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2867
2868 /* Wait for the clocks to turn off. */
2869 POSTING_READ(reg);
2870 udelay(100);
2871}
2872
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002873static void ironlake_fdi_disable(struct drm_crtc *crtc)
2874{
2875 struct drm_device *dev = crtc->dev;
2876 struct drm_i915_private *dev_priv = dev->dev_private;
2877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2878 int pipe = intel_crtc->pipe;
2879 u32 reg, temp;
2880
2881 /* disable CPU FDI tx and PCH FDI rx */
2882 reg = FDI_TX_CTL(pipe);
2883 temp = I915_READ(reg);
2884 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2885 POSTING_READ(reg);
2886
2887 reg = FDI_RX_CTL(pipe);
2888 temp = I915_READ(reg);
2889 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002890 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002891 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2892
2893 POSTING_READ(reg);
2894 udelay(100);
2895
2896 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002897 if (HAS_PCH_IBX(dev)) {
2898 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002899 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002900
2901 /* still set train pattern 1 */
2902 reg = FDI_TX_CTL(pipe);
2903 temp = I915_READ(reg);
2904 temp &= ~FDI_LINK_TRAIN_NONE;
2905 temp |= FDI_LINK_TRAIN_PATTERN_1;
2906 I915_WRITE(reg, temp);
2907
2908 reg = FDI_RX_CTL(pipe);
2909 temp = I915_READ(reg);
2910 if (HAS_PCH_CPT(dev)) {
2911 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2912 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2913 } else {
2914 temp &= ~FDI_LINK_TRAIN_NONE;
2915 temp |= FDI_LINK_TRAIN_PATTERN_1;
2916 }
2917 /* BPC in FDI rx is consistent with that in PIPECONF */
2918 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002919 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002920 I915_WRITE(reg, temp);
2921
2922 POSTING_READ(reg);
2923 udelay(100);
2924}
2925
Chris Wilson5bb61642012-09-27 21:25:58 +01002926static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2927{
2928 struct drm_device *dev = crtc->dev;
2929 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002931 unsigned long flags;
2932 bool pending;
2933
Ville Syrjälä10d83732013-01-29 18:13:34 +02002934 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2935 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002936 return false;
2937
2938 spin_lock_irqsave(&dev->event_lock, flags);
2939 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2940 spin_unlock_irqrestore(&dev->event_lock, flags);
2941
2942 return pending;
2943}
2944
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002945static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2946{
Chris Wilson0f911282012-04-17 10:05:38 +01002947 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002948 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002949
2950 if (crtc->fb == NULL)
2951 return;
2952
Daniel Vetter2c10d572012-12-20 21:24:07 +01002953 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2954
Chris Wilson5bb61642012-09-27 21:25:58 +01002955 wait_event(dev_priv->pending_flip_queue,
2956 !intel_crtc_has_pending_flip(crtc));
2957
Chris Wilson0f911282012-04-17 10:05:38 +01002958 mutex_lock(&dev->struct_mutex);
2959 intel_finish_fb(crtc->fb);
2960 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002961}
2962
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002963static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08002964{
2965 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002966 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002967
2968 /*
2969 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2970 * must be driven by its own crtc; no sharing is possible.
2971 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002972 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002973 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002974 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002975 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08002976 return false;
2977 continue;
2978 }
2979 }
2980
2981 return true;
2982}
2983
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002984static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
2985{
2986 return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
2987}
2988
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002989/* Program iCLKIP clock to the desired frequency */
2990static void lpt_program_iclkip(struct drm_crtc *crtc)
2991{
2992 struct drm_device *dev = crtc->dev;
2993 struct drm_i915_private *dev_priv = dev->dev_private;
2994 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2995 u32 temp;
2996
Daniel Vetter09153002012-12-12 14:06:44 +01002997 mutex_lock(&dev_priv->dpio_lock);
2998
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002999 /* It is necessary to ungate the pixclk gate prior to programming
3000 * the divisors, and gate it back when it is done.
3001 */
3002 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3003
3004 /* Disable SSCCTL */
3005 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003006 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3007 SBI_SSCCTL_DISABLE,
3008 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003009
3010 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
3011 if (crtc->mode.clock == 20000) {
3012 auxdiv = 1;
3013 divsel = 0x41;
3014 phaseinc = 0x20;
3015 } else {
3016 /* The iCLK virtual clock root frequency is in MHz,
3017 * but the crtc->mode.clock in in KHz. To get the divisors,
3018 * it is necessary to divide one by another, so we
3019 * convert the virtual clock precision to KHz here for higher
3020 * precision.
3021 */
3022 u32 iclk_virtual_root_freq = 172800 * 1000;
3023 u32 iclk_pi_range = 64;
3024 u32 desired_divisor, msb_divisor_value, pi_value;
3025
3026 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
3027 msb_divisor_value = desired_divisor / iclk_pi_range;
3028 pi_value = desired_divisor % iclk_pi_range;
3029
3030 auxdiv = 0;
3031 divsel = msb_divisor_value - 2;
3032 phaseinc = pi_value;
3033 }
3034
3035 /* This should not happen with any sane values */
3036 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3037 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3038 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3039 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3040
3041 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3042 crtc->mode.clock,
3043 auxdiv,
3044 divsel,
3045 phasedir,
3046 phaseinc);
3047
3048 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003049 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003050 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3051 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3052 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3053 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3054 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3055 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003056 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003057
3058 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003059 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003060 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3061 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003062 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003063
3064 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003065 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003066 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003067 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003068
3069 /* Wait for initialization time */
3070 udelay(24);
3071
3072 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003073
3074 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003075}
3076
Jesse Barnesf67a5592011-01-05 10:31:48 -08003077/*
3078 * Enable PCH resources required for PCH ports:
3079 * - PCH PLLs
3080 * - FDI training & RX/TX
3081 * - update transcoder timings
3082 * - DP transcoding bits
3083 * - transcoder
3084 */
3085static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003086{
3087 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003088 struct drm_i915_private *dev_priv = dev->dev_private;
3089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3090 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003091 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003092
Chris Wilsone7e164d2012-05-11 09:21:25 +01003093 assert_transcoder_disabled(dev_priv, pipe);
3094
Daniel Vettercd986ab2012-10-26 10:58:12 +02003095 /* Write the TU size bits before fdi link training, so that error
3096 * detection works. */
3097 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3098 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3099
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003100 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003101 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003102
Daniel Vetter572deb32012-10-27 18:46:14 +02003103 /* XXX: pch pll's can be enabled any time before we enable the PCH
3104 * transcoder, and we actually should do this to not upset any PCH
3105 * transcoder that already use the clock when we share it.
3106 *
3107 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3108 * unconditionally resets the pll - we need that to have the right LVDS
3109 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003110 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003111
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003112 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003113 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003114
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003115 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003116 switch (pipe) {
3117 default:
3118 case 0:
3119 temp |= TRANSA_DPLL_ENABLE;
3120 sel = TRANSA_DPLLB_SEL;
3121 break;
3122 case 1:
3123 temp |= TRANSB_DPLL_ENABLE;
3124 sel = TRANSB_DPLLB_SEL;
3125 break;
3126 case 2:
3127 temp |= TRANSC_DPLL_ENABLE;
3128 sel = TRANSC_DPLLB_SEL;
3129 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003130 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003131 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3132 temp |= sel;
3133 else
3134 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003135 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003136 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003137
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003138 /* set transcoder timing, panel must allow it */
3139 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003140 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3141 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3142 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3143
3144 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3145 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3146 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003147 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003148
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003149 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003150
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003151 /* For PCH DP, enable TRANS_DP_CTL */
3152 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003153 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3154 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003155 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003156 reg = TRANS_DP_CTL(pipe);
3157 temp = I915_READ(reg);
3158 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003159 TRANS_DP_SYNC_MASK |
3160 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003161 temp |= (TRANS_DP_OUTPUT_ENABLE |
3162 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003163 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003164
3165 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003166 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003167 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003168 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003169
3170 switch (intel_trans_dp_port_sel(crtc)) {
3171 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003172 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003173 break;
3174 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003175 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003176 break;
3177 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003178 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003179 break;
3180 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003181 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003182 }
3183
Chris Wilson5eddb702010-09-11 13:48:45 +01003184 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003185 }
3186
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003187 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003188}
3189
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003190static void lpt_pch_enable(struct drm_crtc *crtc)
3191{
3192 struct drm_device *dev = crtc->dev;
3193 struct drm_i915_private *dev_priv = dev->dev_private;
3194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003195 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003196
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003197 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003198
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003199 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003200
Paulo Zanoni0540e482012-10-31 18:12:40 -02003201 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003202 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3203 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3204 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003205
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003206 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3207 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3208 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3209 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003210
Paulo Zanoni937bb612012-10-31 18:12:47 -02003211 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003212}
3213
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003214static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3215{
3216 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3217
3218 if (pll == NULL)
3219 return;
3220
3221 if (pll->refcount == 0) {
3222 WARN(1, "bad PCH PLL refcount\n");
3223 return;
3224 }
3225
3226 --pll->refcount;
3227 intel_crtc->pch_pll = NULL;
3228}
3229
3230static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3231{
3232 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3233 struct intel_pch_pll *pll;
3234 int i;
3235
3236 pll = intel_crtc->pch_pll;
3237 if (pll) {
3238 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3239 intel_crtc->base.base.id, pll->pll_reg);
3240 goto prepare;
3241 }
3242
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003243 if (HAS_PCH_IBX(dev_priv->dev)) {
3244 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3245 i = intel_crtc->pipe;
3246 pll = &dev_priv->pch_plls[i];
3247
3248 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3249 intel_crtc->base.base.id, pll->pll_reg);
3250
3251 goto found;
3252 }
3253
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003254 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3255 pll = &dev_priv->pch_plls[i];
3256
3257 /* Only want to check enabled timings first */
3258 if (pll->refcount == 0)
3259 continue;
3260
3261 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3262 fp == I915_READ(pll->fp0_reg)) {
3263 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3264 intel_crtc->base.base.id,
3265 pll->pll_reg, pll->refcount, pll->active);
3266
3267 goto found;
3268 }
3269 }
3270
3271 /* Ok no matching timings, maybe there's a free one? */
3272 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3273 pll = &dev_priv->pch_plls[i];
3274 if (pll->refcount == 0) {
3275 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3276 intel_crtc->base.base.id, pll->pll_reg);
3277 goto found;
3278 }
3279 }
3280
3281 return NULL;
3282
3283found:
3284 intel_crtc->pch_pll = pll;
3285 pll->refcount++;
3286 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3287prepare: /* separate function? */
3288 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003289
Chris Wilsone04c7352012-05-02 20:43:56 +01003290 /* Wait for the clocks to stabilize before rewriting the regs */
3291 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003292 POSTING_READ(pll->pll_reg);
3293 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003294
3295 I915_WRITE(pll->fp0_reg, fp);
3296 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003297 pll->on = false;
3298 return pll;
3299}
3300
Jesse Barnesd4270e52011-10-11 10:43:02 -07003301void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3302{
3303 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003304 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003305 u32 temp;
3306
3307 temp = I915_READ(dslreg);
3308 udelay(500);
3309 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003310 if (wait_for(I915_READ(dslreg) != temp, 5))
3311 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3312 }
3313}
3314
Jesse Barnesf67a5592011-01-05 10:31:48 -08003315static void ironlake_crtc_enable(struct drm_crtc *crtc)
3316{
3317 struct drm_device *dev = crtc->dev;
3318 struct drm_i915_private *dev_priv = dev->dev_private;
3319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003320 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003321 int pipe = intel_crtc->pipe;
3322 int plane = intel_crtc->plane;
3323 u32 temp;
3324 bool is_pch_port;
3325
Daniel Vetter08a48462012-07-02 11:43:47 +02003326 WARN_ON(!crtc->enabled);
3327
Jesse Barnesf67a5592011-01-05 10:31:48 -08003328 if (intel_crtc->active)
3329 return;
3330
3331 intel_crtc->active = true;
3332 intel_update_watermarks(dev);
3333
3334 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3335 temp = I915_READ(PCH_LVDS);
3336 if ((temp & LVDS_PORT_EN) == 0)
3337 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3338 }
3339
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003340 is_pch_port = ironlake_crtc_driving_pch(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003341
Daniel Vetter46b6f812012-09-06 22:08:33 +02003342 if (is_pch_port) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003343 /* Note: FDI PLL enabling _must_ be done before we enable the
3344 * cpu pipes, hence this is separate from all the other fdi/pch
3345 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003346 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003347 } else {
3348 assert_fdi_tx_disabled(dev_priv, pipe);
3349 assert_fdi_rx_disabled(dev_priv, pipe);
3350 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003351
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003352 for_each_encoder_on_crtc(dev, crtc, encoder)
3353 if (encoder->pre_enable)
3354 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003355
3356 /* Enable panel fitting for LVDS */
3357 if (dev_priv->pch_pf_size &&
Jani Nikula547dc042012-11-02 11:24:03 +02003358 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3359 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnesf67a5592011-01-05 10:31:48 -08003360 /* Force use of hard-coded filter coefficients
3361 * as some pre-programmed values are broken,
3362 * e.g. x201.
3363 */
Paulo Zanoni13888d72012-11-20 13:27:41 -02003364 if (IS_IVYBRIDGE(dev))
3365 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3366 PF_PIPE_SEL_IVB(pipe));
3367 else
3368 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003369 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3370 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003371 }
3372
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003373 /*
3374 * On ILK+ LUT must be loaded before the pipe is running but with
3375 * clocks enabled
3376 */
3377 intel_crtc_load_lut(crtc);
3378
Jesse Barnesf67a5592011-01-05 10:31:48 -08003379 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3380 intel_enable_plane(dev_priv, plane, pipe);
3381
3382 if (is_pch_port)
3383 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003384
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003385 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003386 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003387 mutex_unlock(&dev->struct_mutex);
3388
Chris Wilson6b383a72010-09-13 13:54:26 +01003389 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003390
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003391 for_each_encoder_on_crtc(dev, crtc, encoder)
3392 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003393
3394 if (HAS_PCH_CPT(dev))
3395 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003396
3397 /*
3398 * There seems to be a race in PCH platform hw (at least on some
3399 * outputs) where an enabled pipe still completes any pageflip right
3400 * away (as if the pipe is off) instead of waiting for vblank. As soon
3401 * as the first vblank happend, everything works as expected. Hence just
3402 * wait for one vblank before returning to avoid strange things
3403 * happening.
3404 */
3405 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003406}
3407
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003408static void haswell_crtc_enable(struct drm_crtc *crtc)
3409{
3410 struct drm_device *dev = crtc->dev;
3411 struct drm_i915_private *dev_priv = dev->dev_private;
3412 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3413 struct intel_encoder *encoder;
3414 int pipe = intel_crtc->pipe;
3415 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003416 bool is_pch_port;
3417
3418 WARN_ON(!crtc->enabled);
3419
3420 if (intel_crtc->active)
3421 return;
3422
3423 intel_crtc->active = true;
3424 intel_update_watermarks(dev);
3425
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003426 is_pch_port = haswell_crtc_driving_pch(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003427
Paulo Zanoni83616632012-10-23 18:29:54 -02003428 if (is_pch_port)
Paulo Zanoni04945642012-11-01 21:00:59 -02003429 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003430
3431 for_each_encoder_on_crtc(dev, crtc, encoder)
3432 if (encoder->pre_enable)
3433 encoder->pre_enable(encoder);
3434
Paulo Zanoni1f544382012-10-24 11:32:00 -02003435 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003436
Paulo Zanoni1f544382012-10-24 11:32:00 -02003437 /* Enable panel fitting for eDP */
Jani Nikula547dc042012-11-02 11:24:03 +02003438 if (dev_priv->pch_pf_size &&
3439 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003440 /* Force use of hard-coded filter coefficients
3441 * as some pre-programmed values are broken,
3442 * e.g. x201.
3443 */
Paulo Zanoni54075a72012-11-20 13:27:42 -02003444 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3445 PF_PIPE_SEL_IVB(pipe));
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003446 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3447 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3448 }
3449
3450 /*
3451 * On ILK+ LUT must be loaded before the pipe is running but with
3452 * clocks enabled
3453 */
3454 intel_crtc_load_lut(crtc);
3455
Paulo Zanoni1f544382012-10-24 11:32:00 -02003456 intel_ddi_set_pipe_settings(crtc);
3457 intel_ddi_enable_pipe_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003458
3459 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3460 intel_enable_plane(dev_priv, plane, pipe);
3461
3462 if (is_pch_port)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003463 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003464
3465 mutex_lock(&dev->struct_mutex);
3466 intel_update_fbc(dev);
3467 mutex_unlock(&dev->struct_mutex);
3468
3469 intel_crtc_update_cursor(crtc, true);
3470
3471 for_each_encoder_on_crtc(dev, crtc, encoder)
3472 encoder->enable(encoder);
3473
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003474 /*
3475 * There seems to be a race in PCH platform hw (at least on some
3476 * outputs) where an enabled pipe still completes any pageflip right
3477 * away (as if the pipe is off) instead of waiting for vblank. As soon
3478 * as the first vblank happend, everything works as expected. Hence just
3479 * wait for one vblank before returning to avoid strange things
3480 * happening.
3481 */
3482 intel_wait_for_vblank(dev, intel_crtc->pipe);
3483}
3484
Jesse Barnes6be4a602010-09-10 10:26:01 -07003485static void ironlake_crtc_disable(struct drm_crtc *crtc)
3486{
3487 struct drm_device *dev = crtc->dev;
3488 struct drm_i915_private *dev_priv = dev->dev_private;
3489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003490 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003491 int pipe = intel_crtc->pipe;
3492 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003493 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003494
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003495
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003496 if (!intel_crtc->active)
3497 return;
3498
Daniel Vetterea9d7582012-07-10 10:42:52 +02003499 for_each_encoder_on_crtc(dev, crtc, encoder)
3500 encoder->disable(encoder);
3501
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003502 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003503 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003504 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003505
Jesse Barnesb24e7172011-01-04 15:09:30 -08003506 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003507
Chris Wilson973d04f2011-07-08 12:22:37 +01003508 if (dev_priv->cfb_plane == plane)
3509 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003510
Jesse Barnesb24e7172011-01-04 15:09:30 -08003511 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003512
Jesse Barnes6be4a602010-09-10 10:26:01 -07003513 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003514 I915_WRITE(PF_CTL(pipe), 0);
3515 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003516
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003517 for_each_encoder_on_crtc(dev, crtc, encoder)
3518 if (encoder->post_disable)
3519 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003520
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003522
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003523 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003524
3525 if (HAS_PCH_CPT(dev)) {
3526 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 reg = TRANS_DP_CTL(pipe);
3528 temp = I915_READ(reg);
3529 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003530 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003531 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003532
3533 /* disable DPLL_SEL */
3534 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003535 switch (pipe) {
3536 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003537 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003538 break;
3539 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003540 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003541 break;
3542 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003543 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003544 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003545 break;
3546 default:
3547 BUG(); /* wtf */
3548 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003549 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003550 }
3551
3552 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003553 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003554
Daniel Vetter88cefb62012-08-12 19:27:14 +02003555 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003556
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003557 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003558 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003559
3560 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003561 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003562 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003563}
3564
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003565static void haswell_crtc_disable(struct drm_crtc *crtc)
3566{
3567 struct drm_device *dev = crtc->dev;
3568 struct drm_i915_private *dev_priv = dev->dev_private;
3569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3570 struct intel_encoder *encoder;
3571 int pipe = intel_crtc->pipe;
3572 int plane = intel_crtc->plane;
Paulo Zanoniad80a812012-10-24 16:06:19 -02003573 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni83616632012-10-23 18:29:54 -02003574 bool is_pch_port;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003575
3576 if (!intel_crtc->active)
3577 return;
3578
Paulo Zanoni83616632012-10-23 18:29:54 -02003579 is_pch_port = haswell_crtc_driving_pch(crtc);
3580
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003581 for_each_encoder_on_crtc(dev, crtc, encoder)
3582 encoder->disable(encoder);
3583
3584 intel_crtc_wait_for_pending_flips(crtc);
3585 drm_vblank_off(dev, pipe);
3586 intel_crtc_update_cursor(crtc, false);
3587
3588 intel_disable_plane(dev_priv, plane, pipe);
3589
3590 if (dev_priv->cfb_plane == plane)
3591 intel_disable_fbc(dev);
3592
3593 intel_disable_pipe(dev_priv, pipe);
3594
Paulo Zanoniad80a812012-10-24 16:06:19 -02003595 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003596
3597 /* Disable PF */
3598 I915_WRITE(PF_CTL(pipe), 0);
3599 I915_WRITE(PF_WIN_SZ(pipe), 0);
3600
Paulo Zanoni1f544382012-10-24 11:32:00 -02003601 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003602
3603 for_each_encoder_on_crtc(dev, crtc, encoder)
3604 if (encoder->post_disable)
3605 encoder->post_disable(encoder);
3606
Paulo Zanoni83616632012-10-23 18:29:54 -02003607 if (is_pch_port) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003608 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003609 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003610 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003611
3612 intel_crtc->active = false;
3613 intel_update_watermarks(dev);
3614
3615 mutex_lock(&dev->struct_mutex);
3616 intel_update_fbc(dev);
3617 mutex_unlock(&dev->struct_mutex);
3618}
3619
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003620static void ironlake_crtc_off(struct drm_crtc *crtc)
3621{
3622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3623 intel_put_pch_pll(intel_crtc);
3624}
3625
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003626static void haswell_crtc_off(struct drm_crtc *crtc)
3627{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3629
3630 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3631 * start using it. */
Daniel Vetter1a240d42012-11-29 22:18:51 +01003632 intel_crtc->cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003633
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003634 intel_ddi_put_crtc_pll(crtc);
3635}
3636
Daniel Vetter02e792f2009-09-15 22:57:34 +02003637static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3638{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003639 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003640 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003641 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003642
Chris Wilson23f09ce2010-08-12 13:53:37 +01003643 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003644 dev_priv->mm.interruptible = false;
3645 (void) intel_overlay_switch_off(intel_crtc->overlay);
3646 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003647 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003648 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003649
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003650 /* Let userspace switch the overlay on again. In most cases userspace
3651 * has to recompute where to put it anyway.
3652 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003653}
3654
Egbert Eich61bc95c2013-03-04 09:24:38 -05003655/**
3656 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3657 * cursor plane briefly if not already running after enabling the display
3658 * plane.
3659 * This workaround avoids occasional blank screens when self refresh is
3660 * enabled.
3661 */
3662static void
3663g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3664{
3665 u32 cntl = I915_READ(CURCNTR(pipe));
3666
3667 if ((cntl & CURSOR_MODE) == 0) {
3668 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3669
3670 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3671 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3672 intel_wait_for_vblank(dev_priv->dev, pipe);
3673 I915_WRITE(CURCNTR(pipe), cntl);
3674 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3675 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3676 }
3677}
3678
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003679static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003680{
3681 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003682 struct drm_i915_private *dev_priv = dev->dev_private;
3683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003684 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003685 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003686 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003687
Daniel Vetter08a48462012-07-02 11:43:47 +02003688 WARN_ON(!crtc->enabled);
3689
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003690 if (intel_crtc->active)
3691 return;
3692
3693 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003694 intel_update_watermarks(dev);
3695
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003696 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003697
3698 for_each_encoder_on_crtc(dev, crtc, encoder)
3699 if (encoder->pre_enable)
3700 encoder->pre_enable(encoder);
3701
Jesse Barnes040484a2011-01-03 12:14:26 -08003702 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003703 intel_enable_plane(dev_priv, plane, pipe);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003704 if (IS_G4X(dev))
3705 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003706
3707 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003708 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003709
3710 /* Give the overlay scaler a chance to enable if it's on this pipe */
3711 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003712 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003713
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003714 for_each_encoder_on_crtc(dev, crtc, encoder)
3715 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003716}
3717
3718static void i9xx_crtc_disable(struct drm_crtc *crtc)
3719{
3720 struct drm_device *dev = crtc->dev;
3721 struct drm_i915_private *dev_priv = dev->dev_private;
3722 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003723 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003724 int pipe = intel_crtc->pipe;
3725 int plane = intel_crtc->plane;
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003726 u32 pctl;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003727
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003728
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003729 if (!intel_crtc->active)
3730 return;
3731
Daniel Vetterea9d7582012-07-10 10:42:52 +02003732 for_each_encoder_on_crtc(dev, crtc, encoder)
3733 encoder->disable(encoder);
3734
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003735 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003736 intel_crtc_wait_for_pending_flips(crtc);
3737 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003738 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003739 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003740
Chris Wilson973d04f2011-07-08 12:22:37 +01003741 if (dev_priv->cfb_plane == plane)
3742 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003743
Jesse Barnesb24e7172011-01-04 15:09:30 -08003744 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003745 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003746
3747 /* Disable pannel fitter if it is on this pipe. */
3748 pctl = I915_READ(PFIT_CONTROL);
3749 if ((pctl & PFIT_ENABLE) &&
3750 ((pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT) == pipe)
3751 I915_WRITE(PFIT_CONTROL, 0);
3752
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003753 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003754
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003755 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003756 intel_update_fbc(dev);
3757 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003758}
3759
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003760static void i9xx_crtc_off(struct drm_crtc *crtc)
3761{
3762}
3763
Daniel Vetter976f8a22012-07-08 22:34:21 +02003764static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3765 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003766{
3767 struct drm_device *dev = crtc->dev;
3768 struct drm_i915_master_private *master_priv;
3769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3770 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003771
3772 if (!dev->primary->master)
3773 return;
3774
3775 master_priv = dev->primary->master->driver_priv;
3776 if (!master_priv->sarea_priv)
3777 return;
3778
Jesse Barnes79e53942008-11-07 14:24:08 -08003779 switch (pipe) {
3780 case 0:
3781 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3782 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3783 break;
3784 case 1:
3785 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3786 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3787 break;
3788 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003789 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003790 break;
3791 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003792}
3793
Daniel Vetter976f8a22012-07-08 22:34:21 +02003794/**
3795 * Sets the power management mode of the pipe and plane.
3796 */
3797void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003798{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003799 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003800 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003801 struct intel_encoder *intel_encoder;
3802 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003803
Daniel Vetter976f8a22012-07-08 22:34:21 +02003804 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3805 enable |= intel_encoder->connectors_active;
3806
3807 if (enable)
3808 dev_priv->display.crtc_enable(crtc);
3809 else
3810 dev_priv->display.crtc_disable(crtc);
3811
3812 intel_crtc_update_sarea(crtc, enable);
3813}
3814
Daniel Vetter976f8a22012-07-08 22:34:21 +02003815static void intel_crtc_disable(struct drm_crtc *crtc)
3816{
3817 struct drm_device *dev = crtc->dev;
3818 struct drm_connector *connector;
3819 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003821
3822 /* crtc should still be enabled when we disable it. */
3823 WARN_ON(!crtc->enabled);
3824
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003825 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003826 dev_priv->display.crtc_disable(crtc);
3827 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003828 dev_priv->display.off(crtc);
3829
Chris Wilson931872f2012-01-16 23:01:13 +00003830 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3831 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003832
3833 if (crtc->fb) {
3834 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003835 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003836 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003837 crtc->fb = NULL;
3838 }
3839
3840 /* Update computed state. */
3841 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3842 if (!connector->encoder || !connector->encoder->crtc)
3843 continue;
3844
3845 if (connector->encoder->crtc != crtc)
3846 continue;
3847
3848 connector->dpms = DRM_MODE_DPMS_OFF;
3849 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003850 }
3851}
3852
Daniel Vettera261b242012-07-26 19:21:47 +02003853void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003854{
Daniel Vettera261b242012-07-26 19:21:47 +02003855 struct drm_crtc *crtc;
3856
3857 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3858 if (crtc->enabled)
3859 intel_crtc_disable(crtc);
3860 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003861}
3862
Chris Wilsonea5b2132010-08-04 13:50:23 +01003863void intel_encoder_destroy(struct drm_encoder *encoder)
3864{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003865 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003866
Chris Wilsonea5b2132010-08-04 13:50:23 +01003867 drm_encoder_cleanup(encoder);
3868 kfree(intel_encoder);
3869}
3870
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003871/* Simple dpms helper for encodres with just one connector, no cloning and only
3872 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3873 * state of the entire output pipe. */
3874void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3875{
3876 if (mode == DRM_MODE_DPMS_ON) {
3877 encoder->connectors_active = true;
3878
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003879 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003880 } else {
3881 encoder->connectors_active = false;
3882
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003883 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003884 }
3885}
3886
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003887/* Cross check the actual hw state with our own modeset state tracking (and it's
3888 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003889static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003890{
3891 if (connector->get_hw_state(connector)) {
3892 struct intel_encoder *encoder = connector->encoder;
3893 struct drm_crtc *crtc;
3894 bool encoder_enabled;
3895 enum pipe pipe;
3896
3897 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3898 connector->base.base.id,
3899 drm_get_connector_name(&connector->base));
3900
3901 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3902 "wrong connector dpms state\n");
3903 WARN(connector->base.encoder != &encoder->base,
3904 "active connector not linked to encoder\n");
3905 WARN(!encoder->connectors_active,
3906 "encoder->connectors_active not set\n");
3907
3908 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3909 WARN(!encoder_enabled, "encoder not enabled\n");
3910 if (WARN_ON(!encoder->base.crtc))
3911 return;
3912
3913 crtc = encoder->base.crtc;
3914
3915 WARN(!crtc->enabled, "crtc not enabled\n");
3916 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3917 WARN(pipe != to_intel_crtc(crtc)->pipe,
3918 "encoder active on the wrong pipe\n");
3919 }
3920}
3921
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003922/* Even simpler default implementation, if there's really no special case to
3923 * consider. */
3924void intel_connector_dpms(struct drm_connector *connector, int mode)
3925{
3926 struct intel_encoder *encoder = intel_attached_encoder(connector);
3927
3928 /* All the simple cases only support two dpms states. */
3929 if (mode != DRM_MODE_DPMS_ON)
3930 mode = DRM_MODE_DPMS_OFF;
3931
3932 if (mode == connector->dpms)
3933 return;
3934
3935 connector->dpms = mode;
3936
3937 /* Only need to change hw state when actually enabled */
3938 if (encoder->base.crtc)
3939 intel_encoder_dpms(encoder, mode);
3940 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003941 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003942
Daniel Vetterb9805142012-08-31 17:37:33 +02003943 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003944}
3945
Daniel Vetterf0947c32012-07-02 13:10:34 +02003946/* Simple connector->get_hw_state implementation for encoders that support only
3947 * one connector and no cloning and hence the encoder state determines the state
3948 * of the connector. */
3949bool intel_connector_get_hw_state(struct intel_connector *connector)
3950{
Daniel Vetter24929352012-07-02 20:28:59 +02003951 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003952 struct intel_encoder *encoder = connector->encoder;
3953
3954 return encoder->get_hw_state(encoder, &pipe);
3955}
3956
Jesse Barnes79e53942008-11-07 14:24:08 -08003957static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003958 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003959 struct drm_display_mode *adjusted_mode)
3960{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003961 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003962
Eric Anholtbad720f2009-10-22 16:11:14 -07003963 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003964 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003965 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3966 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003967 }
Chris Wilson89749352010-09-12 18:25:19 +01003968
Daniel Vetterf9bef082012-04-15 19:53:19 +02003969 /* All interlaced capable intel hw wants timings in frames. Note though
3970 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3971 * timings, so we need to be careful not to clobber these.*/
3972 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3973 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003974
Chris Wilson44f46b422012-06-21 13:19:59 +03003975 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3976 * with a hsync front porch of 0.
3977 */
3978 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3979 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3980 return false;
3981
Jesse Barnes79e53942008-11-07 14:24:08 -08003982 return true;
3983}
3984
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003985static int valleyview_get_display_clock_speed(struct drm_device *dev)
3986{
3987 return 400000; /* FIXME */
3988}
3989
Jesse Barnese70236a2009-09-21 10:42:27 -07003990static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003991{
Jesse Barnese70236a2009-09-21 10:42:27 -07003992 return 400000;
3993}
Jesse Barnes79e53942008-11-07 14:24:08 -08003994
Jesse Barnese70236a2009-09-21 10:42:27 -07003995static int i915_get_display_clock_speed(struct drm_device *dev)
3996{
3997 return 333000;
3998}
Jesse Barnes79e53942008-11-07 14:24:08 -08003999
Jesse Barnese70236a2009-09-21 10:42:27 -07004000static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4001{
4002 return 200000;
4003}
Jesse Barnes79e53942008-11-07 14:24:08 -08004004
Jesse Barnese70236a2009-09-21 10:42:27 -07004005static int i915gm_get_display_clock_speed(struct drm_device *dev)
4006{
4007 u16 gcfgc = 0;
4008
4009 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4010
4011 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004012 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004013 else {
4014 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4015 case GC_DISPLAY_CLOCK_333_MHZ:
4016 return 333000;
4017 default:
4018 case GC_DISPLAY_CLOCK_190_200_MHZ:
4019 return 190000;
4020 }
4021 }
4022}
Jesse Barnes79e53942008-11-07 14:24:08 -08004023
Jesse Barnese70236a2009-09-21 10:42:27 -07004024static int i865_get_display_clock_speed(struct drm_device *dev)
4025{
4026 return 266000;
4027}
4028
4029static int i855_get_display_clock_speed(struct drm_device *dev)
4030{
4031 u16 hpllcc = 0;
4032 /* Assume that the hardware is in the high speed state. This
4033 * should be the default.
4034 */
4035 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4036 case GC_CLOCK_133_200:
4037 case GC_CLOCK_100_200:
4038 return 200000;
4039 case GC_CLOCK_166_250:
4040 return 250000;
4041 case GC_CLOCK_100_133:
4042 return 133000;
4043 }
4044
4045 /* Shouldn't happen */
4046 return 0;
4047}
4048
4049static int i830_get_display_clock_speed(struct drm_device *dev)
4050{
4051 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004052}
4053
Zhenyu Wang2c072452009-06-05 15:38:42 +08004054static void
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004055intel_reduce_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004056{
4057 while (*num > 0xffffff || *den > 0xffffff) {
4058 *num >>= 1;
4059 *den >>= 1;
4060 }
4061}
4062
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004063void
4064intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4065 int pixel_clock, int link_clock,
4066 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004067{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004068 m_n->tu = 64;
Chris Wilson22ed1112010-12-04 01:01:29 +00004069 m_n->gmch_m = bits_per_pixel * pixel_clock;
4070 m_n->gmch_n = link_clock * nlanes * 8;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004071 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
Chris Wilson22ed1112010-12-04 01:01:29 +00004072 m_n->link_m = pixel_clock;
4073 m_n->link_n = link_clock;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004074 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004075}
4076
Chris Wilsona7615032011-01-12 17:04:08 +00004077static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4078{
Keith Packard72bbe582011-09-26 16:09:45 -07004079 if (i915_panel_use_ssc >= 0)
4080 return i915_panel_use_ssc != 0;
4081 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004082 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004083}
4084
Jesse Barnes5a354202011-06-24 12:19:22 -07004085/**
4086 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4087 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004088 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004089 *
4090 * A pipe may be connected to one or more outputs. Based on the depth of the
4091 * attached framebuffer, choose a good color depth to use on the pipe.
4092 *
4093 * If possible, match the pipe depth to the fb depth. In some cases, this
4094 * isn't ideal, because the connected output supports a lesser or restricted
4095 * set of depths. Resolve that here:
4096 * LVDS typically supports only 6bpc, so clamp down in that case
4097 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4098 * Displays may support a restricted set as well, check EDID and clamp as
4099 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004100 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004101 *
4102 * RETURNS:
4103 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4104 * true if they don't match).
4105 */
4106static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004107 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004108 unsigned int *pipe_bpp,
4109 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004110{
4111 struct drm_device *dev = crtc->dev;
4112 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07004113 struct drm_connector *connector;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004114 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07004115 unsigned int display_bpc = UINT_MAX, bpc;
4116
4117 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004118 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004119
4120 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4121 unsigned int lvds_bpc;
4122
4123 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4124 LVDS_A3_POWER_UP)
4125 lvds_bpc = 8;
4126 else
4127 lvds_bpc = 6;
4128
4129 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004130 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004131 display_bpc = lvds_bpc;
4132 }
4133 continue;
4134 }
4135
Jesse Barnes5a354202011-06-24 12:19:22 -07004136 /* Not one of the known troublemakers, check the EDID */
4137 list_for_each_entry(connector, &dev->mode_config.connector_list,
4138 head) {
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004139 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07004140 continue;
4141
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004142 /* Don't use an invalid EDID bpc value */
4143 if (connector->display_info.bpc &&
4144 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004145 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004146 display_bpc = connector->display_info.bpc;
4147 }
4148 }
4149
Jani Nikula2f4f6492012-11-12 14:33:44 +02004150 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
4151 /* Use VBT settings if we have an eDP panel */
4152 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
4153
Jani Nikula9a30a612012-11-12 14:33:45 +02004154 if (edp_bpc && edp_bpc < display_bpc) {
Jani Nikula2f4f6492012-11-12 14:33:44 +02004155 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
4156 display_bpc = edp_bpc;
4157 }
4158 continue;
4159 }
4160
Jesse Barnes5a354202011-06-24 12:19:22 -07004161 /*
4162 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4163 * through, clamp it down. (Note: >12bpc will be caught below.)
4164 */
4165 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4166 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004167 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004168 display_bpc = 12;
4169 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004170 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004171 display_bpc = 8;
4172 }
4173 }
4174 }
4175
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004176 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4177 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4178 display_bpc = 6;
4179 }
4180
Jesse Barnes5a354202011-06-24 12:19:22 -07004181 /*
4182 * We could just drive the pipe at the highest bpc all the time and
4183 * enable dithering as needed, but that costs bandwidth. So choose
4184 * the minimum value that expresses the full color range of the fb but
4185 * also stays within the max display bpc discovered above.
4186 */
4187
Daniel Vetter94352cf2012-07-05 22:51:56 +02004188 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004189 case 8:
4190 bpc = 8; /* since we go through a colormap */
4191 break;
4192 case 15:
4193 case 16:
4194 bpc = 6; /* min is 18bpp */
4195 break;
4196 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004197 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004198 break;
4199 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004200 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004201 break;
4202 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004203 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004204 break;
4205 default:
4206 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4207 bpc = min((unsigned int)8, display_bpc);
4208 break;
4209 }
4210
Keith Packard578393c2011-09-05 11:53:21 -07004211 display_bpc = min(display_bpc, bpc);
4212
Adam Jackson82820492011-10-10 16:33:34 -04004213 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4214 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004215
Keith Packard578393c2011-09-05 11:53:21 -07004216 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004217
4218 return display_bpc != bpc;
4219}
4220
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004221static int vlv_get_refclk(struct drm_crtc *crtc)
4222{
4223 struct drm_device *dev = crtc->dev;
4224 struct drm_i915_private *dev_priv = dev->dev_private;
4225 int refclk = 27000; /* for DP & HDMI */
4226
4227 return 100000; /* only one validated so far */
4228
4229 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4230 refclk = 96000;
4231 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4232 if (intel_panel_use_ssc(dev_priv))
4233 refclk = 100000;
4234 else
4235 refclk = 96000;
4236 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4237 refclk = 100000;
4238 }
4239
4240 return refclk;
4241}
4242
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004243static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4244{
4245 struct drm_device *dev = crtc->dev;
4246 struct drm_i915_private *dev_priv = dev->dev_private;
4247 int refclk;
4248
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004249 if (IS_VALLEYVIEW(dev)) {
4250 refclk = vlv_get_refclk(crtc);
4251 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004252 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4253 refclk = dev_priv->lvds_ssc_freq * 1000;
4254 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4255 refclk / 1000);
4256 } else if (!IS_GEN2(dev)) {
4257 refclk = 96000;
4258 } else {
4259 refclk = 48000;
4260 }
4261
4262 return refclk;
4263}
4264
4265static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4266 intel_clock_t *clock)
4267{
4268 /* SDVO TV has fixed PLL values depend on its clock range,
4269 this mirrors vbios setting. */
4270 if (adjusted_mode->clock >= 100000
4271 && adjusted_mode->clock < 140500) {
4272 clock->p1 = 2;
4273 clock->p2 = 10;
4274 clock->n = 3;
4275 clock->m1 = 16;
4276 clock->m2 = 8;
4277 } else if (adjusted_mode->clock >= 140500
4278 && adjusted_mode->clock <= 200000) {
4279 clock->p1 = 1;
4280 clock->p2 = 10;
4281 clock->n = 6;
4282 clock->m1 = 12;
4283 clock->m2 = 8;
4284 }
4285}
4286
Jesse Barnesa7516a02011-12-15 12:30:37 -08004287static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4288 intel_clock_t *clock,
4289 intel_clock_t *reduced_clock)
4290{
4291 struct drm_device *dev = crtc->dev;
4292 struct drm_i915_private *dev_priv = dev->dev_private;
4293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4294 int pipe = intel_crtc->pipe;
4295 u32 fp, fp2 = 0;
4296
4297 if (IS_PINEVIEW(dev)) {
4298 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4299 if (reduced_clock)
4300 fp2 = (1 << reduced_clock->n) << 16 |
4301 reduced_clock->m1 << 8 | reduced_clock->m2;
4302 } else {
4303 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4304 if (reduced_clock)
4305 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4306 reduced_clock->m2;
4307 }
4308
4309 I915_WRITE(FP0(pipe), fp);
4310
4311 intel_crtc->lowfreq_avail = false;
4312 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4313 reduced_clock && i915_powersave) {
4314 I915_WRITE(FP1(pipe), fp2);
4315 intel_crtc->lowfreq_avail = true;
4316 } else {
4317 I915_WRITE(FP1(pipe), fp);
4318 }
4319}
4320
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004321static void vlv_update_pll(struct drm_crtc *crtc,
4322 struct drm_display_mode *mode,
4323 struct drm_display_mode *adjusted_mode,
4324 intel_clock_t *clock, intel_clock_t *reduced_clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304325 int num_connectors)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004326{
4327 struct drm_device *dev = crtc->dev;
4328 struct drm_i915_private *dev_priv = dev->dev_private;
4329 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4330 int pipe = intel_crtc->pipe;
4331 u32 dpll, mdiv, pdiv;
4332 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304333 bool is_sdvo;
4334 u32 temp;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004335
Daniel Vetter09153002012-12-12 14:06:44 +01004336 mutex_lock(&dev_priv->dpio_lock);
4337
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304338 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4339 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4340
4341 dpll = DPLL_VGA_MODE_DIS;
4342 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4343 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4344 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4345
4346 I915_WRITE(DPLL(pipe), dpll);
4347 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004348
4349 bestn = clock->n;
4350 bestm1 = clock->m1;
4351 bestm2 = clock->m2;
4352 bestp1 = clock->p1;
4353 bestp2 = clock->p2;
4354
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304355 /*
4356 * In Valleyview PLL and program lane counter registers are exposed
4357 * through DPIO interface
4358 */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004359 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4360 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4361 mdiv |= ((bestn << DPIO_N_SHIFT));
4362 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4363 mdiv |= (1 << DPIO_K_SHIFT);
4364 mdiv |= DPIO_ENABLE_CALIBRATION;
4365 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4366
4367 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4368
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304369 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004370 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304371 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4372 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004373 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4374
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304375 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004376
4377 dpll |= DPLL_VCO_ENABLE;
4378 I915_WRITE(DPLL(pipe), dpll);
4379 POSTING_READ(DPLL(pipe));
4380 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4381 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4382
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304383 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004384
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4386 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4387
4388 I915_WRITE(DPLL(pipe), dpll);
4389
4390 /* Wait for the clocks to stabilize. */
4391 POSTING_READ(DPLL(pipe));
4392 udelay(150);
4393
4394 temp = 0;
4395 if (is_sdvo) {
4396 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004397 if (temp > 1)
4398 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4399 else
4400 temp = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004401 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304402 I915_WRITE(DPLL_MD(pipe), temp);
4403 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004404
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304405 /* Now program lane control registers */
4406 if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4407 || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4408 {
4409 temp = 0x1000C4;
4410 if(pipe == 1)
4411 temp |= (1 << 21);
4412 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4413 }
4414 if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4415 {
4416 temp = 0x1000C4;
4417 if(pipe == 1)
4418 temp |= (1 << 21);
4419 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4420 }
Daniel Vetter09153002012-12-12 14:06:44 +01004421
4422 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004423}
4424
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004425static void i9xx_update_pll(struct drm_crtc *crtc,
4426 struct drm_display_mode *mode,
4427 struct drm_display_mode *adjusted_mode,
4428 intel_clock_t *clock, intel_clock_t *reduced_clock,
4429 int num_connectors)
4430{
4431 struct drm_device *dev = crtc->dev;
4432 struct drm_i915_private *dev_priv = dev->dev_private;
4433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterdafd2262012-11-26 17:22:07 +01004434 struct intel_encoder *encoder;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004435 int pipe = intel_crtc->pipe;
4436 u32 dpll;
4437 bool is_sdvo;
4438
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304439 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4440
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004441 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4442 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4443
4444 dpll = DPLL_VGA_MODE_DIS;
4445
4446 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4447 dpll |= DPLLB_MODE_LVDS;
4448 else
4449 dpll |= DPLLB_MODE_DAC_SERIAL;
4450 if (is_sdvo) {
4451 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4452 if (pixel_multiplier > 1) {
4453 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4454 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4455 }
4456 dpll |= DPLL_DVO_HIGH_SPEED;
4457 }
4458 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4459 dpll |= DPLL_DVO_HIGH_SPEED;
4460
4461 /* compute bitmask from p1 value */
4462 if (IS_PINEVIEW(dev))
4463 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4464 else {
4465 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4466 if (IS_G4X(dev) && reduced_clock)
4467 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4468 }
4469 switch (clock->p2) {
4470 case 5:
4471 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4472 break;
4473 case 7:
4474 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4475 break;
4476 case 10:
4477 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4478 break;
4479 case 14:
4480 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4481 break;
4482 }
4483 if (INTEL_INFO(dev)->gen >= 4)
4484 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4485
4486 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4487 dpll |= PLL_REF_INPUT_TVCLKINBC;
4488 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4489 /* XXX: just matching BIOS for now */
4490 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4491 dpll |= 3;
4492 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4493 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4494 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4495 else
4496 dpll |= PLL_REF_INPUT_DREFCLK;
4497
4498 dpll |= DPLL_VCO_ENABLE;
4499 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4500 POSTING_READ(DPLL(pipe));
4501 udelay(150);
4502
Daniel Vetterdafd2262012-11-26 17:22:07 +01004503 for_each_encoder_on_crtc(dev, crtc, encoder)
4504 if (encoder->pre_pll_enable)
4505 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004506
4507 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4508 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4509
4510 I915_WRITE(DPLL(pipe), dpll);
4511
4512 /* Wait for the clocks to stabilize. */
4513 POSTING_READ(DPLL(pipe));
4514 udelay(150);
4515
4516 if (INTEL_INFO(dev)->gen >= 4) {
4517 u32 temp = 0;
4518 if (is_sdvo) {
4519 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4520 if (temp > 1)
4521 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4522 else
4523 temp = 0;
4524 }
4525 I915_WRITE(DPLL_MD(pipe), temp);
4526 } else {
4527 /* The pixel multiplier can only be updated once the
4528 * DPLL is enabled and the clocks are stable.
4529 *
4530 * So write it again.
4531 */
4532 I915_WRITE(DPLL(pipe), dpll);
4533 }
4534}
4535
4536static void i8xx_update_pll(struct drm_crtc *crtc,
4537 struct drm_display_mode *adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304538 intel_clock_t *clock, intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004539 int num_connectors)
4540{
4541 struct drm_device *dev = crtc->dev;
4542 struct drm_i915_private *dev_priv = dev->dev_private;
4543 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterdafd2262012-11-26 17:22:07 +01004544 struct intel_encoder *encoder;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004545 int pipe = intel_crtc->pipe;
4546 u32 dpll;
4547
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304548 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4549
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004550 dpll = DPLL_VGA_MODE_DIS;
4551
4552 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4553 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4554 } else {
4555 if (clock->p1 == 2)
4556 dpll |= PLL_P1_DIVIDE_BY_TWO;
4557 else
4558 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4559 if (clock->p2 == 4)
4560 dpll |= PLL_P2_DIVIDE_BY_4;
4561 }
4562
Daniel Vetter83f377a2013-02-22 00:53:05 +01004563 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004564 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4565 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4566 else
4567 dpll |= PLL_REF_INPUT_DREFCLK;
4568
4569 dpll |= DPLL_VCO_ENABLE;
4570 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4571 POSTING_READ(DPLL(pipe));
4572 udelay(150);
4573
Daniel Vetterdafd2262012-11-26 17:22:07 +01004574 for_each_encoder_on_crtc(dev, crtc, encoder)
4575 if (encoder->pre_pll_enable)
4576 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004577
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004578 I915_WRITE(DPLL(pipe), dpll);
4579
4580 /* Wait for the clocks to stabilize. */
4581 POSTING_READ(DPLL(pipe));
4582 udelay(150);
4583
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004584 /* The pixel multiplier can only be updated once the
4585 * DPLL is enabled and the clocks are stable.
4586 *
4587 * So write it again.
4588 */
4589 I915_WRITE(DPLL(pipe), dpll);
4590}
4591
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004592static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4593 struct drm_display_mode *mode,
4594 struct drm_display_mode *adjusted_mode)
4595{
4596 struct drm_device *dev = intel_crtc->base.dev;
4597 struct drm_i915_private *dev_priv = dev->dev_private;
4598 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004599 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004600 uint32_t vsyncshift;
4601
4602 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4603 /* the chip adds 2 halflines automatically */
4604 adjusted_mode->crtc_vtotal -= 1;
4605 adjusted_mode->crtc_vblank_end -= 1;
4606 vsyncshift = adjusted_mode->crtc_hsync_start
4607 - adjusted_mode->crtc_htotal / 2;
4608 } else {
4609 vsyncshift = 0;
4610 }
4611
4612 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004613 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004614
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004615 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004616 (adjusted_mode->crtc_hdisplay - 1) |
4617 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004618 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004619 (adjusted_mode->crtc_hblank_start - 1) |
4620 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004621 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004622 (adjusted_mode->crtc_hsync_start - 1) |
4623 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4624
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004625 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004626 (adjusted_mode->crtc_vdisplay - 1) |
4627 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004628 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004629 (adjusted_mode->crtc_vblank_start - 1) |
4630 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004631 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004632 (adjusted_mode->crtc_vsync_start - 1) |
4633 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4634
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004635 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4636 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4637 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4638 * bits. */
4639 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4640 (pipe == PIPE_B || pipe == PIPE_C))
4641 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4642
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004643 /* pipesrc controls the size that is scaled from, which should
4644 * always be the user's requested size.
4645 */
4646 I915_WRITE(PIPESRC(pipe),
4647 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4648}
4649
Eric Anholtf564048e2011-03-30 13:01:02 -07004650static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4651 struct drm_display_mode *mode,
4652 struct drm_display_mode *adjusted_mode,
4653 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004654 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004655{
4656 struct drm_device *dev = crtc->dev;
4657 struct drm_i915_private *dev_priv = dev->dev_private;
4658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4659 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004660 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004661 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004662 intel_clock_t clock, reduced_clock;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004663 u32 dspcntr, pipeconf;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004664 bool ok, has_reduced_clock = false, is_sdvo = false;
4665 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004666 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004667 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004668 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004669
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004670 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004671 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004672 case INTEL_OUTPUT_LVDS:
4673 is_lvds = true;
4674 break;
4675 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004676 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004677 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004678 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004679 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004680 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004681 case INTEL_OUTPUT_TVOUT:
4682 is_tv = true;
4683 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004684 case INTEL_OUTPUT_DISPLAYPORT:
4685 is_dp = true;
4686 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004687 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004688
Eric Anholtc751ce42010-03-25 11:48:48 -07004689 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004690 }
4691
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004692 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004693
Ma Lingd4906092009-03-18 20:13:27 +08004694 /*
4695 * Returns a set of divisors for the desired target clock with the given
4696 * refclk, or FALSE. The returned values represent the clock equation:
4697 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4698 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004699 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004700 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4701 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004702 if (!ok) {
4703 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004704 return -EINVAL;
4705 }
4706
4707 /* Ensure that the cursor is valid for the new mode before changing... */
4708 intel_crtc_update_cursor(crtc, true);
4709
4710 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004711 /*
4712 * Ensure we match the reduced clock's P to the target clock.
4713 * If the clocks don't match, we can't switch the display clock
4714 * by using the FP0/FP1. In such case we will disable the LVDS
4715 * downclock feature.
4716 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004717 has_reduced_clock = limit->find_pll(limit, crtc,
4718 dev_priv->lvds_downclock,
4719 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004720 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004721 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004722 }
4723
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004724 if (is_sdvo && is_tv)
4725 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004726
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004727 if (IS_GEN2(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304728 i8xx_update_pll(crtc, adjusted_mode, &clock,
4729 has_reduced_clock ? &reduced_clock : NULL,
4730 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004731 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304732 vlv_update_pll(crtc, mode, adjusted_mode, &clock,
4733 has_reduced_clock ? &reduced_clock : NULL,
4734 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004735 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004736 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4737 has_reduced_clock ? &reduced_clock : NULL,
4738 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004739
4740 /* setup pipeconf */
4741 pipeconf = I915_READ(PIPECONF(pipe));
4742
4743 /* Set up the display plane register */
4744 dspcntr = DISPPLANE_GAMMA_ENABLE;
4745
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004746 if (!IS_VALLEYVIEW(dev)) {
4747 if (pipe == 0)
4748 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4749 else
4750 dspcntr |= DISPPLANE_SEL_PIPE_B;
4751 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004752
4753 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4754 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4755 * core speed.
4756 *
4757 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4758 * pipe == 0 check?
4759 */
4760 if (mode->clock >
4761 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4762 pipeconf |= PIPECONF_DOUBLE_WIDE;
4763 else
4764 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4765 }
4766
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004767 /* default to 8bpc */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004768 pipeconf &= ~(PIPECONF_BPC_MASK | PIPECONF_DITHER_EN);
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004769 if (is_dp) {
Jani Nikula0c96c652012-09-26 18:43:10 +03004770 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004771 pipeconf |= PIPECONF_6BPC |
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004772 PIPECONF_DITHER_EN |
4773 PIPECONF_DITHER_TYPE_SP;
4774 }
4775 }
4776
Gajanan Bhat19c03922012-09-27 19:13:07 +05304777 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4778 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004779 pipeconf |= PIPECONF_6BPC |
Gajanan Bhat19c03922012-09-27 19:13:07 +05304780 PIPECONF_ENABLE |
4781 I965_PIPECONF_ACTIVE;
4782 }
4783 }
4784
Eric Anholtf564048e2011-03-30 13:01:02 -07004785 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4786 drm_mode_debug_printmodeline(mode);
4787
Jesse Barnesa7516a02011-12-15 12:30:37 -08004788 if (HAS_PIPE_CXSR(dev)) {
4789 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004790 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4791 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004792 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004793 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4794 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4795 }
4796 }
4797
Keith Packard617cf882012-02-08 13:53:38 -08004798 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004799 if (!IS_GEN2(dev) &&
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004800 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Eric Anholtf564048e2011-03-30 13:01:02 -07004801 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004802 else
Keith Packard617cf882012-02-08 13:53:38 -08004803 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004804
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004805 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004806
4807 /* pipesrc and dspsize control the size that is scaled from,
4808 * which should always be the user's requested size.
4809 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004810 I915_WRITE(DSPSIZE(plane),
4811 ((mode->vdisplay - 1) << 16) |
4812 (mode->hdisplay - 1));
4813 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004814
Eric Anholtf564048e2011-03-30 13:01:02 -07004815 I915_WRITE(PIPECONF(pipe), pipeconf);
4816 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004817 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004818
4819 intel_wait_for_vblank(dev, pipe);
4820
Eric Anholtf564048e2011-03-30 13:01:02 -07004821 I915_WRITE(DSPCNTR(plane), dspcntr);
4822 POSTING_READ(DSPCNTR(plane));
4823
Daniel Vetter94352cf2012-07-05 22:51:56 +02004824 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004825
4826 intel_update_watermarks(dev);
4827
Eric Anholtf564048e2011-03-30 13:01:02 -07004828 return ret;
4829}
4830
Paulo Zanonidde86e22012-12-01 12:04:25 -02004831static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004832{
4833 struct drm_i915_private *dev_priv = dev->dev_private;
4834 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004835 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004836 u32 temp;
4837 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004838 bool has_cpu_edp = false;
4839 bool has_pch_edp = false;
4840 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004841 bool has_ck505 = false;
4842 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004843
4844 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004845 list_for_each_entry(encoder, &mode_config->encoder_list,
4846 base.head) {
4847 switch (encoder->type) {
4848 case INTEL_OUTPUT_LVDS:
4849 has_panel = true;
4850 has_lvds = true;
4851 break;
4852 case INTEL_OUTPUT_EDP:
4853 has_panel = true;
4854 if (intel_encoder_is_pch_edp(&encoder->base))
4855 has_pch_edp = true;
4856 else
4857 has_cpu_edp = true;
4858 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004859 }
4860 }
4861
Keith Packard99eb6a02011-09-26 14:29:12 -07004862 if (HAS_PCH_IBX(dev)) {
4863 has_ck505 = dev_priv->display_clock_mode;
4864 can_ssc = has_ck505;
4865 } else {
4866 has_ck505 = false;
4867 can_ssc = true;
4868 }
4869
4870 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4871 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4872 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004873
4874 /* Ironlake: try to setup display ref clock before DPLL
4875 * enabling. This is only under driver's control after
4876 * PCH B stepping, previous chipset stepping should be
4877 * ignoring this setting.
4878 */
4879 temp = I915_READ(PCH_DREF_CONTROL);
4880 /* Always enable nonspread source */
4881 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004882
Keith Packard99eb6a02011-09-26 14:29:12 -07004883 if (has_ck505)
4884 temp |= DREF_NONSPREAD_CK505_ENABLE;
4885 else
4886 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004887
Keith Packard199e5d72011-09-22 12:01:57 -07004888 if (has_panel) {
4889 temp &= ~DREF_SSC_SOURCE_MASK;
4890 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004891
Keith Packard199e5d72011-09-22 12:01:57 -07004892 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004893 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004894 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004895 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004896 } else
4897 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004898
4899 /* Get SSC going before enabling the outputs */
4900 I915_WRITE(PCH_DREF_CONTROL, temp);
4901 POSTING_READ(PCH_DREF_CONTROL);
4902 udelay(200);
4903
Jesse Barnes13d83a62011-08-03 12:59:20 -07004904 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4905
4906 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004907 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004908 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004909 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004910 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004911 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004912 else
4913 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004914 } else
4915 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4916
4917 I915_WRITE(PCH_DREF_CONTROL, temp);
4918 POSTING_READ(PCH_DREF_CONTROL);
4919 udelay(200);
4920 } else {
4921 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4922
4923 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4924
4925 /* Turn off CPU output */
4926 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4927
4928 I915_WRITE(PCH_DREF_CONTROL, temp);
4929 POSTING_READ(PCH_DREF_CONTROL);
4930 udelay(200);
4931
4932 /* Turn off the SSC source */
4933 temp &= ~DREF_SSC_SOURCE_MASK;
4934 temp |= DREF_SSC_SOURCE_DISABLE;
4935
4936 /* Turn off SSC1 */
4937 temp &= ~ DREF_SSC1_ENABLE;
4938
Jesse Barnes13d83a62011-08-03 12:59:20 -07004939 I915_WRITE(PCH_DREF_CONTROL, temp);
4940 POSTING_READ(PCH_DREF_CONTROL);
4941 udelay(200);
4942 }
4943}
4944
Paulo Zanonidde86e22012-12-01 12:04:25 -02004945/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
4946static void lpt_init_pch_refclk(struct drm_device *dev)
4947{
4948 struct drm_i915_private *dev_priv = dev->dev_private;
4949 struct drm_mode_config *mode_config = &dev->mode_config;
4950 struct intel_encoder *encoder;
4951 bool has_vga = false;
4952 bool is_sdv = false;
4953 u32 tmp;
4954
4955 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4956 switch (encoder->type) {
4957 case INTEL_OUTPUT_ANALOG:
4958 has_vga = true;
4959 break;
4960 }
4961 }
4962
4963 if (!has_vga)
4964 return;
4965
Daniel Vetterc00db242013-01-22 15:33:27 +01004966 mutex_lock(&dev_priv->dpio_lock);
4967
Paulo Zanonidde86e22012-12-01 12:04:25 -02004968 /* XXX: Rip out SDV support once Haswell ships for real. */
4969 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
4970 is_sdv = true;
4971
4972 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
4973 tmp &= ~SBI_SSCCTL_DISABLE;
4974 tmp |= SBI_SSCCTL_PATHALT;
4975 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
4976
4977 udelay(24);
4978
4979 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
4980 tmp &= ~SBI_SSCCTL_PATHALT;
4981 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
4982
4983 if (!is_sdv) {
4984 tmp = I915_READ(SOUTH_CHICKEN2);
4985 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
4986 I915_WRITE(SOUTH_CHICKEN2, tmp);
4987
4988 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
4989 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
4990 DRM_ERROR("FDI mPHY reset assert timeout\n");
4991
4992 tmp = I915_READ(SOUTH_CHICKEN2);
4993 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
4994 I915_WRITE(SOUTH_CHICKEN2, tmp);
4995
4996 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
4997 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
4998 100))
4999 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5000 }
5001
5002 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5003 tmp &= ~(0xFF << 24);
5004 tmp |= (0x12 << 24);
5005 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5006
5007 if (!is_sdv) {
5008 tmp = intel_sbi_read(dev_priv, 0x808C, SBI_MPHY);
5009 tmp &= ~(0x3 << 6);
5010 tmp |= (1 << 6) | (1 << 0);
5011 intel_sbi_write(dev_priv, 0x808C, tmp, SBI_MPHY);
5012 }
5013
5014 if (is_sdv) {
5015 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5016 tmp |= 0x7FFF;
5017 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5018 }
5019
5020 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5021 tmp |= (1 << 11);
5022 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5023
5024 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5025 tmp |= (1 << 11);
5026 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5027
5028 if (is_sdv) {
5029 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5030 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5031 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5032
5033 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5034 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5035 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5036
5037 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5038 tmp |= (0x3F << 8);
5039 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5040
5041 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5042 tmp |= (0x3F << 8);
5043 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5044 }
5045
5046 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5047 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5048 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5049
5050 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5051 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5052 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5053
5054 if (!is_sdv) {
5055 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5056 tmp &= ~(7 << 13);
5057 tmp |= (5 << 13);
5058 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5059
5060 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5061 tmp &= ~(7 << 13);
5062 tmp |= (5 << 13);
5063 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5064 }
5065
5066 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5067 tmp &= ~0xFF;
5068 tmp |= 0x1C;
5069 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5070
5071 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5072 tmp &= ~0xFF;
5073 tmp |= 0x1C;
5074 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5075
5076 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5077 tmp &= ~(0xFF << 16);
5078 tmp |= (0x1C << 16);
5079 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5080
5081 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5082 tmp &= ~(0xFF << 16);
5083 tmp |= (0x1C << 16);
5084 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5085
5086 if (!is_sdv) {
5087 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5088 tmp |= (1 << 27);
5089 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5090
5091 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5092 tmp |= (1 << 27);
5093 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5094
5095 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5096 tmp &= ~(0xF << 28);
5097 tmp |= (4 << 28);
5098 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5099
5100 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5101 tmp &= ~(0xF << 28);
5102 tmp |= (4 << 28);
5103 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5104 }
5105
5106 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5107 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5108 tmp |= SBI_DBUFF0_ENABLE;
5109 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005110
5111 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005112}
5113
5114/*
5115 * Initialize reference clocks when the driver loads
5116 */
5117void intel_init_pch_refclk(struct drm_device *dev)
5118{
5119 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5120 ironlake_init_pch_refclk(dev);
5121 else if (HAS_PCH_LPT(dev))
5122 lpt_init_pch_refclk(dev);
5123}
5124
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005125static int ironlake_get_refclk(struct drm_crtc *crtc)
5126{
5127 struct drm_device *dev = crtc->dev;
5128 struct drm_i915_private *dev_priv = dev->dev_private;
5129 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005130 struct intel_encoder *edp_encoder = NULL;
5131 int num_connectors = 0;
5132 bool is_lvds = false;
5133
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005134 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005135 switch (encoder->type) {
5136 case INTEL_OUTPUT_LVDS:
5137 is_lvds = true;
5138 break;
5139 case INTEL_OUTPUT_EDP:
5140 edp_encoder = encoder;
5141 break;
5142 }
5143 num_connectors++;
5144 }
5145
5146 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5147 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5148 dev_priv->lvds_ssc_freq);
5149 return dev_priv->lvds_ssc_freq * 1000;
5150 }
5151
5152 return 120000;
5153}
5154
Paulo Zanonic8203562012-09-12 10:06:29 -03005155static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5156 struct drm_display_mode *adjusted_mode,
5157 bool dither)
5158{
5159 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5160 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5161 int pipe = intel_crtc->pipe;
5162 uint32_t val;
5163
5164 val = I915_READ(PIPECONF(pipe));
5165
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005166 val &= ~PIPECONF_BPC_MASK;
Paulo Zanonic8203562012-09-12 10:06:29 -03005167 switch (intel_crtc->bpp) {
5168 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005169 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005170 break;
5171 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005172 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005173 break;
5174 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005175 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005176 break;
5177 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005178 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005179 break;
5180 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005181 /* Case prevented by intel_choose_pipe_bpp_dither. */
5182 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005183 }
5184
5185 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5186 if (dither)
5187 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5188
5189 val &= ~PIPECONF_INTERLACE_MASK;
5190 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5191 val |= PIPECONF_INTERLACED_ILK;
5192 else
5193 val |= PIPECONF_PROGRESSIVE;
5194
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005195 if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
5196 val |= PIPECONF_COLOR_RANGE_SELECT;
5197 else
5198 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5199
Paulo Zanonic8203562012-09-12 10:06:29 -03005200 I915_WRITE(PIPECONF(pipe), val);
5201 POSTING_READ(PIPECONF(pipe));
5202}
5203
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005204/*
5205 * Set up the pipe CSC unit.
5206 *
5207 * Currently only full range RGB to limited range RGB conversion
5208 * is supported, but eventually this should handle various
5209 * RGB<->YCbCr scenarios as well.
5210 */
5211static void intel_set_pipe_csc(struct drm_crtc *crtc,
5212 const struct drm_display_mode *adjusted_mode)
5213{
5214 struct drm_device *dev = crtc->dev;
5215 struct drm_i915_private *dev_priv = dev->dev_private;
5216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5217 int pipe = intel_crtc->pipe;
5218 uint16_t coeff = 0x7800; /* 1.0 */
5219
5220 /*
5221 * TODO: Check what kind of values actually come out of the pipe
5222 * with these coeff/postoff values and adjust to get the best
5223 * accuracy. Perhaps we even need to take the bpc value into
5224 * consideration.
5225 */
5226
5227 if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
5228 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5229
5230 /*
5231 * GY/GU and RY/RU should be the other way around according
5232 * to BSpec, but reality doesn't agree. Just set them up in
5233 * a way that results in the correct picture.
5234 */
5235 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5236 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5237
5238 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5239 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5240
5241 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5242 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5243
5244 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5245 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5246 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5247
5248 if (INTEL_INFO(dev)->gen > 6) {
5249 uint16_t postoff = 0;
5250
5251 if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
5252 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5253
5254 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5255 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5256 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5257
5258 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5259 } else {
5260 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5261
5262 if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
5263 mode |= CSC_BLACK_SCREEN_OFFSET;
5264
5265 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5266 }
5267}
5268
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005269static void haswell_set_pipeconf(struct drm_crtc *crtc,
5270 struct drm_display_mode *adjusted_mode,
5271 bool dither)
5272{
5273 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005275 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005276 uint32_t val;
5277
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005278 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005279
5280 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5281 if (dither)
5282 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5283
5284 val &= ~PIPECONF_INTERLACE_MASK_HSW;
5285 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5286 val |= PIPECONF_INTERLACED_ILK;
5287 else
5288 val |= PIPECONF_PROGRESSIVE;
5289
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005290 I915_WRITE(PIPECONF(cpu_transcoder), val);
5291 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005292}
5293
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005294static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5295 struct drm_display_mode *adjusted_mode,
5296 intel_clock_t *clock,
5297 bool *has_reduced_clock,
5298 intel_clock_t *reduced_clock)
5299{
5300 struct drm_device *dev = crtc->dev;
5301 struct drm_i915_private *dev_priv = dev->dev_private;
5302 struct intel_encoder *intel_encoder;
5303 int refclk;
5304 const intel_limit_t *limit;
5305 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5306
5307 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5308 switch (intel_encoder->type) {
5309 case INTEL_OUTPUT_LVDS:
5310 is_lvds = true;
5311 break;
5312 case INTEL_OUTPUT_SDVO:
5313 case INTEL_OUTPUT_HDMI:
5314 is_sdvo = true;
5315 if (intel_encoder->needs_tv_clock)
5316 is_tv = true;
5317 break;
5318 case INTEL_OUTPUT_TVOUT:
5319 is_tv = true;
5320 break;
5321 }
5322 }
5323
5324 refclk = ironlake_get_refclk(crtc);
5325
5326 /*
5327 * Returns a set of divisors for the desired target clock with the given
5328 * refclk, or FALSE. The returned values represent the clock equation:
5329 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5330 */
5331 limit = intel_limit(crtc, refclk);
5332 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5333 clock);
5334 if (!ret)
5335 return false;
5336
5337 if (is_lvds && dev_priv->lvds_downclock_avail) {
5338 /*
5339 * Ensure we match the reduced clock's P to the target clock.
5340 * If the clocks don't match, we can't switch the display clock
5341 * by using the FP0/FP1. In such case we will disable the LVDS
5342 * downclock feature.
5343 */
5344 *has_reduced_clock = limit->find_pll(limit, crtc,
5345 dev_priv->lvds_downclock,
5346 refclk,
5347 clock,
5348 reduced_clock);
5349 }
5350
5351 if (is_sdvo && is_tv)
5352 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
5353
5354 return true;
5355}
5356
Daniel Vetter01a415f2012-10-27 15:58:40 +02005357static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5358{
5359 struct drm_i915_private *dev_priv = dev->dev_private;
5360 uint32_t temp;
5361
5362 temp = I915_READ(SOUTH_CHICKEN1);
5363 if (temp & FDI_BC_BIFURCATION_SELECT)
5364 return;
5365
5366 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5367 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5368
5369 temp |= FDI_BC_BIFURCATION_SELECT;
5370 DRM_DEBUG_KMS("enabling fdi C rx\n");
5371 I915_WRITE(SOUTH_CHICKEN1, temp);
5372 POSTING_READ(SOUTH_CHICKEN1);
5373}
5374
5375static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5376{
5377 struct drm_device *dev = intel_crtc->base.dev;
5378 struct drm_i915_private *dev_priv = dev->dev_private;
5379 struct intel_crtc *pipe_B_crtc =
5380 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5381
5382 DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
5383 intel_crtc->pipe, intel_crtc->fdi_lanes);
5384 if (intel_crtc->fdi_lanes > 4) {
5385 DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
5386 intel_crtc->pipe, intel_crtc->fdi_lanes);
5387 /* Clamp lanes to avoid programming the hw with bogus values. */
5388 intel_crtc->fdi_lanes = 4;
5389
5390 return false;
5391 }
5392
5393 if (dev_priv->num_pipe == 2)
5394 return true;
5395
5396 switch (intel_crtc->pipe) {
5397 case PIPE_A:
5398 return true;
5399 case PIPE_B:
5400 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5401 intel_crtc->fdi_lanes > 2) {
5402 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5403 intel_crtc->pipe, intel_crtc->fdi_lanes);
5404 /* Clamp lanes to avoid programming the hw with bogus values. */
5405 intel_crtc->fdi_lanes = 2;
5406
5407 return false;
5408 }
5409
5410 if (intel_crtc->fdi_lanes > 2)
5411 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5412 else
5413 cpt_enable_fdi_bc_bifurcation(dev);
5414
5415 return true;
5416 case PIPE_C:
5417 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
5418 if (intel_crtc->fdi_lanes > 2) {
5419 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5420 intel_crtc->pipe, intel_crtc->fdi_lanes);
5421 /* Clamp lanes to avoid programming the hw with bogus values. */
5422 intel_crtc->fdi_lanes = 2;
5423
5424 return false;
5425 }
5426 } else {
5427 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5428 return false;
5429 }
5430
5431 cpt_enable_fdi_bc_bifurcation(dev);
5432
5433 return true;
5434 default:
5435 BUG();
5436 }
5437}
5438
Paulo Zanonid4b19312012-11-29 11:29:32 -02005439int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5440{
5441 /*
5442 * Account for spread spectrum to avoid
5443 * oversubscribing the link. Max center spread
5444 * is 2.5%; use 5% for safety's sake.
5445 */
5446 u32 bps = target_clock * bpp * 21 / 20;
5447 return bps / (link_bw * 8) + 1;
5448}
5449
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005450static void ironlake_set_m_n(struct drm_crtc *crtc,
5451 struct drm_display_mode *mode,
5452 struct drm_display_mode *adjusted_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08005453{
5454 struct drm_device *dev = crtc->dev;
5455 struct drm_i915_private *dev_priv = dev->dev_private;
5456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005457 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005458 struct intel_encoder *intel_encoder, *edp_encoder = NULL;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005459 struct intel_link_m_n m_n = {0};
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005460 int target_clock, pixel_multiplier, lane, link_bw;
5461 bool is_dp = false, is_cpu_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005462
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005463 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5464 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005465 case INTEL_OUTPUT_DISPLAYPORT:
5466 is_dp = true;
5467 break;
5468 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07005469 is_dp = true;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005470 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnese3aef172012-04-10 11:58:03 -07005471 is_cpu_edp = true;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005472 edp_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005473 break;
5474 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005475 }
5476
Zhenyu Wang2c072452009-06-05 15:38:42 +08005477 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005478 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5479 lane = 0;
5480 /* CPU eDP doesn't require FDI link, so just set DP M/N
5481 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07005482 if (is_cpu_edp) {
Jesse Barnese3aef172012-04-10 11:58:03 -07005483 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07005484 } else {
Eric Anholt8febb292011-03-30 13:01:07 -07005485 /* FDI is a binary signal running at ~2.7GHz, encoding
5486 * each output octet as 10 bits. The actual frequency
5487 * is stored as a divider into a 100MHz clock, and the
5488 * mode pixel clock is stored in units of 1KHz.
5489 * Hence the bw of each lane in terms of the mode signal
5490 * is:
5491 */
5492 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005493 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005494
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02005495 /* [e]DP over FDI requires target mode clock instead of link clock. */
5496 if (edp_encoder)
5497 target_clock = intel_edp_target_clock(edp_encoder, mode);
5498 else if (is_dp)
5499 target_clock = mode->clock;
5500 else
5501 target_clock = adjusted_mode->clock;
5502
Paulo Zanonid4b19312012-11-29 11:29:32 -02005503 if (!lane)
5504 lane = ironlake_get_lanes_required(target_clock, link_bw,
5505 intel_crtc->bpp);
Eric Anholt8febb292011-03-30 13:01:07 -07005506
5507 intel_crtc->fdi_lanes = lane;
5508
5509 if (pixel_multiplier > 1)
5510 link_bw *= pixel_multiplier;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005511 intel_link_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw, &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005512
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005513 I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
5514 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
5515 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
5516 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005517}
5518
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005519static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5520 struct drm_display_mode *adjusted_mode,
5521 intel_clock_t *clock, u32 fp)
5522{
5523 struct drm_crtc *crtc = &intel_crtc->base;
5524 struct drm_device *dev = crtc->dev;
5525 struct drm_i915_private *dev_priv = dev->dev_private;
5526 struct intel_encoder *intel_encoder;
5527 uint32_t dpll;
5528 int factor, pixel_multiplier, num_connectors = 0;
5529 bool is_lvds = false, is_sdvo = false, is_tv = false;
5530 bool is_dp = false, is_cpu_edp = false;
5531
5532 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5533 switch (intel_encoder->type) {
5534 case INTEL_OUTPUT_LVDS:
5535 is_lvds = true;
5536 break;
5537 case INTEL_OUTPUT_SDVO:
5538 case INTEL_OUTPUT_HDMI:
5539 is_sdvo = true;
5540 if (intel_encoder->needs_tv_clock)
5541 is_tv = true;
5542 break;
5543 case INTEL_OUTPUT_TVOUT:
5544 is_tv = true;
5545 break;
5546 case INTEL_OUTPUT_DISPLAYPORT:
5547 is_dp = true;
5548 break;
5549 case INTEL_OUTPUT_EDP:
5550 is_dp = true;
5551 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5552 is_cpu_edp = true;
5553 break;
5554 }
5555
5556 num_connectors++;
5557 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005558
Chris Wilsonc1858122010-12-03 21:35:48 +00005559 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005560 factor = 21;
5561 if (is_lvds) {
5562 if ((intel_panel_use_ssc(dev_priv) &&
5563 dev_priv->lvds_ssc_freq == 100) ||
Daniel Vetter1974cad2012-11-26 17:22:09 +01005564 intel_is_dual_link_lvds(dev))
Eric Anholt8febb292011-03-30 13:01:07 -07005565 factor = 25;
5566 } else if (is_sdvo && is_tv)
5567 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005568
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005569 if (clock->m < factor * clock->n)
Eric Anholt8febb292011-03-30 13:01:07 -07005570 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005571
Chris Wilson5eddb702010-09-11 13:48:45 +01005572 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005573
Eric Anholta07d6782011-03-30 13:01:08 -07005574 if (is_lvds)
5575 dpll |= DPLLB_MODE_LVDS;
5576 else
5577 dpll |= DPLLB_MODE_DAC_SERIAL;
5578 if (is_sdvo) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005579 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
Eric Anholta07d6782011-03-30 13:01:08 -07005580 if (pixel_multiplier > 1) {
5581 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005582 }
Eric Anholta07d6782011-03-30 13:01:08 -07005583 dpll |= DPLL_DVO_HIGH_SPEED;
5584 }
Jesse Barnese3aef172012-04-10 11:58:03 -07005585 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07005586 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005587
Eric Anholta07d6782011-03-30 13:01:08 -07005588 /* compute bitmask from p1 value */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005589 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005590 /* also FPA1 */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005591 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005592
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005593 switch (clock->p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005594 case 5:
5595 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5596 break;
5597 case 7:
5598 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5599 break;
5600 case 10:
5601 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5602 break;
5603 case 14:
5604 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5605 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005606 }
5607
5608 if (is_sdvo && is_tv)
5609 dpll |= PLL_REF_INPUT_TVCLKINBC;
5610 else if (is_tv)
5611 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005612 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08005613 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005614 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005615 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005616 else
5617 dpll |= PLL_REF_INPUT_DREFCLK;
5618
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005619 return dpll;
5620}
5621
Jesse Barnes79e53942008-11-07 14:24:08 -08005622static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5623 struct drm_display_mode *mode,
5624 struct drm_display_mode *adjusted_mode,
5625 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005626 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005627{
5628 struct drm_device *dev = crtc->dev;
5629 struct drm_i915_private *dev_priv = dev->dev_private;
5630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5631 int pipe = intel_crtc->pipe;
5632 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005633 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005634 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005635 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005636 bool ok, has_reduced_clock = false;
5637 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005638 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005639 int ret;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005640 bool dither, fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005641
5642 for_each_encoder_on_crtc(dev, crtc, encoder) {
5643 switch (encoder->type) {
5644 case INTEL_OUTPUT_LVDS:
5645 is_lvds = true;
5646 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005647 case INTEL_OUTPUT_DISPLAYPORT:
5648 is_dp = true;
5649 break;
5650 case INTEL_OUTPUT_EDP:
5651 is_dp = true;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005652 if (!intel_encoder_is_pch_edp(&encoder->base))
Jesse Barnes79e53942008-11-07 14:24:08 -08005653 is_cpu_edp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005654 break;
5655 }
5656
5657 num_connectors++;
5658 }
5659
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005660 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5661 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5662
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005663 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5664 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005665 if (!ok) {
5666 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5667 return -EINVAL;
5668 }
5669
5670 /* Ensure that the cursor is valid for the new mode before changing... */
5671 intel_crtc_update_cursor(crtc, true);
5672
Jesse Barnes79e53942008-11-07 14:24:08 -08005673 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005674 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5675 adjusted_mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03005676 if (is_lvds && dev_priv->lvds_dither)
5677 dither = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005678
Jesse Barnes79e53942008-11-07 14:24:08 -08005679 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5680 if (has_reduced_clock)
5681 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5682 reduced_clock.m2;
5683
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005684 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005685
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005686 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005687 drm_mode_debug_printmodeline(mode);
5688
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005689 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5690 if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005691 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005692
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005693 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5694 if (pll == NULL) {
5695 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5696 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005697 return -EINVAL;
5698 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005699 } else
5700 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005701
Daniel Vetter2f0c2ad2012-11-29 15:59:35 +01005702 if (is_dp && !is_cpu_edp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005703 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005704
Daniel Vetterdafd2262012-11-26 17:22:07 +01005705 for_each_encoder_on_crtc(dev, crtc, encoder)
5706 if (encoder->pre_pll_enable)
5707 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005708
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005709 if (intel_crtc->pch_pll) {
5710 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005711
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005712 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005713 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005714 udelay(150);
5715
Eric Anholt8febb292011-03-30 13:01:07 -07005716 /* The pixel multiplier can only be updated once the
5717 * DPLL is enabled and the clocks are stable.
5718 *
5719 * So write it again.
5720 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005721 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005722 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005723
Chris Wilson5eddb702010-09-11 13:48:45 +01005724 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005725 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005726 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005727 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005728 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005729 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005730 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005731 }
5732 }
5733
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005734 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005735
Daniel Vetter01a415f2012-10-27 15:58:40 +02005736 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5737 * ironlake_check_fdi_lanes. */
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005738 ironlake_set_m_n(crtc, mode, adjusted_mode);
Chris Wilson5eddb702010-09-11 13:48:45 +01005739
Daniel Vetter01a415f2012-10-27 15:58:40 +02005740 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005741
Paulo Zanonic8203562012-09-12 10:06:29 -03005742 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005743
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005744 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005745
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005746 /* Set up the display plane register */
5747 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005748 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005749
Daniel Vetter94352cf2012-07-05 22:51:56 +02005750 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005751
5752 intel_update_watermarks(dev);
5753
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005754 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5755
Daniel Vetter01a415f2012-10-27 15:58:40 +02005756 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005757}
5758
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005759static void haswell_modeset_global_resources(struct drm_device *dev)
5760{
5761 struct drm_i915_private *dev_priv = dev->dev_private;
5762 bool enable = false;
5763 struct intel_crtc *crtc;
5764 struct intel_encoder *encoder;
5765
5766 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5767 if (crtc->pipe != PIPE_A && crtc->base.enabled)
5768 enable = true;
5769 /* XXX: Should check for edp transcoder here, but thanks to init
5770 * sequence that's not yet available. Just in case desktop eDP
5771 * on PORT D is possible on haswell, too. */
5772 }
5773
5774 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
5775 base.head) {
5776 if (encoder->type != INTEL_OUTPUT_EDP &&
5777 encoder->connectors_active)
5778 enable = true;
5779 }
5780
5781 /* Even the eDP panel fitter is outside the always-on well. */
5782 if (dev_priv->pch_pf_size)
5783 enable = true;
5784
5785 intel_set_power_well(dev, enable);
5786}
5787
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005788static int haswell_crtc_mode_set(struct drm_crtc *crtc,
5789 struct drm_display_mode *mode,
5790 struct drm_display_mode *adjusted_mode,
5791 int x, int y,
5792 struct drm_framebuffer *fb)
5793{
5794 struct drm_device *dev = crtc->dev;
5795 struct drm_i915_private *dev_priv = dev->dev_private;
5796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5797 int pipe = intel_crtc->pipe;
5798 int plane = intel_crtc->plane;
5799 int num_connectors = 0;
Daniel Vettered7ef432012-12-06 14:24:21 +01005800 bool is_dp = false, is_cpu_edp = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005801 struct intel_encoder *encoder;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005802 int ret;
5803 bool dither;
5804
5805 for_each_encoder_on_crtc(dev, crtc, encoder) {
5806 switch (encoder->type) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005807 case INTEL_OUTPUT_DISPLAYPORT:
5808 is_dp = true;
5809 break;
5810 case INTEL_OUTPUT_EDP:
5811 is_dp = true;
5812 if (!intel_encoder_is_pch_edp(&encoder->base))
5813 is_cpu_edp = true;
5814 break;
5815 }
5816
5817 num_connectors++;
5818 }
5819
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005820 /* We are not sure yet this won't happen. */
5821 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5822 INTEL_PCH_TYPE(dev));
5823
5824 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5825 num_connectors, pipe_name(pipe));
5826
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005827 WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005828 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5829
5830 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5831
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005832 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5833 return -EINVAL;
5834
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005835 /* Ensure that the cursor is valid for the new mode before changing... */
5836 intel_crtc_update_cursor(crtc, true);
5837
5838 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005839 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5840 adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005841
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005842 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5843 drm_mode_debug_printmodeline(mode);
5844
Daniel Vettered7ef432012-12-06 14:24:21 +01005845 if (is_dp && !is_cpu_edp)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005846 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005847
5848 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005849
5850 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5851
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -03005852 if (!is_dp || is_cpu_edp)
5853 ironlake_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005854
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005855 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005856
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005857 intel_set_pipe_csc(crtc, adjusted_mode);
5858
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005859 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005860 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005861 POSTING_READ(DSPCNTR(plane));
5862
5863 ret = intel_pipe_set_base(crtc, x, y, fb);
5864
5865 intel_update_watermarks(dev);
5866
5867 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5868
Jesse Barnes79e53942008-11-07 14:24:08 -08005869 return ret;
5870}
5871
Eric Anholtf564048e2011-03-30 13:01:02 -07005872static int intel_crtc_mode_set(struct drm_crtc *crtc,
5873 struct drm_display_mode *mode,
5874 struct drm_display_mode *adjusted_mode,
5875 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005876 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005877{
5878 struct drm_device *dev = crtc->dev;
5879 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005880 struct drm_encoder_helper_funcs *encoder_funcs;
5881 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5883 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005884 int ret;
5885
Paulo Zanonicc464b22013-01-25 16:59:16 -02005886 if (IS_HASWELL(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
5887 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5888 else
5889 intel_crtc->cpu_transcoder = pipe;
5890
Eric Anholt0b701d22011-03-30 13:01:03 -07005891 drm_vblank_pre_modeset(dev, pipe);
5892
Eric Anholtf564048e2011-03-30 13:01:02 -07005893 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005894 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005895 drm_vblank_post_modeset(dev, pipe);
5896
Daniel Vetter9256aa12012-10-31 19:26:13 +01005897 if (ret != 0)
5898 return ret;
5899
5900 for_each_encoder_on_crtc(dev, crtc, encoder) {
5901 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5902 encoder->base.base.id,
5903 drm_get_encoder_name(&encoder->base),
5904 mode->base.id, mode->name);
5905 encoder_funcs = encoder->base.helper_private;
5906 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
5907 }
5908
5909 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005910}
5911
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005912static bool intel_eld_uptodate(struct drm_connector *connector,
5913 int reg_eldv, uint32_t bits_eldv,
5914 int reg_elda, uint32_t bits_elda,
5915 int reg_edid)
5916{
5917 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5918 uint8_t *eld = connector->eld;
5919 uint32_t i;
5920
5921 i = I915_READ(reg_eldv);
5922 i &= bits_eldv;
5923
5924 if (!eld[0])
5925 return !i;
5926
5927 if (!i)
5928 return false;
5929
5930 i = I915_READ(reg_elda);
5931 i &= ~bits_elda;
5932 I915_WRITE(reg_elda, i);
5933
5934 for (i = 0; i < eld[2]; i++)
5935 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5936 return false;
5937
5938 return true;
5939}
5940
Wu Fengguange0dac652011-09-05 14:25:34 +08005941static void g4x_write_eld(struct drm_connector *connector,
5942 struct drm_crtc *crtc)
5943{
5944 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5945 uint8_t *eld = connector->eld;
5946 uint32_t eldv;
5947 uint32_t len;
5948 uint32_t i;
5949
5950 i = I915_READ(G4X_AUD_VID_DID);
5951
5952 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5953 eldv = G4X_ELDV_DEVCL_DEVBLC;
5954 else
5955 eldv = G4X_ELDV_DEVCTG;
5956
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005957 if (intel_eld_uptodate(connector,
5958 G4X_AUD_CNTL_ST, eldv,
5959 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5960 G4X_HDMIW_HDMIEDID))
5961 return;
5962
Wu Fengguange0dac652011-09-05 14:25:34 +08005963 i = I915_READ(G4X_AUD_CNTL_ST);
5964 i &= ~(eldv | G4X_ELD_ADDR);
5965 len = (i >> 9) & 0x1f; /* ELD buffer size */
5966 I915_WRITE(G4X_AUD_CNTL_ST, i);
5967
5968 if (!eld[0])
5969 return;
5970
5971 len = min_t(uint8_t, eld[2], len);
5972 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5973 for (i = 0; i < len; i++)
5974 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5975
5976 i = I915_READ(G4X_AUD_CNTL_ST);
5977 i |= eldv;
5978 I915_WRITE(G4X_AUD_CNTL_ST, i);
5979}
5980
Wang Xingchao83358c852012-08-16 22:43:37 +08005981static void haswell_write_eld(struct drm_connector *connector,
5982 struct drm_crtc *crtc)
5983{
5984 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5985 uint8_t *eld = connector->eld;
5986 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08005987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08005988 uint32_t eldv;
5989 uint32_t i;
5990 int len;
5991 int pipe = to_intel_crtc(crtc)->pipe;
5992 int tmp;
5993
5994 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5995 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5996 int aud_config = HSW_AUD_CFG(pipe);
5997 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5998
5999
6000 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6001
6002 /* Audio output enable */
6003 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6004 tmp = I915_READ(aud_cntrl_st2);
6005 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6006 I915_WRITE(aud_cntrl_st2, tmp);
6007
6008 /* Wait for 1 vertical blank */
6009 intel_wait_for_vblank(dev, pipe);
6010
6011 /* Set ELD valid state */
6012 tmp = I915_READ(aud_cntrl_st2);
6013 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6014 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6015 I915_WRITE(aud_cntrl_st2, tmp);
6016 tmp = I915_READ(aud_cntrl_st2);
6017 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6018
6019 /* Enable HDMI mode */
6020 tmp = I915_READ(aud_config);
6021 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6022 /* clear N_programing_enable and N_value_index */
6023 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6024 I915_WRITE(aud_config, tmp);
6025
6026 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6027
6028 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006029 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006030
6031 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6032 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6033 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6034 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6035 } else
6036 I915_WRITE(aud_config, 0);
6037
6038 if (intel_eld_uptodate(connector,
6039 aud_cntrl_st2, eldv,
6040 aud_cntl_st, IBX_ELD_ADDRESS,
6041 hdmiw_hdmiedid))
6042 return;
6043
6044 i = I915_READ(aud_cntrl_st2);
6045 i &= ~eldv;
6046 I915_WRITE(aud_cntrl_st2, i);
6047
6048 if (!eld[0])
6049 return;
6050
6051 i = I915_READ(aud_cntl_st);
6052 i &= ~IBX_ELD_ADDRESS;
6053 I915_WRITE(aud_cntl_st, i);
6054 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6055 DRM_DEBUG_DRIVER("port num:%d\n", i);
6056
6057 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6058 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6059 for (i = 0; i < len; i++)
6060 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6061
6062 i = I915_READ(aud_cntrl_st2);
6063 i |= eldv;
6064 I915_WRITE(aud_cntrl_st2, i);
6065
6066}
6067
Wu Fengguange0dac652011-09-05 14:25:34 +08006068static void ironlake_write_eld(struct drm_connector *connector,
6069 struct drm_crtc *crtc)
6070{
6071 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6072 uint8_t *eld = connector->eld;
6073 uint32_t eldv;
6074 uint32_t i;
6075 int len;
6076 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006077 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006078 int aud_cntl_st;
6079 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006080 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006081
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006082 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006083 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6084 aud_config = IBX_AUD_CFG(pipe);
6085 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006086 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006087 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006088 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6089 aud_config = CPT_AUD_CFG(pipe);
6090 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006091 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006092 }
6093
Wang Xingchao9b138a82012-08-09 16:52:18 +08006094 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006095
6096 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006097 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006098 if (!i) {
6099 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6100 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006101 eldv = IBX_ELD_VALIDB;
6102 eldv |= IBX_ELD_VALIDB << 4;
6103 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006104 } else {
6105 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006106 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006107 }
6108
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006109 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6110 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6111 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006112 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6113 } else
6114 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006115
6116 if (intel_eld_uptodate(connector,
6117 aud_cntrl_st2, eldv,
6118 aud_cntl_st, IBX_ELD_ADDRESS,
6119 hdmiw_hdmiedid))
6120 return;
6121
Wu Fengguange0dac652011-09-05 14:25:34 +08006122 i = I915_READ(aud_cntrl_st2);
6123 i &= ~eldv;
6124 I915_WRITE(aud_cntrl_st2, i);
6125
6126 if (!eld[0])
6127 return;
6128
Wu Fengguange0dac652011-09-05 14:25:34 +08006129 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006130 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006131 I915_WRITE(aud_cntl_st, i);
6132
6133 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6134 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6135 for (i = 0; i < len; i++)
6136 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6137
6138 i = I915_READ(aud_cntrl_st2);
6139 i |= eldv;
6140 I915_WRITE(aud_cntrl_st2, i);
6141}
6142
6143void intel_write_eld(struct drm_encoder *encoder,
6144 struct drm_display_mode *mode)
6145{
6146 struct drm_crtc *crtc = encoder->crtc;
6147 struct drm_connector *connector;
6148 struct drm_device *dev = encoder->dev;
6149 struct drm_i915_private *dev_priv = dev->dev_private;
6150
6151 connector = drm_select_eld(encoder, mode);
6152 if (!connector)
6153 return;
6154
6155 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6156 connector->base.id,
6157 drm_get_connector_name(connector),
6158 connector->encoder->base.id,
6159 drm_get_encoder_name(connector->encoder));
6160
6161 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6162
6163 if (dev_priv->display.write_eld)
6164 dev_priv->display.write_eld(connector, crtc);
6165}
6166
Jesse Barnes79e53942008-11-07 14:24:08 -08006167/** Loads the palette/gamma unit for the CRTC with the prepared values */
6168void intel_crtc_load_lut(struct drm_crtc *crtc)
6169{
6170 struct drm_device *dev = crtc->dev;
6171 struct drm_i915_private *dev_priv = dev->dev_private;
6172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006173 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006174 int i;
6175
6176 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006177 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006178 return;
6179
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006180 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006181 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006182 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006183
Jesse Barnes79e53942008-11-07 14:24:08 -08006184 for (i = 0; i < 256; i++) {
6185 I915_WRITE(palreg + 4 * i,
6186 (intel_crtc->lut_r[i] << 16) |
6187 (intel_crtc->lut_g[i] << 8) |
6188 intel_crtc->lut_b[i]);
6189 }
6190}
6191
Chris Wilson560b85b2010-08-07 11:01:38 +01006192static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6193{
6194 struct drm_device *dev = crtc->dev;
6195 struct drm_i915_private *dev_priv = dev->dev_private;
6196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6197 bool visible = base != 0;
6198 u32 cntl;
6199
6200 if (intel_crtc->cursor_visible == visible)
6201 return;
6202
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006203 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006204 if (visible) {
6205 /* On these chipsets we can only modify the base whilst
6206 * the cursor is disabled.
6207 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006208 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006209
6210 cntl &= ~(CURSOR_FORMAT_MASK);
6211 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6212 cntl |= CURSOR_ENABLE |
6213 CURSOR_GAMMA_ENABLE |
6214 CURSOR_FORMAT_ARGB;
6215 } else
6216 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006217 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006218
6219 intel_crtc->cursor_visible = visible;
6220}
6221
6222static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6223{
6224 struct drm_device *dev = crtc->dev;
6225 struct drm_i915_private *dev_priv = dev->dev_private;
6226 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6227 int pipe = intel_crtc->pipe;
6228 bool visible = base != 0;
6229
6230 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006231 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006232 if (base) {
6233 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6234 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6235 cntl |= pipe << 28; /* Connect to correct pipe */
6236 } else {
6237 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6238 cntl |= CURSOR_MODE_DISABLE;
6239 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006240 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006241
6242 intel_crtc->cursor_visible = visible;
6243 }
6244 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006245 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006246}
6247
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006248static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6249{
6250 struct drm_device *dev = crtc->dev;
6251 struct drm_i915_private *dev_priv = dev->dev_private;
6252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6253 int pipe = intel_crtc->pipe;
6254 bool visible = base != 0;
6255
6256 if (intel_crtc->cursor_visible != visible) {
6257 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6258 if (base) {
6259 cntl &= ~CURSOR_MODE;
6260 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6261 } else {
6262 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6263 cntl |= CURSOR_MODE_DISABLE;
6264 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006265 if (IS_HASWELL(dev))
6266 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006267 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6268
6269 intel_crtc->cursor_visible = visible;
6270 }
6271 /* and commit changes on next vblank */
6272 I915_WRITE(CURBASE_IVB(pipe), base);
6273}
6274
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006275/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006276static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6277 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006278{
6279 struct drm_device *dev = crtc->dev;
6280 struct drm_i915_private *dev_priv = dev->dev_private;
6281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6282 int pipe = intel_crtc->pipe;
6283 int x = intel_crtc->cursor_x;
6284 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006285 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006286 bool visible;
6287
6288 pos = 0;
6289
Chris Wilson6b383a72010-09-13 13:54:26 +01006290 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006291 base = intel_crtc->cursor_addr;
6292 if (x > (int) crtc->fb->width)
6293 base = 0;
6294
6295 if (y > (int) crtc->fb->height)
6296 base = 0;
6297 } else
6298 base = 0;
6299
6300 if (x < 0) {
6301 if (x + intel_crtc->cursor_width < 0)
6302 base = 0;
6303
6304 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6305 x = -x;
6306 }
6307 pos |= x << CURSOR_X_SHIFT;
6308
6309 if (y < 0) {
6310 if (y + intel_crtc->cursor_height < 0)
6311 base = 0;
6312
6313 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6314 y = -y;
6315 }
6316 pos |= y << CURSOR_Y_SHIFT;
6317
6318 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006319 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006320 return;
6321
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006322 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006323 I915_WRITE(CURPOS_IVB(pipe), pos);
6324 ivb_update_cursor(crtc, base);
6325 } else {
6326 I915_WRITE(CURPOS(pipe), pos);
6327 if (IS_845G(dev) || IS_I865G(dev))
6328 i845_update_cursor(crtc, base);
6329 else
6330 i9xx_update_cursor(crtc, base);
6331 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006332}
6333
Jesse Barnes79e53942008-11-07 14:24:08 -08006334static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006335 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006336 uint32_t handle,
6337 uint32_t width, uint32_t height)
6338{
6339 struct drm_device *dev = crtc->dev;
6340 struct drm_i915_private *dev_priv = dev->dev_private;
6341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006342 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006343 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006344 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006345
Jesse Barnes79e53942008-11-07 14:24:08 -08006346 /* if we want to turn off the cursor ignore width and height */
6347 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006348 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006349 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006350 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006351 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006352 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006353 }
6354
6355 /* Currently we only support 64x64 cursors */
6356 if (width != 64 || height != 64) {
6357 DRM_ERROR("we currently only support 64x64 cursors\n");
6358 return -EINVAL;
6359 }
6360
Chris Wilson05394f32010-11-08 19:18:58 +00006361 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006362 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006363 return -ENOENT;
6364
Chris Wilson05394f32010-11-08 19:18:58 +00006365 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006366 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006367 ret = -ENOMEM;
6368 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006369 }
6370
Dave Airlie71acb5e2008-12-30 20:31:46 +10006371 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006372 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006373 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006374 if (obj->tiling_mode) {
6375 DRM_ERROR("cursor cannot be tiled\n");
6376 ret = -EINVAL;
6377 goto fail_locked;
6378 }
6379
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006380 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006381 if (ret) {
6382 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006383 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006384 }
6385
Chris Wilsond9e86c02010-11-10 16:40:20 +00006386 ret = i915_gem_object_put_fence(obj);
6387 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006388 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006389 goto fail_unpin;
6390 }
6391
Chris Wilson05394f32010-11-08 19:18:58 +00006392 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006393 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006394 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006395 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006396 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6397 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006398 if (ret) {
6399 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006400 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006401 }
Chris Wilson05394f32010-11-08 19:18:58 +00006402 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006403 }
6404
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006405 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006406 I915_WRITE(CURSIZE, (height << 12) | width);
6407
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006408 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006409 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006410 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006411 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006412 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6413 } else
6414 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006415 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006416 }
Jesse Barnes80824002009-09-10 15:28:06 -07006417
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006418 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006419
6420 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006421 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006422 intel_crtc->cursor_width = width;
6423 intel_crtc->cursor_height = height;
6424
Chris Wilson6b383a72010-09-13 13:54:26 +01006425 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006426
Jesse Barnes79e53942008-11-07 14:24:08 -08006427 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006428fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006429 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006430fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006431 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006432fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006433 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006434 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006435}
6436
6437static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6438{
Jesse Barnes79e53942008-11-07 14:24:08 -08006439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006440
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006441 intel_crtc->cursor_x = x;
6442 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006443
Chris Wilson6b383a72010-09-13 13:54:26 +01006444 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006445
6446 return 0;
6447}
6448
6449/** Sets the color ramps on behalf of RandR */
6450void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6451 u16 blue, int regno)
6452{
6453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6454
6455 intel_crtc->lut_r[regno] = red >> 8;
6456 intel_crtc->lut_g[regno] = green >> 8;
6457 intel_crtc->lut_b[regno] = blue >> 8;
6458}
6459
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006460void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6461 u16 *blue, int regno)
6462{
6463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6464
6465 *red = intel_crtc->lut_r[regno] << 8;
6466 *green = intel_crtc->lut_g[regno] << 8;
6467 *blue = intel_crtc->lut_b[regno] << 8;
6468}
6469
Jesse Barnes79e53942008-11-07 14:24:08 -08006470static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006471 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006472{
James Simmons72034252010-08-03 01:33:19 +01006473 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006475
James Simmons72034252010-08-03 01:33:19 +01006476 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006477 intel_crtc->lut_r[i] = red[i] >> 8;
6478 intel_crtc->lut_g[i] = green[i] >> 8;
6479 intel_crtc->lut_b[i] = blue[i] >> 8;
6480 }
6481
6482 intel_crtc_load_lut(crtc);
6483}
6484
Jesse Barnes79e53942008-11-07 14:24:08 -08006485/* VESA 640x480x72Hz mode to set on the pipe */
6486static struct drm_display_mode load_detect_mode = {
6487 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6488 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6489};
6490
Chris Wilsond2dff872011-04-19 08:36:26 +01006491static struct drm_framebuffer *
6492intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006493 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006494 struct drm_i915_gem_object *obj)
6495{
6496 struct intel_framebuffer *intel_fb;
6497 int ret;
6498
6499 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6500 if (!intel_fb) {
6501 drm_gem_object_unreference_unlocked(&obj->base);
6502 return ERR_PTR(-ENOMEM);
6503 }
6504
6505 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6506 if (ret) {
6507 drm_gem_object_unreference_unlocked(&obj->base);
6508 kfree(intel_fb);
6509 return ERR_PTR(ret);
6510 }
6511
6512 return &intel_fb->base;
6513}
6514
6515static u32
6516intel_framebuffer_pitch_for_width(int width, int bpp)
6517{
6518 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6519 return ALIGN(pitch, 64);
6520}
6521
6522static u32
6523intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6524{
6525 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6526 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6527}
6528
6529static struct drm_framebuffer *
6530intel_framebuffer_create_for_mode(struct drm_device *dev,
6531 struct drm_display_mode *mode,
6532 int depth, int bpp)
6533{
6534 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006535 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006536
6537 obj = i915_gem_alloc_object(dev,
6538 intel_framebuffer_size_for_mode(mode, bpp));
6539 if (obj == NULL)
6540 return ERR_PTR(-ENOMEM);
6541
6542 mode_cmd.width = mode->hdisplay;
6543 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006544 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6545 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006546 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006547
6548 return intel_framebuffer_create(dev, &mode_cmd, obj);
6549}
6550
6551static struct drm_framebuffer *
6552mode_fits_in_fbdev(struct drm_device *dev,
6553 struct drm_display_mode *mode)
6554{
6555 struct drm_i915_private *dev_priv = dev->dev_private;
6556 struct drm_i915_gem_object *obj;
6557 struct drm_framebuffer *fb;
6558
6559 if (dev_priv->fbdev == NULL)
6560 return NULL;
6561
6562 obj = dev_priv->fbdev->ifb.obj;
6563 if (obj == NULL)
6564 return NULL;
6565
6566 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006567 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6568 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006569 return NULL;
6570
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006571 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006572 return NULL;
6573
6574 return fb;
6575}
6576
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006577bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006578 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006579 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006580{
6581 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006582 struct intel_encoder *intel_encoder =
6583 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006584 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006585 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006586 struct drm_crtc *crtc = NULL;
6587 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006588 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006589 int i = -1;
6590
Chris Wilsond2dff872011-04-19 08:36:26 +01006591 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6592 connector->base.id, drm_get_connector_name(connector),
6593 encoder->base.id, drm_get_encoder_name(encoder));
6594
Jesse Barnes79e53942008-11-07 14:24:08 -08006595 /*
6596 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006597 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006598 * - if the connector already has an assigned crtc, use it (but make
6599 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006600 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006601 * - try to find the first unused crtc that can drive this connector,
6602 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006603 */
6604
6605 /* See if we already have a CRTC for this connector */
6606 if (encoder->crtc) {
6607 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006608
Daniel Vetter7b240562012-12-12 00:35:33 +01006609 mutex_lock(&crtc->mutex);
6610
Daniel Vetter24218aa2012-08-12 19:27:11 +02006611 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006612 old->load_detect_temp = false;
6613
6614 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006615 if (connector->dpms != DRM_MODE_DPMS_ON)
6616 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006617
Chris Wilson71731882011-04-19 23:10:58 +01006618 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006619 }
6620
6621 /* Find an unused one (if possible) */
6622 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6623 i++;
6624 if (!(encoder->possible_crtcs & (1 << i)))
6625 continue;
6626 if (!possible_crtc->enabled) {
6627 crtc = possible_crtc;
6628 break;
6629 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006630 }
6631
6632 /*
6633 * If we didn't find an unused CRTC, don't use any.
6634 */
6635 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006636 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6637 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006638 }
6639
Daniel Vetter7b240562012-12-12 00:35:33 +01006640 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006641 intel_encoder->new_crtc = to_intel_crtc(crtc);
6642 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006643
6644 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006645 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006646 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006647 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006648
Chris Wilson64927112011-04-20 07:25:26 +01006649 if (!mode)
6650 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006651
Chris Wilsond2dff872011-04-19 08:36:26 +01006652 /* We need a framebuffer large enough to accommodate all accesses
6653 * that the plane may generate whilst we perform load detection.
6654 * We can not rely on the fbcon either being present (we get called
6655 * during its initialisation to detect all boot displays, or it may
6656 * not even exist) or that it is large enough to satisfy the
6657 * requested mode.
6658 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006659 fb = mode_fits_in_fbdev(dev, mode);
6660 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006661 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006662 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6663 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006664 } else
6665 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006666 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006667 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006668 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006669 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006670 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006671
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006672 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006673 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006674 if (old->release_fb)
6675 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006676 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006677 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006678 }
Chris Wilson71731882011-04-19 23:10:58 +01006679
Jesse Barnes79e53942008-11-07 14:24:08 -08006680 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006681 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006682 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006683}
6684
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006685void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006686 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006687{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006688 struct intel_encoder *intel_encoder =
6689 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006690 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006691 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006692
Chris Wilsond2dff872011-04-19 08:36:26 +01006693 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6694 connector->base.id, drm_get_connector_name(connector),
6695 encoder->base.id, drm_get_encoder_name(encoder));
6696
Chris Wilson8261b192011-04-19 23:18:09 +01006697 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006698 to_intel_connector(connector)->new_encoder = NULL;
6699 intel_encoder->new_crtc = NULL;
6700 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006701
Daniel Vetter36206362012-12-10 20:42:17 +01006702 if (old->release_fb) {
6703 drm_framebuffer_unregister_private(old->release_fb);
6704 drm_framebuffer_unreference(old->release_fb);
6705 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006706
Daniel Vetter67c96402013-01-23 16:25:09 +00006707 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006708 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006709 }
6710
Eric Anholtc751ce42010-03-25 11:48:48 -07006711 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006712 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6713 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006714
6715 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006716}
6717
6718/* Returns the clock of the currently programmed mode of the given pipe. */
6719static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6720{
6721 struct drm_i915_private *dev_priv = dev->dev_private;
6722 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6723 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006724 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006725 u32 fp;
6726 intel_clock_t clock;
6727
6728 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006729 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006730 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006731 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006732
6733 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006734 if (IS_PINEVIEW(dev)) {
6735 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6736 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006737 } else {
6738 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6739 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6740 }
6741
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006742 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006743 if (IS_PINEVIEW(dev))
6744 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6745 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006746 else
6747 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006748 DPLL_FPA01_P1_POST_DIV_SHIFT);
6749
6750 switch (dpll & DPLL_MODE_MASK) {
6751 case DPLLB_MODE_DAC_SERIAL:
6752 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6753 5 : 10;
6754 break;
6755 case DPLLB_MODE_LVDS:
6756 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6757 7 : 14;
6758 break;
6759 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006760 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006761 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6762 return 0;
6763 }
6764
6765 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006766 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006767 } else {
6768 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6769
6770 if (is_lvds) {
6771 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6772 DPLL_FPA01_P1_POST_DIV_SHIFT);
6773 clock.p2 = 14;
6774
6775 if ((dpll & PLL_REF_INPUT_MASK) ==
6776 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6777 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006778 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006779 } else
Shaohua Li21778322009-02-23 15:19:16 +08006780 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006781 } else {
6782 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6783 clock.p1 = 2;
6784 else {
6785 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6786 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6787 }
6788 if (dpll & PLL_P2_DIVIDE_BY_4)
6789 clock.p2 = 4;
6790 else
6791 clock.p2 = 2;
6792
Shaohua Li21778322009-02-23 15:19:16 +08006793 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006794 }
6795 }
6796
6797 /* XXX: It would be nice to validate the clocks, but we can't reuse
6798 * i830PllIsValid() because it relies on the xf86_config connector
6799 * configuration being accurate, which it isn't necessarily.
6800 */
6801
6802 return clock.dot;
6803}
6804
6805/** Returns the currently programmed mode of the given pipe. */
6806struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6807 struct drm_crtc *crtc)
6808{
Jesse Barnes548f2452011-02-17 10:40:53 -08006809 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006811 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006812 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006813 int htot = I915_READ(HTOTAL(cpu_transcoder));
6814 int hsync = I915_READ(HSYNC(cpu_transcoder));
6815 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6816 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006817
6818 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6819 if (!mode)
6820 return NULL;
6821
6822 mode->clock = intel_crtc_clock_get(dev, crtc);
6823 mode->hdisplay = (htot & 0xffff) + 1;
6824 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6825 mode->hsync_start = (hsync & 0xffff) + 1;
6826 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6827 mode->vdisplay = (vtot & 0xffff) + 1;
6828 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6829 mode->vsync_start = (vsync & 0xffff) + 1;
6830 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6831
6832 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006833
6834 return mode;
6835}
6836
Daniel Vetter3dec0092010-08-20 21:40:52 +02006837static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006838{
6839 struct drm_device *dev = crtc->dev;
6840 drm_i915_private_t *dev_priv = dev->dev_private;
6841 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6842 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006843 int dpll_reg = DPLL(pipe);
6844 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006845
Eric Anholtbad720f2009-10-22 16:11:14 -07006846 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006847 return;
6848
6849 if (!dev_priv->lvds_downclock_avail)
6850 return;
6851
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006852 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006853 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006854 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006855
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006856 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006857
6858 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6859 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006860 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006861
Jesse Barnes652c3932009-08-17 13:31:43 -07006862 dpll = I915_READ(dpll_reg);
6863 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006864 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006865 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006866}
6867
6868static void intel_decrease_pllclock(struct drm_crtc *crtc)
6869{
6870 struct drm_device *dev = crtc->dev;
6871 drm_i915_private_t *dev_priv = dev->dev_private;
6872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006873
Eric Anholtbad720f2009-10-22 16:11:14 -07006874 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006875 return;
6876
6877 if (!dev_priv->lvds_downclock_avail)
6878 return;
6879
6880 /*
6881 * Since this is called by a timer, we should never get here in
6882 * the manual case.
6883 */
6884 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006885 int pipe = intel_crtc->pipe;
6886 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006887 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006888
Zhao Yakui44d98a62009-10-09 11:39:40 +08006889 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006890
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006891 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006892
Chris Wilson074b5e12012-05-02 12:07:06 +01006893 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006894 dpll |= DISPLAY_RATE_SELECT_FPA1;
6895 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006896 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006897 dpll = I915_READ(dpll_reg);
6898 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006899 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006900 }
6901
6902}
6903
Chris Wilsonf047e392012-07-21 12:31:41 +01006904void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006905{
Chris Wilsonf047e392012-07-21 12:31:41 +01006906 i915_update_gfx_val(dev->dev_private);
6907}
6908
6909void intel_mark_idle(struct drm_device *dev)
6910{
Chris Wilson725a5b52013-01-08 11:02:57 +00006911 struct drm_crtc *crtc;
6912
6913 if (!i915_powersave)
6914 return;
6915
6916 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6917 if (!crtc->fb)
6918 continue;
6919
6920 intel_decrease_pllclock(crtc);
6921 }
Chris Wilsonf047e392012-07-21 12:31:41 +01006922}
6923
6924void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6925{
6926 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006927 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006928
6929 if (!i915_powersave)
6930 return;
6931
Jesse Barnes652c3932009-08-17 13:31:43 -07006932 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006933 if (!crtc->fb)
6934 continue;
6935
Chris Wilsonf047e392012-07-21 12:31:41 +01006936 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6937 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006938 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006939}
6940
Jesse Barnes79e53942008-11-07 14:24:08 -08006941static void intel_crtc_destroy(struct drm_crtc *crtc)
6942{
6943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006944 struct drm_device *dev = crtc->dev;
6945 struct intel_unpin_work *work;
6946 unsigned long flags;
6947
6948 spin_lock_irqsave(&dev->event_lock, flags);
6949 work = intel_crtc->unpin_work;
6950 intel_crtc->unpin_work = NULL;
6951 spin_unlock_irqrestore(&dev->event_lock, flags);
6952
6953 if (work) {
6954 cancel_work_sync(&work->work);
6955 kfree(work);
6956 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006957
6958 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006959
Jesse Barnes79e53942008-11-07 14:24:08 -08006960 kfree(intel_crtc);
6961}
6962
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006963static void intel_unpin_work_fn(struct work_struct *__work)
6964{
6965 struct intel_unpin_work *work =
6966 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006967 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006968
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006969 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006970 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006971 drm_gem_object_unreference(&work->pending_flip_obj->base);
6972 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006973
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006974 intel_update_fbc(dev);
6975 mutex_unlock(&dev->struct_mutex);
6976
6977 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
6978 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
6979
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006980 kfree(work);
6981}
6982
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006983static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006984 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006985{
6986 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6988 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006989 unsigned long flags;
6990
6991 /* Ignore early vblank irqs */
6992 if (intel_crtc == NULL)
6993 return;
6994
6995 spin_lock_irqsave(&dev->event_lock, flags);
6996 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00006997
6998 /* Ensure we don't miss a work->pending update ... */
6999 smp_rmb();
7000
7001 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007002 spin_unlock_irqrestore(&dev->event_lock, flags);
7003 return;
7004 }
7005
Chris Wilsone7d841c2012-12-03 11:36:30 +00007006 /* and that the unpin work is consistent wrt ->pending. */
7007 smp_rmb();
7008
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007009 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007010
Rob Clark45a066e2012-10-08 14:50:40 -05007011 if (work->event)
7012 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007013
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007014 drm_vblank_put(dev, intel_crtc->pipe);
7015
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007016 spin_unlock_irqrestore(&dev->event_lock, flags);
7017
Daniel Vetter2c10d572012-12-20 21:24:07 +01007018 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007019
7020 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007021
7022 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007023}
7024
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007025void intel_finish_page_flip(struct drm_device *dev, int pipe)
7026{
7027 drm_i915_private_t *dev_priv = dev->dev_private;
7028 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7029
Mario Kleiner49b14a52010-12-09 07:00:07 +01007030 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007031}
7032
7033void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7034{
7035 drm_i915_private_t *dev_priv = dev->dev_private;
7036 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7037
Mario Kleiner49b14a52010-12-09 07:00:07 +01007038 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007039}
7040
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007041void intel_prepare_page_flip(struct drm_device *dev, int plane)
7042{
7043 drm_i915_private_t *dev_priv = dev->dev_private;
7044 struct intel_crtc *intel_crtc =
7045 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7046 unsigned long flags;
7047
Chris Wilsone7d841c2012-12-03 11:36:30 +00007048 /* NB: An MMIO update of the plane base pointer will also
7049 * generate a page-flip completion irq, i.e. every modeset
7050 * is also accompanied by a spurious intel_prepare_page_flip().
7051 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007052 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007053 if (intel_crtc->unpin_work)
7054 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007055 spin_unlock_irqrestore(&dev->event_lock, flags);
7056}
7057
Chris Wilsone7d841c2012-12-03 11:36:30 +00007058inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7059{
7060 /* Ensure that the work item is consistent when activating it ... */
7061 smp_wmb();
7062 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7063 /* and that it is marked active as soon as the irq could fire. */
7064 smp_wmb();
7065}
7066
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007067static int intel_gen2_queue_flip(struct drm_device *dev,
7068 struct drm_crtc *crtc,
7069 struct drm_framebuffer *fb,
7070 struct drm_i915_gem_object *obj)
7071{
7072 struct drm_i915_private *dev_priv = dev->dev_private;
7073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007074 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007075 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007076 int ret;
7077
Daniel Vetter6d90c952012-04-26 23:28:05 +02007078 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007079 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007080 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007081
Daniel Vetter6d90c952012-04-26 23:28:05 +02007082 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007083 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007084 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007085
7086 /* Can't queue multiple flips, so wait for the previous
7087 * one to finish before executing the next.
7088 */
7089 if (intel_crtc->plane)
7090 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7091 else
7092 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007093 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7094 intel_ring_emit(ring, MI_NOOP);
7095 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7096 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7097 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007098 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007099 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007100
7101 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007102 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007103 return 0;
7104
7105err_unpin:
7106 intel_unpin_fb_obj(obj);
7107err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007108 return ret;
7109}
7110
7111static int intel_gen3_queue_flip(struct drm_device *dev,
7112 struct drm_crtc *crtc,
7113 struct drm_framebuffer *fb,
7114 struct drm_i915_gem_object *obj)
7115{
7116 struct drm_i915_private *dev_priv = dev->dev_private;
7117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007118 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007119 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007120 int ret;
7121
Daniel Vetter6d90c952012-04-26 23:28:05 +02007122 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007123 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007124 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007125
Daniel Vetter6d90c952012-04-26 23:28:05 +02007126 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007127 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007128 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007129
7130 if (intel_crtc->plane)
7131 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7132 else
7133 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007134 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7135 intel_ring_emit(ring, MI_NOOP);
7136 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7137 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7138 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007139 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007140 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007141
Chris Wilsone7d841c2012-12-03 11:36:30 +00007142 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007143 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007144 return 0;
7145
7146err_unpin:
7147 intel_unpin_fb_obj(obj);
7148err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007149 return ret;
7150}
7151
7152static int intel_gen4_queue_flip(struct drm_device *dev,
7153 struct drm_crtc *crtc,
7154 struct drm_framebuffer *fb,
7155 struct drm_i915_gem_object *obj)
7156{
7157 struct drm_i915_private *dev_priv = dev->dev_private;
7158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7159 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007160 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007161 int ret;
7162
Daniel Vetter6d90c952012-04-26 23:28:05 +02007163 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007164 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007165 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007166
Daniel Vetter6d90c952012-04-26 23:28:05 +02007167 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007168 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007169 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007170
7171 /* i965+ uses the linear or tiled offsets from the
7172 * Display Registers (which do not change across a page-flip)
7173 * so we need only reprogram the base address.
7174 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007175 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7176 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7177 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007178 intel_ring_emit(ring,
7179 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7180 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007181
7182 /* XXX Enabling the panel-fitter across page-flip is so far
7183 * untested on non-native modes, so ignore it for now.
7184 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7185 */
7186 pf = 0;
7187 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007188 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007189
7190 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007191 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007192 return 0;
7193
7194err_unpin:
7195 intel_unpin_fb_obj(obj);
7196err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007197 return ret;
7198}
7199
7200static int intel_gen6_queue_flip(struct drm_device *dev,
7201 struct drm_crtc *crtc,
7202 struct drm_framebuffer *fb,
7203 struct drm_i915_gem_object *obj)
7204{
7205 struct drm_i915_private *dev_priv = dev->dev_private;
7206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007207 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007208 uint32_t pf, pipesrc;
7209 int ret;
7210
Daniel Vetter6d90c952012-04-26 23:28:05 +02007211 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007212 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007213 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007214
Daniel Vetter6d90c952012-04-26 23:28:05 +02007215 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007216 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007217 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007218
Daniel Vetter6d90c952012-04-26 23:28:05 +02007219 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7220 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7221 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007222 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007223
Chris Wilson99d9acd2012-04-17 20:37:00 +01007224 /* Contrary to the suggestions in the documentation,
7225 * "Enable Panel Fitter" does not seem to be required when page
7226 * flipping with a non-native mode, and worse causes a normal
7227 * modeset to fail.
7228 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7229 */
7230 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007231 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007232 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007233
7234 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007235 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007236 return 0;
7237
7238err_unpin:
7239 intel_unpin_fb_obj(obj);
7240err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007241 return ret;
7242}
7243
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007244/*
7245 * On gen7 we currently use the blit ring because (in early silicon at least)
7246 * the render ring doesn't give us interrpts for page flip completion, which
7247 * means clients will hang after the first flip is queued. Fortunately the
7248 * blit ring generates interrupts properly, so use it instead.
7249 */
7250static int intel_gen7_queue_flip(struct drm_device *dev,
7251 struct drm_crtc *crtc,
7252 struct drm_framebuffer *fb,
7253 struct drm_i915_gem_object *obj)
7254{
7255 struct drm_i915_private *dev_priv = dev->dev_private;
7256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7257 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007258 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007259 int ret;
7260
7261 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7262 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007263 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007264
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007265 switch(intel_crtc->plane) {
7266 case PLANE_A:
7267 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7268 break;
7269 case PLANE_B:
7270 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7271 break;
7272 case PLANE_C:
7273 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7274 break;
7275 default:
7276 WARN_ONCE(1, "unknown plane in flip command\n");
7277 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007278 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007279 }
7280
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007281 ret = intel_ring_begin(ring, 4);
7282 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007283 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007284
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007285 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007286 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007287 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007288 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007289
7290 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007291 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007292 return 0;
7293
7294err_unpin:
7295 intel_unpin_fb_obj(obj);
7296err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007297 return ret;
7298}
7299
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007300static int intel_default_queue_flip(struct drm_device *dev,
7301 struct drm_crtc *crtc,
7302 struct drm_framebuffer *fb,
7303 struct drm_i915_gem_object *obj)
7304{
7305 return -ENODEV;
7306}
7307
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007308static int intel_crtc_page_flip(struct drm_crtc *crtc,
7309 struct drm_framebuffer *fb,
7310 struct drm_pending_vblank_event *event)
7311{
7312 struct drm_device *dev = crtc->dev;
7313 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007314 struct drm_framebuffer *old_fb = crtc->fb;
7315 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7317 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007318 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007319 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007320
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007321 /* Can't change pixel format via MI display flips. */
7322 if (fb->pixel_format != crtc->fb->pixel_format)
7323 return -EINVAL;
7324
7325 /*
7326 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7327 * Note that pitch changes could also affect these register.
7328 */
7329 if (INTEL_INFO(dev)->gen > 3 &&
7330 (fb->offsets[0] != crtc->fb->offsets[0] ||
7331 fb->pitches[0] != crtc->fb->pitches[0]))
7332 return -EINVAL;
7333
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007334 work = kzalloc(sizeof *work, GFP_KERNEL);
7335 if (work == NULL)
7336 return -ENOMEM;
7337
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007338 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007339 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007340 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007341 INIT_WORK(&work->work, intel_unpin_work_fn);
7342
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007343 ret = drm_vblank_get(dev, intel_crtc->pipe);
7344 if (ret)
7345 goto free_work;
7346
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007347 /* We borrow the event spin lock for protecting unpin_work */
7348 spin_lock_irqsave(&dev->event_lock, flags);
7349 if (intel_crtc->unpin_work) {
7350 spin_unlock_irqrestore(&dev->event_lock, flags);
7351 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007352 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007353
7354 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007355 return -EBUSY;
7356 }
7357 intel_crtc->unpin_work = work;
7358 spin_unlock_irqrestore(&dev->event_lock, flags);
7359
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007360 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7361 flush_workqueue(dev_priv->wq);
7362
Chris Wilson79158102012-05-23 11:13:58 +01007363 ret = i915_mutex_lock_interruptible(dev);
7364 if (ret)
7365 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007366
Jesse Barnes75dfca82010-02-10 15:09:44 -08007367 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007368 drm_gem_object_reference(&work->old_fb_obj->base);
7369 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007370
7371 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007372
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007373 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007374
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007375 work->enable_stall_check = true;
7376
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007377 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007378 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007379
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007380 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7381 if (ret)
7382 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007383
Chris Wilson7782de32011-07-08 12:22:41 +01007384 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007385 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007386 mutex_unlock(&dev->struct_mutex);
7387
Jesse Barnese5510fa2010-07-01 16:48:37 -07007388 trace_i915_flip_request(intel_crtc->plane, obj);
7389
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007390 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007391
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007392cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007393 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007394 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007395 drm_gem_object_unreference(&work->old_fb_obj->base);
7396 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007397 mutex_unlock(&dev->struct_mutex);
7398
Chris Wilson79158102012-05-23 11:13:58 +01007399cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007400 spin_lock_irqsave(&dev->event_lock, flags);
7401 intel_crtc->unpin_work = NULL;
7402 spin_unlock_irqrestore(&dev->event_lock, flags);
7403
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007404 drm_vblank_put(dev, intel_crtc->pipe);
7405free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007406 kfree(work);
7407
7408 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007409}
7410
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007411static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007412 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7413 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007414};
7415
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007416bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7417{
7418 struct intel_encoder *other_encoder;
7419 struct drm_crtc *crtc = &encoder->new_crtc->base;
7420
7421 if (WARN_ON(!crtc))
7422 return false;
7423
7424 list_for_each_entry(other_encoder,
7425 &crtc->dev->mode_config.encoder_list,
7426 base.head) {
7427
7428 if (&other_encoder->new_crtc->base != crtc ||
7429 encoder == other_encoder)
7430 continue;
7431 else
7432 return true;
7433 }
7434
7435 return false;
7436}
7437
Daniel Vetter50f56112012-07-02 09:35:43 +02007438static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7439 struct drm_crtc *crtc)
7440{
7441 struct drm_device *dev;
7442 struct drm_crtc *tmp;
7443 int crtc_mask = 1;
7444
7445 WARN(!crtc, "checking null crtc?\n");
7446
7447 dev = crtc->dev;
7448
7449 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7450 if (tmp == crtc)
7451 break;
7452 crtc_mask <<= 1;
7453 }
7454
7455 if (encoder->possible_crtcs & crtc_mask)
7456 return true;
7457 return false;
7458}
7459
Daniel Vetter9a935852012-07-05 22:34:27 +02007460/**
7461 * intel_modeset_update_staged_output_state
7462 *
7463 * Updates the staged output configuration state, e.g. after we've read out the
7464 * current hw state.
7465 */
7466static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7467{
7468 struct intel_encoder *encoder;
7469 struct intel_connector *connector;
7470
7471 list_for_each_entry(connector, &dev->mode_config.connector_list,
7472 base.head) {
7473 connector->new_encoder =
7474 to_intel_encoder(connector->base.encoder);
7475 }
7476
7477 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7478 base.head) {
7479 encoder->new_crtc =
7480 to_intel_crtc(encoder->base.crtc);
7481 }
7482}
7483
7484/**
7485 * intel_modeset_commit_output_state
7486 *
7487 * This function copies the stage display pipe configuration to the real one.
7488 */
7489static void intel_modeset_commit_output_state(struct drm_device *dev)
7490{
7491 struct intel_encoder *encoder;
7492 struct intel_connector *connector;
7493
7494 list_for_each_entry(connector, &dev->mode_config.connector_list,
7495 base.head) {
7496 connector->base.encoder = &connector->new_encoder->base;
7497 }
7498
7499 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7500 base.head) {
7501 encoder->base.crtc = &encoder->new_crtc->base;
7502 }
7503}
7504
Daniel Vetter7758a112012-07-08 19:40:39 +02007505static struct drm_display_mode *
7506intel_modeset_adjusted_mode(struct drm_crtc *crtc,
7507 struct drm_display_mode *mode)
7508{
7509 struct drm_device *dev = crtc->dev;
7510 struct drm_display_mode *adjusted_mode;
7511 struct drm_encoder_helper_funcs *encoder_funcs;
7512 struct intel_encoder *encoder;
7513
7514 adjusted_mode = drm_mode_duplicate(dev, mode);
7515 if (!adjusted_mode)
7516 return ERR_PTR(-ENOMEM);
7517
7518 /* Pass our mode to the connectors and the CRTC to give them a chance to
7519 * adjust it according to limitations or connector properties, and also
7520 * a chance to reject the mode entirely.
7521 */
7522 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7523 base.head) {
7524
7525 if (&encoder->new_crtc->base != crtc)
7526 continue;
7527 encoder_funcs = encoder->base.helper_private;
7528 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
7529 adjusted_mode))) {
7530 DRM_DEBUG_KMS("Encoder fixup failed\n");
7531 goto fail;
7532 }
7533 }
7534
7535 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
7536 DRM_DEBUG_KMS("CRTC fixup failed\n");
7537 goto fail;
7538 }
7539 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7540
7541 return adjusted_mode;
7542fail:
7543 drm_mode_destroy(dev, adjusted_mode);
7544 return ERR_PTR(-EINVAL);
7545}
7546
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007547/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7548 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7549static void
7550intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7551 unsigned *prepare_pipes, unsigned *disable_pipes)
7552{
7553 struct intel_crtc *intel_crtc;
7554 struct drm_device *dev = crtc->dev;
7555 struct intel_encoder *encoder;
7556 struct intel_connector *connector;
7557 struct drm_crtc *tmp_crtc;
7558
7559 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7560
7561 /* Check which crtcs have changed outputs connected to them, these need
7562 * to be part of the prepare_pipes mask. We don't (yet) support global
7563 * modeset across multiple crtcs, so modeset_pipes will only have one
7564 * bit set at most. */
7565 list_for_each_entry(connector, &dev->mode_config.connector_list,
7566 base.head) {
7567 if (connector->base.encoder == &connector->new_encoder->base)
7568 continue;
7569
7570 if (connector->base.encoder) {
7571 tmp_crtc = connector->base.encoder->crtc;
7572
7573 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7574 }
7575
7576 if (connector->new_encoder)
7577 *prepare_pipes |=
7578 1 << connector->new_encoder->new_crtc->pipe;
7579 }
7580
7581 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7582 base.head) {
7583 if (encoder->base.crtc == &encoder->new_crtc->base)
7584 continue;
7585
7586 if (encoder->base.crtc) {
7587 tmp_crtc = encoder->base.crtc;
7588
7589 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7590 }
7591
7592 if (encoder->new_crtc)
7593 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7594 }
7595
7596 /* Check for any pipes that will be fully disabled ... */
7597 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7598 base.head) {
7599 bool used = false;
7600
7601 /* Don't try to disable disabled crtcs. */
7602 if (!intel_crtc->base.enabled)
7603 continue;
7604
7605 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7606 base.head) {
7607 if (encoder->new_crtc == intel_crtc)
7608 used = true;
7609 }
7610
7611 if (!used)
7612 *disable_pipes |= 1 << intel_crtc->pipe;
7613 }
7614
7615
7616 /* set_mode is also used to update properties on life display pipes. */
7617 intel_crtc = to_intel_crtc(crtc);
7618 if (crtc->enabled)
7619 *prepare_pipes |= 1 << intel_crtc->pipe;
7620
7621 /* We only support modeset on one single crtc, hence we need to do that
7622 * only for the passed in crtc iff we change anything else than just
7623 * disable crtcs.
7624 *
7625 * This is actually not true, to be fully compatible with the old crtc
7626 * helper we automatically disable _any_ output (i.e. doesn't need to be
7627 * connected to the crtc we're modesetting on) if it's disconnected.
7628 * Which is a rather nutty api (since changed the output configuration
7629 * without userspace's explicit request can lead to confusion), but
7630 * alas. Hence we currently need to modeset on all pipes we prepare. */
7631 if (*prepare_pipes)
7632 *modeset_pipes = *prepare_pipes;
7633
7634 /* ... and mask these out. */
7635 *modeset_pipes &= ~(*disable_pipes);
7636 *prepare_pipes &= ~(*disable_pipes);
7637}
7638
Daniel Vetterea9d7582012-07-10 10:42:52 +02007639static bool intel_crtc_in_use(struct drm_crtc *crtc)
7640{
7641 struct drm_encoder *encoder;
7642 struct drm_device *dev = crtc->dev;
7643
7644 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7645 if (encoder->crtc == crtc)
7646 return true;
7647
7648 return false;
7649}
7650
7651static void
7652intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7653{
7654 struct intel_encoder *intel_encoder;
7655 struct intel_crtc *intel_crtc;
7656 struct drm_connector *connector;
7657
7658 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7659 base.head) {
7660 if (!intel_encoder->base.crtc)
7661 continue;
7662
7663 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7664
7665 if (prepare_pipes & (1 << intel_crtc->pipe))
7666 intel_encoder->connectors_active = false;
7667 }
7668
7669 intel_modeset_commit_output_state(dev);
7670
7671 /* Update computed state. */
7672 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7673 base.head) {
7674 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7675 }
7676
7677 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7678 if (!connector->encoder || !connector->encoder->crtc)
7679 continue;
7680
7681 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7682
7683 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007684 struct drm_property *dpms_property =
7685 dev->mode_config.dpms_property;
7686
Daniel Vetterea9d7582012-07-10 10:42:52 +02007687 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007688 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007689 dpms_property,
7690 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007691
7692 intel_encoder = to_intel_encoder(connector->encoder);
7693 intel_encoder->connectors_active = true;
7694 }
7695 }
7696
7697}
7698
Daniel Vetter25c5b262012-07-08 22:08:04 +02007699#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7700 list_for_each_entry((intel_crtc), \
7701 &(dev)->mode_config.crtc_list, \
7702 base.head) \
7703 if (mask & (1 <<(intel_crtc)->pipe)) \
7704
Daniel Vetterb9805142012-08-31 17:37:33 +02007705void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007706intel_modeset_check_state(struct drm_device *dev)
7707{
7708 struct intel_crtc *crtc;
7709 struct intel_encoder *encoder;
7710 struct intel_connector *connector;
7711
7712 list_for_each_entry(connector, &dev->mode_config.connector_list,
7713 base.head) {
7714 /* This also checks the encoder/connector hw state with the
7715 * ->get_hw_state callbacks. */
7716 intel_connector_check_state(connector);
7717
7718 WARN(&connector->new_encoder->base != connector->base.encoder,
7719 "connector's staged encoder doesn't match current encoder\n");
7720 }
7721
7722 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7723 base.head) {
7724 bool enabled = false;
7725 bool active = false;
7726 enum pipe pipe, tracked_pipe;
7727
7728 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7729 encoder->base.base.id,
7730 drm_get_encoder_name(&encoder->base));
7731
7732 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7733 "encoder's stage crtc doesn't match current crtc\n");
7734 WARN(encoder->connectors_active && !encoder->base.crtc,
7735 "encoder's active_connectors set, but no crtc\n");
7736
7737 list_for_each_entry(connector, &dev->mode_config.connector_list,
7738 base.head) {
7739 if (connector->base.encoder != &encoder->base)
7740 continue;
7741 enabled = true;
7742 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7743 active = true;
7744 }
7745 WARN(!!encoder->base.crtc != enabled,
7746 "encoder's enabled state mismatch "
7747 "(expected %i, found %i)\n",
7748 !!encoder->base.crtc, enabled);
7749 WARN(active && !encoder->base.crtc,
7750 "active encoder with no crtc\n");
7751
7752 WARN(encoder->connectors_active != active,
7753 "encoder's computed active state doesn't match tracked active state "
7754 "(expected %i, found %i)\n", active, encoder->connectors_active);
7755
7756 active = encoder->get_hw_state(encoder, &pipe);
7757 WARN(active != encoder->connectors_active,
7758 "encoder's hw state doesn't match sw tracking "
7759 "(expected %i, found %i)\n",
7760 encoder->connectors_active, active);
7761
7762 if (!encoder->base.crtc)
7763 continue;
7764
7765 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7766 WARN(active && pipe != tracked_pipe,
7767 "active encoder's pipe doesn't match"
7768 "(expected %i, found %i)\n",
7769 tracked_pipe, pipe);
7770
7771 }
7772
7773 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7774 base.head) {
7775 bool enabled = false;
7776 bool active = false;
7777
7778 DRM_DEBUG_KMS("[CRTC:%d]\n",
7779 crtc->base.base.id);
7780
7781 WARN(crtc->active && !crtc->base.enabled,
7782 "active crtc, but not enabled in sw tracking\n");
7783
7784 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7785 base.head) {
7786 if (encoder->base.crtc != &crtc->base)
7787 continue;
7788 enabled = true;
7789 if (encoder->connectors_active)
7790 active = true;
7791 }
7792 WARN(active != crtc->active,
7793 "crtc's computed active state doesn't match tracked active state "
7794 "(expected %i, found %i)\n", active, crtc->active);
7795 WARN(enabled != crtc->base.enabled,
7796 "crtc's computed enabled state doesn't match tracked enabled state "
7797 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7798
7799 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7800 }
7801}
7802
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007803int intel_set_mode(struct drm_crtc *crtc,
7804 struct drm_display_mode *mode,
7805 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007806{
7807 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007808 drm_i915_private_t *dev_priv = dev->dev_private;
Tim Gardner3ac18232012-12-07 07:54:26 -07007809 struct drm_display_mode *adjusted_mode, *saved_mode, *saved_hwmode;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007810 struct intel_crtc *intel_crtc;
7811 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007812 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02007813
Tim Gardner3ac18232012-12-07 07:54:26 -07007814 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007815 if (!saved_mode)
7816 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07007817 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02007818
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007819 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007820 &prepare_pipes, &disable_pipes);
7821
7822 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7823 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007824
Daniel Vetter976f8a22012-07-08 22:34:21 +02007825 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7826 intel_crtc_disable(&intel_crtc->base);
7827
Tim Gardner3ac18232012-12-07 07:54:26 -07007828 *saved_hwmode = crtc->hwmode;
7829 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007830
Daniel Vetter25c5b262012-07-08 22:08:04 +02007831 /* Hack: Because we don't (yet) support global modeset on multiple
7832 * crtcs, we don't keep track of the new mode for more than one crtc.
7833 * Hence simply check whether any bit is set in modeset_pipes in all the
7834 * pieces of code that are not yet converted to deal with mutliple crtcs
7835 * changing their mode at the same time. */
7836 adjusted_mode = NULL;
7837 if (modeset_pipes) {
7838 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7839 if (IS_ERR(adjusted_mode)) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007840 ret = PTR_ERR(adjusted_mode);
Tim Gardner3ac18232012-12-07 07:54:26 -07007841 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007842 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007843 }
7844
Daniel Vetterea9d7582012-07-10 10:42:52 +02007845 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7846 if (intel_crtc->base.enabled)
7847 dev_priv->display.crtc_disable(&intel_crtc->base);
7848 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007849
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007850 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7851 * to set it here already despite that we pass it down the callchain.
7852 */
7853 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007854 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007855
Daniel Vetterea9d7582012-07-10 10:42:52 +02007856 /* Only after disabling all output pipelines that will be changed can we
7857 * update the the output configuration. */
7858 intel_modeset_update_state(dev, prepare_pipes);
7859
Daniel Vetter47fab732012-10-26 10:58:18 +02007860 if (dev_priv->display.modeset_global_resources)
7861 dev_priv->display.modeset_global_resources(dev);
7862
Daniel Vettera6778b32012-07-02 09:56:42 +02007863 /* Set up the DPLL and any encoders state that needs to adjust or depend
7864 * on the DPLL.
7865 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007866 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007867 ret = intel_crtc_mode_set(&intel_crtc->base,
7868 mode, adjusted_mode,
7869 x, y, fb);
7870 if (ret)
7871 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007872 }
7873
7874 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007875 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7876 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007877
Daniel Vetter25c5b262012-07-08 22:08:04 +02007878 if (modeset_pipes) {
7879 /* Store real post-adjustment hardware mode. */
7880 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007881
Daniel Vetter25c5b262012-07-08 22:08:04 +02007882 /* Calculate and store various constants which
7883 * are later needed by vblank and swap-completion
7884 * timestamping. They are derived from true hwmode.
7885 */
7886 drm_calc_timestamping_constants(crtc);
7887 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007888
7889 /* FIXME: add subpixel order */
7890done:
7891 drm_mode_destroy(dev, adjusted_mode);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007892 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07007893 crtc->hwmode = *saved_hwmode;
7894 crtc->mode = *saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007895 } else {
7896 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007897 }
7898
Tim Gardner3ac18232012-12-07 07:54:26 -07007899out:
7900 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02007901 return ret;
7902}
7903
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007904void intel_crtc_restore_mode(struct drm_crtc *crtc)
7905{
7906 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
7907}
7908
Daniel Vetter25c5b262012-07-08 22:08:04 +02007909#undef for_each_intel_crtc_masked
7910
Daniel Vetterd9e55602012-07-04 22:16:09 +02007911static void intel_set_config_free(struct intel_set_config *config)
7912{
7913 if (!config)
7914 return;
7915
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007916 kfree(config->save_connector_encoders);
7917 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007918 kfree(config);
7919}
7920
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007921static int intel_set_config_save_state(struct drm_device *dev,
7922 struct intel_set_config *config)
7923{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007924 struct drm_encoder *encoder;
7925 struct drm_connector *connector;
7926 int count;
7927
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007928 config->save_encoder_crtcs =
7929 kcalloc(dev->mode_config.num_encoder,
7930 sizeof(struct drm_crtc *), GFP_KERNEL);
7931 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007932 return -ENOMEM;
7933
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007934 config->save_connector_encoders =
7935 kcalloc(dev->mode_config.num_connector,
7936 sizeof(struct drm_encoder *), GFP_KERNEL);
7937 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007938 return -ENOMEM;
7939
7940 /* Copy data. Note that driver private data is not affected.
7941 * Should anything bad happen only the expected state is
7942 * restored, not the drivers personal bookkeeping.
7943 */
7944 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007945 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007946 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007947 }
7948
7949 count = 0;
7950 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007951 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007952 }
7953
7954 return 0;
7955}
7956
7957static void intel_set_config_restore_state(struct drm_device *dev,
7958 struct intel_set_config *config)
7959{
Daniel Vetter9a935852012-07-05 22:34:27 +02007960 struct intel_encoder *encoder;
7961 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007962 int count;
7963
7964 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007965 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7966 encoder->new_crtc =
7967 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007968 }
7969
7970 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007971 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7972 connector->new_encoder =
7973 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007974 }
7975}
7976
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007977static void
7978intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7979 struct intel_set_config *config)
7980{
7981
7982 /* We should be able to check here if the fb has the same properties
7983 * and then just flip_or_move it */
7984 if (set->crtc->fb != set->fb) {
7985 /* If we have no fb then treat it as a full mode set */
7986 if (set->crtc->fb == NULL) {
7987 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7988 config->mode_changed = true;
7989 } else if (set->fb == NULL) {
7990 config->mode_changed = true;
7991 } else if (set->fb->depth != set->crtc->fb->depth) {
7992 config->mode_changed = true;
7993 } else if (set->fb->bits_per_pixel !=
7994 set->crtc->fb->bits_per_pixel) {
7995 config->mode_changed = true;
7996 } else
7997 config->fb_changed = true;
7998 }
7999
Daniel Vetter835c5872012-07-10 18:11:08 +02008000 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008001 config->fb_changed = true;
8002
8003 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8004 DRM_DEBUG_KMS("modes are different, full mode set\n");
8005 drm_mode_debug_printmodeline(&set->crtc->mode);
8006 drm_mode_debug_printmodeline(set->mode);
8007 config->mode_changed = true;
8008 }
8009}
8010
Daniel Vetter2e431052012-07-04 22:42:15 +02008011static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008012intel_modeset_stage_output_state(struct drm_device *dev,
8013 struct drm_mode_set *set,
8014 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008015{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008016 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008017 struct intel_connector *connector;
8018 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008019 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008020
Damien Lespiau9abdda72013-02-13 13:29:23 +00008021 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008022 * of connectors. For paranoia, double-check this. */
8023 WARN_ON(!set->fb && (set->num_connectors != 0));
8024 WARN_ON(set->fb && (set->num_connectors == 0));
8025
Daniel Vetter50f56112012-07-02 09:35:43 +02008026 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008027 list_for_each_entry(connector, &dev->mode_config.connector_list,
8028 base.head) {
8029 /* Otherwise traverse passed in connector list and get encoders
8030 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008031 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008032 if (set->connectors[ro] == &connector->base) {
8033 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008034 break;
8035 }
8036 }
8037
Daniel Vetter9a935852012-07-05 22:34:27 +02008038 /* If we disable the crtc, disable all its connectors. Also, if
8039 * the connector is on the changing crtc but not on the new
8040 * connector list, disable it. */
8041 if ((!set->fb || ro == set->num_connectors) &&
8042 connector->base.encoder &&
8043 connector->base.encoder->crtc == set->crtc) {
8044 connector->new_encoder = NULL;
8045
8046 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8047 connector->base.base.id,
8048 drm_get_connector_name(&connector->base));
8049 }
8050
8051
8052 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008053 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008054 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008055 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008056 }
8057 /* connector->new_encoder is now updated for all connectors. */
8058
8059 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008060 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008061 list_for_each_entry(connector, &dev->mode_config.connector_list,
8062 base.head) {
8063 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008064 continue;
8065
Daniel Vetter9a935852012-07-05 22:34:27 +02008066 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008067
8068 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008069 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008070 new_crtc = set->crtc;
8071 }
8072
8073 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008074 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8075 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008076 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008077 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008078 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8079
8080 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8081 connector->base.base.id,
8082 drm_get_connector_name(&connector->base),
8083 new_crtc->base.id);
8084 }
8085
8086 /* Check for any encoders that needs to be disabled. */
8087 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8088 base.head) {
8089 list_for_each_entry(connector,
8090 &dev->mode_config.connector_list,
8091 base.head) {
8092 if (connector->new_encoder == encoder) {
8093 WARN_ON(!connector->new_encoder->new_crtc);
8094
8095 goto next_encoder;
8096 }
8097 }
8098 encoder->new_crtc = NULL;
8099next_encoder:
8100 /* Only now check for crtc changes so we don't miss encoders
8101 * that will be disabled. */
8102 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008103 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008104 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008105 }
8106 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008107 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008108
Daniel Vetter2e431052012-07-04 22:42:15 +02008109 return 0;
8110}
8111
8112static int intel_crtc_set_config(struct drm_mode_set *set)
8113{
8114 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008115 struct drm_mode_set save_set;
8116 struct intel_set_config *config;
8117 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008118
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008119 BUG_ON(!set);
8120 BUG_ON(!set->crtc);
8121 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008122
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008123 /* Enforce sane interface api - has been abused by the fb helper. */
8124 BUG_ON(!set->mode && set->fb);
8125 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008126
Daniel Vetter2e431052012-07-04 22:42:15 +02008127 if (set->fb) {
8128 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8129 set->crtc->base.id, set->fb->base.id,
8130 (int)set->num_connectors, set->x, set->y);
8131 } else {
8132 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008133 }
8134
8135 dev = set->crtc->dev;
8136
8137 ret = -ENOMEM;
8138 config = kzalloc(sizeof(*config), GFP_KERNEL);
8139 if (!config)
8140 goto out_config;
8141
8142 ret = intel_set_config_save_state(dev, config);
8143 if (ret)
8144 goto out_config;
8145
8146 save_set.crtc = set->crtc;
8147 save_set.mode = &set->crtc->mode;
8148 save_set.x = set->crtc->x;
8149 save_set.y = set->crtc->y;
8150 save_set.fb = set->crtc->fb;
8151
8152 /* Compute whether we need a full modeset, only an fb base update or no
8153 * change at all. In the future we might also check whether only the
8154 * mode changed, e.g. for LVDS where we only change the panel fitter in
8155 * such cases. */
8156 intel_set_config_compute_mode_changes(set, config);
8157
Daniel Vetter9a935852012-07-05 22:34:27 +02008158 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008159 if (ret)
8160 goto fail;
8161
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008162 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008163 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008164 DRM_DEBUG_KMS("attempting to set mode from"
8165 " userspace\n");
8166 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008167 }
8168
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008169 ret = intel_set_mode(set->crtc, set->mode,
8170 set->x, set->y, set->fb);
8171 if (ret) {
8172 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8173 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008174 goto fail;
8175 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008176 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008177 intel_crtc_wait_for_pending_flips(set->crtc);
8178
Daniel Vetter4f660f42012-07-02 09:47:37 +02008179 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008180 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008181 }
8182
Daniel Vetterd9e55602012-07-04 22:16:09 +02008183 intel_set_config_free(config);
8184
Daniel Vetter50f56112012-07-02 09:35:43 +02008185 return 0;
8186
8187fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008188 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008189
8190 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008191 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008192 intel_set_mode(save_set.crtc, save_set.mode,
8193 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008194 DRM_ERROR("failed to restore config after modeset failure\n");
8195
Daniel Vetterd9e55602012-07-04 22:16:09 +02008196out_config:
8197 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008198 return ret;
8199}
8200
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008201static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008202 .cursor_set = intel_crtc_cursor_set,
8203 .cursor_move = intel_crtc_cursor_move,
8204 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008205 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008206 .destroy = intel_crtc_destroy,
8207 .page_flip = intel_crtc_page_flip,
8208};
8209
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008210static void intel_cpu_pll_init(struct drm_device *dev)
8211{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008212 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008213 intel_ddi_pll_init(dev);
8214}
8215
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008216static void intel_pch_pll_init(struct drm_device *dev)
8217{
8218 drm_i915_private_t *dev_priv = dev->dev_private;
8219 int i;
8220
8221 if (dev_priv->num_pch_pll == 0) {
8222 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8223 return;
8224 }
8225
8226 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8227 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8228 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8229 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8230 }
8231}
8232
Hannes Ederb358d0a2008-12-18 21:18:47 +01008233static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008234{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008235 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008236 struct intel_crtc *intel_crtc;
8237 int i;
8238
8239 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8240 if (intel_crtc == NULL)
8241 return;
8242
8243 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8244
8245 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008246 for (i = 0; i < 256; i++) {
8247 intel_crtc->lut_r[i] = i;
8248 intel_crtc->lut_g[i] = i;
8249 intel_crtc->lut_b[i] = i;
8250 }
8251
Jesse Barnes80824002009-09-10 15:28:06 -07008252 /* Swap pipes & planes for FBC on pre-965 */
8253 intel_crtc->pipe = pipe;
8254 intel_crtc->plane = pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02008255 intel_crtc->cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008256 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008257 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008258 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008259 }
8260
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008261 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8262 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8263 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8264 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8265
Jesse Barnes5a354202011-06-24 12:19:22 -07008266 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008267
Jesse Barnes79e53942008-11-07 14:24:08 -08008268 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008269}
8270
Carl Worth08d7b3d2009-04-29 14:43:54 -07008271int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008272 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008273{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008274 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008275 struct drm_mode_object *drmmode_obj;
8276 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008277
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008278 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8279 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008280
Daniel Vetterc05422d2009-08-11 16:05:30 +02008281 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8282 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008283
Daniel Vetterc05422d2009-08-11 16:05:30 +02008284 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008285 DRM_ERROR("no such CRTC id\n");
8286 return -EINVAL;
8287 }
8288
Daniel Vetterc05422d2009-08-11 16:05:30 +02008289 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8290 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008291
Daniel Vetterc05422d2009-08-11 16:05:30 +02008292 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008293}
8294
Daniel Vetter66a92782012-07-12 20:08:18 +02008295static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008296{
Daniel Vetter66a92782012-07-12 20:08:18 +02008297 struct drm_device *dev = encoder->base.dev;
8298 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008299 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008300 int entry = 0;
8301
Daniel Vetter66a92782012-07-12 20:08:18 +02008302 list_for_each_entry(source_encoder,
8303 &dev->mode_config.encoder_list, base.head) {
8304
8305 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008306 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008307
8308 /* Intel hw has only one MUX where enocoders could be cloned. */
8309 if (encoder->cloneable && source_encoder->cloneable)
8310 index_mask |= (1 << entry);
8311
Jesse Barnes79e53942008-11-07 14:24:08 -08008312 entry++;
8313 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008314
Jesse Barnes79e53942008-11-07 14:24:08 -08008315 return index_mask;
8316}
8317
Chris Wilson4d302442010-12-14 19:21:29 +00008318static bool has_edp_a(struct drm_device *dev)
8319{
8320 struct drm_i915_private *dev_priv = dev->dev_private;
8321
8322 if (!IS_MOBILE(dev))
8323 return false;
8324
8325 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8326 return false;
8327
8328 if (IS_GEN5(dev) &&
8329 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8330 return false;
8331
8332 return true;
8333}
8334
Jesse Barnes79e53942008-11-07 14:24:08 -08008335static void intel_setup_outputs(struct drm_device *dev)
8336{
Eric Anholt725e30a2009-01-22 13:01:02 -08008337 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008338 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008339 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008340 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008341
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008342 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008343 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8344 /* disable the panel fitter on everything but LVDS */
8345 I915_WRITE(PFIT_CONTROL, 0);
8346 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008347
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008348 if (!(HAS_DDI(dev) && (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008349 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008350
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008351 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008352 int found;
8353
8354 /* Haswell uses DDI functions to detect digital outputs */
8355 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8356 /* DDI A only supports eDP */
8357 if (found)
8358 intel_ddi_init(dev, PORT_A);
8359
8360 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8361 * register */
8362 found = I915_READ(SFUSE_STRAP);
8363
8364 if (found & SFUSE_STRAP_DDIB_DETECTED)
8365 intel_ddi_init(dev, PORT_B);
8366 if (found & SFUSE_STRAP_DDIC_DETECTED)
8367 intel_ddi_init(dev, PORT_C);
8368 if (found & SFUSE_STRAP_DDID_DETECTED)
8369 intel_ddi_init(dev, PORT_D);
8370 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008371 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008372 dpd_is_edp = intel_dpd_is_edp(dev);
8373
8374 if (has_edp_a(dev))
8375 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008376
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008377 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008378 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008379 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008380 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008381 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008382 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008383 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008384 }
8385
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008386 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008387 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008388
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008389 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008390 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008391
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008392 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008393 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008394
Daniel Vetter270b3042012-10-27 15:52:05 +02008395 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008396 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008397 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308398 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008399 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8400 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308401
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008402 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008403 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8404 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008405 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8406 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008407 }
8408
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008409 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008410 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
8411 PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008412
Zhenyu Wang103a1962009-11-27 11:44:36 +08008413 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008414 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008415
Paulo Zanonie2debe92013-02-18 19:00:27 -03008416 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008417 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008418 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008419 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8420 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008421 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008422 }
Ma Ling27185ae2009-08-24 13:50:23 +08008423
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008424 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8425 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008426 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008427 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008428 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008429
8430 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008431
Paulo Zanonie2debe92013-02-18 19:00:27 -03008432 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008433 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008434 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008435 }
Ma Ling27185ae2009-08-24 13:50:23 +08008436
Paulo Zanonie2debe92013-02-18 19:00:27 -03008437 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008438
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008439 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8440 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008441 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008442 }
8443 if (SUPPORTS_INTEGRATED_DP(dev)) {
8444 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008445 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008446 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008447 }
Ma Ling27185ae2009-08-24 13:50:23 +08008448
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008449 if (SUPPORTS_INTEGRATED_DP(dev) &&
8450 (I915_READ(DP_D) & DP_DETECTED)) {
8451 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008452 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008453 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008454 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008455 intel_dvo_init(dev);
8456
Zhenyu Wang103a1962009-11-27 11:44:36 +08008457 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008458 intel_tv_init(dev);
8459
Chris Wilson4ef69c72010-09-09 15:14:28 +01008460 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8461 encoder->base.possible_crtcs = encoder->crtc_mask;
8462 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008463 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008464 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008465
Paulo Zanonidde86e22012-12-01 12:04:25 -02008466 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008467
8468 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008469}
8470
8471static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8472{
8473 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008474
8475 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008476 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008477
8478 kfree(intel_fb);
8479}
8480
8481static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008482 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008483 unsigned int *handle)
8484{
8485 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008486 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008487
Chris Wilson05394f32010-11-08 19:18:58 +00008488 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008489}
8490
8491static const struct drm_framebuffer_funcs intel_fb_funcs = {
8492 .destroy = intel_user_framebuffer_destroy,
8493 .create_handle = intel_user_framebuffer_create_handle,
8494};
8495
Dave Airlie38651672010-03-30 05:34:13 +00008496int intel_framebuffer_init(struct drm_device *dev,
8497 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008498 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008499 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008500{
Jesse Barnes79e53942008-11-07 14:24:08 -08008501 int ret;
8502
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008503 if (obj->tiling_mode == I915_TILING_Y) {
8504 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008505 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008506 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008507
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008508 if (mode_cmd->pitches[0] & 63) {
8509 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8510 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008511 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008512 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008513
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008514 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008515 if (mode_cmd->pitches[0] > 32768) {
8516 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8517 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008518 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008519 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008520
8521 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008522 mode_cmd->pitches[0] != obj->stride) {
8523 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8524 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008525 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008526 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008527
Ville Syrjälä57779d02012-10-31 17:50:14 +02008528 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008529 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008530 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008531 case DRM_FORMAT_RGB565:
8532 case DRM_FORMAT_XRGB8888:
8533 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008534 break;
8535 case DRM_FORMAT_XRGB1555:
8536 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008537 if (INTEL_INFO(dev)->gen > 3) {
8538 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008539 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008540 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008541 break;
8542 case DRM_FORMAT_XBGR8888:
8543 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008544 case DRM_FORMAT_XRGB2101010:
8545 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008546 case DRM_FORMAT_XBGR2101010:
8547 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008548 if (INTEL_INFO(dev)->gen < 4) {
8549 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008550 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008551 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008552 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008553 case DRM_FORMAT_YUYV:
8554 case DRM_FORMAT_UYVY:
8555 case DRM_FORMAT_YVYU:
8556 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008557 if (INTEL_INFO(dev)->gen < 5) {
8558 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008559 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008560 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008561 break;
8562 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008563 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008564 return -EINVAL;
8565 }
8566
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008567 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8568 if (mode_cmd->offsets[0] != 0)
8569 return -EINVAL;
8570
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008571 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8572 intel_fb->obj = obj;
8573
Jesse Barnes79e53942008-11-07 14:24:08 -08008574 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8575 if (ret) {
8576 DRM_ERROR("framebuffer init failed %d\n", ret);
8577 return ret;
8578 }
8579
Jesse Barnes79e53942008-11-07 14:24:08 -08008580 return 0;
8581}
8582
Jesse Barnes79e53942008-11-07 14:24:08 -08008583static struct drm_framebuffer *
8584intel_user_framebuffer_create(struct drm_device *dev,
8585 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008586 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008587{
Chris Wilson05394f32010-11-08 19:18:58 +00008588 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008589
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008590 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8591 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008592 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008593 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008594
Chris Wilsond2dff872011-04-19 08:36:26 +01008595 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008596}
8597
Jesse Barnes79e53942008-11-07 14:24:08 -08008598static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008599 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008600 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008601};
8602
Jesse Barnese70236a2009-09-21 10:42:27 -07008603/* Set up chip specific display functions */
8604static void intel_init_display(struct drm_device *dev)
8605{
8606 struct drm_i915_private *dev_priv = dev->dev_private;
8607
8608 /* We always want a DPMS function */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008609 if (HAS_DDI(dev)) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008610 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008611 dev_priv->display.crtc_enable = haswell_crtc_enable;
8612 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008613 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008614 dev_priv->display.update_plane = ironlake_update_plane;
8615 } else if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07008616 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008617 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8618 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008619 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008620 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008621 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07008622 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008623 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8624 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008625 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008626 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008627 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008628
Jesse Barnese70236a2009-09-21 10:42:27 -07008629 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008630 if (IS_VALLEYVIEW(dev))
8631 dev_priv->display.get_display_clock_speed =
8632 valleyview_get_display_clock_speed;
8633 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008634 dev_priv->display.get_display_clock_speed =
8635 i945_get_display_clock_speed;
8636 else if (IS_I915G(dev))
8637 dev_priv->display.get_display_clock_speed =
8638 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008639 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008640 dev_priv->display.get_display_clock_speed =
8641 i9xx_misc_get_display_clock_speed;
8642 else if (IS_I915GM(dev))
8643 dev_priv->display.get_display_clock_speed =
8644 i915gm_get_display_clock_speed;
8645 else if (IS_I865G(dev))
8646 dev_priv->display.get_display_clock_speed =
8647 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008648 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008649 dev_priv->display.get_display_clock_speed =
8650 i855_get_display_clock_speed;
8651 else /* 852, 830 */
8652 dev_priv->display.get_display_clock_speed =
8653 i830_get_display_clock_speed;
8654
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008655 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008656 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008657 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008658 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008659 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008660 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008661 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008662 } else if (IS_IVYBRIDGE(dev)) {
8663 /* FIXME: detect B0+ stepping and use auto training */
8664 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008665 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008666 dev_priv->display.modeset_global_resources =
8667 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008668 } else if (IS_HASWELL(dev)) {
8669 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008670 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02008671 dev_priv->display.modeset_global_resources =
8672 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02008673 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008674 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008675 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008676 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008677
8678 /* Default just returns -ENODEV to indicate unsupported */
8679 dev_priv->display.queue_flip = intel_default_queue_flip;
8680
8681 switch (INTEL_INFO(dev)->gen) {
8682 case 2:
8683 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8684 break;
8685
8686 case 3:
8687 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8688 break;
8689
8690 case 4:
8691 case 5:
8692 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8693 break;
8694
8695 case 6:
8696 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8697 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008698 case 7:
8699 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8700 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008701 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008702}
8703
Jesse Barnesb690e962010-07-19 13:53:12 -07008704/*
8705 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8706 * resume, or other times. This quirk makes sure that's the case for
8707 * affected systems.
8708 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008709static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008710{
8711 struct drm_i915_private *dev_priv = dev->dev_private;
8712
8713 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008714 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008715}
8716
Keith Packard435793d2011-07-12 14:56:22 -07008717/*
8718 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8719 */
8720static void quirk_ssc_force_disable(struct drm_device *dev)
8721{
8722 struct drm_i915_private *dev_priv = dev->dev_private;
8723 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008724 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008725}
8726
Carsten Emde4dca20e2012-03-15 15:56:26 +01008727/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008728 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8729 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008730 */
8731static void quirk_invert_brightness(struct drm_device *dev)
8732{
8733 struct drm_i915_private *dev_priv = dev->dev_private;
8734 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008735 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008736}
8737
8738struct intel_quirk {
8739 int device;
8740 int subsystem_vendor;
8741 int subsystem_device;
8742 void (*hook)(struct drm_device *dev);
8743};
8744
Egbert Eich5f85f1762012-10-14 15:46:38 +02008745/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
8746struct intel_dmi_quirk {
8747 void (*hook)(struct drm_device *dev);
8748 const struct dmi_system_id (*dmi_id_list)[];
8749};
8750
8751static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
8752{
8753 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
8754 return 1;
8755}
8756
8757static const struct intel_dmi_quirk intel_dmi_quirks[] = {
8758 {
8759 .dmi_id_list = &(const struct dmi_system_id[]) {
8760 {
8761 .callback = intel_dmi_reverse_brightness,
8762 .ident = "NCR Corporation",
8763 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
8764 DMI_MATCH(DMI_PRODUCT_NAME, ""),
8765 },
8766 },
8767 { } /* terminating entry */
8768 },
8769 .hook = quirk_invert_brightness,
8770 },
8771};
8772
Ben Widawskyc43b5632012-04-16 14:07:40 -07008773static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008774 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008775 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008776
Jesse Barnesb690e962010-07-19 13:53:12 -07008777 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8778 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8779
Jesse Barnesb690e962010-07-19 13:53:12 -07008780 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8781 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8782
Daniel Vetterccd0d362012-10-10 23:13:59 +02008783 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008784 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008785 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008786
8787 /* Lenovo U160 cannot use SSC on LVDS */
8788 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008789
8790 /* Sony Vaio Y cannot use SSC on LVDS */
8791 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008792
8793 /* Acer Aspire 5734Z must invert backlight brightness */
8794 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02008795
8796 /* Acer/eMachines G725 */
8797 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02008798
8799 /* Acer/eMachines e725 */
8800 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02008801
8802 /* Acer/Packard Bell NCL20 */
8803 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01008804
8805 /* Acer Aspire 4736Z */
8806 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008807};
8808
8809static void intel_init_quirks(struct drm_device *dev)
8810{
8811 struct pci_dev *d = dev->pdev;
8812 int i;
8813
8814 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8815 struct intel_quirk *q = &intel_quirks[i];
8816
8817 if (d->device == q->device &&
8818 (d->subsystem_vendor == q->subsystem_vendor ||
8819 q->subsystem_vendor == PCI_ANY_ID) &&
8820 (d->subsystem_device == q->subsystem_device ||
8821 q->subsystem_device == PCI_ANY_ID))
8822 q->hook(dev);
8823 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02008824 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
8825 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
8826 intel_dmi_quirks[i].hook(dev);
8827 }
Jesse Barnesb690e962010-07-19 13:53:12 -07008828}
8829
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008830/* Disable the VGA plane that we never use */
8831static void i915_disable_vga(struct drm_device *dev)
8832{
8833 struct drm_i915_private *dev_priv = dev->dev_private;
8834 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02008835 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008836
8837 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008838 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008839 sr1 = inb(VGA_SR_DATA);
8840 outb(sr1 | 1<<5, VGA_SR_DATA);
8841 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8842 udelay(300);
8843
8844 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8845 POSTING_READ(vga_reg);
8846}
8847
Daniel Vetterf8175862012-04-10 15:50:11 +02008848void intel_modeset_init_hw(struct drm_device *dev)
8849{
Paulo Zanonifa42e232013-01-25 16:59:11 -02008850 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008851
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008852 intel_prepare_ddi(dev);
8853
Daniel Vetterf8175862012-04-10 15:50:11 +02008854 intel_init_clock_gating(dev);
8855
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008856 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008857 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008858 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008859}
8860
Jesse Barnes79e53942008-11-07 14:24:08 -08008861void intel_modeset_init(struct drm_device *dev)
8862{
Jesse Barnes652c3932009-08-17 13:31:43 -07008863 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008864 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008865
8866 drm_mode_config_init(dev);
8867
8868 dev->mode_config.min_width = 0;
8869 dev->mode_config.min_height = 0;
8870
Dave Airlie019d96c2011-09-29 16:20:42 +01008871 dev->mode_config.preferred_depth = 24;
8872 dev->mode_config.prefer_shadow = 1;
8873
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008874 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008875
Jesse Barnesb690e962010-07-19 13:53:12 -07008876 intel_init_quirks(dev);
8877
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008878 intel_init_pm(dev);
8879
Jesse Barnese70236a2009-09-21 10:42:27 -07008880 intel_init_display(dev);
8881
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008882 if (IS_GEN2(dev)) {
8883 dev->mode_config.max_width = 2048;
8884 dev->mode_config.max_height = 2048;
8885 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008886 dev->mode_config.max_width = 4096;
8887 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008888 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008889 dev->mode_config.max_width = 8192;
8890 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008891 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08008892 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008893
Zhao Yakui28c97732009-10-09 11:39:41 +08008894 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008895 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008896
Dave Airliea3524f12010-06-06 18:59:41 +10008897 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008898 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008899 ret = intel_plane_init(dev, i);
8900 if (ret)
8901 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008902 }
8903
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008904 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008905 intel_pch_pll_init(dev);
8906
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008907 /* Just disable it once at startup */
8908 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008909 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00008910
8911 /* Just in case the BIOS is doing something questionable. */
8912 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008913}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008914
Daniel Vetter24929352012-07-02 20:28:59 +02008915static void
8916intel_connector_break_all_links(struct intel_connector *connector)
8917{
8918 connector->base.dpms = DRM_MODE_DPMS_OFF;
8919 connector->base.encoder = NULL;
8920 connector->encoder->connectors_active = false;
8921 connector->encoder->base.crtc = NULL;
8922}
8923
Daniel Vetter7fad7982012-07-04 17:51:47 +02008924static void intel_enable_pipe_a(struct drm_device *dev)
8925{
8926 struct intel_connector *connector;
8927 struct drm_connector *crt = NULL;
8928 struct intel_load_detect_pipe load_detect_temp;
8929
8930 /* We can't just switch on the pipe A, we need to set things up with a
8931 * proper mode and output configuration. As a gross hack, enable pipe A
8932 * by enabling the load detect pipe once. */
8933 list_for_each_entry(connector,
8934 &dev->mode_config.connector_list,
8935 base.head) {
8936 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8937 crt = &connector->base;
8938 break;
8939 }
8940 }
8941
8942 if (!crt)
8943 return;
8944
8945 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8946 intel_release_load_detect_pipe(crt, &load_detect_temp);
8947
8948
8949}
8950
Daniel Vetterfa555832012-10-10 23:14:00 +02008951static bool
8952intel_check_plane_mapping(struct intel_crtc *crtc)
8953{
8954 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8955 u32 reg, val;
8956
8957 if (dev_priv->num_pipe == 1)
8958 return true;
8959
8960 reg = DSPCNTR(!crtc->plane);
8961 val = I915_READ(reg);
8962
8963 if ((val & DISPLAY_PLANE_ENABLE) &&
8964 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8965 return false;
8966
8967 return true;
8968}
8969
Daniel Vetter24929352012-07-02 20:28:59 +02008970static void intel_sanitize_crtc(struct intel_crtc *crtc)
8971{
8972 struct drm_device *dev = crtc->base.dev;
8973 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02008974 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02008975
Daniel Vetter24929352012-07-02 20:28:59 +02008976 /* Clear any frame start delays used for debugging left by the BIOS */
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008977 reg = PIPECONF(crtc->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02008978 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8979
8980 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02008981 * disable the crtc (and hence change the state) if it is wrong. Note
8982 * that gen4+ has a fixed plane -> pipe mapping. */
8983 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02008984 struct intel_connector *connector;
8985 bool plane;
8986
Daniel Vetter24929352012-07-02 20:28:59 +02008987 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8988 crtc->base.base.id);
8989
8990 /* Pipe has the wrong plane attached and the plane is active.
8991 * Temporarily change the plane mapping and disable everything
8992 * ... */
8993 plane = crtc->plane;
8994 crtc->plane = !plane;
8995 dev_priv->display.crtc_disable(&crtc->base);
8996 crtc->plane = plane;
8997
8998 /* ... and break all links. */
8999 list_for_each_entry(connector, &dev->mode_config.connector_list,
9000 base.head) {
9001 if (connector->encoder->base.crtc != &crtc->base)
9002 continue;
9003
9004 intel_connector_break_all_links(connector);
9005 }
9006
9007 WARN_ON(crtc->active);
9008 crtc->base.enabled = false;
9009 }
Daniel Vetter24929352012-07-02 20:28:59 +02009010
Daniel Vetter7fad7982012-07-04 17:51:47 +02009011 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9012 crtc->pipe == PIPE_A && !crtc->active) {
9013 /* BIOS forgot to enable pipe A, this mostly happens after
9014 * resume. Force-enable the pipe to fix this, the update_dpms
9015 * call below we restore the pipe to the right state, but leave
9016 * the required bits on. */
9017 intel_enable_pipe_a(dev);
9018 }
9019
Daniel Vetter24929352012-07-02 20:28:59 +02009020 /* Adjust the state of the output pipe according to whether we
9021 * have active connectors/encoders. */
9022 intel_crtc_update_dpms(&crtc->base);
9023
9024 if (crtc->active != crtc->base.enabled) {
9025 struct intel_encoder *encoder;
9026
9027 /* This can happen either due to bugs in the get_hw_state
9028 * functions or because the pipe is force-enabled due to the
9029 * pipe A quirk. */
9030 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9031 crtc->base.base.id,
9032 crtc->base.enabled ? "enabled" : "disabled",
9033 crtc->active ? "enabled" : "disabled");
9034
9035 crtc->base.enabled = crtc->active;
9036
9037 /* Because we only establish the connector -> encoder ->
9038 * crtc links if something is active, this means the
9039 * crtc is now deactivated. Break the links. connector
9040 * -> encoder links are only establish when things are
9041 * actually up, hence no need to break them. */
9042 WARN_ON(crtc->active);
9043
9044 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9045 WARN_ON(encoder->connectors_active);
9046 encoder->base.crtc = NULL;
9047 }
9048 }
9049}
9050
9051static void intel_sanitize_encoder(struct intel_encoder *encoder)
9052{
9053 struct intel_connector *connector;
9054 struct drm_device *dev = encoder->base.dev;
9055
9056 /* We need to check both for a crtc link (meaning that the
9057 * encoder is active and trying to read from a pipe) and the
9058 * pipe itself being active. */
9059 bool has_active_crtc = encoder->base.crtc &&
9060 to_intel_crtc(encoder->base.crtc)->active;
9061
9062 if (encoder->connectors_active && !has_active_crtc) {
9063 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9064 encoder->base.base.id,
9065 drm_get_encoder_name(&encoder->base));
9066
9067 /* Connector is active, but has no active pipe. This is
9068 * fallout from our resume register restoring. Disable
9069 * the encoder manually again. */
9070 if (encoder->base.crtc) {
9071 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9072 encoder->base.base.id,
9073 drm_get_encoder_name(&encoder->base));
9074 encoder->disable(encoder);
9075 }
9076
9077 /* Inconsistent output/port/pipe state happens presumably due to
9078 * a bug in one of the get_hw_state functions. Or someplace else
9079 * in our code, like the register restore mess on resume. Clamp
9080 * things to off as a safer default. */
9081 list_for_each_entry(connector,
9082 &dev->mode_config.connector_list,
9083 base.head) {
9084 if (connector->encoder != encoder)
9085 continue;
9086
9087 intel_connector_break_all_links(connector);
9088 }
9089 }
9090 /* Enabled encoders without active connectors will be fixed in
9091 * the crtc fixup. */
9092}
9093
Daniel Vetter44cec742013-01-25 17:53:21 +01009094void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009095{
9096 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009097 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009098
9099 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9100 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009101 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009102 }
9103}
9104
Daniel Vetter24929352012-07-02 20:28:59 +02009105/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9106 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009107void intel_modeset_setup_hw_state(struct drm_device *dev,
9108 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009109{
9110 struct drm_i915_private *dev_priv = dev->dev_private;
9111 enum pipe pipe;
9112 u32 tmp;
9113 struct intel_crtc *crtc;
9114 struct intel_encoder *encoder;
9115 struct intel_connector *connector;
9116
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009117 if (HAS_DDI(dev)) {
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009118 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9119
9120 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9121 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9122 case TRANS_DDI_EDP_INPUT_A_ON:
9123 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9124 pipe = PIPE_A;
9125 break;
9126 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9127 pipe = PIPE_B;
9128 break;
9129 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9130 pipe = PIPE_C;
9131 break;
9132 }
9133
9134 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9135 crtc->cpu_transcoder = TRANSCODER_EDP;
9136
9137 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9138 pipe_name(pipe));
9139 }
9140 }
9141
Daniel Vetter24929352012-07-02 20:28:59 +02009142 for_each_pipe(pipe) {
9143 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9144
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009145 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
Daniel Vetter24929352012-07-02 20:28:59 +02009146 if (tmp & PIPECONF_ENABLE)
9147 crtc->active = true;
9148 else
9149 crtc->active = false;
9150
9151 crtc->base.enabled = crtc->active;
9152
9153 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9154 crtc->base.base.id,
9155 crtc->active ? "enabled" : "disabled");
9156 }
9157
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009158 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009159 intel_ddi_setup_hw_pll_state(dev);
9160
Daniel Vetter24929352012-07-02 20:28:59 +02009161 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9162 base.head) {
9163 pipe = 0;
9164
9165 if (encoder->get_hw_state(encoder, &pipe)) {
9166 encoder->base.crtc =
9167 dev_priv->pipe_to_crtc_mapping[pipe];
9168 } else {
9169 encoder->base.crtc = NULL;
9170 }
9171
9172 encoder->connectors_active = false;
9173 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9174 encoder->base.base.id,
9175 drm_get_encoder_name(&encoder->base),
9176 encoder->base.crtc ? "enabled" : "disabled",
9177 pipe);
9178 }
9179
9180 list_for_each_entry(connector, &dev->mode_config.connector_list,
9181 base.head) {
9182 if (connector->get_hw_state(connector)) {
9183 connector->base.dpms = DRM_MODE_DPMS_ON;
9184 connector->encoder->connectors_active = true;
9185 connector->base.encoder = &connector->encoder->base;
9186 } else {
9187 connector->base.dpms = DRM_MODE_DPMS_OFF;
9188 connector->base.encoder = NULL;
9189 }
9190 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9191 connector->base.base.id,
9192 drm_get_connector_name(&connector->base),
9193 connector->base.encoder ? "enabled" : "disabled");
9194 }
9195
9196 /* HW state is read out, now we need to sanitize this mess. */
9197 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9198 base.head) {
9199 intel_sanitize_encoder(encoder);
9200 }
9201
9202 for_each_pipe(pipe) {
9203 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9204 intel_sanitize_crtc(crtc);
9205 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009206
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009207 if (force_restore) {
9208 for_each_pipe(pipe) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009209 intel_crtc_restore_mode(dev_priv->pipe_to_crtc_mapping[pipe]);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009210 }
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009211
9212 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009213 } else {
9214 intel_modeset_update_staged_output_state(dev);
9215 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009216
9217 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009218
9219 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009220}
9221
9222void intel_modeset_gem_init(struct drm_device *dev)
9223{
Chris Wilson1833b132012-05-09 11:56:28 +01009224 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009225
9226 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009227
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009228 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009229}
9230
9231void intel_modeset_cleanup(struct drm_device *dev)
9232{
Jesse Barnes652c3932009-08-17 13:31:43 -07009233 struct drm_i915_private *dev_priv = dev->dev_private;
9234 struct drm_crtc *crtc;
9235 struct intel_crtc *intel_crtc;
9236
Keith Packardf87ea762010-10-03 19:36:26 -07009237 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009238 mutex_lock(&dev->struct_mutex);
9239
Jesse Barnes723bfd72010-10-07 16:01:13 -07009240 intel_unregister_dsm_handler();
9241
9242
Jesse Barnes652c3932009-08-17 13:31:43 -07009243 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9244 /* Skip inactive CRTCs */
9245 if (!crtc->fb)
9246 continue;
9247
9248 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009249 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009250 }
9251
Chris Wilson973d04f2011-07-08 12:22:37 +01009252 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009253
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009254 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009255
Daniel Vetter930ebb42012-06-29 23:32:16 +02009256 ironlake_teardown_rc6(dev);
9257
Jesse Barnes57f350b2012-03-28 13:39:25 -07009258 if (IS_VALLEYVIEW(dev))
9259 vlv_init_dpio(dev);
9260
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009261 mutex_unlock(&dev->struct_mutex);
9262
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009263 /* Disable the irq before mode object teardown, for the irq might
9264 * enqueue unpin/hotplug work. */
9265 drm_irq_uninstall(dev);
9266 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02009267 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009268
Chris Wilson1630fe72011-07-08 12:22:42 +01009269 /* flush any delayed tasks or pending work */
9270 flush_scheduled_work();
9271
Jesse Barnes79e53942008-11-07 14:24:08 -08009272 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009273
9274 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009275}
9276
Dave Airlie28d52042009-09-21 14:33:58 +10009277/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009278 * Return which encoder is currently attached for connector.
9279 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009280struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009281{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009282 return &intel_attached_encoder(connector)->base;
9283}
Jesse Barnes79e53942008-11-07 14:24:08 -08009284
Chris Wilsondf0e9242010-09-09 16:20:55 +01009285void intel_connector_attach_encoder(struct intel_connector *connector,
9286 struct intel_encoder *encoder)
9287{
9288 connector->encoder = encoder;
9289 drm_mode_connector_attach_encoder(&connector->base,
9290 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009291}
Dave Airlie28d52042009-09-21 14:33:58 +10009292
9293/*
9294 * set vga decode state - true == enable VGA decode
9295 */
9296int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9297{
9298 struct drm_i915_private *dev_priv = dev->dev_private;
9299 u16 gmch_ctrl;
9300
9301 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9302 if (state)
9303 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9304 else
9305 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9306 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9307 return 0;
9308}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009309
9310#ifdef CONFIG_DEBUG_FS
9311#include <linux/seq_file.h>
9312
9313struct intel_display_error_state {
9314 struct intel_cursor_error_state {
9315 u32 control;
9316 u32 position;
9317 u32 base;
9318 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009319 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009320
9321 struct intel_pipe_error_state {
9322 u32 conf;
9323 u32 source;
9324
9325 u32 htotal;
9326 u32 hblank;
9327 u32 hsync;
9328 u32 vtotal;
9329 u32 vblank;
9330 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009331 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009332
9333 struct intel_plane_error_state {
9334 u32 control;
9335 u32 stride;
9336 u32 size;
9337 u32 pos;
9338 u32 addr;
9339 u32 surface;
9340 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009341 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009342};
9343
9344struct intel_display_error_state *
9345intel_display_capture_error_state(struct drm_device *dev)
9346{
Akshay Joshi0206e352011-08-16 15:34:10 -04009347 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009348 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009349 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009350 int i;
9351
9352 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9353 if (error == NULL)
9354 return NULL;
9355
Damien Lespiau52331302012-08-15 19:23:25 +01009356 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009357 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9358
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009359 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9360 error->cursor[i].control = I915_READ(CURCNTR(i));
9361 error->cursor[i].position = I915_READ(CURPOS(i));
9362 error->cursor[i].base = I915_READ(CURBASE(i));
9363 } else {
9364 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9365 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9366 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9367 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009368
9369 error->plane[i].control = I915_READ(DSPCNTR(i));
9370 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni51889b32013-03-06 20:03:13 -03009371 if (INTEL_INFO(dev)->gen <= 3)
9372 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009373 error->plane[i].pos = I915_READ(DSPPOS(i));
Paulo Zanonica291362013-03-06 20:03:14 -03009374 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9375 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009376 if (INTEL_INFO(dev)->gen >= 4) {
9377 error->plane[i].surface = I915_READ(DSPSURF(i));
9378 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9379 }
9380
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009381 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009382 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009383 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9384 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9385 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9386 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9387 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9388 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009389 }
9390
9391 return error;
9392}
9393
9394void
9395intel_display_print_error_state(struct seq_file *m,
9396 struct drm_device *dev,
9397 struct intel_display_error_state *error)
9398{
Damien Lespiau52331302012-08-15 19:23:25 +01009399 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009400 int i;
9401
Damien Lespiau52331302012-08-15 19:23:25 +01009402 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
9403 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009404 seq_printf(m, "Pipe [%d]:\n", i);
9405 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9406 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9407 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9408 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9409 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9410 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9411 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9412 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9413
9414 seq_printf(m, "Plane [%d]:\n", i);
9415 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9416 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni51889b32013-03-06 20:03:13 -03009417 if (INTEL_INFO(dev)->gen <= 3)
9418 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009419 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanonica291362013-03-06 20:03:14 -03009420 if (!IS_HASWELL(dev))
9421 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009422 if (INTEL_INFO(dev)->gen >= 4) {
9423 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9424 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9425 }
9426
9427 seq_printf(m, "Cursor [%d]:\n", i);
9428 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9429 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9430 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9431 }
9432}
9433#endif