blob: 4d67f0f5a5a36191e33c5c6cf05e43efa813fee3 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
99/*
100 * Copy from radeon_drv.h so we don't have to include both and have conflicting
101 * symbol;
102 */
Jerome Glissebb635562012-05-09 15:34:46 +0200103#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
104#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100105/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200106#define RADEON_IB_POOL_SIZE 16
107#define RADEON_DEBUGFS_MAX_COMPONENTS 32
108#define RADEONFB_CONN_LIMIT 4
109#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110
Alex Deucher1b370782011-11-17 20:13:28 -0500111/* max number of rings */
Jerome Glissebb635562012-05-09 15:34:46 +0200112#define RADEON_NUM_RINGS 3
113
114/* fence seq are set to this number when signaled */
115#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500116
117/* internal ring indices */
118/* r1xx+ has gfx CP ring */
Jerome Glissebb635562012-05-09 15:34:46 +0200119#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500120
121/* cayman has 2 compute CP rings */
Jerome Glissebb635562012-05-09 15:34:46 +0200122#define CAYMAN_RING_TYPE_CP1_INDEX 1
123#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500124
Jerome Glisse721604a2012-01-05 22:11:05 -0500125/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200126#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200127#define RADEON_VA_RESERVED_SIZE (8 << 20)
128#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500129
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200130/*
131 * Errata workarounds.
132 */
133enum radeon_pll_errata {
134 CHIP_ERRATA_R300_CG = 0x00000001,
135 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
136 CHIP_ERRATA_PLL_DELAY = 0x00000004
137};
138
139
140struct radeon_device;
141
142
143/*
144 * BIOS.
145 */
146bool radeon_get_bios(struct radeon_device *rdev);
147
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500148/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000149 * Dummy page
150 */
151struct radeon_dummy_page {
152 struct page *page;
153 dma_addr_t addr;
154};
155int radeon_dummy_page_init(struct radeon_device *rdev);
156void radeon_dummy_page_fini(struct radeon_device *rdev);
157
158
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159/*
160 * Clocks
161 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162struct radeon_clock {
163 struct radeon_pll p1pll;
164 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500165 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166 struct radeon_pll spll;
167 struct radeon_pll mpll;
168 /* 10 Khz units */
169 uint32_t default_mclk;
170 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500171 uint32_t default_dispclk;
172 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400173 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200174};
175
Rafał Miłecki74338742009-11-03 00:53:02 +0100176/*
177 * Power management
178 */
179int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500180void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100181void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400182void radeon_pm_suspend(struct radeon_device *rdev);
183void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500184void radeon_combios_get_power_modes(struct radeon_device *rdev);
185void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400186void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400187void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500188extern int rv6xx_get_temp(struct radeon_device *rdev);
189extern int rv770_get_temp(struct radeon_device *rdev);
190extern int evergreen_get_temp(struct radeon_device *rdev);
191extern int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher1bd47d22012-03-20 17:18:10 -0400192extern int si_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500193extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
194 unsigned *bankh, unsigned *mtaspect,
195 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000196
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197/*
198 * Fences.
199 */
200struct radeon_fence_driver {
201 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000202 uint64_t gpu_addr;
203 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200204 /* sync_seq is protected by ring emission lock */
205 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200206 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200207 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100208 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200209};
210
211struct radeon_fence {
212 struct radeon_device *rdev;
213 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200214 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200215 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400216 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200217 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200218};
219
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000220int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
221int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200222void radeon_fence_driver_fini(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200223int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400224void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225bool radeon_fence_signaled(struct radeon_fence *fence);
226int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200227int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Christian König7ecc45e2012-06-29 11:33:12 +0200228void radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200229int radeon_fence_wait_any(struct radeon_device *rdev,
230 struct radeon_fence **fences,
231 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
233void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200234unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200235bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
236void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
237static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
238 struct radeon_fence *b)
239{
240 if (!a) {
241 return b;
242 }
243
244 if (!b) {
245 return a;
246 }
247
248 BUG_ON(a->ring != b->ring);
249
250 if (a->seq > b->seq) {
251 return a;
252 } else {
253 return b;
254 }
255}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200256
Christian Königee60e292012-08-09 16:21:08 +0200257static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
258 struct radeon_fence *b)
259{
260 if (!a) {
261 return false;
262 }
263
264 if (!b) {
265 return true;
266 }
267
268 BUG_ON(a->ring != b->ring);
269
270 return a->seq < b->seq;
271}
272
Dave Airliee024e112009-06-24 09:48:08 +1000273/*
274 * Tiling registers
275 */
276struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100277 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000278};
279
280#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281
282/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100283 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200284 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100285struct radeon_mman {
286 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000287 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100288 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100289 bool mem_global_referenced;
290 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100291};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200292
Jerome Glisse721604a2012-01-05 22:11:05 -0500293/* bo virtual address in a specific vm */
294struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200295 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500296 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500297 uint64_t soffset;
298 uint64_t eoffset;
299 uint32_t flags;
300 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200301 unsigned ref_count;
302
303 /* protected by vm mutex */
304 struct list_head vm_list;
305
306 /* constant after initialization */
307 struct radeon_vm *vm;
308 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500309};
310
Jerome Glisse4c788672009-11-20 14:29:23 +0100311struct radeon_bo {
312 /* Protected by gem.mutex */
313 struct list_head list;
314 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100315 u32 placements[3];
316 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100317 struct ttm_buffer_object tbo;
318 struct ttm_bo_kmap_obj kmap;
319 unsigned pin_count;
320 void *kptr;
321 u32 tiling_flags;
322 u32 pitch;
323 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500324 /* list of all virtual address to which this bo
325 * is associated to
326 */
327 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100328 /* Constant after initialization */
329 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100330 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100331
332 struct ttm_bo_kmap_obj dma_buf_vmap;
333 int vmapping_count;
Jerome Glisse4c788672009-11-20 14:29:23 +0100334};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100335#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100336
337struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000338 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100339 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200340 uint64_t gpu_offset;
341 unsigned rdomain;
342 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100343 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344};
345
Jerome Glisseb15ba512011-11-15 11:48:34 -0500346/* sub-allocation manager, it has to be protected by another lock.
347 * By conception this is an helper for other part of the driver
348 * like the indirect buffer or semaphore, which both have their
349 * locking.
350 *
351 * Principe is simple, we keep a list of sub allocation in offset
352 * order (first entry has offset == 0, last entry has the highest
353 * offset).
354 *
355 * When allocating new object we first check if there is room at
356 * the end total_size - (last_object_offset + last_object_size) >=
357 * alloc_size. If so we allocate new object there.
358 *
359 * When there is not enough room at the end, we start waiting for
360 * each sub object until we reach object_offset+object_size >=
361 * alloc_size, this object then become the sub object we return.
362 *
363 * Alignment can't be bigger than page size.
364 *
365 * Hole are not considered for allocation to keep things simple.
366 * Assumption is that there won't be hole (all object on same
367 * alignment).
368 */
369struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200370 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500371 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200372 struct list_head *hole;
373 struct list_head flist[RADEON_NUM_RINGS];
374 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500375 unsigned size;
376 uint64_t gpu_addr;
377 void *cpu_ptr;
378 uint32_t domain;
379};
380
381struct radeon_sa_bo;
382
383/* sub-allocation buffer */
384struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200385 struct list_head olist;
386 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500387 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200388 unsigned soffset;
389 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200390 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500391};
392
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200393/*
394 * GEM objects.
395 */
396struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100397 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200398 struct list_head objects;
399};
400
401int radeon_gem_init(struct radeon_device *rdev);
402void radeon_gem_fini(struct radeon_device *rdev);
403int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100404 int alignment, int initial_domain,
405 bool discardable, bool kernel,
406 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200407
Dave Airlieff72145b2011-02-07 12:16:14 +1000408int radeon_mode_dumb_create(struct drm_file *file_priv,
409 struct drm_device *dev,
410 struct drm_mode_create_dumb *args);
411int radeon_mode_dumb_mmap(struct drm_file *filp,
412 struct drm_device *dev,
413 uint32_t handle, uint64_t *offset_p);
414int radeon_mode_dumb_destroy(struct drm_file *file_priv,
415 struct drm_device *dev,
416 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200417
418/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500419 * Semaphores.
420 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500421/* everything here is constant */
422struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200423 struct radeon_sa_bo *sa_bo;
424 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500425 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500426};
427
Jerome Glissec1341e52011-12-21 12:13:47 -0500428int radeon_semaphore_create(struct radeon_device *rdev,
429 struct radeon_semaphore **semaphore);
430void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
431 struct radeon_semaphore *semaphore);
432void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
433 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200434int radeon_semaphore_sync_rings(struct radeon_device *rdev,
435 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200436 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500437void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200438 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200439 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500440
441/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200442 * GART structures, functions & helpers
443 */
444struct radeon_mc;
445
Matt Turnera77f1712009-10-14 00:34:41 -0400446#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000447#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400448#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500449#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400450
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200451struct radeon_gart {
452 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400453 struct radeon_bo *robj;
454 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200455 unsigned num_gpu_pages;
456 unsigned num_cpu_pages;
457 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200458 struct page **pages;
459 dma_addr_t *pages_addr;
460 bool ready;
461};
462
463int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
464void radeon_gart_table_ram_free(struct radeon_device *rdev);
465int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
466void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400467int radeon_gart_table_vram_pin(struct radeon_device *rdev);
468void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200469int radeon_gart_init(struct radeon_device *rdev);
470void radeon_gart_fini(struct radeon_device *rdev);
471void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
472 int pages);
473int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500474 int pages, struct page **pagelist,
475 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400476void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200477
478
479/*
480 * GPU MC structures, functions & helpers
481 */
482struct radeon_mc {
483 resource_size_t aper_size;
484 resource_size_t aper_base;
485 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000486 /* for some chips with <= 32MB we need to lie
487 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000488 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000489 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000490 u64 gtt_size;
491 u64 gtt_start;
492 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000493 u64 vram_start;
494 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200495 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000496 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200497 int vram_mtrr;
498 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000499 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400500 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200501};
502
Alex Deucher06b64762010-01-05 11:27:29 -0500503bool radeon_combios_sideport_present(struct radeon_device *rdev);
504bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200505
506/*
507 * GPU scratch registers structures, functions & helpers
508 */
509struct radeon_scratch {
510 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400511 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200512 bool free[32];
513 uint32_t reg[32];
514};
515
516int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
517void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
518
519
520/*
521 * IRQS.
522 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500523
524struct radeon_unpin_work {
525 struct work_struct work;
526 struct radeon_device *rdev;
527 int crtc_id;
528 struct radeon_fence *fence;
529 struct drm_pending_vblank_event *event;
530 struct radeon_bo *old_rbo;
531 u64 new_crtc_base;
532};
533
534struct r500_irq_stat_regs {
535 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400536 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500537};
538
539struct r600_irq_stat_regs {
540 u32 disp_int;
541 u32 disp_int_cont;
542 u32 disp_int_cont2;
543 u32 d1grph_int;
544 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400545 u32 hdmi0_status;
546 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500547};
548
549struct evergreen_irq_stat_regs {
550 u32 disp_int;
551 u32 disp_int_cont;
552 u32 disp_int_cont2;
553 u32 disp_int_cont3;
554 u32 disp_int_cont4;
555 u32 disp_int_cont5;
556 u32 d1grph_int;
557 u32 d2grph_int;
558 u32 d3grph_int;
559 u32 d4grph_int;
560 u32 d5grph_int;
561 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400562 u32 afmt_status1;
563 u32 afmt_status2;
564 u32 afmt_status3;
565 u32 afmt_status4;
566 u32 afmt_status5;
567 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500568};
569
570union radeon_irq_stat_regs {
571 struct r500_irq_stat_regs r500;
572 struct r600_irq_stat_regs r600;
573 struct evergreen_irq_stat_regs evergreen;
574};
575
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400576#define RADEON_MAX_HPD_PINS 6
577#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400578#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400579
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200580struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200581 bool installed;
582 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200583 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200584 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200585 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200586 wait_queue_head_t vblank_queue;
587 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200588 bool afmt[RADEON_MAX_AFMT_BLOCKS];
589 union radeon_irq_stat_regs stat_regs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200590};
591
592int radeon_irq_kms_init(struct radeon_device *rdev);
593void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500594void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
595void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500596void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
597void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200598void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
599void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
600void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
601void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200602
603/*
Christian Könige32eb502011-10-23 12:56:27 +0200604 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200605 */
Alex Deucher74652802011-08-25 13:39:48 -0400606
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200607struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200608 struct radeon_sa_bo *sa_bo;
609 uint32_t length_dw;
610 uint64_t gpu_addr;
611 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200612 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200613 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200614 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200615 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200616 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200617 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200618};
619
Christian Könige32eb502011-10-23 12:56:27 +0200620struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100621 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200622 volatile uint32_t *ring;
623 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200624 unsigned rptr_offs;
625 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200626 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400627 u64 next_rptr_gpu_addr;
628 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200629 unsigned wptr;
630 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200631 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200632 unsigned ring_size;
633 unsigned ring_free_dw;
634 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200635 unsigned long last_activity;
636 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200637 uint64_t gpu_addr;
638 uint32_t align_mask;
639 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200640 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500641 u32 ptr_reg_shift;
642 u32 ptr_reg_mask;
643 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400644 u32 idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200645};
646
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500647/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500648 * VM
649 */
Christian Königee60e292012-08-09 16:21:08 +0200650
651#define RADEON_NUM_VM 16
652
Jerome Glisse721604a2012-01-05 22:11:05 -0500653struct radeon_vm {
654 struct list_head list;
655 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200656 unsigned id;
Jerome Glisse721604a2012-01-05 22:11:05 -0500657 unsigned last_pfn;
658 u64 pt_gpu_addr;
659 u64 *pt;
Christian König2e0d9912012-05-09 15:34:53 +0200660 struct radeon_sa_bo *sa_bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500661 struct mutex mutex;
662 /* last fence for cs using this vm */
663 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200664 /* last flush or NULL if we still need to flush */
665 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500666};
667
Jerome Glisse721604a2012-01-05 22:11:05 -0500668struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200669 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500670 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200671 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500672 struct radeon_sa_manager sa_manager;
673 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500674 /* number of VMIDs */
675 unsigned nvm;
676 /* vram base address for page table entry */
677 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500678 /* is vm enabled? */
679 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500680};
681
682/*
683 * file private structure
684 */
685struct radeon_fpriv {
686 struct radeon_vm vm;
687};
688
689/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500690 * R6xx+ IH ring
691 */
692struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100693 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500694 volatile uint32_t *ring;
695 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500696 unsigned ring_size;
697 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500698 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200699 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500700 bool enabled;
701};
702
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400703struct r600_blit_cp_primitives {
704 void (*set_render_target)(struct radeon_device *rdev, int format,
705 int w, int h, u64 gpu_addr);
706 void (*cp_set_surface_sync)(struct radeon_device *rdev,
707 u32 sync_type, u32 size,
708 u64 mc_addr);
709 void (*set_shaders)(struct radeon_device *rdev);
710 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
711 void (*set_tex_resource)(struct radeon_device *rdev,
712 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400713 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400714 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
715 int x2, int y2);
716 void (*draw_auto)(struct radeon_device *rdev);
717 void (*set_default_state)(struct radeon_device *rdev);
718};
719
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000720struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100721 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400722 struct r600_blit_cp_primitives primitives;
723 int max_dim;
724 int ring_size_common;
725 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000726 u64 shader_gpu_addr;
727 u32 vs_offset, ps_offset;
728 u32 state_offset;
729 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000730};
731
Alex Deucher347e7592012-03-20 17:18:21 -0400732/*
733 * SI RLC stuff
734 */
735struct si_rlc {
736 /* for power gating */
737 struct radeon_bo *save_restore_obj;
738 uint64_t save_restore_gpu_addr;
739 /* for clear state */
740 struct radeon_bo *clear_state_obj;
741 uint64_t clear_state_gpu_addr;
742};
743
Jerome Glisse69e130a2011-12-21 12:13:46 -0500744int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200745 struct radeon_ib *ib, struct radeon_vm *vm,
746 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200747void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4ef72562012-07-13 13:06:00 +0200748int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
749 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200750int radeon_ib_pool_init(struct radeon_device *rdev);
751void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200752int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200753/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400754bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
755 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200756void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
757int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
758int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
759void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
760void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200761void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200762void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
763int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200764void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200765void radeon_ring_lockup_update(struct radeon_ring *ring);
766bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200767unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
768 uint32_t **data);
769int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
770 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200771int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500772 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
773 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200774void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200775
776
777/*
778 * CS.
779 */
780struct radeon_cs_reloc {
781 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100782 struct radeon_bo *robj;
783 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200784 uint32_t handle;
785 uint32_t flags;
786};
787
788struct radeon_cs_chunk {
789 uint32_t chunk_id;
790 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500791 int kpage_idx[2];
792 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200793 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500794 void __user *user_ptr;
795 int last_copied_page;
796 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200797};
798
799struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100800 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200801 struct radeon_device *rdev;
802 struct drm_file *filp;
803 /* chunks */
804 unsigned nchunks;
805 struct radeon_cs_chunk *chunks;
806 uint64_t *chunks_array;
807 /* IB */
808 unsigned idx;
809 /* relocations */
810 unsigned nrelocs;
811 struct radeon_cs_reloc *relocs;
812 struct radeon_cs_reloc **relocs_ptr;
813 struct list_head validated;
814 /* indices of various chunks */
815 int chunk_ib_idx;
816 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500817 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400818 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200819 struct radeon_ib ib;
820 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200821 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000822 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200823 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500824 u32 cs_flags;
825 u32 ring;
826 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200827};
828
Dave Airlie513bcb42009-09-23 16:56:27 +1000829extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700830extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000831
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200832struct radeon_cs_packet {
833 unsigned idx;
834 unsigned type;
835 unsigned reg;
836 unsigned opcode;
837 int count;
838 unsigned one_reg_wr;
839};
840
841typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
842 struct radeon_cs_packet *pkt,
843 unsigned idx, unsigned reg);
844typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
845 struct radeon_cs_packet *pkt);
846
847
848/*
849 * AGP
850 */
851int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000852void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200853void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200854void radeon_agp_fini(struct radeon_device *rdev);
855
856
857/*
858 * Writeback
859 */
860struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100861 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200862 volatile uint32_t *wb;
863 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400864 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400865 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200866};
867
Alex Deucher724c80e2010-08-27 18:25:25 -0400868#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -0400869#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -0400870#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500871#define RADEON_WB_CP1_RPTR_OFFSET 1280
872#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher724c80e2010-08-27 18:25:25 -0400873#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400874#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400875
Jerome Glissec93bb852009-07-13 21:04:08 +0200876/**
877 * struct radeon_pm - power management datas
878 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
879 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
880 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
881 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
882 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
883 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
884 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
885 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
886 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300887 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200888 * @needed_bandwidth: current bandwidth needs
889 *
890 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300891 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200892 * Equation between gpu/memory clock and available bandwidth is hw dependent
893 * (type of memory, bus size, efficiency, ...)
894 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400895
896enum radeon_pm_method {
897 PM_METHOD_PROFILE,
898 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100899};
Alex Deucherce8f5372010-05-07 15:10:16 -0400900
901enum radeon_dynpm_state {
902 DYNPM_STATE_DISABLED,
903 DYNPM_STATE_MINIMUM,
904 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000905 DYNPM_STATE_ACTIVE,
906 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400907};
908enum radeon_dynpm_action {
909 DYNPM_ACTION_NONE,
910 DYNPM_ACTION_MINIMUM,
911 DYNPM_ACTION_DOWNCLOCK,
912 DYNPM_ACTION_UPCLOCK,
913 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100914};
Alex Deucher56278a82009-12-28 13:58:44 -0500915
916enum radeon_voltage_type {
917 VOLTAGE_NONE = 0,
918 VOLTAGE_GPIO,
919 VOLTAGE_VDDC,
920 VOLTAGE_SW
921};
922
Alex Deucher0ec0e742009-12-23 13:21:58 -0500923enum radeon_pm_state_type {
924 POWER_STATE_TYPE_DEFAULT,
925 POWER_STATE_TYPE_POWERSAVE,
926 POWER_STATE_TYPE_BATTERY,
927 POWER_STATE_TYPE_BALANCED,
928 POWER_STATE_TYPE_PERFORMANCE,
929};
930
Alex Deucherce8f5372010-05-07 15:10:16 -0400931enum radeon_pm_profile_type {
932 PM_PROFILE_DEFAULT,
933 PM_PROFILE_AUTO,
934 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400935 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400936 PM_PROFILE_HIGH,
937};
938
939#define PM_PROFILE_DEFAULT_IDX 0
940#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400941#define PM_PROFILE_MID_SH_IDX 2
942#define PM_PROFILE_HIGH_SH_IDX 3
943#define PM_PROFILE_LOW_MH_IDX 4
944#define PM_PROFILE_MID_MH_IDX 5
945#define PM_PROFILE_HIGH_MH_IDX 6
946#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400947
948struct radeon_pm_profile {
949 int dpms_off_ps_idx;
950 int dpms_on_ps_idx;
951 int dpms_off_cm_idx;
952 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500953};
954
Alex Deucher21a81222010-07-02 12:58:16 -0400955enum radeon_int_thermal_type {
956 THERMAL_TYPE_NONE,
957 THERMAL_TYPE_RV6XX,
958 THERMAL_TYPE_RV770,
959 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500960 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500961 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -0400962 THERMAL_TYPE_SI,
Alex Deucher21a81222010-07-02 12:58:16 -0400963};
964
Alex Deucher56278a82009-12-28 13:58:44 -0500965struct radeon_voltage {
966 enum radeon_voltage_type type;
967 /* gpio voltage */
968 struct radeon_gpio_rec gpio;
969 u32 delay; /* delay in usec from voltage drop to sclk change */
970 bool active_high; /* voltage drop is active when bit is high */
971 /* VDDC voltage */
972 u8 vddc_id; /* index into vddc voltage table */
973 u8 vddci_id; /* index into vddci voltage table */
974 bool vddci_enabled;
975 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -0400976 u16 voltage;
977 /* evergreen+ vddci */
978 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -0500979};
980
Alex Deucherd7311172010-05-03 01:13:14 -0400981/* clock mode flags */
982#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
983
Alex Deucher56278a82009-12-28 13:58:44 -0500984struct radeon_pm_clock_info {
985 /* memory clock */
986 u32 mclk;
987 /* engine clock */
988 u32 sclk;
989 /* voltage info */
990 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400991 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500992 u32 flags;
993};
994
Alex Deuchera48b9b42010-04-22 14:03:55 -0400995/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400996#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400997
Alex Deucher56278a82009-12-28 13:58:44 -0500998struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500999 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001000 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001001 /* number of valid clock modes in this power state */
1002 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001003 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001004 /* standardized state flags */
1005 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001006 u32 misc; /* vbios specific flags */
1007 u32 misc2; /* vbios specific flags */
1008 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001009};
1010
Rafał Miłecki27459322010-02-11 22:16:36 +00001011/*
1012 * Some modes are overclocked by very low value, accept them
1013 */
1014#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1015
Jerome Glissec93bb852009-07-13 21:04:08 +02001016struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001017 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001018 /* write locked while reprogramming mclk */
1019 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001020 u32 active_crtcs;
1021 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001022 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001023 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001024 fixed20_12 max_bandwidth;
1025 fixed20_12 igp_sideport_mclk;
1026 fixed20_12 igp_system_mclk;
1027 fixed20_12 igp_ht_link_clk;
1028 fixed20_12 igp_ht_link_width;
1029 fixed20_12 k8_bandwidth;
1030 fixed20_12 sideport_bandwidth;
1031 fixed20_12 ht_bandwidth;
1032 fixed20_12 core_bandwidth;
1033 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001034 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001035 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001036 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001037 /* number of valid power states */
1038 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001039 int current_power_state_index;
1040 int current_clock_mode_index;
1041 int requested_power_state_index;
1042 int requested_clock_mode_index;
1043 int default_power_state_index;
1044 u32 current_sclk;
1045 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001046 u16 current_vddc;
1047 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001048 u32 default_sclk;
1049 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001050 u16 default_vddc;
1051 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001052 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001053 /* selected pm method */
1054 enum radeon_pm_method pm_method;
1055 /* dynpm power management */
1056 struct delayed_work dynpm_idle_work;
1057 enum radeon_dynpm_state dynpm_state;
1058 enum radeon_dynpm_action dynpm_planned_action;
1059 unsigned long dynpm_action_timeout;
1060 bool dynpm_can_upclock;
1061 bool dynpm_can_downclock;
1062 /* profile-based power management */
1063 enum radeon_pm_profile_type profile;
1064 int profile_index;
1065 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001066 /* internal thermal controller on rv6xx+ */
1067 enum radeon_int_thermal_type int_thermal_type;
1068 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001069};
1070
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001071int radeon_pm_get_type_index(struct radeon_device *rdev,
1072 enum radeon_pm_state_type ps_type,
1073 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001074
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001075struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001076 int channels;
1077 int rate;
1078 int bits_per_sample;
1079 u8 status_bits;
1080 u8 category_code;
1081};
1082
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001083/*
1084 * Benchmarking
1085 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001086void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001087
1088
1089/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001090 * Testing
1091 */
1092void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001093void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001094 struct radeon_ring *cpA,
1095 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001096void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001097
1098
1099/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001100 * Debugfs
1101 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001102struct radeon_debugfs {
1103 struct drm_info_list *files;
1104 unsigned num_files;
1105};
1106
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001107int radeon_debugfs_add_files(struct radeon_device *rdev,
1108 struct drm_info_list *files,
1109 unsigned nfiles);
1110int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001111
1112
1113/*
1114 * ASIC specific functions.
1115 */
1116struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001117 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001118 void (*fini)(struct radeon_device *rdev);
1119 int (*resume)(struct radeon_device *rdev);
1120 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001121 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001122 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001123 /* ioctl hw specific callback. Some hw might want to perform special
1124 * operation on specific ioctl. For instance on wait idle some hw
1125 * might want to perform and HDP flush through MMIO as it seems that
1126 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1127 * through ring.
1128 */
1129 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1130 /* check if 3D engine is idle */
1131 bool (*gui_idle)(struct radeon_device *rdev);
1132 /* wait for mc_idle */
1133 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1134 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001135 struct {
1136 void (*tlb_flush)(struct radeon_device *rdev);
1137 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1138 } gart;
Christian König05b07142012-08-06 20:21:10 +02001139 struct {
1140 int (*init)(struct radeon_device *rdev);
1141 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001142
1143 u32 pt_ring_index;
Christian König05b07142012-08-06 20:21:10 +02001144 void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
Christian König089a7862012-08-11 11:54:05 +02001145 unsigned pfn, struct ttm_mem_reg *mem,
1146 unsigned npages, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001147 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001148 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001149 struct {
1150 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001151 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001152 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001153 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001154 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001155 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001156 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1157 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1158 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001159 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König9b40e5d2012-08-08 12:22:43 +02001160 void (*vm_flush)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001161 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001162 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001163 struct {
1164 int (*set)(struct radeon_device *rdev);
1165 int (*process)(struct radeon_device *rdev);
1166 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001167 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001168 struct {
1169 /* display watermarks */
1170 void (*bandwidth_update)(struct radeon_device *rdev);
1171 /* get frame count */
1172 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1173 /* wait for vblank */
1174 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001175 /* set backlight level */
1176 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001177 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001178 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001179 struct {
1180 int (*blit)(struct radeon_device *rdev,
1181 uint64_t src_offset,
1182 uint64_t dst_offset,
1183 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001184 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001185 u32 blit_ring_index;
1186 int (*dma)(struct radeon_device *rdev,
1187 uint64_t src_offset,
1188 uint64_t dst_offset,
1189 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001190 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001191 u32 dma_ring_index;
1192 /* method used for bo copy */
1193 int (*copy)(struct radeon_device *rdev,
1194 uint64_t src_offset,
1195 uint64_t dst_offset,
1196 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001197 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001198 /* ring used for bo copies */
1199 u32 copy_ring_index;
1200 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001201 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001202 struct {
1203 int (*set_reg)(struct radeon_device *rdev, int reg,
1204 uint32_t tiling_flags, uint32_t pitch,
1205 uint32_t offset, uint32_t obj_size);
1206 void (*clear_reg)(struct radeon_device *rdev, int reg);
1207 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001208 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001209 struct {
1210 void (*init)(struct radeon_device *rdev);
1211 void (*fini)(struct radeon_device *rdev);
1212 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1213 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1214 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001215 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001216 struct {
1217 void (*misc)(struct radeon_device *rdev);
1218 void (*prepare)(struct radeon_device *rdev);
1219 void (*finish)(struct radeon_device *rdev);
1220 void (*init_profile)(struct radeon_device *rdev);
1221 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001222 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1223 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1224 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1225 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1226 int (*get_pcie_lanes)(struct radeon_device *rdev);
1227 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1228 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deuchera02fa392012-02-23 17:53:41 -05001229 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001230 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001231 struct {
1232 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1233 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1234 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1235 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001236};
1237
Jerome Glisse21f9a432009-09-11 15:55:33 +02001238/*
1239 * Asic structures
1240 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001241struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001242 const unsigned *reg_safe_bm;
1243 unsigned reg_safe_bm_size;
1244 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001245};
1246
Jerome Glisse21f9a432009-09-11 15:55:33 +02001247struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001248 const unsigned *reg_safe_bm;
1249 unsigned reg_safe_bm_size;
1250 u32 resync_scratch;
1251 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001252};
1253
1254struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001255 unsigned max_pipes;
1256 unsigned max_tile_pipes;
1257 unsigned max_simds;
1258 unsigned max_backends;
1259 unsigned max_gprs;
1260 unsigned max_threads;
1261 unsigned max_stack_entries;
1262 unsigned max_hw_contexts;
1263 unsigned max_gs_threads;
1264 unsigned sx_max_export_size;
1265 unsigned sx_max_export_pos_size;
1266 unsigned sx_max_export_smx_size;
1267 unsigned sq_num_cf_insts;
1268 unsigned tiling_nbanks;
1269 unsigned tiling_npipes;
1270 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001271 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001272 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001273};
1274
1275struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001276 unsigned max_pipes;
1277 unsigned max_tile_pipes;
1278 unsigned max_simds;
1279 unsigned max_backends;
1280 unsigned max_gprs;
1281 unsigned max_threads;
1282 unsigned max_stack_entries;
1283 unsigned max_hw_contexts;
1284 unsigned max_gs_threads;
1285 unsigned sx_max_export_size;
1286 unsigned sx_max_export_pos_size;
1287 unsigned sx_max_export_smx_size;
1288 unsigned sq_num_cf_insts;
1289 unsigned sx_num_of_sets;
1290 unsigned sc_prim_fifo_size;
1291 unsigned sc_hiz_tile_fifo_size;
1292 unsigned sc_earlyz_tile_fifo_fize;
1293 unsigned tiling_nbanks;
1294 unsigned tiling_npipes;
1295 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001296 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001297 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001298};
1299
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001300struct evergreen_asic {
1301 unsigned num_ses;
1302 unsigned max_pipes;
1303 unsigned max_tile_pipes;
1304 unsigned max_simds;
1305 unsigned max_backends;
1306 unsigned max_gprs;
1307 unsigned max_threads;
1308 unsigned max_stack_entries;
1309 unsigned max_hw_contexts;
1310 unsigned max_gs_threads;
1311 unsigned sx_max_export_size;
1312 unsigned sx_max_export_pos_size;
1313 unsigned sx_max_export_smx_size;
1314 unsigned sq_num_cf_insts;
1315 unsigned sx_num_of_sets;
1316 unsigned sc_prim_fifo_size;
1317 unsigned sc_hiz_tile_fifo_size;
1318 unsigned sc_earlyz_tile_fifo_size;
1319 unsigned tiling_nbanks;
1320 unsigned tiling_npipes;
1321 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001322 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001323 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001324};
1325
Alex Deucherfecf1d02011-03-02 20:07:29 -05001326struct cayman_asic {
1327 unsigned max_shader_engines;
1328 unsigned max_pipes_per_simd;
1329 unsigned max_tile_pipes;
1330 unsigned max_simds_per_se;
1331 unsigned max_backends_per_se;
1332 unsigned max_texture_channel_caches;
1333 unsigned max_gprs;
1334 unsigned max_threads;
1335 unsigned max_gs_threads;
1336 unsigned max_stack_entries;
1337 unsigned sx_num_of_sets;
1338 unsigned sx_max_export_size;
1339 unsigned sx_max_export_pos_size;
1340 unsigned sx_max_export_smx_size;
1341 unsigned max_hw_contexts;
1342 unsigned sq_num_cf_insts;
1343 unsigned sc_prim_fifo_size;
1344 unsigned sc_hiz_tile_fifo_size;
1345 unsigned sc_earlyz_tile_fifo_size;
1346
1347 unsigned num_shader_engines;
1348 unsigned num_shader_pipes_per_simd;
1349 unsigned num_tile_pipes;
1350 unsigned num_simds_per_se;
1351 unsigned num_backends_per_se;
1352 unsigned backend_disable_mask_per_asic;
1353 unsigned backend_map;
1354 unsigned num_texture_channel_caches;
1355 unsigned mem_max_burst_length_bytes;
1356 unsigned mem_row_size_in_kb;
1357 unsigned shader_engine_tile_size;
1358 unsigned num_gpus;
1359 unsigned multi_gpu_tile_size;
1360
1361 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001362};
1363
Alex Deucher0a96d722012-03-20 17:18:11 -04001364struct si_asic {
1365 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001366 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001367 unsigned max_cu_per_sh;
1368 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001369 unsigned max_backends_per_se;
1370 unsigned max_texture_channel_caches;
1371 unsigned max_gprs;
1372 unsigned max_gs_threads;
1373 unsigned max_hw_contexts;
1374 unsigned sc_prim_fifo_size_frontend;
1375 unsigned sc_prim_fifo_size_backend;
1376 unsigned sc_hiz_tile_fifo_size;
1377 unsigned sc_earlyz_tile_fifo_size;
1378
Alex Deucher0a96d722012-03-20 17:18:11 -04001379 unsigned num_tile_pipes;
1380 unsigned num_backends_per_se;
1381 unsigned backend_disable_mask_per_asic;
1382 unsigned backend_map;
1383 unsigned num_texture_channel_caches;
1384 unsigned mem_max_burst_length_bytes;
1385 unsigned mem_row_size_in_kb;
1386 unsigned shader_engine_tile_size;
1387 unsigned num_gpus;
1388 unsigned multi_gpu_tile_size;
1389
1390 unsigned tile_config;
Alex Deucher0a96d722012-03-20 17:18:11 -04001391};
1392
Jerome Glisse068a1172009-06-17 13:28:30 +02001393union radeon_asic_config {
1394 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001395 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001396 struct r600_asic r600;
1397 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001398 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001399 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001400 struct si_asic si;
Jerome Glisse068a1172009-06-17 13:28:30 +02001401};
1402
Daniel Vetter0a10c852010-03-11 21:19:14 +00001403/*
1404 * asic initizalization from radeon_asic.c
1405 */
1406void radeon_agp_disable(struct radeon_device *rdev);
1407int radeon_asic_init(struct radeon_device *rdev);
1408
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001409
1410/*
1411 * IOCTL.
1412 */
1413int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1414 struct drm_file *filp);
1415int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1416 struct drm_file *filp);
1417int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1418 struct drm_file *file_priv);
1419int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1420 struct drm_file *file_priv);
1421int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1422 struct drm_file *file_priv);
1423int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1424 struct drm_file *file_priv);
1425int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1426 struct drm_file *filp);
1427int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1428 struct drm_file *filp);
1429int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1430 struct drm_file *filp);
1431int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1432 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001433int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1434 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001435int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001436int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1437 struct drm_file *filp);
1438int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1439 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001440
Alex Deucher16cdf042011-10-28 10:30:02 -04001441/* VRAM scratch page for HDP bug, default vram page */
1442struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001443 struct radeon_bo *robj;
1444 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001445 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001446};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001447
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001448/*
1449 * ACPI
1450 */
1451struct radeon_atif_notification_cfg {
1452 bool enabled;
1453 int command_code;
1454};
1455
1456struct radeon_atif_notifications {
1457 bool display_switch;
1458 bool expansion_mode_change;
1459 bool thermal_state;
1460 bool forced_power_state;
1461 bool system_power_state;
1462 bool display_conf_change;
1463 bool px_gfx_switch;
1464 bool brightness_change;
1465 bool dgpu_display_event;
1466};
1467
1468struct radeon_atif_functions {
1469 bool system_params;
1470 bool sbios_requests;
1471 bool select_active_disp;
1472 bool lid_state;
1473 bool get_tv_standard;
1474 bool set_tv_standard;
1475 bool get_panel_expansion_mode;
1476 bool set_panel_expansion_mode;
1477 bool temperature_change;
1478 bool graphics_device_types;
1479};
1480
1481struct radeon_atif {
1482 struct radeon_atif_notifications notifications;
1483 struct radeon_atif_functions functions;
1484 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001485 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001486};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001487
Alex Deuchere3a15922012-08-16 11:13:43 -04001488struct radeon_atcs_functions {
1489 bool get_ext_state;
1490 bool pcie_perf_req;
1491 bool pcie_dev_rdy;
1492 bool pcie_bus_width;
1493};
1494
1495struct radeon_atcs {
1496 struct radeon_atcs_functions functions;
1497};
1498
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001499/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001500 * Core structure, functions and helpers.
1501 */
1502typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1503typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1504
1505struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001506 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001507 struct drm_device *ddev;
1508 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001509 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001510 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001511 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001512 enum radeon_family family;
1513 unsigned long flags;
1514 int usec_timeout;
1515 enum radeon_pll_errata pll_errata;
1516 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001517 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001518 int disp_priority;
1519 /* BIOS */
1520 uint8_t *bios;
1521 bool is_atom_bios;
1522 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001523 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001524 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001525 resource_size_t rmmio_base;
1526 resource_size_t rmmio_size;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001527 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001528 radeon_rreg_t mc_rreg;
1529 radeon_wreg_t mc_wreg;
1530 radeon_rreg_t pll_rreg;
1531 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001532 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001533 radeon_rreg_t pciep_rreg;
1534 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001535 /* io port */
1536 void __iomem *rio_mem;
1537 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001538 struct radeon_clock clock;
1539 struct radeon_mc mc;
1540 struct radeon_gart gart;
1541 struct radeon_mode_info mode_info;
1542 struct radeon_scratch scratch;
1543 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001544 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001545 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001546 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001547 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001548 bool ib_pool_ready;
1549 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001550 struct radeon_irq irq;
1551 struct radeon_asic *asic;
1552 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001553 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001554 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001555 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001556 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001557 bool shutdown;
1558 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001559 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001560 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001561 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001562 const struct firmware *me_fw; /* all family ME firmware */
1563 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001564 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001565 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001566 const struct firmware *ce_fw; /* SI CE firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001567 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001568 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001569 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001570 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher347e7592012-03-20 17:18:21 -04001571 struct si_rlc rlc;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001572 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001573 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001574 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001575 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02001576 bool audio_enabled;
1577 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001578 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001579 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001580 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001581 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001582 /* i2c buses */
1583 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001584 /* debugfs */
1585 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1586 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001587 /* virtual memory */
1588 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02001589 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001590 /* ACPI interface */
1591 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04001592 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001593};
1594
1595int radeon_device_init(struct radeon_device *rdev,
1596 struct drm_device *ddev,
1597 struct pci_dev *pdev,
1598 uint32_t flags);
1599void radeon_device_fini(struct radeon_device *rdev);
1600int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1601
Andi Kleen6fcbef72011-10-13 16:08:42 -07001602uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1603void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1604u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1605void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001606
Jerome Glisse4c788672009-11-20 14:29:23 +01001607/*
1608 * Cast helper
1609 */
1610#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001611
1612/*
1613 * Registers read & write functions.
1614 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001615#define RREG8(reg) readb((rdev->rmmio) + (reg))
1616#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1617#define RREG16(reg) readw((rdev->rmmio) + (reg))
1618#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001619#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001620#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001621#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001622#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1623#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1624#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1625#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1626#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1627#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001628#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1629#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001630#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1631#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001632#define WREG32_P(reg, val, mask) \
1633 do { \
1634 uint32_t tmp_ = RREG32(reg); \
1635 tmp_ &= (mask); \
1636 tmp_ |= ((val) & ~(mask)); \
1637 WREG32(reg, tmp_); \
1638 } while (0)
1639#define WREG32_PLL_P(reg, val, mask) \
1640 do { \
1641 uint32_t tmp_ = RREG32_PLL(reg); \
1642 tmp_ &= (mask); \
1643 tmp_ |= ((val) & ~(mask)); \
1644 WREG32_PLL(reg, tmp_); \
1645 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001646#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001647#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1648#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001649
Dave Airliede1b2892009-08-12 18:43:14 +10001650/*
1651 * Indirect registers accessor
1652 */
1653static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1654{
1655 uint32_t r;
1656
1657 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1658 r = RREG32(RADEON_PCIE_DATA);
1659 return r;
1660}
1661
1662static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1663{
1664 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1665 WREG32(RADEON_PCIE_DATA, (v));
1666}
1667
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001668void r100_pll_errata_after_index(struct radeon_device *rdev);
1669
1670
1671/*
1672 * ASICs helpers.
1673 */
Dave Airlieb995e432009-07-14 02:02:32 +10001674#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1675 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001676#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1677 (rdev->family == CHIP_RV200) || \
1678 (rdev->family == CHIP_RS100) || \
1679 (rdev->family == CHIP_RS200) || \
1680 (rdev->family == CHIP_RV250) || \
1681 (rdev->family == CHIP_RV280) || \
1682 (rdev->family == CHIP_RS300))
1683#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1684 (rdev->family == CHIP_RV350) || \
1685 (rdev->family == CHIP_R350) || \
1686 (rdev->family == CHIP_RV380) || \
1687 (rdev->family == CHIP_R420) || \
1688 (rdev->family == CHIP_R423) || \
1689 (rdev->family == CHIP_RV410) || \
1690 (rdev->family == CHIP_RS400) || \
1691 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001692#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1693 (rdev->ddev->pdev->device == 0x9443) || \
1694 (rdev->ddev->pdev->device == 0x944B) || \
1695 (rdev->ddev->pdev->device == 0x9506) || \
1696 (rdev->ddev->pdev->device == 0x9509) || \
1697 (rdev->ddev->pdev->device == 0x950F) || \
1698 (rdev->ddev->pdev->device == 0x689C) || \
1699 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001700#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001701#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1702 (rdev->family == CHIP_RS690) || \
1703 (rdev->family == CHIP_RS740) || \
1704 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001705#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1706#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001707#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001708#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1709 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001710#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04001711#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1712#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1713 (rdev->flags & RADEON_IS_IGP))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001714
1715/*
1716 * BIOS helpers.
1717 */
1718#define RBIOS8(i) (rdev->bios[i])
1719#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1720#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1721
1722int radeon_combios_init(struct radeon_device *rdev);
1723void radeon_combios_fini(struct radeon_device *rdev);
1724int radeon_atombios_init(struct radeon_device *rdev);
1725void radeon_atombios_fini(struct radeon_device *rdev);
1726
1727
1728/*
1729 * RING helpers.
1730 */
Andi Kleence580fa2011-10-13 16:08:47 -07001731#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001732static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001733{
Christian Könige32eb502011-10-23 12:56:27 +02001734 ring->ring[ring->wptr++] = v;
1735 ring->wptr &= ring->ptr_mask;
1736 ring->count_dw--;
1737 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001738}
Andi Kleence580fa2011-10-13 16:08:47 -07001739#else
1740/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001741void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001742#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001743
1744/*
1745 * ASICs macro.
1746 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001747#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001748#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1749#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1750#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001751#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001752#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001753#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001754#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1755#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02001756#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
1757#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Christian König089a7862012-08-11 11:54:05 +02001758#define radeon_asic_vm_set_page(rdev, v, pfn, mem, npages, flags) (rdev)->asic->vm.set_page((rdev), (v), (pfn), (mem), (npages), (flags))
Alex Deucherf7128122012-02-23 17:53:45 -05001759#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1760#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1761#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001762#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001763#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02001764#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Christian König9b40e5d2012-08-08 12:22:43 +02001765#define radeon_ring_vm_flush(rdev, r, ib) (rdev)->asic->ring[(r)].vm_flush((rdev), (ib))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001766#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1767#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001768#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001769#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Christian König4c87bc22011-10-19 19:02:21 +02001770#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1771#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05001772#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1773#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1774#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1775#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1776#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1777#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05001778#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1779#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1780#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1781#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1782#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1783#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1784#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001785#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1786#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001787#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05001788#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1789#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1790#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1791#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001792#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05001793#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1794#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1795#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1796#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1797#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04001798#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
1799#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
1800#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
1801#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
1802#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001803
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001804/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001805/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001806extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001807extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001808extern int radeon_modeset_init(struct radeon_device *rdev);
1809extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001810extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001811extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001812extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001813extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001814extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001815extern void radeon_wb_fini(struct radeon_device *rdev);
1816extern int radeon_wb_init(struct radeon_device *rdev);
1817extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001818extern void radeon_surface_init(struct radeon_device *rdev);
1819extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001820extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001821extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001822extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001823extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001824extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1825extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001826extern int radeon_resume_kms(struct drm_device *dev);
1827extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001828extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001829
Daniel Vetter3574dda2011-02-18 17:59:19 +01001830/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001831 * vm
1832 */
1833int radeon_vm_manager_init(struct radeon_device *rdev);
1834void radeon_vm_manager_fini(struct radeon_device *rdev);
Jerome Glisse721604a2012-01-05 22:11:05 -05001835int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
1836void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02001837int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02001838struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
1839 struct radeon_vm *vm, int ring);
1840void radeon_vm_fence(struct radeon_device *rdev,
1841 struct radeon_vm *vm,
1842 struct radeon_fence *fence);
Christian König089a7862012-08-11 11:54:05 +02001843u64 radeon_vm_get_addr(struct radeon_device *rdev,
1844 struct ttm_mem_reg *mem,
1845 unsigned pfn);
Jerome Glisse721604a2012-01-05 22:11:05 -05001846int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1847 struct radeon_vm *vm,
1848 struct radeon_bo *bo,
1849 struct ttm_mem_reg *mem);
1850void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1851 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02001852struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
1853 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02001854struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
1855 struct radeon_vm *vm,
1856 struct radeon_bo *bo);
1857int radeon_vm_bo_set_addr(struct radeon_device *rdev,
1858 struct radeon_bo_va *bo_va,
1859 uint64_t offset,
1860 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05001861int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02001862 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05001863
Alex Deucherf122c612012-03-30 08:59:57 -04001864/* audio */
1865void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05001866
1867/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001868 * R600 vram scratch functions
1869 */
1870int r600_vram_scratch_init(struct radeon_device *rdev);
1871void r600_vram_scratch_fini(struct radeon_device *rdev);
1872
1873/*
Jerome Glisse285484e2011-12-16 17:03:42 -05001874 * r600 cs checking helper
1875 */
1876unsigned r600_mip_minify(unsigned size, unsigned level);
1877bool r600_fmt_is_valid_color(u32 format);
1878bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1879int r600_fmt_get_blocksize(u32 format);
1880int r600_fmt_get_nblocksx(u32 format, u32 w);
1881int r600_fmt_get_nblocksy(u32 format, u32 h);
1882
1883/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001884 * r600 functions used by radeon_encoder.c
1885 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02001886struct radeon_hdmi_acr {
1887 u32 clock;
1888
1889 int n_32khz;
1890 int cts_32khz;
1891
1892 int n_44_1khz;
1893 int cts_44_1khz;
1894
1895 int n_48khz;
1896 int cts_48khz;
1897
1898};
1899
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001900extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
1901
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001902extern void r600_hdmi_enable(struct drm_encoder *encoder);
1903extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001904extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001905extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1906 u32 tiling_pipe_num,
1907 u32 max_rb_num,
1908 u32 total_max_rb_num,
1909 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04001910
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001911/*
1912 * evergreen functions used by radeon_encoder.c
1913 */
1914
1915extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1916
Alex Deucher0af62b02011-01-06 21:19:31 -05001917extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001918extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001919
Alex Deucherc4917072012-07-31 17:14:35 -04001920/* radeon_acpi.c */
1921#if defined(CONFIG_ACPI)
1922extern int radeon_acpi_init(struct radeon_device *rdev);
1923extern void radeon_acpi_fini(struct radeon_device *rdev);
1924#else
1925static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1926static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
1927#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04001928
Jerome Glisse4c788672009-11-20 14:29:23 +01001929#include "radeon_object.h"
1930
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001931#endif