blob: 7e8b583527e9b73b69765da62fa79bbafe984769 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030089static int intel_set_mode(struct drm_crtc *crtc,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020090 struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080091static int intel_framebuffer_init(struct drm_device *dev,
92 struct intel_framebuffer *ifb,
93 struct drm_mode_fb_cmd2 *mode_cmd,
94 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020095static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070098 struct intel_link_m_n *m_n,
99 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200100static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200101static void haswell_set_pipeconf(struct drm_crtc *crtc);
102static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200103static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200104 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800107static void intel_begin_crtc_commit(struct drm_crtc *crtc);
108static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700109static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
110 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200111static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
112 int num_connectors);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +0300113static void intel_crtc_enable_planes(struct drm_crtc *crtc);
114static void intel_crtc_disable_planes(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100115
Dave Airlie0e32b392014-05-02 14:02:48 +1000116static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
117{
118 if (!connector->mst_port)
119 return connector->encoder;
120 else
121 return &connector->mst_port->mst_encoders[pipe]->base;
122}
123
Jesse Barnes79e53942008-11-07 14:24:08 -0800124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800126} intel_range_t;
127
128typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400129 int dot_limit;
130 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800131} intel_p2_t;
132
Ma Lingd4906092009-03-18 20:13:27 +0800133typedef struct intel_limit intel_limit_t;
134struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400135 intel_range_t dot, vco, n, m, m1, m2, p, p1;
136 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800137};
Jesse Barnes79e53942008-11-07 14:24:08 -0800138
Daniel Vetterd2acd212012-10-20 20:57:43 +0200139int
140intel_pch_rawclk(struct drm_device *dev)
141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 WARN_ON(!HAS_PCH_SPLIT(dev));
145
146 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
147}
148
Chris Wilson021357a2010-09-07 20:54:59 +0100149static inline u32 /* units of 100MHz */
150intel_fdi_link_freq(struct drm_device *dev)
151{
Chris Wilson8b99e682010-10-13 09:59:17 +0100152 if (IS_GEN5(dev)) {
153 struct drm_i915_private *dev_priv = dev->dev_private;
154 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
155 } else
156 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100157}
158
Daniel Vetter5d536e22013-07-06 12:52:06 +0200159static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200161 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200162 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 .m = { .min = 96, .max = 140 },
164 .m1 = { .min = 18, .max = 26 },
165 .m2 = { .min = 6, .max = 16 },
166 .p = { .min = 4, .max = 128 },
167 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700168 .p2 = { .dot_limit = 165000,
169 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
Daniel Vetter5d536e22013-07-06 12:52:06 +0200172static const intel_limit_t intel_limits_i8xx_dvo = {
173 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200174 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200175 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200176 .m = { .min = 96, .max = 140 },
177 .m1 = { .min = 18, .max = 26 },
178 .m2 = { .min = 6, .max = 16 },
179 .p = { .min = 4, .max = 128 },
180 .p1 = { .min = 2, .max = 33 },
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 4, .p2_fast = 4 },
183};
184
Keith Packarde4b36692009-06-05 19:22:17 -0700185static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200187 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200188 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .m = { .min = 96, .max = 140 },
190 .m1 = { .min = 18, .max = 26 },
191 .m2 = { .min = 6, .max = 16 },
192 .p = { .min = 4, .max = 128 },
193 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700194 .p2 = { .dot_limit = 165000,
195 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700196};
Eric Anholt273e27c2011-03-30 13:01:10 -0700197
Keith Packarde4b36692009-06-05 19:22:17 -0700198static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400199 .dot = { .min = 20000, .max = 400000 },
200 .vco = { .min = 1400000, .max = 2800000 },
201 .n = { .min = 1, .max = 6 },
202 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100203 .m1 = { .min = 8, .max = 18 },
204 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
211static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1400000, .max = 2800000 },
214 .n = { .min = 1, .max = 6 },
215 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100216 .m1 = { .min = 8, .max = 18 },
217 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 .p = { .min = 7, .max = 98 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224
Keith Packarde4b36692009-06-05 19:22:17 -0700225static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700226 .dot = { .min = 25000, .max = 270000 },
227 .vco = { .min = 1750000, .max = 3500000},
228 .n = { .min = 1, .max = 4 },
229 .m = { .min = 104, .max = 138 },
230 .m1 = { .min = 17, .max = 23 },
231 .m2 = { .min = 5, .max = 11 },
232 .p = { .min = 10, .max = 30 },
233 .p1 = { .min = 1, .max = 3},
234 .p2 = { .dot_limit = 270000,
235 .p2_slow = 10,
236 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800237 },
Keith Packarde4b36692009-06-05 19:22:17 -0700238};
239
240static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700241 .dot = { .min = 22000, .max = 400000 },
242 .vco = { .min = 1750000, .max = 3500000},
243 .n = { .min = 1, .max = 4 },
244 .m = { .min = 104, .max = 138 },
245 .m1 = { .min = 16, .max = 23 },
246 .m2 = { .min = 5, .max = 11 },
247 .p = { .min = 5, .max = 80 },
248 .p1 = { .min = 1, .max = 8},
249 .p2 = { .dot_limit = 165000,
250 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
253static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .dot = { .min = 20000, .max = 115000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 28, .max = 112 },
261 .p1 = { .min = 2, .max = 8 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800264 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
267static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .dot = { .min = 80000, .max = 224000 },
269 .vco = { .min = 1750000, .max = 3500000 },
270 .n = { .min = 1, .max = 3 },
271 .m = { .min = 104, .max = 138 },
272 .m1 = { .min = 17, .max = 23 },
273 .m2 = { .min = 5, .max = 11 },
274 .p = { .min = 14, .max = 42 },
275 .p1 = { .min = 2, .max = 6 },
276 .p2 = { .dot_limit = 0,
277 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800278 },
Keith Packarde4b36692009-06-05 19:22:17 -0700279};
280
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500281static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .dot = { .min = 20000, .max = 400000},
283 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .m1 = { .min = 0, .max = 0 },
289 .m2 = { .min = 0, .max = 254 },
290 .p = { .min = 5, .max = 80 },
291 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700292 .p2 = { .dot_limit = 200000,
293 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500296static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .dot = { .min = 20000, .max = 400000 },
298 .vco = { .min = 1700000, .max = 3500000 },
299 .n = { .min = 3, .max = 6 },
300 .m = { .min = 2, .max = 256 },
301 .m1 = { .min = 0, .max = 0 },
302 .m2 = { .min = 0, .max = 254 },
303 .p = { .min = 7, .max = 112 },
304 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .p2 = { .dot_limit = 112000,
306 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700307};
308
Eric Anholt273e27c2011-03-30 13:01:10 -0700309/* Ironlake / Sandybridge
310 *
311 * We calculate clock using (register_value + 2) for N/M1/M2, so here
312 * the range value for them is (actual_value - 2).
313 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 5 },
318 .m = { .min = 79, .max = 127 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 5, .max = 80 },
322 .p1 = { .min = 1, .max = 8 },
323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700325};
326
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 .dot = { .min = 25000, .max = 350000 },
329 .vco = { .min = 1760000, .max = 3510000 },
330 .n = { .min = 1, .max = 3 },
331 .m = { .min = 79, .max = 118 },
332 .m1 = { .min = 12, .max = 22 },
333 .m2 = { .min = 5, .max = 9 },
334 .p = { .min = 28, .max = 112 },
335 .p1 = { .min = 2, .max = 8 },
336 .p2 = { .dot_limit = 225000,
337 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800338};
339
340static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 3 },
344 .m = { .min = 79, .max = 127 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 14, .max = 56 },
348 .p1 = { .min = 2, .max = 8 },
349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700355 .dot = { .min = 25000, .max = 350000 },
356 .vco = { .min = 1760000, .max = 3510000 },
357 .n = { .min = 1, .max = 2 },
358 .m = { .min = 79, .max = 126 },
359 .m1 = { .min = 12, .max = 22 },
360 .m2 = { .min = 5, .max = 9 },
361 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 .p2 = { .dot_limit = 225000,
364 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365};
366
367static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .dot = { .min = 25000, .max = 350000 },
369 .vco = { .min = 1760000, .max = 3510000 },
370 .n = { .min = 1, .max = 3 },
371 .m = { .min = 79, .max = 126 },
372 .m1 = { .min = 12, .max = 22 },
373 .m2 = { .min = 5, .max = 9 },
374 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400375 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700376 .p2 = { .dot_limit = 225000,
377 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800378};
379
Ville Syrjälädc730512013-09-24 21:26:30 +0300380static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300381 /*
382 * These are the data rate limits (measured in fast clocks)
383 * since those are the strictest limits we have. The fast
384 * clock and actual rate limits are more relaxed, so checking
385 * them would make no difference.
386 */
387 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200388 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700389 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700390 .m1 = { .min = 2, .max = 3 },
391 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300392 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300393 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700394};
395
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300396static const intel_limit_t intel_limits_chv = {
397 /*
398 * These are the data rate limits (measured in fast clocks)
399 * since those are the strictest limits we have. The fast
400 * clock and actual rate limits are more relaxed, so checking
401 * them would make no difference.
402 */
403 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200404 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300405 .n = { .min = 1, .max = 1 },
406 .m1 = { .min = 2, .max = 2 },
407 .m2 = { .min = 24 << 22, .max = 175 << 22 },
408 .p1 = { .min = 2, .max = 4 },
409 .p2 = { .p2_slow = 1, .p2_fast = 14 },
410};
411
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200412static const intel_limit_t intel_limits_bxt = {
413 /* FIXME: find real dot limits */
414 .dot = { .min = 0, .max = INT_MAX },
415 .vco = { .min = 4800000, .max = 6480000 },
416 .n = { .min = 1, .max = 1 },
417 .m1 = { .min = 2, .max = 2 },
418 /* FIXME: find real m2 limits */
419 .m2 = { .min = 2 << 22, .max = 255 << 22 },
420 .p1 = { .min = 2, .max = 4 },
421 .p2 = { .p2_slow = 1, .p2_fast = 20 },
422};
423
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300424static void vlv_clock(int refclk, intel_clock_t *clock)
425{
426 clock->m = clock->m1 * clock->m2;
427 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200428 if (WARN_ON(clock->n == 0 || clock->p == 0))
429 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300430 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
431 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300432}
433
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300434/**
435 * Returns whether any output on the specified pipe is of the specified type
436 */
Damien Lespiau40935612014-10-29 11:16:59 +0000437bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300438{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300439 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300440 struct intel_encoder *encoder;
441
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300442 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300443 if (encoder->type == type)
444 return true;
445
446 return false;
447}
448
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200449/**
450 * Returns whether any output on the specified pipe will have the specified
451 * type after a staged modeset is complete, i.e., the same as
452 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
453 * encoder->crtc.
454 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200455static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
456 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200457{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300459 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200460 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200461 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200462 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200463
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300464 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465 if (connector_state->crtc != crtc_state->base.crtc)
466 continue;
467
468 num_connectors++;
469
470 encoder = to_intel_encoder(connector_state->best_encoder);
471 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200472 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200473 }
474
475 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200476
477 return false;
478}
479
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200480static const intel_limit_t *
481intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800482{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200483 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800484 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800485
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200486 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100487 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000488 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800489 limit = &intel_limits_ironlake_dual_lvds_100m;
490 else
491 limit = &intel_limits_ironlake_dual_lvds;
492 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000493 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800494 limit = &intel_limits_ironlake_single_lvds_100m;
495 else
496 limit = &intel_limits_ironlake_single_lvds;
497 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200498 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800499 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800500
501 return limit;
502}
503
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200504static const intel_limit_t *
505intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800506{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200507 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800508 const intel_limit_t *limit;
509
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200510 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100511 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700512 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 else
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200515 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
516 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200518 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700519 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800520 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700521 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800522
523 return limit;
524}
525
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200526static const intel_limit_t *
527intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800528{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200529 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800530 const intel_limit_t *limit;
531
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200532 if (IS_BROXTON(dev))
533 limit = &intel_limits_bxt;
534 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800536 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200539 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500540 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800541 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300543 } else if (IS_CHERRYVIEW(dev)) {
544 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700545 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300546 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100547 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200548 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100549 limit = &intel_limits_i9xx_lvds;
550 else
551 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700554 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700556 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200557 else
558 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800559 }
560 return limit;
561}
562
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563/* m1 is reserved as 0 in Pineview, n is a ring counter */
564static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800565{
Shaohua Li21778322009-02-23 15:19:16 +0800566 clock->m = clock->m2 + 2;
567 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200568 if (WARN_ON(clock->n == 0 || clock->p == 0))
569 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300570 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
571 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800572}
573
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200574static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
575{
576 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
577}
578
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800580{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200581 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800582 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200583 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
584 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300585 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
586 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800587}
588
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300589static void chv_clock(int refclk, intel_clock_t *clock)
590{
591 clock->m = clock->m1 * clock->m2;
592 clock->p = clock->p1 * clock->p2;
593 if (WARN_ON(clock->n == 0 || clock->p == 0))
594 return;
595 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
596 clock->n << 22);
597 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
598}
599
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800600#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601/**
602 * Returns whether the given set of divisors are valid for a given refclk with
603 * the given connectors.
604 */
605
Chris Wilson1b894b52010-12-14 20:04:54 +0000606static bool intel_PLL_is_valid(struct drm_device *dev,
607 const intel_limit_t *limit,
608 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800609{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300610 if (clock->n < limit->n.min || limit->n.max < clock->n)
611 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400613 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400615 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400617 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200619 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300620 if (clock->m1 <= clock->m2)
621 INTELPllInvalid("m1 <= m2\n");
622
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200623 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300624 if (clock->p < limit->p.min || limit->p.max < clock->p)
625 INTELPllInvalid("p out of range\n");
626 if (clock->m < limit->m.min || limit->m.max < clock->m)
627 INTELPllInvalid("m out of range\n");
628 }
629
Jesse Barnes79e53942008-11-07 14:24:08 -0800630 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400631 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
633 * connector, etc., rather than just a single range.
634 */
635 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800637
638 return true;
639}
640
Ma Lingd4906092009-03-18 20:13:27 +0800641static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200642i9xx_find_best_dpll(const intel_limit_t *limit,
643 struct intel_crtc_state *crtc_state,
Sean Paulcec2f352012-01-10 15:09:36 -0800644 int target, int refclk, intel_clock_t *match_clock,
645 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200647 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300648 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800650 int err = target;
651
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200652 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100654 * For LVDS just rely on its current settings for dual-channel.
655 * We haven't figured out how to reliably set up different
656 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100658 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 clock.p2 = limit->p2.p2_fast;
660 else
661 clock.p2 = limit->p2.p2_slow;
662 } else {
663 if (target < limit->p2.dot_limit)
664 clock.p2 = limit->p2.p2_slow;
665 else
666 clock.p2 = limit->p2.p2_fast;
667 }
668
Akshay Joshi0206e352011-08-16 15:34:10 -0400669 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800670
Zhao Yakui42158662009-11-20 11:24:18 +0800671 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
672 clock.m1++) {
673 for (clock.m2 = limit->m2.min;
674 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200675 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800676 break;
677 for (clock.n = limit->n.min;
678 clock.n <= limit->n.max; clock.n++) {
679 for (clock.p1 = limit->p1.min;
680 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800681 int this_err;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000684 if (!intel_PLL_is_valid(dev, limit,
685 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800686 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800687 if (match_clock &&
688 clock.p != match_clock->p)
689 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800690
691 this_err = abs(clock.dot - target);
692 if (this_err < err) {
693 *best_clock = clock;
694 err = this_err;
695 }
696 }
697 }
698 }
699 }
700
701 return (err != target);
702}
703
Ma Lingd4906092009-03-18 20:13:27 +0800704static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200705pnv_find_best_dpll(const intel_limit_t *limit,
706 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200707 int target, int refclk, intel_clock_t *match_clock,
708 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200709{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200710 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300711 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200712 intel_clock_t clock;
713 int err = target;
714
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200715 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200716 /*
717 * For LVDS just rely on its current settings for dual-channel.
718 * We haven't figured out how to reliably set up different
719 * single/dual channel state, if we even can.
720 */
721 if (intel_is_dual_link_lvds(dev))
722 clock.p2 = limit->p2.p2_fast;
723 else
724 clock.p2 = limit->p2.p2_slow;
725 } else {
726 if (target < limit->p2.dot_limit)
727 clock.p2 = limit->p2.p2_slow;
728 else
729 clock.p2 = limit->p2.p2_fast;
730 }
731
732 memset(best_clock, 0, sizeof(*best_clock));
733
734 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
735 clock.m1++) {
736 for (clock.m2 = limit->m2.min;
737 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738 for (clock.n = limit->n.min;
739 clock.n <= limit->n.max; clock.n++) {
740 for (clock.p1 = limit->p1.min;
741 clock.p1 <= limit->p1.max; clock.p1++) {
742 int this_err;
743
744 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 if (!intel_PLL_is_valid(dev, limit,
746 &clock))
747 continue;
748 if (match_clock &&
749 clock.p != match_clock->p)
750 continue;
751
752 this_err = abs(clock.dot - target);
753 if (this_err < err) {
754 *best_clock = clock;
755 err = this_err;
756 }
757 }
758 }
759 }
760 }
761
762 return (err != target);
763}
764
Ma Lingd4906092009-03-18 20:13:27 +0800765static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200766g4x_find_best_dpll(const intel_limit_t *limit,
767 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800770{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200771 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300772 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800773 intel_clock_t clock;
774 int max_n;
775 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400776 /* approximately equals target * 0.00585 */
777 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800778 found = false;
779
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200780 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100781 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800782 clock.p2 = limit->p2.p2_fast;
783 else
784 clock.p2 = limit->p2.p2_slow;
785 } else {
786 if (target < limit->p2.dot_limit)
787 clock.p2 = limit->p2.p2_slow;
788 else
789 clock.p2 = limit->p2.p2_fast;
790 }
791
792 memset(best_clock, 0, sizeof(*best_clock));
793 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200794 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800795 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200796 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800797 for (clock.m1 = limit->m1.max;
798 clock.m1 >= limit->m1.min; clock.m1--) {
799 for (clock.m2 = limit->m2.max;
800 clock.m2 >= limit->m2.min; clock.m2--) {
801 for (clock.p1 = limit->p1.max;
802 clock.p1 >= limit->p1.min; clock.p1--) {
803 int this_err;
804
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200805 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800808 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000809
810 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800811 if (this_err < err_most) {
812 *best_clock = clock;
813 err_most = this_err;
814 max_n = clock.n;
815 found = true;
816 }
817 }
818 }
819 }
820 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800821 return found;
822}
Ma Lingd4906092009-03-18 20:13:27 +0800823
Imre Deakd5dd62b2015-03-17 11:40:03 +0200824/*
825 * Check if the calculated PLL configuration is more optimal compared to the
826 * best configuration and error found so far. Return the calculated error.
827 */
828static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
829 const intel_clock_t *calculated_clock,
830 const intel_clock_t *best_clock,
831 unsigned int best_error_ppm,
832 unsigned int *error_ppm)
833{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200834 /*
835 * For CHV ignore the error and consider only the P value.
836 * Prefer a bigger P value based on HW requirements.
837 */
838 if (IS_CHERRYVIEW(dev)) {
839 *error_ppm = 0;
840
841 return calculated_clock->p > best_clock->p;
842 }
843
Imre Deak24be4e42015-03-17 11:40:04 +0200844 if (WARN_ON_ONCE(!target_freq))
845 return false;
846
Imre Deakd5dd62b2015-03-17 11:40:03 +0200847 *error_ppm = div_u64(1000000ULL *
848 abs(target_freq - calculated_clock->dot),
849 target_freq);
850 /*
851 * Prefer a better P value over a better (smaller) error if the error
852 * is small. Ensure this preference for future configurations too by
853 * setting the error to 0.
854 */
855 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
856 *error_ppm = 0;
857
858 return true;
859 }
860
861 return *error_ppm + 10 < best_error_ppm;
862}
863
Zhenyu Wang2c072452009-06-05 15:38:42 +0800864static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200865vlv_find_best_dpll(const intel_limit_t *limit,
866 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200867 int target, int refclk, intel_clock_t *match_clock,
868 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700869{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200870 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300871 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300872 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300873 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300874 /* min update 19.2 MHz */
875 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300876 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700877
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300878 target *= 5; /* fast clock */
879
880 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700881
882 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300883 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300884 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300885 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300886 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300887 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700888 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200890 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300891
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300892 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
893 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300894
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300895 vlv_clock(refclk, &clock);
896
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300897 if (!intel_PLL_is_valid(dev, limit,
898 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300899 continue;
900
Imre Deakd5dd62b2015-03-17 11:40:03 +0200901 if (!vlv_PLL_is_optimal(dev, target,
902 &clock,
903 best_clock,
904 bestppm, &ppm))
905 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300906
Imre Deakd5dd62b2015-03-17 11:40:03 +0200907 *best_clock = clock;
908 bestppm = ppm;
909 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700910 }
911 }
912 }
913 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700914
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300915 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700916}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700917
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300918static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200919chv_find_best_dpll(const intel_limit_t *limit,
920 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921 int target, int refclk, intel_clock_t *match_clock,
922 intel_clock_t *best_clock)
923{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200924 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300925 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200926 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300927 intel_clock_t clock;
928 uint64_t m2;
929 int found = false;
930
931 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200932 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300933
934 /*
935 * Based on hardware doc, the n always set to 1, and m1 always
936 * set to 2. If requires to support 200Mhz refclk, we need to
937 * revisit this because n may not 1 anymore.
938 */
939 clock.n = 1, clock.m1 = 2;
940 target *= 5; /* fast clock */
941
942 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
943 for (clock.p2 = limit->p2.p2_fast;
944 clock.p2 >= limit->p2.p2_slow;
945 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200946 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300947
948 clock.p = clock.p1 * clock.p2;
949
950 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
951 clock.n) << 22, refclk * clock.m1);
952
953 if (m2 > INT_MAX/clock.m1)
954 continue;
955
956 clock.m2 = m2;
957
958 chv_clock(refclk, &clock);
959
960 if (!intel_PLL_is_valid(dev, limit, &clock))
961 continue;
962
Imre Deak9ca3ba02015-03-17 11:40:05 +0200963 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
964 best_error_ppm, &error_ppm))
965 continue;
966
967 *best_clock = clock;
968 best_error_ppm = error_ppm;
969 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300970 }
971 }
972
973 return found;
974}
975
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200976bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
977 intel_clock_t *best_clock)
978{
979 int refclk = i9xx_get_refclk(crtc_state, 0);
980
981 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
982 target_clock, refclk, NULL, best_clock);
983}
984
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300985bool intel_crtc_active(struct drm_crtc *crtc)
986{
987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
988
989 /* Be paranoid as we can arrive here with only partial
990 * state retrieved from the hardware during setup.
991 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100992 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300993 * as Haswell has gained clock readout/fastboot support.
994 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000995 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300996 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700997 *
998 * FIXME: The intel_crtc->active here should be switched to
999 * crtc->state->active once we have proper CRTC states wired up
1000 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001001 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001002 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001003 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001004}
1005
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001006enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1007 enum pipe pipe)
1008{
1009 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1011
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001012 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001013}
1014
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001015static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1016{
1017 struct drm_i915_private *dev_priv = dev->dev_private;
1018 u32 reg = PIPEDSL(pipe);
1019 u32 line1, line2;
1020 u32 line_mask;
1021
1022 if (IS_GEN2(dev))
1023 line_mask = DSL_LINEMASK_GEN2;
1024 else
1025 line_mask = DSL_LINEMASK_GEN3;
1026
1027 line1 = I915_READ(reg) & line_mask;
1028 mdelay(5);
1029 line2 = I915_READ(reg) & line_mask;
1030
1031 return line1 == line2;
1032}
1033
Keith Packardab7ad7f2010-10-03 00:33:06 -07001034/*
1035 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001036 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001037 *
1038 * After disabling a pipe, we can't wait for vblank in the usual way,
1039 * spinning on the vblank interrupt status bit, since we won't actually
1040 * see an interrupt when the pipe is disabled.
1041 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001042 * On Gen4 and above:
1043 * wait for the pipe register state bit to turn off
1044 *
1045 * Otherwise:
1046 * wait for the display line value to settle (it usually
1047 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001048 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001049 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001050static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001051{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001052 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001053 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001054 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001055 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001056
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001058 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001059
Keith Packardab7ad7f2010-10-03 00:33:06 -07001060 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001061 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1062 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001063 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001064 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001066 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001067 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001068 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001069}
1070
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001071/*
1072 * ibx_digital_port_connected - is the specified port connected?
1073 * @dev_priv: i915 private structure
1074 * @port: the port to test
1075 *
1076 * Returns true if @port is connected, false otherwise.
1077 */
1078bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1079 struct intel_digital_port *port)
1080{
1081 u32 bit;
1082
Damien Lespiauc36346e2012-12-13 16:09:03 +00001083 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001084 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001085 case PORT_B:
1086 bit = SDE_PORTB_HOTPLUG;
1087 break;
1088 case PORT_C:
1089 bit = SDE_PORTC_HOTPLUG;
1090 break;
1091 case PORT_D:
1092 bit = SDE_PORTD_HOTPLUG;
1093 break;
1094 default:
1095 return true;
1096 }
1097 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001098 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001099 case PORT_B:
1100 bit = SDE_PORTB_HOTPLUG_CPT;
1101 break;
1102 case PORT_C:
1103 bit = SDE_PORTC_HOTPLUG_CPT;
1104 break;
1105 case PORT_D:
1106 bit = SDE_PORTD_HOTPLUG_CPT;
1107 break;
1108 default:
1109 return true;
1110 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001111 }
1112
1113 return I915_READ(SDEISR) & bit;
1114}
1115
Jesse Barnesb24e7172011-01-04 15:09:30 -08001116static const char *state_string(bool enabled)
1117{
1118 return enabled ? "on" : "off";
1119}
1120
1121/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001122void assert_pll(struct drm_i915_private *dev_priv,
1123 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001124{
1125 int reg;
1126 u32 val;
1127 bool cur_state;
1128
1129 reg = DPLL(pipe);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001132 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001133 "PLL state assertion failure (expected %s, current %s)\n",
1134 state_string(state), state_string(cur_state));
1135}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136
Jani Nikula23538ef2013-08-27 15:12:22 +03001137/* XXX: the dsi pll is shared between MIPI DSI ports */
1138static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1139{
1140 u32 val;
1141 bool cur_state;
1142
Ville Syrjäläa5805162015-05-26 20:42:30 +03001143 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001144 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001145 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001146
1147 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001148 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001149 "DSI PLL state assertion failure (expected %s, current %s)\n",
1150 state_string(state), state_string(cur_state));
1151}
1152#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1153#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1154
Daniel Vetter55607e82013-06-16 21:42:39 +02001155struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001156intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001157{
Daniel Vettere2b78262013-06-07 23:10:03 +02001158 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1159
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001160 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001161 return NULL;
1162
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001163 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001164}
1165
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001167void assert_shared_dpll(struct drm_i915_private *dev_priv,
1168 struct intel_shared_dpll *pll,
1169 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001170{
Jesse Barnes040484a2011-01-03 12:14:26 -08001171 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001172 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001173
Chris Wilson92b27b02012-05-20 18:10:50 +01001174 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001175 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001176 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001177
Daniel Vetter53589012013-06-05 13:34:16 +02001178 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001179 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001180 "%s assertion failure (expected %s, current %s)\n",
1181 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001182}
Jesse Barnes040484a2011-01-03 12:14:26 -08001183
1184static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1185 enum pipe pipe, bool state)
1186{
1187 int reg;
1188 u32 val;
1189 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001190 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1191 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001192
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001193 if (HAS_DDI(dev_priv->dev)) {
1194 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001195 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001196 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001197 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001198 } else {
1199 reg = FDI_TX_CTL(pipe);
1200 val = I915_READ(reg);
1201 cur_state = !!(val & FDI_TX_ENABLE);
1202 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001203 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 "FDI TX state assertion failure (expected %s, current %s)\n",
1205 state_string(state), state_string(cur_state));
1206}
1207#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1208#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1209
1210static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1211 enum pipe pipe, bool state)
1212{
1213 int reg;
1214 u32 val;
1215 bool cur_state;
1216
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001217 reg = FDI_RX_CTL(pipe);
1218 val = I915_READ(reg);
1219 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001220 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001221 "FDI RX state assertion failure (expected %s, current %s)\n",
1222 state_string(state), state_string(cur_state));
1223}
1224#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1225#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1226
1227static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
1229{
1230 int reg;
1231 u32 val;
1232
1233 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001234 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001235 return;
1236
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001237 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001238 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001239 return;
1240
Jesse Barnes040484a2011-01-03 12:14:26 -08001241 reg = FDI_TX_CTL(pipe);
1242 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001244}
1245
Daniel Vetter55607e82013-06-16 21:42:39 +02001246void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1247 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001248{
1249 int reg;
1250 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001251 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001252
1253 reg = FDI_RX_CTL(pipe);
1254 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001255 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001256 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001257 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1258 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001259}
1260
Daniel Vetterb680c372014-09-19 18:27:27 +02001261void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1262 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001263{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001264 struct drm_device *dev = dev_priv->dev;
1265 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001266 u32 val;
1267 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001268 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269
Jani Nikulabedd4db2014-08-22 15:04:13 +03001270 if (WARN_ON(HAS_DDI(dev)))
1271 return;
1272
1273 if (HAS_PCH_SPLIT(dev)) {
1274 u32 port_sel;
1275
Jesse Barnesea0760c2011-01-04 15:09:32 -08001276 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001277 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1278
1279 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1280 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1281 panel_pipe = PIPE_B;
1282 /* XXX: else fix for eDP */
1283 } else if (IS_VALLEYVIEW(dev)) {
1284 /* presumably write lock depends on pipe, not port select */
1285 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1286 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001287 } else {
1288 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1290 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001291 }
1292
1293 val = I915_READ(pp_reg);
1294 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001295 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001296 locked = false;
1297
Rob Clarke2c719b2014-12-15 13:56:32 -05001298 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001300 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301}
1302
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001303static void assert_cursor(struct drm_i915_private *dev_priv,
1304 enum pipe pipe, bool state)
1305{
1306 struct drm_device *dev = dev_priv->dev;
1307 bool cur_state;
1308
Paulo Zanonid9d82082014-02-27 16:30:56 -03001309 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001310 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001311 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001312 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001313
Rob Clarke2c719b2014-12-15 13:56:32 -05001314 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001315 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1316 pipe_name(pipe), state_string(state), state_string(cur_state));
1317}
1318#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1319#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1320
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001321void assert_pipe(struct drm_i915_private *dev_priv,
1322 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001323{
1324 int reg;
1325 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001326 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001327 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1328 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001329
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001330 /* if we need the pipe quirk it must be always on */
1331 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1332 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001333 state = true;
1334
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001335 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001336 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001337 cur_state = false;
1338 } else {
1339 reg = PIPECONF(cpu_transcoder);
1340 val = I915_READ(reg);
1341 cur_state = !!(val & PIPECONF_ENABLE);
1342 }
1343
Rob Clarke2c719b2014-12-15 13:56:32 -05001344 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001345 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001346 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347}
1348
Chris Wilson931872f2012-01-16 23:01:13 +00001349static void assert_plane(struct drm_i915_private *dev_priv,
1350 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001351{
1352 int reg;
1353 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001354 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001355
1356 reg = DSPCNTR(plane);
1357 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001358 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001359 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001360 "plane %c assertion failure (expected %s, current %s)\n",
1361 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001362}
1363
Chris Wilson931872f2012-01-16 23:01:13 +00001364#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1365#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1366
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe)
1369{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001370 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371 int reg, i;
1372 u32 val;
1373 int cur_pipe;
1374
Ville Syrjälä653e1022013-06-04 13:49:05 +03001375 /* Primary planes are fixed to pipes on gen4+ */
1376 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001377 reg = DSPCNTR(pipe);
1378 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001380 "plane %c assertion failure, should be disabled but not\n",
1381 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001382 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001383 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001386 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387 reg = DSPCNTR(i);
1388 val = I915_READ(reg);
1389 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1390 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001391 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001392 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1393 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001394 }
1395}
1396
Jesse Barnes19332d72013-03-28 09:55:38 -07001397static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1398 enum pipe pipe)
1399{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001400 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001401 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001402 u32 val;
1403
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001404 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001405 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001406 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001408 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1409 sprite, pipe_name(pipe));
1410 }
1411 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001412 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001413 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001415 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001417 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001418 }
1419 } else if (INTEL_INFO(dev)->gen >= 7) {
1420 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001421 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001422 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001423 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001424 plane_name(pipe), pipe_name(pipe));
1425 } else if (INTEL_INFO(dev)->gen >= 5) {
1426 reg = DVSCNTR(pipe);
1427 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001428 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001429 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1430 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001431 }
1432}
1433
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001434static void assert_vblank_disabled(struct drm_crtc *crtc)
1435{
Rob Clarke2c719b2014-12-15 13:56:32 -05001436 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001437 drm_crtc_vblank_put(crtc);
1438}
1439
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001440static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001441{
1442 u32 val;
1443 bool enabled;
1444
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001446
Jesse Barnes92f25842011-01-04 15:09:34 -08001447 val = I915_READ(PCH_DREF_CONTROL);
1448 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1449 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001450 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001451}
1452
Daniel Vetterab9412b2013-05-03 11:49:46 +02001453static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001455{
1456 int reg;
1457 u32 val;
1458 bool enabled;
1459
Daniel Vetterab9412b2013-05-03 11:49:46 +02001460 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001461 val = I915_READ(reg);
1462 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001463 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001464 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1465 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001466}
1467
Keith Packard4e634382011-08-06 10:39:45 -07001468static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1469 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001470{
1471 if ((val & DP_PORT_EN) == 0)
1472 return false;
1473
1474 if (HAS_PCH_CPT(dev_priv->dev)) {
1475 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1476 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1477 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1478 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001479 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1480 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1481 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001482 } else {
1483 if ((val & DP_PIPE_MASK) != (pipe << 30))
1484 return false;
1485 }
1486 return true;
1487}
1488
Keith Packard1519b992011-08-06 10:35:34 -07001489static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1490 enum pipe pipe, u32 val)
1491{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001492 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001493 return false;
1494
1495 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001496 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001497 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001498 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1499 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1500 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001501 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001502 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001503 return false;
1504 }
1505 return true;
1506}
1507
1508static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1509 enum pipe pipe, u32 val)
1510{
1511 if ((val & LVDS_PORT_EN) == 0)
1512 return false;
1513
1514 if (HAS_PCH_CPT(dev_priv->dev)) {
1515 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1516 return false;
1517 } else {
1518 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1519 return false;
1520 }
1521 return true;
1522}
1523
1524static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1525 enum pipe pipe, u32 val)
1526{
1527 if ((val & ADPA_DAC_ENABLE) == 0)
1528 return false;
1529 if (HAS_PCH_CPT(dev_priv->dev)) {
1530 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1531 return false;
1532 } else {
1533 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1534 return false;
1535 }
1536 return true;
1537}
1538
Jesse Barnes291906f2011-02-02 12:28:03 -08001539static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001540 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001541{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001542 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001543 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001544 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001545 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001546
Rob Clarke2c719b2014-12-15 13:56:32 -05001547 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001548 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001549 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001550}
1551
1552static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1553 enum pipe pipe, int reg)
1554{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001555 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001556 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001557 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001558 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001559
Rob Clarke2c719b2014-12-15 13:56:32 -05001560 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001561 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001562 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001563}
1564
1565static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1566 enum pipe pipe)
1567{
1568 int reg;
1569 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001570
Keith Packardf0575e92011-07-25 22:12:43 -07001571 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1572 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1573 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001574
1575 reg = PCH_ADPA;
1576 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001577 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001578 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001579 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001580
1581 reg = PCH_LVDS;
1582 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Paulo Zanonie2debe92013-02-18 19:00:27 -03001587 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001590}
1591
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001592static void intel_init_dpio(struct drm_device *dev)
1593{
1594 struct drm_i915_private *dev_priv = dev->dev_private;
1595
1596 if (!IS_VALLEYVIEW(dev))
1597 return;
1598
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001599 /*
1600 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1601 * CHV x1 PHY (DP/HDMI D)
1602 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1603 */
1604 if (IS_CHERRYVIEW(dev)) {
1605 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1606 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1607 } else {
1608 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1609 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001610}
1611
Ville Syrjäläd288f652014-10-28 13:20:22 +02001612static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001613 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001614{
Daniel Vetter426115c2013-07-11 22:13:42 +02001615 struct drm_device *dev = crtc->base.dev;
1616 struct drm_i915_private *dev_priv = dev->dev_private;
1617 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001618 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619
Daniel Vetter426115c2013-07-11 22:13:42 +02001620 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001621
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001623 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1624
1625 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001626 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628
Daniel Vetter426115c2013-07-11 22:13:42 +02001629 I915_WRITE(reg, dpll);
1630 POSTING_READ(reg);
1631 udelay(150);
1632
1633 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1634 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001637 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001638
1639 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001640 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001641 POSTING_READ(reg);
1642 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001643 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001646 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
1649}
1650
Ville Syrjäläd288f652014-10-28 13:20:22 +02001651static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001652 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001653{
1654 struct drm_device *dev = crtc->base.dev;
1655 struct drm_i915_private *dev_priv = dev->dev_private;
1656 int pipe = crtc->pipe;
1657 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 u32 tmp;
1659
1660 assert_pipe_disabled(dev_priv, crtc->pipe);
1661
1662 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1663
Ville Syrjäläa5805162015-05-26 20:42:30 +03001664 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Enable back the 10bit clock to display controller */
1667 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1668 tmp |= DPIO_DCLKP_EN;
1669 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1670
Ville Syrjälä54433e92015-05-26 20:42:31 +03001671 mutex_unlock(&dev_priv->sb_lock);
1672
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673 /*
1674 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1675 */
1676 udelay(1);
1677
1678 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001679 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001680
1681 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001682 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001683 DRM_ERROR("PLL %d failed to lock\n", pipe);
1684
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001685 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001686 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001687 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001688}
1689
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001690static int intel_num_dvo_pipes(struct drm_device *dev)
1691{
1692 struct intel_crtc *crtc;
1693 int count = 0;
1694
1695 for_each_intel_crtc(dev, crtc)
1696 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001697 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001698
1699 return count;
1700}
1701
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001702static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001703{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001704 struct drm_device *dev = crtc->base.dev;
1705 struct drm_i915_private *dev_priv = dev->dev_private;
1706 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001707 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001708
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001709 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001710
1711 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001712 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001713
1714 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715 if (IS_MOBILE(dev) && !IS_I830(dev))
1716 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001717
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001718 /* Enable DVO 2x clock on both PLLs if necessary */
1719 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1720 /*
1721 * It appears to be important that we don't enable this
1722 * for the current pipe before otherwise configuring the
1723 * PLL. No idea how this should be handled if multiple
1724 * DVO outputs are enabled simultaneosly.
1725 */
1726 dpll |= DPLL_DVO_2X_MODE;
1727 I915_WRITE(DPLL(!crtc->pipe),
1728 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1729 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001730
1731 /* Wait for the clocks to stabilize. */
1732 POSTING_READ(reg);
1733 udelay(150);
1734
1735 if (INTEL_INFO(dev)->gen >= 4) {
1736 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001737 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001738 } else {
1739 /* The pixel multiplier can only be updated once the
1740 * DPLL is enabled and the clocks are stable.
1741 *
1742 * So write it again.
1743 */
1744 I915_WRITE(reg, dpll);
1745 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746
1747 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001748 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749 POSTING_READ(reg);
1750 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001751 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001752 POSTING_READ(reg);
1753 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001754 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001755 POSTING_READ(reg);
1756 udelay(150); /* wait for warmup */
1757}
1758
1759/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001760 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001761 * @dev_priv: i915 private structure
1762 * @pipe: pipe PLL to disable
1763 *
1764 * Disable the PLL for @pipe, making sure the pipe is off first.
1765 *
1766 * Note! This is for pre-ILK only.
1767 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001768static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001769{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001770 struct drm_device *dev = crtc->base.dev;
1771 struct drm_i915_private *dev_priv = dev->dev_private;
1772 enum pipe pipe = crtc->pipe;
1773
1774 /* Disable DVO 2x clock on both PLLs if necessary */
1775 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001776 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001777 intel_num_dvo_pipes(dev) == 1) {
1778 I915_WRITE(DPLL(PIPE_B),
1779 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1780 I915_WRITE(DPLL(PIPE_A),
1781 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1782 }
1783
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001784 /* Don't disable pipe or pipe PLLs if needed */
1785 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1786 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001787 return;
1788
1789 /* Make sure the pipe isn't still relying on us */
1790 assert_pipe_disabled(dev_priv, pipe);
1791
Daniel Vetter50b44a42013-06-05 13:34:33 +02001792 I915_WRITE(DPLL(pipe), 0);
1793 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001794}
1795
Jesse Barnesf6071162013-10-01 10:41:38 -07001796static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1797{
1798 u32 val = 0;
1799
1800 /* Make sure the pipe isn't still relying on us */
1801 assert_pipe_disabled(dev_priv, pipe);
1802
Imre Deake5cbfbf2014-01-09 17:08:16 +02001803 /*
1804 * Leave integrated clock source and reference clock enabled for pipe B.
1805 * The latter is needed for VGA hotplug / manual detection.
1806 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001807 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001808 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001809 I915_WRITE(DPLL(pipe), val);
1810 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001811
1812}
1813
1814static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1815{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001816 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001817 u32 val;
1818
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001819 /* Make sure the pipe isn't still relying on us */
1820 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001821
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001822 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001823 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001824 if (pipe != PIPE_A)
1825 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1826 I915_WRITE(DPLL(pipe), val);
1827 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001828
Ville Syrjäläa5805162015-05-26 20:42:30 +03001829 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001830
1831 /* Disable 10bit clock to display controller */
1832 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1833 val &= ~DPIO_DCLKP_EN;
1834 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1835
Ville Syrjälä61407f62014-05-27 16:32:55 +03001836 /* disable left/right clock distribution */
1837 if (pipe != PIPE_B) {
1838 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1839 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1840 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1841 } else {
1842 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1843 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1844 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1845 }
1846
Ville Syrjäläa5805162015-05-26 20:42:30 +03001847 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001848}
1849
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001850void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 struct intel_digital_port *dport,
1852 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001853{
1854 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001855 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001856
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001857 switch (dport->port) {
1858 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001860 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001861 break;
1862 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001863 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001864 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001865 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001866 break;
1867 case PORT_D:
1868 port_mask = DPLL_PORTD_READY_MASK;
1869 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001870 break;
1871 default:
1872 BUG();
1873 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001874
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001875 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1876 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1877 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001878}
1879
Daniel Vetterb14b1052014-04-24 23:55:13 +02001880static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1881{
1882 struct drm_device *dev = crtc->base.dev;
1883 struct drm_i915_private *dev_priv = dev->dev_private;
1884 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1885
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001886 if (WARN_ON(pll == NULL))
1887 return;
1888
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001889 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001890 if (pll->active == 0) {
1891 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1892 WARN_ON(pll->on);
1893 assert_shared_dpll_disabled(dev_priv, pll);
1894
1895 pll->mode_set(dev_priv, pll);
1896 }
1897}
1898
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001899/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001900 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001901 * @dev_priv: i915 private structure
1902 * @pipe: pipe PLL to enable
1903 *
1904 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1905 * drives the transcoder clock.
1906 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001907static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001908{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001909 struct drm_device *dev = crtc->base.dev;
1910 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001911 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001912
Daniel Vetter87a875b2013-06-05 13:34:19 +02001913 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001914 return;
1915
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001916 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001917 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001918
Damien Lespiau74dd6922014-07-29 18:06:17 +01001919 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001920 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001921 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001922
Daniel Vettercdbd2312013-06-05 13:34:03 +02001923 if (pll->active++) {
1924 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001925 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001926 return;
1927 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001928 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001929
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001930 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1931
Daniel Vetter46edb022013-06-05 13:34:12 +02001932 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001933 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001935}
1936
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001937static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001938{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001939 struct drm_device *dev = crtc->base.dev;
1940 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001941 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001942
Jesse Barnes92f25842011-01-04 15:09:34 -08001943 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001944 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001945 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001946 return;
1947
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001948 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001949 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001950
Daniel Vetter46edb022013-06-05 13:34:12 +02001951 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1952 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001953 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001954
Chris Wilson48da64a2012-05-13 20:16:12 +01001955 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001956 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001957 return;
1958 }
1959
Daniel Vettere9d69442013-06-05 13:34:15 +02001960 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001961 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001962 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001963 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001964
Daniel Vetter46edb022013-06-05 13:34:12 +02001965 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001966 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001967 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001968
1969 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001970}
1971
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001972static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1973 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001974{
Daniel Vetter23670b322012-11-01 09:15:30 +01001975 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001976 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001978 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001979
1980 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001981 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001982
1983 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001984 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001985 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001986
1987 /* FDI must be feeding us bits for PCH ports */
1988 assert_fdi_tx_enabled(dev_priv, pipe);
1989 assert_fdi_rx_enabled(dev_priv, pipe);
1990
Daniel Vetter23670b322012-11-01 09:15:30 +01001991 if (HAS_PCH_CPT(dev)) {
1992 /* Workaround: Set the timing override bit before enabling the
1993 * pch transcoder. */
1994 reg = TRANS_CHICKEN2(pipe);
1995 val = I915_READ(reg);
1996 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1997 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001998 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001999
Daniel Vetterab9412b2013-05-03 11:49:46 +02002000 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002001 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002002 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002003
2004 if (HAS_PCH_IBX(dev_priv->dev)) {
2005 /*
2006 * make the BPC in transcoder be consistent with
2007 * that in pipeconf reg.
2008 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002009 val &= ~PIPECONF_BPC_MASK;
2010 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002011 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002012
2013 val &= ~TRANS_INTERLACE_MASK;
2014 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002015 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002016 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002017 val |= TRANS_LEGACY_INTERLACED_ILK;
2018 else
2019 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002020 else
2021 val |= TRANS_PROGRESSIVE;
2022
Jesse Barnes040484a2011-01-03 12:14:26 -08002023 I915_WRITE(reg, val | TRANS_ENABLE);
2024 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002025 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002026}
2027
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002029 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002030{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002031 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002032
2033 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002034 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002035
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002037 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002040 /* Workaround: set timing override bit. */
2041 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002042 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002043 I915_WRITE(_TRANSA_CHICKEN2, val);
2044
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002045 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002046 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002047
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002048 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2049 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002050 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002051 else
2052 val |= TRANS_PROGRESSIVE;
2053
Daniel Vetterab9412b2013-05-03 11:49:46 +02002054 I915_WRITE(LPT_TRANSCONF, val);
2055 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002056 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002057}
2058
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002059static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2060 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002061{
Daniel Vetter23670b322012-11-01 09:15:30 +01002062 struct drm_device *dev = dev_priv->dev;
2063 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002064
2065 /* FDI relies on the transcoder */
2066 assert_fdi_tx_disabled(dev_priv, pipe);
2067 assert_fdi_rx_disabled(dev_priv, pipe);
2068
Jesse Barnes291906f2011-02-02 12:28:03 -08002069 /* Ports must be off as well */
2070 assert_pch_ports_disabled(dev_priv, pipe);
2071
Daniel Vetterab9412b2013-05-03 11:49:46 +02002072 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002073 val = I915_READ(reg);
2074 val &= ~TRANS_ENABLE;
2075 I915_WRITE(reg, val);
2076 /* wait for PCH transcoder off, transcoder state */
2077 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002078 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002079
2080 if (!HAS_PCH_IBX(dev)) {
2081 /* Workaround: Clear the timing override chicken bit again. */
2082 reg = TRANS_CHICKEN2(pipe);
2083 val = I915_READ(reg);
2084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2085 I915_WRITE(reg, val);
2086 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002087}
2088
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002089static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002090{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002091 u32 val;
2092
Daniel Vetterab9412b2013-05-03 11:49:46 +02002093 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002094 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002095 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002096 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002097 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002098 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002099
2100 /* Workaround: clear timing override bit. */
2101 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002102 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002103 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002104}
2105
2106/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002107 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002108 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002109 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002110 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002111 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002113static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114{
Paulo Zanoni03722642014-01-17 13:51:09 -02002115 struct drm_device *dev = crtc->base.dev;
2116 struct drm_i915_private *dev_priv = dev->dev_private;
2117 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2119 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002120 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 int reg;
2122 u32 val;
2123
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002124 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002125 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002126 assert_sprites_disabled(dev_priv, pipe);
2127
Paulo Zanoni681e5812012-12-06 11:12:38 -02002128 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002129 pch_transcoder = TRANSCODER_A;
2130 else
2131 pch_transcoder = pipe;
2132
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133 /*
2134 * A pipe without a PLL won't actually be able to drive bits from
2135 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2136 * need the check.
2137 */
Imre Deak50360402015-01-16 00:55:16 -08002138 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002139 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002140 assert_dsi_pll_enabled(dev_priv);
2141 else
2142 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002143 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002144 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002145 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002146 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002147 assert_fdi_tx_pll_enabled(dev_priv,
2148 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002149 }
2150 /* FIXME: assert CPU port conditions for SNB+ */
2151 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002153 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002155 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002156 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2157 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002158 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002159 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002160
2161 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002162 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163}
2164
2165/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002166 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002167 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002169 * Disable the pipe of @crtc, making sure that various hardware
2170 * specific requirements are met, if applicable, e.g. plane
2171 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172 *
2173 * Will wait until the pipe has shut down before returning.
2174 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002177 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002178 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002179 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180 int reg;
2181 u32 val;
2182
2183 /*
2184 * Make sure planes won't keep trying to pump pixels to us,
2185 * or we might hang the display.
2186 */
2187 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002188 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002189 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002191 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002192 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002193 if ((val & PIPECONF_ENABLE) == 0)
2194 return;
2195
Ville Syrjälä67adc642014-08-15 01:21:57 +03002196 /*
2197 * Double wide has implications for planes
2198 * so best keep it disabled when not needed.
2199 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002200 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002201 val &= ~PIPECONF_DOUBLE_WIDE;
2202
2203 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002204 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2205 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002206 val &= ~PIPECONF_ENABLE;
2207
2208 I915_WRITE(reg, val);
2209 if ((val & PIPECONF_ENABLE) == 0)
2210 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002211}
2212
2213/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002214 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002215 * @plane: plane to be enabled
2216 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002217 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002218 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002219 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002220static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2221 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002222{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002223 struct drm_device *dev = plane->dev;
2224 struct drm_i915_private *dev_priv = dev->dev_private;
2225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002226
2227 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002228 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002229 to_intel_plane_state(plane->state)->visible = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002230
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002231 dev_priv->display.update_primary_plane(crtc, plane->fb,
2232 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002233}
2234
Chris Wilson693db182013-03-05 14:52:39 +00002235static bool need_vtd_wa(struct drm_device *dev)
2236{
2237#ifdef CONFIG_INTEL_IOMMU
2238 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2239 return true;
2240#endif
2241 return false;
2242}
2243
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002244unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002245intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2246 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002247{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002248 unsigned int tile_height;
2249 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002250
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002251 switch (fb_format_modifier) {
2252 case DRM_FORMAT_MOD_NONE:
2253 tile_height = 1;
2254 break;
2255 case I915_FORMAT_MOD_X_TILED:
2256 tile_height = IS_GEN2(dev) ? 16 : 8;
2257 break;
2258 case I915_FORMAT_MOD_Y_TILED:
2259 tile_height = 32;
2260 break;
2261 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002262 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2263 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002264 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002265 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002266 tile_height = 64;
2267 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002268 case 2:
2269 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002270 tile_height = 32;
2271 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002272 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002273 tile_height = 16;
2274 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002275 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002276 WARN_ONCE(1,
2277 "128-bit pixels are not supported for display!");
2278 tile_height = 16;
2279 break;
2280 }
2281 break;
2282 default:
2283 MISSING_CASE(fb_format_modifier);
2284 tile_height = 1;
2285 break;
2286 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002287
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002288 return tile_height;
2289}
2290
2291unsigned int
2292intel_fb_align_height(struct drm_device *dev, unsigned int height,
2293 uint32_t pixel_format, uint64_t fb_format_modifier)
2294{
2295 return ALIGN(height, intel_tile_height(dev, pixel_format,
2296 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002297}
2298
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002299static int
2300intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2301 const struct drm_plane_state *plane_state)
2302{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002303 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002304
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002305 *view = i915_ggtt_view_normal;
2306
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002307 if (!plane_state)
2308 return 0;
2309
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002310 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002311 return 0;
2312
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002313 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002314
2315 info->height = fb->height;
2316 info->pixel_format = fb->pixel_format;
2317 info->pitch = fb->pitches[0];
2318 info->fb_modifier = fb->modifier[0];
2319
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002320 return 0;
2321}
2322
Chris Wilson127bd2a2010-07-23 23:32:05 +01002323int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002324intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2325 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002326 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002327 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002328{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002329 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002330 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002331 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002332 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002333 u32 alignment;
2334 int ret;
2335
Matt Roperebcdd392014-07-09 16:22:11 -07002336 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2337
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002338 switch (fb->modifier[0]) {
2339 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002340 if (INTEL_INFO(dev)->gen >= 9)
2341 alignment = 256 * 1024;
2342 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002343 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002344 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002345 alignment = 4 * 1024;
2346 else
2347 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002348 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002349 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002350 if (INTEL_INFO(dev)->gen >= 9)
2351 alignment = 256 * 1024;
2352 else {
2353 /* pin() will align the object as required by fence */
2354 alignment = 0;
2355 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002356 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002357 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002358 case I915_FORMAT_MOD_Yf_TILED:
2359 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2360 "Y tiling bo slipped through, driver bug!\n"))
2361 return -EINVAL;
2362 alignment = 1 * 1024 * 1024;
2363 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002364 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002365 MISSING_CASE(fb->modifier[0]);
2366 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002367 }
2368
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002369 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2370 if (ret)
2371 return ret;
2372
Chris Wilson693db182013-03-05 14:52:39 +00002373 /* Note that the w/a also requires 64 PTE of padding following the
2374 * bo. We currently fill all unused PTE with the shadow page and so
2375 * we should always have valid PTE following the scanout preventing
2376 * the VT-d warning.
2377 */
2378 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2379 alignment = 256 * 1024;
2380
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002381 /*
2382 * Global gtt pte registers are special registers which actually forward
2383 * writes to a chunk of system memory. Which means that there is no risk
2384 * that the register values disappear as soon as we call
2385 * intel_runtime_pm_put(), so it is correct to wrap only the
2386 * pin/unpin/fence and not more.
2387 */
2388 intel_runtime_pm_get(dev_priv);
2389
Chris Wilsonce453d82011-02-21 14:43:56 +00002390 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002391 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002392 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002393 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002394 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002395
2396 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2397 * fence, whereas 965+ only requires a fence if using
2398 * framebuffer compression. For simplicity, we always install
2399 * a fence as the cost is not that onerous.
2400 */
Chris Wilson06d98132012-04-17 15:31:24 +01002401 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002402 if (ret)
2403 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002404
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002405 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002406
Chris Wilsonce453d82011-02-21 14:43:56 +00002407 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002408 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002409 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002410
2411err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002412 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002413err_interruptible:
2414 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002415 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002416 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002417}
2418
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002419static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2420 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002421{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002422 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002423 struct i915_ggtt_view view;
2424 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002425
Matt Roperebcdd392014-07-09 16:22:11 -07002426 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2427
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002428 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2429 WARN_ONCE(ret, "Couldn't get view from plane state!");
2430
Chris Wilson1690e1e2011-12-14 13:57:08 +01002431 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002432 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002433}
2434
Daniel Vetterc2c75132012-07-05 12:17:30 +02002435/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2436 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002437unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2438 unsigned int tiling_mode,
2439 unsigned int cpp,
2440 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002441{
Chris Wilsonbc752862013-02-21 20:04:31 +00002442 if (tiling_mode != I915_TILING_NONE) {
2443 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444
Chris Wilsonbc752862013-02-21 20:04:31 +00002445 tile_rows = *y / 8;
2446 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 tiles = *x / (512/cpp);
2449 *x %= 512/cpp;
2450
2451 return tile_rows * pitch * 8 + tiles * 4096;
2452 } else {
2453 unsigned int offset;
2454
2455 offset = *y * pitch + *x * cpp;
2456 *y = 0;
2457 *x = (offset & 4095) / cpp;
2458 return offset & -4096;
2459 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002460}
2461
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002462static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002463{
2464 switch (format) {
2465 case DISPPLANE_8BPP:
2466 return DRM_FORMAT_C8;
2467 case DISPPLANE_BGRX555:
2468 return DRM_FORMAT_XRGB1555;
2469 case DISPPLANE_BGRX565:
2470 return DRM_FORMAT_RGB565;
2471 default:
2472 case DISPPLANE_BGRX888:
2473 return DRM_FORMAT_XRGB8888;
2474 case DISPPLANE_RGBX888:
2475 return DRM_FORMAT_XBGR8888;
2476 case DISPPLANE_BGRX101010:
2477 return DRM_FORMAT_XRGB2101010;
2478 case DISPPLANE_RGBX101010:
2479 return DRM_FORMAT_XBGR2101010;
2480 }
2481}
2482
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002483static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2484{
2485 switch (format) {
2486 case PLANE_CTL_FORMAT_RGB_565:
2487 return DRM_FORMAT_RGB565;
2488 default:
2489 case PLANE_CTL_FORMAT_XRGB_8888:
2490 if (rgb_order) {
2491 if (alpha)
2492 return DRM_FORMAT_ABGR8888;
2493 else
2494 return DRM_FORMAT_XBGR8888;
2495 } else {
2496 if (alpha)
2497 return DRM_FORMAT_ARGB8888;
2498 else
2499 return DRM_FORMAT_XRGB8888;
2500 }
2501 case PLANE_CTL_FORMAT_XRGB_2101010:
2502 if (rgb_order)
2503 return DRM_FORMAT_XBGR2101010;
2504 else
2505 return DRM_FORMAT_XRGB2101010;
2506 }
2507}
2508
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002509static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002510intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2511 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002512{
2513 struct drm_device *dev = crtc->base.dev;
2514 struct drm_i915_gem_object *obj = NULL;
2515 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002516 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002517 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2518 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2519 PAGE_SIZE);
2520
2521 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002522
Chris Wilsonff2652e2014-03-10 08:07:02 +00002523 if (plane_config->size == 0)
2524 return false;
2525
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002526 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2527 base_aligned,
2528 base_aligned,
2529 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002530 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002531 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002532
Damien Lespiau49af4492015-01-20 12:51:44 +00002533 obj->tiling_mode = plane_config->tiling;
2534 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002535 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002537 mode_cmd.pixel_format = fb->pixel_format;
2538 mode_cmd.width = fb->width;
2539 mode_cmd.height = fb->height;
2540 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002541 mode_cmd.modifier[0] = fb->modifier[0];
2542 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002543
2544 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002545 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002546 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002547 DRM_DEBUG_KMS("intel fb init failed\n");
2548 goto out_unref_obj;
2549 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002551
Daniel Vetterf6936e22015-03-26 12:17:05 +01002552 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002553 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002554
2555out_unref_obj:
2556 drm_gem_object_unreference(&obj->base);
2557 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002558 return false;
2559}
2560
Matt Roperafd65eb2015-02-03 13:10:04 -08002561/* Update plane->state->fb to match plane->fb after driver-internal updates */
2562static void
2563update_state_fb(struct drm_plane *plane)
2564{
2565 if (plane->fb == plane->state->fb)
2566 return;
2567
2568 if (plane->state->fb)
2569 drm_framebuffer_unreference(plane->state->fb);
2570 plane->state->fb = plane->fb;
2571 if (plane->state->fb)
2572 drm_framebuffer_reference(plane->state->fb);
2573}
2574
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002575static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002576intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2577 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002578{
2579 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002580 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002581 struct drm_crtc *c;
2582 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002583 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002584 struct drm_plane *primary = intel_crtc->base.primary;
2585 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586
Damien Lespiau2d140302015-02-05 17:22:18 +00002587 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588 return;
2589
Daniel Vetterf6936e22015-03-26 12:17:05 +01002590 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002591 fb = &plane_config->fb->base;
2592 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002593 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594
Damien Lespiau2d140302015-02-05 17:22:18 +00002595 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002596
2597 /*
2598 * Failed to alloc the obj, check to see if we should share
2599 * an fb with another CRTC instead
2600 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002601 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602 i = to_intel_crtc(c);
2603
2604 if (c == &intel_crtc->base)
2605 continue;
2606
Matt Roper2ff8fde2014-07-08 07:50:07 -07002607 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002608 continue;
2609
Daniel Vetter88595ac2015-03-26 12:42:24 +01002610 fb = c->primary->fb;
2611 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002612 continue;
2613
Daniel Vetter88595ac2015-03-26 12:42:24 +01002614 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002615 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002616 drm_framebuffer_reference(fb);
2617 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002618 }
2619 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002620
2621 return;
2622
2623valid_fb:
2624 obj = intel_fb_obj(fb);
2625 if (obj->tiling_mode != I915_TILING_NONE)
2626 dev_priv->preserve_bios_swizzle = true;
2627
2628 primary->fb = fb;
2629 primary->state->crtc = &intel_crtc->base;
2630 primary->crtc = &intel_crtc->base;
2631 update_state_fb(primary);
2632 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002633}
2634
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002635static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2636 struct drm_framebuffer *fb,
2637 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002638{
2639 struct drm_device *dev = crtc->dev;
2640 struct drm_i915_private *dev_priv = dev->dev_private;
2641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002642 struct drm_plane *primary = crtc->primary;
2643 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002644 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002645 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002646 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002647 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002648 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302649 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002650
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002651 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002652 I915_WRITE(reg, 0);
2653 if (INTEL_INFO(dev)->gen >= 4)
2654 I915_WRITE(DSPSURF(plane), 0);
2655 else
2656 I915_WRITE(DSPADDR(plane), 0);
2657 POSTING_READ(reg);
2658 return;
2659 }
2660
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002661 obj = intel_fb_obj(fb);
2662 if (WARN_ON(obj == NULL))
2663 return;
2664
2665 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2666
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002667 dspcntr = DISPPLANE_GAMMA_ENABLE;
2668
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002669 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002670
2671 if (INTEL_INFO(dev)->gen < 4) {
2672 if (intel_crtc->pipe == PIPE_B)
2673 dspcntr |= DISPPLANE_SEL_PIPE_B;
2674
2675 /* pipesrc and dspsize control the size that is scaled from,
2676 * which should always be the user's requested size.
2677 */
2678 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002679 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2680 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002681 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002682 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2683 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002684 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2685 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002686 I915_WRITE(PRIMPOS(plane), 0);
2687 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002688 }
2689
Ville Syrjälä57779d02012-10-31 17:50:14 +02002690 switch (fb->pixel_format) {
2691 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002692 dspcntr |= DISPPLANE_8BPP;
2693 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002694 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002695 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002696 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002697 case DRM_FORMAT_RGB565:
2698 dspcntr |= DISPPLANE_BGRX565;
2699 break;
2700 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002701 dspcntr |= DISPPLANE_BGRX888;
2702 break;
2703 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704 dspcntr |= DISPPLANE_RGBX888;
2705 break;
2706 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002707 dspcntr |= DISPPLANE_BGRX101010;
2708 break;
2709 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002710 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002711 break;
2712 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002713 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002714 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002716 if (INTEL_INFO(dev)->gen >= 4 &&
2717 obj->tiling_mode != I915_TILING_NONE)
2718 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002719
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002720 if (IS_G4X(dev))
2721 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2722
Ville Syrjäläb98971272014-08-27 16:51:22 +03002723 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002724
Daniel Vetterc2c75132012-07-05 12:17:30 +02002725 if (INTEL_INFO(dev)->gen >= 4) {
2726 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002727 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002728 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002729 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002730 linear_offset -= intel_crtc->dspaddr_offset;
2731 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002732 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002733 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002734
Matt Roper8e7d6882015-01-21 16:35:41 -08002735 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302736 dspcntr |= DISPPLANE_ROTATE_180;
2737
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002738 x += (intel_crtc->config->pipe_src_w - 1);
2739 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302740
2741 /* Finding the last pixel of the last line of the display
2742 data and adding to linear_offset*/
2743 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002744 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2745 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302746 }
2747
2748 I915_WRITE(reg, dspcntr);
2749
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002750 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002751 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002752 I915_WRITE(DSPSURF(plane),
2753 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002754 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002755 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002756 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002757 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002758 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002759}
2760
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002761static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2762 struct drm_framebuffer *fb,
2763 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002764{
2765 struct drm_device *dev = crtc->dev;
2766 struct drm_i915_private *dev_priv = dev->dev_private;
2767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002768 struct drm_plane *primary = crtc->primary;
2769 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002770 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002771 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002772 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002773 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002774 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302775 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002776
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002777 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002778 I915_WRITE(reg, 0);
2779 I915_WRITE(DSPSURF(plane), 0);
2780 POSTING_READ(reg);
2781 return;
2782 }
2783
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002784 obj = intel_fb_obj(fb);
2785 if (WARN_ON(obj == NULL))
2786 return;
2787
2788 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2789
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002790 dspcntr = DISPPLANE_GAMMA_ENABLE;
2791
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002792 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002793
2794 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2795 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2796
Ville Syrjälä57779d02012-10-31 17:50:14 +02002797 switch (fb->pixel_format) {
2798 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002799 dspcntr |= DISPPLANE_8BPP;
2800 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002801 case DRM_FORMAT_RGB565:
2802 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002803 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002804 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002805 dspcntr |= DISPPLANE_BGRX888;
2806 break;
2807 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002808 dspcntr |= DISPPLANE_RGBX888;
2809 break;
2810 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002811 dspcntr |= DISPPLANE_BGRX101010;
2812 break;
2813 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002814 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002815 break;
2816 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002817 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002818 }
2819
2820 if (obj->tiling_mode != I915_TILING_NONE)
2821 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002822
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002823 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002824 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002825
Ville Syrjäläb98971272014-08-27 16:51:22 +03002826 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002827 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002828 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002829 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002830 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002831 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002832 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302833 dspcntr |= DISPPLANE_ROTATE_180;
2834
2835 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002836 x += (intel_crtc->config->pipe_src_w - 1);
2837 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302838
2839 /* Finding the last pixel of the last line of the display
2840 data and adding to linear_offset*/
2841 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002842 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2843 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302844 }
2845 }
2846
2847 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002848
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002849 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002850 I915_WRITE(DSPSURF(plane),
2851 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002852 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002853 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2854 } else {
2855 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2856 I915_WRITE(DSPLINOFF(plane), linear_offset);
2857 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002858 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002859}
2860
Damien Lespiaub3218032015-02-27 11:15:18 +00002861u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2862 uint32_t pixel_format)
2863{
2864 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2865
2866 /*
2867 * The stride is either expressed as a multiple of 64 bytes
2868 * chunks for linear buffers or in number of tiles for tiled
2869 * buffers.
2870 */
2871 switch (fb_modifier) {
2872 case DRM_FORMAT_MOD_NONE:
2873 return 64;
2874 case I915_FORMAT_MOD_X_TILED:
2875 if (INTEL_INFO(dev)->gen == 2)
2876 return 128;
2877 return 512;
2878 case I915_FORMAT_MOD_Y_TILED:
2879 /* No need to check for old gens and Y tiling since this is
2880 * about the display engine and those will be blocked before
2881 * we get here.
2882 */
2883 return 128;
2884 case I915_FORMAT_MOD_Yf_TILED:
2885 if (bits_per_pixel == 8)
2886 return 64;
2887 else
2888 return 128;
2889 default:
2890 MISSING_CASE(fb_modifier);
2891 return 64;
2892 }
2893}
2894
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002895unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2896 struct drm_i915_gem_object *obj)
2897{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002898 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002899
2900 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002901 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002902
2903 return i915_gem_obj_ggtt_offset_view(obj, view);
2904}
2905
Chandra Kondurua1b22782015-04-07 15:28:45 -07002906/*
2907 * This function detaches (aka. unbinds) unused scalers in hardware
2908 */
2909void skl_detach_scalers(struct intel_crtc *intel_crtc)
2910{
2911 struct drm_device *dev;
2912 struct drm_i915_private *dev_priv;
2913 struct intel_crtc_scaler_state *scaler_state;
2914 int i;
2915
2916 if (!intel_crtc || !intel_crtc->config)
2917 return;
2918
2919 dev = intel_crtc->base.dev;
2920 dev_priv = dev->dev_private;
2921 scaler_state = &intel_crtc->config->scaler_state;
2922
2923 /* loop through and disable scalers that aren't in use */
2924 for (i = 0; i < intel_crtc->num_scalers; i++) {
2925 if (!scaler_state->scalers[i].in_use) {
2926 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2927 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2928 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2929 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2930 intel_crtc->base.base.id, intel_crtc->pipe, i);
2931 }
2932 }
2933}
2934
Chandra Konduru6156a452015-04-27 13:48:39 -07002935u32 skl_plane_ctl_format(uint32_t pixel_format)
2936{
Chandra Konduru6156a452015-04-27 13:48:39 -07002937 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002938 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002939 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002940 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002941 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002942 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002943 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002944 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002945 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002946 /*
2947 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2948 * to be already pre-multiplied. We need to add a knob (or a different
2949 * DRM_FORMAT) for user-space to configure that.
2950 */
2951 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002952 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002953 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002957 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002958 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002961 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002962 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002963 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002964 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002965 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002966 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002967 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002968 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002969 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002970 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002972
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002973 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002974}
2975
2976u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2977{
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 switch (fb_modifier) {
2979 case DRM_FORMAT_MOD_NONE:
2980 break;
2981 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002982 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002984 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002985 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002986 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002987 default:
2988 MISSING_CASE(fb_modifier);
2989 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002990
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992}
2993
2994u32 skl_plane_ctl_rotation(unsigned int rotation)
2995{
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 switch (rotation) {
2997 case BIT(DRM_ROTATE_0):
2998 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05302999 /*
3000 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3001 * while i915 HW rotation is clockwise, thats why this swapping.
3002 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003003 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303004 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003006 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303008 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 default:
3010 MISSING_CASE(rotation);
3011 }
3012
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003013 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003014}
3015
Damien Lespiau70d21f02013-07-03 21:06:04 +01003016static void skylake_update_primary_plane(struct drm_crtc *crtc,
3017 struct drm_framebuffer *fb,
3018 int x, int y)
3019{
3020 struct drm_device *dev = crtc->dev;
3021 struct drm_i915_private *dev_priv = dev->dev_private;
3022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003023 struct drm_plane *plane = crtc->primary;
3024 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003025 struct drm_i915_gem_object *obj;
3026 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303027 u32 plane_ctl, stride_div, stride;
3028 u32 tile_height, plane_offset, plane_size;
3029 unsigned int rotation;
3030 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003031 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003032 struct intel_crtc_state *crtc_state = intel_crtc->config;
3033 struct intel_plane_state *plane_state;
3034 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3035 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3036 int scaler_id = -1;
3037
Chandra Konduru6156a452015-04-27 13:48:39 -07003038 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003039
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003040 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003041 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3042 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3043 POSTING_READ(PLANE_CTL(pipe, 0));
3044 return;
3045 }
3046
3047 plane_ctl = PLANE_CTL_ENABLE |
3048 PLANE_CTL_PIPE_GAMMA_ENABLE |
3049 PLANE_CTL_PIPE_CSC_ENABLE;
3050
Chandra Konduru6156a452015-04-27 13:48:39 -07003051 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3052 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003053 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303054
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303055 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003056 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003057
Damien Lespiaub3218032015-02-27 11:15:18 +00003058 obj = intel_fb_obj(fb);
3059 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3060 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303061 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3062
Chandra Konduru6156a452015-04-27 13:48:39 -07003063 /*
3064 * FIXME: intel_plane_state->src, dst aren't set when transitional
3065 * update_plane helpers are called from legacy paths.
3066 * Once full atomic crtc is available, below check can be avoided.
3067 */
3068 if (drm_rect_width(&plane_state->src)) {
3069 scaler_id = plane_state->scaler_id;
3070 src_x = plane_state->src.x1 >> 16;
3071 src_y = plane_state->src.y1 >> 16;
3072 src_w = drm_rect_width(&plane_state->src) >> 16;
3073 src_h = drm_rect_height(&plane_state->src) >> 16;
3074 dst_x = plane_state->dst.x1;
3075 dst_y = plane_state->dst.y1;
3076 dst_w = drm_rect_width(&plane_state->dst);
3077 dst_h = drm_rect_height(&plane_state->dst);
3078
3079 WARN_ON(x != src_x || y != src_y);
3080 } else {
3081 src_w = intel_crtc->config->pipe_src_w;
3082 src_h = intel_crtc->config->pipe_src_h;
3083 }
3084
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303085 if (intel_rotation_90_or_270(rotation)) {
3086 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003087 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303088 fb->modifier[0]);
3089 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003090 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303091 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003092 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303093 } else {
3094 stride = fb->pitches[0] / stride_div;
3095 x_offset = x;
3096 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003097 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303098 }
3099 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003100
Damien Lespiau70d21f02013-07-03 21:06:04 +01003101 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303102 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3103 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3104 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003105
3106 if (scaler_id >= 0) {
3107 uint32_t ps_ctrl = 0;
3108
3109 WARN_ON(!dst_w || !dst_h);
3110 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3111 crtc_state->scaler_state.scalers[scaler_id].mode;
3112 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3113 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3114 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3115 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3116 I915_WRITE(PLANE_POS(pipe, 0), 0);
3117 } else {
3118 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3119 }
3120
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003121 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003122
3123 POSTING_READ(PLANE_SURF(pipe, 0));
3124}
3125
Jesse Barnes17638cd2011-06-24 12:19:23 -07003126/* Assume fb object is pinned & idle & fenced and just update base pointers */
3127static int
3128intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3129 int x, int y, enum mode_set_atomic state)
3130{
3131 struct drm_device *dev = crtc->dev;
3132 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003133
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003134 if (dev_priv->display.disable_fbc)
3135 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003136
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003137 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3138
3139 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003140}
3141
Ville Syrjälä75147472014-11-24 18:28:11 +02003142static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003143{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003144 struct drm_crtc *crtc;
3145
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003146 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3148 enum plane plane = intel_crtc->plane;
3149
3150 intel_prepare_page_flip(dev, plane);
3151 intel_finish_page_flip_plane(dev, plane);
3152 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003153}
3154
3155static void intel_update_primary_planes(struct drm_device *dev)
3156{
3157 struct drm_i915_private *dev_priv = dev->dev_private;
3158 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003159
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003160 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3162
Rob Clark51fd3712013-11-19 12:10:12 -05003163 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003164 /*
3165 * FIXME: Once we have proper support for primary planes (and
3166 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003167 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003168 */
Matt Roperf4510a22014-04-01 15:22:40 -07003169 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003170 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003171 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003172 crtc->x,
3173 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003174 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003175 }
3176}
3177
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03003178void intel_crtc_reset(struct intel_crtc *crtc)
3179{
3180 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3181
3182 if (!crtc->active)
3183 return;
3184
3185 intel_crtc_disable_planes(&crtc->base);
3186 dev_priv->display.crtc_disable(&crtc->base);
3187 dev_priv->display.crtc_enable(&crtc->base);
3188 intel_crtc_enable_planes(&crtc->base);
3189}
3190
Ville Syrjälä75147472014-11-24 18:28:11 +02003191void intel_prepare_reset(struct drm_device *dev)
3192{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003193 struct drm_i915_private *dev_priv = to_i915(dev);
3194 struct intel_crtc *crtc;
3195
Ville Syrjälä75147472014-11-24 18:28:11 +02003196 /* no reset support for gen2 */
3197 if (IS_GEN2(dev))
3198 return;
3199
3200 /* reset doesn't touch the display */
3201 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3202 return;
3203
3204 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003205
3206 /*
3207 * Disabling the crtcs gracefully seems nicer. Also the
3208 * g33 docs say we should at least disable all the planes.
3209 */
3210 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03003211 if (!crtc->active)
3212 continue;
3213
3214 intel_crtc_disable_planes(&crtc->base);
3215 dev_priv->display.crtc_disable(&crtc->base);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003216 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003217}
3218
3219void intel_finish_reset(struct drm_device *dev)
3220{
3221 struct drm_i915_private *dev_priv = to_i915(dev);
3222
3223 /*
3224 * Flips in the rings will be nuked by the reset,
3225 * so complete all pending flips so that user space
3226 * will get its events and not get stuck.
3227 */
3228 intel_complete_page_flips(dev);
3229
3230 /* no reset support for gen2 */
3231 if (IS_GEN2(dev))
3232 return;
3233
3234 /* reset doesn't touch the display */
3235 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3236 /*
3237 * Flips in the rings have been nuked by the reset,
3238 * so update the base address of all primary
3239 * planes to the the last fb to make sure we're
3240 * showing the correct fb after a reset.
3241 */
3242 intel_update_primary_planes(dev);
3243 return;
3244 }
3245
3246 /*
3247 * The display has been reset as well,
3248 * so need a full re-initialization.
3249 */
3250 intel_runtime_pm_disable_interrupts(dev_priv);
3251 intel_runtime_pm_enable_interrupts(dev_priv);
3252
3253 intel_modeset_init_hw(dev);
3254
3255 spin_lock_irq(&dev_priv->irq_lock);
3256 if (dev_priv->display.hpd_irq_setup)
3257 dev_priv->display.hpd_irq_setup(dev);
3258 spin_unlock_irq(&dev_priv->irq_lock);
3259
3260 intel_modeset_setup_hw_state(dev, true);
3261
3262 intel_hpd_init(dev_priv);
3263
3264 drm_modeset_unlock_all(dev);
3265}
3266
Chris Wilson2e2f3512015-04-27 13:41:14 +01003267static void
Chris Wilson14667a42012-04-03 17:58:35 +01003268intel_finish_fb(struct drm_framebuffer *old_fb)
3269{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003270 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003271 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003272 bool was_interruptible = dev_priv->mm.interruptible;
3273 int ret;
3274
Chris Wilson14667a42012-04-03 17:58:35 +01003275 /* Big Hammer, we also need to ensure that any pending
3276 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3277 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003278 * framebuffer. Note that we rely on userspace rendering
3279 * into the buffer attached to the pipe they are waiting
3280 * on. If not, userspace generates a GPU hang with IPEHR
3281 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003282 *
3283 * This should only fail upon a hung GPU, in which case we
3284 * can safely continue.
3285 */
3286 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003287 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003288 dev_priv->mm.interruptible = was_interruptible;
3289
Chris Wilson2e2f3512015-04-27 13:41:14 +01003290 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003291}
3292
Chris Wilson7d5e3792014-03-04 13:15:08 +00003293static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3294{
3295 struct drm_device *dev = crtc->dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
3297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003298 bool pending;
3299
3300 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3301 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3302 return false;
3303
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003304 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003305 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003306 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003307
3308 return pending;
3309}
3310
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003311static void intel_update_pipe_size(struct intel_crtc *crtc)
3312{
3313 struct drm_device *dev = crtc->base.dev;
3314 struct drm_i915_private *dev_priv = dev->dev_private;
3315 const struct drm_display_mode *adjusted_mode;
3316
3317 if (!i915.fastboot)
3318 return;
3319
3320 /*
3321 * Update pipe size and adjust fitter if needed: the reason for this is
3322 * that in compute_mode_changes we check the native mode (not the pfit
3323 * mode) to see if we can flip rather than do a full mode set. In the
3324 * fastboot case, we'll flip, but if we don't update the pipesrc and
3325 * pfit state, we'll end up with a big fb scanned out into the wrong
3326 * sized surface.
3327 *
3328 * To fix this properly, we need to hoist the checks up into
3329 * compute_mode_changes (or above), check the actual pfit state and
3330 * whether the platform allows pfit disable with pipe active, and only
3331 * then update the pipesrc and pfit state, even on the flip path.
3332 */
3333
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003334 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003335
3336 I915_WRITE(PIPESRC(crtc->pipe),
3337 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3338 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003339 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003340 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3341 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003342 I915_WRITE(PF_CTL(crtc->pipe), 0);
3343 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3344 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3345 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003346 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3347 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003348}
3349
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003350static void intel_fdi_normal_train(struct drm_crtc *crtc)
3351{
3352 struct drm_device *dev = crtc->dev;
3353 struct drm_i915_private *dev_priv = dev->dev_private;
3354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3355 int pipe = intel_crtc->pipe;
3356 u32 reg, temp;
3357
3358 /* enable normal train */
3359 reg = FDI_TX_CTL(pipe);
3360 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003361 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003362 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3363 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003364 } else {
3365 temp &= ~FDI_LINK_TRAIN_NONE;
3366 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003367 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003368 I915_WRITE(reg, temp);
3369
3370 reg = FDI_RX_CTL(pipe);
3371 temp = I915_READ(reg);
3372 if (HAS_PCH_CPT(dev)) {
3373 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3374 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3375 } else {
3376 temp &= ~FDI_LINK_TRAIN_NONE;
3377 temp |= FDI_LINK_TRAIN_NONE;
3378 }
3379 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3380
3381 /* wait one idle pattern time */
3382 POSTING_READ(reg);
3383 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003384
3385 /* IVB wants error correction enabled */
3386 if (IS_IVYBRIDGE(dev))
3387 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3388 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003389}
3390
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003391/* The FDI link training functions for ILK/Ibexpeak. */
3392static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3393{
3394 struct drm_device *dev = crtc->dev;
3395 struct drm_i915_private *dev_priv = dev->dev_private;
3396 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3397 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003398 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003399
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003400 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003401 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003402
Adam Jacksone1a44742010-06-25 15:32:14 -04003403 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3404 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003405 reg = FDI_RX_IMR(pipe);
3406 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003407 temp &= ~FDI_RX_SYMBOL_LOCK;
3408 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 I915_WRITE(reg, temp);
3410 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003411 udelay(150);
3412
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003414 reg = FDI_TX_CTL(pipe);
3415 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003416 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003417 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003418 temp &= ~FDI_LINK_TRAIN_NONE;
3419 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003420 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 reg = FDI_RX_CTL(pipe);
3423 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424 temp &= ~FDI_LINK_TRAIN_NONE;
3425 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003426 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3427
3428 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003429 udelay(150);
3430
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003431 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003432 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3433 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3434 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003435
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003437 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3440
3441 if ((temp & FDI_RX_BIT_LOCK)) {
3442 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444 break;
3445 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003447 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003449
3450 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 reg = FDI_TX_CTL(pipe);
3452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453 temp &= ~FDI_LINK_TRAIN_NONE;
3454 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003456
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 reg = FDI_RX_CTL(pipe);
3458 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003459 temp &= ~FDI_LINK_TRAIN_NONE;
3460 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003461 I915_WRITE(reg, temp);
3462
3463 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464 udelay(150);
3465
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003467 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003469 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3470
3471 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003472 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473 DRM_DEBUG_KMS("FDI train 2 done.\n");
3474 break;
3475 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003476 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003477 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003478 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003479
3480 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003481
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003482}
3483
Akshay Joshi0206e352011-08-16 15:34:10 -04003484static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003485 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3486 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3487 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3488 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3489};
3490
3491/* The FDI link training functions for SNB/Cougarpoint. */
3492static void gen6_fdi_link_train(struct drm_crtc *crtc)
3493{
3494 struct drm_device *dev = crtc->dev;
3495 struct drm_i915_private *dev_priv = dev->dev_private;
3496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3497 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003498 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499
Adam Jacksone1a44742010-06-25 15:32:14 -04003500 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3501 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003502 reg = FDI_RX_IMR(pipe);
3503 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003504 temp &= ~FDI_RX_SYMBOL_LOCK;
3505 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003506 I915_WRITE(reg, temp);
3507
3508 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003509 udelay(150);
3510
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003511 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003512 reg = FDI_TX_CTL(pipe);
3513 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003514 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003515 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003516 temp &= ~FDI_LINK_TRAIN_NONE;
3517 temp |= FDI_LINK_TRAIN_PATTERN_1;
3518 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3519 /* SNB-B */
3520 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003522
Daniel Vetterd74cf322012-10-26 10:58:13 +02003523 I915_WRITE(FDI_RX_MISC(pipe),
3524 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3525
Chris Wilson5eddb702010-09-11 13:48:45 +01003526 reg = FDI_RX_CTL(pipe);
3527 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003528 if (HAS_PCH_CPT(dev)) {
3529 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3530 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3531 } else {
3532 temp &= ~FDI_LINK_TRAIN_NONE;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1;
3534 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003535 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3536
3537 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003538 udelay(150);
3539
Akshay Joshi0206e352011-08-16 15:34:10 -04003540 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 reg = FDI_TX_CTL(pipe);
3542 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3544 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003545 I915_WRITE(reg, temp);
3546
3547 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003548 udelay(500);
3549
Sean Paulfa37d392012-03-02 12:53:39 -05003550 for (retry = 0; retry < 5; retry++) {
3551 reg = FDI_RX_IIR(pipe);
3552 temp = I915_READ(reg);
3553 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3554 if (temp & FDI_RX_BIT_LOCK) {
3555 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3556 DRM_DEBUG_KMS("FDI train 1 done.\n");
3557 break;
3558 }
3559 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560 }
Sean Paulfa37d392012-03-02 12:53:39 -05003561 if (retry < 5)
3562 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 }
3564 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003565 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566
3567 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 reg = FDI_TX_CTL(pipe);
3569 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003570 temp &= ~FDI_LINK_TRAIN_NONE;
3571 temp |= FDI_LINK_TRAIN_PATTERN_2;
3572 if (IS_GEN6(dev)) {
3573 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3574 /* SNB-B */
3575 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3576 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003577 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 reg = FDI_RX_CTL(pipe);
3580 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581 if (HAS_PCH_CPT(dev)) {
3582 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3583 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3584 } else {
3585 temp &= ~FDI_LINK_TRAIN_NONE;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2;
3587 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003588 I915_WRITE(reg, temp);
3589
3590 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003591 udelay(150);
3592
Akshay Joshi0206e352011-08-16 15:34:10 -04003593 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003594 reg = FDI_TX_CTL(pipe);
3595 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3597 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003598 I915_WRITE(reg, temp);
3599
3600 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003601 udelay(500);
3602
Sean Paulfa37d392012-03-02 12:53:39 -05003603 for (retry = 0; retry < 5; retry++) {
3604 reg = FDI_RX_IIR(pipe);
3605 temp = I915_READ(reg);
3606 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3607 if (temp & FDI_RX_SYMBOL_LOCK) {
3608 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3609 DRM_DEBUG_KMS("FDI train 2 done.\n");
3610 break;
3611 }
3612 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003613 }
Sean Paulfa37d392012-03-02 12:53:39 -05003614 if (retry < 5)
3615 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003616 }
3617 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003618 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003619
3620 DRM_DEBUG_KMS("FDI train done.\n");
3621}
3622
Jesse Barnes357555c2011-04-28 15:09:55 -07003623/* Manual link training for Ivy Bridge A0 parts */
3624static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3625{
3626 struct drm_device *dev = crtc->dev;
3627 struct drm_i915_private *dev_priv = dev->dev_private;
3628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3629 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003630 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003631
3632 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3633 for train result */
3634 reg = FDI_RX_IMR(pipe);
3635 temp = I915_READ(reg);
3636 temp &= ~FDI_RX_SYMBOL_LOCK;
3637 temp &= ~FDI_RX_BIT_LOCK;
3638 I915_WRITE(reg, temp);
3639
3640 POSTING_READ(reg);
3641 udelay(150);
3642
Daniel Vetter01a415f2012-10-27 15:58:40 +02003643 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3644 I915_READ(FDI_RX_IIR(pipe)));
3645
Jesse Barnes139ccd32013-08-19 11:04:55 -07003646 /* Try each vswing and preemphasis setting twice before moving on */
3647 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3648 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003649 reg = FDI_TX_CTL(pipe);
3650 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003651 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3652 temp &= ~FDI_TX_ENABLE;
3653 I915_WRITE(reg, temp);
3654
3655 reg = FDI_RX_CTL(pipe);
3656 temp = I915_READ(reg);
3657 temp &= ~FDI_LINK_TRAIN_AUTO;
3658 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3659 temp &= ~FDI_RX_ENABLE;
3660 I915_WRITE(reg, temp);
3661
3662 /* enable CPU FDI TX and PCH FDI RX */
3663 reg = FDI_TX_CTL(pipe);
3664 temp = I915_READ(reg);
3665 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003666 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003667 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003668 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003669 temp |= snb_b_fdi_train_param[j/2];
3670 temp |= FDI_COMPOSITE_SYNC;
3671 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3672
3673 I915_WRITE(FDI_RX_MISC(pipe),
3674 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3675
3676 reg = FDI_RX_CTL(pipe);
3677 temp = I915_READ(reg);
3678 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3679 temp |= FDI_COMPOSITE_SYNC;
3680 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3681
3682 POSTING_READ(reg);
3683 udelay(1); /* should be 0.5us */
3684
3685 for (i = 0; i < 4; i++) {
3686 reg = FDI_RX_IIR(pipe);
3687 temp = I915_READ(reg);
3688 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3689
3690 if (temp & FDI_RX_BIT_LOCK ||
3691 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3692 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3693 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3694 i);
3695 break;
3696 }
3697 udelay(1); /* should be 0.5us */
3698 }
3699 if (i == 4) {
3700 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3701 continue;
3702 }
3703
3704 /* Train 2 */
3705 reg = FDI_TX_CTL(pipe);
3706 temp = I915_READ(reg);
3707 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3708 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3709 I915_WRITE(reg, temp);
3710
3711 reg = FDI_RX_CTL(pipe);
3712 temp = I915_READ(reg);
3713 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3714 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003715 I915_WRITE(reg, temp);
3716
3717 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003718 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003719
Jesse Barnes139ccd32013-08-19 11:04:55 -07003720 for (i = 0; i < 4; i++) {
3721 reg = FDI_RX_IIR(pipe);
3722 temp = I915_READ(reg);
3723 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003724
Jesse Barnes139ccd32013-08-19 11:04:55 -07003725 if (temp & FDI_RX_SYMBOL_LOCK ||
3726 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3727 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3728 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3729 i);
3730 goto train_done;
3731 }
3732 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003733 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003734 if (i == 4)
3735 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003736 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003737
Jesse Barnes139ccd32013-08-19 11:04:55 -07003738train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003739 DRM_DEBUG_KMS("FDI train done.\n");
3740}
3741
Daniel Vetter88cefb62012-08-12 19:27:14 +02003742static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003743{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003744 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003745 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003746 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003747 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003748
Jesse Barnesc64e3112010-09-10 11:27:03 -07003749
Jesse Barnes0e23b992010-09-10 11:10:00 -07003750 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003751 reg = FDI_RX_CTL(pipe);
3752 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003753 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003754 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003755 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003756 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3757
3758 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003759 udelay(200);
3760
3761 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003762 temp = I915_READ(reg);
3763 I915_WRITE(reg, temp | FDI_PCDCLK);
3764
3765 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003766 udelay(200);
3767
Paulo Zanoni20749732012-11-23 15:30:38 -02003768 /* Enable CPU FDI TX PLL, always on for Ironlake */
3769 reg = FDI_TX_CTL(pipe);
3770 temp = I915_READ(reg);
3771 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3772 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003773
Paulo Zanoni20749732012-11-23 15:30:38 -02003774 POSTING_READ(reg);
3775 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003776 }
3777}
3778
Daniel Vetter88cefb62012-08-12 19:27:14 +02003779static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3780{
3781 struct drm_device *dev = intel_crtc->base.dev;
3782 struct drm_i915_private *dev_priv = dev->dev_private;
3783 int pipe = intel_crtc->pipe;
3784 u32 reg, temp;
3785
3786 /* Switch from PCDclk to Rawclk */
3787 reg = FDI_RX_CTL(pipe);
3788 temp = I915_READ(reg);
3789 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3790
3791 /* Disable CPU FDI TX PLL */
3792 reg = FDI_TX_CTL(pipe);
3793 temp = I915_READ(reg);
3794 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3795
3796 POSTING_READ(reg);
3797 udelay(100);
3798
3799 reg = FDI_RX_CTL(pipe);
3800 temp = I915_READ(reg);
3801 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3802
3803 /* Wait for the clocks to turn off. */
3804 POSTING_READ(reg);
3805 udelay(100);
3806}
3807
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003808static void ironlake_fdi_disable(struct drm_crtc *crtc)
3809{
3810 struct drm_device *dev = crtc->dev;
3811 struct drm_i915_private *dev_priv = dev->dev_private;
3812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3813 int pipe = intel_crtc->pipe;
3814 u32 reg, temp;
3815
3816 /* disable CPU FDI tx and PCH FDI rx */
3817 reg = FDI_TX_CTL(pipe);
3818 temp = I915_READ(reg);
3819 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3820 POSTING_READ(reg);
3821
3822 reg = FDI_RX_CTL(pipe);
3823 temp = I915_READ(reg);
3824 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003825 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003826 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3827
3828 POSTING_READ(reg);
3829 udelay(100);
3830
3831 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003832 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003833 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003834
3835 /* still set train pattern 1 */
3836 reg = FDI_TX_CTL(pipe);
3837 temp = I915_READ(reg);
3838 temp &= ~FDI_LINK_TRAIN_NONE;
3839 temp |= FDI_LINK_TRAIN_PATTERN_1;
3840 I915_WRITE(reg, temp);
3841
3842 reg = FDI_RX_CTL(pipe);
3843 temp = I915_READ(reg);
3844 if (HAS_PCH_CPT(dev)) {
3845 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3846 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3847 } else {
3848 temp &= ~FDI_LINK_TRAIN_NONE;
3849 temp |= FDI_LINK_TRAIN_PATTERN_1;
3850 }
3851 /* BPC in FDI rx is consistent with that in PIPECONF */
3852 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003853 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003854 I915_WRITE(reg, temp);
3855
3856 POSTING_READ(reg);
3857 udelay(100);
3858}
3859
Chris Wilson5dce5b932014-01-20 10:17:36 +00003860bool intel_has_pending_fb_unpin(struct drm_device *dev)
3861{
3862 struct intel_crtc *crtc;
3863
3864 /* Note that we don't need to be called with mode_config.lock here
3865 * as our list of CRTC objects is static for the lifetime of the
3866 * device and so cannot disappear as we iterate. Similarly, we can
3867 * happily treat the predicates as racy, atomic checks as userspace
3868 * cannot claim and pin a new fb without at least acquring the
3869 * struct_mutex and so serialising with us.
3870 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003871 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003872 if (atomic_read(&crtc->unpin_work_count) == 0)
3873 continue;
3874
3875 if (crtc->unpin_work)
3876 intel_wait_for_vblank(dev, crtc->pipe);
3877
3878 return true;
3879 }
3880
3881 return false;
3882}
3883
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003884static void page_flip_completed(struct intel_crtc *intel_crtc)
3885{
3886 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3887 struct intel_unpin_work *work = intel_crtc->unpin_work;
3888
3889 /* ensure that the unpin work is consistent wrt ->pending. */
3890 smp_rmb();
3891 intel_crtc->unpin_work = NULL;
3892
3893 if (work->event)
3894 drm_send_vblank_event(intel_crtc->base.dev,
3895 intel_crtc->pipe,
3896 work->event);
3897
3898 drm_crtc_vblank_put(&intel_crtc->base);
3899
3900 wake_up_all(&dev_priv->pending_flip_queue);
3901 queue_work(dev_priv->wq, &work->work);
3902
3903 trace_i915_flip_complete(intel_crtc->plane,
3904 work->pending_flip_obj);
3905}
3906
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003907void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003908{
Chris Wilson0f911282012-04-17 10:05:38 +01003909 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003910 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003911
Daniel Vetter2c10d572012-12-20 21:24:07 +01003912 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003913 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3914 !intel_crtc_has_pending_flip(crtc),
3915 60*HZ) == 0)) {
3916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003917
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003918 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003919 if (intel_crtc->unpin_work) {
3920 WARN_ONCE(1, "Removing stuck page flip\n");
3921 page_flip_completed(intel_crtc);
3922 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003923 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003924 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003925
Chris Wilson975d5682014-08-20 13:13:34 +01003926 if (crtc->primary->fb) {
3927 mutex_lock(&dev->struct_mutex);
3928 intel_finish_fb(crtc->primary->fb);
3929 mutex_unlock(&dev->struct_mutex);
3930 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003931}
3932
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003933/* Program iCLKIP clock to the desired frequency */
3934static void lpt_program_iclkip(struct drm_crtc *crtc)
3935{
3936 struct drm_device *dev = crtc->dev;
3937 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003938 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003939 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3940 u32 temp;
3941
Ville Syrjäläa5805162015-05-26 20:42:30 +03003942 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003943
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003944 /* It is necessary to ungate the pixclk gate prior to programming
3945 * the divisors, and gate it back when it is done.
3946 */
3947 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3948
3949 /* Disable SSCCTL */
3950 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003951 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3952 SBI_SSCCTL_DISABLE,
3953 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003954
3955 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003956 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003957 auxdiv = 1;
3958 divsel = 0x41;
3959 phaseinc = 0x20;
3960 } else {
3961 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003962 * but the adjusted_mode->crtc_clock in in KHz. To get the
3963 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003964 * convert the virtual clock precision to KHz here for higher
3965 * precision.
3966 */
3967 u32 iclk_virtual_root_freq = 172800 * 1000;
3968 u32 iclk_pi_range = 64;
3969 u32 desired_divisor, msb_divisor_value, pi_value;
3970
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003971 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003972 msb_divisor_value = desired_divisor / iclk_pi_range;
3973 pi_value = desired_divisor % iclk_pi_range;
3974
3975 auxdiv = 0;
3976 divsel = msb_divisor_value - 2;
3977 phaseinc = pi_value;
3978 }
3979
3980 /* This should not happen with any sane values */
3981 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3982 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3983 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3984 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3985
3986 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003987 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003988 auxdiv,
3989 divsel,
3990 phasedir,
3991 phaseinc);
3992
3993 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003994 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003995 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3996 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3997 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3998 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3999 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4000 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004001 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004002
4003 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004004 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004005 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4006 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004007 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004008
4009 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004010 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004011 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004012 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004013
4014 /* Wait for initialization time */
4015 udelay(24);
4016
4017 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004018
Ville Syrjäläa5805162015-05-26 20:42:30 +03004019 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004020}
4021
Daniel Vetter275f01b22013-05-03 11:49:47 +02004022static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4023 enum pipe pch_transcoder)
4024{
4025 struct drm_device *dev = crtc->base.dev;
4026 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004027 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004028
4029 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4030 I915_READ(HTOTAL(cpu_transcoder)));
4031 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4032 I915_READ(HBLANK(cpu_transcoder)));
4033 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4034 I915_READ(HSYNC(cpu_transcoder)));
4035
4036 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4037 I915_READ(VTOTAL(cpu_transcoder)));
4038 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4039 I915_READ(VBLANK(cpu_transcoder)));
4040 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4041 I915_READ(VSYNC(cpu_transcoder)));
4042 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4043 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4044}
4045
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004046static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004047{
4048 struct drm_i915_private *dev_priv = dev->dev_private;
4049 uint32_t temp;
4050
4051 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004052 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004053 return;
4054
4055 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4056 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4057
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004058 temp &= ~FDI_BC_BIFURCATION_SELECT;
4059 if (enable)
4060 temp |= FDI_BC_BIFURCATION_SELECT;
4061
4062 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004063 I915_WRITE(SOUTH_CHICKEN1, temp);
4064 POSTING_READ(SOUTH_CHICKEN1);
4065}
4066
4067static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4068{
4069 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004070
4071 switch (intel_crtc->pipe) {
4072 case PIPE_A:
4073 break;
4074 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004075 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004076 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004077 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004078 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004079
4080 break;
4081 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004082 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004083
4084 break;
4085 default:
4086 BUG();
4087 }
4088}
4089
Jesse Barnesf67a5592011-01-05 10:31:48 -08004090/*
4091 * Enable PCH resources required for PCH ports:
4092 * - PCH PLLs
4093 * - FDI training & RX/TX
4094 * - update transcoder timings
4095 * - DP transcoding bits
4096 * - transcoder
4097 */
4098static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004099{
4100 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004101 struct drm_i915_private *dev_priv = dev->dev_private;
4102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4103 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004104 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004105
Daniel Vetterab9412b2013-05-03 11:49:46 +02004106 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004107
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004108 if (IS_IVYBRIDGE(dev))
4109 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4110
Daniel Vettercd986ab2012-10-26 10:58:12 +02004111 /* Write the TU size bits before fdi link training, so that error
4112 * detection works. */
4113 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4114 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4115
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004116 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004117 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004118
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004119 /* We need to program the right clock selection before writing the pixel
4120 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004121 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004122 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004123
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004124 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004125 temp |= TRANS_DPLL_ENABLE(pipe);
4126 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004127 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004128 temp |= sel;
4129 else
4130 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004131 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004132 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004133
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004134 /* XXX: pch pll's can be enabled any time before we enable the PCH
4135 * transcoder, and we actually should do this to not upset any PCH
4136 * transcoder that already use the clock when we share it.
4137 *
4138 * Note that enable_shared_dpll tries to do the right thing, but
4139 * get_shared_dpll unconditionally resets the pll - we need that to have
4140 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004141 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004142
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004143 /* set transcoder timing, panel must allow it */
4144 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004145 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004147 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004148
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004149 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004150 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004151 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004152 reg = TRANS_DP_CTL(pipe);
4153 temp = I915_READ(reg);
4154 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004155 TRANS_DP_SYNC_MASK |
4156 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004157 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004158 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004159
4160 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004161 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004162 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004163 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164
4165 switch (intel_trans_dp_port_sel(crtc)) {
4166 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004167 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004168 break;
4169 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004170 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004171 break;
4172 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004173 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004174 break;
4175 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004176 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004177 }
4178
Chris Wilson5eddb702010-09-11 13:48:45 +01004179 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004180 }
4181
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004182 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004183}
4184
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004185static void lpt_pch_enable(struct drm_crtc *crtc)
4186{
4187 struct drm_device *dev = crtc->dev;
4188 struct drm_i915_private *dev_priv = dev->dev_private;
4189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004190 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004191
Daniel Vetterab9412b2013-05-03 11:49:46 +02004192 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004193
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004194 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004195
Paulo Zanoni0540e482012-10-31 18:12:40 -02004196 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004197 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004198
Paulo Zanoni937bb612012-10-31 18:12:47 -02004199 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004200}
4201
Daniel Vetter716c2e52014-06-25 22:02:02 +03004202void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004203{
Daniel Vettere2b78262013-06-07 23:10:03 +02004204 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004205
4206 if (pll == NULL)
4207 return;
4208
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004209 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004210 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004211 return;
4212 }
4213
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004214 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4215 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02004216 WARN_ON(pll->on);
4217 WARN_ON(pll->active);
4218 }
4219
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004220 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004221}
4222
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004223struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4224 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004225{
Daniel Vettere2b78262013-06-07 23:10:03 +02004226 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004227 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004228 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004229
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004230 if (HAS_PCH_IBX(dev_priv->dev)) {
4231 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004232 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004233 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004234
Daniel Vetter46edb022013-06-05 13:34:12 +02004235 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4236 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004237
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004238 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004239
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004240 goto found;
4241 }
4242
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304243 if (IS_BROXTON(dev_priv->dev)) {
4244 /* PLL is attached to port in bxt */
4245 struct intel_encoder *encoder;
4246 struct intel_digital_port *intel_dig_port;
4247
4248 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4249 if (WARN_ON(!encoder))
4250 return NULL;
4251
4252 intel_dig_port = enc_to_dig_port(&encoder->base);
4253 /* 1:1 mapping between ports and PLLs */
4254 i = (enum intel_dpll_id)intel_dig_port->port;
4255 pll = &dev_priv->shared_dplls[i];
4256 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4257 crtc->base.base.id, pll->name);
4258 WARN_ON(pll->new_config->crtc_mask);
4259
4260 goto found;
4261 }
4262
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004263 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4264 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004265
4266 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004267 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004268 continue;
4269
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004270 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004271 &pll->new_config->hw_state,
4272 sizeof(pll->new_config->hw_state)) == 0) {
4273 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004274 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004275 pll->new_config->crtc_mask,
4276 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004277 goto found;
4278 }
4279 }
4280
4281 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004282 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4283 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004284 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004285 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4286 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004287 goto found;
4288 }
4289 }
4290
4291 return NULL;
4292
4293found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004294 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004295 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004296
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004297 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004298 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4299 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004300
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004301 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004302
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004303 return pll;
4304}
4305
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004306/**
4307 * intel_shared_dpll_start_config - start a new PLL staged config
4308 * @dev_priv: DRM device
4309 * @clear_pipes: mask of pipes that will have their PLLs freed
4310 *
4311 * Starts a new PLL staged config, copying the current config but
4312 * releasing the references of pipes specified in clear_pipes.
4313 */
4314static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4315 unsigned clear_pipes)
4316{
4317 struct intel_shared_dpll *pll;
4318 enum intel_dpll_id i;
4319
4320 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4321 pll = &dev_priv->shared_dplls[i];
4322
4323 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4324 GFP_KERNEL);
4325 if (!pll->new_config)
4326 goto cleanup;
4327
4328 pll->new_config->crtc_mask &= ~clear_pipes;
4329 }
4330
4331 return 0;
4332
4333cleanup:
4334 while (--i >= 0) {
4335 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004336 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004337 pll->new_config = NULL;
4338 }
4339
4340 return -ENOMEM;
4341}
4342
4343static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4344{
4345 struct intel_shared_dpll *pll;
4346 enum intel_dpll_id i;
4347
4348 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4349 pll = &dev_priv->shared_dplls[i];
4350
4351 WARN_ON(pll->new_config == &pll->config);
4352
4353 pll->config = *pll->new_config;
4354 kfree(pll->new_config);
4355 pll->new_config = NULL;
4356 }
4357}
4358
4359static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4360{
4361 struct intel_shared_dpll *pll;
4362 enum intel_dpll_id i;
4363
4364 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4365 pll = &dev_priv->shared_dplls[i];
4366
4367 WARN_ON(pll->new_config == &pll->config);
4368
4369 kfree(pll->new_config);
4370 pll->new_config = NULL;
4371 }
4372}
4373
Daniel Vettera1520312013-05-03 11:49:50 +02004374static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004375{
4376 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004377 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004378 u32 temp;
4379
4380 temp = I915_READ(dslreg);
4381 udelay(500);
4382 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004383 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004384 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004385 }
4386}
4387
Chandra Kondurua1b22782015-04-07 15:28:45 -07004388/**
4389 * skl_update_scaler_users - Stages update to crtc's scaler state
4390 * @intel_crtc: crtc
4391 * @crtc_state: crtc_state
4392 * @plane: plane (NULL indicates crtc is requesting update)
4393 * @plane_state: plane's state
4394 * @force_detach: request unconditional detachment of scaler
4395 *
4396 * This function updates scaler state for requested plane or crtc.
4397 * To request scaler usage update for a plane, caller shall pass plane pointer.
4398 * To request scaler usage update for crtc, caller shall pass plane pointer
4399 * as NULL.
4400 *
4401 * Return
4402 * 0 - scaler_usage updated successfully
4403 * error - requested scaling cannot be supported or other error condition
4404 */
4405int
4406skl_update_scaler_users(
4407 struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state,
4408 struct intel_plane *intel_plane, struct intel_plane_state *plane_state,
4409 int force_detach)
4410{
4411 int need_scaling;
4412 int idx;
4413 int src_w, src_h, dst_w, dst_h;
4414 int *scaler_id;
4415 struct drm_framebuffer *fb;
4416 struct intel_crtc_scaler_state *scaler_state;
Chandra Konduru6156a452015-04-27 13:48:39 -07004417 unsigned int rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004418
4419 if (!intel_crtc || !crtc_state)
4420 return 0;
4421
4422 scaler_state = &crtc_state->scaler_state;
4423
4424 idx = intel_plane ? drm_plane_index(&intel_plane->base) : SKL_CRTC_INDEX;
4425 fb = intel_plane ? plane_state->base.fb : NULL;
4426
4427 if (intel_plane) {
4428 src_w = drm_rect_width(&plane_state->src) >> 16;
4429 src_h = drm_rect_height(&plane_state->src) >> 16;
4430 dst_w = drm_rect_width(&plane_state->dst);
4431 dst_h = drm_rect_height(&plane_state->dst);
4432 scaler_id = &plane_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004433 rotation = plane_state->base.rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004434 } else {
4435 struct drm_display_mode *adjusted_mode =
4436 &crtc_state->base.adjusted_mode;
4437 src_w = crtc_state->pipe_src_w;
4438 src_h = crtc_state->pipe_src_h;
4439 dst_w = adjusted_mode->hdisplay;
4440 dst_h = adjusted_mode->vdisplay;
4441 scaler_id = &scaler_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004442 rotation = DRM_ROTATE_0;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004443 }
Chandra Konduru6156a452015-04-27 13:48:39 -07004444
4445 need_scaling = intel_rotation_90_or_270(rotation) ?
4446 (src_h != dst_w || src_w != dst_h):
4447 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004448
4449 /*
4450 * if plane is being disabled or scaler is no more required or force detach
4451 * - free scaler binded to this plane/crtc
4452 * - in order to do this, update crtc->scaler_usage
4453 *
4454 * Here scaler state in crtc_state is set free so that
4455 * scaler can be assigned to other user. Actual register
4456 * update to free the scaler is done in plane/panel-fit programming.
4457 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4458 */
4459 if (force_detach || !need_scaling || (intel_plane &&
4460 (!fb || !plane_state->visible))) {
4461 if (*scaler_id >= 0) {
4462 scaler_state->scaler_users &= ~(1 << idx);
4463 scaler_state->scalers[*scaler_id].in_use = 0;
4464
4465 DRM_DEBUG_KMS("Staged freeing scaler id %d.%d from %s:%d "
4466 "crtc_state = %p scaler_users = 0x%x\n",
4467 intel_crtc->pipe, *scaler_id, intel_plane ? "PLANE" : "CRTC",
4468 intel_plane ? intel_plane->base.base.id :
4469 intel_crtc->base.base.id, crtc_state,
4470 scaler_state->scaler_users);
4471 *scaler_id = -1;
4472 }
4473 return 0;
4474 }
4475
4476 /* range checks */
4477 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4478 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4479
4480 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4481 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4482 DRM_DEBUG_KMS("%s:%d scaler_user index %u.%u: src %ux%u dst %ux%u "
4483 "size is out of scaler range\n",
4484 intel_plane ? "PLANE" : "CRTC",
4485 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4486 intel_crtc->pipe, idx, src_w, src_h, dst_w, dst_h);
4487 return -EINVAL;
4488 }
4489
4490 /* check colorkey */
Chandra Konduru225c2282015-05-18 16:18:44 -07004491 if (WARN_ON(intel_plane &&
4492 intel_plane->ckey.flags != I915_SET_COLORKEY_NONE)) {
4493 DRM_DEBUG_KMS("PLANE:%d scaling %ux%u->%ux%u not allowed with colorkey",
4494 intel_plane->base.base.id, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004495 return -EINVAL;
4496 }
4497
4498 /* Check src format */
4499 if (intel_plane) {
4500 switch (fb->pixel_format) {
4501 case DRM_FORMAT_RGB565:
4502 case DRM_FORMAT_XBGR8888:
4503 case DRM_FORMAT_XRGB8888:
4504 case DRM_FORMAT_ABGR8888:
4505 case DRM_FORMAT_ARGB8888:
4506 case DRM_FORMAT_XRGB2101010:
Chandra Kondurua1b22782015-04-07 15:28:45 -07004507 case DRM_FORMAT_XBGR2101010:
Chandra Kondurua1b22782015-04-07 15:28:45 -07004508 case DRM_FORMAT_YUYV:
4509 case DRM_FORMAT_YVYU:
4510 case DRM_FORMAT_UYVY:
4511 case DRM_FORMAT_VYUY:
4512 break;
4513 default:
4514 DRM_DEBUG_KMS("PLANE:%d FB:%d unsupported scaling format 0x%x\n",
4515 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4516 return -EINVAL;
4517 }
4518 }
4519
4520 /* mark this plane as a scaler user in crtc_state */
4521 scaler_state->scaler_users |= (1 << idx);
4522 DRM_DEBUG_KMS("%s:%d staged scaling request for %ux%u->%ux%u "
4523 "crtc_state = %p scaler_users = 0x%x\n",
4524 intel_plane ? "PLANE" : "CRTC",
4525 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4526 src_w, src_h, dst_w, dst_h, crtc_state, scaler_state->scaler_users);
4527 return 0;
4528}
4529
4530static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004531{
4532 struct drm_device *dev = crtc->base.dev;
4533 struct drm_i915_private *dev_priv = dev->dev_private;
4534 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004535 struct intel_crtc_scaler_state *scaler_state =
4536 &crtc->config->scaler_state;
4537
4538 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4539
4540 /* To update pfit, first update scaler state */
4541 skl_update_scaler_users(crtc, crtc->config, NULL, NULL, !enable);
4542 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4543 skl_detach_scalers(crtc);
4544 if (!enable)
4545 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004546
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004547 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004548 int id;
4549
4550 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4551 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4552 return;
4553 }
4554
4555 id = scaler_state->scaler_id;
4556 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4557 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4558 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4559 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4560
4561 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004562 }
4563}
4564
Jesse Barnesb074cec2013-04-25 12:55:02 -07004565static void ironlake_pfit_enable(struct intel_crtc *crtc)
4566{
4567 struct drm_device *dev = crtc->base.dev;
4568 struct drm_i915_private *dev_priv = dev->dev_private;
4569 int pipe = crtc->pipe;
4570
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004571 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004572 /* Force use of hard-coded filter coefficients
4573 * as some pre-programmed values are broken,
4574 * e.g. x201.
4575 */
4576 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4577 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4578 PF_PIPE_SEL_IVB(pipe));
4579 else
4580 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004581 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4582 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004583 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004584}
4585
Matt Roper4a3b8762014-12-23 10:41:51 -08004586static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004587{
4588 struct drm_device *dev = crtc->dev;
4589 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004590 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004591 struct intel_plane *intel_plane;
4592
Matt Roperaf2b6532014-04-01 15:22:32 -07004593 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4594 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004595 if (intel_plane->pipe == pipe)
4596 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004597 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004598}
4599
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004600void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004601{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004602 struct drm_device *dev = crtc->base.dev;
4603 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004604
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004605 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004606 return;
4607
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004608 /* We can only enable IPS after we enable a plane and wait for a vblank */
4609 intel_wait_for_vblank(dev, crtc->pipe);
4610
Paulo Zanonid77e4532013-09-24 13:52:55 -03004611 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004612 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004613 mutex_lock(&dev_priv->rps.hw_lock);
4614 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4615 mutex_unlock(&dev_priv->rps.hw_lock);
4616 /* Quoting Art Runyan: "its not safe to expect any particular
4617 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004618 * mailbox." Moreover, the mailbox may return a bogus state,
4619 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004620 */
4621 } else {
4622 I915_WRITE(IPS_CTL, IPS_ENABLE);
4623 /* The bit only becomes 1 in the next vblank, so this wait here
4624 * is essentially intel_wait_for_vblank. If we don't have this
4625 * and don't wait for vblanks until the end of crtc_enable, then
4626 * the HW state readout code will complain that the expected
4627 * IPS_CTL value is not the one we read. */
4628 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4629 DRM_ERROR("Timed out waiting for IPS enable\n");
4630 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004631}
4632
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004633void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004634{
4635 struct drm_device *dev = crtc->base.dev;
4636 struct drm_i915_private *dev_priv = dev->dev_private;
4637
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004638 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004639 return;
4640
4641 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004642 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004643 mutex_lock(&dev_priv->rps.hw_lock);
4644 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4645 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004646 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4647 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4648 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004649 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004650 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004651 POSTING_READ(IPS_CTL);
4652 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004653
4654 /* We need to wait for a vblank before we can disable the plane. */
4655 intel_wait_for_vblank(dev, crtc->pipe);
4656}
4657
4658/** Loads the palette/gamma unit for the CRTC with the prepared values */
4659static void intel_crtc_load_lut(struct drm_crtc *crtc)
4660{
4661 struct drm_device *dev = crtc->dev;
4662 struct drm_i915_private *dev_priv = dev->dev_private;
4663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4664 enum pipe pipe = intel_crtc->pipe;
4665 int palreg = PALETTE(pipe);
4666 int i;
4667 bool reenable_ips = false;
4668
4669 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004670 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004671 return;
4672
Imre Deak50360402015-01-16 00:55:16 -08004673 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004674 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004675 assert_dsi_pll_enabled(dev_priv);
4676 else
4677 assert_pll_enabled(dev_priv, pipe);
4678 }
4679
4680 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304681 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004682 palreg = LGC_PALETTE(pipe);
4683
4684 /* Workaround : Do not read or write the pipe palette/gamma data while
4685 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4686 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004687 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004688 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4689 GAMMA_MODE_MODE_SPLIT)) {
4690 hsw_disable_ips(intel_crtc);
4691 reenable_ips = true;
4692 }
4693
4694 for (i = 0; i < 256; i++) {
4695 I915_WRITE(palreg + 4 * i,
4696 (intel_crtc->lut_r[i] << 16) |
4697 (intel_crtc->lut_g[i] << 8) |
4698 intel_crtc->lut_b[i]);
4699 }
4700
4701 if (reenable_ips)
4702 hsw_enable_ips(intel_crtc);
4703}
4704
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004705static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004706{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004707 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004708 struct drm_device *dev = intel_crtc->base.dev;
4709 struct drm_i915_private *dev_priv = dev->dev_private;
4710
4711 mutex_lock(&dev->struct_mutex);
4712 dev_priv->mm.interruptible = false;
4713 (void) intel_overlay_switch_off(intel_crtc->overlay);
4714 dev_priv->mm.interruptible = true;
4715 mutex_unlock(&dev->struct_mutex);
4716 }
4717
4718 /* Let userspace switch the overlay on again. In most cases userspace
4719 * has to recompute where to put it anyway.
4720 */
4721}
4722
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004723/**
4724 * intel_post_enable_primary - Perform operations after enabling primary plane
4725 * @crtc: the CRTC whose primary plane was just enabled
4726 *
4727 * Performs potentially sleeping operations that must be done after the primary
4728 * plane is enabled, such as updating FBC and IPS. Note that this may be
4729 * called due to an explicit primary plane update, or due to an implicit
4730 * re-enable that is caused when a sprite plane is updated to no longer
4731 * completely hide the primary plane.
4732 */
4733static void
4734intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004735{
4736 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004737 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4739 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004740
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004741 /*
4742 * BDW signals flip done immediately if the plane
4743 * is disabled, even if the plane enable is already
4744 * armed to occur at the next vblank :(
4745 */
4746 if (IS_BROADWELL(dev))
4747 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004748
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004749 /*
4750 * FIXME IPS should be fine as long as one plane is
4751 * enabled, but in practice it seems to have problems
4752 * when going from primary only to sprite only and vice
4753 * versa.
4754 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004755 hsw_enable_ips(intel_crtc);
4756
4757 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004758 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004759 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004760
4761 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004762 * Gen2 reports pipe underruns whenever all planes are disabled.
4763 * So don't enable underrun reporting before at least some planes
4764 * are enabled.
4765 * FIXME: Need to fix the logic to work when we turn off all planes
4766 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004767 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004768 if (IS_GEN2(dev))
4769 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4770
4771 /* Underruns don't raise interrupts, so check manually. */
4772 if (HAS_GMCH_DISPLAY(dev))
4773 i9xx_check_fifo_underruns(dev_priv);
4774}
4775
4776/**
4777 * intel_pre_disable_primary - Perform operations before disabling primary plane
4778 * @crtc: the CRTC whose primary plane is to be disabled
4779 *
4780 * Performs potentially sleeping operations that must be done before the
4781 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4782 * be called due to an explicit primary plane update, or due to an implicit
4783 * disable that is caused when a sprite plane completely hides the primary
4784 * plane.
4785 */
4786static void
4787intel_pre_disable_primary(struct drm_crtc *crtc)
4788{
4789 struct drm_device *dev = crtc->dev;
4790 struct drm_i915_private *dev_priv = dev->dev_private;
4791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4792 int pipe = intel_crtc->pipe;
4793
4794 /*
4795 * Gen2 reports pipe underruns whenever all planes are disabled.
4796 * So diasble underrun reporting before all the planes get disabled.
4797 * FIXME: Need to fix the logic to work when we turn off all planes
4798 * but leave the pipe running.
4799 */
4800 if (IS_GEN2(dev))
4801 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4802
4803 /*
4804 * Vblank time updates from the shadow to live plane control register
4805 * are blocked if the memory self-refresh mode is active at that
4806 * moment. So to make sure the plane gets truly disabled, disable
4807 * first the self-refresh mode. The self-refresh enable bit in turn
4808 * will be checked/applied by the HW only at the next frame start
4809 * event which is after the vblank start event, so we need to have a
4810 * wait-for-vblank between disabling the plane and the pipe.
4811 */
4812 if (HAS_GMCH_DISPLAY(dev))
4813 intel_set_memory_cxsr(dev_priv, false);
4814
4815 mutex_lock(&dev->struct_mutex);
4816 if (dev_priv->fbc.crtc == intel_crtc)
4817 intel_fbc_disable(dev);
4818 mutex_unlock(&dev->struct_mutex);
4819
4820 /*
4821 * FIXME IPS should be fine as long as one plane is
4822 * enabled, but in practice it seems to have problems
4823 * when going from primary only to sprite only and vice
4824 * versa.
4825 */
4826 hsw_disable_ips(intel_crtc);
4827}
4828
4829static void intel_crtc_enable_planes(struct drm_crtc *crtc)
4830{
Rodrigo Vivi2d847d42015-05-28 10:21:16 -07004831 struct drm_device *dev = crtc->dev;
4832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4833 int pipe = intel_crtc->pipe;
4834
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004835 intel_enable_primary_hw_plane(crtc->primary, crtc);
4836 intel_enable_sprite_planes(crtc);
4837 intel_crtc_update_cursor(crtc, true);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004838
4839 intel_post_enable_primary(crtc);
Rodrigo Vivi2d847d42015-05-28 10:21:16 -07004840
4841 /*
4842 * FIXME: Once we grow proper nuclear flip support out of this we need
4843 * to compute the mask of flip planes precisely. For the time being
4844 * consider this a flip to a NULL plane.
4845 */
4846 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004847}
4848
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004849static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004850{
4851 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004853 struct intel_plane *intel_plane;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004854 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004855
4856 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004857
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004858 intel_pre_disable_primary(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004859
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004860 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004861 for_each_intel_plane(dev, intel_plane) {
4862 if (intel_plane->pipe == pipe) {
4863 struct drm_crtc *from = intel_plane->base.crtc;
4864
4865 intel_plane->disable_plane(&intel_plane->base,
4866 from ?: crtc, true);
4867 }
4868 }
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004869
Daniel Vetterf99d7062014-06-19 16:01:59 +02004870 /*
4871 * FIXME: Once we grow proper nuclear flip support out of this we need
4872 * to compute the mask of flip planes precisely. For the time being
4873 * consider this a flip to a NULL plane.
4874 */
4875 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004876}
4877
Jesse Barnesf67a5592011-01-05 10:31:48 -08004878static void ironlake_crtc_enable(struct drm_crtc *crtc)
4879{
4880 struct drm_device *dev = crtc->dev;
4881 struct drm_i915_private *dev_priv = dev->dev_private;
4882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004883 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004884 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004885
Matt Roper83d65732015-02-25 13:12:16 -08004886 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004887
Jesse Barnesf67a5592011-01-05 10:31:48 -08004888 if (intel_crtc->active)
4889 return;
4890
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004891 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004892 intel_prepare_shared_dpll(intel_crtc);
4893
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004894 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304895 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004896
4897 intel_set_pipe_timings(intel_crtc);
4898
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004899 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004900 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004901 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004902 }
4903
4904 ironlake_set_pipeconf(crtc);
4905
Jesse Barnesf67a5592011-01-05 10:31:48 -08004906 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004907
Daniel Vettera72e4c92014-09-30 10:56:47 +02004908 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4909 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004910
Daniel Vetterf6736a12013-06-05 13:34:30 +02004911 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004912 if (encoder->pre_enable)
4913 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004914
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004915 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004916 /* Note: FDI PLL enabling _must_ be done before we enable the
4917 * cpu pipes, hence this is separate from all the other fdi/pch
4918 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004919 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004920 } else {
4921 assert_fdi_tx_disabled(dev_priv, pipe);
4922 assert_fdi_rx_disabled(dev_priv, pipe);
4923 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004924
Jesse Barnesb074cec2013-04-25 12:55:02 -07004925 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004926
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004927 /*
4928 * On ILK+ LUT must be loaded before the pipe is running but with
4929 * clocks enabled
4930 */
4931 intel_crtc_load_lut(crtc);
4932
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004933 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004934 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004935
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004936 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004937 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004938
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004939 assert_vblank_disabled(crtc);
4940 drm_crtc_vblank_on(crtc);
4941
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004942 for_each_encoder_on_crtc(dev, crtc, encoder)
4943 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004944
4945 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004946 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004947}
4948
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004949/* IPS only exists on ULT machines and is tied to pipe A. */
4950static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4951{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004952 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004953}
4954
Paulo Zanonie4916942013-09-20 16:21:19 -03004955/*
4956 * This implements the workaround described in the "notes" section of the mode
4957 * set sequence documentation. When going from no pipes or single pipe to
4958 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4959 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4960 */
4961static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4962{
4963 struct drm_device *dev = crtc->base.dev;
4964 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4965
4966 /* We want to get the other_active_crtc only if there's only 1 other
4967 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004968 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004969 if (!crtc_it->active || crtc_it == crtc)
4970 continue;
4971
4972 if (other_active_crtc)
4973 return;
4974
4975 other_active_crtc = crtc_it;
4976 }
4977 if (!other_active_crtc)
4978 return;
4979
4980 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4981 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4982}
4983
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004984static void haswell_crtc_enable(struct drm_crtc *crtc)
4985{
4986 struct drm_device *dev = crtc->dev;
4987 struct drm_i915_private *dev_priv = dev->dev_private;
4988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4989 struct intel_encoder *encoder;
4990 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004991
Matt Roper83d65732015-02-25 13:12:16 -08004992 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004993
4994 if (intel_crtc->active)
4995 return;
4996
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004997 if (intel_crtc_to_shared_dpll(intel_crtc))
4998 intel_enable_shared_dpll(intel_crtc);
4999
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005000 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305001 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005002
5003 intel_set_pipe_timings(intel_crtc);
5004
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005005 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5006 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5007 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005008 }
5009
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005010 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005011 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005012 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005013 }
5014
5015 haswell_set_pipeconf(crtc);
5016
5017 intel_set_pipe_csc(crtc);
5018
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005019 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005020
Daniel Vettera72e4c92014-09-30 10:56:47 +02005021 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005022 for_each_encoder_on_crtc(dev, crtc, encoder)
5023 if (encoder->pre_enable)
5024 encoder->pre_enable(encoder);
5025
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005026 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02005027 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5028 true);
Imre Deak4fe94672014-06-25 22:01:49 +03005029 dev_priv->display.fdi_link_train(crtc);
5030 }
5031
Paulo Zanoni1f544382012-10-24 11:32:00 -02005032 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005033
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005034 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005035 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005036 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005037 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005038 else
5039 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005040
5041 /*
5042 * On ILK+ LUT must be loaded before the pipe is running but with
5043 * clocks enabled
5044 */
5045 intel_crtc_load_lut(crtc);
5046
Paulo Zanoni1f544382012-10-24 11:32:00 -02005047 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00005048 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005049
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005050 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005051 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005052
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005053 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005054 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005055
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005056 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005057 intel_ddi_set_vc_payload_alloc(crtc, true);
5058
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005059 assert_vblank_disabled(crtc);
5060 drm_crtc_vblank_on(crtc);
5061
Jani Nikula8807e552013-08-30 19:40:32 +03005062 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005063 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005064 intel_opregion_notify_encoder(encoder, true);
5065 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005066
Paulo Zanonie4916942013-09-20 16:21:19 -03005067 /* If we change the relative order between pipe/planes enabling, we need
5068 * to change the workaround. */
5069 haswell_mode_set_planes_workaround(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005070}
5071
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005072static void ironlake_pfit_disable(struct intel_crtc *crtc)
5073{
5074 struct drm_device *dev = crtc->base.dev;
5075 struct drm_i915_private *dev_priv = dev->dev_private;
5076 int pipe = crtc->pipe;
5077
5078 /* To avoid upsetting the power well on haswell only disable the pfit if
5079 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005080 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005081 I915_WRITE(PF_CTL(pipe), 0);
5082 I915_WRITE(PF_WIN_POS(pipe), 0);
5083 I915_WRITE(PF_WIN_SZ(pipe), 0);
5084 }
5085}
5086
Jesse Barnes6be4a602010-09-10 10:26:01 -07005087static void ironlake_crtc_disable(struct drm_crtc *crtc)
5088{
5089 struct drm_device *dev = crtc->dev;
5090 struct drm_i915_private *dev_priv = dev->dev_private;
5091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005092 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005093 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005094 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005095
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005096 if (!intel_crtc->active)
5097 return;
5098
Daniel Vetterea9d7582012-07-10 10:42:52 +02005099 for_each_encoder_on_crtc(dev, crtc, encoder)
5100 encoder->disable(encoder);
5101
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005102 drm_crtc_vblank_off(crtc);
5103 assert_vblank_disabled(crtc);
5104
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005105 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005106 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005107
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005108 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005109
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005110 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005111
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005112 if (intel_crtc->config->has_pch_encoder)
5113 ironlake_fdi_disable(crtc);
5114
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005115 for_each_encoder_on_crtc(dev, crtc, encoder)
5116 if (encoder->post_disable)
5117 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005118
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005119 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005120 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005121
Daniel Vetterd925c592013-06-05 13:34:04 +02005122 if (HAS_PCH_CPT(dev)) {
5123 /* disable TRANS_DP_CTL */
5124 reg = TRANS_DP_CTL(pipe);
5125 temp = I915_READ(reg);
5126 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5127 TRANS_DP_PORT_SEL_MASK);
5128 temp |= TRANS_DP_PORT_SEL_NONE;
5129 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005130
Daniel Vetterd925c592013-06-05 13:34:04 +02005131 /* disable DPLL_SEL */
5132 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005133 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005134 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005135 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005136
5137 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005138 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02005139
5140 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005141 }
5142
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005143 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005144 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005145
5146 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005147 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005148 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005149}
5150
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005151static void haswell_crtc_disable(struct drm_crtc *crtc)
5152{
5153 struct drm_device *dev = crtc->dev;
5154 struct drm_i915_private *dev_priv = dev->dev_private;
5155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5156 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005157 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005158
5159 if (!intel_crtc->active)
5160 return;
5161
Jani Nikula8807e552013-08-30 19:40:32 +03005162 for_each_encoder_on_crtc(dev, crtc, encoder) {
5163 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005164 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005165 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005166
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005167 drm_crtc_vblank_off(crtc);
5168 assert_vblank_disabled(crtc);
5169
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005170 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005171 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5172 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005173 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005174
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005175 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005176 intel_ddi_set_vc_payload_alloc(crtc, false);
5177
Paulo Zanoniad80a812012-10-24 16:06:19 -02005178 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005179
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005180 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005181 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005182 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005183 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005184 else
5185 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005186
Paulo Zanoni1f544382012-10-24 11:32:00 -02005187 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005188
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005189 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005190 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005191 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005192 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005193
Imre Deak97b040a2014-06-25 22:01:50 +03005194 for_each_encoder_on_crtc(dev, crtc, encoder)
5195 if (encoder->post_disable)
5196 encoder->post_disable(encoder);
5197
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005198 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005199 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005200
5201 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005202 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005203 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005204
5205 if (intel_crtc_to_shared_dpll(intel_crtc))
5206 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005207}
5208
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005209static void ironlake_crtc_off(struct drm_crtc *crtc)
5210{
5211 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005212 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005213}
5214
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005215
Jesse Barnes2dd24552013-04-25 12:55:01 -07005216static void i9xx_pfit_enable(struct intel_crtc *crtc)
5217{
5218 struct drm_device *dev = crtc->base.dev;
5219 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005220 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005221
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005222 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005223 return;
5224
Daniel Vetterc0b03412013-05-28 12:05:54 +02005225 /*
5226 * The panel fitter should only be adjusted whilst the pipe is disabled,
5227 * according to register description and PRM.
5228 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005229 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5230 assert_pipe_disabled(dev_priv, crtc->pipe);
5231
Jesse Barnesb074cec2013-04-25 12:55:02 -07005232 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5233 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005234
5235 /* Border color in case we don't scale up to the full screen. Black by
5236 * default, change to something else for debugging. */
5237 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005238}
5239
Dave Airlied05410f2014-06-05 13:22:59 +10005240static enum intel_display_power_domain port_to_power_domain(enum port port)
5241{
5242 switch (port) {
5243 case PORT_A:
5244 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5245 case PORT_B:
5246 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5247 case PORT_C:
5248 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5249 case PORT_D:
5250 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5251 default:
5252 WARN_ON_ONCE(1);
5253 return POWER_DOMAIN_PORT_OTHER;
5254 }
5255}
5256
Imre Deak77d22dc2014-03-05 16:20:52 +02005257#define for_each_power_domain(domain, mask) \
5258 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5259 if ((1 << (domain)) & (mask))
5260
Imre Deak319be8a2014-03-04 19:22:57 +02005261enum intel_display_power_domain
5262intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005263{
Imre Deak319be8a2014-03-04 19:22:57 +02005264 struct drm_device *dev = intel_encoder->base.dev;
5265 struct intel_digital_port *intel_dig_port;
5266
5267 switch (intel_encoder->type) {
5268 case INTEL_OUTPUT_UNKNOWN:
5269 /* Only DDI platforms should ever use this output type */
5270 WARN_ON_ONCE(!HAS_DDI(dev));
5271 case INTEL_OUTPUT_DISPLAYPORT:
5272 case INTEL_OUTPUT_HDMI:
5273 case INTEL_OUTPUT_EDP:
5274 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005275 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005276 case INTEL_OUTPUT_DP_MST:
5277 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5278 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005279 case INTEL_OUTPUT_ANALOG:
5280 return POWER_DOMAIN_PORT_CRT;
5281 case INTEL_OUTPUT_DSI:
5282 return POWER_DOMAIN_PORT_DSI;
5283 default:
5284 return POWER_DOMAIN_PORT_OTHER;
5285 }
5286}
5287
5288static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5289{
5290 struct drm_device *dev = crtc->dev;
5291 struct intel_encoder *intel_encoder;
5292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5293 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005294 unsigned long mask;
5295 enum transcoder transcoder;
5296
5297 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5298
5299 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5300 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005301 if (intel_crtc->config->pch_pfit.enabled ||
5302 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005303 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5304
Imre Deak319be8a2014-03-04 19:22:57 +02005305 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5306 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5307
Imre Deak77d22dc2014-03-05 16:20:52 +02005308 return mask;
5309}
5310
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005311static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005312{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005313 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005314 struct drm_i915_private *dev_priv = dev->dev_private;
5315 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5316 struct intel_crtc *crtc;
5317
5318 /*
5319 * First get all needed power domains, then put all unneeded, to avoid
5320 * any unnecessary toggling of the power wells.
5321 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005322 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005323 enum intel_display_power_domain domain;
5324
Matt Roper83d65732015-02-25 13:12:16 -08005325 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005326 continue;
5327
Imre Deak319be8a2014-03-04 19:22:57 +02005328 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005329
5330 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5331 intel_display_power_get(dev_priv, domain);
5332 }
5333
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005334 if (dev_priv->display.modeset_global_resources)
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005335 dev_priv->display.modeset_global_resources(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005336
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005337 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005338 enum intel_display_power_domain domain;
5339
5340 for_each_power_domain(domain, crtc->enabled_power_domains)
5341 intel_display_power_put(dev_priv, domain);
5342
5343 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5344 }
5345
5346 intel_display_set_init_power(dev_priv, false);
5347}
5348
Damien Lespiau70d0c572015-06-04 18:21:29 +01005349static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305350{
5351 struct drm_i915_private *dev_priv = dev->dev_private;
5352 uint32_t divider;
5353 uint32_t ratio;
5354 uint32_t current_freq;
5355 int ret;
5356
5357 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5358 switch (frequency) {
5359 case 144000:
5360 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5361 ratio = BXT_DE_PLL_RATIO(60);
5362 break;
5363 case 288000:
5364 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5365 ratio = BXT_DE_PLL_RATIO(60);
5366 break;
5367 case 384000:
5368 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5369 ratio = BXT_DE_PLL_RATIO(60);
5370 break;
5371 case 576000:
5372 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5373 ratio = BXT_DE_PLL_RATIO(60);
5374 break;
5375 case 624000:
5376 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5377 ratio = BXT_DE_PLL_RATIO(65);
5378 break;
5379 case 19200:
5380 /*
5381 * Bypass frequency with DE PLL disabled. Init ratio, divider
5382 * to suppress GCC warning.
5383 */
5384 ratio = 0;
5385 divider = 0;
5386 break;
5387 default:
5388 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5389
5390 return;
5391 }
5392
5393 mutex_lock(&dev_priv->rps.hw_lock);
5394 /* Inform power controller of upcoming frequency change */
5395 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5396 0x80000000);
5397 mutex_unlock(&dev_priv->rps.hw_lock);
5398
5399 if (ret) {
5400 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5401 ret, frequency);
5402 return;
5403 }
5404
5405 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5406 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5407 current_freq = current_freq * 500 + 1000;
5408
5409 /*
5410 * DE PLL has to be disabled when
5411 * - setting to 19.2MHz (bypass, PLL isn't used)
5412 * - before setting to 624MHz (PLL needs toggling)
5413 * - before setting to any frequency from 624MHz (PLL needs toggling)
5414 */
5415 if (frequency == 19200 || frequency == 624000 ||
5416 current_freq == 624000) {
5417 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5418 /* Timeout 200us */
5419 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5420 1))
5421 DRM_ERROR("timout waiting for DE PLL unlock\n");
5422 }
5423
5424 if (frequency != 19200) {
5425 uint32_t val;
5426
5427 val = I915_READ(BXT_DE_PLL_CTL);
5428 val &= ~BXT_DE_PLL_RATIO_MASK;
5429 val |= ratio;
5430 I915_WRITE(BXT_DE_PLL_CTL, val);
5431
5432 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5433 /* Timeout 200us */
5434 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5435 DRM_ERROR("timeout waiting for DE PLL lock\n");
5436
5437 val = I915_READ(CDCLK_CTL);
5438 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5439 val |= divider;
5440 /*
5441 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5442 * enable otherwise.
5443 */
5444 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5445 if (frequency >= 500000)
5446 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5447
5448 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5449 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5450 val |= (frequency - 1000) / 500;
5451 I915_WRITE(CDCLK_CTL, val);
5452 }
5453
5454 mutex_lock(&dev_priv->rps.hw_lock);
5455 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5456 DIV_ROUND_UP(frequency, 25000));
5457 mutex_unlock(&dev_priv->rps.hw_lock);
5458
5459 if (ret) {
5460 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5461 ret, frequency);
5462 return;
5463 }
5464
5465 dev_priv->cdclk_freq = frequency;
5466}
5467
5468void broxton_init_cdclk(struct drm_device *dev)
5469{
5470 struct drm_i915_private *dev_priv = dev->dev_private;
5471 uint32_t val;
5472
5473 /*
5474 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5475 * or else the reset will hang because there is no PCH to respond.
5476 * Move the handshake programming to initialization sequence.
5477 * Previously was left up to BIOS.
5478 */
5479 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5480 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5481 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5482
5483 /* Enable PG1 for cdclk */
5484 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5485
5486 /* check if cd clock is enabled */
5487 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5488 DRM_DEBUG_KMS("Display already initialized\n");
5489 return;
5490 }
5491
5492 /*
5493 * FIXME:
5494 * - The initial CDCLK needs to be read from VBT.
5495 * Need to make this change after VBT has changes for BXT.
5496 * - check if setting the max (or any) cdclk freq is really necessary
5497 * here, it belongs to modeset time
5498 */
5499 broxton_set_cdclk(dev, 624000);
5500
5501 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005502 POSTING_READ(DBUF_CTL);
5503
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305504 udelay(10);
5505
5506 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5507 DRM_ERROR("DBuf power enable timeout!\n");
5508}
5509
5510void broxton_uninit_cdclk(struct drm_device *dev)
5511{
5512 struct drm_i915_private *dev_priv = dev->dev_private;
5513
5514 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005515 POSTING_READ(DBUF_CTL);
5516
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305517 udelay(10);
5518
5519 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5520 DRM_ERROR("DBuf power disable timeout!\n");
5521
5522 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5523 broxton_set_cdclk(dev, 19200);
5524
5525 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5526}
5527
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005528static const struct skl_cdclk_entry {
5529 unsigned int freq;
5530 unsigned int vco;
5531} skl_cdclk_frequencies[] = {
5532 { .freq = 308570, .vco = 8640 },
5533 { .freq = 337500, .vco = 8100 },
5534 { .freq = 432000, .vco = 8640 },
5535 { .freq = 450000, .vco = 8100 },
5536 { .freq = 540000, .vco = 8100 },
5537 { .freq = 617140, .vco = 8640 },
5538 { .freq = 675000, .vco = 8100 },
5539};
5540
5541static unsigned int skl_cdclk_decimal(unsigned int freq)
5542{
5543 return (freq - 1000) / 500;
5544}
5545
5546static unsigned int skl_cdclk_get_vco(unsigned int freq)
5547{
5548 unsigned int i;
5549
5550 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5551 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5552
5553 if (e->freq == freq)
5554 return e->vco;
5555 }
5556
5557 return 8100;
5558}
5559
5560static void
5561skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5562{
5563 unsigned int min_freq;
5564 u32 val;
5565
5566 /* select the minimum CDCLK before enabling DPLL 0 */
5567 val = I915_READ(CDCLK_CTL);
5568 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5569 val |= CDCLK_FREQ_337_308;
5570
5571 if (required_vco == 8640)
5572 min_freq = 308570;
5573 else
5574 min_freq = 337500;
5575
5576 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5577
5578 I915_WRITE(CDCLK_CTL, val);
5579 POSTING_READ(CDCLK_CTL);
5580
5581 /*
5582 * We always enable DPLL0 with the lowest link rate possible, but still
5583 * taking into account the VCO required to operate the eDP panel at the
5584 * desired frequency. The usual DP link rates operate with a VCO of
5585 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5586 * The modeset code is responsible for the selection of the exact link
5587 * rate later on, with the constraint of choosing a frequency that
5588 * works with required_vco.
5589 */
5590 val = I915_READ(DPLL_CTRL1);
5591
5592 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5593 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5594 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5595 if (required_vco == 8640)
5596 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5597 SKL_DPLL0);
5598 else
5599 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5600 SKL_DPLL0);
5601
5602 I915_WRITE(DPLL_CTRL1, val);
5603 POSTING_READ(DPLL_CTRL1);
5604
5605 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5606
5607 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5608 DRM_ERROR("DPLL0 not locked\n");
5609}
5610
5611static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5612{
5613 int ret;
5614 u32 val;
5615
5616 /* inform PCU we want to change CDCLK */
5617 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5618 mutex_lock(&dev_priv->rps.hw_lock);
5619 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5620 mutex_unlock(&dev_priv->rps.hw_lock);
5621
5622 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5623}
5624
5625static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5626{
5627 unsigned int i;
5628
5629 for (i = 0; i < 15; i++) {
5630 if (skl_cdclk_pcu_ready(dev_priv))
5631 return true;
5632 udelay(10);
5633 }
5634
5635 return false;
5636}
5637
5638static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5639{
5640 u32 freq_select, pcu_ack;
5641
5642 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5643
5644 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5645 DRM_ERROR("failed to inform PCU about cdclk change\n");
5646 return;
5647 }
5648
5649 /* set CDCLK_CTL */
5650 switch(freq) {
5651 case 450000:
5652 case 432000:
5653 freq_select = CDCLK_FREQ_450_432;
5654 pcu_ack = 1;
5655 break;
5656 case 540000:
5657 freq_select = CDCLK_FREQ_540;
5658 pcu_ack = 2;
5659 break;
5660 case 308570:
5661 case 337500:
5662 default:
5663 freq_select = CDCLK_FREQ_337_308;
5664 pcu_ack = 0;
5665 break;
5666 case 617140:
5667 case 675000:
5668 freq_select = CDCLK_FREQ_675_617;
5669 pcu_ack = 3;
5670 break;
5671 }
5672
5673 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5674 POSTING_READ(CDCLK_CTL);
5675
5676 /* inform PCU of the change */
5677 mutex_lock(&dev_priv->rps.hw_lock);
5678 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5679 mutex_unlock(&dev_priv->rps.hw_lock);
5680}
5681
5682void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5683{
5684 /* disable DBUF power */
5685 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5686 POSTING_READ(DBUF_CTL);
5687
5688 udelay(10);
5689
5690 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5691 DRM_ERROR("DBuf power disable timeout\n");
5692
5693 /* disable DPLL0 */
5694 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5695 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5696 DRM_ERROR("Couldn't disable DPLL0\n");
5697
5698 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5699}
5700
5701void skl_init_cdclk(struct drm_i915_private *dev_priv)
5702{
5703 u32 val;
5704 unsigned int required_vco;
5705
5706 /* enable PCH reset handshake */
5707 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5708 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5709
5710 /* enable PG1 and Misc I/O */
5711 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5712
5713 /* DPLL0 already enabed !? */
5714 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5715 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5716 return;
5717 }
5718
5719 /* enable DPLL0 */
5720 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5721 skl_dpll0_enable(dev_priv, required_vco);
5722
5723 /* set CDCLK to the frequency the BIOS chose */
5724 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5725
5726 /* enable DBUF power */
5727 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5728 POSTING_READ(DBUF_CTL);
5729
5730 udelay(10);
5731
5732 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5733 DRM_ERROR("DBuf power enable timeout\n");
5734}
5735
Ville Syrjälädfcab172014-06-13 13:37:47 +03005736/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005737static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005738{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005739 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005740
Jesse Barnes586f49d2013-11-04 16:06:59 -08005741 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005742 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005743 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5744 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005745 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005746
Ville Syrjälädfcab172014-06-13 13:37:47 +03005747 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005748}
5749
Ville Syrjälä44913152015-06-03 15:45:10 +03005750static void intel_update_max_cdclk(struct drm_device *dev)
5751{
5752 struct drm_i915_private *dev_priv = dev->dev_private;
5753
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03005754 if (IS_BROADWELL(dev)) {
5755 /*
5756 * FIXME with extra cooling we can allow
5757 * 540 MHz for ULX and 675 Mhz for ULT.
5758 * How can we know if extra cooling is
5759 * available? PCI ID, VTB, something else?
5760 */
5761 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5762 dev_priv->max_cdclk_freq = 450000;
5763 else if (IS_BDW_ULX(dev))
5764 dev_priv->max_cdclk_freq = 450000;
5765 else if (IS_BDW_ULT(dev))
5766 dev_priv->max_cdclk_freq = 540000;
5767 else
5768 dev_priv->max_cdclk_freq = 675000;
5769 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä44913152015-06-03 15:45:10 +03005770 dev_priv->max_cdclk_freq = 400000;
5771 } else {
5772 /* otherwise assume cdclk is fixed */
5773 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5774 }
5775
5776 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5777 dev_priv->max_cdclk_freq);
5778}
5779
Ville Syrjäläb6283052015-06-03 15:45:07 +03005780static void intel_update_cdclk(struct drm_device *dev)
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005781{
5782 struct drm_i915_private *dev_priv = dev->dev_private;
5783
Vandana Kannan164dfd22014-11-24 13:37:41 +05305784 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03005785 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Vandana Kannan164dfd22014-11-24 13:37:41 +05305786 dev_priv->cdclk_freq);
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005787
5788 /*
5789 * Program the gmbus_freq based on the cdclk frequency.
5790 * BSpec erroneously claims we should aim for 4MHz, but
5791 * in fact 1MHz is the correct frequency.
5792 */
Ville Syrjäläb6283052015-06-03 15:45:07 +03005793 if (IS_VALLEYVIEW(dev)) {
5794 /*
5795 * Program the gmbus_freq based on the cdclk frequency.
5796 * BSpec erroneously claims we should aim for 4MHz, but
5797 * in fact 1MHz is the correct frequency.
5798 */
5799 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5800 }
Ville Syrjälä44913152015-06-03 15:45:10 +03005801
5802 if (dev_priv->max_cdclk_freq == 0)
5803 intel_update_max_cdclk(dev);
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005804}
5805
Jesse Barnes30a970c2013-11-04 13:48:12 -08005806/* Adjust CDclk dividers to allow high res or save power if possible */
5807static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5808{
5809 struct drm_i915_private *dev_priv = dev->dev_private;
5810 u32 val, cmd;
5811
Vandana Kannan164dfd22014-11-24 13:37:41 +05305812 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5813 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005814
Ville Syrjälädfcab172014-06-13 13:37:47 +03005815 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005816 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005817 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005818 cmd = 1;
5819 else
5820 cmd = 0;
5821
5822 mutex_lock(&dev_priv->rps.hw_lock);
5823 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5824 val &= ~DSPFREQGUAR_MASK;
5825 val |= (cmd << DSPFREQGUAR_SHIFT);
5826 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5827 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5828 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5829 50)) {
5830 DRM_ERROR("timed out waiting for CDclk change\n");
5831 }
5832 mutex_unlock(&dev_priv->rps.hw_lock);
5833
Ville Syrjälä54433e92015-05-26 20:42:31 +03005834 mutex_lock(&dev_priv->sb_lock);
5835
Ville Syrjälädfcab172014-06-13 13:37:47 +03005836 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005837 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005838
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005839 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005840
Jesse Barnes30a970c2013-11-04 13:48:12 -08005841 /* adjust cdclk divider */
5842 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005843 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005844 val |= divider;
5845 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005846
5847 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5848 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5849 50))
5850 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005851 }
5852
Jesse Barnes30a970c2013-11-04 13:48:12 -08005853 /* adjust self-refresh exit latency value */
5854 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5855 val &= ~0x7f;
5856
5857 /*
5858 * For high bandwidth configs, we set a higher latency in the bunit
5859 * so that the core display fetch happens in time to avoid underruns.
5860 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005861 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005862 val |= 4500 / 250; /* 4.5 usec */
5863 else
5864 val |= 3000 / 250; /* 3.0 usec */
5865 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005866
Ville Syrjäläa5805162015-05-26 20:42:30 +03005867 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005868
Ville Syrjäläb6283052015-06-03 15:45:07 +03005869 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005870}
5871
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005872static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5873{
5874 struct drm_i915_private *dev_priv = dev->dev_private;
5875 u32 val, cmd;
5876
Vandana Kannan164dfd22014-11-24 13:37:41 +05305877 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5878 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005879
5880 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005881 case 333333:
5882 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005883 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005884 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005885 break;
5886 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005887 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005888 return;
5889 }
5890
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005891 /*
5892 * Specs are full of misinformation, but testing on actual
5893 * hardware has shown that we just need to write the desired
5894 * CCK divider into the Punit register.
5895 */
5896 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5897
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005898 mutex_lock(&dev_priv->rps.hw_lock);
5899 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5900 val &= ~DSPFREQGUAR_MASK_CHV;
5901 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5902 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5903 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5904 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5905 50)) {
5906 DRM_ERROR("timed out waiting for CDclk change\n");
5907 }
5908 mutex_unlock(&dev_priv->rps.hw_lock);
5909
Ville Syrjäläb6283052015-06-03 15:45:07 +03005910 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005911}
5912
Jesse Barnes30a970c2013-11-04 13:48:12 -08005913static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5914 int max_pixclk)
5915{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005916 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005917 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005918
Jesse Barnes30a970c2013-11-04 13:48:12 -08005919 /*
5920 * Really only a few cases to deal with, as only 4 CDclks are supported:
5921 * 200MHz
5922 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005923 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005924 * 400MHz (VLV only)
5925 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5926 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005927 *
5928 * We seem to get an unstable or solid color picture at 200MHz.
5929 * Not sure what's wrong. For now use 200MHz only when all pipes
5930 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005931 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005932 if (!IS_CHERRYVIEW(dev_priv) &&
5933 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005934 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005935 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005936 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005937 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005938 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005939 else
5940 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005941}
5942
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305943static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5944 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005945{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305946 /*
5947 * FIXME:
5948 * - remove the guardband, it's not needed on BXT
5949 * - set 19.2MHz bypass frequency if there are no active pipes
5950 */
5951 if (max_pixclk > 576000*9/10)
5952 return 624000;
5953 else if (max_pixclk > 384000*9/10)
5954 return 576000;
5955 else if (max_pixclk > 288000*9/10)
5956 return 384000;
5957 else if (max_pixclk > 144000*9/10)
5958 return 288000;
5959 else
5960 return 144000;
5961}
5962
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005963/* Compute the max pixel clock for new configuration. Uses atomic state if
5964 * that's non-NULL, look at current state otherwise. */
5965static int intel_mode_max_pixclk(struct drm_device *dev,
5966 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005967{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005968 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005969 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005970 int max_pixclk = 0;
5971
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005972 for_each_intel_crtc(dev, intel_crtc) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005973 if (state)
5974 crtc_state =
5975 intel_atomic_get_crtc_state(state, intel_crtc);
5976 else
5977 crtc_state = intel_crtc->config;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005978 if (IS_ERR(crtc_state))
5979 return PTR_ERR(crtc_state);
5980
5981 if (!crtc_state->base.enable)
5982 continue;
5983
5984 max_pixclk = max(max_pixclk,
5985 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005986 }
5987
5988 return max_pixclk;
5989}
5990
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005991static int valleyview_modeset_global_pipes(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005992{
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005993 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005994 struct drm_crtc *crtc;
5995 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005996 int max_pixclk = intel_mode_max_pixclk(state->dev, state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005997 int cdclk, i;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005998
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005999 if (max_pixclk < 0)
6000 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006001
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306002 if (IS_VALLEYVIEW(dev_priv))
6003 cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
6004 else
6005 cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
6006
6007 if (cdclk == dev_priv->cdclk_freq)
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006008 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006009
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03006010 /* add all active pipes to the state */
6011 for_each_crtc(state->dev, crtc) {
6012 if (!crtc->state->enable)
6013 continue;
6014
6015 crtc_state = drm_atomic_get_crtc_state(state, crtc);
6016 if (IS_ERR(crtc_state))
6017 return PTR_ERR(crtc_state);
6018 }
6019
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02006020 /* disable/enable all currently active pipes while we change cdclk */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03006021 for_each_crtc_in_state(state, crtc, crtc_state, i)
6022 if (crtc_state->enable)
6023 crtc_state->mode_changed = true;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006024
6025 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006026}
6027
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006028static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6029{
6030 unsigned int credits, default_credits;
6031
6032 if (IS_CHERRYVIEW(dev_priv))
6033 default_credits = PFI_CREDIT(12);
6034 else
6035 default_credits = PFI_CREDIT(8);
6036
Vandana Kannan164dfd22014-11-24 13:37:41 +05306037 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006038 /* CHV suggested value is 31 or 63 */
6039 if (IS_CHERRYVIEW(dev_priv))
6040 credits = PFI_CREDIT_31;
6041 else
6042 credits = PFI_CREDIT(15);
6043 } else {
6044 credits = default_credits;
6045 }
6046
6047 /*
6048 * WA - write default credits before re-programming
6049 * FIXME: should we also set the resend bit here?
6050 */
6051 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6052 default_credits);
6053
6054 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6055 credits | PFI_CREDIT_RESEND);
6056
6057 /*
6058 * FIXME is this guaranteed to clear
6059 * immediately or should we poll for it?
6060 */
6061 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6062}
6063
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006064static void valleyview_modeset_global_resources(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006065{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006066 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006067 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006068 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006069 int req_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006070
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006071 /* The path in intel_mode_max_pixclk() with a NULL atomic state should
6072 * never fail. */
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006073 if (WARN_ON(max_pixclk < 0))
6074 return;
6075
6076 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006077
Vandana Kannan164dfd22014-11-24 13:37:41 +05306078 if (req_cdclk != dev_priv->cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02006079 /*
6080 * FIXME: We can end up here with all power domains off, yet
6081 * with a CDCLK frequency other than the minimum. To account
6082 * for this take the PIPE-A power domain, which covers the HW
6083 * blocks needed for the following programming. This can be
6084 * removed once it's guaranteed that we get here either with
6085 * the minimum CDCLK set, or the required power domains
6086 * enabled.
6087 */
6088 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
6089
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006090 if (IS_CHERRYVIEW(dev))
6091 cherryview_set_cdclk(dev, req_cdclk);
6092 else
6093 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02006094
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006095 vlv_program_pfi_credits(dev_priv);
6096
Imre Deak738c05c2014-11-19 16:25:37 +02006097 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006098 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08006099}
6100
Jesse Barnes89b667f2013-04-18 14:51:36 -07006101static void valleyview_crtc_enable(struct drm_crtc *crtc)
6102{
6103 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006104 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6106 struct intel_encoder *encoder;
6107 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006108 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006109
Matt Roper83d65732015-02-25 13:12:16 -08006110 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006111
6112 if (intel_crtc->active)
6113 return;
6114
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006115 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306116
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006117 if (!is_dsi) {
6118 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006119 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006120 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006121 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006122 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006123
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006124 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306125 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006126
6127 intel_set_pipe_timings(intel_crtc);
6128
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006129 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6130 struct drm_i915_private *dev_priv = dev->dev_private;
6131
6132 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6133 I915_WRITE(CHV_CANVAS(pipe), 0);
6134 }
6135
Daniel Vetter5b18e572014-04-24 23:55:06 +02006136 i9xx_set_pipeconf(intel_crtc);
6137
Jesse Barnes89b667f2013-04-18 14:51:36 -07006138 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006139
Daniel Vettera72e4c92014-09-30 10:56:47 +02006140 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006141
Jesse Barnes89b667f2013-04-18 14:51:36 -07006142 for_each_encoder_on_crtc(dev, crtc, encoder)
6143 if (encoder->pre_pll_enable)
6144 encoder->pre_pll_enable(encoder);
6145
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006146 if (!is_dsi) {
6147 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006148 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006149 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006150 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006151 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006152
6153 for_each_encoder_on_crtc(dev, crtc, encoder)
6154 if (encoder->pre_enable)
6155 encoder->pre_enable(encoder);
6156
Jesse Barnes2dd24552013-04-25 12:55:01 -07006157 i9xx_pfit_enable(intel_crtc);
6158
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006159 intel_crtc_load_lut(crtc);
6160
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006161 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006162 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006163
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006164 assert_vblank_disabled(crtc);
6165 drm_crtc_vblank_on(crtc);
6166
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006167 for_each_encoder_on_crtc(dev, crtc, encoder)
6168 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006169}
6170
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006171static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6172{
6173 struct drm_device *dev = crtc->base.dev;
6174 struct drm_i915_private *dev_priv = dev->dev_private;
6175
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006176 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6177 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006178}
6179
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006180static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006181{
6182 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006183 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006185 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006186 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006187
Matt Roper83d65732015-02-25 13:12:16 -08006188 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02006189
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006190 if (intel_crtc->active)
6191 return;
6192
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006193 i9xx_set_pll_dividers(intel_crtc);
6194
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006195 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306196 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006197
6198 intel_set_pipe_timings(intel_crtc);
6199
Daniel Vetter5b18e572014-04-24 23:55:06 +02006200 i9xx_set_pipeconf(intel_crtc);
6201
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006202 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006203
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006204 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006205 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006206
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006207 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006208 if (encoder->pre_enable)
6209 encoder->pre_enable(encoder);
6210
Daniel Vetterf6736a12013-06-05 13:34:30 +02006211 i9xx_enable_pll(intel_crtc);
6212
Jesse Barnes2dd24552013-04-25 12:55:01 -07006213 i9xx_pfit_enable(intel_crtc);
6214
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006215 intel_crtc_load_lut(crtc);
6216
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006217 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006218 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006219
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006220 assert_vblank_disabled(crtc);
6221 drm_crtc_vblank_on(crtc);
6222
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006223 for_each_encoder_on_crtc(dev, crtc, encoder)
6224 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006225}
6226
Daniel Vetter87476d62013-04-11 16:29:06 +02006227static void i9xx_pfit_disable(struct intel_crtc *crtc)
6228{
6229 struct drm_device *dev = crtc->base.dev;
6230 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006231
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006232 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006233 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006234
6235 assert_pipe_disabled(dev_priv, crtc->pipe);
6236
Daniel Vetter328d8e82013-05-08 10:36:31 +02006237 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6238 I915_READ(PFIT_CONTROL));
6239 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006240}
6241
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006242static void i9xx_crtc_disable(struct drm_crtc *crtc)
6243{
6244 struct drm_device *dev = crtc->dev;
6245 struct drm_i915_private *dev_priv = dev->dev_private;
6246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006247 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006248 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006249
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006250 if (!intel_crtc->active)
6251 return;
6252
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006253 /*
6254 * On gen2 planes are double buffered but the pipe isn't, so we must
6255 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006256 * We also need to wait on all gmch platforms because of the
6257 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006258 */
Imre Deak564ed192014-06-13 14:54:21 +03006259 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006260
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006261 for_each_encoder_on_crtc(dev, crtc, encoder)
6262 encoder->disable(encoder);
6263
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006264 drm_crtc_vblank_off(crtc);
6265 assert_vblank_disabled(crtc);
6266
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006267 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006268
Daniel Vetter87476d62013-04-11 16:29:06 +02006269 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006270
Jesse Barnes89b667f2013-04-18 14:51:36 -07006271 for_each_encoder_on_crtc(dev, crtc, encoder)
6272 if (encoder->post_disable)
6273 encoder->post_disable(encoder);
6274
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006275 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006276 if (IS_CHERRYVIEW(dev))
6277 chv_disable_pll(dev_priv, pipe);
6278 else if (IS_VALLEYVIEW(dev))
6279 vlv_disable_pll(dev_priv, pipe);
6280 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006281 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006282 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006283
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006284 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006285 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006286
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006287 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006288 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006289
Daniel Vetterefa96242014-04-24 23:55:02 +02006290 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02006291 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02006292 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006293}
6294
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006295static void i9xx_crtc_off(struct drm_crtc *crtc)
6296{
6297}
6298
Borun Fub04c5bd2014-07-12 10:02:27 +05306299/* Master function to enable/disable CRTC and corresponding power wells */
6300void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01006301{
Chris Wilsoncdd59982010-09-08 16:30:16 +01006302 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006303 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006304 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006305 enum intel_display_power_domain domain;
6306 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006307
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006308 if (enable) {
6309 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03006310 domains = get_crtc_power_domains(crtc);
6311 for_each_power_domain(domain, domains)
6312 intel_display_power_get(dev_priv, domain);
6313 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006314
6315 dev_priv->display.crtc_enable(crtc);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006316 intel_crtc_enable_planes(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006317 }
6318 } else {
6319 if (intel_crtc->active) {
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006320 intel_crtc_disable_planes(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006321 dev_priv->display.crtc_disable(crtc);
6322
Daniel Vettere1e9fb82014-06-25 22:02:04 +03006323 domains = intel_crtc->enabled_power_domains;
6324 for_each_power_domain(domain, domains)
6325 intel_display_power_put(dev_priv, domain);
6326 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006327 }
6328 }
Borun Fub04c5bd2014-07-12 10:02:27 +05306329}
6330
6331/**
6332 * Sets the power management mode of the pipe and plane.
6333 */
6334void intel_crtc_update_dpms(struct drm_crtc *crtc)
6335{
6336 struct drm_device *dev = crtc->dev;
6337 struct intel_encoder *intel_encoder;
6338 bool enable = false;
6339
6340 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6341 enable |= intel_encoder->connectors_active;
6342
6343 intel_crtc_control(crtc, enable);
Ander Conselvan de Oliveira0f63cca2015-04-21 17:13:17 +03006344
6345 crtc->state->active = enable;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006346}
6347
Daniel Vetter976f8a22012-07-08 22:34:21 +02006348static void intel_crtc_disable(struct drm_crtc *crtc)
6349{
6350 struct drm_device *dev = crtc->dev;
6351 struct drm_connector *connector;
6352 struct drm_i915_private *dev_priv = dev->dev_private;
6353
6354 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08006355 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006356
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006357 intel_crtc_disable_planes(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006358 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006359 dev_priv->display.off(crtc);
6360
Matt Roper70a101f2015-04-08 18:56:53 -07006361 drm_plane_helper_disable(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006362
6363 /* Update computed state. */
6364 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
6365 if (!connector->encoder || !connector->encoder->crtc)
6366 continue;
6367
6368 if (connector->encoder->crtc != crtc)
6369 continue;
6370
6371 connector->dpms = DRM_MODE_DPMS_OFF;
6372 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01006373 }
6374}
6375
Chris Wilsonea5b2132010-08-04 13:50:23 +01006376void intel_encoder_destroy(struct drm_encoder *encoder)
6377{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006378 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006379
Chris Wilsonea5b2132010-08-04 13:50:23 +01006380 drm_encoder_cleanup(encoder);
6381 kfree(intel_encoder);
6382}
6383
Damien Lespiau92373292013-08-08 22:28:57 +01006384/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006385 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6386 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006387static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006388{
6389 if (mode == DRM_MODE_DPMS_ON) {
6390 encoder->connectors_active = true;
6391
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006392 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006393 } else {
6394 encoder->connectors_active = false;
6395
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006396 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006397 }
6398}
6399
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006400/* Cross check the actual hw state with our own modeset state tracking (and it's
6401 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006402static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006403{
6404 if (connector->get_hw_state(connector)) {
6405 struct intel_encoder *encoder = connector->encoder;
6406 struct drm_crtc *crtc;
6407 bool encoder_enabled;
6408 enum pipe pipe;
6409
6410 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6411 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006412 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006413
Dave Airlie0e32b392014-05-02 14:02:48 +10006414 /* there is no real hw state for MST connectors */
6415 if (connector->mst_port)
6416 return;
6417
Rob Clarke2c719b2014-12-15 13:56:32 -05006418 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006419 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006420 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006421 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006422
Dave Airlie36cd7442014-05-02 13:44:18 +10006423 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006424 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006425 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006426
Dave Airlie36cd7442014-05-02 13:44:18 +10006427 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006428 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6429 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006430 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006431
Dave Airlie36cd7442014-05-02 13:44:18 +10006432 crtc = encoder->base.crtc;
6433
Matt Roper83d65732015-02-25 13:12:16 -08006434 I915_STATE_WARN(!crtc->state->enable,
6435 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006436 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6437 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006438 "encoder active on the wrong pipe\n");
6439 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006440 }
6441}
6442
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006443int intel_connector_init(struct intel_connector *connector)
6444{
6445 struct drm_connector_state *connector_state;
6446
6447 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6448 if (!connector_state)
6449 return -ENOMEM;
6450
6451 connector->base.state = connector_state;
6452 return 0;
6453}
6454
6455struct intel_connector *intel_connector_alloc(void)
6456{
6457 struct intel_connector *connector;
6458
6459 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6460 if (!connector)
6461 return NULL;
6462
6463 if (intel_connector_init(connector) < 0) {
6464 kfree(connector);
6465 return NULL;
6466 }
6467
6468 return connector;
6469}
6470
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006471/* Even simpler default implementation, if there's really no special case to
6472 * consider. */
6473void intel_connector_dpms(struct drm_connector *connector, int mode)
6474{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006475 /* All the simple cases only support two dpms states. */
6476 if (mode != DRM_MODE_DPMS_ON)
6477 mode = DRM_MODE_DPMS_OFF;
6478
6479 if (mode == connector->dpms)
6480 return;
6481
6482 connector->dpms = mode;
6483
6484 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01006485 if (connector->encoder)
6486 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006487
Daniel Vetterb9805142012-08-31 17:37:33 +02006488 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006489}
6490
Daniel Vetterf0947c32012-07-02 13:10:34 +02006491/* Simple connector->get_hw_state implementation for encoders that support only
6492 * one connector and no cloning and hence the encoder state determines the state
6493 * of the connector. */
6494bool intel_connector_get_hw_state(struct intel_connector *connector)
6495{
Daniel Vetter24929352012-07-02 20:28:59 +02006496 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006497 struct intel_encoder *encoder = connector->encoder;
6498
6499 return encoder->get_hw_state(encoder, &pipe);
6500}
6501
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006502static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006503{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006504 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6505 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006506
6507 return 0;
6508}
6509
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006510static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006511 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006512{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006513 struct drm_atomic_state *state = pipe_config->base.state;
6514 struct intel_crtc *other_crtc;
6515 struct intel_crtc_state *other_crtc_state;
6516
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006517 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6518 pipe_name(pipe), pipe_config->fdi_lanes);
6519 if (pipe_config->fdi_lanes > 4) {
6520 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6521 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006522 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006523 }
6524
Paulo Zanonibafb6552013-11-02 21:07:44 -07006525 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006526 if (pipe_config->fdi_lanes > 2) {
6527 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6528 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006529 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006530 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006531 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006532 }
6533 }
6534
6535 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006536 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006537
6538 /* Ivybridge 3 pipe is really complicated */
6539 switch (pipe) {
6540 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006541 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006542 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006543 if (pipe_config->fdi_lanes <= 2)
6544 return 0;
6545
6546 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6547 other_crtc_state =
6548 intel_atomic_get_crtc_state(state, other_crtc);
6549 if (IS_ERR(other_crtc_state))
6550 return PTR_ERR(other_crtc_state);
6551
6552 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006553 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6554 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006555 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006556 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006557 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006558 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006559 if (pipe_config->fdi_lanes > 2) {
6560 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6561 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006562 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006563 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006564
6565 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6566 other_crtc_state =
6567 intel_atomic_get_crtc_state(state, other_crtc);
6568 if (IS_ERR(other_crtc_state))
6569 return PTR_ERR(other_crtc_state);
6570
6571 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006572 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006573 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006574 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006575 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006576 default:
6577 BUG();
6578 }
6579}
6580
Daniel Vettere29c22c2013-02-21 00:00:16 +01006581#define RETRY 1
6582static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006583 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006584{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006585 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006586 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006587 int lane, link_bw, fdi_dotclock, ret;
6588 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006589
Daniel Vettere29c22c2013-02-21 00:00:16 +01006590retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006591 /* FDI is a binary signal running at ~2.7GHz, encoding
6592 * each output octet as 10 bits. The actual frequency
6593 * is stored as a divider into a 100MHz clock, and the
6594 * mode pixel clock is stored in units of 1KHz.
6595 * Hence the bw of each lane in terms of the mode signal
6596 * is:
6597 */
6598 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6599
Damien Lespiau241bfc32013-09-25 16:45:37 +01006600 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006601
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006602 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006603 pipe_config->pipe_bpp);
6604
6605 pipe_config->fdi_lanes = lane;
6606
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006607 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006608 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006609
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006610 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6611 intel_crtc->pipe, pipe_config);
6612 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006613 pipe_config->pipe_bpp -= 2*3;
6614 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6615 pipe_config->pipe_bpp);
6616 needs_recompute = true;
6617 pipe_config->bw_constrained = true;
6618
6619 goto retry;
6620 }
6621
6622 if (needs_recompute)
6623 return RETRY;
6624
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006625 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006626}
6627
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006628static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6629 struct intel_crtc_state *pipe_config)
6630{
6631 if (pipe_config->pipe_bpp > 24)
6632 return false;
6633
6634 /* HSW can handle pixel rate up to cdclk? */
6635 if (IS_HASWELL(dev_priv->dev))
6636 return true;
6637
6638 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006639 * We compare against max which means we must take
6640 * the increased cdclk requirement into account when
6641 * calculating the new cdclk.
6642 *
6643 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006644 */
6645 return ilk_pipe_pixel_rate(pipe_config) <=
6646 dev_priv->max_cdclk_freq * 95 / 100;
6647}
6648
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006649static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006650 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006651{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006652 struct drm_device *dev = crtc->base.dev;
6653 struct drm_i915_private *dev_priv = dev->dev_private;
6654
Jani Nikulad330a952014-01-21 11:24:25 +02006655 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006656 hsw_crtc_supports_ips(crtc) &&
6657 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006658}
6659
Daniel Vettera43f6e02013-06-07 23:10:32 +02006660static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006661 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006662{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006663 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006664 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006665 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006666 int ret;
Chris Wilson89749352010-09-12 18:25:19 +01006667
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006668 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006669 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006670 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006671
6672 /*
6673 * Enable pixel doubling when the dot clock
6674 * is > 90% of the (display) core speed.
6675 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006676 * GDG double wide on either pipe,
6677 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006678 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006679 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006680 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006681 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006682 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006683 }
6684
Damien Lespiau241bfc32013-09-25 16:45:37 +01006685 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006686 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006687 }
Chris Wilson89749352010-09-12 18:25:19 +01006688
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006689 /*
6690 * Pipe horizontal size must be even in:
6691 * - DVO ganged mode
6692 * - LVDS dual channel mode
6693 * - Double wide pipe
6694 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006695 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006696 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6697 pipe_config->pipe_src_w &= ~1;
6698
Damien Lespiau8693a822013-05-03 18:48:11 +01006699 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6700 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006701 */
6702 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6703 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006704 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006705
Damien Lespiauf5adf942013-06-24 18:29:34 +01006706 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006707 hsw_compute_ips_config(crtc, pipe_config);
6708
Daniel Vetter877d48d2013-04-19 11:24:43 +02006709 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006710 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006711
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006712 /* FIXME: remove below call once atomic mode set is place and all crtc
6713 * related checks called from atomic_crtc_check function */
6714 ret = 0;
6715 DRM_DEBUG_KMS("intel_crtc = %p drm_state (pipe_config->base.state) = %p\n",
6716 crtc, pipe_config->base.state);
6717 ret = intel_atomic_setup_scalers(dev, crtc, pipe_config);
6718
6719 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006720}
6721
Ville Syrjälä1652d192015-03-31 14:12:01 +03006722static int skylake_get_display_clock_speed(struct drm_device *dev)
6723{
6724 struct drm_i915_private *dev_priv = to_i915(dev);
6725 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6726 uint32_t cdctl = I915_READ(CDCLK_CTL);
6727 uint32_t linkrate;
6728
6729 if (!(lcpll1 & LCPLL_PLL_ENABLE)) {
6730 WARN(1, "LCPLL1 not enabled\n");
6731 return 24000; /* 24MHz is the cd freq with NSSC ref */
6732 }
6733
6734 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6735 return 540000;
6736
6737 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006738 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006739
Damien Lespiau71cd8422015-04-30 16:39:17 +01006740 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6741 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006742 /* vco 8640 */
6743 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6744 case CDCLK_FREQ_450_432:
6745 return 432000;
6746 case CDCLK_FREQ_337_308:
6747 return 308570;
6748 case CDCLK_FREQ_675_617:
6749 return 617140;
6750 default:
6751 WARN(1, "Unknown cd freq selection\n");
6752 }
6753 } else {
6754 /* vco 8100 */
6755 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6756 case CDCLK_FREQ_450_432:
6757 return 450000;
6758 case CDCLK_FREQ_337_308:
6759 return 337500;
6760 case CDCLK_FREQ_675_617:
6761 return 675000;
6762 default:
6763 WARN(1, "Unknown cd freq selection\n");
6764 }
6765 }
6766
6767 /* error case, do as if DPLL0 isn't enabled */
6768 return 24000;
6769}
6770
6771static int broadwell_get_display_clock_speed(struct drm_device *dev)
6772{
6773 struct drm_i915_private *dev_priv = dev->dev_private;
6774 uint32_t lcpll = I915_READ(LCPLL_CTL);
6775 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6776
6777 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6778 return 800000;
6779 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6780 return 450000;
6781 else if (freq == LCPLL_CLK_FREQ_450)
6782 return 450000;
6783 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6784 return 540000;
6785 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6786 return 337500;
6787 else
6788 return 675000;
6789}
6790
6791static int haswell_get_display_clock_speed(struct drm_device *dev)
6792{
6793 struct drm_i915_private *dev_priv = dev->dev_private;
6794 uint32_t lcpll = I915_READ(LCPLL_CTL);
6795 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6796
6797 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6798 return 800000;
6799 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6800 return 450000;
6801 else if (freq == LCPLL_CLK_FREQ_450)
6802 return 450000;
6803 else if (IS_HSW_ULT(dev))
6804 return 337500;
6805 else
6806 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006807}
6808
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006809static int valleyview_get_display_clock_speed(struct drm_device *dev)
6810{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006811 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006812 u32 val;
6813 int divider;
6814
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006815 if (dev_priv->hpll_freq == 0)
6816 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6817
Ville Syrjäläa5805162015-05-26 20:42:30 +03006818 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006819 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006820 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006821
6822 divider = val & DISPLAY_FREQUENCY_VALUES;
6823
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006824 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6825 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6826 "cdclk change in progress\n");
6827
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006828 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006829}
6830
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006831static int ilk_get_display_clock_speed(struct drm_device *dev)
6832{
6833 return 450000;
6834}
6835
Jesse Barnese70236a2009-09-21 10:42:27 -07006836static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006837{
Jesse Barnese70236a2009-09-21 10:42:27 -07006838 return 400000;
6839}
Jesse Barnes79e53942008-11-07 14:24:08 -08006840
Jesse Barnese70236a2009-09-21 10:42:27 -07006841static int i915_get_display_clock_speed(struct drm_device *dev)
6842{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006843 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006844}
Jesse Barnes79e53942008-11-07 14:24:08 -08006845
Jesse Barnese70236a2009-09-21 10:42:27 -07006846static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6847{
6848 return 200000;
6849}
Jesse Barnes79e53942008-11-07 14:24:08 -08006850
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006851static int pnv_get_display_clock_speed(struct drm_device *dev)
6852{
6853 u16 gcfgc = 0;
6854
6855 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6856
6857 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6858 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006859 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006860 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006861 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006862 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006863 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006864 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6865 return 200000;
6866 default:
6867 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6868 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006869 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006870 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006871 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006872 }
6873}
6874
Jesse Barnese70236a2009-09-21 10:42:27 -07006875static int i915gm_get_display_clock_speed(struct drm_device *dev)
6876{
6877 u16 gcfgc = 0;
6878
6879 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6880
6881 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006882 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006883 else {
6884 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6885 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006886 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006887 default:
6888 case GC_DISPLAY_CLOCK_190_200_MHZ:
6889 return 190000;
6890 }
6891 }
6892}
Jesse Barnes79e53942008-11-07 14:24:08 -08006893
Jesse Barnese70236a2009-09-21 10:42:27 -07006894static int i865_get_display_clock_speed(struct drm_device *dev)
6895{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006896 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006897}
6898
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006899static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006900{
6901 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006902
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006903 /*
6904 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6905 * encoding is different :(
6906 * FIXME is this the right way to detect 852GM/852GMV?
6907 */
6908 if (dev->pdev->revision == 0x1)
6909 return 133333;
6910
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006911 pci_bus_read_config_word(dev->pdev->bus,
6912 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6913
Jesse Barnese70236a2009-09-21 10:42:27 -07006914 /* Assume that the hardware is in the high speed state. This
6915 * should be the default.
6916 */
6917 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6918 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006919 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006920 case GC_CLOCK_100_200:
6921 return 200000;
6922 case GC_CLOCK_166_250:
6923 return 250000;
6924 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006925 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006926 case GC_CLOCK_133_266:
6927 case GC_CLOCK_133_266_2:
6928 case GC_CLOCK_166_266:
6929 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006930 }
6931
6932 /* Shouldn't happen */
6933 return 0;
6934}
6935
6936static int i830_get_display_clock_speed(struct drm_device *dev)
6937{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006938 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006939}
6940
Ville Syrjälä34edce22015-05-22 11:22:33 +03006941static unsigned int intel_hpll_vco(struct drm_device *dev)
6942{
6943 struct drm_i915_private *dev_priv = dev->dev_private;
6944 static const unsigned int blb_vco[8] = {
6945 [0] = 3200000,
6946 [1] = 4000000,
6947 [2] = 5333333,
6948 [3] = 4800000,
6949 [4] = 6400000,
6950 };
6951 static const unsigned int pnv_vco[8] = {
6952 [0] = 3200000,
6953 [1] = 4000000,
6954 [2] = 5333333,
6955 [3] = 4800000,
6956 [4] = 2666667,
6957 };
6958 static const unsigned int cl_vco[8] = {
6959 [0] = 3200000,
6960 [1] = 4000000,
6961 [2] = 5333333,
6962 [3] = 6400000,
6963 [4] = 3333333,
6964 [5] = 3566667,
6965 [6] = 4266667,
6966 };
6967 static const unsigned int elk_vco[8] = {
6968 [0] = 3200000,
6969 [1] = 4000000,
6970 [2] = 5333333,
6971 [3] = 4800000,
6972 };
6973 static const unsigned int ctg_vco[8] = {
6974 [0] = 3200000,
6975 [1] = 4000000,
6976 [2] = 5333333,
6977 [3] = 6400000,
6978 [4] = 2666667,
6979 [5] = 4266667,
6980 };
6981 const unsigned int *vco_table;
6982 unsigned int vco;
6983 uint8_t tmp = 0;
6984
6985 /* FIXME other chipsets? */
6986 if (IS_GM45(dev))
6987 vco_table = ctg_vco;
6988 else if (IS_G4X(dev))
6989 vco_table = elk_vco;
6990 else if (IS_CRESTLINE(dev))
6991 vco_table = cl_vco;
6992 else if (IS_PINEVIEW(dev))
6993 vco_table = pnv_vco;
6994 else if (IS_G33(dev))
6995 vco_table = blb_vco;
6996 else
6997 return 0;
6998
6999 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7000
7001 vco = vco_table[tmp & 0x7];
7002 if (vco == 0)
7003 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7004 else
7005 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7006
7007 return vco;
7008}
7009
7010static int gm45_get_display_clock_speed(struct drm_device *dev)
7011{
7012 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7013 uint16_t tmp = 0;
7014
7015 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7016
7017 cdclk_sel = (tmp >> 12) & 0x1;
7018
7019 switch (vco) {
7020 case 2666667:
7021 case 4000000:
7022 case 5333333:
7023 return cdclk_sel ? 333333 : 222222;
7024 case 3200000:
7025 return cdclk_sel ? 320000 : 228571;
7026 default:
7027 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7028 return 222222;
7029 }
7030}
7031
7032static int i965gm_get_display_clock_speed(struct drm_device *dev)
7033{
7034 static const uint8_t div_3200[] = { 16, 10, 8 };
7035 static const uint8_t div_4000[] = { 20, 12, 10 };
7036 static const uint8_t div_5333[] = { 24, 16, 14 };
7037 const uint8_t *div_table;
7038 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7039 uint16_t tmp = 0;
7040
7041 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7042
7043 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7044
7045 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7046 goto fail;
7047
7048 switch (vco) {
7049 case 3200000:
7050 div_table = div_3200;
7051 break;
7052 case 4000000:
7053 div_table = div_4000;
7054 break;
7055 case 5333333:
7056 div_table = div_5333;
7057 break;
7058 default:
7059 goto fail;
7060 }
7061
7062 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7063
7064 fail:
7065 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7066 return 200000;
7067}
7068
7069static int g33_get_display_clock_speed(struct drm_device *dev)
7070{
7071 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7072 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7073 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7074 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7075 const uint8_t *div_table;
7076 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7077 uint16_t tmp = 0;
7078
7079 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7080
7081 cdclk_sel = (tmp >> 4) & 0x7;
7082
7083 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7084 goto fail;
7085
7086 switch (vco) {
7087 case 3200000:
7088 div_table = div_3200;
7089 break;
7090 case 4000000:
7091 div_table = div_4000;
7092 break;
7093 case 4800000:
7094 div_table = div_4800;
7095 break;
7096 case 5333333:
7097 div_table = div_5333;
7098 break;
7099 default:
7100 goto fail;
7101 }
7102
7103 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7104
7105 fail:
7106 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7107 return 190476;
7108}
7109
Zhenyu Wang2c072452009-06-05 15:38:42 +08007110static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007111intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007112{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007113 while (*num > DATA_LINK_M_N_MASK ||
7114 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007115 *num >>= 1;
7116 *den >>= 1;
7117 }
7118}
7119
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007120static void compute_m_n(unsigned int m, unsigned int n,
7121 uint32_t *ret_m, uint32_t *ret_n)
7122{
7123 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7124 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7125 intel_reduce_m_n_ratio(ret_m, ret_n);
7126}
7127
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007128void
7129intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7130 int pixel_clock, int link_clock,
7131 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007132{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007133 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007134
7135 compute_m_n(bits_per_pixel * pixel_clock,
7136 link_clock * nlanes * 8,
7137 &m_n->gmch_m, &m_n->gmch_n);
7138
7139 compute_m_n(pixel_clock, link_clock,
7140 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007141}
7142
Chris Wilsona7615032011-01-12 17:04:08 +00007143static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7144{
Jani Nikulad330a952014-01-21 11:24:25 +02007145 if (i915.panel_use_ssc >= 0)
7146 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007147 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007148 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007149}
7150
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007151static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7152 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007153{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007154 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007155 struct drm_i915_private *dev_priv = dev->dev_private;
7156 int refclk;
7157
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007158 WARN_ON(!crtc_state->base.state);
7159
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007160 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007161 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007162 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007163 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007164 refclk = dev_priv->vbt.lvds_ssc_freq;
7165 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007166 } else if (!IS_GEN2(dev)) {
7167 refclk = 96000;
7168 } else {
7169 refclk = 48000;
7170 }
7171
7172 return refclk;
7173}
7174
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007175static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007176{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007177 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007178}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007179
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007180static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7181{
7182 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007183}
7184
Daniel Vetterf47709a2013-03-28 10:42:02 +01007185static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007186 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007187 intel_clock_t *reduced_clock)
7188{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007189 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007190 u32 fp, fp2 = 0;
7191
7192 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007193 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007194 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007195 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007196 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007197 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007198 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007199 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007200 }
7201
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007202 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007203
Daniel Vetterf47709a2013-03-28 10:42:02 +01007204 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007205 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007206 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007207 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007208 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007209 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007210 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007211 }
7212}
7213
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007214static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7215 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007216{
7217 u32 reg_val;
7218
7219 /*
7220 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7221 * and set it to a reasonable value instead.
7222 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007223 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007224 reg_val &= 0xffffff00;
7225 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007226 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007227
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007228 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007229 reg_val &= 0x8cffffff;
7230 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007231 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007232
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007233 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007234 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007235 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007236
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007237 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007238 reg_val &= 0x00ffffff;
7239 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007240 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007241}
7242
Daniel Vetterb5518422013-05-03 11:49:48 +02007243static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7244 struct intel_link_m_n *m_n)
7245{
7246 struct drm_device *dev = crtc->base.dev;
7247 struct drm_i915_private *dev_priv = dev->dev_private;
7248 int pipe = crtc->pipe;
7249
Daniel Vettere3b95f12013-05-03 11:49:49 +02007250 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7251 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7252 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7253 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007254}
7255
7256static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007257 struct intel_link_m_n *m_n,
7258 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007259{
7260 struct drm_device *dev = crtc->base.dev;
7261 struct drm_i915_private *dev_priv = dev->dev_private;
7262 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007263 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007264
7265 if (INTEL_INFO(dev)->gen >= 5) {
7266 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7267 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7268 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7269 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007270 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7271 * for gen < 8) and if DRRS is supported (to make sure the
7272 * registers are not unnecessarily accessed).
7273 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307274 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007275 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007276 I915_WRITE(PIPE_DATA_M2(transcoder),
7277 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7278 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7279 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7280 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7281 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007282 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007283 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7284 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7285 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7286 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007287 }
7288}
7289
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307290void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007291{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307292 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7293
7294 if (m_n == M1_N1) {
7295 dp_m_n = &crtc->config->dp_m_n;
7296 dp_m2_n2 = &crtc->config->dp_m2_n2;
7297 } else if (m_n == M2_N2) {
7298
7299 /*
7300 * M2_N2 registers are not supported. Hence m2_n2 divider value
7301 * needs to be programmed into M1_N1.
7302 */
7303 dp_m_n = &crtc->config->dp_m2_n2;
7304 } else {
7305 DRM_ERROR("Unsupported divider value\n");
7306 return;
7307 }
7308
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007309 if (crtc->config->has_pch_encoder)
7310 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007311 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307312 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007313}
7314
Ville Syrjäläd288f652014-10-28 13:20:22 +02007315static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007316 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007317{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007318 u32 dpll, dpll_md;
7319
7320 /*
7321 * Enable DPIO clock input. We should never disable the reference
7322 * clock for pipe B, since VGA hotplug / manual detection depends
7323 * on it.
7324 */
7325 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7326 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7327 /* We should never disable this, set it here for state tracking */
7328 if (crtc->pipe == PIPE_B)
7329 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7330 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007331 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007332
Ville Syrjäläd288f652014-10-28 13:20:22 +02007333 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007334 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007335 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007336}
7337
Ville Syrjäläd288f652014-10-28 13:20:22 +02007338static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007339 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007340{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007341 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007342 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007343 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007344 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007345 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007346 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007347
Ville Syrjäläa5805162015-05-26 20:42:30 +03007348 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007349
Ville Syrjäläd288f652014-10-28 13:20:22 +02007350 bestn = pipe_config->dpll.n;
7351 bestm1 = pipe_config->dpll.m1;
7352 bestm2 = pipe_config->dpll.m2;
7353 bestp1 = pipe_config->dpll.p1;
7354 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007355
Jesse Barnes89b667f2013-04-18 14:51:36 -07007356 /* See eDP HDMI DPIO driver vbios notes doc */
7357
7358 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007359 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007360 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007361
7362 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007363 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007364
7365 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007366 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007367 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007368 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007369
7370 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007371 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007372
7373 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007374 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7375 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7376 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007377 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007378
7379 /*
7380 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7381 * but we don't support that).
7382 * Note: don't use the DAC post divider as it seems unstable.
7383 */
7384 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007385 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007386
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007387 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007388 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007389
Jesse Barnes89b667f2013-04-18 14:51:36 -07007390 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007391 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007392 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7393 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007394 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007395 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007396 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007397 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007398 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007399
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007400 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007401 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007402 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007403 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007404 0x0df40000);
7405 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007406 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007407 0x0df70000);
7408 } else { /* HDMI or VGA */
7409 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007410 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007411 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007412 0x0df70000);
7413 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007414 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007415 0x0df40000);
7416 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007417
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007418 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007419 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7421 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007422 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007423 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007424
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007425 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007426 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007427}
7428
Ville Syrjäläd288f652014-10-28 13:20:22 +02007429static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007430 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007431{
Ville Syrjäläd288f652014-10-28 13:20:22 +02007432 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007433 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7434 DPLL_VCO_ENABLE;
7435 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007436 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007437
Ville Syrjäläd288f652014-10-28 13:20:22 +02007438 pipe_config->dpll_hw_state.dpll_md =
7439 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007440}
7441
Ville Syrjäläd288f652014-10-28 13:20:22 +02007442static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007443 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007444{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007445 struct drm_device *dev = crtc->base.dev;
7446 struct drm_i915_private *dev_priv = dev->dev_private;
7447 int pipe = crtc->pipe;
7448 int dpll_reg = DPLL(crtc->pipe);
7449 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307450 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007451 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307452 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307453 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007454
Ville Syrjäläd288f652014-10-28 13:20:22 +02007455 bestn = pipe_config->dpll.n;
7456 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7457 bestm1 = pipe_config->dpll.m1;
7458 bestm2 = pipe_config->dpll.m2 >> 22;
7459 bestp1 = pipe_config->dpll.p1;
7460 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307461 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307462 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307463 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007464
7465 /*
7466 * Enable Refclk and SSC
7467 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007468 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007469 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007470
Ville Syrjäläa5805162015-05-26 20:42:30 +03007471 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007472
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007473 /* p1 and p2 divider */
7474 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7475 5 << DPIO_CHV_S1_DIV_SHIFT |
7476 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7477 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7478 1 << DPIO_CHV_K_DIV_SHIFT);
7479
7480 /* Feedback post-divider - m2 */
7481 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7482
7483 /* Feedback refclk divider - n and m1 */
7484 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7485 DPIO_CHV_M1_DIV_BY_2 |
7486 1 << DPIO_CHV_N_DIV_SHIFT);
7487
7488 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307489 if (bestm2_frac)
7490 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007491
7492 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307493 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7494 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7495 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7496 if (bestm2_frac)
7497 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7498 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007499
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307500 /* Program digital lock detect threshold */
7501 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7502 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7503 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7504 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7505 if (!bestm2_frac)
7506 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7507 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7508
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007509 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307510 if (vco == 5400000) {
7511 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7512 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7513 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7514 tribuf_calcntr = 0x9;
7515 } else if (vco <= 6200000) {
7516 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7517 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7518 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7519 tribuf_calcntr = 0x9;
7520 } else if (vco <= 6480000) {
7521 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7522 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7523 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7524 tribuf_calcntr = 0x8;
7525 } else {
7526 /* Not supported. Apply the same limits as in the max case */
7527 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7528 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7529 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7530 tribuf_calcntr = 0;
7531 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007532 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7533
Ville Syrjälä968040b2015-03-11 22:52:08 +02007534 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307535 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7536 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7537 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7538
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007539 /* AFC Recal */
7540 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7541 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7542 DPIO_AFC_RECAL);
7543
Ville Syrjäläa5805162015-05-26 20:42:30 +03007544 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007545}
7546
Ville Syrjäläd288f652014-10-28 13:20:22 +02007547/**
7548 * vlv_force_pll_on - forcibly enable just the PLL
7549 * @dev_priv: i915 private structure
7550 * @pipe: pipe PLL to enable
7551 * @dpll: PLL configuration
7552 *
7553 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7554 * in cases where we need the PLL enabled even when @pipe is not going to
7555 * be enabled.
7556 */
7557void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7558 const struct dpll *dpll)
7559{
7560 struct intel_crtc *crtc =
7561 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007562 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007563 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007564 .pixel_multiplier = 1,
7565 .dpll = *dpll,
7566 };
7567
7568 if (IS_CHERRYVIEW(dev)) {
7569 chv_update_pll(crtc, &pipe_config);
7570 chv_prepare_pll(crtc, &pipe_config);
7571 chv_enable_pll(crtc, &pipe_config);
7572 } else {
7573 vlv_update_pll(crtc, &pipe_config);
7574 vlv_prepare_pll(crtc, &pipe_config);
7575 vlv_enable_pll(crtc, &pipe_config);
7576 }
7577}
7578
7579/**
7580 * vlv_force_pll_off - forcibly disable just the PLL
7581 * @dev_priv: i915 private structure
7582 * @pipe: pipe PLL to disable
7583 *
7584 * Disable the PLL for @pipe. To be used in cases where we need
7585 * the PLL enabled even when @pipe is not going to be enabled.
7586 */
7587void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7588{
7589 if (IS_CHERRYVIEW(dev))
7590 chv_disable_pll(to_i915(dev), pipe);
7591 else
7592 vlv_disable_pll(to_i915(dev), pipe);
7593}
7594
Daniel Vetterf47709a2013-03-28 10:42:02 +01007595static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007596 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007597 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007598 int num_connectors)
7599{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007600 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007601 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007602 u32 dpll;
7603 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007604 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007605
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007606 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307607
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007608 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7609 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007610
7611 dpll = DPLL_VGA_MODE_DIS;
7612
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007613 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007614 dpll |= DPLLB_MODE_LVDS;
7615 else
7616 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007617
Daniel Vetteref1b4602013-06-01 17:17:04 +02007618 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007619 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007620 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007621 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007622
7623 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007624 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007625
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007626 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007627 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007628
7629 /* compute bitmask from p1 value */
7630 if (IS_PINEVIEW(dev))
7631 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7632 else {
7633 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7634 if (IS_G4X(dev) && reduced_clock)
7635 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7636 }
7637 switch (clock->p2) {
7638 case 5:
7639 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7640 break;
7641 case 7:
7642 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7643 break;
7644 case 10:
7645 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7646 break;
7647 case 14:
7648 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7649 break;
7650 }
7651 if (INTEL_INFO(dev)->gen >= 4)
7652 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7653
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007654 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007655 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007656 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007657 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7658 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7659 else
7660 dpll |= PLL_REF_INPUT_DREFCLK;
7661
7662 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007663 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007664
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007665 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007666 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007667 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007668 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007669 }
7670}
7671
Daniel Vetterf47709a2013-03-28 10:42:02 +01007672static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007673 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007674 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007675 int num_connectors)
7676{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007677 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007678 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007679 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007680 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007681
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007682 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307683
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007684 dpll = DPLL_VGA_MODE_DIS;
7685
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007686 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007687 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7688 } else {
7689 if (clock->p1 == 2)
7690 dpll |= PLL_P1_DIVIDE_BY_TWO;
7691 else
7692 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7693 if (clock->p2 == 4)
7694 dpll |= PLL_P2_DIVIDE_BY_4;
7695 }
7696
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007697 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007698 dpll |= DPLL_DVO_2X_MODE;
7699
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007700 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007701 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7702 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7703 else
7704 dpll |= PLL_REF_INPUT_DREFCLK;
7705
7706 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007707 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007708}
7709
Daniel Vetter8a654f32013-06-01 17:16:22 +02007710static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007711{
7712 struct drm_device *dev = intel_crtc->base.dev;
7713 struct drm_i915_private *dev_priv = dev->dev_private;
7714 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007715 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007716 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007717 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007718 uint32_t crtc_vtotal, crtc_vblank_end;
7719 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007720
7721 /* We need to be careful not to changed the adjusted mode, for otherwise
7722 * the hw state checker will get angry at the mismatch. */
7723 crtc_vtotal = adjusted_mode->crtc_vtotal;
7724 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007725
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007726 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007727 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007728 crtc_vtotal -= 1;
7729 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007730
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007731 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007732 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7733 else
7734 vsyncshift = adjusted_mode->crtc_hsync_start -
7735 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007736 if (vsyncshift < 0)
7737 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007738 }
7739
7740 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007741 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007742
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007743 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007744 (adjusted_mode->crtc_hdisplay - 1) |
7745 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007746 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007747 (adjusted_mode->crtc_hblank_start - 1) |
7748 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007749 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007750 (adjusted_mode->crtc_hsync_start - 1) |
7751 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7752
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007753 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007754 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007755 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007756 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007757 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007758 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007759 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007760 (adjusted_mode->crtc_vsync_start - 1) |
7761 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7762
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007763 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7764 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7765 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7766 * bits. */
7767 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7768 (pipe == PIPE_B || pipe == PIPE_C))
7769 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7770
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007771 /* pipesrc controls the size that is scaled from, which should
7772 * always be the user's requested size.
7773 */
7774 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007775 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7776 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007777}
7778
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007779static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007780 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007781{
7782 struct drm_device *dev = crtc->base.dev;
7783 struct drm_i915_private *dev_priv = dev->dev_private;
7784 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7785 uint32_t tmp;
7786
7787 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007788 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7789 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007790 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007791 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7792 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007793 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007794 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7795 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007796
7797 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007798 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7799 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007800 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007801 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7802 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007803 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007804 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7805 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007806
7807 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007808 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7809 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7810 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007811 }
7812
7813 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007814 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7815 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7816
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007817 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7818 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007819}
7820
Daniel Vetterf6a83282014-02-11 15:28:57 -08007821void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007822 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007823{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007824 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7825 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7826 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7827 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007828
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007829 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7830 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7831 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7832 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007833
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007834 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007835
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007836 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7837 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007838}
7839
Daniel Vetter84b046f2013-02-19 18:48:54 +01007840static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7841{
7842 struct drm_device *dev = intel_crtc->base.dev;
7843 struct drm_i915_private *dev_priv = dev->dev_private;
7844 uint32_t pipeconf;
7845
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007846 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007847
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007848 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7849 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7850 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007851
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007852 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007853 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007854
Daniel Vetterff9ce462013-04-24 14:57:17 +02007855 /* only g4x and later have fancy bpc/dither controls */
7856 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007857 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007858 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007859 pipeconf |= PIPECONF_DITHER_EN |
7860 PIPECONF_DITHER_TYPE_SP;
7861
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007862 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007863 case 18:
7864 pipeconf |= PIPECONF_6BPC;
7865 break;
7866 case 24:
7867 pipeconf |= PIPECONF_8BPC;
7868 break;
7869 case 30:
7870 pipeconf |= PIPECONF_10BPC;
7871 break;
7872 default:
7873 /* Case prevented by intel_choose_pipe_bpp_dither. */
7874 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007875 }
7876 }
7877
7878 if (HAS_PIPE_CXSR(dev)) {
7879 if (intel_crtc->lowfreq_avail) {
7880 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7881 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7882 } else {
7883 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007884 }
7885 }
7886
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007887 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007888 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007889 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007890 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7891 else
7892 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7893 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007894 pipeconf |= PIPECONF_PROGRESSIVE;
7895
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007896 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007897 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007898
Daniel Vetter84b046f2013-02-19 18:48:54 +01007899 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7900 POSTING_READ(PIPECONF(intel_crtc->pipe));
7901}
7902
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007903static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7904 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007905{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007906 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007907 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007908 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07007909 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02007910 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007911 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007912 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007913 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007914 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007915 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007916 struct drm_connector_state *connector_state;
7917 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007918
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007919 memset(&crtc_state->dpll_hw_state, 0,
7920 sizeof(crtc_state->dpll_hw_state));
7921
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007922 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007923 if (connector_state->crtc != &crtc->base)
7924 continue;
7925
7926 encoder = to_intel_encoder(connector_state->best_encoder);
7927
Chris Wilson5eddb702010-09-11 13:48:45 +01007928 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007929 case INTEL_OUTPUT_LVDS:
7930 is_lvds = true;
7931 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007932 case INTEL_OUTPUT_DSI:
7933 is_dsi = true;
7934 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007935 default:
7936 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007937 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007938
Eric Anholtc751ce42010-03-25 11:48:48 -07007939 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007940 }
7941
Jani Nikulaf2335332013-09-13 11:03:09 +03007942 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007943 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007944
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007945 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007946 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007947
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007948 /*
7949 * Returns a set of divisors for the desired target clock with
7950 * the given refclk, or FALSE. The returned values represent
7951 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7952 * 2) / p1 / p2.
7953 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007954 limit = intel_limit(crtc_state, refclk);
7955 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007956 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007957 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007958 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007959 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7960 return -EINVAL;
7961 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007962
Jani Nikulaf2335332013-09-13 11:03:09 +03007963 if (is_lvds && dev_priv->lvds_downclock_avail) {
7964 /*
7965 * Ensure we match the reduced clock's P to the target
7966 * clock. If the clocks don't match, we can't switch
7967 * the display clock by using the FP0/FP1. In such case
7968 * we will disable the LVDS downclock feature.
7969 */
7970 has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007971 dev_priv->display.find_dpll(limit, crtc_state,
Jani Nikulaf2335332013-09-13 11:03:09 +03007972 dev_priv->lvds_downclock,
7973 refclk, &clock,
7974 &reduced_clock);
7975 }
7976 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007977 crtc_state->dpll.n = clock.n;
7978 crtc_state->dpll.m1 = clock.m1;
7979 crtc_state->dpll.m2 = clock.m2;
7980 crtc_state->dpll.p1 = clock.p1;
7981 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007982 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007983
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007984 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007985 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307986 has_reduced_clock ? &reduced_clock : NULL,
7987 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007988 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007989 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007990 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007991 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007992 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007993 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007994 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02007995 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007996 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007997
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007998 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007999}
8000
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008001static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008002 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008003{
8004 struct drm_device *dev = crtc->base.dev;
8005 struct drm_i915_private *dev_priv = dev->dev_private;
8006 uint32_t tmp;
8007
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008008 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8009 return;
8010
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008011 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008012 if (!(tmp & PFIT_ENABLE))
8013 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008014
Daniel Vetter06922822013-07-11 13:35:40 +02008015 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008016 if (INTEL_INFO(dev)->gen < 4) {
8017 if (crtc->pipe != PIPE_B)
8018 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008019 } else {
8020 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8021 return;
8022 }
8023
Daniel Vetter06922822013-07-11 13:35:40 +02008024 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008025 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8026 if (INTEL_INFO(dev)->gen < 5)
8027 pipe_config->gmch_pfit.lvds_border_bits =
8028 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8029}
8030
Jesse Barnesacbec812013-09-20 11:29:32 -07008031static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008032 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008033{
8034 struct drm_device *dev = crtc->base.dev;
8035 struct drm_i915_private *dev_priv = dev->dev_private;
8036 int pipe = pipe_config->cpu_transcoder;
8037 intel_clock_t clock;
8038 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008039 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008040
Shobhit Kumarf573de52014-07-30 20:32:37 +05308041 /* In case of MIPI DPLL will not even be used */
8042 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8043 return;
8044
Ville Syrjäläa5805162015-05-26 20:42:30 +03008045 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008046 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008047 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008048
8049 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8050 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8051 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8052 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8053 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8054
Ville Syrjäläf6466282013-10-14 14:50:31 +03008055 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008056
Ville Syrjäläf6466282013-10-14 14:50:31 +03008057 /* clock.dot is the fast clock */
8058 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07008059}
8060
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008061static void
8062i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8063 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008064{
8065 struct drm_device *dev = crtc->base.dev;
8066 struct drm_i915_private *dev_priv = dev->dev_private;
8067 u32 val, base, offset;
8068 int pipe = crtc->pipe, plane = crtc->plane;
8069 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008070 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008071 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008072 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008073
Damien Lespiau42a7b082015-02-05 19:35:13 +00008074 val = I915_READ(DSPCNTR(plane));
8075 if (!(val & DISPLAY_PLANE_ENABLE))
8076 return;
8077
Damien Lespiaud9806c92015-01-21 14:07:19 +00008078 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008079 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008080 DRM_DEBUG_KMS("failed to alloc fb\n");
8081 return;
8082 }
8083
Damien Lespiau1b842c82015-01-21 13:50:54 +00008084 fb = &intel_fb->base;
8085
Daniel Vetter18c52472015-02-10 17:16:09 +00008086 if (INTEL_INFO(dev)->gen >= 4) {
8087 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008088 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008089 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8090 }
8091 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008092
8093 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008094 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008095 fb->pixel_format = fourcc;
8096 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008097
8098 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008099 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008100 offset = I915_READ(DSPTILEOFF(plane));
8101 else
8102 offset = I915_READ(DSPLINOFF(plane));
8103 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8104 } else {
8105 base = I915_READ(DSPADDR(plane));
8106 }
8107 plane_config->base = base;
8108
8109 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008110 fb->width = ((val >> 16) & 0xfff) + 1;
8111 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008112
8113 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008114 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008115
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008116 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008117 fb->pixel_format,
8118 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008119
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008120 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008121
Damien Lespiau2844a922015-01-20 12:51:48 +00008122 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8123 pipe_name(pipe), plane, fb->width, fb->height,
8124 fb->bits_per_pixel, base, fb->pitches[0],
8125 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008126
Damien Lespiau2d140302015-02-05 17:22:18 +00008127 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008128}
8129
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008130static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008131 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008132{
8133 struct drm_device *dev = crtc->base.dev;
8134 struct drm_i915_private *dev_priv = dev->dev_private;
8135 int pipe = pipe_config->cpu_transcoder;
8136 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8137 intel_clock_t clock;
8138 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8139 int refclk = 100000;
8140
Ville Syrjäläa5805162015-05-26 20:42:30 +03008141 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008142 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8143 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8144 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8145 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008146 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008147
8148 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8149 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8150 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8151 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8152 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8153
8154 chv_clock(refclk, &clock);
8155
8156 /* clock.dot is the fast clock */
8157 pipe_config->port_clock = clock.dot / 5;
8158}
8159
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008160static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008161 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008162{
8163 struct drm_device *dev = crtc->base.dev;
8164 struct drm_i915_private *dev_priv = dev->dev_private;
8165 uint32_t tmp;
8166
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008167 if (!intel_display_power_is_enabled(dev_priv,
8168 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008169 return false;
8170
Daniel Vettere143a212013-07-04 12:01:15 +02008171 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008172 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008173
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008174 tmp = I915_READ(PIPECONF(crtc->pipe));
8175 if (!(tmp & PIPECONF_ENABLE))
8176 return false;
8177
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008178 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8179 switch (tmp & PIPECONF_BPC_MASK) {
8180 case PIPECONF_6BPC:
8181 pipe_config->pipe_bpp = 18;
8182 break;
8183 case PIPECONF_8BPC:
8184 pipe_config->pipe_bpp = 24;
8185 break;
8186 case PIPECONF_10BPC:
8187 pipe_config->pipe_bpp = 30;
8188 break;
8189 default:
8190 break;
8191 }
8192 }
8193
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008194 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8195 pipe_config->limited_color_range = true;
8196
Ville Syrjälä282740f2013-09-04 18:30:03 +03008197 if (INTEL_INFO(dev)->gen < 4)
8198 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8199
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008200 intel_get_pipe_timings(crtc, pipe_config);
8201
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008202 i9xx_get_pfit_config(crtc, pipe_config);
8203
Daniel Vetter6c49f242013-06-06 12:45:25 +02008204 if (INTEL_INFO(dev)->gen >= 4) {
8205 tmp = I915_READ(DPLL_MD(crtc->pipe));
8206 pipe_config->pixel_multiplier =
8207 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8208 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008209 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008210 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8211 tmp = I915_READ(DPLL(crtc->pipe));
8212 pipe_config->pixel_multiplier =
8213 ((tmp & SDVO_MULTIPLIER_MASK)
8214 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8215 } else {
8216 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8217 * port and will be fixed up in the encoder->get_config
8218 * function. */
8219 pipe_config->pixel_multiplier = 1;
8220 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008221 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8222 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008223 /*
8224 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8225 * on 830. Filter it out here so that we don't
8226 * report errors due to that.
8227 */
8228 if (IS_I830(dev))
8229 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8230
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008231 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8232 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008233 } else {
8234 /* Mask out read-only status bits. */
8235 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8236 DPLL_PORTC_READY_MASK |
8237 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008238 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008239
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008240 if (IS_CHERRYVIEW(dev))
8241 chv_crtc_clock_get(crtc, pipe_config);
8242 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008243 vlv_crtc_clock_get(crtc, pipe_config);
8244 else
8245 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008246
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008247 return true;
8248}
8249
Paulo Zanonidde86e22012-12-01 12:04:25 -02008250static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008251{
8252 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008253 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008254 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008255 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008256 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008257 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008258 bool has_ck505 = false;
8259 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008260
8261 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008262 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008263 switch (encoder->type) {
8264 case INTEL_OUTPUT_LVDS:
8265 has_panel = true;
8266 has_lvds = true;
8267 break;
8268 case INTEL_OUTPUT_EDP:
8269 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008270 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008271 has_cpu_edp = true;
8272 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008273 default:
8274 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008275 }
8276 }
8277
Keith Packard99eb6a02011-09-26 14:29:12 -07008278 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008279 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008280 can_ssc = has_ck505;
8281 } else {
8282 has_ck505 = false;
8283 can_ssc = true;
8284 }
8285
Imre Deak2de69052013-05-08 13:14:04 +03008286 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8287 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008288
8289 /* Ironlake: try to setup display ref clock before DPLL
8290 * enabling. This is only under driver's control after
8291 * PCH B stepping, previous chipset stepping should be
8292 * ignoring this setting.
8293 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008294 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008295
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008296 /* As we must carefully and slowly disable/enable each source in turn,
8297 * compute the final state we want first and check if we need to
8298 * make any changes at all.
8299 */
8300 final = val;
8301 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008302 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008303 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008304 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008305 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8306
8307 final &= ~DREF_SSC_SOURCE_MASK;
8308 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8309 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008310
Keith Packard199e5d72011-09-22 12:01:57 -07008311 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008312 final |= DREF_SSC_SOURCE_ENABLE;
8313
8314 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8315 final |= DREF_SSC1_ENABLE;
8316
8317 if (has_cpu_edp) {
8318 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8319 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8320 else
8321 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8322 } else
8323 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8324 } else {
8325 final |= DREF_SSC_SOURCE_DISABLE;
8326 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8327 }
8328
8329 if (final == val)
8330 return;
8331
8332 /* Always enable nonspread source */
8333 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8334
8335 if (has_ck505)
8336 val |= DREF_NONSPREAD_CK505_ENABLE;
8337 else
8338 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8339
8340 if (has_panel) {
8341 val &= ~DREF_SSC_SOURCE_MASK;
8342 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008343
Keith Packard199e5d72011-09-22 12:01:57 -07008344 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008345 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008346 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008347 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008348 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008349 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008350
8351 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008352 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008353 POSTING_READ(PCH_DREF_CONTROL);
8354 udelay(200);
8355
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008356 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008357
8358 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008359 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008360 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008361 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008362 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008363 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008364 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008365 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008366 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008367
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008368 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008369 POSTING_READ(PCH_DREF_CONTROL);
8370 udelay(200);
8371 } else {
8372 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8373
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008374 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008375
8376 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008377 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008378
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008379 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008380 POSTING_READ(PCH_DREF_CONTROL);
8381 udelay(200);
8382
8383 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008384 val &= ~DREF_SSC_SOURCE_MASK;
8385 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008386
8387 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008388 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008389
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008390 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008391 POSTING_READ(PCH_DREF_CONTROL);
8392 udelay(200);
8393 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008394
8395 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008396}
8397
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008398static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008399{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008400 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008401
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008402 tmp = I915_READ(SOUTH_CHICKEN2);
8403 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8404 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008405
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008406 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8407 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8408 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008409
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008410 tmp = I915_READ(SOUTH_CHICKEN2);
8411 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8412 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008413
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008414 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8415 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8416 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008417}
8418
8419/* WaMPhyProgramming:hsw */
8420static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8421{
8422 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008423
8424 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8425 tmp &= ~(0xFF << 24);
8426 tmp |= (0x12 << 24);
8427 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8428
Paulo Zanonidde86e22012-12-01 12:04:25 -02008429 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8430 tmp |= (1 << 11);
8431 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8432
8433 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8434 tmp |= (1 << 11);
8435 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8436
Paulo Zanonidde86e22012-12-01 12:04:25 -02008437 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8438 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8439 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8440
8441 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8442 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8443 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8444
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008445 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8446 tmp &= ~(7 << 13);
8447 tmp |= (5 << 13);
8448 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008449
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008450 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8451 tmp &= ~(7 << 13);
8452 tmp |= (5 << 13);
8453 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008454
8455 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8456 tmp &= ~0xFF;
8457 tmp |= 0x1C;
8458 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8459
8460 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8461 tmp &= ~0xFF;
8462 tmp |= 0x1C;
8463 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8464
8465 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8466 tmp &= ~(0xFF << 16);
8467 tmp |= (0x1C << 16);
8468 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8469
8470 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8471 tmp &= ~(0xFF << 16);
8472 tmp |= (0x1C << 16);
8473 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8474
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008475 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8476 tmp |= (1 << 27);
8477 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008478
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008479 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8480 tmp |= (1 << 27);
8481 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008482
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008483 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8484 tmp &= ~(0xF << 28);
8485 tmp |= (4 << 28);
8486 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008487
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008488 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8489 tmp &= ~(0xF << 28);
8490 tmp |= (4 << 28);
8491 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008492}
8493
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008494/* Implements 3 different sequences from BSpec chapter "Display iCLK
8495 * Programming" based on the parameters passed:
8496 * - Sequence to enable CLKOUT_DP
8497 * - Sequence to enable CLKOUT_DP without spread
8498 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8499 */
8500static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8501 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008502{
8503 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008504 uint32_t reg, tmp;
8505
8506 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8507 with_spread = true;
8508 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8509 with_fdi, "LP PCH doesn't have FDI\n"))
8510 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008511
Ville Syrjäläa5805162015-05-26 20:42:30 +03008512 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008513
8514 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8515 tmp &= ~SBI_SSCCTL_DISABLE;
8516 tmp |= SBI_SSCCTL_PATHALT;
8517 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8518
8519 udelay(24);
8520
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008521 if (with_spread) {
8522 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8523 tmp &= ~SBI_SSCCTL_PATHALT;
8524 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008525
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008526 if (with_fdi) {
8527 lpt_reset_fdi_mphy(dev_priv);
8528 lpt_program_fdi_mphy(dev_priv);
8529 }
8530 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008531
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008532 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8533 SBI_GEN0 : SBI_DBUFF0;
8534 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8535 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8536 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008537
Ville Syrjäläa5805162015-05-26 20:42:30 +03008538 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008539}
8540
Paulo Zanoni47701c32013-07-23 11:19:25 -03008541/* Sequence to disable CLKOUT_DP */
8542static void lpt_disable_clkout_dp(struct drm_device *dev)
8543{
8544 struct drm_i915_private *dev_priv = dev->dev_private;
8545 uint32_t reg, tmp;
8546
Ville Syrjäläa5805162015-05-26 20:42:30 +03008547 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008548
8549 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8550 SBI_GEN0 : SBI_DBUFF0;
8551 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8552 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8553 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8554
8555 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8556 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8557 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8558 tmp |= SBI_SSCCTL_PATHALT;
8559 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8560 udelay(32);
8561 }
8562 tmp |= SBI_SSCCTL_DISABLE;
8563 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8564 }
8565
Ville Syrjäläa5805162015-05-26 20:42:30 +03008566 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008567}
8568
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008569static void lpt_init_pch_refclk(struct drm_device *dev)
8570{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008571 struct intel_encoder *encoder;
8572 bool has_vga = false;
8573
Damien Lespiaub2784e12014-08-05 11:29:37 +01008574 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008575 switch (encoder->type) {
8576 case INTEL_OUTPUT_ANALOG:
8577 has_vga = true;
8578 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008579 default:
8580 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008581 }
8582 }
8583
Paulo Zanoni47701c32013-07-23 11:19:25 -03008584 if (has_vga)
8585 lpt_enable_clkout_dp(dev, true, true);
8586 else
8587 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008588}
8589
Paulo Zanonidde86e22012-12-01 12:04:25 -02008590/*
8591 * Initialize reference clocks when the driver loads
8592 */
8593void intel_init_pch_refclk(struct drm_device *dev)
8594{
8595 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8596 ironlake_init_pch_refclk(dev);
8597 else if (HAS_PCH_LPT(dev))
8598 lpt_init_pch_refclk(dev);
8599}
8600
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008601static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008602{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008603 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008604 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008605 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008606 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008607 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008608 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008609 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008610 bool is_lvds = false;
8611
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008612 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008613 if (connector_state->crtc != crtc_state->base.crtc)
8614 continue;
8615
8616 encoder = to_intel_encoder(connector_state->best_encoder);
8617
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008618 switch (encoder->type) {
8619 case INTEL_OUTPUT_LVDS:
8620 is_lvds = true;
8621 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008622 default:
8623 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008624 }
8625 num_connectors++;
8626 }
8627
8628 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008629 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008630 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008631 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008632 }
8633
8634 return 120000;
8635}
8636
Daniel Vetter6ff93602013-04-19 11:24:36 +02008637static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008638{
8639 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8640 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8641 int pipe = intel_crtc->pipe;
8642 uint32_t val;
8643
Daniel Vetter78114072013-06-13 00:54:57 +02008644 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008645
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008646 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008647 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008648 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008649 break;
8650 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008651 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008652 break;
8653 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008654 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008655 break;
8656 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008657 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008658 break;
8659 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008660 /* Case prevented by intel_choose_pipe_bpp_dither. */
8661 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008662 }
8663
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008664 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008665 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8666
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008667 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008668 val |= PIPECONF_INTERLACED_ILK;
8669 else
8670 val |= PIPECONF_PROGRESSIVE;
8671
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008672 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008673 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008674
Paulo Zanonic8203562012-09-12 10:06:29 -03008675 I915_WRITE(PIPECONF(pipe), val);
8676 POSTING_READ(PIPECONF(pipe));
8677}
8678
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008679/*
8680 * Set up the pipe CSC unit.
8681 *
8682 * Currently only full range RGB to limited range RGB conversion
8683 * is supported, but eventually this should handle various
8684 * RGB<->YCbCr scenarios as well.
8685 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008686static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008687{
8688 struct drm_device *dev = crtc->dev;
8689 struct drm_i915_private *dev_priv = dev->dev_private;
8690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8691 int pipe = intel_crtc->pipe;
8692 uint16_t coeff = 0x7800; /* 1.0 */
8693
8694 /*
8695 * TODO: Check what kind of values actually come out of the pipe
8696 * with these coeff/postoff values and adjust to get the best
8697 * accuracy. Perhaps we even need to take the bpc value into
8698 * consideration.
8699 */
8700
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008701 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008702 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8703
8704 /*
8705 * GY/GU and RY/RU should be the other way around according
8706 * to BSpec, but reality doesn't agree. Just set them up in
8707 * a way that results in the correct picture.
8708 */
8709 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8710 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8711
8712 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8713 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8714
8715 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8716 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8717
8718 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8719 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8720 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8721
8722 if (INTEL_INFO(dev)->gen > 6) {
8723 uint16_t postoff = 0;
8724
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008725 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008726 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008727
8728 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8729 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8730 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8731
8732 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8733 } else {
8734 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8735
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008736 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008737 mode |= CSC_BLACK_SCREEN_OFFSET;
8738
8739 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8740 }
8741}
8742
Daniel Vetter6ff93602013-04-19 11:24:36 +02008743static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008744{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008745 struct drm_device *dev = crtc->dev;
8746 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008747 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008748 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008749 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008750 uint32_t val;
8751
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008752 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008753
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008754 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008755 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8756
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008757 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008758 val |= PIPECONF_INTERLACED_ILK;
8759 else
8760 val |= PIPECONF_PROGRESSIVE;
8761
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008762 I915_WRITE(PIPECONF(cpu_transcoder), val);
8763 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008764
8765 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8766 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008767
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308768 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008769 val = 0;
8770
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008771 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008772 case 18:
8773 val |= PIPEMISC_DITHER_6_BPC;
8774 break;
8775 case 24:
8776 val |= PIPEMISC_DITHER_8_BPC;
8777 break;
8778 case 30:
8779 val |= PIPEMISC_DITHER_10_BPC;
8780 break;
8781 case 36:
8782 val |= PIPEMISC_DITHER_12_BPC;
8783 break;
8784 default:
8785 /* Case prevented by pipe_config_set_bpp. */
8786 BUG();
8787 }
8788
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008789 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008790 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8791
8792 I915_WRITE(PIPEMISC(pipe), val);
8793 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008794}
8795
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008796static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008797 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008798 intel_clock_t *clock,
8799 bool *has_reduced_clock,
8800 intel_clock_t *reduced_clock)
8801{
8802 struct drm_device *dev = crtc->dev;
8803 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008804 int refclk;
8805 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02008806 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008807
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008808 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008809
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008810 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008811
8812 /*
8813 * Returns a set of divisors for the desired target clock with the given
8814 * refclk, or FALSE. The returned values represent the clock equation:
8815 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8816 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008817 limit = intel_limit(crtc_state, refclk);
8818 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008819 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008820 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008821 if (!ret)
8822 return false;
8823
8824 if (is_lvds && dev_priv->lvds_downclock_avail) {
8825 /*
8826 * Ensure we match the reduced clock's P to the target clock.
8827 * If the clocks don't match, we can't switch the display clock
8828 * by using the FP0/FP1. In such case we will disable the LVDS
8829 * downclock feature.
8830 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02008831 *has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008832 dev_priv->display.find_dpll(limit, crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008833 dev_priv->lvds_downclock,
8834 refclk, clock,
8835 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008836 }
8837
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008838 return true;
8839}
8840
Paulo Zanonid4b19312012-11-29 11:29:32 -02008841int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8842{
8843 /*
8844 * Account for spread spectrum to avoid
8845 * oversubscribing the link. Max center spread
8846 * is 2.5%; use 5% for safety's sake.
8847 */
8848 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008849 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008850}
8851
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008852static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008853{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008854 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008855}
8856
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008857static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008858 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008859 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008860 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008861{
8862 struct drm_crtc *crtc = &intel_crtc->base;
8863 struct drm_device *dev = crtc->dev;
8864 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008865 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008866 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008867 struct drm_connector_state *connector_state;
8868 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008869 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008870 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008871 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008872
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008873 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008874 if (connector_state->crtc != crtc_state->base.crtc)
8875 continue;
8876
8877 encoder = to_intel_encoder(connector_state->best_encoder);
8878
8879 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008880 case INTEL_OUTPUT_LVDS:
8881 is_lvds = true;
8882 break;
8883 case INTEL_OUTPUT_SDVO:
8884 case INTEL_OUTPUT_HDMI:
8885 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008886 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008887 default:
8888 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008889 }
8890
8891 num_connectors++;
8892 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008893
Chris Wilsonc1858122010-12-03 21:35:48 +00008894 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008895 factor = 21;
8896 if (is_lvds) {
8897 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008898 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008899 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008900 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008901 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008902 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008903
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008904 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008905 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008906
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008907 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8908 *fp2 |= FP_CB_TUNE;
8909
Chris Wilson5eddb702010-09-11 13:48:45 +01008910 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008911
Eric Anholta07d6782011-03-30 13:01:08 -07008912 if (is_lvds)
8913 dpll |= DPLLB_MODE_LVDS;
8914 else
8915 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008916
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008917 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008918 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008919
8920 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008921 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008922 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008923 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008924
Eric Anholta07d6782011-03-30 13:01:08 -07008925 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008926 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008927 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008928 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008929
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008930 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008931 case 5:
8932 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8933 break;
8934 case 7:
8935 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8936 break;
8937 case 10:
8938 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8939 break;
8940 case 14:
8941 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8942 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008943 }
8944
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008945 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008946 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008947 else
8948 dpll |= PLL_REF_INPUT_DREFCLK;
8949
Daniel Vetter959e16d2013-06-05 13:34:21 +02008950 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008951}
8952
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008953static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8954 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008955{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008956 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008957 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008958 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008959 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008960 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008961 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008962
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008963 memset(&crtc_state->dpll_hw_state, 0,
8964 sizeof(crtc_state->dpll_hw_state));
8965
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008966 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008967
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008968 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8969 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8970
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008971 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008972 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008973 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008974 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8975 return -EINVAL;
8976 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008977 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008978 if (!crtc_state->clock_set) {
8979 crtc_state->dpll.n = clock.n;
8980 crtc_state->dpll.m1 = clock.m1;
8981 crtc_state->dpll.m2 = clock.m2;
8982 crtc_state->dpll.p1 = clock.p1;
8983 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008984 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008985
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008986 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008987 if (crtc_state->has_pch_encoder) {
8988 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008989 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008990 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008991
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008992 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008993 &fp, &reduced_clock,
8994 has_reduced_clock ? &fp2 : NULL);
8995
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008996 crtc_state->dpll_hw_state.dpll = dpll;
8997 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008998 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008999 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009000 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009001 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009002
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009003 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009004 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009005 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009006 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009007 return -EINVAL;
9008 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009009 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009010
Rodrigo Viviab585de2015-03-24 12:40:09 -07009011 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009012 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009013 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009014 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009015
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009016 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009017}
9018
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009019static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9020 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009021{
9022 struct drm_device *dev = crtc->base.dev;
9023 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009024 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009025
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009026 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9027 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9028 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9029 & ~TU_SIZE_MASK;
9030 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9031 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9032 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9033}
9034
9035static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9036 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009037 struct intel_link_m_n *m_n,
9038 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009039{
9040 struct drm_device *dev = crtc->base.dev;
9041 struct drm_i915_private *dev_priv = dev->dev_private;
9042 enum pipe pipe = crtc->pipe;
9043
9044 if (INTEL_INFO(dev)->gen >= 5) {
9045 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9046 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9047 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9048 & ~TU_SIZE_MASK;
9049 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9050 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9051 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009052 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9053 * gen < 8) and if DRRS is supported (to make sure the
9054 * registers are not unnecessarily read).
9055 */
9056 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009057 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009058 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9059 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9060 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9061 & ~TU_SIZE_MASK;
9062 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9063 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9064 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9065 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009066 } else {
9067 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9068 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9069 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9070 & ~TU_SIZE_MASK;
9071 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9072 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9073 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9074 }
9075}
9076
9077void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009078 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009079{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009080 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009081 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9082 else
9083 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009084 &pipe_config->dp_m_n,
9085 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009086}
9087
Daniel Vetter72419202013-04-04 13:28:53 +02009088static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009089 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009090{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009091 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009092 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009093}
9094
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009095static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009096 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009097{
9098 struct drm_device *dev = crtc->base.dev;
9099 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009100 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9101 uint32_t ps_ctrl = 0;
9102 int id = -1;
9103 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009104
Chandra Kondurua1b22782015-04-07 15:28:45 -07009105 /* find scaler attached to this pipe */
9106 for (i = 0; i < crtc->num_scalers; i++) {
9107 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9108 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9109 id = i;
9110 pipe_config->pch_pfit.enabled = true;
9111 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9112 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9113 break;
9114 }
9115 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009116
Chandra Kondurua1b22782015-04-07 15:28:45 -07009117 scaler_state->scaler_id = id;
9118 if (id >= 0) {
9119 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9120 } else {
9121 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009122 }
9123}
9124
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009125static void
9126skylake_get_initial_plane_config(struct intel_crtc *crtc,
9127 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009128{
9129 struct drm_device *dev = crtc->base.dev;
9130 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009131 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009132 int pipe = crtc->pipe;
9133 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009134 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009135 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009136 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009137
Damien Lespiaud9806c92015-01-21 14:07:19 +00009138 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009139 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009140 DRM_DEBUG_KMS("failed to alloc fb\n");
9141 return;
9142 }
9143
Damien Lespiau1b842c82015-01-21 13:50:54 +00009144 fb = &intel_fb->base;
9145
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009146 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009147 if (!(val & PLANE_CTL_ENABLE))
9148 goto error;
9149
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009150 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9151 fourcc = skl_format_to_fourcc(pixel_format,
9152 val & PLANE_CTL_ORDER_RGBX,
9153 val & PLANE_CTL_ALPHA_MASK);
9154 fb->pixel_format = fourcc;
9155 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9156
Damien Lespiau40f46282015-02-27 11:15:21 +00009157 tiling = val & PLANE_CTL_TILED_MASK;
9158 switch (tiling) {
9159 case PLANE_CTL_TILED_LINEAR:
9160 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9161 break;
9162 case PLANE_CTL_TILED_X:
9163 plane_config->tiling = I915_TILING_X;
9164 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9165 break;
9166 case PLANE_CTL_TILED_Y:
9167 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9168 break;
9169 case PLANE_CTL_TILED_YF:
9170 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9171 break;
9172 default:
9173 MISSING_CASE(tiling);
9174 goto error;
9175 }
9176
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009177 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9178 plane_config->base = base;
9179
9180 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9181
9182 val = I915_READ(PLANE_SIZE(pipe, 0));
9183 fb->height = ((val >> 16) & 0xfff) + 1;
9184 fb->width = ((val >> 0) & 0x1fff) + 1;
9185
9186 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009187 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9188 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009189 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9190
9191 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009192 fb->pixel_format,
9193 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009194
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009195 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009196
9197 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9198 pipe_name(pipe), fb->width, fb->height,
9199 fb->bits_per_pixel, base, fb->pitches[0],
9200 plane_config->size);
9201
Damien Lespiau2d140302015-02-05 17:22:18 +00009202 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009203 return;
9204
9205error:
9206 kfree(fb);
9207}
9208
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009209static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009210 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009211{
9212 struct drm_device *dev = crtc->base.dev;
9213 struct drm_i915_private *dev_priv = dev->dev_private;
9214 uint32_t tmp;
9215
9216 tmp = I915_READ(PF_CTL(crtc->pipe));
9217
9218 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009219 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009220 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9221 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009222
9223 /* We currently do not free assignements of panel fitters on
9224 * ivb/hsw (since we don't use the higher upscaling modes which
9225 * differentiates them) so just WARN about this case for now. */
9226 if (IS_GEN7(dev)) {
9227 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9228 PF_PIPE_SEL_IVB(crtc->pipe));
9229 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009230 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009231}
9232
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009233static void
9234ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9235 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009236{
9237 struct drm_device *dev = crtc->base.dev;
9238 struct drm_i915_private *dev_priv = dev->dev_private;
9239 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009240 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009241 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009242 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009243 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009244 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009245
Damien Lespiau42a7b082015-02-05 19:35:13 +00009246 val = I915_READ(DSPCNTR(pipe));
9247 if (!(val & DISPLAY_PLANE_ENABLE))
9248 return;
9249
Damien Lespiaud9806c92015-01-21 14:07:19 +00009250 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009251 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009252 DRM_DEBUG_KMS("failed to alloc fb\n");
9253 return;
9254 }
9255
Damien Lespiau1b842c82015-01-21 13:50:54 +00009256 fb = &intel_fb->base;
9257
Daniel Vetter18c52472015-02-10 17:16:09 +00009258 if (INTEL_INFO(dev)->gen >= 4) {
9259 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009260 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009261 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9262 }
9263 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009264
9265 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009266 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009267 fb->pixel_format = fourcc;
9268 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009269
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009270 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009271 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009272 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009273 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009274 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009275 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009276 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009277 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009278 }
9279 plane_config->base = base;
9280
9281 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009282 fb->width = ((val >> 16) & 0xfff) + 1;
9283 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009284
9285 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009286 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009287
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009288 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009289 fb->pixel_format,
9290 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009291
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009292 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009293
Damien Lespiau2844a922015-01-20 12:51:48 +00009294 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9295 pipe_name(pipe), fb->width, fb->height,
9296 fb->bits_per_pixel, base, fb->pitches[0],
9297 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009298
Damien Lespiau2d140302015-02-05 17:22:18 +00009299 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009300}
9301
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009302static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009303 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009304{
9305 struct drm_device *dev = crtc->base.dev;
9306 struct drm_i915_private *dev_priv = dev->dev_private;
9307 uint32_t tmp;
9308
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009309 if (!intel_display_power_is_enabled(dev_priv,
9310 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009311 return false;
9312
Daniel Vettere143a212013-07-04 12:01:15 +02009313 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009314 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009315
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009316 tmp = I915_READ(PIPECONF(crtc->pipe));
9317 if (!(tmp & PIPECONF_ENABLE))
9318 return false;
9319
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009320 switch (tmp & PIPECONF_BPC_MASK) {
9321 case PIPECONF_6BPC:
9322 pipe_config->pipe_bpp = 18;
9323 break;
9324 case PIPECONF_8BPC:
9325 pipe_config->pipe_bpp = 24;
9326 break;
9327 case PIPECONF_10BPC:
9328 pipe_config->pipe_bpp = 30;
9329 break;
9330 case PIPECONF_12BPC:
9331 pipe_config->pipe_bpp = 36;
9332 break;
9333 default:
9334 break;
9335 }
9336
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009337 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9338 pipe_config->limited_color_range = true;
9339
Daniel Vetterab9412b2013-05-03 11:49:46 +02009340 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009341 struct intel_shared_dpll *pll;
9342
Daniel Vetter88adfff2013-03-28 10:42:01 +01009343 pipe_config->has_pch_encoder = true;
9344
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009345 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9346 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9347 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009348
9349 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009350
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009351 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009352 pipe_config->shared_dpll =
9353 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009354 } else {
9355 tmp = I915_READ(PCH_DPLL_SEL);
9356 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9357 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9358 else
9359 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9360 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009361
9362 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9363
9364 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9365 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009366
9367 tmp = pipe_config->dpll_hw_state.dpll;
9368 pipe_config->pixel_multiplier =
9369 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9370 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009371
9372 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009373 } else {
9374 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009375 }
9376
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009377 intel_get_pipe_timings(crtc, pipe_config);
9378
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009379 ironlake_get_pfit_config(crtc, pipe_config);
9380
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009381 return true;
9382}
9383
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009384static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9385{
9386 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009387 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009388
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009389 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009390 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009391 pipe_name(crtc->pipe));
9392
Rob Clarke2c719b2014-12-15 13:56:32 -05009393 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9394 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9395 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9396 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9397 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9398 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009399 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009400 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009401 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009402 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009403 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009404 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009405 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009406 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009407 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009408
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009409 /*
9410 * In theory we can still leave IRQs enabled, as long as only the HPD
9411 * interrupts remain enabled. We used to check for that, but since it's
9412 * gen-specific and since we only disable LCPLL after we fully disable
9413 * the interrupts, the check below should be enough.
9414 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009415 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009416}
9417
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009418static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9419{
9420 struct drm_device *dev = dev_priv->dev;
9421
9422 if (IS_HASWELL(dev))
9423 return I915_READ(D_COMP_HSW);
9424 else
9425 return I915_READ(D_COMP_BDW);
9426}
9427
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009428static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9429{
9430 struct drm_device *dev = dev_priv->dev;
9431
9432 if (IS_HASWELL(dev)) {
9433 mutex_lock(&dev_priv->rps.hw_lock);
9434 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9435 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009436 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009437 mutex_unlock(&dev_priv->rps.hw_lock);
9438 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009439 I915_WRITE(D_COMP_BDW, val);
9440 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009441 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009442}
9443
9444/*
9445 * This function implements pieces of two sequences from BSpec:
9446 * - Sequence for display software to disable LCPLL
9447 * - Sequence for display software to allow package C8+
9448 * The steps implemented here are just the steps that actually touch the LCPLL
9449 * register. Callers should take care of disabling all the display engine
9450 * functions, doing the mode unset, fixing interrupts, etc.
9451 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009452static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9453 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009454{
9455 uint32_t val;
9456
9457 assert_can_disable_lcpll(dev_priv);
9458
9459 val = I915_READ(LCPLL_CTL);
9460
9461 if (switch_to_fclk) {
9462 val |= LCPLL_CD_SOURCE_FCLK;
9463 I915_WRITE(LCPLL_CTL, val);
9464
9465 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9466 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9467 DRM_ERROR("Switching to FCLK failed\n");
9468
9469 val = I915_READ(LCPLL_CTL);
9470 }
9471
9472 val |= LCPLL_PLL_DISABLE;
9473 I915_WRITE(LCPLL_CTL, val);
9474 POSTING_READ(LCPLL_CTL);
9475
9476 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9477 DRM_ERROR("LCPLL still locked\n");
9478
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009479 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009480 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009481 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009482 ndelay(100);
9483
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009484 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9485 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009486 DRM_ERROR("D_COMP RCOMP still in progress\n");
9487
9488 if (allow_power_down) {
9489 val = I915_READ(LCPLL_CTL);
9490 val |= LCPLL_POWER_DOWN_ALLOW;
9491 I915_WRITE(LCPLL_CTL, val);
9492 POSTING_READ(LCPLL_CTL);
9493 }
9494}
9495
9496/*
9497 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9498 * source.
9499 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009500static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009501{
9502 uint32_t val;
9503
9504 val = I915_READ(LCPLL_CTL);
9505
9506 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9507 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9508 return;
9509
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009510 /*
9511 * Make sure we're not on PC8 state before disabling PC8, otherwise
9512 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009513 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009514 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009515
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009516 if (val & LCPLL_POWER_DOWN_ALLOW) {
9517 val &= ~LCPLL_POWER_DOWN_ALLOW;
9518 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009519 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009520 }
9521
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009522 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009523 val |= D_COMP_COMP_FORCE;
9524 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009525 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009526
9527 val = I915_READ(LCPLL_CTL);
9528 val &= ~LCPLL_PLL_DISABLE;
9529 I915_WRITE(LCPLL_CTL, val);
9530
9531 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9532 DRM_ERROR("LCPLL not locked yet\n");
9533
9534 if (val & LCPLL_CD_SOURCE_FCLK) {
9535 val = I915_READ(LCPLL_CTL);
9536 val &= ~LCPLL_CD_SOURCE_FCLK;
9537 I915_WRITE(LCPLL_CTL, val);
9538
9539 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9540 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9541 DRM_ERROR("Switching back to LCPLL failed\n");
9542 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009543
Mika Kuoppala59bad942015-01-16 11:34:40 +02009544 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009545 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009546}
9547
Paulo Zanoni765dab672014-03-07 20:08:18 -03009548/*
9549 * Package states C8 and deeper are really deep PC states that can only be
9550 * reached when all the devices on the system allow it, so even if the graphics
9551 * device allows PC8+, it doesn't mean the system will actually get to these
9552 * states. Our driver only allows PC8+ when going into runtime PM.
9553 *
9554 * The requirements for PC8+ are that all the outputs are disabled, the power
9555 * well is disabled and most interrupts are disabled, and these are also
9556 * requirements for runtime PM. When these conditions are met, we manually do
9557 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9558 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9559 * hang the machine.
9560 *
9561 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9562 * the state of some registers, so when we come back from PC8+ we need to
9563 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9564 * need to take care of the registers kept by RC6. Notice that this happens even
9565 * if we don't put the device in PCI D3 state (which is what currently happens
9566 * because of the runtime PM support).
9567 *
9568 * For more, read "Display Sequences for Package C8" on the hardware
9569 * documentation.
9570 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009571void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009572{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009573 struct drm_device *dev = dev_priv->dev;
9574 uint32_t val;
9575
Paulo Zanonic67a4702013-08-19 13:18:09 -03009576 DRM_DEBUG_KMS("Enabling package C8+\n");
9577
Paulo Zanonic67a4702013-08-19 13:18:09 -03009578 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9579 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9580 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9581 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9582 }
9583
9584 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009585 hsw_disable_lcpll(dev_priv, true, true);
9586}
9587
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009588void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009589{
9590 struct drm_device *dev = dev_priv->dev;
9591 uint32_t val;
9592
Paulo Zanonic67a4702013-08-19 13:18:09 -03009593 DRM_DEBUG_KMS("Disabling package C8+\n");
9594
9595 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009596 lpt_init_pch_refclk(dev);
9597
9598 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9599 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9600 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9601 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9602 }
9603
9604 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009605}
9606
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009607static void broxton_modeset_global_resources(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309608{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009609 struct drm_device *dev = old_state->dev;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309610 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009611 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309612 int req_cdclk;
9613
9614 /* see the comment in valleyview_modeset_global_resources */
9615 if (WARN_ON(max_pixclk < 0))
9616 return;
9617
9618 req_cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
9619
9620 if (req_cdclk != dev_priv->cdclk_freq)
9621 broxton_set_cdclk(dev, req_cdclk);
9622}
9623
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009624/* compute the max rate for new configuration */
9625static int ilk_max_pixel_rate(struct drm_i915_private *dev_priv)
9626{
9627 struct drm_device *dev = dev_priv->dev;
9628 struct intel_crtc *intel_crtc;
9629 struct drm_crtc *crtc;
9630 int max_pixel_rate = 0;
9631 int pixel_rate;
9632
9633 for_each_crtc(dev, crtc) {
9634 if (!crtc->state->enable)
9635 continue;
9636
9637 intel_crtc = to_intel_crtc(crtc);
9638 pixel_rate = ilk_pipe_pixel_rate(intel_crtc->config);
9639
9640 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
9641 if (IS_BROADWELL(dev) && intel_crtc->config->ips_enabled)
9642 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9643
9644 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9645 }
9646
9647 return max_pixel_rate;
9648}
9649
9650static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9651{
9652 struct drm_i915_private *dev_priv = dev->dev_private;
9653 uint32_t val, data;
9654 int ret;
9655
9656 if (WARN((I915_READ(LCPLL_CTL) &
9657 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9658 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9659 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9660 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9661 "trying to change cdclk frequency with cdclk not enabled\n"))
9662 return;
9663
9664 mutex_lock(&dev_priv->rps.hw_lock);
9665 ret = sandybridge_pcode_write(dev_priv,
9666 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9667 mutex_unlock(&dev_priv->rps.hw_lock);
9668 if (ret) {
9669 DRM_ERROR("failed to inform pcode about cdclk change\n");
9670 return;
9671 }
9672
9673 val = I915_READ(LCPLL_CTL);
9674 val |= LCPLL_CD_SOURCE_FCLK;
9675 I915_WRITE(LCPLL_CTL, val);
9676
9677 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9678 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9679 DRM_ERROR("Switching to FCLK failed\n");
9680
9681 val = I915_READ(LCPLL_CTL);
9682 val &= ~LCPLL_CLK_FREQ_MASK;
9683
9684 switch (cdclk) {
9685 case 450000:
9686 val |= LCPLL_CLK_FREQ_450;
9687 data = 0;
9688 break;
9689 case 540000:
9690 val |= LCPLL_CLK_FREQ_54O_BDW;
9691 data = 1;
9692 break;
9693 case 337500:
9694 val |= LCPLL_CLK_FREQ_337_5_BDW;
9695 data = 2;
9696 break;
9697 case 675000:
9698 val |= LCPLL_CLK_FREQ_675_BDW;
9699 data = 3;
9700 break;
9701 default:
9702 WARN(1, "invalid cdclk frequency\n");
9703 return;
9704 }
9705
9706 I915_WRITE(LCPLL_CTL, val);
9707
9708 val = I915_READ(LCPLL_CTL);
9709 val &= ~LCPLL_CD_SOURCE_FCLK;
9710 I915_WRITE(LCPLL_CTL, val);
9711
9712 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9713 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9714 DRM_ERROR("Switching back to LCPLL failed\n");
9715
9716 mutex_lock(&dev_priv->rps.hw_lock);
9717 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9718 mutex_unlock(&dev_priv->rps.hw_lock);
9719
9720 intel_update_cdclk(dev);
9721
9722 WARN(cdclk != dev_priv->cdclk_freq,
9723 "cdclk requested %d kHz but got %d kHz\n",
9724 cdclk, dev_priv->cdclk_freq);
9725}
9726
9727static int broadwell_calc_cdclk(struct drm_i915_private *dev_priv,
9728 int max_pixel_rate)
9729{
9730 int cdclk;
9731
9732 /*
9733 * FIXME should also account for plane ratio
9734 * once 64bpp pixel formats are supported.
9735 */
9736 if (max_pixel_rate > 540000)
9737 cdclk = 675000;
9738 else if (max_pixel_rate > 450000)
9739 cdclk = 540000;
9740 else if (max_pixel_rate > 337500)
9741 cdclk = 450000;
9742 else
9743 cdclk = 337500;
9744
9745 /*
9746 * FIXME move the cdclk caclulation to
9747 * compute_config() so we can fail gracegully.
9748 */
9749 if (cdclk > dev_priv->max_cdclk_freq) {
9750 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9751 cdclk, dev_priv->max_cdclk_freq);
9752 cdclk = dev_priv->max_cdclk_freq;
9753 }
9754
9755 return cdclk;
9756}
9757
9758static int broadwell_modeset_global_pipes(struct drm_atomic_state *state)
9759{
9760 struct drm_i915_private *dev_priv = to_i915(state->dev);
9761 struct drm_crtc *crtc;
9762 struct drm_crtc_state *crtc_state;
9763 int max_pixclk = ilk_max_pixel_rate(dev_priv);
9764 int cdclk, i;
9765
9766 cdclk = broadwell_calc_cdclk(dev_priv, max_pixclk);
9767
9768 if (cdclk == dev_priv->cdclk_freq)
9769 return 0;
9770
9771 /* add all active pipes to the state */
9772 for_each_crtc(state->dev, crtc) {
9773 if (!crtc->state->enable)
9774 continue;
9775
9776 crtc_state = drm_atomic_get_crtc_state(state, crtc);
9777 if (IS_ERR(crtc_state))
9778 return PTR_ERR(crtc_state);
9779 }
9780
9781 /* disable/enable all currently active pipes while we change cdclk */
9782 for_each_crtc_in_state(state, crtc, crtc_state, i)
9783 if (crtc_state->enable)
9784 crtc_state->mode_changed = true;
9785
9786 return 0;
9787}
9788
9789static void broadwell_modeset_global_resources(struct drm_atomic_state *state)
9790{
9791 struct drm_device *dev = state->dev;
9792 struct drm_i915_private *dev_priv = dev->dev_private;
9793 int max_pixel_rate = ilk_max_pixel_rate(dev_priv);
9794 int req_cdclk = broadwell_calc_cdclk(dev_priv, max_pixel_rate);
9795
9796 if (req_cdclk != dev_priv->cdclk_freq)
9797 broadwell_set_cdclk(dev, req_cdclk);
9798}
9799
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009800static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9801 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009802{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009803 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009804 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009805
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009806 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009807
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009808 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009809}
9810
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309811static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9812 enum port port,
9813 struct intel_crtc_state *pipe_config)
9814{
9815 switch (port) {
9816 case PORT_A:
9817 pipe_config->ddi_pll_sel = SKL_DPLL0;
9818 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9819 break;
9820 case PORT_B:
9821 pipe_config->ddi_pll_sel = SKL_DPLL1;
9822 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9823 break;
9824 case PORT_C:
9825 pipe_config->ddi_pll_sel = SKL_DPLL2;
9826 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9827 break;
9828 default:
9829 DRM_ERROR("Incorrect port type\n");
9830 }
9831}
9832
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009833static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9834 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009835 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009836{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009837 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009838
9839 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9840 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9841
9842 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009843 case SKL_DPLL0:
9844 /*
9845 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9846 * of the shared DPLL framework and thus needs to be read out
9847 * separately
9848 */
9849 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9850 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9851 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009852 case SKL_DPLL1:
9853 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9854 break;
9855 case SKL_DPLL2:
9856 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9857 break;
9858 case SKL_DPLL3:
9859 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9860 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009861 }
9862}
9863
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009864static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9865 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009866 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009867{
9868 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9869
9870 switch (pipe_config->ddi_pll_sel) {
9871 case PORT_CLK_SEL_WRPLL1:
9872 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9873 break;
9874 case PORT_CLK_SEL_WRPLL2:
9875 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9876 break;
9877 }
9878}
9879
Daniel Vetter26804af2014-06-25 22:01:55 +03009880static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009881 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009882{
9883 struct drm_device *dev = crtc->base.dev;
9884 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009885 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009886 enum port port;
9887 uint32_t tmp;
9888
9889 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9890
9891 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9892
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009893 if (IS_SKYLAKE(dev))
9894 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309895 else if (IS_BROXTON(dev))
9896 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009897 else
9898 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009899
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009900 if (pipe_config->shared_dpll >= 0) {
9901 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9902
9903 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9904 &pipe_config->dpll_hw_state));
9905 }
9906
Daniel Vetter26804af2014-06-25 22:01:55 +03009907 /*
9908 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9909 * DDI E. So just check whether this pipe is wired to DDI E and whether
9910 * the PCH transcoder is on.
9911 */
Damien Lespiauca370452013-12-03 13:56:24 +00009912 if (INTEL_INFO(dev)->gen < 9 &&
9913 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009914 pipe_config->has_pch_encoder = true;
9915
9916 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9917 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9918 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9919
9920 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9921 }
9922}
9923
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009924static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009925 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009926{
9927 struct drm_device *dev = crtc->base.dev;
9928 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009929 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009930 uint32_t tmp;
9931
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009932 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009933 POWER_DOMAIN_PIPE(crtc->pipe)))
9934 return false;
9935
Daniel Vettere143a212013-07-04 12:01:15 +02009936 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009937 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9938
Daniel Vettereccb1402013-05-22 00:50:22 +02009939 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9940 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9941 enum pipe trans_edp_pipe;
9942 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9943 default:
9944 WARN(1, "unknown pipe linked to edp transcoder\n");
9945 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9946 case TRANS_DDI_EDP_INPUT_A_ON:
9947 trans_edp_pipe = PIPE_A;
9948 break;
9949 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9950 trans_edp_pipe = PIPE_B;
9951 break;
9952 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9953 trans_edp_pipe = PIPE_C;
9954 break;
9955 }
9956
9957 if (trans_edp_pipe == crtc->pipe)
9958 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9959 }
9960
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009961 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009962 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009963 return false;
9964
Daniel Vettereccb1402013-05-22 00:50:22 +02009965 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009966 if (!(tmp & PIPECONF_ENABLE))
9967 return false;
9968
Daniel Vetter26804af2014-06-25 22:01:55 +03009969 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009970
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009971 intel_get_pipe_timings(crtc, pipe_config);
9972
Chandra Kondurua1b22782015-04-07 15:28:45 -07009973 if (INTEL_INFO(dev)->gen >= 9) {
9974 skl_init_scalers(dev, crtc, pipe_config);
9975 }
9976
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009977 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009978
9979 if (INTEL_INFO(dev)->gen >= 9) {
9980 pipe_config->scaler_state.scaler_id = -1;
9981 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9982 }
9983
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009984 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009985 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009986 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009987 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009988 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009989 else
9990 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009991 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009992
Jesse Barnese59150d2014-01-07 13:30:45 -08009993 if (IS_HASWELL(dev))
9994 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9995 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009996
Clint Taylorebb69c92014-09-30 10:30:22 -07009997 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9998 pipe_config->pixel_multiplier =
9999 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10000 } else {
10001 pipe_config->pixel_multiplier = 1;
10002 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010003
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010004 return true;
10005}
10006
Chris Wilson560b85b2010-08-07 11:01:38 +010010007static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
10008{
10009 struct drm_device *dev = crtc->dev;
10010 struct drm_i915_private *dev_priv = dev->dev_private;
10011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010012 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010013
Ville Syrjälädc41c152014-08-13 11:57:05 +030010014 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010015 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
10016 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010017 unsigned int stride = roundup_pow_of_two(width) * 4;
10018
10019 switch (stride) {
10020 default:
10021 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10022 width, stride);
10023 stride = 256;
10024 /* fallthrough */
10025 case 256:
10026 case 512:
10027 case 1024:
10028 case 2048:
10029 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010030 }
10031
Ville Syrjälädc41c152014-08-13 11:57:05 +030010032 cntl |= CURSOR_ENABLE |
10033 CURSOR_GAMMA_ENABLE |
10034 CURSOR_FORMAT_ARGB |
10035 CURSOR_STRIDE(stride);
10036
10037 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010038 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010039
Ville Syrjälädc41c152014-08-13 11:57:05 +030010040 if (intel_crtc->cursor_cntl != 0 &&
10041 (intel_crtc->cursor_base != base ||
10042 intel_crtc->cursor_size != size ||
10043 intel_crtc->cursor_cntl != cntl)) {
10044 /* On these chipsets we can only modify the base/size/stride
10045 * whilst the cursor is disabled.
10046 */
10047 I915_WRITE(_CURACNTR, 0);
10048 POSTING_READ(_CURACNTR);
10049 intel_crtc->cursor_cntl = 0;
10050 }
10051
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010052 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +030010053 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010054 intel_crtc->cursor_base = base;
10055 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010056
10057 if (intel_crtc->cursor_size != size) {
10058 I915_WRITE(CURSIZE, size);
10059 intel_crtc->cursor_size = size;
10060 }
10061
Chris Wilson4b0e3332014-05-30 16:35:26 +030010062 if (intel_crtc->cursor_cntl != cntl) {
10063 I915_WRITE(_CURACNTR, cntl);
10064 POSTING_READ(_CURACNTR);
10065 intel_crtc->cursor_cntl = cntl;
10066 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010067}
10068
10069static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
10070{
10071 struct drm_device *dev = crtc->dev;
10072 struct drm_i915_private *dev_priv = dev->dev_private;
10073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10074 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010075 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +010010076
Chris Wilson4b0e3332014-05-30 16:35:26 +030010077 cntl = 0;
10078 if (base) {
10079 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -080010080 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010081 case 64:
10082 cntl |= CURSOR_MODE_64_ARGB_AX;
10083 break;
10084 case 128:
10085 cntl |= CURSOR_MODE_128_ARGB_AX;
10086 break;
10087 case 256:
10088 cntl |= CURSOR_MODE_256_ARGB_AX;
10089 break;
10090 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010091 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010092 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010093 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010094 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010095
10096 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
10097 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010098 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010099
Matt Roper8e7d6882015-01-21 16:35:41 -080010100 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010101 cntl |= CURSOR_ROTATE_180;
10102
Chris Wilson4b0e3332014-05-30 16:35:26 +030010103 if (intel_crtc->cursor_cntl != cntl) {
10104 I915_WRITE(CURCNTR(pipe), cntl);
10105 POSTING_READ(CURCNTR(pipe));
10106 intel_crtc->cursor_cntl = cntl;
10107 }
10108
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010109 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010110 I915_WRITE(CURBASE(pipe), base);
10111 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010112
10113 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010114}
10115
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010116/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010117static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10118 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010119{
10120 struct drm_device *dev = crtc->dev;
10121 struct drm_i915_private *dev_priv = dev->dev_private;
10122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10123 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -070010124 int x = crtc->cursor_x;
10125 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010126 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010127
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010128 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010129 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010130
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010131 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010132 base = 0;
10133
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010134 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010135 base = 0;
10136
10137 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010138 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010139 base = 0;
10140
10141 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10142 x = -x;
10143 }
10144 pos |= x << CURSOR_X_SHIFT;
10145
10146 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010147 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010148 base = 0;
10149
10150 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10151 y = -y;
10152 }
10153 pos |= y << CURSOR_Y_SHIFT;
10154
Chris Wilson4b0e3332014-05-30 16:35:26 +030010155 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010156 return;
10157
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010158 I915_WRITE(CURPOS(pipe), pos);
10159
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010160 /* ILK+ do this automagically */
10161 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010162 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010163 base += (intel_crtc->base.cursor->state->crtc_h *
10164 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010165 }
10166
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010167 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010168 i845_update_cursor(crtc, base);
10169 else
10170 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010171}
10172
Ville Syrjälädc41c152014-08-13 11:57:05 +030010173static bool cursor_size_ok(struct drm_device *dev,
10174 uint32_t width, uint32_t height)
10175{
10176 if (width == 0 || height == 0)
10177 return false;
10178
10179 /*
10180 * 845g/865g are special in that they are only limited by
10181 * the width of their cursors, the height is arbitrary up to
10182 * the precision of the register. Everything else requires
10183 * square cursors, limited to a few power-of-two sizes.
10184 */
10185 if (IS_845G(dev) || IS_I865G(dev)) {
10186 if ((width & 63) != 0)
10187 return false;
10188
10189 if (width > (IS_845G(dev) ? 64 : 512))
10190 return false;
10191
10192 if (height > 1023)
10193 return false;
10194 } else {
10195 switch (width | height) {
10196 case 256:
10197 case 128:
10198 if (IS_GEN2(dev))
10199 return false;
10200 case 64:
10201 break;
10202 default:
10203 return false;
10204 }
10205 }
10206
10207 return true;
10208}
10209
Jesse Barnes79e53942008-11-07 14:24:08 -080010210static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010211 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010212{
James Simmons72034252010-08-03 01:33:19 +010010213 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010215
James Simmons72034252010-08-03 01:33:19 +010010216 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010217 intel_crtc->lut_r[i] = red[i] >> 8;
10218 intel_crtc->lut_g[i] = green[i] >> 8;
10219 intel_crtc->lut_b[i] = blue[i] >> 8;
10220 }
10221
10222 intel_crtc_load_lut(crtc);
10223}
10224
Jesse Barnes79e53942008-11-07 14:24:08 -080010225/* VESA 640x480x72Hz mode to set on the pipe */
10226static struct drm_display_mode load_detect_mode = {
10227 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10228 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10229};
10230
Daniel Vettera8bb6812014-02-10 18:00:39 +010010231struct drm_framebuffer *
10232__intel_framebuffer_create(struct drm_device *dev,
10233 struct drm_mode_fb_cmd2 *mode_cmd,
10234 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010235{
10236 struct intel_framebuffer *intel_fb;
10237 int ret;
10238
10239 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10240 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010241 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010242 return ERR_PTR(-ENOMEM);
10243 }
10244
10245 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010246 if (ret)
10247 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010248
10249 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010250err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010251 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010252 kfree(intel_fb);
10253
10254 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010255}
10256
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010257static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010258intel_framebuffer_create(struct drm_device *dev,
10259 struct drm_mode_fb_cmd2 *mode_cmd,
10260 struct drm_i915_gem_object *obj)
10261{
10262 struct drm_framebuffer *fb;
10263 int ret;
10264
10265 ret = i915_mutex_lock_interruptible(dev);
10266 if (ret)
10267 return ERR_PTR(ret);
10268 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10269 mutex_unlock(&dev->struct_mutex);
10270
10271 return fb;
10272}
10273
Chris Wilsond2dff872011-04-19 08:36:26 +010010274static u32
10275intel_framebuffer_pitch_for_width(int width, int bpp)
10276{
10277 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10278 return ALIGN(pitch, 64);
10279}
10280
10281static u32
10282intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10283{
10284 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010285 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010286}
10287
10288static struct drm_framebuffer *
10289intel_framebuffer_create_for_mode(struct drm_device *dev,
10290 struct drm_display_mode *mode,
10291 int depth, int bpp)
10292{
10293 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010294 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010295
10296 obj = i915_gem_alloc_object(dev,
10297 intel_framebuffer_size_for_mode(mode, bpp));
10298 if (obj == NULL)
10299 return ERR_PTR(-ENOMEM);
10300
10301 mode_cmd.width = mode->hdisplay;
10302 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010303 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10304 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010305 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010306
10307 return intel_framebuffer_create(dev, &mode_cmd, obj);
10308}
10309
10310static struct drm_framebuffer *
10311mode_fits_in_fbdev(struct drm_device *dev,
10312 struct drm_display_mode *mode)
10313{
Daniel Vetter4520f532013-10-09 09:18:51 +020010314#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010315 struct drm_i915_private *dev_priv = dev->dev_private;
10316 struct drm_i915_gem_object *obj;
10317 struct drm_framebuffer *fb;
10318
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010319 if (!dev_priv->fbdev)
10320 return NULL;
10321
10322 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010323 return NULL;
10324
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010325 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010326 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010327
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010328 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010329 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10330 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010331 return NULL;
10332
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010333 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010334 return NULL;
10335
10336 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010337#else
10338 return NULL;
10339#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010340}
10341
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010342static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10343 struct drm_crtc *crtc,
10344 struct drm_display_mode *mode,
10345 struct drm_framebuffer *fb,
10346 int x, int y)
10347{
10348 struct drm_plane_state *plane_state;
10349 int hdisplay, vdisplay;
10350 int ret;
10351
10352 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10353 if (IS_ERR(plane_state))
10354 return PTR_ERR(plane_state);
10355
10356 if (mode)
10357 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10358 else
10359 hdisplay = vdisplay = 0;
10360
10361 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10362 if (ret)
10363 return ret;
10364 drm_atomic_set_fb_for_plane(plane_state, fb);
10365 plane_state->crtc_x = 0;
10366 plane_state->crtc_y = 0;
10367 plane_state->crtc_w = hdisplay;
10368 plane_state->crtc_h = vdisplay;
10369 plane_state->src_x = x << 16;
10370 plane_state->src_y = y << 16;
10371 plane_state->src_w = hdisplay << 16;
10372 plane_state->src_h = vdisplay << 16;
10373
10374 return 0;
10375}
10376
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010377bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010378 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010379 struct intel_load_detect_pipe *old,
10380 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010381{
10382 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010383 struct intel_encoder *intel_encoder =
10384 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010385 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010386 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010387 struct drm_crtc *crtc = NULL;
10388 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010389 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010390 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010391 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010392 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010393 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010394 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010395
Chris Wilsond2dff872011-04-19 08:36:26 +010010396 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010397 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010398 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010399
Rob Clark51fd3712013-11-19 12:10:12 -050010400retry:
10401 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10402 if (ret)
10403 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010404
Jesse Barnes79e53942008-11-07 14:24:08 -080010405 /*
10406 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010407 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010408 * - if the connector already has an assigned crtc, use it (but make
10409 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010410 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010411 * - try to find the first unused crtc that can drive this connector,
10412 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010413 */
10414
10415 /* See if we already have a CRTC for this connector */
10416 if (encoder->crtc) {
10417 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010418
Rob Clark51fd3712013-11-19 12:10:12 -050010419 ret = drm_modeset_lock(&crtc->mutex, ctx);
10420 if (ret)
10421 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010422 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10423 if (ret)
10424 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +010010425
Daniel Vetter24218aa2012-08-12 19:27:11 +020010426 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010427 old->load_detect_temp = false;
10428
10429 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010430 if (connector->dpms != DRM_MODE_DPMS_ON)
10431 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010432
Chris Wilson71731882011-04-19 23:10:58 +010010433 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010434 }
10435
10436 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010437 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010438 i++;
10439 if (!(encoder->possible_crtcs & (1 << i)))
10440 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010441 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010442 continue;
10443 /* This can occur when applying the pipe A quirk on resume. */
10444 if (to_intel_crtc(possible_crtc)->new_enabled)
10445 continue;
10446
10447 crtc = possible_crtc;
10448 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010449 }
10450
10451 /*
10452 * If we didn't find an unused CRTC, don't use any.
10453 */
10454 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010455 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -050010456 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -080010457 }
10458
Rob Clark51fd3712013-11-19 12:10:12 -050010459 ret = drm_modeset_lock(&crtc->mutex, ctx);
10460 if (ret)
10461 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010462 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10463 if (ret)
10464 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +020010465 intel_encoder->new_crtc = to_intel_crtc(crtc);
10466 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010467
10468 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010469 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +020010470 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010471 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010472 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010473
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010474 state = drm_atomic_state_alloc(dev);
10475 if (!state)
10476 return false;
10477
10478 state->acquire_ctx = ctx;
10479
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010480 connector_state = drm_atomic_get_connector_state(state, connector);
10481 if (IS_ERR(connector_state)) {
10482 ret = PTR_ERR(connector_state);
10483 goto fail;
10484 }
10485
10486 connector_state->crtc = crtc;
10487 connector_state->best_encoder = &intel_encoder->base;
10488
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010489 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10490 if (IS_ERR(crtc_state)) {
10491 ret = PTR_ERR(crtc_state);
10492 goto fail;
10493 }
10494
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010495 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010496
Chris Wilson64927112011-04-20 07:25:26 +010010497 if (!mode)
10498 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010499
Chris Wilsond2dff872011-04-19 08:36:26 +010010500 /* We need a framebuffer large enough to accommodate all accesses
10501 * that the plane may generate whilst we perform load detection.
10502 * We can not rely on the fbcon either being present (we get called
10503 * during its initialisation to detect all boot displays, or it may
10504 * not even exist) or that it is large enough to satisfy the
10505 * requested mode.
10506 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010507 fb = mode_fits_in_fbdev(dev, mode);
10508 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010509 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010510 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10511 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010512 } else
10513 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010514 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010515 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010516 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010517 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010518
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010519 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10520 if (ret)
10521 goto fail;
10522
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010523 drm_mode_copy(&crtc_state->base.mode, mode);
10524
10525 if (intel_set_mode(crtc, state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010526 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010527 if (old->release_fb)
10528 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010529 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010530 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010531 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010532
Jesse Barnes79e53942008-11-07 14:24:08 -080010533 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010534 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010535 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010536
10537 fail:
Matt Roper83d65732015-02-25 13:12:16 -080010538 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -050010539fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010540 drm_atomic_state_free(state);
10541 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010542
Rob Clark51fd3712013-11-19 12:10:12 -050010543 if (ret == -EDEADLK) {
10544 drm_modeset_backoff(ctx);
10545 goto retry;
10546 }
10547
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010548 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010549}
10550
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010551void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010552 struct intel_load_detect_pipe *old,
10553 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010554{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010555 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010556 struct intel_encoder *intel_encoder =
10557 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010558 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010559 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010561 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010562 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010563 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010564 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010565
Chris Wilsond2dff872011-04-19 08:36:26 +010010566 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010567 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010568 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010569
Chris Wilson8261b192011-04-19 23:18:09 +010010570 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010571 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010572 if (!state)
10573 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010574
10575 state->acquire_ctx = ctx;
10576
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010577 connector_state = drm_atomic_get_connector_state(state, connector);
10578 if (IS_ERR(connector_state))
10579 goto fail;
10580
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010581 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10582 if (IS_ERR(crtc_state))
10583 goto fail;
10584
Daniel Vetterfc303102012-07-09 10:40:58 +020010585 to_intel_connector(connector)->new_encoder = NULL;
10586 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010587 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010588
10589 connector_state->best_encoder = NULL;
10590 connector_state->crtc = NULL;
10591
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010592 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010593
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010594 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10595 0, 0);
10596 if (ret)
10597 goto fail;
10598
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010599 ret = intel_set_mode(crtc, state);
10600 if (ret)
10601 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010602
Daniel Vetter36206362012-12-10 20:42:17 +010010603 if (old->release_fb) {
10604 drm_framebuffer_unregister_private(old->release_fb);
10605 drm_framebuffer_unreference(old->release_fb);
10606 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010607
Chris Wilson0622a532011-04-21 09:32:11 +010010608 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010609 }
10610
Eric Anholtc751ce42010-03-25 11:48:48 -070010611 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010612 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10613 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010614
10615 return;
10616fail:
10617 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10618 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010619}
10620
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010621static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010622 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010623{
10624 struct drm_i915_private *dev_priv = dev->dev_private;
10625 u32 dpll = pipe_config->dpll_hw_state.dpll;
10626
10627 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010628 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010629 else if (HAS_PCH_SPLIT(dev))
10630 return 120000;
10631 else if (!IS_GEN2(dev))
10632 return 96000;
10633 else
10634 return 48000;
10635}
10636
Jesse Barnes79e53942008-11-07 14:24:08 -080010637/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010638static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010639 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010640{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010641 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010642 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010643 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010644 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010645 u32 fp;
10646 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010647 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010648
10649 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010650 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010651 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010652 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010653
10654 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010655 if (IS_PINEVIEW(dev)) {
10656 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10657 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010658 } else {
10659 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10660 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10661 }
10662
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010663 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010664 if (IS_PINEVIEW(dev))
10665 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10666 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010667 else
10668 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010669 DPLL_FPA01_P1_POST_DIV_SHIFT);
10670
10671 switch (dpll & DPLL_MODE_MASK) {
10672 case DPLLB_MODE_DAC_SERIAL:
10673 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10674 5 : 10;
10675 break;
10676 case DPLLB_MODE_LVDS:
10677 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10678 7 : 14;
10679 break;
10680 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010681 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010682 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010683 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010684 }
10685
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010686 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010687 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010688 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010689 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010690 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010691 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010692 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010693
10694 if (is_lvds) {
10695 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10696 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010697
10698 if (lvds & LVDS_CLKB_POWER_UP)
10699 clock.p2 = 7;
10700 else
10701 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010702 } else {
10703 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10704 clock.p1 = 2;
10705 else {
10706 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10707 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10708 }
10709 if (dpll & PLL_P2_DIVIDE_BY_4)
10710 clock.p2 = 4;
10711 else
10712 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010713 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010714
10715 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010716 }
10717
Ville Syrjälä18442d02013-09-13 16:00:08 +030010718 /*
10719 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010720 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010721 * encoder's get_config() function.
10722 */
10723 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010724}
10725
Ville Syrjälä6878da02013-09-13 15:59:11 +030010726int intel_dotclock_calculate(int link_freq,
10727 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010728{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010729 /*
10730 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010731 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010732 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010733 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010734 *
10735 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010736 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010737 */
10738
Ville Syrjälä6878da02013-09-13 15:59:11 +030010739 if (!m_n->link_n)
10740 return 0;
10741
10742 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10743}
10744
Ville Syrjälä18442d02013-09-13 16:00:08 +030010745static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010746 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010747{
10748 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010749
10750 /* read out port_clock from the DPLL */
10751 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010752
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010753 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010754 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010755 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010756 * agree once we know their relationship in the encoder's
10757 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010758 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010759 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010760 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10761 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010762}
10763
10764/** Returns the currently programmed mode of the given pipe. */
10765struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10766 struct drm_crtc *crtc)
10767{
Jesse Barnes548f2452011-02-17 10:40:53 -080010768 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010770 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010771 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010772 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010773 int htot = I915_READ(HTOTAL(cpu_transcoder));
10774 int hsync = I915_READ(HSYNC(cpu_transcoder));
10775 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10776 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010777 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010778
10779 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10780 if (!mode)
10781 return NULL;
10782
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010783 /*
10784 * Construct a pipe_config sufficient for getting the clock info
10785 * back out of crtc_clock_get.
10786 *
10787 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10788 * to use a real value here instead.
10789 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010790 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010791 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010792 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10793 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10794 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010795 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10796
Ville Syrjälä773ae032013-09-23 17:48:20 +030010797 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010798 mode->hdisplay = (htot & 0xffff) + 1;
10799 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10800 mode->hsync_start = (hsync & 0xffff) + 1;
10801 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10802 mode->vdisplay = (vtot & 0xffff) + 1;
10803 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10804 mode->vsync_start = (vsync & 0xffff) + 1;
10805 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10806
10807 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010808
10809 return mode;
10810}
10811
Jesse Barnes652c3932009-08-17 13:31:43 -070010812static void intel_decrease_pllclock(struct drm_crtc *crtc)
10813{
10814 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010815 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -070010816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010817
Sonika Jindalbaff2962014-07-22 11:16:35 +053010818 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -070010819 return;
10820
10821 if (!dev_priv->lvds_downclock_avail)
10822 return;
10823
10824 /*
10825 * Since this is called by a timer, we should never get here in
10826 * the manual case.
10827 */
10828 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +010010829 int pipe = intel_crtc->pipe;
10830 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +020010831 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +010010832
Zhao Yakui44d98a62009-10-09 11:39:40 +080010833 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010834
Sean Paul8ac5a6d2012-02-13 13:14:51 -050010835 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010836
Chris Wilson074b5e12012-05-02 12:07:06 +010010837 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -070010838 dpll |= DISPLAY_RATE_SELECT_FPA1;
10839 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010840 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010841 dpll = I915_READ(dpll_reg);
10842 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +080010843 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010844 }
10845
10846}
10847
Chris Wilsonf047e392012-07-21 12:31:41 +010010848void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010849{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010850 struct drm_i915_private *dev_priv = dev->dev_private;
10851
Chris Wilsonf62a0072014-02-21 17:55:39 +000010852 if (dev_priv->mm.busy)
10853 return;
10854
Paulo Zanoni43694d62014-03-07 20:08:08 -030010855 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010856 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010857 if (INTEL_INFO(dev)->gen >= 6)
10858 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010859 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010860}
10861
10862void intel_mark_idle(struct drm_device *dev)
10863{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010864 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010865 struct drm_crtc *crtc;
10866
Chris Wilsonf62a0072014-02-21 17:55:39 +000010867 if (!dev_priv->mm.busy)
10868 return;
10869
10870 dev_priv->mm.busy = false;
10871
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010872 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -070010873 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +000010874 continue;
10875
10876 intel_decrease_pllclock(crtc);
10877 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010878
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010879 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010880 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010881
Paulo Zanoni43694d62014-03-07 20:08:08 -030010882 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010883}
10884
Jesse Barnes79e53942008-11-07 14:24:08 -080010885static void intel_crtc_destroy(struct drm_crtc *crtc)
10886{
10887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010888 struct drm_device *dev = crtc->dev;
10889 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010890
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010891 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010892 work = intel_crtc->unpin_work;
10893 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010894 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010895
10896 if (work) {
10897 cancel_work_sync(&work->work);
10898 kfree(work);
10899 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010900
10901 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010902
Jesse Barnes79e53942008-11-07 14:24:08 -080010903 kfree(intel_crtc);
10904}
10905
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010906static void intel_unpin_work_fn(struct work_struct *__work)
10907{
10908 struct intel_unpin_work *work =
10909 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010910 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +020010911 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010912
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010913 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010914 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010915 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010916
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010917 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010918
10919 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010920 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010921 mutex_unlock(&dev->struct_mutex);
10922
Daniel Vetterf99d7062014-06-19 16:01:59 +020010923 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +000010924 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010925
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010926 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
10927 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
10928
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010929 kfree(work);
10930}
10931
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010932static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010933 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010934{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10936 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010937 unsigned long flags;
10938
10939 /* Ignore early vblank irqs */
10940 if (intel_crtc == NULL)
10941 return;
10942
Daniel Vetterf3260382014-09-15 14:55:23 +020010943 /*
10944 * This is called both by irq handlers and the reset code (to complete
10945 * lost pageflips) so needs the full irqsave spinlocks.
10946 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010947 spin_lock_irqsave(&dev->event_lock, flags);
10948 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010949
10950 /* Ensure we don't miss a work->pending update ... */
10951 smp_rmb();
10952
10953 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010954 spin_unlock_irqrestore(&dev->event_lock, flags);
10955 return;
10956 }
10957
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010958 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010959
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010960 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010961}
10962
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010963void intel_finish_page_flip(struct drm_device *dev, int pipe)
10964{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010965 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010966 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10967
Mario Kleiner49b14a52010-12-09 07:00:07 +010010968 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010969}
10970
10971void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10972{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010973 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010974 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10975
Mario Kleiner49b14a52010-12-09 07:00:07 +010010976 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010977}
10978
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010979/* Is 'a' after or equal to 'b'? */
10980static bool g4x_flip_count_after_eq(u32 a, u32 b)
10981{
10982 return !((a - b) & 0x80000000);
10983}
10984
10985static bool page_flip_finished(struct intel_crtc *crtc)
10986{
10987 struct drm_device *dev = crtc->base.dev;
10988 struct drm_i915_private *dev_priv = dev->dev_private;
10989
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010990 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10991 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10992 return true;
10993
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010994 /*
10995 * The relevant registers doen't exist on pre-ctg.
10996 * As the flip done interrupt doesn't trigger for mmio
10997 * flips on gmch platforms, a flip count check isn't
10998 * really needed there. But since ctg has the registers,
10999 * include it in the check anyway.
11000 */
11001 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11002 return true;
11003
11004 /*
11005 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11006 * used the same base address. In that case the mmio flip might
11007 * have completed, but the CS hasn't even executed the flip yet.
11008 *
11009 * A flip count check isn't enough as the CS might have updated
11010 * the base address just after start of vblank, but before we
11011 * managed to process the interrupt. This means we'd complete the
11012 * CS flip too soon.
11013 *
11014 * Combining both checks should get us a good enough result. It may
11015 * still happen that the CS flip has been executed, but has not
11016 * yet actually completed. But in case the base address is the same
11017 * anyway, we don't really care.
11018 */
11019 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11020 crtc->unpin_work->gtt_offset &&
11021 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
11022 crtc->unpin_work->flip_count);
11023}
11024
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011025void intel_prepare_page_flip(struct drm_device *dev, int plane)
11026{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011027 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011028 struct intel_crtc *intel_crtc =
11029 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11030 unsigned long flags;
11031
Daniel Vetterf3260382014-09-15 14:55:23 +020011032
11033 /*
11034 * This is called both by irq handlers and the reset code (to complete
11035 * lost pageflips) so needs the full irqsave spinlocks.
11036 *
11037 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000011038 * generate a page-flip completion irq, i.e. every modeset
11039 * is also accompanied by a spurious intel_prepare_page_flip().
11040 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011041 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011042 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000011043 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011044 spin_unlock_irqrestore(&dev->event_lock, flags);
11045}
11046
Robin Schroereba905b2014-05-18 02:24:50 +020011047static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011048{
11049 /* Ensure that the work item is consistent when activating it ... */
11050 smp_wmb();
11051 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
11052 /* and that it is marked active as soon as the irq could fire. */
11053 smp_wmb();
11054}
11055
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011056static int intel_gen2_queue_flip(struct drm_device *dev,
11057 struct drm_crtc *crtc,
11058 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011059 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011060 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011061 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011062{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011064 u32 flip_mask;
11065 int ret;
11066
Daniel Vetter6d90c952012-04-26 23:28:05 +020011067 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011068 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011069 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011070
11071 /* Can't queue multiple flips, so wait for the previous
11072 * one to finish before executing the next.
11073 */
11074 if (intel_crtc->plane)
11075 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11076 else
11077 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011078 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11079 intel_ring_emit(ring, MI_NOOP);
11080 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11081 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11082 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011083 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011084 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011085
11086 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011087 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011088 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011089}
11090
11091static int intel_gen3_queue_flip(struct drm_device *dev,
11092 struct drm_crtc *crtc,
11093 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011094 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011095 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011096 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011097{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011098 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011099 u32 flip_mask;
11100 int ret;
11101
Daniel Vetter6d90c952012-04-26 23:28:05 +020011102 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011103 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011104 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011105
11106 if (intel_crtc->plane)
11107 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11108 else
11109 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011110 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11111 intel_ring_emit(ring, MI_NOOP);
11112 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11113 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11114 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011115 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011116 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011117
Chris Wilsone7d841c2012-12-03 11:36:30 +000011118 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011119 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011120 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011121}
11122
11123static int intel_gen4_queue_flip(struct drm_device *dev,
11124 struct drm_crtc *crtc,
11125 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011126 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011127 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011128 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011129{
11130 struct drm_i915_private *dev_priv = dev->dev_private;
11131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11132 uint32_t pf, pipesrc;
11133 int ret;
11134
Daniel Vetter6d90c952012-04-26 23:28:05 +020011135 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011136 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011137 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011138
11139 /* i965+ uses the linear or tiled offsets from the
11140 * Display Registers (which do not change across a page-flip)
11141 * so we need only reprogram the base address.
11142 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011143 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11144 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11145 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011146 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011147 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011148
11149 /* XXX Enabling the panel-fitter across page-flip is so far
11150 * untested on non-native modes, so ignore it for now.
11151 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11152 */
11153 pf = 0;
11154 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011155 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011156
11157 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011158 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011159 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011160}
11161
11162static int intel_gen6_queue_flip(struct drm_device *dev,
11163 struct drm_crtc *crtc,
11164 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011165 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011166 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011167 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011168{
11169 struct drm_i915_private *dev_priv = dev->dev_private;
11170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11171 uint32_t pf, pipesrc;
11172 int ret;
11173
Daniel Vetter6d90c952012-04-26 23:28:05 +020011174 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011175 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011176 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011177
Daniel Vetter6d90c952012-04-26 23:28:05 +020011178 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11179 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11180 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011181 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011182
Chris Wilson99d9acd2012-04-17 20:37:00 +010011183 /* Contrary to the suggestions in the documentation,
11184 * "Enable Panel Fitter" does not seem to be required when page
11185 * flipping with a non-native mode, and worse causes a normal
11186 * modeset to fail.
11187 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11188 */
11189 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011190 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011191 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011192
11193 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011194 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011195 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011196}
11197
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011198static int intel_gen7_queue_flip(struct drm_device *dev,
11199 struct drm_crtc *crtc,
11200 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011201 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011202 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011203 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011204{
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011206 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011207 int len, ret;
11208
Robin Schroereba905b2014-05-18 02:24:50 +020011209 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011210 case PLANE_A:
11211 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11212 break;
11213 case PLANE_B:
11214 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11215 break;
11216 case PLANE_C:
11217 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11218 break;
11219 default:
11220 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011221 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011222 }
11223
Chris Wilsonffe74d72013-08-26 20:58:12 +010011224 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011225 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011226 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011227 /*
11228 * On Gen 8, SRM is now taking an extra dword to accommodate
11229 * 48bits addresses, and we need a NOOP for the batch size to
11230 * stay even.
11231 */
11232 if (IS_GEN8(dev))
11233 len += 2;
11234 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011235
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011236 /*
11237 * BSpec MI_DISPLAY_FLIP for IVB:
11238 * "The full packet must be contained within the same cache line."
11239 *
11240 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11241 * cacheline, if we ever start emitting more commands before
11242 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11243 * then do the cacheline alignment, and finally emit the
11244 * MI_DISPLAY_FLIP.
11245 */
11246 ret = intel_ring_cacheline_align(ring);
11247 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011248 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011249
Chris Wilsonffe74d72013-08-26 20:58:12 +010011250 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011251 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011252 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011253
Chris Wilsonffe74d72013-08-26 20:58:12 +010011254 /* Unmask the flip-done completion message. Note that the bspec says that
11255 * we should do this for both the BCS and RCS, and that we must not unmask
11256 * more than one flip event at any time (or ensure that one flip message
11257 * can be sent by waiting for flip-done prior to queueing new flips).
11258 * Experimentation says that BCS works despite DERRMR masking all
11259 * flip-done completion events and that unmasking all planes at once
11260 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11261 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11262 */
11263 if (ring->id == RCS) {
11264 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11265 intel_ring_emit(ring, DERRMR);
11266 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11267 DERRMR_PIPEB_PRI_FLIP_DONE |
11268 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011269 if (IS_GEN8(dev))
11270 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11271 MI_SRM_LRM_GLOBAL_GTT);
11272 else
11273 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11274 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011275 intel_ring_emit(ring, DERRMR);
11276 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011277 if (IS_GEN8(dev)) {
11278 intel_ring_emit(ring, 0);
11279 intel_ring_emit(ring, MI_NOOP);
11280 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011281 }
11282
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011283 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011284 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011285 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011286 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011287
11288 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011289 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011290 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011291}
11292
Sourab Gupta84c33a62014-06-02 16:47:17 +053011293static bool use_mmio_flip(struct intel_engine_cs *ring,
11294 struct drm_i915_gem_object *obj)
11295{
11296 /*
11297 * This is not being used for older platforms, because
11298 * non-availability of flip done interrupt forces us to use
11299 * CS flips. Older platforms derive flip done using some clever
11300 * tricks involving the flip_pending status bits and vblank irqs.
11301 * So using MMIO flips there would disrupt this mechanism.
11302 */
11303
Chris Wilson8e09bf82014-07-08 10:40:30 +010011304 if (ring == NULL)
11305 return true;
11306
Sourab Gupta84c33a62014-06-02 16:47:17 +053011307 if (INTEL_INFO(ring->dev)->gen < 5)
11308 return false;
11309
11310 if (i915.use_mmio_flip < 0)
11311 return false;
11312 else if (i915.use_mmio_flip > 0)
11313 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011314 else if (i915.enable_execlists)
11315 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011316 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011317 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011318}
11319
Damien Lespiauff944562014-11-20 14:58:16 +000011320static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11321{
11322 struct drm_device *dev = intel_crtc->base.dev;
11323 struct drm_i915_private *dev_priv = dev->dev_private;
11324 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011325 const enum pipe pipe = intel_crtc->pipe;
11326 u32 ctl, stride;
11327
11328 ctl = I915_READ(PLANE_CTL(pipe, 0));
11329 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011330 switch (fb->modifier[0]) {
11331 case DRM_FORMAT_MOD_NONE:
11332 break;
11333 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011334 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011335 break;
11336 case I915_FORMAT_MOD_Y_TILED:
11337 ctl |= PLANE_CTL_TILED_Y;
11338 break;
11339 case I915_FORMAT_MOD_Yf_TILED:
11340 ctl |= PLANE_CTL_TILED_YF;
11341 break;
11342 default:
11343 MISSING_CASE(fb->modifier[0]);
11344 }
Damien Lespiauff944562014-11-20 14:58:16 +000011345
11346 /*
11347 * The stride is either expressed as a multiple of 64 bytes chunks for
11348 * linear buffers or in number of tiles for tiled buffers.
11349 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011350 stride = fb->pitches[0] /
11351 intel_fb_stride_alignment(dev, fb->modifier[0],
11352 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011353
11354 /*
11355 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11356 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11357 */
11358 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11359 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11360
11361 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11362 POSTING_READ(PLANE_SURF(pipe, 0));
11363}
11364
11365static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011366{
11367 struct drm_device *dev = intel_crtc->base.dev;
11368 struct drm_i915_private *dev_priv = dev->dev_private;
11369 struct intel_framebuffer *intel_fb =
11370 to_intel_framebuffer(intel_crtc->base.primary->fb);
11371 struct drm_i915_gem_object *obj = intel_fb->obj;
11372 u32 dspcntr;
11373 u32 reg;
11374
Sourab Gupta84c33a62014-06-02 16:47:17 +053011375 reg = DSPCNTR(intel_crtc->plane);
11376 dspcntr = I915_READ(reg);
11377
Damien Lespiauc5d97472014-10-25 00:11:11 +010011378 if (obj->tiling_mode != I915_TILING_NONE)
11379 dspcntr |= DISPPLANE_TILED;
11380 else
11381 dspcntr &= ~DISPPLANE_TILED;
11382
Sourab Gupta84c33a62014-06-02 16:47:17 +053011383 I915_WRITE(reg, dspcntr);
11384
11385 I915_WRITE(DSPSURF(intel_crtc->plane),
11386 intel_crtc->unpin_work->gtt_offset);
11387 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011388
Damien Lespiauff944562014-11-20 14:58:16 +000011389}
11390
11391/*
11392 * XXX: This is the temporary way to update the plane registers until we get
11393 * around to using the usual plane update functions for MMIO flips
11394 */
11395static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11396{
11397 struct drm_device *dev = intel_crtc->base.dev;
11398 bool atomic_update;
11399 u32 start_vbl_count;
11400
11401 intel_mark_page_flip_active(intel_crtc);
11402
11403 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11404
11405 if (INTEL_INFO(dev)->gen >= 9)
11406 skl_do_mmio_flip(intel_crtc);
11407 else
11408 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11409 ilk_do_mmio_flip(intel_crtc);
11410
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011411 if (atomic_update)
11412 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011413}
11414
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011415static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011416{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011417 struct intel_mmio_flip *mmio_flip =
11418 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011419
Daniel Vettereed29a52015-05-21 14:21:25 +020011420 if (mmio_flip->req)
11421 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011422 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011423 false, NULL,
11424 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011425
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011426 intel_do_mmio_flip(mmio_flip->crtc);
11427
Daniel Vettereed29a52015-05-21 14:21:25 +020011428 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011429 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011430}
11431
11432static int intel_queue_mmio_flip(struct drm_device *dev,
11433 struct drm_crtc *crtc,
11434 struct drm_framebuffer *fb,
11435 struct drm_i915_gem_object *obj,
11436 struct intel_engine_cs *ring,
11437 uint32_t flags)
11438{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011439 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011440
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011441 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11442 if (mmio_flip == NULL)
11443 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011444
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011445 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011446 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011447 mmio_flip->crtc = to_intel_crtc(crtc);
11448
11449 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11450 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011451
Sourab Gupta84c33a62014-06-02 16:47:17 +053011452 return 0;
11453}
11454
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011455static int intel_default_queue_flip(struct drm_device *dev,
11456 struct drm_crtc *crtc,
11457 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011458 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011459 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011460 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011461{
11462 return -ENODEV;
11463}
11464
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011465static bool __intel_pageflip_stall_check(struct drm_device *dev,
11466 struct drm_crtc *crtc)
11467{
11468 struct drm_i915_private *dev_priv = dev->dev_private;
11469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11470 struct intel_unpin_work *work = intel_crtc->unpin_work;
11471 u32 addr;
11472
11473 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11474 return true;
11475
11476 if (!work->enable_stall_check)
11477 return false;
11478
11479 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011480 if (work->flip_queued_req &&
11481 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011482 return false;
11483
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011484 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011485 }
11486
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011487 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011488 return false;
11489
11490 /* Potential stall - if we see that the flip has happened,
11491 * assume a missed interrupt. */
11492 if (INTEL_INFO(dev)->gen >= 4)
11493 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11494 else
11495 addr = I915_READ(DSPADDR(intel_crtc->plane));
11496
11497 /* There is a potential issue here with a false positive after a flip
11498 * to the same address. We could address this by checking for a
11499 * non-incrementing frame counter.
11500 */
11501 return addr == work->gtt_offset;
11502}
11503
11504void intel_check_page_flip(struct drm_device *dev, int pipe)
11505{
11506 struct drm_i915_private *dev_priv = dev->dev_private;
11507 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011509 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011510
Dave Gordon6c51d462015-03-06 15:34:26 +000011511 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011512
11513 if (crtc == NULL)
11514 return;
11515
Daniel Vetterf3260382014-09-15 14:55:23 +020011516 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011517 work = intel_crtc->unpin_work;
11518 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011519 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011520 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011521 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011522 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011523 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011524 if (work != NULL &&
11525 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11526 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011527 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011528}
11529
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011530static int intel_crtc_page_flip(struct drm_crtc *crtc,
11531 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011532 struct drm_pending_vblank_event *event,
11533 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011534{
11535 struct drm_device *dev = crtc->dev;
11536 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011537 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011538 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011540 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011541 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011542 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011543 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011544 bool mmio_flip;
Chris Wilson52e68632010-08-08 10:15:59 +010011545 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011546
Matt Roper2ff8fde2014-07-08 07:50:07 -070011547 /*
11548 * drm_mode_page_flip_ioctl() should already catch this, but double
11549 * check to be safe. In the future we may enable pageflipping from
11550 * a disabled primary plane.
11551 */
11552 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11553 return -EBUSY;
11554
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011555 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011556 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011557 return -EINVAL;
11558
11559 /*
11560 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11561 * Note that pitch changes could also affect these register.
11562 */
11563 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011564 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11565 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011566 return -EINVAL;
11567
Chris Wilsonf900db42014-02-20 09:26:13 +000011568 if (i915_terminally_wedged(&dev_priv->gpu_error))
11569 goto out_hang;
11570
Daniel Vetterb14c5672013-09-19 12:18:32 +020011571 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011572 if (work == NULL)
11573 return -ENOMEM;
11574
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011575 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011576 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011577 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011578 INIT_WORK(&work->work, intel_unpin_work_fn);
11579
Daniel Vetter87b6b102014-05-15 15:33:46 +020011580 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011581 if (ret)
11582 goto free_work;
11583
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011584 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011585 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011586 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011587 /* Before declaring the flip queue wedged, check if
11588 * the hardware completed the operation behind our backs.
11589 */
11590 if (__intel_pageflip_stall_check(dev, crtc)) {
11591 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11592 page_flip_completed(intel_crtc);
11593 } else {
11594 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011595 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011596
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011597 drm_crtc_vblank_put(crtc);
11598 kfree(work);
11599 return -EBUSY;
11600 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011601 }
11602 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011603 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011604
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011605 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11606 flush_workqueue(dev_priv->wq);
11607
Jesse Barnes75dfca82010-02-10 15:09:44 -080011608 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011609 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011610 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011611
Matt Roperf4510a22014-04-01 15:22:40 -070011612 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011613 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011614
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011615 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011616
Chris Wilson89ed88b2015-02-16 14:31:49 +000011617 ret = i915_mutex_lock_interruptible(dev);
11618 if (ret)
11619 goto cleanup;
11620
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011621 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011622 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011623
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011624 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011625 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011626
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011627 if (IS_VALLEYVIEW(dev)) {
11628 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011629 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011630 /* vlv: DISPLAY_FLIP fails to change tiling */
11631 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011632 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011633 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011634 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011635 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011636 if (ring == NULL || ring->id != RCS)
11637 ring = &dev_priv->ring[BCS];
11638 } else {
11639 ring = &dev_priv->ring[RCS];
11640 }
11641
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011642 mmio_flip = use_mmio_flip(ring, obj);
11643
11644 /* When using CS flips, we want to emit semaphores between rings.
11645 * However, when using mmio flips we will create a task to do the
11646 * synchronisation, so all we want here is to pin the framebuffer
11647 * into the display plane and skip any waits.
11648 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011649 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011650 crtc->primary->state,
Chris Wilsonb4716182015-04-27 13:41:17 +010011651 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011652 if (ret)
11653 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011654
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011655 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11656 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011657
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011658 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011659 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11660 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011661 if (ret)
11662 goto cleanup_unpin;
11663
John Harrisonf06cc1b2014-11-24 18:49:37 +000011664 i915_gem_request_assign(&work->flip_queued_req,
11665 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011666 } else {
Chris Wilsond94b5032015-04-27 13:41:15 +010011667 if (obj->last_write_req) {
11668 ret = i915_gem_check_olr(obj->last_write_req);
11669 if (ret)
11670 goto cleanup_unpin;
11671 }
11672
Sourab Gupta84c33a62014-06-02 16:47:17 +053011673 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011674 page_flip_flags);
11675 if (ret)
11676 goto cleanup_unpin;
11677
John Harrisonf06cc1b2014-11-24 18:49:37 +000011678 i915_gem_request_assign(&work->flip_queued_req,
11679 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011680 }
11681
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011682 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011683 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011684
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011685 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020011686 INTEL_FRONTBUFFER_PRIMARY(pipe));
11687
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011688 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020011689 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011690 mutex_unlock(&dev->struct_mutex);
11691
Jesse Barnese5510fa2010-07-01 16:48:37 -070011692 trace_i915_flip_request(intel_crtc->plane, obj);
11693
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011694 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011695
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011696cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011697 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011698cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011699 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011700 mutex_unlock(&dev->struct_mutex);
11701cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011702 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011703 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011704
Chris Wilson89ed88b2015-02-16 14:31:49 +000011705 drm_gem_object_unreference_unlocked(&obj->base);
11706 drm_framebuffer_unreference(work->old_fb);
11707
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011708 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011709 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011710 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011711
Daniel Vetter87b6b102014-05-15 15:33:46 +020011712 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011713free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011714 kfree(work);
11715
Chris Wilsonf900db42014-02-20 09:26:13 +000011716 if (ret == -EIO) {
11717out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080011718 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011719 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011720 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011721 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011722 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011723 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011724 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011725 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011726}
11727
Jani Nikula65b38e02015-04-13 11:26:56 +030011728static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011729 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11730 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011731 .atomic_begin = intel_begin_crtc_commit,
11732 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011733};
11734
Daniel Vetter9a935852012-07-05 22:34:27 +020011735/**
11736 * intel_modeset_update_staged_output_state
11737 *
11738 * Updates the staged output configuration state, e.g. after we've read out the
11739 * current hw state.
11740 */
11741static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11742{
Ville Syrjälä76688512014-01-10 11:28:06 +020011743 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011744 struct intel_encoder *encoder;
11745 struct intel_connector *connector;
11746
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011747 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011748 connector->new_encoder =
11749 to_intel_encoder(connector->base.encoder);
11750 }
11751
Damien Lespiaub2784e12014-08-05 11:29:37 +010011752 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011753 encoder->new_crtc =
11754 to_intel_crtc(encoder->base.crtc);
11755 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011756
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011757 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011758 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011759 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011760}
11761
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011762/* Transitional helper to copy current connector/encoder state to
11763 * connector->state. This is needed so that code that is partially
11764 * converted to atomic does the right thing.
11765 */
11766static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11767{
11768 struct intel_connector *connector;
11769
11770 for_each_intel_connector(dev, connector) {
11771 if (connector->base.encoder) {
11772 connector->base.state->best_encoder =
11773 connector->base.encoder;
11774 connector->base.state->crtc =
11775 connector->base.encoder->crtc;
11776 } else {
11777 connector->base.state->best_encoder = NULL;
11778 connector->base.state->crtc = NULL;
11779 }
11780 }
11781}
11782
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011783/* Fixup legacy state after an atomic state swap.
Daniel Vetter9a935852012-07-05 22:34:27 +020011784 */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011785static void intel_modeset_fixup_state(struct drm_atomic_state *state)
Daniel Vetter9a935852012-07-05 22:34:27 +020011786{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011787 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011788 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011789 struct intel_connector *connector;
Daniel Vetter9a935852012-07-05 22:34:27 +020011790
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011791 for_each_intel_connector(state->dev, connector) {
11792 connector->base.encoder = connector->base.state->best_encoder;
11793 if (connector->base.encoder)
11794 connector->base.encoder->crtc =
11795 connector->base.state->crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011796 }
11797
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011798 /* Update crtc of disabled encoders */
11799 for_each_intel_encoder(state->dev, encoder) {
11800 int num_connectors = 0;
11801
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011802 for_each_intel_connector(state->dev, connector)
11803 if (connector->base.encoder == &encoder->base)
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011804 num_connectors++;
11805
11806 if (num_connectors == 0)
11807 encoder->base.crtc = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020011808 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011809
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011810 for_each_intel_crtc(state->dev, crtc) {
11811 crtc->base.enabled = crtc->base.state->enable;
11812 crtc->config = to_intel_crtc_state(crtc->base.state);
Ville Syrjälä76688512014-01-10 11:28:06 +020011813 }
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011814
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011815 /* Copy the new configuration to the staged state, to keep the few
11816 * pieces of code that haven't been converted yet happy */
11817 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetter9a935852012-07-05 22:34:27 +020011818}
11819
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011820static void
Robin Schroereba905b2014-05-18 02:24:50 +020011821connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011822 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011823{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011824 int bpp = pipe_config->pipe_bpp;
11825
11826 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11827 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011828 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011829
11830 /* Don't use an invalid EDID bpc value */
11831 if (connector->base.display_info.bpc &&
11832 connector->base.display_info.bpc * 3 < bpp) {
11833 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11834 bpp, connector->base.display_info.bpc*3);
11835 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11836 }
11837
11838 /* Clamp bpp to 8 on screens without EDID 1.4 */
11839 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11840 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11841 bpp);
11842 pipe_config->pipe_bpp = 24;
11843 }
11844}
11845
11846static int
11847compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011848 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011849{
11850 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011851 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011852 struct drm_connector *connector;
11853 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011854 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011855
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011856 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011857 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011858 else if (INTEL_INFO(dev)->gen >= 5)
11859 bpp = 12*3;
11860 else
11861 bpp = 8*3;
11862
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011863
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011864 pipe_config->pipe_bpp = bpp;
11865
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011866 state = pipe_config->base.state;
11867
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011868 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011869 for_each_connector_in_state(state, connector, connector_state, i) {
11870 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011871 continue;
11872
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011873 connected_sink_compute_bpp(to_intel_connector(connector),
11874 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011875 }
11876
11877 return bpp;
11878}
11879
Daniel Vetter644db712013-09-19 14:53:58 +020011880static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11881{
11882 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11883 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011884 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011885 mode->crtc_hdisplay, mode->crtc_hsync_start,
11886 mode->crtc_hsync_end, mode->crtc_htotal,
11887 mode->crtc_vdisplay, mode->crtc_vsync_start,
11888 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11889}
11890
Daniel Vetterc0b03412013-05-28 12:05:54 +020011891static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011892 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011893 const char *context)
11894{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011895 struct drm_device *dev = crtc->base.dev;
11896 struct drm_plane *plane;
11897 struct intel_plane *intel_plane;
11898 struct intel_plane_state *state;
11899 struct drm_framebuffer *fb;
11900
11901 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11902 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011903
11904 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11905 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11906 pipe_config->pipe_bpp, pipe_config->dither);
11907 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11908 pipe_config->has_pch_encoder,
11909 pipe_config->fdi_lanes,
11910 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11911 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11912 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011913 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11914 pipe_config->has_dp_encoder,
11915 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11916 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11917 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011918
11919 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11920 pipe_config->has_dp_encoder,
11921 pipe_config->dp_m2_n2.gmch_m,
11922 pipe_config->dp_m2_n2.gmch_n,
11923 pipe_config->dp_m2_n2.link_m,
11924 pipe_config->dp_m2_n2.link_n,
11925 pipe_config->dp_m2_n2.tu);
11926
Daniel Vetter55072d12014-11-20 16:10:28 +010011927 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11928 pipe_config->has_audio,
11929 pipe_config->has_infoframe);
11930
Daniel Vetterc0b03412013-05-28 12:05:54 +020011931 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011932 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011933 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011934 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11935 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011936 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011937 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11938 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011939 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11940 crtc->num_scalers,
11941 pipe_config->scaler_state.scaler_users,
11942 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011943 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11944 pipe_config->gmch_pfit.control,
11945 pipe_config->gmch_pfit.pgm_ratios,
11946 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011947 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011948 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011949 pipe_config->pch_pfit.size,
11950 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011951 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011952 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011953
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011954 if (IS_BROXTON(dev)) {
11955 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, "
11956 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
11957 "pll6: 0x%x, pll8: 0x%x, pcsdw12: 0x%x\n",
11958 pipe_config->ddi_pll_sel,
11959 pipe_config->dpll_hw_state.ebb0,
11960 pipe_config->dpll_hw_state.pll0,
11961 pipe_config->dpll_hw_state.pll1,
11962 pipe_config->dpll_hw_state.pll2,
11963 pipe_config->dpll_hw_state.pll3,
11964 pipe_config->dpll_hw_state.pll6,
11965 pipe_config->dpll_hw_state.pll8,
11966 pipe_config->dpll_hw_state.pcsdw12);
11967 } else if (IS_SKYLAKE(dev)) {
11968 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11969 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11970 pipe_config->ddi_pll_sel,
11971 pipe_config->dpll_hw_state.ctrl1,
11972 pipe_config->dpll_hw_state.cfgcr1,
11973 pipe_config->dpll_hw_state.cfgcr2);
11974 } else if (HAS_DDI(dev)) {
11975 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11976 pipe_config->ddi_pll_sel,
11977 pipe_config->dpll_hw_state.wrpll);
11978 } else {
11979 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11980 "fp0: 0x%x, fp1: 0x%x\n",
11981 pipe_config->dpll_hw_state.dpll,
11982 pipe_config->dpll_hw_state.dpll_md,
11983 pipe_config->dpll_hw_state.fp0,
11984 pipe_config->dpll_hw_state.fp1);
11985 }
11986
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011987 DRM_DEBUG_KMS("planes on this crtc\n");
11988 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11989 intel_plane = to_intel_plane(plane);
11990 if (intel_plane->pipe != crtc->pipe)
11991 continue;
11992
11993 state = to_intel_plane_state(plane->state);
11994 fb = state->base.fb;
11995 if (!fb) {
11996 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11997 "disabled, scaler_id = %d\n",
11998 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11999 plane->base.id, intel_plane->pipe,
12000 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12001 drm_plane_index(plane), state->scaler_id);
12002 continue;
12003 }
12004
12005 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12006 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12007 plane->base.id, intel_plane->pipe,
12008 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12009 drm_plane_index(plane));
12010 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12011 fb->base.id, fb->width, fb->height, fb->pixel_format);
12012 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12013 state->scaler_id,
12014 state->src.x1 >> 16, state->src.y1 >> 16,
12015 drm_rect_width(&state->src) >> 16,
12016 drm_rect_height(&state->src) >> 16,
12017 state->dst.x1, state->dst.y1,
12018 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12019 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012020}
12021
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012022static bool encoders_cloneable(const struct intel_encoder *a,
12023 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020012024{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012025 /* masks could be asymmetric, so check both ways */
12026 return a == b || (a->cloneable & (1 << b->type) &&
12027 b->cloneable & (1 << a->type));
12028}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020012029
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030012030static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12031 struct intel_crtc *crtc,
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012032 struct intel_encoder *encoder)
12033{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012034 struct intel_encoder *source_encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012035 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030012036 struct drm_connector_state *connector_state;
12037 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012038
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012039 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030012040 if (connector_state->crtc != &crtc->base)
12041 continue;
12042
12043 source_encoder =
12044 to_intel_encoder(connector_state->best_encoder);
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012045 if (!encoders_cloneable(encoder, source_encoder))
12046 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020012047 }
12048
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012049 return true;
12050}
12051
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030012052static bool check_encoder_cloning(struct drm_atomic_state *state,
12053 struct intel_crtc *crtc)
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012054{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012055 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012056 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030012057 struct drm_connector_state *connector_state;
12058 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012059
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012060 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030012061 if (connector_state->crtc != &crtc->base)
12062 continue;
12063
12064 encoder = to_intel_encoder(connector_state->best_encoder);
12065 if (!check_single_encoder_cloning(state, crtc, encoder))
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012066 return false;
12067 }
12068
12069 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020012070}
12071
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012072static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012073{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012074 struct drm_device *dev = state->dev;
12075 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012076 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012077 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012078 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012079 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012080
12081 /*
12082 * Walk the connector list instead of the encoder
12083 * list to detect the problem on ddi platforms
12084 * where there's just one encoder per digital port.
12085 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012086 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012087 if (!connector_state->best_encoder)
12088 continue;
12089
12090 encoder = to_intel_encoder(connector_state->best_encoder);
12091
12092 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012093
12094 switch (encoder->type) {
12095 unsigned int port_mask;
12096 case INTEL_OUTPUT_UNKNOWN:
12097 if (WARN_ON(!HAS_DDI(dev)))
12098 break;
12099 case INTEL_OUTPUT_DISPLAYPORT:
12100 case INTEL_OUTPUT_HDMI:
12101 case INTEL_OUTPUT_EDP:
12102 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12103
12104 /* the same port mustn't appear more than once */
12105 if (used_ports & port_mask)
12106 return false;
12107
12108 used_ports |= port_mask;
12109 default:
12110 break;
12111 }
12112 }
12113
12114 return true;
12115}
12116
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012117static void
12118clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12119{
12120 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012121 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012122 struct intel_dpll_hw_state dpll_hw_state;
12123 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012124 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012125
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012126 /* FIXME: before the switch to atomic started, a new pipe_config was
12127 * kzalloc'd. Code that depends on any field being zero should be
12128 * fixed, so that the crtc_state can be safely duplicated. For now,
12129 * only fields that are know to not cause problems are preserved. */
12130
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012131 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012132 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012133 shared_dpll = crtc_state->shared_dpll;
12134 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012135 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012136
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012137 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012138
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012139 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012140 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012141 crtc_state->shared_dpll = shared_dpll;
12142 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012143 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012144}
12145
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012146static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012147intel_modeset_pipe_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012148 struct drm_atomic_state *state,
12149 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012150{
Daniel Vetter7758a112012-07-08 19:40:39 +020012151 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012152 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012153 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012154 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012155 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012156 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012157
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030012158 if (!check_encoder_cloning(state, to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020012159 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012160 return -EINVAL;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020012161 }
12162
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012163 if (!check_digital_port_conflicts(state)) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012164 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012165 return -EINVAL;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012166 }
12167
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012168 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012169
Daniel Vettere143a212013-07-04 12:01:15 +020012170 pipe_config->cpu_transcoder =
12171 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012172
Imre Deak2960bc92013-07-30 13:36:32 +030012173 /*
12174 * Sanitize sync polarity flags based on requested ones. If neither
12175 * positive or negative polarity is requested, treat this as meaning
12176 * negative polarity.
12177 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012178 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012179 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012180 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012181
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012182 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012183 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012184 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012185
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012186 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12187 * plane pixel format and any sink constraints into account. Returns the
12188 * source plane bpp so that dithering can be selected on mismatches
12189 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012190 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12191 pipe_config);
12192 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012193 goto fail;
12194
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012195 /*
12196 * Determine the real pipe dimensions. Note that stereo modes can
12197 * increase the actual pipe size due to the frame doubling and
12198 * insertion of additional space for blanks between the frame. This
12199 * is stored in the crtc timings. We use the requested mode to do this
12200 * computation to clearly distinguish it from the adjusted mode, which
12201 * can be changed by the connectors in the below retry loop.
12202 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012203 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012204 &pipe_config->pipe_src_w,
12205 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012206
Daniel Vettere29c22c2013-02-21 00:00:16 +010012207encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012208 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012209 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012210 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012211
Daniel Vetter135c81b2013-07-21 21:37:09 +020012212 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012213 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12214 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012215
Daniel Vetter7758a112012-07-08 19:40:39 +020012216 /* Pass our mode to the connectors and the CRTC to give them a chance to
12217 * adjust it according to limitations or connector properties, and also
12218 * a chance to reject the mode entirely.
12219 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012220 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012221 if (connector_state->crtc != crtc)
12222 continue;
12223
12224 encoder = to_intel_encoder(connector_state->best_encoder);
12225
Daniel Vetterefea6e82013-07-21 21:36:59 +020012226 if (!(encoder->compute_config(encoder, pipe_config))) {
12227 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012228 goto fail;
12229 }
12230 }
12231
Daniel Vetterff9a6752013-06-01 17:16:21 +020012232 /* Set default port clock if not overwritten by the encoder. Needs to be
12233 * done afterwards in case the encoder adjusts the mode. */
12234 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012235 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012236 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012237
Daniel Vettera43f6e02013-06-07 23:10:32 +020012238 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012239 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012240 DRM_DEBUG_KMS("CRTC fixup failed\n");
12241 goto fail;
12242 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012243
12244 if (ret == RETRY) {
12245 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12246 ret = -EINVAL;
12247 goto fail;
12248 }
12249
12250 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12251 retry = false;
12252 goto encoder_retry;
12253 }
12254
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012255 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012256 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012257 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012258
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012259 return 0;
Daniel Vetter7758a112012-07-08 19:40:39 +020012260fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012261 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012262}
12263
Daniel Vetterea9d7582012-07-10 10:42:52 +020012264static bool intel_crtc_in_use(struct drm_crtc *crtc)
12265{
12266 struct drm_encoder *encoder;
12267 struct drm_device *dev = crtc->dev;
12268
12269 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12270 if (encoder->crtc == crtc)
12271 return true;
12272
12273 return false;
12274}
12275
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012276static bool
12277needs_modeset(struct drm_crtc_state *state)
Daniel Vetterea9d7582012-07-10 10:42:52 +020012278{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012279 return state->mode_changed || state->active_changed;
12280}
12281
12282static void
12283intel_modeset_update_state(struct drm_atomic_state *state)
12284{
12285 struct drm_device *dev = state->dev;
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012286 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012287 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012288 struct drm_crtc *crtc;
12289 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012290 struct drm_connector *connector;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012291 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012292
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012293 intel_shared_dpll_commit(dev_priv);
12294
Damien Lespiaub2784e12014-08-05 11:29:37 +010012295 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012296 if (!intel_encoder->base.crtc)
12297 continue;
12298
Ander Conselvan de Oliveirabd4b4822015-05-29 14:28:09 +030012299 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12300 if (crtc != intel_encoder->base.crtc)
12301 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012302
Ander Conselvan de Oliveirabd4b4822015-05-29 14:28:09 +030012303 if (crtc_state->enable && needs_modeset(crtc_state))
12304 intel_encoder->connectors_active = false;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012305
Ander Conselvan de Oliveirabd4b4822015-05-29 14:28:09 +030012306 break;
12307 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012308 }
12309
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030012310 drm_atomic_helper_swap_state(state->dev, state);
12311 intel_modeset_fixup_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012312
Ville Syrjälä76688512014-01-10 11:28:06 +020012313 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012314 for_each_crtc(dev, crtc) {
12315 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Daniel Vetterea9d7582012-07-10 10:42:52 +020012316 }
12317
12318 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12319 if (!connector->encoder || !connector->encoder->crtc)
12320 continue;
12321
Ander Conselvan de Oliveirabd4b4822015-05-29 14:28:09 +030012322 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12323 if (crtc != connector->encoder->crtc)
12324 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012325
Ander Conselvan de Oliveirabd4b4822015-05-29 14:28:09 +030012326 if (crtc->state->enable && needs_modeset(crtc->state)) {
12327 struct drm_property *dpms_property =
12328 dev->mode_config.dpms_property;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012329
Ander Conselvan de Oliveirabd4b4822015-05-29 14:28:09 +030012330 connector->dpms = DRM_MODE_DPMS_ON;
12331 drm_object_property_set_value(&connector->base,
12332 dpms_property,
12333 DRM_MODE_DPMS_ON);
Daniel Vetter68d34722012-09-06 22:08:35 +020012334
Ander Conselvan de Oliveirabd4b4822015-05-29 14:28:09 +030012335 intel_encoder = to_intel_encoder(connector->encoder);
12336 intel_encoder->connectors_active = true;
12337 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012338
Ander Conselvan de Oliveirabd4b4822015-05-29 14:28:09 +030012339 break;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012340 }
12341 }
12342
12343}
12344
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012345static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012346{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012347 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012348
12349 if (clock1 == clock2)
12350 return true;
12351
12352 if (!clock1 || !clock2)
12353 return false;
12354
12355 diff = abs(clock1 - clock2);
12356
12357 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12358 return true;
12359
12360 return false;
12361}
12362
Daniel Vetter25c5b262012-07-08 22:08:04 +020012363#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12364 list_for_each_entry((intel_crtc), \
12365 &(dev)->mode_config.crtc_list, \
12366 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012367 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012368
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012369static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012370intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012371 struct intel_crtc_state *current_config,
12372 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012373{
Daniel Vetter66e985c2013-06-05 13:34:20 +020012374#define PIPE_CONF_CHECK_X(name) \
12375 if (current_config->name != pipe_config->name) { \
12376 DRM_ERROR("mismatch in " #name " " \
12377 "(expected 0x%08x, found 0x%08x)\n", \
12378 current_config->name, \
12379 pipe_config->name); \
12380 return false; \
12381 }
12382
Daniel Vetter08a24032013-04-19 11:25:34 +020012383#define PIPE_CONF_CHECK_I(name) \
12384 if (current_config->name != pipe_config->name) { \
12385 DRM_ERROR("mismatch in " #name " " \
12386 "(expected %i, found %i)\n", \
12387 current_config->name, \
12388 pipe_config->name); \
12389 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012390 }
12391
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012392/* This is required for BDW+ where there is only one set of registers for
12393 * switching between high and low RR.
12394 * This macro can be used whenever a comparison has to be made between one
12395 * hw state and multiple sw state variables.
12396 */
12397#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12398 if ((current_config->name != pipe_config->name) && \
12399 (current_config->alt_name != pipe_config->name)) { \
12400 DRM_ERROR("mismatch in " #name " " \
12401 "(expected %i or %i, found %i)\n", \
12402 current_config->name, \
12403 current_config->alt_name, \
12404 pipe_config->name); \
12405 return false; \
12406 }
12407
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012408#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12409 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070012410 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012411 "(expected %i, found %i)\n", \
12412 current_config->name & (mask), \
12413 pipe_config->name & (mask)); \
12414 return false; \
12415 }
12416
Ville Syrjälä5e550652013-09-06 23:29:07 +030012417#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12418 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12419 DRM_ERROR("mismatch in " #name " " \
12420 "(expected %i, found %i)\n", \
12421 current_config->name, \
12422 pipe_config->name); \
12423 return false; \
12424 }
12425
Daniel Vetterbb760062013-06-06 14:55:52 +020012426#define PIPE_CONF_QUIRK(quirk) \
12427 ((current_config->quirks | pipe_config->quirks) & (quirk))
12428
Daniel Vettereccb1402013-05-22 00:50:22 +020012429 PIPE_CONF_CHECK_I(cpu_transcoder);
12430
Daniel Vetter08a24032013-04-19 11:25:34 +020012431 PIPE_CONF_CHECK_I(has_pch_encoder);
12432 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020012433 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12434 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12435 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12436 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12437 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020012438
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012439 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012440
12441 if (INTEL_INFO(dev)->gen < 8) {
12442 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12443 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12444 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12445 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12446 PIPE_CONF_CHECK_I(dp_m_n.tu);
12447
12448 if (current_config->has_drrs) {
12449 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12450 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12451 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12452 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12453 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12454 }
12455 } else {
12456 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12457 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12458 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12459 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12460 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12461 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012462
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012463 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12464 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12465 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12466 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12467 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12468 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012469
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012470 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12471 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12472 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12473 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12474 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12475 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012476
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012477 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012478 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012479 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12480 IS_VALLEYVIEW(dev))
12481 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012482 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012483
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012484 PIPE_CONF_CHECK_I(has_audio);
12485
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012486 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012487 DRM_MODE_FLAG_INTERLACE);
12488
Daniel Vetterbb760062013-06-06 14:55:52 +020012489 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012490 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012491 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012492 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012493 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012494 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012495 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012496 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012497 DRM_MODE_FLAG_NVSYNC);
12498 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012499
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012500 PIPE_CONF_CHECK_I(pipe_src_w);
12501 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012502
Daniel Vetter99535992014-04-13 12:00:33 +020012503 /*
12504 * FIXME: BIOS likes to set up a cloned config with lvds+external
12505 * screen. Since we don't yet re-compute the pipe config when moving
12506 * just the lvds port away to another pipe the sw tracking won't match.
12507 *
12508 * Proper atomic modesets with recomputed global state will fix this.
12509 * Until then just don't check gmch state for inherited modes.
12510 */
12511 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12512 PIPE_CONF_CHECK_I(gmch_pfit.control);
12513 /* pfit ratios are autocomputed by the hw on gen4+ */
12514 if (INTEL_INFO(dev)->gen < 4)
12515 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12516 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12517 }
12518
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012519 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12520 if (current_config->pch_pfit.enabled) {
12521 PIPE_CONF_CHECK_I(pch_pfit.pos);
12522 PIPE_CONF_CHECK_I(pch_pfit.size);
12523 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012524
Chandra Kondurua1b22782015-04-07 15:28:45 -070012525 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12526
Jesse Barnese59150d2014-01-07 13:30:45 -080012527 /* BDW+ don't expose a synchronous way to read the state */
12528 if (IS_HASWELL(dev))
12529 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012530
Ville Syrjälä282740f2013-09-04 18:30:03 +030012531 PIPE_CONF_CHECK_I(double_wide);
12532
Daniel Vetter26804af2014-06-25 22:01:55 +030012533 PIPE_CONF_CHECK_X(ddi_pll_sel);
12534
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012535 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012536 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012537 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012538 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12539 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012540 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012541 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12542 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12543 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012544
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012545 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12546 PIPE_CONF_CHECK_I(pipe_bpp);
12547
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012548 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012549 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012550
Daniel Vetter66e985c2013-06-05 13:34:20 +020012551#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012552#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012553#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012554#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012555#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012556#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012557
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012558 return true;
12559}
12560
Damien Lespiau08db6652014-11-04 17:06:52 +000012561static void check_wm_state(struct drm_device *dev)
12562{
12563 struct drm_i915_private *dev_priv = dev->dev_private;
12564 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12565 struct intel_crtc *intel_crtc;
12566 int plane;
12567
12568 if (INTEL_INFO(dev)->gen < 9)
12569 return;
12570
12571 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12572 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12573
12574 for_each_intel_crtc(dev, intel_crtc) {
12575 struct skl_ddb_entry *hw_entry, *sw_entry;
12576 const enum pipe pipe = intel_crtc->pipe;
12577
12578 if (!intel_crtc->active)
12579 continue;
12580
12581 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012582 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012583 hw_entry = &hw_ddb.plane[pipe][plane];
12584 sw_entry = &sw_ddb->plane[pipe][plane];
12585
12586 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12587 continue;
12588
12589 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12590 "(expected (%u,%u), found (%u,%u))\n",
12591 pipe_name(pipe), plane + 1,
12592 sw_entry->start, sw_entry->end,
12593 hw_entry->start, hw_entry->end);
12594 }
12595
12596 /* cursor */
12597 hw_entry = &hw_ddb.cursor[pipe];
12598 sw_entry = &sw_ddb->cursor[pipe];
12599
12600 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12601 continue;
12602
12603 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12604 "(expected (%u,%u), found (%u,%u))\n",
12605 pipe_name(pipe),
12606 sw_entry->start, sw_entry->end,
12607 hw_entry->start, hw_entry->end);
12608 }
12609}
12610
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012611static void
12612check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012613{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012614 struct intel_connector *connector;
12615
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012616 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012617 /* This also checks the encoder/connector hw state with the
12618 * ->get_hw_state callbacks. */
12619 intel_connector_check_state(connector);
12620
Rob Clarke2c719b2014-12-15 13:56:32 -050012621 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012622 "connector's staged encoder doesn't match current encoder\n");
12623 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012624}
12625
12626static void
12627check_encoder_state(struct drm_device *dev)
12628{
12629 struct intel_encoder *encoder;
12630 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012631
Damien Lespiaub2784e12014-08-05 11:29:37 +010012632 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012633 bool enabled = false;
12634 bool active = false;
12635 enum pipe pipe, tracked_pipe;
12636
12637 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12638 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012639 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012640
Rob Clarke2c719b2014-12-15 13:56:32 -050012641 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012642 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012643 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012644 "encoder's active_connectors set, but no crtc\n");
12645
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012646 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012647 if (connector->base.encoder != &encoder->base)
12648 continue;
12649 enabled = true;
12650 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12651 active = true;
12652 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012653 /*
12654 * for MST connectors if we unplug the connector is gone
12655 * away but the encoder is still connected to a crtc
12656 * until a modeset happens in response to the hotplug.
12657 */
12658 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12659 continue;
12660
Rob Clarke2c719b2014-12-15 13:56:32 -050012661 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012662 "encoder's enabled state mismatch "
12663 "(expected %i, found %i)\n",
12664 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012665 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012666 "active encoder with no crtc\n");
12667
Rob Clarke2c719b2014-12-15 13:56:32 -050012668 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012669 "encoder's computed active state doesn't match tracked active state "
12670 "(expected %i, found %i)\n", active, encoder->connectors_active);
12671
12672 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012673 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012674 "encoder's hw state doesn't match sw tracking "
12675 "(expected %i, found %i)\n",
12676 encoder->connectors_active, active);
12677
12678 if (!encoder->base.crtc)
12679 continue;
12680
12681 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012682 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012683 "active encoder's pipe doesn't match"
12684 "(expected %i, found %i)\n",
12685 tracked_pipe, pipe);
12686
12687 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012688}
12689
12690static void
12691check_crtc_state(struct drm_device *dev)
12692{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012693 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012694 struct intel_crtc *crtc;
12695 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012696 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012697
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012698 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012699 bool enabled = false;
12700 bool active = false;
12701
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012702 memset(&pipe_config, 0, sizeof(pipe_config));
12703
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012704 DRM_DEBUG_KMS("[CRTC:%d]\n",
12705 crtc->base.base.id);
12706
Matt Roper83d65732015-02-25 13:12:16 -080012707 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012708 "active crtc, but not enabled in sw tracking\n");
12709
Damien Lespiaub2784e12014-08-05 11:29:37 +010012710 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012711 if (encoder->base.crtc != &crtc->base)
12712 continue;
12713 enabled = true;
12714 if (encoder->connectors_active)
12715 active = true;
12716 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012717
Rob Clarke2c719b2014-12-15 13:56:32 -050012718 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012719 "crtc's computed active state doesn't match tracked active state "
12720 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012721 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012722 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012723 "(expected %i, found %i)\n", enabled,
12724 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012725
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012726 active = dev_priv->display.get_pipe_config(crtc,
12727 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012728
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012729 /* hw state is inconsistent with the pipe quirk */
12730 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12731 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012732 active = crtc->active;
12733
Damien Lespiaub2784e12014-08-05 11:29:37 +010012734 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012735 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012736 if (encoder->base.crtc != &crtc->base)
12737 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012738 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012739 encoder->get_config(encoder, &pipe_config);
12740 }
12741
Rob Clarke2c719b2014-12-15 13:56:32 -050012742 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012743 "crtc active state doesn't match with hw state "
12744 "(expected %i, found %i)\n", crtc->active, active);
12745
Daniel Vetterc0b03412013-05-28 12:05:54 +020012746 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012747 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012748 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012749 intel_dump_pipe_config(crtc, &pipe_config,
12750 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012751 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012752 "[sw state]");
12753 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012754 }
12755}
12756
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012757static void
12758check_shared_dpll_state(struct drm_device *dev)
12759{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012760 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012761 struct intel_crtc *crtc;
12762 struct intel_dpll_hw_state dpll_hw_state;
12763 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012764
12765 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12766 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12767 int enabled_crtcs = 0, active_crtcs = 0;
12768 bool active;
12769
12770 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12771
12772 DRM_DEBUG_KMS("%s\n", pll->name);
12773
12774 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12775
Rob Clarke2c719b2014-12-15 13:56:32 -050012776 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012777 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012778 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012779 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012780 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012781 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012782 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012783 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012784 "pll on state mismatch (expected %i, found %i)\n",
12785 pll->on, active);
12786
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012787 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012788 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012789 enabled_crtcs++;
12790 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12791 active_crtcs++;
12792 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012793 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012794 "pll active crtcs mismatch (expected %i, found %i)\n",
12795 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012796 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012797 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012798 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012799
Rob Clarke2c719b2014-12-15 13:56:32 -050012800 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012801 sizeof(dpll_hw_state)),
12802 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012803 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012804}
12805
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012806void
12807intel_modeset_check_state(struct drm_device *dev)
12808{
Damien Lespiau08db6652014-11-04 17:06:52 +000012809 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012810 check_connector_state(dev);
12811 check_encoder_state(dev);
12812 check_crtc_state(dev);
12813 check_shared_dpll_state(dev);
12814}
12815
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012816void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012817 int dotclock)
12818{
12819 /*
12820 * FDI already provided one idea for the dotclock.
12821 * Yell if the encoder disagrees.
12822 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012823 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012824 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012825 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012826}
12827
Ville Syrjälä80715b22014-05-15 20:23:23 +030012828static void update_scanline_offset(struct intel_crtc *crtc)
12829{
12830 struct drm_device *dev = crtc->base.dev;
12831
12832 /*
12833 * The scanline counter increments at the leading edge of hsync.
12834 *
12835 * On most platforms it starts counting from vtotal-1 on the
12836 * first active line. That means the scanline counter value is
12837 * always one less than what we would expect. Ie. just after
12838 * start of vblank, which also occurs at start of hsync (on the
12839 * last active line), the scanline counter will read vblank_start-1.
12840 *
12841 * On gen2 the scanline counter starts counting from 1 instead
12842 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12843 * to keep the value positive), instead of adding one.
12844 *
12845 * On HSW+ the behaviour of the scanline counter depends on the output
12846 * type. For DP ports it behaves like most other platforms, but on HDMI
12847 * there's an extra 1 line difference. So we need to add two instead of
12848 * one to the value.
12849 */
12850 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012851 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012852 int vtotal;
12853
12854 vtotal = mode->crtc_vtotal;
12855 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12856 vtotal /= 2;
12857
12858 crtc->scanline_offset = vtotal - 1;
12859 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012860 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012861 crtc->scanline_offset = 2;
12862 } else
12863 crtc->scanline_offset = 1;
12864}
12865
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012866static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012867intel_modeset_compute_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012868 struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012869{
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012870 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012871 int ret = 0;
12872
12873 ret = drm_atomic_add_affected_connectors(state, crtc);
12874 if (ret)
12875 return ERR_PTR(ret);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012876
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012877 ret = drm_atomic_helper_check_modeset(state->dev, state);
12878 if (ret)
12879 return ERR_PTR(ret);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012880
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012881 /*
12882 * Note this needs changes when we start tracking multiple modes
12883 * and crtcs. At that point we'll need to compute the whole config
12884 * (i.e. one pipe_config for each crtc) rather than just the one
12885 * for this crtc.
12886 */
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012887 pipe_config = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
12888 if (IS_ERR(pipe_config))
12889 return pipe_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012890
Ander Conselvan de Oliveira4fed33f2015-04-21 17:13:03 +030012891 if (!pipe_config->base.enable)
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012892 return pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012893
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012894 ret = intel_modeset_pipe_config(crtc, state, pipe_config);
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012895 if (ret)
12896 return ERR_PTR(ret);
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020012897
Ander Conselvan de Oliveira8d8c9b52015-04-21 17:13:11 +030012898 /* Check things that can only be changed through modeset */
12899 if (pipe_config->has_audio !=
12900 to_intel_crtc(crtc)->config->has_audio)
12901 pipe_config->base.mode_changed = true;
12902
12903 /*
12904 * Note we have an issue here with infoframes: current code
12905 * only updates them on the full mode set path per hw
12906 * requirements. So here we should be checking for any
12907 * required changes and forcing a mode set.
12908 */
12909
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012910 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,"[modeset]");
12911
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012912 ret = drm_atomic_helper_check_planes(state->dev, state);
12913 if (ret)
12914 return ERR_PTR(ret);
12915
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012916 return pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012917}
12918
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012919static int __intel_set_mode_setup_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012920{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012921 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012922 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012923 unsigned clear_pipes = 0;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012924 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012925 struct intel_crtc_state *intel_crtc_state;
12926 struct drm_crtc *crtc;
12927 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012928 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012929 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012930
12931 if (!dev_priv->display.crtc_compute_clock)
12932 return 0;
12933
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012934 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12935 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012936 intel_crtc_state = to_intel_crtc_state(crtc_state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012937
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012938 if (needs_modeset(crtc_state)) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012939 clear_pipes |= 1 << intel_crtc->pipe;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012940 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012941 }
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012942 }
12943
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012944 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
12945 if (ret)
12946 goto done;
12947
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012948 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12949 if (!needs_modeset(crtc_state) || !crtc_state->enable)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012950 continue;
12951
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012952 intel_crtc = to_intel_crtc(crtc);
12953 intel_crtc_state = to_intel_crtc_state(crtc_state);
12954
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012955 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012956 intel_crtc_state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012957 if (ret) {
12958 intel_shared_dpll_abort_config(dev_priv);
12959 goto done;
12960 }
12961 }
12962
12963done:
12964 return ret;
12965}
12966
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012967/* Code that should eventually be part of atomic_check() */
12968static int __intel_set_mode_checks(struct drm_atomic_state *state)
12969{
12970 struct drm_device *dev = state->dev;
12971 int ret;
12972
12973 /*
12974 * See if the config requires any additional preparation, e.g.
12975 * to adjust global state with pipes off. We need to do this
12976 * here so we can get the modeset_pipe updated config for the new
12977 * mode set on this crtc. For other crtcs we need to use the
12978 * adjusted_mode bits in the crtc directly.
12979 */
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030012980 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev) || IS_BROADWELL(dev)) {
12981 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev))
12982 ret = valleyview_modeset_global_pipes(state);
12983 else
12984 ret = broadwell_modeset_global_pipes(state);
12985
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012986 if (ret)
12987 return ret;
12988 }
12989
12990 ret = __intel_set_mode_setup_plls(state);
12991 if (ret)
12992 return ret;
12993
12994 return 0;
12995}
12996
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012997static int __intel_set_mode(struct drm_crtc *modeset_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012998 struct intel_crtc_state *pipe_config)
Daniel Vettera6778b32012-07-02 09:56:42 +020012999{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013000 struct drm_device *dev = modeset_crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030013001 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030013002 struct drm_atomic_state *state = pipe_config->base.state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013003 struct drm_crtc *crtc;
13004 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013005 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013006 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020013007
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013008 ret = __intel_set_mode_checks(state);
13009 if (ret < 0)
13010 return ret;
13011
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013012 ret = drm_atomic_helper_prepare_planes(dev, state);
13013 if (ret)
13014 return ret;
13015
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013016 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13017 if (!needs_modeset(crtc_state))
13018 continue;
Daniel Vetter460da9162013-03-27 00:44:51 +010013019
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013020 if (!crtc_state->enable) {
13021 intel_crtc_disable(crtc);
13022 } else if (crtc->state->enable) {
13023 intel_crtc_disable_planes(crtc);
13024 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +030013025 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013026 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013027
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020013028 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
13029 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013030 *
13031 * Note we'll need to fix this up when we start tracking multiple
13032 * pipes; here we assume a single modeset_pipe and only track the
13033 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020013034 */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013035 if (pipe_config->base.enable && needs_modeset(&pipe_config->base)) {
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013036 modeset_crtc->mode = pipe_config->base.mode;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020013037
13038 /*
13039 * Calculate and store various constants which
13040 * are later needed by vblank and swap-completion
13041 * timestamping. They are derived from true hwmode.
13042 */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013043 drm_calc_timestamping_constants(modeset_crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013044 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013045 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013046
Daniel Vetterea9d7582012-07-10 10:42:52 +020013047 /* Only after disabling all output pipelines that will be changed can we
13048 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013049 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013050
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030013051 /* The state has been swaped above, so state actually contains the
13052 * old state now. */
13053
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030013054 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020013055
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013056 drm_atomic_helper_commit_planes(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013057
13058 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013059 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030013060 if (!needs_modeset(crtc->state) || !crtc->state->enable)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013061 continue;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013062
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013063 update_scanline_offset(to_intel_crtc(crtc));
13064
13065 dev_priv->display.crtc_enable(crtc);
13066 intel_crtc_enable_planes(crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013067 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013068
Daniel Vettera6778b32012-07-02 09:56:42 +020013069 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013070
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013071 drm_atomic_helper_cleanup_planes(dev, state);
13072
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013073 drm_atomic_state_free(state);
13074
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030013075 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013076}
13077
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013078static int intel_set_mode_with_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013079 struct intel_crtc_state *pipe_config)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013080{
13081 int ret;
13082
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013083 ret = __intel_set_mode(crtc, pipe_config);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013084
13085 if (ret == 0)
13086 intel_modeset_check_state(crtc->dev);
13087
13088 return ret;
13089}
13090
Damien Lespiaue7457a92013-08-08 22:28:59 +010013091static int intel_set_mode(struct drm_crtc *crtc,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013092 struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020013093{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013094 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013095 int ret = 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013096
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013097 pipe_config = intel_modeset_compute_config(crtc, state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013098 if (IS_ERR(pipe_config)) {
13099 ret = PTR_ERR(pipe_config);
13100 goto out;
13101 }
Daniel Vetterf30da182013-04-11 20:22:50 +020013102
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013103 ret = intel_set_mode_with_config(crtc, pipe_config);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013104 if (ret)
13105 goto out;
13106
13107out:
13108 return ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020013109}
13110
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013111void intel_crtc_restore_mode(struct drm_crtc *crtc)
13112{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013113 struct drm_device *dev = crtc->dev;
13114 struct drm_atomic_state *state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013115 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013116 struct intel_encoder *encoder;
13117 struct intel_connector *connector;
13118 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013119 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013120 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013121
13122 state = drm_atomic_state_alloc(dev);
13123 if (!state) {
13124 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
13125 crtc->base.id);
13126 return;
13127 }
13128
13129 state->acquire_ctx = dev->mode_config.acquire_ctx;
13130
13131 /* The force restore path in the HW readout code relies on the staged
13132 * config still keeping the user requested config while the actual
13133 * state has been overwritten by the configuration read from HW. We
13134 * need to copy the staged config to the atomic state, otherwise the
13135 * mode set will just reapply the state the HW is already in. */
13136 for_each_intel_encoder(dev, encoder) {
13137 if (&encoder->new_crtc->base != crtc)
13138 continue;
13139
13140 for_each_intel_connector(dev, connector) {
13141 if (connector->new_encoder != encoder)
13142 continue;
13143
13144 connector_state = drm_atomic_get_connector_state(state, &connector->base);
13145 if (IS_ERR(connector_state)) {
13146 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
13147 connector->base.base.id,
13148 connector->base.name,
13149 PTR_ERR(connector_state));
13150 continue;
13151 }
13152
13153 connector_state->crtc = crtc;
13154 connector_state->best_encoder = &encoder->base;
13155 }
13156 }
13157
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013158 for_each_intel_crtc(dev, intel_crtc) {
13159 if (intel_crtc->new_enabled == intel_crtc->base.enabled)
13160 continue;
13161
13162 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
13163 if (IS_ERR(crtc_state)) {
13164 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
13165 intel_crtc->base.base.id,
13166 PTR_ERR(crtc_state));
13167 continue;
13168 }
13169
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013170 crtc_state->base.active = crtc_state->base.enable =
13171 intel_crtc->new_enabled;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013172
13173 if (&intel_crtc->base == crtc)
13174 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013175 }
13176
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030013177 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
13178 crtc->primary->fb, crtc->x, crtc->y);
13179
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013180 ret = intel_set_mode(crtc, state);
13181 if (ret)
13182 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013183}
13184
Daniel Vetter25c5b262012-07-08 22:08:04 +020013185#undef for_each_intel_crtc_masked
13186
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013187static bool intel_connector_in_mode_set(struct intel_connector *connector,
13188 struct drm_mode_set *set)
13189{
13190 int ro;
13191
13192 for (ro = 0; ro < set->num_connectors; ro++)
13193 if (set->connectors[ro] == &connector->base)
13194 return true;
13195
13196 return false;
13197}
13198
Daniel Vetter2e431052012-07-04 22:42:15 +020013199static int
Daniel Vetter9a935852012-07-05 22:34:27 +020013200intel_modeset_stage_output_state(struct drm_device *dev,
13201 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013202 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020013203{
Daniel Vetter9a935852012-07-05 22:34:27 +020013204 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013205 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013206 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013207 struct drm_crtc *crtc;
13208 struct drm_crtc_state *crtc_state;
13209 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020013210
Damien Lespiau9abdda72013-02-13 13:29:23 +000013211 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020013212 * of connectors. For paranoia, double-check this. */
13213 WARN_ON(!set->fb && (set->num_connectors != 0));
13214 WARN_ON(set->fb && (set->num_connectors == 0));
13215
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013216 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013217 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13218
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013219 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13220 continue;
13221
13222 connector_state =
13223 drm_atomic_get_connector_state(state, &connector->base);
13224 if (IS_ERR(connector_state))
13225 return PTR_ERR(connector_state);
13226
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013227 if (in_mode_set) {
13228 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013229 connector_state->best_encoder =
13230 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020013231 }
13232
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013233 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013234 continue;
13235
Daniel Vetter9a935852012-07-05 22:34:27 +020013236 /* If we disable the crtc, disable all its connectors. Also, if
13237 * the connector is on the changing crtc but not on the new
13238 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013239 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013240 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020013241
13242 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13243 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013244 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020013245 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013246 }
13247 /* connector->new_encoder is now updated for all connectors. */
13248
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013249 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13250 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020013251
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013252 if (!connector_state->best_encoder) {
13253 ret = drm_atomic_set_crtc_for_connector(connector_state,
13254 NULL);
13255 if (ret)
13256 return ret;
13257
Daniel Vetter50f56112012-07-02 09:35:43 +020013258 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013259 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013260
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013261 if (intel_connector_in_mode_set(connector, set)) {
13262 struct drm_crtc *crtc = connector->base.state->crtc;
13263
13264 /* If this connector was in a previous crtc, add it
13265 * to the state. We might need to disable it. */
13266 if (crtc) {
13267 crtc_state =
13268 drm_atomic_get_crtc_state(state, crtc);
13269 if (IS_ERR(crtc_state))
13270 return PTR_ERR(crtc_state);
13271 }
13272
13273 ret = drm_atomic_set_crtc_for_connector(connector_state,
13274 set->crtc);
13275 if (ret)
13276 return ret;
13277 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013278
13279 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013280 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13281 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020013282 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020013283 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013284
Daniel Vetter9a935852012-07-05 22:34:27 +020013285 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13286 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013287 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013288 connector_state->crtc->base.id);
13289
13290 if (connector_state->best_encoder != &connector->encoder->base)
13291 connector->encoder =
13292 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020013293 }
13294
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013295 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013296 bool has_connectors;
13297
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013298 ret = drm_atomic_add_affected_connectors(state, crtc);
13299 if (ret)
13300 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020013301
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013302 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13303 if (has_connectors != crtc_state->enable)
13304 crtc_state->enable =
13305 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020013306 }
13307
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013308 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13309 set->fb, set->x, set->y);
13310 if (ret)
13311 return ret;
13312
13313 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13314 if (IS_ERR(crtc_state))
13315 return PTR_ERR(crtc_state);
13316
13317 if (set->mode)
13318 drm_mode_copy(&crtc_state->mode, set->mode);
13319
13320 if (set->num_connectors)
13321 crtc_state->active = true;
13322
Daniel Vetter2e431052012-07-04 22:42:15 +020013323 return 0;
13324}
13325
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030013326static bool primary_plane_visible(struct drm_crtc *crtc)
13327{
13328 struct intel_plane_state *plane_state =
13329 to_intel_plane_state(crtc->primary->state);
13330
13331 return plane_state->visible;
13332}
13333
Daniel Vetter2e431052012-07-04 22:42:15 +020013334static int intel_crtc_set_config(struct drm_mode_set *set)
13335{
13336 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013337 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013338 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030013339 bool primary_plane_was_visible;
Daniel Vetter2e431052012-07-04 22:42:15 +020013340 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020013341
Daniel Vetter8d3e3752012-07-05 16:09:09 +020013342 BUG_ON(!set);
13343 BUG_ON(!set->crtc);
13344 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020013345
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010013346 /* Enforce sane interface api - has been abused by the fb helper. */
13347 BUG_ON(!set->mode && set->fb);
13348 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020013349
Daniel Vetter2e431052012-07-04 22:42:15 +020013350 if (set->fb) {
13351 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13352 set->crtc->base.id, set->fb->base.id,
13353 (int)set->num_connectors, set->x, set->y);
13354 } else {
13355 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020013356 }
13357
13358 dev = set->crtc->dev;
13359
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013360 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013361 if (!state)
13362 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013363
13364 state->acquire_ctx = dev->mode_config.acquire_ctx;
13365
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030013366 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020013367 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013368 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020013369
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013370 pipe_config = intel_modeset_compute_config(set->crtc, state);
Jesse Barnes20664592014-11-05 14:26:09 -080013371 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080013372 ret = PTR_ERR(pipe_config);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013373 goto out;
Jesse Barnes20664592014-11-05 14:26:09 -080013374 }
Jesse Barnes50f52752014-11-07 13:11:00 -080013375
Jesse Barnes1f9954d2014-11-05 14:26:10 -080013376 intel_update_pipe_size(to_intel_crtc(set->crtc));
13377
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030013378 primary_plane_was_visible = primary_plane_visible(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070013379
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013380 ret = intel_set_mode_with_config(set->crtc, pipe_config);
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030013381
13382 if (ret == 0 &&
13383 pipe_config->base.enable &&
13384 pipe_config->base.planes_changed &&
13385 !needs_modeset(&pipe_config->base)) {
13386 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070013387
13388 /*
13389 * We need to make sure the primary plane is re-enabled if it
13390 * has previously been turned off.
13391 */
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030013392 if (ret == 0 && !primary_plane_was_visible &&
13393 primary_plane_visible(set->crtc)) {
Matt Roper3b150f02014-05-29 08:06:53 -070013394 WARN_ON(!intel_crtc->active);
Maarten Lankhorst87d43002015-04-21 17:12:54 +030013395 intel_post_enable_primary(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070013396 }
13397
Jesse Barnes7ca51a32014-01-07 13:50:49 -080013398 /*
13399 * In the fastboot case this may be our only check of the
13400 * state after boot. It would be better to only do it on
13401 * the first update, but we don't have a nice way of doing that
13402 * (and really, set_config isn't used much for high freq page
13403 * flipping, so increasing its cost here shouldn't be a big
13404 * deal).
13405 */
Jani Nikulad330a952014-01-21 11:24:25 +020013406 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080013407 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020013408 }
13409
Chris Wilson2d05eae2013-05-03 17:36:25 +010013410 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020013411 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13412 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013413 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013414
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013415out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013416 if (ret)
13417 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020013418 return ret;
13419}
13420
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013421static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013422 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020013423 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013424 .destroy = intel_crtc_destroy,
13425 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013426 .atomic_duplicate_state = intel_crtc_duplicate_state,
13427 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013428};
13429
Daniel Vetter53589012013-06-05 13:34:16 +020013430static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13431 struct intel_shared_dpll *pll,
13432 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013433{
Daniel Vetter53589012013-06-05 13:34:16 +020013434 uint32_t val;
13435
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013436 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013437 return false;
13438
Daniel Vetter53589012013-06-05 13:34:16 +020013439 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013440 hw_state->dpll = val;
13441 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13442 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013443
13444 return val & DPLL_VCO_ENABLE;
13445}
13446
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013447static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13448 struct intel_shared_dpll *pll)
13449{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013450 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13451 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013452}
13453
Daniel Vettere7b903d2013-06-05 13:34:14 +020013454static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13455 struct intel_shared_dpll *pll)
13456{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013457 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013458 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013459
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013460 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013461
13462 /* Wait for the clocks to stabilize. */
13463 POSTING_READ(PCH_DPLL(pll->id));
13464 udelay(150);
13465
13466 /* The pixel multiplier can only be updated once the
13467 * DPLL is enabled and the clocks are stable.
13468 *
13469 * So write it again.
13470 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013471 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013472 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013473 udelay(200);
13474}
13475
13476static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13477 struct intel_shared_dpll *pll)
13478{
13479 struct drm_device *dev = dev_priv->dev;
13480 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013481
13482 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013483 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013484 if (intel_crtc_to_shared_dpll(crtc) == pll)
13485 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13486 }
13487
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013488 I915_WRITE(PCH_DPLL(pll->id), 0);
13489 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013490 udelay(200);
13491}
13492
Daniel Vetter46edb022013-06-05 13:34:12 +020013493static char *ibx_pch_dpll_names[] = {
13494 "PCH DPLL A",
13495 "PCH DPLL B",
13496};
13497
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013498static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013499{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013500 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013501 int i;
13502
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013503 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013504
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013505 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013506 dev_priv->shared_dplls[i].id = i;
13507 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013508 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013509 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13510 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013511 dev_priv->shared_dplls[i].get_hw_state =
13512 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013513 }
13514}
13515
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013516static void intel_shared_dpll_init(struct drm_device *dev)
13517{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013518 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013519
Ville Syrjäläb6283052015-06-03 15:45:07 +030013520 intel_update_cdclk(dev);
13521
Daniel Vetter9cd86932014-06-25 22:01:57 +030013522 if (HAS_DDI(dev))
13523 intel_ddi_pll_init(dev);
13524 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013525 ibx_pch_dpll_init(dev);
13526 else
13527 dev_priv->num_shared_dpll = 0;
13528
13529 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013530}
13531
Matt Roper6beb8c232014-12-01 15:40:14 -080013532/**
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013533 * intel_wm_need_update - Check whether watermarks need updating
13534 * @plane: drm plane
13535 * @state: new plane state
13536 *
13537 * Check current plane state versus the new one to determine whether
13538 * watermarks need to be recalculated.
13539 *
13540 * Returns true or false.
13541 */
13542bool intel_wm_need_update(struct drm_plane *plane,
13543 struct drm_plane_state *state)
13544{
13545 /* Update watermarks on tiling changes. */
13546 if (!plane->state->fb || !state->fb ||
13547 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
13548 plane->state->rotation != state->rotation)
13549 return true;
13550
13551 return false;
13552}
13553
13554/**
Matt Roper6beb8c232014-12-01 15:40:14 -080013555 * intel_prepare_plane_fb - Prepare fb for usage on plane
13556 * @plane: drm plane to prepare for
13557 * @fb: framebuffer to prepare for presentation
13558 *
13559 * Prepares a framebuffer for usage on a display plane. Generally this
13560 * involves pinning the underlying object and updating the frontbuffer tracking
13561 * bits. Some older platforms need special physical address handling for
13562 * cursor planes.
13563 *
13564 * Returns 0 on success, negative error code on failure.
13565 */
13566int
13567intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013568 struct drm_framebuffer *fb,
13569 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013570{
13571 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013572 struct intel_plane *intel_plane = to_intel_plane(plane);
13573 enum pipe pipe = intel_plane->pipe;
13574 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13575 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
13576 unsigned frontbuffer_bits = 0;
13577 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013578
Matt Roperea2c67b2014-12-23 10:41:52 -080013579 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013580 return 0;
13581
Matt Roper6beb8c232014-12-01 15:40:14 -080013582 switch (plane->type) {
13583 case DRM_PLANE_TYPE_PRIMARY:
13584 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
13585 break;
13586 case DRM_PLANE_TYPE_CURSOR:
13587 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
13588 break;
13589 case DRM_PLANE_TYPE_OVERLAY:
13590 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
13591 break;
13592 }
Matt Roper465c1202014-05-29 08:06:54 -070013593
Matt Roper4c345742014-07-09 16:22:10 -070013594 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013595
Matt Roper6beb8c232014-12-01 15:40:14 -080013596 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13597 INTEL_INFO(dev)->cursor_needs_physical) {
13598 int align = IS_I830(dev) ? 16 * 1024 : 256;
13599 ret = i915_gem_object_attach_phys(obj, align);
13600 if (ret)
13601 DRM_DEBUG_KMS("failed to attach phys object\n");
13602 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013603 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013604 }
13605
13606 if (ret == 0)
13607 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
13608
13609 mutex_unlock(&dev->struct_mutex);
13610
13611 return ret;
13612}
13613
Matt Roper38f3ce32014-12-02 07:45:25 -080013614/**
13615 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13616 * @plane: drm plane to clean up for
13617 * @fb: old framebuffer that was on plane
13618 *
13619 * Cleans up a framebuffer that has just been removed from a plane.
13620 */
13621void
13622intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013623 struct drm_framebuffer *fb,
13624 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013625{
13626 struct drm_device *dev = plane->dev;
13627 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13628
13629 if (WARN_ON(!obj))
13630 return;
13631
13632 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13633 !INTEL_INFO(dev)->cursor_needs_physical) {
13634 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013635 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013636 mutex_unlock(&dev->struct_mutex);
13637 }
Matt Roper465c1202014-05-29 08:06:54 -070013638}
13639
Chandra Konduru6156a452015-04-27 13:48:39 -070013640int
13641skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13642{
13643 int max_scale;
13644 struct drm_device *dev;
13645 struct drm_i915_private *dev_priv;
13646 int crtc_clock, cdclk;
13647
13648 if (!intel_crtc || !crtc_state)
13649 return DRM_PLANE_HELPER_NO_SCALING;
13650
13651 dev = intel_crtc->base.dev;
13652 dev_priv = dev->dev_private;
13653 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13654 cdclk = dev_priv->display.get_display_clock_speed(dev);
13655
13656 if (!crtc_clock || !cdclk)
13657 return DRM_PLANE_HELPER_NO_SCALING;
13658
13659 /*
13660 * skl max scale is lower of:
13661 * close to 3 but not 3, -1 is for that purpose
13662 * or
13663 * cdclk/crtc_clock
13664 */
13665 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13666
13667 return max_scale;
13668}
13669
Matt Roper465c1202014-05-29 08:06:54 -070013670static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013671intel_check_primary_plane(struct drm_plane *plane,
13672 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013673{
Matt Roper32b7eee2014-12-24 07:59:06 -080013674 struct drm_device *dev = plane->dev;
13675 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080013676 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013677 struct intel_crtc *intel_crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013678 struct intel_crtc_state *crtc_state;
Matt Roper2b875c22014-12-01 15:40:13 -080013679 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013680 struct drm_rect *dest = &state->dst;
13681 struct drm_rect *src = &state->src;
13682 const struct drm_rect *clip = &state->clip;
Sonika Jindald8106362015-04-10 14:37:28 +053013683 bool can_position = false;
Chandra Konduru6156a452015-04-27 13:48:39 -070013684 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13685 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013686 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013687
Matt Roperea2c67b2014-12-23 10:41:52 -080013688 crtc = crtc ? crtc : plane->crtc;
13689 intel_crtc = to_intel_crtc(crtc);
Chandra Konduru6156a452015-04-27 13:48:39 -070013690 crtc_state = state->base.state ?
13691 intel_atomic_get_crtc_state(state->base.state, intel_crtc) : NULL;
Matt Roperea2c67b2014-12-23 10:41:52 -080013692
Chandra Konduru6156a452015-04-27 13:48:39 -070013693 if (INTEL_INFO(dev)->gen >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -070013694 /* use scaler when colorkey is not required */
13695 if (to_intel_plane(plane)->ckey.flags == I915_SET_COLORKEY_NONE) {
13696 min_scale = 1;
13697 max_scale = skl_max_scale(intel_crtc, crtc_state);
13698 }
Sonika Jindald8106362015-04-10 14:37:28 +053013699 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013700 }
Sonika Jindald8106362015-04-10 14:37:28 +053013701
Matt Roperc59cb172014-12-01 15:40:16 -080013702 ret = drm_plane_helper_check_update(plane, crtc, fb,
13703 src, dest, clip,
Chandra Konduru6156a452015-04-27 13:48:39 -070013704 min_scale,
13705 max_scale,
Sonika Jindald8106362015-04-10 14:37:28 +053013706 can_position, true,
13707 &state->visible);
Matt Roperc59cb172014-12-01 15:40:16 -080013708 if (ret)
13709 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013710
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013711 if (intel_crtc->active) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013712 struct intel_plane_state *old_state =
13713 to_intel_plane_state(plane->state);
13714
Matt Roper32b7eee2014-12-24 07:59:06 -080013715 intel_crtc->atomic.wait_for_flips = true;
13716
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013717 /*
13718 * FBC does not work on some platforms for rotated
13719 * planes, so disable it when rotation is not 0 and
13720 * update it when rotation is set back to 0.
13721 *
13722 * FIXME: This is redundant with the fbc update done in
13723 * the primary plane enable function except that that
13724 * one is done too late. We eventually need to unify
13725 * this.
13726 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013727 if (state->visible &&
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013728 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020013729 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080013730 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013731 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013732 }
13733
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013734 if (state->visible && !old_state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013735 /*
13736 * BDW signals flip done immediately if the plane
13737 * is disabled, even if the plane enable is already
13738 * armed to occur at the next vblank :(
13739 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013740 if (IS_BROADWELL(dev))
Matt Roper32b7eee2014-12-24 07:59:06 -080013741 intel_crtc->atomic.wait_vblank = true;
13742 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013743
Matt Roper32b7eee2014-12-24 07:59:06 -080013744 intel_crtc->atomic.fb_bits |=
13745 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
13746
13747 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013748
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013749 if (intel_wm_need_update(plane, &state->base))
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013750 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080013751 }
13752
Chandra Konduru6156a452015-04-27 13:48:39 -070013753 if (INTEL_INFO(dev)->gen >= 9) {
13754 ret = skl_update_scaler_users(intel_crtc, crtc_state,
13755 to_intel_plane(plane), state, 0);
13756 if (ret)
13757 return ret;
13758 }
13759
Matt Roperc59cb172014-12-01 15:40:16 -080013760 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013761}
13762
Sonika Jindal48404c12014-08-22 14:06:04 +053013763static void
13764intel_commit_primary_plane(struct drm_plane *plane,
13765 struct intel_plane_state *state)
13766{
Matt Roper2b875c22014-12-01 15:40:13 -080013767 struct drm_crtc *crtc = state->base.crtc;
13768 struct drm_framebuffer *fb = state->base.fb;
13769 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013770 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013771 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053013772 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013773
Matt Roperea2c67b2014-12-23 10:41:52 -080013774 crtc = crtc ? crtc : plane->crtc;
13775 intel_crtc = to_intel_crtc(crtc);
13776
Matt Ropercf4c7c12014-12-04 10:27:42 -080013777 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053013778 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070013779 crtc->y = src->y1 >> 16;
13780
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013781 if (intel_crtc->active) {
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013782 if (state->visible)
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013783 /* FIXME: kill this fastboot hack */
13784 intel_update_pipe_size(intel_crtc);
13785
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013786 dev_priv->display.update_primary_plane(crtc, plane->fb,
13787 crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013788 }
13789}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013790
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013791static void
13792intel_disable_primary_plane(struct drm_plane *plane,
13793 struct drm_crtc *crtc,
13794 bool force)
13795{
13796 struct drm_device *dev = plane->dev;
13797 struct drm_i915_private *dev_priv = dev->dev_private;
13798
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013799 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13800}
13801
Matt Roper32b7eee2014-12-24 07:59:06 -080013802static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13803{
13804 struct drm_device *dev = crtc->dev;
13805 struct drm_i915_private *dev_priv = dev->dev_private;
13806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080013807 struct intel_plane *intel_plane;
13808 struct drm_plane *p;
13809 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013810
Matt Roperea2c67b2014-12-23 10:41:52 -080013811 /* Track fb's for any planes being disabled */
13812 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
13813 intel_plane = to_intel_plane(p);
13814
13815 if (intel_crtc->atomic.disabled_planes &
13816 (1 << drm_plane_index(p))) {
13817 switch (p->type) {
13818 case DRM_PLANE_TYPE_PRIMARY:
13819 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
13820 break;
13821 case DRM_PLANE_TYPE_CURSOR:
13822 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
13823 break;
13824 case DRM_PLANE_TYPE_OVERLAY:
13825 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
13826 break;
13827 }
13828
13829 mutex_lock(&dev->struct_mutex);
13830 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
13831 mutex_unlock(&dev->struct_mutex);
13832 }
13833 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013834
Matt Roper32b7eee2014-12-24 07:59:06 -080013835 if (intel_crtc->atomic.wait_for_flips)
13836 intel_crtc_wait_for_pending_flips(crtc);
13837
13838 if (intel_crtc->atomic.disable_fbc)
13839 intel_fbc_disable(dev);
13840
13841 if (intel_crtc->atomic.pre_disable_primary)
13842 intel_pre_disable_primary(crtc);
13843
13844 if (intel_crtc->atomic.update_wm)
13845 intel_update_watermarks(crtc);
13846
13847 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013848
13849 /* Perform vblank evasion around commit operation */
13850 if (intel_crtc->active)
13851 intel_crtc->atomic.evade =
13852 intel_pipe_update_start(intel_crtc,
13853 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080013854}
13855
13856static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13857{
13858 struct drm_device *dev = crtc->dev;
13859 struct drm_i915_private *dev_priv = dev->dev_private;
13860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13861 struct drm_plane *p;
13862
Matt Roperc34c9ee2014-12-23 10:41:50 -080013863 if (intel_crtc->atomic.evade)
13864 intel_pipe_update_end(intel_crtc,
13865 intel_crtc->atomic.start_vbl_count);
13866
Matt Roper32b7eee2014-12-24 07:59:06 -080013867 intel_runtime_pm_put(dev_priv);
13868
13869 if (intel_crtc->atomic.wait_vblank)
13870 intel_wait_for_vblank(dev, intel_crtc->pipe);
13871
13872 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
13873
13874 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013875 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013876 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013877 mutex_unlock(&dev->struct_mutex);
13878 }
Matt Roper465c1202014-05-29 08:06:54 -070013879
Matt Roper32b7eee2014-12-24 07:59:06 -080013880 if (intel_crtc->atomic.post_enable_primary)
13881 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013882
Matt Roper32b7eee2014-12-24 07:59:06 -080013883 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
13884 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
13885 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
13886 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013887
Matt Roper32b7eee2014-12-24 07:59:06 -080013888 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013889}
13890
Matt Ropercf4c7c12014-12-04 10:27:42 -080013891/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013892 * intel_plane_destroy - destroy a plane
13893 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013894 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013895 * Common destruction function for all types of planes (primary, cursor,
13896 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013897 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013898void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013899{
13900 struct intel_plane *intel_plane = to_intel_plane(plane);
13901 drm_plane_cleanup(plane);
13902 kfree(intel_plane);
13903}
13904
Matt Roper65a3fea2015-01-21 16:35:42 -080013905const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013906 .update_plane = drm_atomic_helper_update_plane,
13907 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013908 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013909 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013910 .atomic_get_property = intel_plane_atomic_get_property,
13911 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013912 .atomic_duplicate_state = intel_plane_duplicate_state,
13913 .atomic_destroy_state = intel_plane_destroy_state,
13914
Matt Roper465c1202014-05-29 08:06:54 -070013915};
13916
13917static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13918 int pipe)
13919{
13920 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013921 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013922 const uint32_t *intel_primary_formats;
13923 int num_formats;
13924
13925 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13926 if (primary == NULL)
13927 return NULL;
13928
Matt Roper8e7d6882015-01-21 16:35:41 -080013929 state = intel_create_plane_state(&primary->base);
13930 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013931 kfree(primary);
13932 return NULL;
13933 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013934 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013935
Matt Roper465c1202014-05-29 08:06:54 -070013936 primary->can_scale = false;
13937 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013938 if (INTEL_INFO(dev)->gen >= 9) {
13939 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013940 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013941 }
Matt Roper465c1202014-05-29 08:06:54 -070013942 primary->pipe = pipe;
13943 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013944 primary->check_plane = intel_check_primary_plane;
13945 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013946 primary->disable_plane = intel_disable_primary_plane;
Chandra Konduru08e221f2015-04-07 15:28:37 -070013947 primary->ckey.flags = I915_SET_COLORKEY_NONE;
Matt Roper465c1202014-05-29 08:06:54 -070013948 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13949 primary->plane = !pipe;
13950
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013951 if (INTEL_INFO(dev)->gen >= 9) {
13952 intel_primary_formats = skl_primary_formats;
13953 num_formats = ARRAY_SIZE(skl_primary_formats);
13954 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013955 intel_primary_formats = i965_primary_formats;
13956 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013957 } else {
13958 intel_primary_formats = i8xx_primary_formats;
13959 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013960 }
13961
13962 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013963 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013964 intel_primary_formats, num_formats,
13965 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013966
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013967 if (INTEL_INFO(dev)->gen >= 4)
13968 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013969
Matt Roperea2c67b2014-12-23 10:41:52 -080013970 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13971
Matt Roper465c1202014-05-29 08:06:54 -070013972 return &primary->base;
13973}
13974
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013975void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13976{
13977 if (!dev->mode_config.rotation_property) {
13978 unsigned long flags = BIT(DRM_ROTATE_0) |
13979 BIT(DRM_ROTATE_180);
13980
13981 if (INTEL_INFO(dev)->gen >= 9)
13982 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13983
13984 dev->mode_config.rotation_property =
13985 drm_mode_create_rotation_property(dev, flags);
13986 }
13987 if (dev->mode_config.rotation_property)
13988 drm_object_attach_property(&plane->base.base,
13989 dev->mode_config.rotation_property,
13990 plane->base.state->rotation);
13991}
13992
Matt Roper3d7d6512014-06-10 08:28:13 -070013993static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013994intel_check_cursor_plane(struct drm_plane *plane,
13995 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013996{
Matt Roper2b875c22014-12-01 15:40:13 -080013997 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013998 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080013999 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014000 struct drm_rect *dest = &state->dst;
14001 struct drm_rect *src = &state->src;
14002 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014003 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080014004 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014005 unsigned stride;
14006 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014007
Matt Roperea2c67b2014-12-23 10:41:52 -080014008 crtc = crtc ? crtc : plane->crtc;
14009 intel_crtc = to_intel_crtc(crtc);
14010
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014011 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014012 src, dest, clip,
14013 DRM_PLANE_HELPER_NO_SCALING,
14014 DRM_PLANE_HELPER_NO_SCALING,
14015 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014016 if (ret)
14017 return ret;
14018
14019
14020 /* if we want to turn off the cursor ignore width and height */
14021 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080014022 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014023
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014024 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080014025 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
14026 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14027 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014028 return -EINVAL;
14029 }
14030
Matt Roperea2c67b2014-12-23 10:41:52 -080014031 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14032 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014033 DRM_DEBUG_KMS("buffer is too small\n");
14034 return -ENOMEM;
14035 }
14036
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014037 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014038 DRM_DEBUG_KMS("cursor cannot be tiled\n");
14039 ret = -EINVAL;
14040 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014041
Matt Roper32b7eee2014-12-24 07:59:06 -080014042finish:
14043 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020014044 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080014045 intel_crtc->atomic.update_wm = true;
14046
14047 intel_crtc->atomic.fb_bits |=
14048 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
14049 }
14050
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014051 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014052}
14053
Matt Roperf4a2cf22014-12-01 15:40:12 -080014054static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014055intel_disable_cursor_plane(struct drm_plane *plane,
14056 struct drm_crtc *crtc,
14057 bool force)
14058{
14059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14060
14061 if (!force) {
14062 plane->fb = NULL;
14063 intel_crtc->cursor_bo = NULL;
14064 intel_crtc->cursor_addr = 0;
14065 }
14066
14067 intel_crtc_update_cursor(crtc, false);
14068}
14069
14070static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030014071intel_commit_cursor_plane(struct drm_plane *plane,
14072 struct intel_plane_state *state)
14073{
Matt Roper2b875c22014-12-01 15:40:13 -080014074 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080014075 struct drm_device *dev = plane->dev;
14076 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014077 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014078 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014079
Matt Roperea2c67b2014-12-23 10:41:52 -080014080 crtc = crtc ? crtc : plane->crtc;
14081 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070014082
Matt Roperea2c67b2014-12-23 10:41:52 -080014083 plane->fb = state->base.fb;
14084 crtc->cursor_x = state->base.crtc_x;
14085 crtc->cursor_y = state->base.crtc_y;
14086
Gustavo Padovana912f122014-12-01 15:40:10 -080014087 if (intel_crtc->cursor_bo == obj)
14088 goto update;
14089
Matt Roperf4a2cf22014-12-01 15:40:12 -080014090 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014091 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014092 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014093 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014094 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014095 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014096
Gustavo Padovana912f122014-12-01 15:40:10 -080014097 intel_crtc->cursor_addr = addr;
14098 intel_crtc->cursor_bo = obj;
14099update:
Gustavo Padovana912f122014-12-01 15:40:10 -080014100
Matt Roper32b7eee2014-12-24 07:59:06 -080014101 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014102 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070014103}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014104
Matt Roper3d7d6512014-06-10 08:28:13 -070014105static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14106 int pipe)
14107{
14108 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014109 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014110
14111 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14112 if (cursor == NULL)
14113 return NULL;
14114
Matt Roper8e7d6882015-01-21 16:35:41 -080014115 state = intel_create_plane_state(&cursor->base);
14116 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014117 kfree(cursor);
14118 return NULL;
14119 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014120 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014121
Matt Roper3d7d6512014-06-10 08:28:13 -070014122 cursor->can_scale = false;
14123 cursor->max_downscale = 1;
14124 cursor->pipe = pipe;
14125 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080014126 cursor->check_plane = intel_check_cursor_plane;
14127 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014128 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014129
14130 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014131 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014132 intel_cursor_formats,
14133 ARRAY_SIZE(intel_cursor_formats),
14134 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014135
14136 if (INTEL_INFO(dev)->gen >= 4) {
14137 if (!dev->mode_config.rotation_property)
14138 dev->mode_config.rotation_property =
14139 drm_mode_create_rotation_property(dev,
14140 BIT(DRM_ROTATE_0) |
14141 BIT(DRM_ROTATE_180));
14142 if (dev->mode_config.rotation_property)
14143 drm_object_attach_property(&cursor->base.base,
14144 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014145 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014146 }
14147
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014148 if (INTEL_INFO(dev)->gen >=9)
14149 state->scaler_id = -1;
14150
Matt Roperea2c67b2014-12-23 10:41:52 -080014151 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14152
Matt Roper3d7d6512014-06-10 08:28:13 -070014153 return &cursor->base;
14154}
14155
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014156static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14157 struct intel_crtc_state *crtc_state)
14158{
14159 int i;
14160 struct intel_scaler *intel_scaler;
14161 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14162
14163 for (i = 0; i < intel_crtc->num_scalers; i++) {
14164 intel_scaler = &scaler_state->scalers[i];
14165 intel_scaler->in_use = 0;
14166 intel_scaler->id = i;
14167
14168 intel_scaler->mode = PS_SCALER_MODE_DYN;
14169 }
14170
14171 scaler_state->scaler_id = -1;
14172}
14173
Hannes Ederb358d0a2008-12-18 21:18:47 +010014174static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014175{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014176 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014177 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014178 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014179 struct drm_plane *primary = NULL;
14180 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014181 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014182
Daniel Vetter955382f2013-09-19 14:05:45 +020014183 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014184 if (intel_crtc == NULL)
14185 return;
14186
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014187 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14188 if (!crtc_state)
14189 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014190 intel_crtc->config = crtc_state;
14191 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014192 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014193
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014194 /* initialize shared scalers */
14195 if (INTEL_INFO(dev)->gen >= 9) {
14196 if (pipe == PIPE_C)
14197 intel_crtc->num_scalers = 1;
14198 else
14199 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14200
14201 skl_init_scalers(dev, intel_crtc, crtc_state);
14202 }
14203
Matt Roper465c1202014-05-29 08:06:54 -070014204 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014205 if (!primary)
14206 goto fail;
14207
14208 cursor = intel_cursor_plane_create(dev, pipe);
14209 if (!cursor)
14210 goto fail;
14211
Matt Roper465c1202014-05-29 08:06:54 -070014212 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014213 cursor, &intel_crtc_funcs);
14214 if (ret)
14215 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014216
14217 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014218 for (i = 0; i < 256; i++) {
14219 intel_crtc->lut_r[i] = i;
14220 intel_crtc->lut_g[i] = i;
14221 intel_crtc->lut_b[i] = i;
14222 }
14223
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014224 /*
14225 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014226 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014227 */
Jesse Barnes80824002009-09-10 15:28:06 -070014228 intel_crtc->pipe = pipe;
14229 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014230 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014231 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014232 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014233 }
14234
Chris Wilson4b0e3332014-05-30 16:35:26 +030014235 intel_crtc->cursor_base = ~0;
14236 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014237 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014238
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014239 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14240 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14241 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14242 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14243
Jesse Barnes79e53942008-11-07 14:24:08 -080014244 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014245
14246 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014247 return;
14248
14249fail:
14250 if (primary)
14251 drm_plane_cleanup(primary);
14252 if (cursor)
14253 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014254 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014255 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014256}
14257
Jesse Barnes752aa882013-10-31 18:55:49 +020014258enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14259{
14260 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014261 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014262
Rob Clark51fd3712013-11-19 12:10:12 -050014263 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014264
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014265 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014266 return INVALID_PIPE;
14267
14268 return to_intel_crtc(encoder->crtc)->pipe;
14269}
14270
Carl Worth08d7b3d2009-04-29 14:43:54 -070014271int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014272 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014273{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014274 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014275 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014276 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014277
Rob Clark7707e652014-07-17 23:30:04 -040014278 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014279
Rob Clark7707e652014-07-17 23:30:04 -040014280 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014281 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014282 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014283 }
14284
Rob Clark7707e652014-07-17 23:30:04 -040014285 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014286 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014287
Daniel Vetterc05422d2009-08-11 16:05:30 +020014288 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014289}
14290
Daniel Vetter66a92782012-07-12 20:08:18 +020014291static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014292{
Daniel Vetter66a92782012-07-12 20:08:18 +020014293 struct drm_device *dev = encoder->base.dev;
14294 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014295 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014296 int entry = 0;
14297
Damien Lespiaub2784e12014-08-05 11:29:37 +010014298 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014299 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014300 index_mask |= (1 << entry);
14301
Jesse Barnes79e53942008-11-07 14:24:08 -080014302 entry++;
14303 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014304
Jesse Barnes79e53942008-11-07 14:24:08 -080014305 return index_mask;
14306}
14307
Chris Wilson4d302442010-12-14 19:21:29 +000014308static bool has_edp_a(struct drm_device *dev)
14309{
14310 struct drm_i915_private *dev_priv = dev->dev_private;
14311
14312 if (!IS_MOBILE(dev))
14313 return false;
14314
14315 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14316 return false;
14317
Damien Lespiaue3589902014-02-07 19:12:50 +000014318 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014319 return false;
14320
14321 return true;
14322}
14323
Jesse Barnes84b4e042014-06-25 08:24:29 -070014324static bool intel_crt_present(struct drm_device *dev)
14325{
14326 struct drm_i915_private *dev_priv = dev->dev_private;
14327
Damien Lespiau884497e2013-12-03 13:56:23 +000014328 if (INTEL_INFO(dev)->gen >= 9)
14329 return false;
14330
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014331 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014332 return false;
14333
14334 if (IS_CHERRYVIEW(dev))
14335 return false;
14336
14337 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14338 return false;
14339
14340 return true;
14341}
14342
Jesse Barnes79e53942008-11-07 14:24:08 -080014343static void intel_setup_outputs(struct drm_device *dev)
14344{
Eric Anholt725e30a2009-01-22 13:01:02 -080014345 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014346 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014347 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014348
Daniel Vetterc9093352013-06-06 22:22:47 +020014349 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014350
Jesse Barnes84b4e042014-06-25 08:24:29 -070014351 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014352 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014353
Vandana Kannanc776eb22014-08-19 12:05:01 +053014354 if (IS_BROXTON(dev)) {
14355 /*
14356 * FIXME: Broxton doesn't support port detection via the
14357 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14358 * detect the ports.
14359 */
14360 intel_ddi_init(dev, PORT_A);
14361 intel_ddi_init(dev, PORT_B);
14362 intel_ddi_init(dev, PORT_C);
14363 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014364 int found;
14365
Jesse Barnesde31fac2015-03-06 15:53:32 -080014366 /*
14367 * Haswell uses DDI functions to detect digital outputs.
14368 * On SKL pre-D0 the strap isn't connected, so we assume
14369 * it's there.
14370 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014371 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014372 /* WaIgnoreDDIAStrap: skl */
14373 if (found ||
14374 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014375 intel_ddi_init(dev, PORT_A);
14376
14377 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14378 * register */
14379 found = I915_READ(SFUSE_STRAP);
14380
14381 if (found & SFUSE_STRAP_DDIB_DETECTED)
14382 intel_ddi_init(dev, PORT_B);
14383 if (found & SFUSE_STRAP_DDIC_DETECTED)
14384 intel_ddi_init(dev, PORT_C);
14385 if (found & SFUSE_STRAP_DDID_DETECTED)
14386 intel_ddi_init(dev, PORT_D);
14387 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014388 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014389 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014390
14391 if (has_edp_a(dev))
14392 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014393
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014394 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014395 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014396 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014397 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014398 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014399 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014400 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014401 }
14402
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014403 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014404 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014405
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014406 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014407 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014408
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014409 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014410 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014411
Daniel Vetter270b3042012-10-27 15:52:05 +020014412 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014413 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014414 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014415 /*
14416 * The DP_DETECTED bit is the latched state of the DDC
14417 * SDA pin at boot. However since eDP doesn't require DDC
14418 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14419 * eDP ports may have been muxed to an alternate function.
14420 * Thus we can't rely on the DP_DETECTED bit alone to detect
14421 * eDP ports. Consult the VBT as well as DP_DETECTED to
14422 * detect eDP ports.
14423 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014424 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14425 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014426 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14427 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014428 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14429 intel_dp_is_edp(dev, PORT_B))
14430 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014431
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014432 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14433 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014434 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14435 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014436 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14437 intel_dp_is_edp(dev, PORT_C))
14438 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014439
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014440 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014441 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014442 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14443 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014444 /* eDP not supported on port D, so don't check VBT */
14445 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14446 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014447 }
14448
Jani Nikula3cfca972013-08-27 15:12:26 +030014449 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080014450 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014451 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014452
Paulo Zanonie2debe92013-02-18 19:00:27 -030014453 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014454 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014455 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014456 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
14457 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014458 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014459 }
Ma Ling27185ae2009-08-24 13:50:23 +080014460
Imre Deake7281ea2013-05-08 13:14:08 +030014461 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014462 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014463 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014464
14465 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014466
Paulo Zanonie2debe92013-02-18 19:00:27 -030014467 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014468 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014469 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014470 }
Ma Ling27185ae2009-08-24 13:50:23 +080014471
Paulo Zanonie2debe92013-02-18 19:00:27 -030014472 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014473
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014474 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
14475 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014476 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014477 }
Imre Deake7281ea2013-05-08 13:14:08 +030014478 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014479 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014480 }
Ma Ling27185ae2009-08-24 13:50:23 +080014481
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014482 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014483 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014484 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014485 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014486 intel_dvo_init(dev);
14487
Zhenyu Wang103a1962009-11-27 11:44:36 +080014488 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014489 intel_tv_init(dev);
14490
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014491 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014492
Damien Lespiaub2784e12014-08-05 11:29:37 +010014493 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014494 encoder->base.possible_crtcs = encoder->crtc_mask;
14495 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014496 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014497 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014498
Paulo Zanonidde86e22012-12-01 12:04:25 -020014499 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014500
14501 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014502}
14503
14504static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14505{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014506 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014507 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014508
Daniel Vetteref2d6332014-02-10 18:00:38 +010014509 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014510 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014511 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014512 drm_gem_object_unreference(&intel_fb->obj->base);
14513 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014514 kfree(intel_fb);
14515}
14516
14517static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014518 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014519 unsigned int *handle)
14520{
14521 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014522 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014523
Chris Wilson05394f32010-11-08 19:18:58 +000014524 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014525}
14526
14527static const struct drm_framebuffer_funcs intel_fb_funcs = {
14528 .destroy = intel_user_framebuffer_destroy,
14529 .create_handle = intel_user_framebuffer_create_handle,
14530};
14531
Damien Lespiaub3218032015-02-27 11:15:18 +000014532static
14533u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14534 uint32_t pixel_format)
14535{
14536 u32 gen = INTEL_INFO(dev)->gen;
14537
14538 if (gen >= 9) {
14539 /* "The stride in bytes must not exceed the of the size of 8K
14540 * pixels and 32K bytes."
14541 */
14542 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14543 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14544 return 32*1024;
14545 } else if (gen >= 4) {
14546 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14547 return 16*1024;
14548 else
14549 return 32*1024;
14550 } else if (gen >= 3) {
14551 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14552 return 8*1024;
14553 else
14554 return 16*1024;
14555 } else {
14556 /* XXX DSPC is limited to 4k tiled */
14557 return 8*1024;
14558 }
14559}
14560
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014561static int intel_framebuffer_init(struct drm_device *dev,
14562 struct intel_framebuffer *intel_fb,
14563 struct drm_mode_fb_cmd2 *mode_cmd,
14564 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014565{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014566 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014567 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014568 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014569
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014570 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14571
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014572 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14573 /* Enforce that fb modifier and tiling mode match, but only for
14574 * X-tiled. This is needed for FBC. */
14575 if (!!(obj->tiling_mode == I915_TILING_X) !=
14576 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14577 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14578 return -EINVAL;
14579 }
14580 } else {
14581 if (obj->tiling_mode == I915_TILING_X)
14582 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14583 else if (obj->tiling_mode == I915_TILING_Y) {
14584 DRM_DEBUG("No Y tiling for legacy addfb\n");
14585 return -EINVAL;
14586 }
14587 }
14588
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014589 /* Passed in modifier sanity checking. */
14590 switch (mode_cmd->modifier[0]) {
14591 case I915_FORMAT_MOD_Y_TILED:
14592 case I915_FORMAT_MOD_Yf_TILED:
14593 if (INTEL_INFO(dev)->gen < 9) {
14594 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14595 mode_cmd->modifier[0]);
14596 return -EINVAL;
14597 }
14598 case DRM_FORMAT_MOD_NONE:
14599 case I915_FORMAT_MOD_X_TILED:
14600 break;
14601 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014602 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14603 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014604 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014605 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014606
Damien Lespiaub3218032015-02-27 11:15:18 +000014607 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14608 mode_cmd->pixel_format);
14609 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14610 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14611 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014612 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014613 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014614
Damien Lespiaub3218032015-02-27 11:15:18 +000014615 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14616 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014617 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014618 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14619 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014620 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014621 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014622 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014623 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014624
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014625 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014626 mode_cmd->pitches[0] != obj->stride) {
14627 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14628 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014629 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014630 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014631
Ville Syrjälä57779d02012-10-31 17:50:14 +020014632 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014633 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014634 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014635 case DRM_FORMAT_RGB565:
14636 case DRM_FORMAT_XRGB8888:
14637 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014638 break;
14639 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014640 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014641 DRM_DEBUG("unsupported pixel format: %s\n",
14642 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014643 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014644 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014645 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014646 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014647 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14648 DRM_DEBUG("unsupported pixel format: %s\n",
14649 drm_get_format_name(mode_cmd->pixel_format));
14650 return -EINVAL;
14651 }
14652 break;
14653 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014654 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014655 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014656 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014657 DRM_DEBUG("unsupported pixel format: %s\n",
14658 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014659 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014660 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014661 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014662 case DRM_FORMAT_ABGR2101010:
14663 if (!IS_VALLEYVIEW(dev)) {
14664 DRM_DEBUG("unsupported pixel format: %s\n",
14665 drm_get_format_name(mode_cmd->pixel_format));
14666 return -EINVAL;
14667 }
14668 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014669 case DRM_FORMAT_YUYV:
14670 case DRM_FORMAT_UYVY:
14671 case DRM_FORMAT_YVYU:
14672 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014673 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014674 DRM_DEBUG("unsupported pixel format: %s\n",
14675 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014676 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014677 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014678 break;
14679 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014680 DRM_DEBUG("unsupported pixel format: %s\n",
14681 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014682 return -EINVAL;
14683 }
14684
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014685 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14686 if (mode_cmd->offsets[0] != 0)
14687 return -EINVAL;
14688
Damien Lespiauec2c9812015-01-20 12:51:45 +000014689 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014690 mode_cmd->pixel_format,
14691 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014692 /* FIXME drm helper for size checks (especially planar formats)? */
14693 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14694 return -EINVAL;
14695
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014696 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14697 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014698 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014699
Jesse Barnes79e53942008-11-07 14:24:08 -080014700 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14701 if (ret) {
14702 DRM_ERROR("framebuffer init failed %d\n", ret);
14703 return ret;
14704 }
14705
Jesse Barnes79e53942008-11-07 14:24:08 -080014706 return 0;
14707}
14708
Jesse Barnes79e53942008-11-07 14:24:08 -080014709static struct drm_framebuffer *
14710intel_user_framebuffer_create(struct drm_device *dev,
14711 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014712 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014713{
Chris Wilson05394f32010-11-08 19:18:58 +000014714 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014715
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014716 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14717 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014718 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014719 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014720
Chris Wilsond2dff872011-04-19 08:36:26 +010014721 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014722}
14723
Daniel Vetter4520f532013-10-09 09:18:51 +020014724#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014725static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014726{
14727}
14728#endif
14729
Jesse Barnes79e53942008-11-07 14:24:08 -080014730static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014731 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014732 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014733 .atomic_check = intel_atomic_check,
14734 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080014735};
14736
Jesse Barnese70236a2009-09-21 10:42:27 -070014737/* Set up chip specific display functions */
14738static void intel_init_display(struct drm_device *dev)
14739{
14740 struct drm_i915_private *dev_priv = dev->dev_private;
14741
Daniel Vetteree9300b2013-06-03 22:40:22 +020014742 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14743 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014744 else if (IS_CHERRYVIEW(dev))
14745 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014746 else if (IS_VALLEYVIEW(dev))
14747 dev_priv->display.find_dpll = vlv_find_best_dpll;
14748 else if (IS_PINEVIEW(dev))
14749 dev_priv->display.find_dpll = pnv_find_best_dpll;
14750 else
14751 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14752
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014753 if (INTEL_INFO(dev)->gen >= 9) {
14754 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014755 dev_priv->display.get_initial_plane_config =
14756 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014757 dev_priv->display.crtc_compute_clock =
14758 haswell_crtc_compute_clock;
14759 dev_priv->display.crtc_enable = haswell_crtc_enable;
14760 dev_priv->display.crtc_disable = haswell_crtc_disable;
14761 dev_priv->display.off = ironlake_crtc_off;
14762 dev_priv->display.update_primary_plane =
14763 skylake_update_primary_plane;
14764 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014765 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014766 dev_priv->display.get_initial_plane_config =
14767 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014768 dev_priv->display.crtc_compute_clock =
14769 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014770 dev_priv->display.crtc_enable = haswell_crtc_enable;
14771 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030014772 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014773 dev_priv->display.update_primary_plane =
14774 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014775 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014776 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014777 dev_priv->display.get_initial_plane_config =
14778 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014779 dev_priv->display.crtc_compute_clock =
14780 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014781 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14782 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014783 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014784 dev_priv->display.update_primary_plane =
14785 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014786 } else if (IS_VALLEYVIEW(dev)) {
14787 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014788 dev_priv->display.get_initial_plane_config =
14789 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014790 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014791 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14792 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14793 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014794 dev_priv->display.update_primary_plane =
14795 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014796 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014797 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014798 dev_priv->display.get_initial_plane_config =
14799 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014800 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014801 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14802 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014803 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014804 dev_priv->display.update_primary_plane =
14805 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014806 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014807
Jesse Barnese70236a2009-09-21 10:42:27 -070014808 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014809 if (IS_SKYLAKE(dev))
14810 dev_priv->display.get_display_clock_speed =
14811 skylake_get_display_clock_speed;
14812 else if (IS_BROADWELL(dev))
14813 dev_priv->display.get_display_clock_speed =
14814 broadwell_get_display_clock_speed;
14815 else if (IS_HASWELL(dev))
14816 dev_priv->display.get_display_clock_speed =
14817 haswell_get_display_clock_speed;
14818 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014819 dev_priv->display.get_display_clock_speed =
14820 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014821 else if (IS_GEN5(dev))
14822 dev_priv->display.get_display_clock_speed =
14823 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014824 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014825 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014826 dev_priv->display.get_display_clock_speed =
14827 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014828 else if (IS_GM45(dev))
14829 dev_priv->display.get_display_clock_speed =
14830 gm45_get_display_clock_speed;
14831 else if (IS_CRESTLINE(dev))
14832 dev_priv->display.get_display_clock_speed =
14833 i965gm_get_display_clock_speed;
14834 else if (IS_PINEVIEW(dev))
14835 dev_priv->display.get_display_clock_speed =
14836 pnv_get_display_clock_speed;
14837 else if (IS_G33(dev) || IS_G4X(dev))
14838 dev_priv->display.get_display_clock_speed =
14839 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014840 else if (IS_I915G(dev))
14841 dev_priv->display.get_display_clock_speed =
14842 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014843 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014844 dev_priv->display.get_display_clock_speed =
14845 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014846 else if (IS_PINEVIEW(dev))
14847 dev_priv->display.get_display_clock_speed =
14848 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014849 else if (IS_I915GM(dev))
14850 dev_priv->display.get_display_clock_speed =
14851 i915gm_get_display_clock_speed;
14852 else if (IS_I865G(dev))
14853 dev_priv->display.get_display_clock_speed =
14854 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014855 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014856 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014857 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014858 else { /* 830 */
14859 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014860 dev_priv->display.get_display_clock_speed =
14861 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014862 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014863
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014864 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014865 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014866 } else if (IS_GEN6(dev)) {
14867 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014868 } else if (IS_IVYBRIDGE(dev)) {
14869 /* FIXME: detect B0+ stepping and use auto training */
14870 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014871 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014872 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030014873 if (IS_BROADWELL(dev))
14874 dev_priv->display.modeset_global_resources =
14875 broadwell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080014876 } else if (IS_VALLEYVIEW(dev)) {
14877 dev_priv->display.modeset_global_resources =
14878 valleyview_modeset_global_resources;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014879 } else if (IS_BROXTON(dev)) {
14880 dev_priv->display.modeset_global_resources =
14881 broxton_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070014882 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014883
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014884 switch (INTEL_INFO(dev)->gen) {
14885 case 2:
14886 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14887 break;
14888
14889 case 3:
14890 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14891 break;
14892
14893 case 4:
14894 case 5:
14895 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14896 break;
14897
14898 case 6:
14899 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14900 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014901 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014902 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014903 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14904 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014905 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014906 /* Drop through - unsupported since execlist only. */
14907 default:
14908 /* Default just returns -ENODEV to indicate unsupported */
14909 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014910 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014911
14912 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014913
14914 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014915}
14916
Jesse Barnesb690e962010-07-19 13:53:12 -070014917/*
14918 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14919 * resume, or other times. This quirk makes sure that's the case for
14920 * affected systems.
14921 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014922static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014923{
14924 struct drm_i915_private *dev_priv = dev->dev_private;
14925
14926 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014927 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014928}
14929
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014930static void quirk_pipeb_force(struct drm_device *dev)
14931{
14932 struct drm_i915_private *dev_priv = dev->dev_private;
14933
14934 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14935 DRM_INFO("applying pipe b force quirk\n");
14936}
14937
Keith Packard435793d2011-07-12 14:56:22 -070014938/*
14939 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14940 */
14941static void quirk_ssc_force_disable(struct drm_device *dev)
14942{
14943 struct drm_i915_private *dev_priv = dev->dev_private;
14944 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014945 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014946}
14947
Carsten Emde4dca20e2012-03-15 15:56:26 +010014948/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014949 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14950 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014951 */
14952static void quirk_invert_brightness(struct drm_device *dev)
14953{
14954 struct drm_i915_private *dev_priv = dev->dev_private;
14955 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014956 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014957}
14958
Scot Doyle9c72cc62014-07-03 23:27:50 +000014959/* Some VBT's incorrectly indicate no backlight is present */
14960static void quirk_backlight_present(struct drm_device *dev)
14961{
14962 struct drm_i915_private *dev_priv = dev->dev_private;
14963 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14964 DRM_INFO("applying backlight present quirk\n");
14965}
14966
Jesse Barnesb690e962010-07-19 13:53:12 -070014967struct intel_quirk {
14968 int device;
14969 int subsystem_vendor;
14970 int subsystem_device;
14971 void (*hook)(struct drm_device *dev);
14972};
14973
Egbert Eich5f85f172012-10-14 15:46:38 +020014974/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14975struct intel_dmi_quirk {
14976 void (*hook)(struct drm_device *dev);
14977 const struct dmi_system_id (*dmi_id_list)[];
14978};
14979
14980static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14981{
14982 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14983 return 1;
14984}
14985
14986static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14987 {
14988 .dmi_id_list = &(const struct dmi_system_id[]) {
14989 {
14990 .callback = intel_dmi_reverse_brightness,
14991 .ident = "NCR Corporation",
14992 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14993 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14994 },
14995 },
14996 { } /* terminating entry */
14997 },
14998 .hook = quirk_invert_brightness,
14999 },
15000};
15001
Ben Widawskyc43b5632012-04-16 14:07:40 -070015002static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015003 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15004 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15005
Jesse Barnesb690e962010-07-19 13:53:12 -070015006 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15007 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15008
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015009 /* 830 needs to leave pipe A & dpll A up */
15010 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15011
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015012 /* 830 needs to leave pipe B & dpll B up */
15013 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15014
Keith Packard435793d2011-07-12 14:56:22 -070015015 /* Lenovo U160 cannot use SSC on LVDS */
15016 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015017
15018 /* Sony Vaio Y cannot use SSC on LVDS */
15019 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015020
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015021 /* Acer Aspire 5734Z must invert backlight brightness */
15022 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15023
15024 /* Acer/eMachines G725 */
15025 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15026
15027 /* Acer/eMachines e725 */
15028 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15029
15030 /* Acer/Packard Bell NCL20 */
15031 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15032
15033 /* Acer Aspire 4736Z */
15034 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015035
15036 /* Acer Aspire 5336 */
15037 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015038
15039 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15040 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015041
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015042 /* Acer C720 Chromebook (Core i3 4005U) */
15043 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15044
jens steinb2a96012014-10-28 20:25:53 +010015045 /* Apple Macbook 2,1 (Core 2 T7400) */
15046 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15047
Scot Doyled4967d82014-07-03 23:27:52 +000015048 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15049 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015050
15051 /* HP Chromebook 14 (Celeron 2955U) */
15052 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015053
15054 /* Dell Chromebook 11 */
15055 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015056};
15057
15058static void intel_init_quirks(struct drm_device *dev)
15059{
15060 struct pci_dev *d = dev->pdev;
15061 int i;
15062
15063 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15064 struct intel_quirk *q = &intel_quirks[i];
15065
15066 if (d->device == q->device &&
15067 (d->subsystem_vendor == q->subsystem_vendor ||
15068 q->subsystem_vendor == PCI_ANY_ID) &&
15069 (d->subsystem_device == q->subsystem_device ||
15070 q->subsystem_device == PCI_ANY_ID))
15071 q->hook(dev);
15072 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015073 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15074 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15075 intel_dmi_quirks[i].hook(dev);
15076 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015077}
15078
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015079/* Disable the VGA plane that we never use */
15080static void i915_disable_vga(struct drm_device *dev)
15081{
15082 struct drm_i915_private *dev_priv = dev->dev_private;
15083 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015084 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015085
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015086 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015087 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015088 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015089 sr1 = inb(VGA_SR_DATA);
15090 outb(sr1 | 1<<5, VGA_SR_DATA);
15091 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15092 udelay(300);
15093
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015094 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015095 POSTING_READ(vga_reg);
15096}
15097
Daniel Vetterf8175862012-04-10 15:50:11 +020015098void intel_modeset_init_hw(struct drm_device *dev)
15099{
Ville Syrjäläb6283052015-06-03 15:45:07 +030015100 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030015101 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015102 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015103 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015104}
15105
Jesse Barnes79e53942008-11-07 14:24:08 -080015106void intel_modeset_init(struct drm_device *dev)
15107{
Jesse Barnes652c3932009-08-17 13:31:43 -070015108 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015109 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015110 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015111 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015112
15113 drm_mode_config_init(dev);
15114
15115 dev->mode_config.min_width = 0;
15116 dev->mode_config.min_height = 0;
15117
Dave Airlie019d96c2011-09-29 16:20:42 +010015118 dev->mode_config.preferred_depth = 24;
15119 dev->mode_config.prefer_shadow = 1;
15120
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015121 dev->mode_config.allow_fb_modifiers = true;
15122
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015123 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015124
Jesse Barnesb690e962010-07-19 13:53:12 -070015125 intel_init_quirks(dev);
15126
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015127 intel_init_pm(dev);
15128
Ben Widawskye3c74752013-04-05 13:12:39 -070015129 if (INTEL_INFO(dev)->num_pipes == 0)
15130 return;
15131
Jesse Barnese70236a2009-09-21 10:42:27 -070015132 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015133 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015134
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015135 if (IS_GEN2(dev)) {
15136 dev->mode_config.max_width = 2048;
15137 dev->mode_config.max_height = 2048;
15138 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015139 dev->mode_config.max_width = 4096;
15140 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015141 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015142 dev->mode_config.max_width = 8192;
15143 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015144 }
Damien Lespiau068be562014-03-28 14:17:49 +000015145
Ville Syrjälädc41c152014-08-13 11:57:05 +030015146 if (IS_845G(dev) || IS_I865G(dev)) {
15147 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15148 dev->mode_config.cursor_height = 1023;
15149 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015150 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15151 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15152 } else {
15153 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15154 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15155 }
15156
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015157 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015158
Zhao Yakui28c97732009-10-09 11:39:41 +080015159 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015160 INTEL_INFO(dev)->num_pipes,
15161 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015162
Damien Lespiau055e3932014-08-18 13:49:10 +010015163 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015164 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015165 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015166 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015167 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015168 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015169 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015170 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015171 }
15172
Jesse Barnesf42bb702013-12-16 16:34:23 -080015173 intel_init_dpio(dev);
15174
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015175 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015176
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015177 /* Just disable it once at startup */
15178 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015179 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015180
15181 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015182 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015183
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015184 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015185 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015186 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015187
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015188 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080015189 if (!crtc->active)
15190 continue;
15191
Jesse Barnes46f297f2014-03-07 08:57:48 -080015192 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015193 * Note that reserving the BIOS fb up front prevents us
15194 * from stuffing other stolen allocations like the ring
15195 * on top. This prevents some ugliness at boot time, and
15196 * can even allow for smooth boot transitions if the BIOS
15197 * fb is large enough for the active pipe configuration.
15198 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015199 if (dev_priv->display.get_initial_plane_config) {
15200 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080015201 &crtc->plane_config);
15202 /*
15203 * If the fb is shared between multiple heads, we'll
15204 * just get the first one.
15205 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010015206 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015207 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080015208 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015209}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015210
Daniel Vetter7fad7982012-07-04 17:51:47 +020015211static void intel_enable_pipe_a(struct drm_device *dev)
15212{
15213 struct intel_connector *connector;
15214 struct drm_connector *crt = NULL;
15215 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015216 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015217
15218 /* We can't just switch on the pipe A, we need to set things up with a
15219 * proper mode and output configuration. As a gross hack, enable pipe A
15220 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015221 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015222 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15223 crt = &connector->base;
15224 break;
15225 }
15226 }
15227
15228 if (!crt)
15229 return;
15230
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015231 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015232 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015233}
15234
Daniel Vetterfa555832012-10-10 23:14:00 +020015235static bool
15236intel_check_plane_mapping(struct intel_crtc *crtc)
15237{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015238 struct drm_device *dev = crtc->base.dev;
15239 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015240 u32 reg, val;
15241
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015242 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015243 return true;
15244
15245 reg = DSPCNTR(!crtc->plane);
15246 val = I915_READ(reg);
15247
15248 if ((val & DISPLAY_PLANE_ENABLE) &&
15249 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15250 return false;
15251
15252 return true;
15253}
15254
Daniel Vetter24929352012-07-02 20:28:59 +020015255static void intel_sanitize_crtc(struct intel_crtc *crtc)
15256{
15257 struct drm_device *dev = crtc->base.dev;
15258 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015259 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020015260
Daniel Vetter24929352012-07-02 20:28:59 +020015261 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015262 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015263 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15264
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015265 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015266 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015267 if (crtc->active) {
15268 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015269 drm_crtc_vblank_on(&crtc->base);
15270 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015271
Daniel Vetter24929352012-07-02 20:28:59 +020015272 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015273 * disable the crtc (and hence change the state) if it is wrong. Note
15274 * that gen4+ has a fixed plane -> pipe mapping. */
15275 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015276 struct intel_connector *connector;
15277 bool plane;
15278
Daniel Vetter24929352012-07-02 20:28:59 +020015279 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15280 crtc->base.base.id);
15281
15282 /* Pipe has the wrong plane attached and the plane is active.
15283 * Temporarily change the plane mapping and disable everything
15284 * ... */
15285 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015286 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015287 crtc->plane = !plane;
Maarten Lankhorstce22dba2015-04-21 17:12:56 +030015288 intel_crtc_disable_planes(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015289 dev_priv->display.crtc_disable(&crtc->base);
15290 crtc->plane = plane;
15291
15292 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015293 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015294 if (connector->encoder->base.crtc != &crtc->base)
15295 continue;
15296
Egbert Eich7f1950f2014-04-25 10:56:22 +020015297 connector->base.dpms = DRM_MODE_DPMS_OFF;
15298 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015299 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015300 /* multiple connectors may have the same encoder:
15301 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015302 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020015303 if (connector->encoder->base.crtc == &crtc->base) {
15304 connector->encoder->base.crtc = NULL;
15305 connector->encoder->connectors_active = false;
15306 }
Daniel Vetter24929352012-07-02 20:28:59 +020015307
15308 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080015309 crtc->base.state->enable = false;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015310 crtc->base.state->active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015311 crtc->base.enabled = false;
15312 }
Daniel Vetter24929352012-07-02 20:28:59 +020015313
Daniel Vetter7fad7982012-07-04 17:51:47 +020015314 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15315 crtc->pipe == PIPE_A && !crtc->active) {
15316 /* BIOS forgot to enable pipe A, this mostly happens after
15317 * resume. Force-enable the pipe to fix this, the update_dpms
15318 * call below we restore the pipe to the right state, but leave
15319 * the required bits on. */
15320 intel_enable_pipe_a(dev);
15321 }
15322
Daniel Vetter24929352012-07-02 20:28:59 +020015323 /* Adjust the state of the output pipe according to whether we
15324 * have active connectors/encoders. */
15325 intel_crtc_update_dpms(&crtc->base);
15326
Matt Roper83d65732015-02-25 13:12:16 -080015327 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020015328 struct intel_encoder *encoder;
15329
15330 /* This can happen either due to bugs in the get_hw_state
15331 * functions or because the pipe is force-enabled due to the
15332 * pipe A quirk. */
15333 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15334 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015335 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015336 crtc->active ? "enabled" : "disabled");
15337
Matt Roper83d65732015-02-25 13:12:16 -080015338 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015339 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015340 crtc->base.enabled = crtc->active;
15341
15342 /* Because we only establish the connector -> encoder ->
15343 * crtc links if something is active, this means the
15344 * crtc is now deactivated. Break the links. connector
15345 * -> encoder links are only establish when things are
15346 * actually up, hence no need to break them. */
15347 WARN_ON(crtc->active);
15348
15349 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15350 WARN_ON(encoder->connectors_active);
15351 encoder->base.crtc = NULL;
15352 }
15353 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015354
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015355 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015356 /*
15357 * We start out with underrun reporting disabled to avoid races.
15358 * For correct bookkeeping mark this on active crtcs.
15359 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015360 * Also on gmch platforms we dont have any hardware bits to
15361 * disable the underrun reporting. Which means we need to start
15362 * out with underrun reporting disabled also on inactive pipes,
15363 * since otherwise we'll complain about the garbage we read when
15364 * e.g. coming up after runtime pm.
15365 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015366 * No protection against concurrent access is required - at
15367 * worst a fifo underrun happens which also sets this to false.
15368 */
15369 crtc->cpu_fifo_underrun_disabled = true;
15370 crtc->pch_fifo_underrun_disabled = true;
15371 }
Daniel Vetter24929352012-07-02 20:28:59 +020015372}
15373
15374static void intel_sanitize_encoder(struct intel_encoder *encoder)
15375{
15376 struct intel_connector *connector;
15377 struct drm_device *dev = encoder->base.dev;
15378
15379 /* We need to check both for a crtc link (meaning that the
15380 * encoder is active and trying to read from a pipe) and the
15381 * pipe itself being active. */
15382 bool has_active_crtc = encoder->base.crtc &&
15383 to_intel_crtc(encoder->base.crtc)->active;
15384
15385 if (encoder->connectors_active && !has_active_crtc) {
15386 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15387 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015388 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015389
15390 /* Connector is active, but has no active pipe. This is
15391 * fallout from our resume register restoring. Disable
15392 * the encoder manually again. */
15393 if (encoder->base.crtc) {
15394 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15395 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015396 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015397 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015398 if (encoder->post_disable)
15399 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015400 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015401 encoder->base.crtc = NULL;
15402 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015403
15404 /* Inconsistent output/port/pipe state happens presumably due to
15405 * a bug in one of the get_hw_state functions. Or someplace else
15406 * in our code, like the register restore mess on resume. Clamp
15407 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015408 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015409 if (connector->encoder != encoder)
15410 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015411 connector->base.dpms = DRM_MODE_DPMS_OFF;
15412 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015413 }
15414 }
15415 /* Enabled encoders without active connectors will be fixed in
15416 * the crtc fixup. */
15417}
15418
Imre Deak04098752014-02-18 00:02:16 +020015419void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015420{
15421 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015422 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015423
Imre Deak04098752014-02-18 00:02:16 +020015424 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15425 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15426 i915_disable_vga(dev);
15427 }
15428}
15429
15430void i915_redisable_vga(struct drm_device *dev)
15431{
15432 struct drm_i915_private *dev_priv = dev->dev_private;
15433
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015434 /* This function can be called both from intel_modeset_setup_hw_state or
15435 * at a very early point in our resume sequence, where the power well
15436 * structures are not yet restored. Since this function is at a very
15437 * paranoid "someone might have enabled VGA while we were not looking"
15438 * level, just check if the power well is enabled instead of trying to
15439 * follow the "don't touch the power well if we don't need it" policy
15440 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015441 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015442 return;
15443
Imre Deak04098752014-02-18 00:02:16 +020015444 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015445}
15446
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015447static bool primary_get_hw_state(struct intel_crtc *crtc)
15448{
15449 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15450
15451 if (!crtc->active)
15452 return false;
15453
15454 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
15455}
15456
Daniel Vetter30e984d2013-06-05 13:34:17 +020015457static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015458{
15459 struct drm_i915_private *dev_priv = dev->dev_private;
15460 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015461 struct intel_crtc *crtc;
15462 struct intel_encoder *encoder;
15463 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015464 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015465
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015466 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015467 struct drm_plane *primary = crtc->base.primary;
15468 struct intel_plane_state *plane_state;
15469
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015470 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020015471
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015472 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020015473
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015474 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015475 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015476
Matt Roper83d65732015-02-25 13:12:16 -080015477 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015478 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015479 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015480
15481 plane_state = to_intel_plane_state(primary->state);
15482 plane_state->visible = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015483
15484 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15485 crtc->base.base.id,
15486 crtc->active ? "enabled" : "disabled");
15487 }
15488
Daniel Vetter53589012013-06-05 13:34:16 +020015489 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15490 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15491
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015492 pll->on = pll->get_hw_state(dev_priv, pll,
15493 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015494 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015495 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015496 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015497 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015498 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015499 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015500 }
Daniel Vetter53589012013-06-05 13:34:16 +020015501 }
Daniel Vetter53589012013-06-05 13:34:16 +020015502
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015503 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015504 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015505
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015506 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015507 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015508 }
15509
Damien Lespiaub2784e12014-08-05 11:29:37 +010015510 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015511 pipe = 0;
15512
15513 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015514 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15515 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015516 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015517 } else {
15518 encoder->base.crtc = NULL;
15519 }
15520
15521 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015522 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015523 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015524 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015525 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015526 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015527 }
15528
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015529 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015530 if (connector->get_hw_state(connector)) {
15531 connector->base.dpms = DRM_MODE_DPMS_ON;
15532 connector->encoder->connectors_active = true;
15533 connector->base.encoder = &connector->encoder->base;
15534 } else {
15535 connector->base.dpms = DRM_MODE_DPMS_OFF;
15536 connector->base.encoder = NULL;
15537 }
15538 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15539 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015540 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015541 connector->base.encoder ? "enabled" : "disabled");
15542 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015543}
15544
15545/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15546 * and i915 state tracking structures. */
15547void intel_modeset_setup_hw_state(struct drm_device *dev,
15548 bool force_restore)
15549{
15550 struct drm_i915_private *dev_priv = dev->dev_private;
15551 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015552 struct intel_crtc *crtc;
15553 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015554 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015555
15556 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015557
Jesse Barnesbabea612013-06-26 18:57:38 +030015558 /*
15559 * Now that we have the config, copy it to each CRTC struct
15560 * Note that this could go away if we move to using crtc_config
15561 * checking everywhere.
15562 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015563 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020015564 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015565 intel_mode_from_pipe_config(&crtc->base.mode,
15566 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030015567 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15568 crtc->base.base.id);
15569 drm_mode_debug_printmodeline(&crtc->base.mode);
15570 }
15571 }
15572
Daniel Vetter24929352012-07-02 20:28:59 +020015573 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015574 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015575 intel_sanitize_encoder(encoder);
15576 }
15577
Damien Lespiau055e3932014-08-18 13:49:10 +010015578 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015579 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15580 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015581 intel_dump_pipe_config(crtc, crtc->config,
15582 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015583 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015584
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015585 intel_modeset_update_connector_atomic_state(dev);
15586
Daniel Vetter35c95372013-07-17 06:55:04 +020015587 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15588 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15589
15590 if (!pll->on || pll->active)
15591 continue;
15592
15593 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15594
15595 pll->disable(dev_priv, pll);
15596 pll->on = false;
15597 }
15598
Pradeep Bhat30789992014-11-04 17:06:45 +000015599 if (IS_GEN9(dev))
15600 skl_wm_get_hw_state(dev);
15601 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015602 ilk_wm_get_hw_state(dev);
15603
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015604 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015605 i915_redisable_vga(dev);
15606
Daniel Vetterf30da182013-04-11 20:22:50 +020015607 /*
15608 * We need to use raw interfaces for restoring state to avoid
15609 * checking (bogus) intermediate states.
15610 */
Damien Lespiau055e3932014-08-18 13:49:10 +010015611 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070015612 struct drm_crtc *crtc =
15613 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020015614
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020015615 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015616 }
15617 } else {
15618 intel_modeset_update_staged_output_state(dev);
15619 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015620
15621 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015622}
15623
15624void intel_modeset_gem_init(struct drm_device *dev)
15625{
Jesse Barnes92122782014-10-09 12:57:42 -070015626 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015627 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015628 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015629 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015630
Imre Deakae484342014-03-31 15:10:44 +030015631 mutex_lock(&dev->struct_mutex);
15632 intel_init_gt_powersave(dev);
15633 mutex_unlock(&dev->struct_mutex);
15634
Jesse Barnes92122782014-10-09 12:57:42 -070015635 /*
15636 * There may be no VBT; and if the BIOS enabled SSC we can
15637 * just keep using it to avoid unnecessary flicker. Whereas if the
15638 * BIOS isn't using it, don't assume it will work even if the VBT
15639 * indicates as much.
15640 */
15641 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15642 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15643 DREF_SSC1_ENABLE);
15644
Chris Wilson1833b132012-05-09 11:56:28 +010015645 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015646
15647 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015648
15649 /*
15650 * Make sure any fbs we allocated at startup are properly
15651 * pinned & fenced. When we do the allocation it's too early
15652 * for this.
15653 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015654 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015655 obj = intel_fb_obj(c->primary->fb);
15656 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015657 continue;
15658
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015659 mutex_lock(&dev->struct_mutex);
15660 ret = intel_pin_and_fence_fb_obj(c->primary,
15661 c->primary->fb,
15662 c->primary->state,
15663 NULL);
15664 mutex_unlock(&dev->struct_mutex);
15665 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015666 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15667 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015668 drm_framebuffer_unreference(c->primary->fb);
15669 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015670 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015671 }
15672 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015673
15674 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015675}
15676
Imre Deak4932e2c2014-02-11 17:12:48 +020015677void intel_connector_unregister(struct intel_connector *intel_connector)
15678{
15679 struct drm_connector *connector = &intel_connector->base;
15680
15681 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015682 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015683}
15684
Jesse Barnes79e53942008-11-07 14:24:08 -080015685void intel_modeset_cleanup(struct drm_device *dev)
15686{
Jesse Barnes652c3932009-08-17 13:31:43 -070015687 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015688 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015689
Imre Deak2eb52522014-11-19 15:30:05 +020015690 intel_disable_gt_powersave(dev);
15691
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015692 intel_backlight_unregister(dev);
15693
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015694 /*
15695 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015696 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015697 * experience fancy races otherwise.
15698 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015699 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015700
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015701 /*
15702 * Due to the hpd irq storm handling the hotplug work can re-arm the
15703 * poll handlers. Hence disable polling after hpd handling is shut down.
15704 */
Keith Packardf87ea762010-10-03 19:36:26 -070015705 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015706
Jesse Barnes652c3932009-08-17 13:31:43 -070015707 mutex_lock(&dev->struct_mutex);
15708
Jesse Barnes723bfd72010-10-07 16:01:13 -070015709 intel_unregister_dsm_handler();
15710
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015711 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015712
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015713 mutex_unlock(&dev->struct_mutex);
15714
Chris Wilson1630fe72011-07-08 12:22:42 +010015715 /* flush any delayed tasks or pending work */
15716 flush_scheduled_work();
15717
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015718 /* destroy the backlight and sysfs files before encoders/connectors */
15719 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015720 struct intel_connector *intel_connector;
15721
15722 intel_connector = to_intel_connector(connector);
15723 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015724 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015725
Jesse Barnes79e53942008-11-07 14:24:08 -080015726 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015727
15728 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015729
15730 mutex_lock(&dev->struct_mutex);
15731 intel_cleanup_gt_powersave(dev);
15732 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015733}
15734
Dave Airlie28d52042009-09-21 14:33:58 +100015735/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015736 * Return which encoder is currently attached for connector.
15737 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015738struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015739{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015740 return &intel_attached_encoder(connector)->base;
15741}
Jesse Barnes79e53942008-11-07 14:24:08 -080015742
Chris Wilsondf0e9242010-09-09 16:20:55 +010015743void intel_connector_attach_encoder(struct intel_connector *connector,
15744 struct intel_encoder *encoder)
15745{
15746 connector->encoder = encoder;
15747 drm_mode_connector_attach_encoder(&connector->base,
15748 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015749}
Dave Airlie28d52042009-09-21 14:33:58 +100015750
15751/*
15752 * set vga decode state - true == enable VGA decode
15753 */
15754int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15755{
15756 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015757 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015758 u16 gmch_ctrl;
15759
Chris Wilson75fa0412014-02-07 18:37:02 -020015760 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15761 DRM_ERROR("failed to read control word\n");
15762 return -EIO;
15763 }
15764
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015765 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15766 return 0;
15767
Dave Airlie28d52042009-09-21 14:33:58 +100015768 if (state)
15769 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15770 else
15771 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015772
15773 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15774 DRM_ERROR("failed to write control word\n");
15775 return -EIO;
15776 }
15777
Dave Airlie28d52042009-09-21 14:33:58 +100015778 return 0;
15779}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015780
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015781struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015782
15783 u32 power_well_driver;
15784
Chris Wilson63b66e52013-08-08 15:12:06 +020015785 int num_transcoders;
15786
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015787 struct intel_cursor_error_state {
15788 u32 control;
15789 u32 position;
15790 u32 base;
15791 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015792 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015793
15794 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015795 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015796 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015797 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015798 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015799
15800 struct intel_plane_error_state {
15801 u32 control;
15802 u32 stride;
15803 u32 size;
15804 u32 pos;
15805 u32 addr;
15806 u32 surface;
15807 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015808 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015809
15810 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015811 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015812 enum transcoder cpu_transcoder;
15813
15814 u32 conf;
15815
15816 u32 htotal;
15817 u32 hblank;
15818 u32 hsync;
15819 u32 vtotal;
15820 u32 vblank;
15821 u32 vsync;
15822 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015823};
15824
15825struct intel_display_error_state *
15826intel_display_capture_error_state(struct drm_device *dev)
15827{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015828 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015829 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015830 int transcoders[] = {
15831 TRANSCODER_A,
15832 TRANSCODER_B,
15833 TRANSCODER_C,
15834 TRANSCODER_EDP,
15835 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015836 int i;
15837
Chris Wilson63b66e52013-08-08 15:12:06 +020015838 if (INTEL_INFO(dev)->num_pipes == 0)
15839 return NULL;
15840
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015841 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015842 if (error == NULL)
15843 return NULL;
15844
Imre Deak190be112013-11-25 17:15:31 +020015845 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015846 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15847
Damien Lespiau055e3932014-08-18 13:49:10 +010015848 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015849 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015850 __intel_display_power_is_enabled(dev_priv,
15851 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015852 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015853 continue;
15854
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015855 error->cursor[i].control = I915_READ(CURCNTR(i));
15856 error->cursor[i].position = I915_READ(CURPOS(i));
15857 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015858
15859 error->plane[i].control = I915_READ(DSPCNTR(i));
15860 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015861 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015862 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015863 error->plane[i].pos = I915_READ(DSPPOS(i));
15864 }
Paulo Zanonica291362013-03-06 20:03:14 -030015865 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15866 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015867 if (INTEL_INFO(dev)->gen >= 4) {
15868 error->plane[i].surface = I915_READ(DSPSURF(i));
15869 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15870 }
15871
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015872 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015873
Sonika Jindal3abfce72014-07-21 15:23:43 +053015874 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015875 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015876 }
15877
15878 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15879 if (HAS_DDI(dev_priv->dev))
15880 error->num_transcoders++; /* Account for eDP. */
15881
15882 for (i = 0; i < error->num_transcoders; i++) {
15883 enum transcoder cpu_transcoder = transcoders[i];
15884
Imre Deakddf9c532013-11-27 22:02:02 +020015885 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015886 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015887 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015888 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015889 continue;
15890
Chris Wilson63b66e52013-08-08 15:12:06 +020015891 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15892
15893 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15894 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15895 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15896 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15897 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15898 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15899 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015900 }
15901
15902 return error;
15903}
15904
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015905#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15906
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015907void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015908intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015909 struct drm_device *dev,
15910 struct intel_display_error_state *error)
15911{
Damien Lespiau055e3932014-08-18 13:49:10 +010015912 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015913 int i;
15914
Chris Wilson63b66e52013-08-08 15:12:06 +020015915 if (!error)
15916 return;
15917
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015918 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015919 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015920 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015921 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015922 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015923 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015924 err_printf(m, " Power: %s\n",
15925 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015926 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015927 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015928
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015929 err_printf(m, "Plane [%d]:\n", i);
15930 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15931 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015932 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015933 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15934 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015935 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015936 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015937 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015938 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015939 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15940 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015941 }
15942
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015943 err_printf(m, "Cursor [%d]:\n", i);
15944 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15945 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15946 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015947 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015948
15949 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015950 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015951 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015952 err_printf(m, " Power: %s\n",
15953 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015954 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15955 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15956 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15957 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15958 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15959 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15960 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15961 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015962}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015963
15964void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15965{
15966 struct intel_crtc *crtc;
15967
15968 for_each_intel_crtc(dev, crtc) {
15969 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015970
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015971 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015972
15973 work = crtc->unpin_work;
15974
15975 if (work && work->event &&
15976 work->event->base.file_priv == file) {
15977 kfree(work->event);
15978 work->event = NULL;
15979 }
15980
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015981 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015982 }
15983}