blob: 52de4110c8e91eb380a6f6e9d661c8d492f25166 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030089static int intel_set_mode(struct drm_crtc *crtc,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020090 struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080091static int intel_framebuffer_init(struct drm_device *dev,
92 struct intel_framebuffer *ifb,
93 struct drm_mode_fb_cmd2 *mode_cmd,
94 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020095static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070098 struct intel_link_m_n *m_n,
99 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200100static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200101static void haswell_set_pipeconf(struct drm_crtc *crtc);
102static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200103static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200104 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800107static void intel_begin_crtc_commit(struct drm_crtc *crtc);
108static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700109static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
110 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200111static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
112 int num_connectors);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +0300113static void intel_crtc_enable_planes(struct drm_crtc *crtc);
114static void intel_crtc_disable_planes(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100115
Dave Airlie0e32b392014-05-02 14:02:48 +1000116static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
117{
118 if (!connector->mst_port)
119 return connector->encoder;
120 else
121 return &connector->mst_port->mst_encoders[pipe]->base;
122}
123
Jesse Barnes79e53942008-11-07 14:24:08 -0800124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800126} intel_range_t;
127
128typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400129 int dot_limit;
130 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800131} intel_p2_t;
132
Ma Lingd4906092009-03-18 20:13:27 +0800133typedef struct intel_limit intel_limit_t;
134struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400135 intel_range_t dot, vco, n, m, m1, m2, p, p1;
136 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800137};
Jesse Barnes79e53942008-11-07 14:24:08 -0800138
Daniel Vetterd2acd212012-10-20 20:57:43 +0200139int
140intel_pch_rawclk(struct drm_device *dev)
141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 WARN_ON(!HAS_PCH_SPLIT(dev));
145
146 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
147}
148
Chris Wilson021357a2010-09-07 20:54:59 +0100149static inline u32 /* units of 100MHz */
150intel_fdi_link_freq(struct drm_device *dev)
151{
Chris Wilson8b99e682010-10-13 09:59:17 +0100152 if (IS_GEN5(dev)) {
153 struct drm_i915_private *dev_priv = dev->dev_private;
154 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
155 } else
156 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100157}
158
Daniel Vetter5d536e22013-07-06 12:52:06 +0200159static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200161 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200162 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 .m = { .min = 96, .max = 140 },
164 .m1 = { .min = 18, .max = 26 },
165 .m2 = { .min = 6, .max = 16 },
166 .p = { .min = 4, .max = 128 },
167 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700168 .p2 = { .dot_limit = 165000,
169 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
Daniel Vetter5d536e22013-07-06 12:52:06 +0200172static const intel_limit_t intel_limits_i8xx_dvo = {
173 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200174 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200175 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200176 .m = { .min = 96, .max = 140 },
177 .m1 = { .min = 18, .max = 26 },
178 .m2 = { .min = 6, .max = 16 },
179 .p = { .min = 4, .max = 128 },
180 .p1 = { .min = 2, .max = 33 },
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 4, .p2_fast = 4 },
183};
184
Keith Packarde4b36692009-06-05 19:22:17 -0700185static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200187 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200188 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .m = { .min = 96, .max = 140 },
190 .m1 = { .min = 18, .max = 26 },
191 .m2 = { .min = 6, .max = 16 },
192 .p = { .min = 4, .max = 128 },
193 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700194 .p2 = { .dot_limit = 165000,
195 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700196};
Eric Anholt273e27c2011-03-30 13:01:10 -0700197
Keith Packarde4b36692009-06-05 19:22:17 -0700198static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400199 .dot = { .min = 20000, .max = 400000 },
200 .vco = { .min = 1400000, .max = 2800000 },
201 .n = { .min = 1, .max = 6 },
202 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100203 .m1 = { .min = 8, .max = 18 },
204 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
211static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1400000, .max = 2800000 },
214 .n = { .min = 1, .max = 6 },
215 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100216 .m1 = { .min = 8, .max = 18 },
217 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 .p = { .min = 7, .max = 98 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224
Keith Packarde4b36692009-06-05 19:22:17 -0700225static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700226 .dot = { .min = 25000, .max = 270000 },
227 .vco = { .min = 1750000, .max = 3500000},
228 .n = { .min = 1, .max = 4 },
229 .m = { .min = 104, .max = 138 },
230 .m1 = { .min = 17, .max = 23 },
231 .m2 = { .min = 5, .max = 11 },
232 .p = { .min = 10, .max = 30 },
233 .p1 = { .min = 1, .max = 3},
234 .p2 = { .dot_limit = 270000,
235 .p2_slow = 10,
236 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800237 },
Keith Packarde4b36692009-06-05 19:22:17 -0700238};
239
240static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700241 .dot = { .min = 22000, .max = 400000 },
242 .vco = { .min = 1750000, .max = 3500000},
243 .n = { .min = 1, .max = 4 },
244 .m = { .min = 104, .max = 138 },
245 .m1 = { .min = 16, .max = 23 },
246 .m2 = { .min = 5, .max = 11 },
247 .p = { .min = 5, .max = 80 },
248 .p1 = { .min = 1, .max = 8},
249 .p2 = { .dot_limit = 165000,
250 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
253static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .dot = { .min = 20000, .max = 115000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 28, .max = 112 },
261 .p1 = { .min = 2, .max = 8 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800264 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
267static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .dot = { .min = 80000, .max = 224000 },
269 .vco = { .min = 1750000, .max = 3500000 },
270 .n = { .min = 1, .max = 3 },
271 .m = { .min = 104, .max = 138 },
272 .m1 = { .min = 17, .max = 23 },
273 .m2 = { .min = 5, .max = 11 },
274 .p = { .min = 14, .max = 42 },
275 .p1 = { .min = 2, .max = 6 },
276 .p2 = { .dot_limit = 0,
277 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800278 },
Keith Packarde4b36692009-06-05 19:22:17 -0700279};
280
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500281static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .dot = { .min = 20000, .max = 400000},
283 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .m1 = { .min = 0, .max = 0 },
289 .m2 = { .min = 0, .max = 254 },
290 .p = { .min = 5, .max = 80 },
291 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700292 .p2 = { .dot_limit = 200000,
293 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500296static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .dot = { .min = 20000, .max = 400000 },
298 .vco = { .min = 1700000, .max = 3500000 },
299 .n = { .min = 3, .max = 6 },
300 .m = { .min = 2, .max = 256 },
301 .m1 = { .min = 0, .max = 0 },
302 .m2 = { .min = 0, .max = 254 },
303 .p = { .min = 7, .max = 112 },
304 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .p2 = { .dot_limit = 112000,
306 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700307};
308
Eric Anholt273e27c2011-03-30 13:01:10 -0700309/* Ironlake / Sandybridge
310 *
311 * We calculate clock using (register_value + 2) for N/M1/M2, so here
312 * the range value for them is (actual_value - 2).
313 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 5 },
318 .m = { .min = 79, .max = 127 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 5, .max = 80 },
322 .p1 = { .min = 1, .max = 8 },
323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700325};
326
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 .dot = { .min = 25000, .max = 350000 },
329 .vco = { .min = 1760000, .max = 3510000 },
330 .n = { .min = 1, .max = 3 },
331 .m = { .min = 79, .max = 118 },
332 .m1 = { .min = 12, .max = 22 },
333 .m2 = { .min = 5, .max = 9 },
334 .p = { .min = 28, .max = 112 },
335 .p1 = { .min = 2, .max = 8 },
336 .p2 = { .dot_limit = 225000,
337 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800338};
339
340static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 3 },
344 .m = { .min = 79, .max = 127 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 14, .max = 56 },
348 .p1 = { .min = 2, .max = 8 },
349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700355 .dot = { .min = 25000, .max = 350000 },
356 .vco = { .min = 1760000, .max = 3510000 },
357 .n = { .min = 1, .max = 2 },
358 .m = { .min = 79, .max = 126 },
359 .m1 = { .min = 12, .max = 22 },
360 .m2 = { .min = 5, .max = 9 },
361 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 .p2 = { .dot_limit = 225000,
364 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365};
366
367static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .dot = { .min = 25000, .max = 350000 },
369 .vco = { .min = 1760000, .max = 3510000 },
370 .n = { .min = 1, .max = 3 },
371 .m = { .min = 79, .max = 126 },
372 .m1 = { .min = 12, .max = 22 },
373 .m2 = { .min = 5, .max = 9 },
374 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400375 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700376 .p2 = { .dot_limit = 225000,
377 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800378};
379
Ville Syrjälädc730512013-09-24 21:26:30 +0300380static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300381 /*
382 * These are the data rate limits (measured in fast clocks)
383 * since those are the strictest limits we have. The fast
384 * clock and actual rate limits are more relaxed, so checking
385 * them would make no difference.
386 */
387 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200388 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700389 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700390 .m1 = { .min = 2, .max = 3 },
391 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300392 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300393 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700394};
395
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300396static const intel_limit_t intel_limits_chv = {
397 /*
398 * These are the data rate limits (measured in fast clocks)
399 * since those are the strictest limits we have. The fast
400 * clock and actual rate limits are more relaxed, so checking
401 * them would make no difference.
402 */
403 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200404 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300405 .n = { .min = 1, .max = 1 },
406 .m1 = { .min = 2, .max = 2 },
407 .m2 = { .min = 24 << 22, .max = 175 << 22 },
408 .p1 = { .min = 2, .max = 4 },
409 .p2 = { .p2_slow = 1, .p2_fast = 14 },
410};
411
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200412static const intel_limit_t intel_limits_bxt = {
413 /* FIXME: find real dot limits */
414 .dot = { .min = 0, .max = INT_MAX },
415 .vco = { .min = 4800000, .max = 6480000 },
416 .n = { .min = 1, .max = 1 },
417 .m1 = { .min = 2, .max = 2 },
418 /* FIXME: find real m2 limits */
419 .m2 = { .min = 2 << 22, .max = 255 << 22 },
420 .p1 = { .min = 2, .max = 4 },
421 .p2 = { .p2_slow = 1, .p2_fast = 20 },
422};
423
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300424static void vlv_clock(int refclk, intel_clock_t *clock)
425{
426 clock->m = clock->m1 * clock->m2;
427 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200428 if (WARN_ON(clock->n == 0 || clock->p == 0))
429 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300430 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
431 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300432}
433
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300434/**
435 * Returns whether any output on the specified pipe is of the specified type
436 */
Damien Lespiau40935612014-10-29 11:16:59 +0000437bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300438{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300439 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300440 struct intel_encoder *encoder;
441
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300442 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300443 if (encoder->type == type)
444 return true;
445
446 return false;
447}
448
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200449/**
450 * Returns whether any output on the specified pipe will have the specified
451 * type after a staged modeset is complete, i.e., the same as
452 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
453 * encoder->crtc.
454 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200455static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
456 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200457{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300459 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200460 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200461 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200462 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200463
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300464 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465 if (connector_state->crtc != crtc_state->base.crtc)
466 continue;
467
468 num_connectors++;
469
470 encoder = to_intel_encoder(connector_state->best_encoder);
471 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200472 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200473 }
474
475 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200476
477 return false;
478}
479
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200480static const intel_limit_t *
481intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800482{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200483 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800484 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800485
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200486 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100487 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000488 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800489 limit = &intel_limits_ironlake_dual_lvds_100m;
490 else
491 limit = &intel_limits_ironlake_dual_lvds;
492 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000493 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800494 limit = &intel_limits_ironlake_single_lvds_100m;
495 else
496 limit = &intel_limits_ironlake_single_lvds;
497 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200498 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800499 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800500
501 return limit;
502}
503
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200504static const intel_limit_t *
505intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800506{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200507 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800508 const intel_limit_t *limit;
509
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200510 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100511 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700512 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 else
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200515 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
516 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200518 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700519 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800520 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700521 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800522
523 return limit;
524}
525
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200526static const intel_limit_t *
527intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800528{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200529 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800530 const intel_limit_t *limit;
531
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200532 if (IS_BROXTON(dev))
533 limit = &intel_limits_bxt;
534 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800536 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200539 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500540 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800541 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300543 } else if (IS_CHERRYVIEW(dev)) {
544 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700545 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300546 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100547 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200548 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100549 limit = &intel_limits_i9xx_lvds;
550 else
551 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700554 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700556 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200557 else
558 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800559 }
560 return limit;
561}
562
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563/* m1 is reserved as 0 in Pineview, n is a ring counter */
564static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800565{
Shaohua Li21778322009-02-23 15:19:16 +0800566 clock->m = clock->m2 + 2;
567 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200568 if (WARN_ON(clock->n == 0 || clock->p == 0))
569 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300570 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
571 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800572}
573
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200574static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
575{
576 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
577}
578
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800580{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200581 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800582 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200583 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
584 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300585 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
586 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800587}
588
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300589static void chv_clock(int refclk, intel_clock_t *clock)
590{
591 clock->m = clock->m1 * clock->m2;
592 clock->p = clock->p1 * clock->p2;
593 if (WARN_ON(clock->n == 0 || clock->p == 0))
594 return;
595 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
596 clock->n << 22);
597 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
598}
599
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800600#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601/**
602 * Returns whether the given set of divisors are valid for a given refclk with
603 * the given connectors.
604 */
605
Chris Wilson1b894b52010-12-14 20:04:54 +0000606static bool intel_PLL_is_valid(struct drm_device *dev,
607 const intel_limit_t *limit,
608 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800609{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300610 if (clock->n < limit->n.min || limit->n.max < clock->n)
611 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400613 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400615 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400617 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200619 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300620 if (clock->m1 <= clock->m2)
621 INTELPllInvalid("m1 <= m2\n");
622
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200623 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300624 if (clock->p < limit->p.min || limit->p.max < clock->p)
625 INTELPllInvalid("p out of range\n");
626 if (clock->m < limit->m.min || limit->m.max < clock->m)
627 INTELPllInvalid("m out of range\n");
628 }
629
Jesse Barnes79e53942008-11-07 14:24:08 -0800630 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400631 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
633 * connector, etc., rather than just a single range.
634 */
635 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800637
638 return true;
639}
640
Ma Lingd4906092009-03-18 20:13:27 +0800641static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200642i9xx_find_best_dpll(const intel_limit_t *limit,
643 struct intel_crtc_state *crtc_state,
Sean Paulcec2f352012-01-10 15:09:36 -0800644 int target, int refclk, intel_clock_t *match_clock,
645 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200647 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300648 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800650 int err = target;
651
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200652 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100654 * For LVDS just rely on its current settings for dual-channel.
655 * We haven't figured out how to reliably set up different
656 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100658 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 clock.p2 = limit->p2.p2_fast;
660 else
661 clock.p2 = limit->p2.p2_slow;
662 } else {
663 if (target < limit->p2.dot_limit)
664 clock.p2 = limit->p2.p2_slow;
665 else
666 clock.p2 = limit->p2.p2_fast;
667 }
668
Akshay Joshi0206e352011-08-16 15:34:10 -0400669 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800670
Zhao Yakui42158662009-11-20 11:24:18 +0800671 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
672 clock.m1++) {
673 for (clock.m2 = limit->m2.min;
674 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200675 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800676 break;
677 for (clock.n = limit->n.min;
678 clock.n <= limit->n.max; clock.n++) {
679 for (clock.p1 = limit->p1.min;
680 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800681 int this_err;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000684 if (!intel_PLL_is_valid(dev, limit,
685 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800686 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800687 if (match_clock &&
688 clock.p != match_clock->p)
689 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800690
691 this_err = abs(clock.dot - target);
692 if (this_err < err) {
693 *best_clock = clock;
694 err = this_err;
695 }
696 }
697 }
698 }
699 }
700
701 return (err != target);
702}
703
Ma Lingd4906092009-03-18 20:13:27 +0800704static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200705pnv_find_best_dpll(const intel_limit_t *limit,
706 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200707 int target, int refclk, intel_clock_t *match_clock,
708 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200709{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200710 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300711 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200712 intel_clock_t clock;
713 int err = target;
714
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200715 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200716 /*
717 * For LVDS just rely on its current settings for dual-channel.
718 * We haven't figured out how to reliably set up different
719 * single/dual channel state, if we even can.
720 */
721 if (intel_is_dual_link_lvds(dev))
722 clock.p2 = limit->p2.p2_fast;
723 else
724 clock.p2 = limit->p2.p2_slow;
725 } else {
726 if (target < limit->p2.dot_limit)
727 clock.p2 = limit->p2.p2_slow;
728 else
729 clock.p2 = limit->p2.p2_fast;
730 }
731
732 memset(best_clock, 0, sizeof(*best_clock));
733
734 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
735 clock.m1++) {
736 for (clock.m2 = limit->m2.min;
737 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738 for (clock.n = limit->n.min;
739 clock.n <= limit->n.max; clock.n++) {
740 for (clock.p1 = limit->p1.min;
741 clock.p1 <= limit->p1.max; clock.p1++) {
742 int this_err;
743
744 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 if (!intel_PLL_is_valid(dev, limit,
746 &clock))
747 continue;
748 if (match_clock &&
749 clock.p != match_clock->p)
750 continue;
751
752 this_err = abs(clock.dot - target);
753 if (this_err < err) {
754 *best_clock = clock;
755 err = this_err;
756 }
757 }
758 }
759 }
760 }
761
762 return (err != target);
763}
764
Ma Lingd4906092009-03-18 20:13:27 +0800765static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200766g4x_find_best_dpll(const intel_limit_t *limit,
767 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800770{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200771 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300772 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800773 intel_clock_t clock;
774 int max_n;
775 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400776 /* approximately equals target * 0.00585 */
777 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800778 found = false;
779
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200780 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100781 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800782 clock.p2 = limit->p2.p2_fast;
783 else
784 clock.p2 = limit->p2.p2_slow;
785 } else {
786 if (target < limit->p2.dot_limit)
787 clock.p2 = limit->p2.p2_slow;
788 else
789 clock.p2 = limit->p2.p2_fast;
790 }
791
792 memset(best_clock, 0, sizeof(*best_clock));
793 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200794 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800795 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200796 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800797 for (clock.m1 = limit->m1.max;
798 clock.m1 >= limit->m1.min; clock.m1--) {
799 for (clock.m2 = limit->m2.max;
800 clock.m2 >= limit->m2.min; clock.m2--) {
801 for (clock.p1 = limit->p1.max;
802 clock.p1 >= limit->p1.min; clock.p1--) {
803 int this_err;
804
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200805 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800808 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000809
810 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800811 if (this_err < err_most) {
812 *best_clock = clock;
813 err_most = this_err;
814 max_n = clock.n;
815 found = true;
816 }
817 }
818 }
819 }
820 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800821 return found;
822}
Ma Lingd4906092009-03-18 20:13:27 +0800823
Imre Deakd5dd62b2015-03-17 11:40:03 +0200824/*
825 * Check if the calculated PLL configuration is more optimal compared to the
826 * best configuration and error found so far. Return the calculated error.
827 */
828static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
829 const intel_clock_t *calculated_clock,
830 const intel_clock_t *best_clock,
831 unsigned int best_error_ppm,
832 unsigned int *error_ppm)
833{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200834 /*
835 * For CHV ignore the error and consider only the P value.
836 * Prefer a bigger P value based on HW requirements.
837 */
838 if (IS_CHERRYVIEW(dev)) {
839 *error_ppm = 0;
840
841 return calculated_clock->p > best_clock->p;
842 }
843
Imre Deak24be4e42015-03-17 11:40:04 +0200844 if (WARN_ON_ONCE(!target_freq))
845 return false;
846
Imre Deakd5dd62b2015-03-17 11:40:03 +0200847 *error_ppm = div_u64(1000000ULL *
848 abs(target_freq - calculated_clock->dot),
849 target_freq);
850 /*
851 * Prefer a better P value over a better (smaller) error if the error
852 * is small. Ensure this preference for future configurations too by
853 * setting the error to 0.
854 */
855 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
856 *error_ppm = 0;
857
858 return true;
859 }
860
861 return *error_ppm + 10 < best_error_ppm;
862}
863
Zhenyu Wang2c072452009-06-05 15:38:42 +0800864static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200865vlv_find_best_dpll(const intel_limit_t *limit,
866 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200867 int target, int refclk, intel_clock_t *match_clock,
868 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700869{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200870 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300871 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300872 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300873 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300874 /* min update 19.2 MHz */
875 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300876 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700877
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300878 target *= 5; /* fast clock */
879
880 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700881
882 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300883 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300884 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300885 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300886 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300887 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700888 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200890 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300891
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300892 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
893 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300894
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300895 vlv_clock(refclk, &clock);
896
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300897 if (!intel_PLL_is_valid(dev, limit,
898 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300899 continue;
900
Imre Deakd5dd62b2015-03-17 11:40:03 +0200901 if (!vlv_PLL_is_optimal(dev, target,
902 &clock,
903 best_clock,
904 bestppm, &ppm))
905 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300906
Imre Deakd5dd62b2015-03-17 11:40:03 +0200907 *best_clock = clock;
908 bestppm = ppm;
909 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700910 }
911 }
912 }
913 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700914
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300915 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700916}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700917
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300918static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200919chv_find_best_dpll(const intel_limit_t *limit,
920 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921 int target, int refclk, intel_clock_t *match_clock,
922 intel_clock_t *best_clock)
923{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200924 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300925 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200926 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300927 intel_clock_t clock;
928 uint64_t m2;
929 int found = false;
930
931 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200932 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300933
934 /*
935 * Based on hardware doc, the n always set to 1, and m1 always
936 * set to 2. If requires to support 200Mhz refclk, we need to
937 * revisit this because n may not 1 anymore.
938 */
939 clock.n = 1, clock.m1 = 2;
940 target *= 5; /* fast clock */
941
942 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
943 for (clock.p2 = limit->p2.p2_fast;
944 clock.p2 >= limit->p2.p2_slow;
945 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200946 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300947
948 clock.p = clock.p1 * clock.p2;
949
950 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
951 clock.n) << 22, refclk * clock.m1);
952
953 if (m2 > INT_MAX/clock.m1)
954 continue;
955
956 clock.m2 = m2;
957
958 chv_clock(refclk, &clock);
959
960 if (!intel_PLL_is_valid(dev, limit, &clock))
961 continue;
962
Imre Deak9ca3ba02015-03-17 11:40:05 +0200963 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
964 best_error_ppm, &error_ppm))
965 continue;
966
967 *best_clock = clock;
968 best_error_ppm = error_ppm;
969 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300970 }
971 }
972
973 return found;
974}
975
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200976bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
977 intel_clock_t *best_clock)
978{
979 int refclk = i9xx_get_refclk(crtc_state, 0);
980
981 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
982 target_clock, refclk, NULL, best_clock);
983}
984
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300985bool intel_crtc_active(struct drm_crtc *crtc)
986{
987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
988
989 /* Be paranoid as we can arrive here with only partial
990 * state retrieved from the hardware during setup.
991 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100992 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300993 * as Haswell has gained clock readout/fastboot support.
994 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000995 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300996 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700997 *
998 * FIXME: The intel_crtc->active here should be switched to
999 * crtc->state->active once we have proper CRTC states wired up
1000 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001001 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001002 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001003 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001004}
1005
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001006enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1007 enum pipe pipe)
1008{
1009 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1011
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001012 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001013}
1014
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001015static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1016{
1017 struct drm_i915_private *dev_priv = dev->dev_private;
1018 u32 reg = PIPEDSL(pipe);
1019 u32 line1, line2;
1020 u32 line_mask;
1021
1022 if (IS_GEN2(dev))
1023 line_mask = DSL_LINEMASK_GEN2;
1024 else
1025 line_mask = DSL_LINEMASK_GEN3;
1026
1027 line1 = I915_READ(reg) & line_mask;
1028 mdelay(5);
1029 line2 = I915_READ(reg) & line_mask;
1030
1031 return line1 == line2;
1032}
1033
Keith Packardab7ad7f2010-10-03 00:33:06 -07001034/*
1035 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001036 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001037 *
1038 * After disabling a pipe, we can't wait for vblank in the usual way,
1039 * spinning on the vblank interrupt status bit, since we won't actually
1040 * see an interrupt when the pipe is disabled.
1041 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001042 * On Gen4 and above:
1043 * wait for the pipe register state bit to turn off
1044 *
1045 * Otherwise:
1046 * wait for the display line value to settle (it usually
1047 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001048 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001049 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001050static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001051{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001052 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001053 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001054 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001055 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001056
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001058 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001059
Keith Packardab7ad7f2010-10-03 00:33:06 -07001060 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001061 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1062 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001063 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001064 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001066 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001067 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001068 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001069}
1070
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001071/*
1072 * ibx_digital_port_connected - is the specified port connected?
1073 * @dev_priv: i915 private structure
1074 * @port: the port to test
1075 *
1076 * Returns true if @port is connected, false otherwise.
1077 */
1078bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1079 struct intel_digital_port *port)
1080{
1081 u32 bit;
1082
Damien Lespiauc36346e2012-12-13 16:09:03 +00001083 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001084 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001085 case PORT_B:
1086 bit = SDE_PORTB_HOTPLUG;
1087 break;
1088 case PORT_C:
1089 bit = SDE_PORTC_HOTPLUG;
1090 break;
1091 case PORT_D:
1092 bit = SDE_PORTD_HOTPLUG;
1093 break;
1094 default:
1095 return true;
1096 }
1097 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001098 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001099 case PORT_B:
1100 bit = SDE_PORTB_HOTPLUG_CPT;
1101 break;
1102 case PORT_C:
1103 bit = SDE_PORTC_HOTPLUG_CPT;
1104 break;
1105 case PORT_D:
1106 bit = SDE_PORTD_HOTPLUG_CPT;
1107 break;
1108 default:
1109 return true;
1110 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001111 }
1112
1113 return I915_READ(SDEISR) & bit;
1114}
1115
Jesse Barnesb24e7172011-01-04 15:09:30 -08001116static const char *state_string(bool enabled)
1117{
1118 return enabled ? "on" : "off";
1119}
1120
1121/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001122void assert_pll(struct drm_i915_private *dev_priv,
1123 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001124{
1125 int reg;
1126 u32 val;
1127 bool cur_state;
1128
1129 reg = DPLL(pipe);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001132 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001133 "PLL state assertion failure (expected %s, current %s)\n",
1134 state_string(state), state_string(cur_state));
1135}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136
Jani Nikula23538ef2013-08-27 15:12:22 +03001137/* XXX: the dsi pll is shared between MIPI DSI ports */
1138static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1139{
1140 u32 val;
1141 bool cur_state;
1142
1143 mutex_lock(&dev_priv->dpio_lock);
1144 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1145 mutex_unlock(&dev_priv->dpio_lock);
1146
1147 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001148 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001149 "DSI PLL state assertion failure (expected %s, current %s)\n",
1150 state_string(state), state_string(cur_state));
1151}
1152#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1153#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1154
Daniel Vetter55607e82013-06-16 21:42:39 +02001155struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001156intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001157{
Daniel Vettere2b78262013-06-07 23:10:03 +02001158 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1159
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001160 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001161 return NULL;
1162
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001163 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001164}
1165
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001167void assert_shared_dpll(struct drm_i915_private *dev_priv,
1168 struct intel_shared_dpll *pll,
1169 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001170{
Jesse Barnes040484a2011-01-03 12:14:26 -08001171 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001172 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001173
Chris Wilson92b27b02012-05-20 18:10:50 +01001174 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001175 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001176 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001177
Daniel Vetter53589012013-06-05 13:34:16 +02001178 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001179 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001180 "%s assertion failure (expected %s, current %s)\n",
1181 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001182}
Jesse Barnes040484a2011-01-03 12:14:26 -08001183
1184static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1185 enum pipe pipe, bool state)
1186{
1187 int reg;
1188 u32 val;
1189 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001190 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1191 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001192
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001193 if (HAS_DDI(dev_priv->dev)) {
1194 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001195 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001196 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001197 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001198 } else {
1199 reg = FDI_TX_CTL(pipe);
1200 val = I915_READ(reg);
1201 cur_state = !!(val & FDI_TX_ENABLE);
1202 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001203 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 "FDI TX state assertion failure (expected %s, current %s)\n",
1205 state_string(state), state_string(cur_state));
1206}
1207#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1208#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1209
1210static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1211 enum pipe pipe, bool state)
1212{
1213 int reg;
1214 u32 val;
1215 bool cur_state;
1216
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001217 reg = FDI_RX_CTL(pipe);
1218 val = I915_READ(reg);
1219 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001220 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001221 "FDI RX state assertion failure (expected %s, current %s)\n",
1222 state_string(state), state_string(cur_state));
1223}
1224#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1225#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1226
1227static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
1229{
1230 int reg;
1231 u32 val;
1232
1233 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001234 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001235 return;
1236
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001237 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001238 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001239 return;
1240
Jesse Barnes040484a2011-01-03 12:14:26 -08001241 reg = FDI_TX_CTL(pipe);
1242 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001244}
1245
Daniel Vetter55607e82013-06-16 21:42:39 +02001246void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1247 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001248{
1249 int reg;
1250 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001251 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001252
1253 reg = FDI_RX_CTL(pipe);
1254 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001255 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001256 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001257 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1258 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001259}
1260
Daniel Vetterb680c372014-09-19 18:27:27 +02001261void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1262 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001263{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001264 struct drm_device *dev = dev_priv->dev;
1265 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001266 u32 val;
1267 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001268 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269
Jani Nikulabedd4db2014-08-22 15:04:13 +03001270 if (WARN_ON(HAS_DDI(dev)))
1271 return;
1272
1273 if (HAS_PCH_SPLIT(dev)) {
1274 u32 port_sel;
1275
Jesse Barnesea0760c2011-01-04 15:09:32 -08001276 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001277 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1278
1279 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1280 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1281 panel_pipe = PIPE_B;
1282 /* XXX: else fix for eDP */
1283 } else if (IS_VALLEYVIEW(dev)) {
1284 /* presumably write lock depends on pipe, not port select */
1285 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1286 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001287 } else {
1288 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1290 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001291 }
1292
1293 val = I915_READ(pp_reg);
1294 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001295 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001296 locked = false;
1297
Rob Clarke2c719b2014-12-15 13:56:32 -05001298 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001300 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301}
1302
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001303static void assert_cursor(struct drm_i915_private *dev_priv,
1304 enum pipe pipe, bool state)
1305{
1306 struct drm_device *dev = dev_priv->dev;
1307 bool cur_state;
1308
Paulo Zanonid9d82082014-02-27 16:30:56 -03001309 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001310 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001311 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001312 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001313
Rob Clarke2c719b2014-12-15 13:56:32 -05001314 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001315 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1316 pipe_name(pipe), state_string(state), state_string(cur_state));
1317}
1318#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1319#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1320
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001321void assert_pipe(struct drm_i915_private *dev_priv,
1322 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001323{
1324 int reg;
1325 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001326 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001327 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1328 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001329
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001330 /* if we need the pipe quirk it must be always on */
1331 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1332 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001333 state = true;
1334
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001335 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001336 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001337 cur_state = false;
1338 } else {
1339 reg = PIPECONF(cpu_transcoder);
1340 val = I915_READ(reg);
1341 cur_state = !!(val & PIPECONF_ENABLE);
1342 }
1343
Rob Clarke2c719b2014-12-15 13:56:32 -05001344 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001345 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001346 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347}
1348
Chris Wilson931872f2012-01-16 23:01:13 +00001349static void assert_plane(struct drm_i915_private *dev_priv,
1350 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001351{
1352 int reg;
1353 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001354 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001355
1356 reg = DSPCNTR(plane);
1357 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001358 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001359 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001360 "plane %c assertion failure (expected %s, current %s)\n",
1361 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001362}
1363
Chris Wilson931872f2012-01-16 23:01:13 +00001364#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1365#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1366
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe)
1369{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001370 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371 int reg, i;
1372 u32 val;
1373 int cur_pipe;
1374
Ville Syrjälä653e1022013-06-04 13:49:05 +03001375 /* Primary planes are fixed to pipes on gen4+ */
1376 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001377 reg = DSPCNTR(pipe);
1378 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001380 "plane %c assertion failure, should be disabled but not\n",
1381 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001382 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001383 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001386 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387 reg = DSPCNTR(i);
1388 val = I915_READ(reg);
1389 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1390 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001391 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001392 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1393 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001394 }
1395}
1396
Jesse Barnes19332d72013-03-28 09:55:38 -07001397static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1398 enum pipe pipe)
1399{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001400 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001401 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001402 u32 val;
1403
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001404 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001405 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001406 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001408 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1409 sprite, pipe_name(pipe));
1410 }
1411 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001412 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001413 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001415 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001417 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001418 }
1419 } else if (INTEL_INFO(dev)->gen >= 7) {
1420 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001421 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001422 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001423 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001424 plane_name(pipe), pipe_name(pipe));
1425 } else if (INTEL_INFO(dev)->gen >= 5) {
1426 reg = DVSCNTR(pipe);
1427 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001428 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001429 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1430 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001431 }
1432}
1433
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001434static void assert_vblank_disabled(struct drm_crtc *crtc)
1435{
Rob Clarke2c719b2014-12-15 13:56:32 -05001436 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001437 drm_crtc_vblank_put(crtc);
1438}
1439
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001440static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001441{
1442 u32 val;
1443 bool enabled;
1444
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001446
Jesse Barnes92f25842011-01-04 15:09:34 -08001447 val = I915_READ(PCH_DREF_CONTROL);
1448 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1449 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001450 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001451}
1452
Daniel Vetterab9412b2013-05-03 11:49:46 +02001453static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001455{
1456 int reg;
1457 u32 val;
1458 bool enabled;
1459
Daniel Vetterab9412b2013-05-03 11:49:46 +02001460 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001461 val = I915_READ(reg);
1462 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001463 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001464 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1465 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001466}
1467
Keith Packard4e634382011-08-06 10:39:45 -07001468static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1469 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001470{
1471 if ((val & DP_PORT_EN) == 0)
1472 return false;
1473
1474 if (HAS_PCH_CPT(dev_priv->dev)) {
1475 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1476 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1477 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1478 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001479 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1480 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1481 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001482 } else {
1483 if ((val & DP_PIPE_MASK) != (pipe << 30))
1484 return false;
1485 }
1486 return true;
1487}
1488
Keith Packard1519b992011-08-06 10:35:34 -07001489static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1490 enum pipe pipe, u32 val)
1491{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001492 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001493 return false;
1494
1495 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001496 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001497 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001498 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1499 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1500 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001501 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001502 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001503 return false;
1504 }
1505 return true;
1506}
1507
1508static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1509 enum pipe pipe, u32 val)
1510{
1511 if ((val & LVDS_PORT_EN) == 0)
1512 return false;
1513
1514 if (HAS_PCH_CPT(dev_priv->dev)) {
1515 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1516 return false;
1517 } else {
1518 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1519 return false;
1520 }
1521 return true;
1522}
1523
1524static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1525 enum pipe pipe, u32 val)
1526{
1527 if ((val & ADPA_DAC_ENABLE) == 0)
1528 return false;
1529 if (HAS_PCH_CPT(dev_priv->dev)) {
1530 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1531 return false;
1532 } else {
1533 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1534 return false;
1535 }
1536 return true;
1537}
1538
Jesse Barnes291906f2011-02-02 12:28:03 -08001539static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001540 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001541{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001542 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001543 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001544 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001545 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001546
Rob Clarke2c719b2014-12-15 13:56:32 -05001547 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001548 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001549 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001550}
1551
1552static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1553 enum pipe pipe, int reg)
1554{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001555 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001556 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001557 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001558 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001559
Rob Clarke2c719b2014-12-15 13:56:32 -05001560 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001561 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001562 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001563}
1564
1565static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1566 enum pipe pipe)
1567{
1568 int reg;
1569 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001570
Keith Packardf0575e92011-07-25 22:12:43 -07001571 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1572 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1573 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001574
1575 reg = PCH_ADPA;
1576 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001577 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001578 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001579 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001580
1581 reg = PCH_LVDS;
1582 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Paulo Zanonie2debe92013-02-18 19:00:27 -03001587 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001590}
1591
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001592static void intel_init_dpio(struct drm_device *dev)
1593{
1594 struct drm_i915_private *dev_priv = dev->dev_private;
1595
1596 if (!IS_VALLEYVIEW(dev))
1597 return;
1598
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001599 /*
1600 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1601 * CHV x1 PHY (DP/HDMI D)
1602 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1603 */
1604 if (IS_CHERRYVIEW(dev)) {
1605 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1606 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1607 } else {
1608 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1609 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001610}
1611
Ville Syrjäläd288f652014-10-28 13:20:22 +02001612static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001613 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001614{
Daniel Vetter426115c2013-07-11 22:13:42 +02001615 struct drm_device *dev = crtc->base.dev;
1616 struct drm_i915_private *dev_priv = dev->dev_private;
1617 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001618 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619
Daniel Vetter426115c2013-07-11 22:13:42 +02001620 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001621
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001623 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1624
1625 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001626 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628
Daniel Vetter426115c2013-07-11 22:13:42 +02001629 I915_WRITE(reg, dpll);
1630 POSTING_READ(reg);
1631 udelay(150);
1632
1633 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1634 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001637 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001638
1639 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001640 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001641 POSTING_READ(reg);
1642 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001643 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001646 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
1649}
1650
Ville Syrjäläd288f652014-10-28 13:20:22 +02001651static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001652 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001653{
1654 struct drm_device *dev = crtc->base.dev;
1655 struct drm_i915_private *dev_priv = dev->dev_private;
1656 int pipe = crtc->pipe;
1657 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 u32 tmp;
1659
1660 assert_pipe_disabled(dev_priv, crtc->pipe);
1661
1662 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1663
1664 mutex_lock(&dev_priv->dpio_lock);
1665
1666 /* Enable back the 10bit clock to display controller */
1667 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1668 tmp |= DPIO_DCLKP_EN;
1669 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1670
1671 /*
1672 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1673 */
1674 udelay(1);
1675
1676 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001677 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001678
1679 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001680 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001681 DRM_ERROR("PLL %d failed to lock\n", pipe);
1682
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001683 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001684 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001685 POSTING_READ(DPLL_MD(pipe));
1686
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001687 mutex_unlock(&dev_priv->dpio_lock);
1688}
1689
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001690static int intel_num_dvo_pipes(struct drm_device *dev)
1691{
1692 struct intel_crtc *crtc;
1693 int count = 0;
1694
1695 for_each_intel_crtc(dev, crtc)
1696 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001697 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001698
1699 return count;
1700}
1701
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001702static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001703{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001704 struct drm_device *dev = crtc->base.dev;
1705 struct drm_i915_private *dev_priv = dev->dev_private;
1706 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001707 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001708
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001709 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001710
1711 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001712 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001713
1714 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715 if (IS_MOBILE(dev) && !IS_I830(dev))
1716 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001717
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001718 /* Enable DVO 2x clock on both PLLs if necessary */
1719 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1720 /*
1721 * It appears to be important that we don't enable this
1722 * for the current pipe before otherwise configuring the
1723 * PLL. No idea how this should be handled if multiple
1724 * DVO outputs are enabled simultaneosly.
1725 */
1726 dpll |= DPLL_DVO_2X_MODE;
1727 I915_WRITE(DPLL(!crtc->pipe),
1728 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1729 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001730
1731 /* Wait for the clocks to stabilize. */
1732 POSTING_READ(reg);
1733 udelay(150);
1734
1735 if (INTEL_INFO(dev)->gen >= 4) {
1736 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001737 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001738 } else {
1739 /* The pixel multiplier can only be updated once the
1740 * DPLL is enabled and the clocks are stable.
1741 *
1742 * So write it again.
1743 */
1744 I915_WRITE(reg, dpll);
1745 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746
1747 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001748 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749 POSTING_READ(reg);
1750 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001751 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001752 POSTING_READ(reg);
1753 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001754 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001755 POSTING_READ(reg);
1756 udelay(150); /* wait for warmup */
1757}
1758
1759/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001760 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001761 * @dev_priv: i915 private structure
1762 * @pipe: pipe PLL to disable
1763 *
1764 * Disable the PLL for @pipe, making sure the pipe is off first.
1765 *
1766 * Note! This is for pre-ILK only.
1767 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001768static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001769{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001770 struct drm_device *dev = crtc->base.dev;
1771 struct drm_i915_private *dev_priv = dev->dev_private;
1772 enum pipe pipe = crtc->pipe;
1773
1774 /* Disable DVO 2x clock on both PLLs if necessary */
1775 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001776 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001777 intel_num_dvo_pipes(dev) == 1) {
1778 I915_WRITE(DPLL(PIPE_B),
1779 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1780 I915_WRITE(DPLL(PIPE_A),
1781 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1782 }
1783
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001784 /* Don't disable pipe or pipe PLLs if needed */
1785 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1786 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001787 return;
1788
1789 /* Make sure the pipe isn't still relying on us */
1790 assert_pipe_disabled(dev_priv, pipe);
1791
Daniel Vetter50b44a42013-06-05 13:34:33 +02001792 I915_WRITE(DPLL(pipe), 0);
1793 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001794}
1795
Jesse Barnesf6071162013-10-01 10:41:38 -07001796static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1797{
1798 u32 val = 0;
1799
1800 /* Make sure the pipe isn't still relying on us */
1801 assert_pipe_disabled(dev_priv, pipe);
1802
Imre Deake5cbfbf2014-01-09 17:08:16 +02001803 /*
1804 * Leave integrated clock source and reference clock enabled for pipe B.
1805 * The latter is needed for VGA hotplug / manual detection.
1806 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001807 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001808 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001809 I915_WRITE(DPLL(pipe), val);
1810 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001811
1812}
1813
1814static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1815{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001816 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001817 u32 val;
1818
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001819 /* Make sure the pipe isn't still relying on us */
1820 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001821
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001822 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001823 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001824 if (pipe != PIPE_A)
1825 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1826 I915_WRITE(DPLL(pipe), val);
1827 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001828
1829 mutex_lock(&dev_priv->dpio_lock);
1830
1831 /* Disable 10bit clock to display controller */
1832 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1833 val &= ~DPIO_DCLKP_EN;
1834 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1835
Ville Syrjälä61407f62014-05-27 16:32:55 +03001836 /* disable left/right clock distribution */
1837 if (pipe != PIPE_B) {
1838 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1839 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1840 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1841 } else {
1842 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1843 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1844 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1845 }
1846
Ville Syrjäläd7520482014-04-09 13:28:59 +03001847 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001848}
1849
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001850void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 struct intel_digital_port *dport,
1852 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001853{
1854 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001855 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001856
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001857 switch (dport->port) {
1858 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001860 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001861 break;
1862 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001863 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001864 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001865 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001866 break;
1867 case PORT_D:
1868 port_mask = DPLL_PORTD_READY_MASK;
1869 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001870 break;
1871 default:
1872 BUG();
1873 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001874
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001875 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1876 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1877 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001878}
1879
Daniel Vetterb14b1052014-04-24 23:55:13 +02001880static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1881{
1882 struct drm_device *dev = crtc->base.dev;
1883 struct drm_i915_private *dev_priv = dev->dev_private;
1884 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1885
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001886 if (WARN_ON(pll == NULL))
1887 return;
1888
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001889 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001890 if (pll->active == 0) {
1891 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1892 WARN_ON(pll->on);
1893 assert_shared_dpll_disabled(dev_priv, pll);
1894
1895 pll->mode_set(dev_priv, pll);
1896 }
1897}
1898
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001899/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001900 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001901 * @dev_priv: i915 private structure
1902 * @pipe: pipe PLL to enable
1903 *
1904 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1905 * drives the transcoder clock.
1906 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001907static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001908{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001909 struct drm_device *dev = crtc->base.dev;
1910 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001911 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001912
Daniel Vetter87a875b2013-06-05 13:34:19 +02001913 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001914 return;
1915
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001916 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001917 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001918
Damien Lespiau74dd6922014-07-29 18:06:17 +01001919 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001920 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001921 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001922
Daniel Vettercdbd2312013-06-05 13:34:03 +02001923 if (pll->active++) {
1924 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001925 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001926 return;
1927 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001928 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001929
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001930 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1931
Daniel Vetter46edb022013-06-05 13:34:12 +02001932 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001933 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001935}
1936
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001937static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001938{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001939 struct drm_device *dev = crtc->base.dev;
1940 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001941 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001942
Jesse Barnes92f25842011-01-04 15:09:34 -08001943 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001944 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001945 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001946 return;
1947
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001948 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001949 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001950
Daniel Vetter46edb022013-06-05 13:34:12 +02001951 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1952 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001953 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001954
Chris Wilson48da64a2012-05-13 20:16:12 +01001955 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001956 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001957 return;
1958 }
1959
Daniel Vettere9d69442013-06-05 13:34:15 +02001960 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001961 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001962 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001963 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001964
Daniel Vetter46edb022013-06-05 13:34:12 +02001965 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001966 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001967 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001968
1969 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001970}
1971
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001972static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1973 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001974{
Daniel Vetter23670b322012-11-01 09:15:30 +01001975 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001976 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001978 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001979
1980 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001981 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001982
1983 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001984 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001985 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001986
1987 /* FDI must be feeding us bits for PCH ports */
1988 assert_fdi_tx_enabled(dev_priv, pipe);
1989 assert_fdi_rx_enabled(dev_priv, pipe);
1990
Daniel Vetter23670b322012-11-01 09:15:30 +01001991 if (HAS_PCH_CPT(dev)) {
1992 /* Workaround: Set the timing override bit before enabling the
1993 * pch transcoder. */
1994 reg = TRANS_CHICKEN2(pipe);
1995 val = I915_READ(reg);
1996 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1997 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001998 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001999
Daniel Vetterab9412b2013-05-03 11:49:46 +02002000 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002001 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002002 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002003
2004 if (HAS_PCH_IBX(dev_priv->dev)) {
2005 /*
2006 * make the BPC in transcoder be consistent with
2007 * that in pipeconf reg.
2008 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002009 val &= ~PIPECONF_BPC_MASK;
2010 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002011 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002012
2013 val &= ~TRANS_INTERLACE_MASK;
2014 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002015 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002016 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002017 val |= TRANS_LEGACY_INTERLACED_ILK;
2018 else
2019 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002020 else
2021 val |= TRANS_PROGRESSIVE;
2022
Jesse Barnes040484a2011-01-03 12:14:26 -08002023 I915_WRITE(reg, val | TRANS_ENABLE);
2024 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002025 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002026}
2027
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002029 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002030{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002031 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002032
2033 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002034 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002035
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002037 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002040 /* Workaround: set timing override bit. */
2041 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002042 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002043 I915_WRITE(_TRANSA_CHICKEN2, val);
2044
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002045 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002046 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002047
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002048 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2049 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002050 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002051 else
2052 val |= TRANS_PROGRESSIVE;
2053
Daniel Vetterab9412b2013-05-03 11:49:46 +02002054 I915_WRITE(LPT_TRANSCONF, val);
2055 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002056 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002057}
2058
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002059static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2060 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002061{
Daniel Vetter23670b322012-11-01 09:15:30 +01002062 struct drm_device *dev = dev_priv->dev;
2063 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002064
2065 /* FDI relies on the transcoder */
2066 assert_fdi_tx_disabled(dev_priv, pipe);
2067 assert_fdi_rx_disabled(dev_priv, pipe);
2068
Jesse Barnes291906f2011-02-02 12:28:03 -08002069 /* Ports must be off as well */
2070 assert_pch_ports_disabled(dev_priv, pipe);
2071
Daniel Vetterab9412b2013-05-03 11:49:46 +02002072 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002073 val = I915_READ(reg);
2074 val &= ~TRANS_ENABLE;
2075 I915_WRITE(reg, val);
2076 /* wait for PCH transcoder off, transcoder state */
2077 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002078 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002079
2080 if (!HAS_PCH_IBX(dev)) {
2081 /* Workaround: Clear the timing override chicken bit again. */
2082 reg = TRANS_CHICKEN2(pipe);
2083 val = I915_READ(reg);
2084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2085 I915_WRITE(reg, val);
2086 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002087}
2088
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002089static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002090{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002091 u32 val;
2092
Daniel Vetterab9412b2013-05-03 11:49:46 +02002093 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002094 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002095 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002096 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002097 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002098 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002099
2100 /* Workaround: clear timing override bit. */
2101 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002102 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002103 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002104}
2105
2106/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002107 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002108 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002109 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002110 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002111 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002113static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114{
Paulo Zanoni03722642014-01-17 13:51:09 -02002115 struct drm_device *dev = crtc->base.dev;
2116 struct drm_i915_private *dev_priv = dev->dev_private;
2117 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2119 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002120 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 int reg;
2122 u32 val;
2123
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002124 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002125 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002126 assert_sprites_disabled(dev_priv, pipe);
2127
Paulo Zanoni681e5812012-12-06 11:12:38 -02002128 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002129 pch_transcoder = TRANSCODER_A;
2130 else
2131 pch_transcoder = pipe;
2132
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133 /*
2134 * A pipe without a PLL won't actually be able to drive bits from
2135 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2136 * need the check.
2137 */
Imre Deak50360402015-01-16 00:55:16 -08002138 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002139 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002140 assert_dsi_pll_enabled(dev_priv);
2141 else
2142 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002143 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002144 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002145 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002146 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002147 assert_fdi_tx_pll_enabled(dev_priv,
2148 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002149 }
2150 /* FIXME: assert CPU port conditions for SNB+ */
2151 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002153 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002155 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002156 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2157 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002158 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002159 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002160
2161 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002162 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163}
2164
2165/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002166 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002167 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002169 * Disable the pipe of @crtc, making sure that various hardware
2170 * specific requirements are met, if applicable, e.g. plane
2171 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172 *
2173 * Will wait until the pipe has shut down before returning.
2174 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002177 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002178 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002179 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180 int reg;
2181 u32 val;
2182
2183 /*
2184 * Make sure planes won't keep trying to pump pixels to us,
2185 * or we might hang the display.
2186 */
2187 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002188 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002189 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002191 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002192 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002193 if ((val & PIPECONF_ENABLE) == 0)
2194 return;
2195
Ville Syrjälä67adc642014-08-15 01:21:57 +03002196 /*
2197 * Double wide has implications for planes
2198 * so best keep it disabled when not needed.
2199 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002200 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002201 val &= ~PIPECONF_DOUBLE_WIDE;
2202
2203 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002204 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2205 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002206 val &= ~PIPECONF_ENABLE;
2207
2208 I915_WRITE(reg, val);
2209 if ((val & PIPECONF_ENABLE) == 0)
2210 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002211}
2212
Keith Packardd74362c2011-07-28 14:47:14 -07002213/*
2214 * Plane regs are double buffered, going from enabled->disabled needs a
2215 * trigger in order to latch. The display address reg provides this.
2216 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002217void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2218 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002219{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002220 struct drm_device *dev = dev_priv->dev;
2221 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002222
2223 I915_WRITE(reg, I915_READ(reg));
2224 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002225}
2226
Jesse Barnesb24e7172011-01-04 15:09:30 -08002227/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002228 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002229 * @plane: plane to be enabled
2230 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002231 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002232 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002233 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002234static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2235 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002236{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002237 struct drm_device *dev = plane->dev;
2238 struct drm_i915_private *dev_priv = dev->dev_private;
2239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002240
2241 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002242 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002243 to_intel_plane_state(plane->state)->visible = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002244
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002245 dev_priv->display.update_primary_plane(crtc, plane->fb,
2246 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002247}
2248
Chris Wilson693db182013-03-05 14:52:39 +00002249static bool need_vtd_wa(struct drm_device *dev)
2250{
2251#ifdef CONFIG_INTEL_IOMMU
2252 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2253 return true;
2254#endif
2255 return false;
2256}
2257
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002258unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002259intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2260 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002261{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002262 unsigned int tile_height;
2263 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002264
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002265 switch (fb_format_modifier) {
2266 case DRM_FORMAT_MOD_NONE:
2267 tile_height = 1;
2268 break;
2269 case I915_FORMAT_MOD_X_TILED:
2270 tile_height = IS_GEN2(dev) ? 16 : 8;
2271 break;
2272 case I915_FORMAT_MOD_Y_TILED:
2273 tile_height = 32;
2274 break;
2275 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002276 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2277 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002278 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002279 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002280 tile_height = 64;
2281 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002282 case 2:
2283 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002284 tile_height = 32;
2285 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002286 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002287 tile_height = 16;
2288 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002289 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002290 WARN_ONCE(1,
2291 "128-bit pixels are not supported for display!");
2292 tile_height = 16;
2293 break;
2294 }
2295 break;
2296 default:
2297 MISSING_CASE(fb_format_modifier);
2298 tile_height = 1;
2299 break;
2300 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002301
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002302 return tile_height;
2303}
2304
2305unsigned int
2306intel_fb_align_height(struct drm_device *dev, unsigned int height,
2307 uint32_t pixel_format, uint64_t fb_format_modifier)
2308{
2309 return ALIGN(height, intel_tile_height(dev, pixel_format,
2310 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002311}
2312
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002313static int
2314intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2315 const struct drm_plane_state *plane_state)
2316{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002317 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002318
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002319 *view = i915_ggtt_view_normal;
2320
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002321 if (!plane_state)
2322 return 0;
2323
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002324 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002325 return 0;
2326
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002327 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002328
2329 info->height = fb->height;
2330 info->pixel_format = fb->pixel_format;
2331 info->pitch = fb->pitches[0];
2332 info->fb_modifier = fb->modifier[0];
2333
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002334 return 0;
2335}
2336
Chris Wilson127bd2a2010-07-23 23:32:05 +01002337int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002338intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2339 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002340 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002341 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002342{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002343 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002344 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002345 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002346 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002347 u32 alignment;
2348 int ret;
2349
Matt Roperebcdd392014-07-09 16:22:11 -07002350 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2351
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002352 switch (fb->modifier[0]) {
2353 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002354 if (INTEL_INFO(dev)->gen >= 9)
2355 alignment = 256 * 1024;
2356 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002357 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002358 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002359 alignment = 4 * 1024;
2360 else
2361 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002362 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002363 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002364 if (INTEL_INFO(dev)->gen >= 9)
2365 alignment = 256 * 1024;
2366 else {
2367 /* pin() will align the object as required by fence */
2368 alignment = 0;
2369 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002370 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002371 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002372 case I915_FORMAT_MOD_Yf_TILED:
2373 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2374 "Y tiling bo slipped through, driver bug!\n"))
2375 return -EINVAL;
2376 alignment = 1 * 1024 * 1024;
2377 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002378 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002379 MISSING_CASE(fb->modifier[0]);
2380 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002381 }
2382
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002383 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2384 if (ret)
2385 return ret;
2386
Chris Wilson693db182013-03-05 14:52:39 +00002387 /* Note that the w/a also requires 64 PTE of padding following the
2388 * bo. We currently fill all unused PTE with the shadow page and so
2389 * we should always have valid PTE following the scanout preventing
2390 * the VT-d warning.
2391 */
2392 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2393 alignment = 256 * 1024;
2394
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002395 /*
2396 * Global gtt pte registers are special registers which actually forward
2397 * writes to a chunk of system memory. Which means that there is no risk
2398 * that the register values disappear as soon as we call
2399 * intel_runtime_pm_put(), so it is correct to wrap only the
2400 * pin/unpin/fence and not more.
2401 */
2402 intel_runtime_pm_get(dev_priv);
2403
Chris Wilsonce453d82011-02-21 14:43:56 +00002404 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002405 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002406 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002407 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002408 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002409
2410 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2411 * fence, whereas 965+ only requires a fence if using
2412 * framebuffer compression. For simplicity, we always install
2413 * a fence as the cost is not that onerous.
2414 */
Chris Wilson06d98132012-04-17 15:31:24 +01002415 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002416 if (ret)
2417 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002418
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002419 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002420
Chris Wilsonce453d82011-02-21 14:43:56 +00002421 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002422 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002423 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002424
2425err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002426 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002427err_interruptible:
2428 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002429 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002430 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002431}
2432
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002433static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2434 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002436 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002437 struct i915_ggtt_view view;
2438 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002439
Matt Roperebcdd392014-07-09 16:22:11 -07002440 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2441
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002442 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2443 WARN_ONCE(ret, "Couldn't get view from plane state!");
2444
Chris Wilson1690e1e2011-12-14 13:57:08 +01002445 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002446 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002447}
2448
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2450 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002451unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2452 unsigned int tiling_mode,
2453 unsigned int cpp,
2454 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002455{
Chris Wilsonbc752862013-02-21 20:04:31 +00002456 if (tiling_mode != I915_TILING_NONE) {
2457 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002458
Chris Wilsonbc752862013-02-21 20:04:31 +00002459 tile_rows = *y / 8;
2460 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002461
Chris Wilsonbc752862013-02-21 20:04:31 +00002462 tiles = *x / (512/cpp);
2463 *x %= 512/cpp;
2464
2465 return tile_rows * pitch * 8 + tiles * 4096;
2466 } else {
2467 unsigned int offset;
2468
2469 offset = *y * pitch + *x * cpp;
2470 *y = 0;
2471 *x = (offset & 4095) / cpp;
2472 return offset & -4096;
2473 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002474}
2475
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002476static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002477{
2478 switch (format) {
2479 case DISPPLANE_8BPP:
2480 return DRM_FORMAT_C8;
2481 case DISPPLANE_BGRX555:
2482 return DRM_FORMAT_XRGB1555;
2483 case DISPPLANE_BGRX565:
2484 return DRM_FORMAT_RGB565;
2485 default:
2486 case DISPPLANE_BGRX888:
2487 return DRM_FORMAT_XRGB8888;
2488 case DISPPLANE_RGBX888:
2489 return DRM_FORMAT_XBGR8888;
2490 case DISPPLANE_BGRX101010:
2491 return DRM_FORMAT_XRGB2101010;
2492 case DISPPLANE_RGBX101010:
2493 return DRM_FORMAT_XBGR2101010;
2494 }
2495}
2496
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002497static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2498{
2499 switch (format) {
2500 case PLANE_CTL_FORMAT_RGB_565:
2501 return DRM_FORMAT_RGB565;
2502 default:
2503 case PLANE_CTL_FORMAT_XRGB_8888:
2504 if (rgb_order) {
2505 if (alpha)
2506 return DRM_FORMAT_ABGR8888;
2507 else
2508 return DRM_FORMAT_XBGR8888;
2509 } else {
2510 if (alpha)
2511 return DRM_FORMAT_ARGB8888;
2512 else
2513 return DRM_FORMAT_XRGB8888;
2514 }
2515 case PLANE_CTL_FORMAT_XRGB_2101010:
2516 if (rgb_order)
2517 return DRM_FORMAT_XBGR2101010;
2518 else
2519 return DRM_FORMAT_XRGB2101010;
2520 }
2521}
2522
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002523static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002524intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2525 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002526{
2527 struct drm_device *dev = crtc->base.dev;
2528 struct drm_i915_gem_object *obj = NULL;
2529 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002530 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002531 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2532 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2533 PAGE_SIZE);
2534
2535 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536
Chris Wilsonff2652e2014-03-10 08:07:02 +00002537 if (plane_config->size == 0)
2538 return false;
2539
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002540 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2541 base_aligned,
2542 base_aligned,
2543 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002545 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002546
Damien Lespiau49af4492015-01-20 12:51:44 +00002547 obj->tiling_mode = plane_config->tiling;
2548 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002549 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002551 mode_cmd.pixel_format = fb->pixel_format;
2552 mode_cmd.width = fb->width;
2553 mode_cmd.height = fb->height;
2554 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002555 mode_cmd.modifier[0] = fb->modifier[0];
2556 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002557
2558 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002559 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002560 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002561 DRM_DEBUG_KMS("intel fb init failed\n");
2562 goto out_unref_obj;
2563 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565
Daniel Vetterf6936e22015-03-26 12:17:05 +01002566 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002568
2569out_unref_obj:
2570 drm_gem_object_unreference(&obj->base);
2571 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002572 return false;
2573}
2574
Matt Roperafd65eb2015-02-03 13:10:04 -08002575/* Update plane->state->fb to match plane->fb after driver-internal updates */
2576static void
2577update_state_fb(struct drm_plane *plane)
2578{
2579 if (plane->fb == plane->state->fb)
2580 return;
2581
2582 if (plane->state->fb)
2583 drm_framebuffer_unreference(plane->state->fb);
2584 plane->state->fb = plane->fb;
2585 if (plane->state->fb)
2586 drm_framebuffer_reference(plane->state->fb);
2587}
2588
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002589static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002590intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2591 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592{
2593 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002594 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595 struct drm_crtc *c;
2596 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002597 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002598 struct drm_plane *primary = intel_crtc->base.primary;
2599 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600
Damien Lespiau2d140302015-02-05 17:22:18 +00002601 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602 return;
2603
Daniel Vetterf6936e22015-03-26 12:17:05 +01002604 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002605 fb = &plane_config->fb->base;
2606 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002607 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002608
Damien Lespiau2d140302015-02-05 17:22:18 +00002609 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002610
2611 /*
2612 * Failed to alloc the obj, check to see if we should share
2613 * an fb with another CRTC instead
2614 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002615 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002616 i = to_intel_crtc(c);
2617
2618 if (c == &intel_crtc->base)
2619 continue;
2620
Matt Roper2ff8fde2014-07-08 07:50:07 -07002621 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002622 continue;
2623
Daniel Vetter88595ac2015-03-26 12:42:24 +01002624 fb = c->primary->fb;
2625 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002626 continue;
2627
Daniel Vetter88595ac2015-03-26 12:42:24 +01002628 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002629 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002630 drm_framebuffer_reference(fb);
2631 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002632 }
2633 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002634
2635 return;
2636
2637valid_fb:
2638 obj = intel_fb_obj(fb);
2639 if (obj->tiling_mode != I915_TILING_NONE)
2640 dev_priv->preserve_bios_swizzle = true;
2641
2642 primary->fb = fb;
2643 primary->state->crtc = &intel_crtc->base;
2644 primary->crtc = &intel_crtc->base;
2645 update_state_fb(primary);
2646 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002647}
2648
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002649static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2650 struct drm_framebuffer *fb,
2651 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002652{
2653 struct drm_device *dev = crtc->dev;
2654 struct drm_i915_private *dev_priv = dev->dev_private;
2655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002656 struct drm_plane *primary = crtc->primary;
2657 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002658 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002659 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002660 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002661 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002662 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302663 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002664
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002665 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002666 I915_WRITE(reg, 0);
2667 if (INTEL_INFO(dev)->gen >= 4)
2668 I915_WRITE(DSPSURF(plane), 0);
2669 else
2670 I915_WRITE(DSPADDR(plane), 0);
2671 POSTING_READ(reg);
2672 return;
2673 }
2674
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002675 obj = intel_fb_obj(fb);
2676 if (WARN_ON(obj == NULL))
2677 return;
2678
2679 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2680
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002681 dspcntr = DISPPLANE_GAMMA_ENABLE;
2682
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002683 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002684
2685 if (INTEL_INFO(dev)->gen < 4) {
2686 if (intel_crtc->pipe == PIPE_B)
2687 dspcntr |= DISPPLANE_SEL_PIPE_B;
2688
2689 /* pipesrc and dspsize control the size that is scaled from,
2690 * which should always be the user's requested size.
2691 */
2692 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002693 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2694 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002695 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002696 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2697 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002698 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2699 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002700 I915_WRITE(PRIMPOS(plane), 0);
2701 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002702 }
2703
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704 switch (fb->pixel_format) {
2705 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002706 dspcntr |= DISPPLANE_8BPP;
2707 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002708 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002709 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002710 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 case DRM_FORMAT_RGB565:
2712 dspcntr |= DISPPLANE_BGRX565;
2713 break;
2714 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 dspcntr |= DISPPLANE_BGRX888;
2716 break;
2717 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002718 dspcntr |= DISPPLANE_RGBX888;
2719 break;
2720 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 dspcntr |= DISPPLANE_BGRX101010;
2722 break;
2723 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002725 break;
2726 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002727 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002728 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002729
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002730 if (INTEL_INFO(dev)->gen >= 4 &&
2731 obj->tiling_mode != I915_TILING_NONE)
2732 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002733
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002734 if (IS_G4X(dev))
2735 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2736
Ville Syrjäläb98971272014-08-27 16:51:22 +03002737 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002738
Daniel Vetterc2c75132012-07-05 12:17:30 +02002739 if (INTEL_INFO(dev)->gen >= 4) {
2740 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002741 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002742 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002743 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002744 linear_offset -= intel_crtc->dspaddr_offset;
2745 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002746 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002747 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002748
Matt Roper8e7d6882015-01-21 16:35:41 -08002749 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302750 dspcntr |= DISPPLANE_ROTATE_180;
2751
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002752 x += (intel_crtc->config->pipe_src_w - 1);
2753 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302754
2755 /* Finding the last pixel of the last line of the display
2756 data and adding to linear_offset*/
2757 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002758 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2759 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302760 }
2761
2762 I915_WRITE(reg, dspcntr);
2763
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002764 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002765 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002766 I915_WRITE(DSPSURF(plane),
2767 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002769 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002770 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002771 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002772 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002773}
2774
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002775static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2776 struct drm_framebuffer *fb,
2777 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002778{
2779 struct drm_device *dev = crtc->dev;
2780 struct drm_i915_private *dev_priv = dev->dev_private;
2781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002782 struct drm_plane *primary = crtc->primary;
2783 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002784 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002785 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002786 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002787 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002788 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302789 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002790
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002791 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002792 I915_WRITE(reg, 0);
2793 I915_WRITE(DSPSURF(plane), 0);
2794 POSTING_READ(reg);
2795 return;
2796 }
2797
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002798 obj = intel_fb_obj(fb);
2799 if (WARN_ON(obj == NULL))
2800 return;
2801
2802 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2803
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002804 dspcntr = DISPPLANE_GAMMA_ENABLE;
2805
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002806 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002807
2808 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2809 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2810
Ville Syrjälä57779d02012-10-31 17:50:14 +02002811 switch (fb->pixel_format) {
2812 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002813 dspcntr |= DISPPLANE_8BPP;
2814 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002815 case DRM_FORMAT_RGB565:
2816 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002817 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002818 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 dspcntr |= DISPPLANE_BGRX888;
2820 break;
2821 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 dspcntr |= DISPPLANE_RGBX888;
2823 break;
2824 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 dspcntr |= DISPPLANE_BGRX101010;
2826 break;
2827 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002828 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002829 break;
2830 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002831 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832 }
2833
2834 if (obj->tiling_mode != I915_TILING_NONE)
2835 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002836
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002837 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002838 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839
Ville Syrjäläb98971272014-08-27 16:51:22 +03002840 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002841 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002842 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002843 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002844 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002845 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002846 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302847 dspcntr |= DISPPLANE_ROTATE_180;
2848
2849 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002850 x += (intel_crtc->config->pipe_src_w - 1);
2851 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302852
2853 /* Finding the last pixel of the last line of the display
2854 data and adding to linear_offset*/
2855 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002856 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2857 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302858 }
2859 }
2860
2861 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002862
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002863 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002864 I915_WRITE(DSPSURF(plane),
2865 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002866 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002867 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2868 } else {
2869 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2870 I915_WRITE(DSPLINOFF(plane), linear_offset);
2871 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002872 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002873}
2874
Damien Lespiaub3218032015-02-27 11:15:18 +00002875u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2876 uint32_t pixel_format)
2877{
2878 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2879
2880 /*
2881 * The stride is either expressed as a multiple of 64 bytes
2882 * chunks for linear buffers or in number of tiles for tiled
2883 * buffers.
2884 */
2885 switch (fb_modifier) {
2886 case DRM_FORMAT_MOD_NONE:
2887 return 64;
2888 case I915_FORMAT_MOD_X_TILED:
2889 if (INTEL_INFO(dev)->gen == 2)
2890 return 128;
2891 return 512;
2892 case I915_FORMAT_MOD_Y_TILED:
2893 /* No need to check for old gens and Y tiling since this is
2894 * about the display engine and those will be blocked before
2895 * we get here.
2896 */
2897 return 128;
2898 case I915_FORMAT_MOD_Yf_TILED:
2899 if (bits_per_pixel == 8)
2900 return 64;
2901 else
2902 return 128;
2903 default:
2904 MISSING_CASE(fb_modifier);
2905 return 64;
2906 }
2907}
2908
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002909unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2910 struct drm_i915_gem_object *obj)
2911{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002912 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002913
2914 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002915 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002916
2917 return i915_gem_obj_ggtt_offset_view(obj, view);
2918}
2919
Chandra Kondurua1b22782015-04-07 15:28:45 -07002920/*
2921 * This function detaches (aka. unbinds) unused scalers in hardware
2922 */
2923void skl_detach_scalers(struct intel_crtc *intel_crtc)
2924{
2925 struct drm_device *dev;
2926 struct drm_i915_private *dev_priv;
2927 struct intel_crtc_scaler_state *scaler_state;
2928 int i;
2929
2930 if (!intel_crtc || !intel_crtc->config)
2931 return;
2932
2933 dev = intel_crtc->base.dev;
2934 dev_priv = dev->dev_private;
2935 scaler_state = &intel_crtc->config->scaler_state;
2936
2937 /* loop through and disable scalers that aren't in use */
2938 for (i = 0; i < intel_crtc->num_scalers; i++) {
2939 if (!scaler_state->scalers[i].in_use) {
2940 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2941 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2942 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2943 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2944 intel_crtc->base.base.id, intel_crtc->pipe, i);
2945 }
2946 }
2947}
2948
Chandra Konduru6156a452015-04-27 13:48:39 -07002949u32 skl_plane_ctl_format(uint32_t pixel_format)
2950{
Chandra Konduru6156a452015-04-27 13:48:39 -07002951 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002952 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002953 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002957 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002958 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002959 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002960 /*
2961 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2962 * to be already pre-multiplied. We need to add a knob (or a different
2963 * DRM_FORMAT) for user-space to configure that.
2964 */
2965 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002966 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002967 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002972 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002974 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002980 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002982 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002984 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002985 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002986
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988}
2989
2990u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2991{
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 switch (fb_modifier) {
2993 case DRM_FORMAT_MOD_NONE:
2994 break;
2995 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002998 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 default:
3002 MISSING_CASE(fb_modifier);
3003 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003004
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003006}
3007
3008u32 skl_plane_ctl_rotation(unsigned int rotation)
3009{
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 switch (rotation) {
3011 case BIT(DRM_ROTATE_0):
3012 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303013 /*
3014 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3015 * while i915 HW rotation is clockwise, thats why this swapping.
3016 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303018 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003020 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303022 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 default:
3024 MISSING_CASE(rotation);
3025 }
3026
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003027 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003028}
3029
Damien Lespiau70d21f02013-07-03 21:06:04 +01003030static void skylake_update_primary_plane(struct drm_crtc *crtc,
3031 struct drm_framebuffer *fb,
3032 int x, int y)
3033{
3034 struct drm_device *dev = crtc->dev;
3035 struct drm_i915_private *dev_priv = dev->dev_private;
3036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003037 struct drm_plane *plane = crtc->primary;
3038 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003039 struct drm_i915_gem_object *obj;
3040 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303041 u32 plane_ctl, stride_div, stride;
3042 u32 tile_height, plane_offset, plane_size;
3043 unsigned int rotation;
3044 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003045 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003046 struct intel_crtc_state *crtc_state = intel_crtc->config;
3047 struct intel_plane_state *plane_state;
3048 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3049 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3050 int scaler_id = -1;
3051
Chandra Konduru6156a452015-04-27 13:48:39 -07003052 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003053
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003054 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003055 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3056 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3057 POSTING_READ(PLANE_CTL(pipe, 0));
3058 return;
3059 }
3060
3061 plane_ctl = PLANE_CTL_ENABLE |
3062 PLANE_CTL_PIPE_GAMMA_ENABLE |
3063 PLANE_CTL_PIPE_CSC_ENABLE;
3064
Chandra Konduru6156a452015-04-27 13:48:39 -07003065 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3066 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003067 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303068
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303069 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003070 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003071
Damien Lespiaub3218032015-02-27 11:15:18 +00003072 obj = intel_fb_obj(fb);
3073 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3074 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303075 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3076
Chandra Konduru6156a452015-04-27 13:48:39 -07003077 /*
3078 * FIXME: intel_plane_state->src, dst aren't set when transitional
3079 * update_plane helpers are called from legacy paths.
3080 * Once full atomic crtc is available, below check can be avoided.
3081 */
3082 if (drm_rect_width(&plane_state->src)) {
3083 scaler_id = plane_state->scaler_id;
3084 src_x = plane_state->src.x1 >> 16;
3085 src_y = plane_state->src.y1 >> 16;
3086 src_w = drm_rect_width(&plane_state->src) >> 16;
3087 src_h = drm_rect_height(&plane_state->src) >> 16;
3088 dst_x = plane_state->dst.x1;
3089 dst_y = plane_state->dst.y1;
3090 dst_w = drm_rect_width(&plane_state->dst);
3091 dst_h = drm_rect_height(&plane_state->dst);
3092
3093 WARN_ON(x != src_x || y != src_y);
3094 } else {
3095 src_w = intel_crtc->config->pipe_src_w;
3096 src_h = intel_crtc->config->pipe_src_h;
3097 }
3098
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303099 if (intel_rotation_90_or_270(rotation)) {
3100 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003101 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303102 fb->modifier[0]);
3103 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003104 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303105 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003106 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303107 } else {
3108 stride = fb->pitches[0] / stride_div;
3109 x_offset = x;
3110 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003111 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303112 }
3113 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003114
Damien Lespiau70d21f02013-07-03 21:06:04 +01003115 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303116 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3117 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3118 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003119
3120 if (scaler_id >= 0) {
3121 uint32_t ps_ctrl = 0;
3122
3123 WARN_ON(!dst_w || !dst_h);
3124 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3125 crtc_state->scaler_state.scalers[scaler_id].mode;
3126 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3127 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3128 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3129 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3130 I915_WRITE(PLANE_POS(pipe, 0), 0);
3131 } else {
3132 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3133 }
3134
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003135 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003136
3137 POSTING_READ(PLANE_SURF(pipe, 0));
3138}
3139
Jesse Barnes17638cd2011-06-24 12:19:23 -07003140/* Assume fb object is pinned & idle & fenced and just update base pointers */
3141static int
3142intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3143 int x, int y, enum mode_set_atomic state)
3144{
3145 struct drm_device *dev = crtc->dev;
3146 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003147
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003148 if (dev_priv->display.disable_fbc)
3149 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003150
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003151 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3152
3153 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003154}
3155
Ville Syrjälä75147472014-11-24 18:28:11 +02003156static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003157{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003158 struct drm_crtc *crtc;
3159
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003160 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3162 enum plane plane = intel_crtc->plane;
3163
3164 intel_prepare_page_flip(dev, plane);
3165 intel_finish_page_flip_plane(dev, plane);
3166 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003167}
3168
3169static void intel_update_primary_planes(struct drm_device *dev)
3170{
3171 struct drm_i915_private *dev_priv = dev->dev_private;
3172 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003173
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003174 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3176
Rob Clark51fd3712013-11-19 12:10:12 -05003177 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003178 /*
3179 * FIXME: Once we have proper support for primary planes (and
3180 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003181 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003182 */
Matt Roperf4510a22014-04-01 15:22:40 -07003183 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003184 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003185 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003186 crtc->x,
3187 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003188 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003189 }
3190}
3191
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03003192void intel_crtc_reset(struct intel_crtc *crtc)
3193{
3194 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3195
3196 if (!crtc->active)
3197 return;
3198
3199 intel_crtc_disable_planes(&crtc->base);
3200 dev_priv->display.crtc_disable(&crtc->base);
3201 dev_priv->display.crtc_enable(&crtc->base);
3202 intel_crtc_enable_planes(&crtc->base);
3203}
3204
Ville Syrjälä75147472014-11-24 18:28:11 +02003205void intel_prepare_reset(struct drm_device *dev)
3206{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003207 struct drm_i915_private *dev_priv = to_i915(dev);
3208 struct intel_crtc *crtc;
3209
Ville Syrjälä75147472014-11-24 18:28:11 +02003210 /* no reset support for gen2 */
3211 if (IS_GEN2(dev))
3212 return;
3213
3214 /* reset doesn't touch the display */
3215 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3216 return;
3217
3218 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003219
3220 /*
3221 * Disabling the crtcs gracefully seems nicer. Also the
3222 * g33 docs say we should at least disable all the planes.
3223 */
3224 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03003225 if (!crtc->active)
3226 continue;
3227
3228 intel_crtc_disable_planes(&crtc->base);
3229 dev_priv->display.crtc_disable(&crtc->base);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003230 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003231}
3232
3233void intel_finish_reset(struct drm_device *dev)
3234{
3235 struct drm_i915_private *dev_priv = to_i915(dev);
3236
3237 /*
3238 * Flips in the rings will be nuked by the reset,
3239 * so complete all pending flips so that user space
3240 * will get its events and not get stuck.
3241 */
3242 intel_complete_page_flips(dev);
3243
3244 /* no reset support for gen2 */
3245 if (IS_GEN2(dev))
3246 return;
3247
3248 /* reset doesn't touch the display */
3249 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3250 /*
3251 * Flips in the rings have been nuked by the reset,
3252 * so update the base address of all primary
3253 * planes to the the last fb to make sure we're
3254 * showing the correct fb after a reset.
3255 */
3256 intel_update_primary_planes(dev);
3257 return;
3258 }
3259
3260 /*
3261 * The display has been reset as well,
3262 * so need a full re-initialization.
3263 */
3264 intel_runtime_pm_disable_interrupts(dev_priv);
3265 intel_runtime_pm_enable_interrupts(dev_priv);
3266
3267 intel_modeset_init_hw(dev);
3268
3269 spin_lock_irq(&dev_priv->irq_lock);
3270 if (dev_priv->display.hpd_irq_setup)
3271 dev_priv->display.hpd_irq_setup(dev);
3272 spin_unlock_irq(&dev_priv->irq_lock);
3273
3274 intel_modeset_setup_hw_state(dev, true);
3275
3276 intel_hpd_init(dev_priv);
3277
3278 drm_modeset_unlock_all(dev);
3279}
3280
Chris Wilson2e2f3512015-04-27 13:41:14 +01003281static void
Chris Wilson14667a42012-04-03 17:58:35 +01003282intel_finish_fb(struct drm_framebuffer *old_fb)
3283{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003284 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003285 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003286 bool was_interruptible = dev_priv->mm.interruptible;
3287 int ret;
3288
Chris Wilson14667a42012-04-03 17:58:35 +01003289 /* Big Hammer, we also need to ensure that any pending
3290 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3291 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003292 * framebuffer. Note that we rely on userspace rendering
3293 * into the buffer attached to the pipe they are waiting
3294 * on. If not, userspace generates a GPU hang with IPEHR
3295 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003296 *
3297 * This should only fail upon a hung GPU, in which case we
3298 * can safely continue.
3299 */
3300 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003301 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003302 dev_priv->mm.interruptible = was_interruptible;
3303
Chris Wilson2e2f3512015-04-27 13:41:14 +01003304 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003305}
3306
Chris Wilson7d5e3792014-03-04 13:15:08 +00003307static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3308{
3309 struct drm_device *dev = crtc->dev;
3310 struct drm_i915_private *dev_priv = dev->dev_private;
3311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003312 bool pending;
3313
3314 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3315 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3316 return false;
3317
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003318 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003319 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003320 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003321
3322 return pending;
3323}
3324
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003325static void intel_update_pipe_size(struct intel_crtc *crtc)
3326{
3327 struct drm_device *dev = crtc->base.dev;
3328 struct drm_i915_private *dev_priv = dev->dev_private;
3329 const struct drm_display_mode *adjusted_mode;
3330
3331 if (!i915.fastboot)
3332 return;
3333
3334 /*
3335 * Update pipe size and adjust fitter if needed: the reason for this is
3336 * that in compute_mode_changes we check the native mode (not the pfit
3337 * mode) to see if we can flip rather than do a full mode set. In the
3338 * fastboot case, we'll flip, but if we don't update the pipesrc and
3339 * pfit state, we'll end up with a big fb scanned out into the wrong
3340 * sized surface.
3341 *
3342 * To fix this properly, we need to hoist the checks up into
3343 * compute_mode_changes (or above), check the actual pfit state and
3344 * whether the platform allows pfit disable with pipe active, and only
3345 * then update the pipesrc and pfit state, even on the flip path.
3346 */
3347
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003348 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003349
3350 I915_WRITE(PIPESRC(crtc->pipe),
3351 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3352 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003353 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003354 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3355 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003356 I915_WRITE(PF_CTL(crtc->pipe), 0);
3357 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3358 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3359 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003360 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3361 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003362}
3363
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003364static void intel_fdi_normal_train(struct drm_crtc *crtc)
3365{
3366 struct drm_device *dev = crtc->dev;
3367 struct drm_i915_private *dev_priv = dev->dev_private;
3368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3369 int pipe = intel_crtc->pipe;
3370 u32 reg, temp;
3371
3372 /* enable normal train */
3373 reg = FDI_TX_CTL(pipe);
3374 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003375 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003376 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3377 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003378 } else {
3379 temp &= ~FDI_LINK_TRAIN_NONE;
3380 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003381 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003382 I915_WRITE(reg, temp);
3383
3384 reg = FDI_RX_CTL(pipe);
3385 temp = I915_READ(reg);
3386 if (HAS_PCH_CPT(dev)) {
3387 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3388 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3389 } else {
3390 temp &= ~FDI_LINK_TRAIN_NONE;
3391 temp |= FDI_LINK_TRAIN_NONE;
3392 }
3393 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3394
3395 /* wait one idle pattern time */
3396 POSTING_READ(reg);
3397 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003398
3399 /* IVB wants error correction enabled */
3400 if (IS_IVYBRIDGE(dev))
3401 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3402 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003403}
3404
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003405/* The FDI link training functions for ILK/Ibexpeak. */
3406static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3407{
3408 struct drm_device *dev = crtc->dev;
3409 struct drm_i915_private *dev_priv = dev->dev_private;
3410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3411 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003412 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003414 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003415 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003416
Adam Jacksone1a44742010-06-25 15:32:14 -04003417 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3418 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 reg = FDI_RX_IMR(pipe);
3420 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003421 temp &= ~FDI_RX_SYMBOL_LOCK;
3422 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 I915_WRITE(reg, temp);
3424 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003425 udelay(150);
3426
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003427 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 reg = FDI_TX_CTL(pipe);
3429 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003430 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003431 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003432 temp &= ~FDI_LINK_TRAIN_NONE;
3433 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 reg = FDI_RX_CTL(pipe);
3437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438 temp &= ~FDI_LINK_TRAIN_NONE;
3439 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3441
3442 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443 udelay(150);
3444
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003445 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3448 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003449
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003451 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3454
3455 if ((temp & FDI_RX_BIT_LOCK)) {
3456 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 break;
3459 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003461 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003462 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463
3464 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 reg = FDI_TX_CTL(pipe);
3466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467 temp &= ~FDI_LINK_TRAIN_NONE;
3468 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003469 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003470
Chris Wilson5eddb702010-09-11 13:48:45 +01003471 reg = FDI_RX_CTL(pipe);
3472 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473 temp &= ~FDI_LINK_TRAIN_NONE;
3474 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003475 I915_WRITE(reg, temp);
3476
3477 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478 udelay(150);
3479
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003481 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003482 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3484
3485 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 DRM_DEBUG_KMS("FDI train 2 done.\n");
3488 break;
3489 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003490 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003491 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003492 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493
3494 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003495
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003496}
3497
Akshay Joshi0206e352011-08-16 15:34:10 -04003498static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3500 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3501 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3502 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3503};
3504
3505/* The FDI link training functions for SNB/Cougarpoint. */
3506static void gen6_fdi_link_train(struct drm_crtc *crtc)
3507{
3508 struct drm_device *dev = crtc->dev;
3509 struct drm_i915_private *dev_priv = dev->dev_private;
3510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3511 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003512 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003513
Adam Jacksone1a44742010-06-25 15:32:14 -04003514 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3515 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003516 reg = FDI_RX_IMR(pipe);
3517 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003518 temp &= ~FDI_RX_SYMBOL_LOCK;
3519 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003520 I915_WRITE(reg, temp);
3521
3522 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003523 udelay(150);
3524
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003526 reg = FDI_TX_CTL(pipe);
3527 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003528 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003529 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 temp &= ~FDI_LINK_TRAIN_NONE;
3531 temp |= FDI_LINK_TRAIN_PATTERN_1;
3532 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3533 /* SNB-B */
3534 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003535 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003536
Daniel Vetterd74cf322012-10-26 10:58:13 +02003537 I915_WRITE(FDI_RX_MISC(pipe),
3538 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3539
Chris Wilson5eddb702010-09-11 13:48:45 +01003540 reg = FDI_RX_CTL(pipe);
3541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003542 if (HAS_PCH_CPT(dev)) {
3543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3544 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3545 } else {
3546 temp &= ~FDI_LINK_TRAIN_NONE;
3547 temp |= FDI_LINK_TRAIN_PATTERN_1;
3548 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003549 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3550
3551 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003552 udelay(150);
3553
Akshay Joshi0206e352011-08-16 15:34:10 -04003554 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003555 reg = FDI_TX_CTL(pipe);
3556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3558 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003559 I915_WRITE(reg, temp);
3560
3561 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003562 udelay(500);
3563
Sean Paulfa37d392012-03-02 12:53:39 -05003564 for (retry = 0; retry < 5; retry++) {
3565 reg = FDI_RX_IIR(pipe);
3566 temp = I915_READ(reg);
3567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3568 if (temp & FDI_RX_BIT_LOCK) {
3569 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3570 DRM_DEBUG_KMS("FDI train 1 done.\n");
3571 break;
3572 }
3573 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003574 }
Sean Paulfa37d392012-03-02 12:53:39 -05003575 if (retry < 5)
3576 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003577 }
3578 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003580
3581 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 reg = FDI_TX_CTL(pipe);
3583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584 temp &= ~FDI_LINK_TRAIN_NONE;
3585 temp |= FDI_LINK_TRAIN_PATTERN_2;
3586 if (IS_GEN6(dev)) {
3587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3588 /* SNB-B */
3589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003591 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003592
Chris Wilson5eddb702010-09-11 13:48:45 +01003593 reg = FDI_RX_CTL(pipe);
3594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003595 if (HAS_PCH_CPT(dev)) {
3596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3597 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3598 } else {
3599 temp &= ~FDI_LINK_TRAIN_NONE;
3600 temp |= FDI_LINK_TRAIN_PATTERN_2;
3601 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003602 I915_WRITE(reg, temp);
3603
3604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003605 udelay(150);
3606
Akshay Joshi0206e352011-08-16 15:34:10 -04003607 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003608 reg = FDI_TX_CTL(pipe);
3609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3611 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003612 I915_WRITE(reg, temp);
3613
3614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003615 udelay(500);
3616
Sean Paulfa37d392012-03-02 12:53:39 -05003617 for (retry = 0; retry < 5; retry++) {
3618 reg = FDI_RX_IIR(pipe);
3619 temp = I915_READ(reg);
3620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3621 if (temp & FDI_RX_SYMBOL_LOCK) {
3622 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3623 DRM_DEBUG_KMS("FDI train 2 done.\n");
3624 break;
3625 }
3626 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003627 }
Sean Paulfa37d392012-03-02 12:53:39 -05003628 if (retry < 5)
3629 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003630 }
3631 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003632 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003633
3634 DRM_DEBUG_KMS("FDI train done.\n");
3635}
3636
Jesse Barnes357555c2011-04-28 15:09:55 -07003637/* Manual link training for Ivy Bridge A0 parts */
3638static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3639{
3640 struct drm_device *dev = crtc->dev;
3641 struct drm_i915_private *dev_priv = dev->dev_private;
3642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3643 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003644 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003645
3646 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3647 for train result */
3648 reg = FDI_RX_IMR(pipe);
3649 temp = I915_READ(reg);
3650 temp &= ~FDI_RX_SYMBOL_LOCK;
3651 temp &= ~FDI_RX_BIT_LOCK;
3652 I915_WRITE(reg, temp);
3653
3654 POSTING_READ(reg);
3655 udelay(150);
3656
Daniel Vetter01a415f2012-10-27 15:58:40 +02003657 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3658 I915_READ(FDI_RX_IIR(pipe)));
3659
Jesse Barnes139ccd32013-08-19 11:04:55 -07003660 /* Try each vswing and preemphasis setting twice before moving on */
3661 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3662 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003663 reg = FDI_TX_CTL(pipe);
3664 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003665 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3666 temp &= ~FDI_TX_ENABLE;
3667 I915_WRITE(reg, temp);
3668
3669 reg = FDI_RX_CTL(pipe);
3670 temp = I915_READ(reg);
3671 temp &= ~FDI_LINK_TRAIN_AUTO;
3672 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3673 temp &= ~FDI_RX_ENABLE;
3674 I915_WRITE(reg, temp);
3675
3676 /* enable CPU FDI TX and PCH FDI RX */
3677 reg = FDI_TX_CTL(pipe);
3678 temp = I915_READ(reg);
3679 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003680 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003681 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003682 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003683 temp |= snb_b_fdi_train_param[j/2];
3684 temp |= FDI_COMPOSITE_SYNC;
3685 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3686
3687 I915_WRITE(FDI_RX_MISC(pipe),
3688 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3689
3690 reg = FDI_RX_CTL(pipe);
3691 temp = I915_READ(reg);
3692 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3693 temp |= FDI_COMPOSITE_SYNC;
3694 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3695
3696 POSTING_READ(reg);
3697 udelay(1); /* should be 0.5us */
3698
3699 for (i = 0; i < 4; i++) {
3700 reg = FDI_RX_IIR(pipe);
3701 temp = I915_READ(reg);
3702 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3703
3704 if (temp & FDI_RX_BIT_LOCK ||
3705 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3706 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3707 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3708 i);
3709 break;
3710 }
3711 udelay(1); /* should be 0.5us */
3712 }
3713 if (i == 4) {
3714 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3715 continue;
3716 }
3717
3718 /* Train 2 */
3719 reg = FDI_TX_CTL(pipe);
3720 temp = I915_READ(reg);
3721 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3722 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3723 I915_WRITE(reg, temp);
3724
3725 reg = FDI_RX_CTL(pipe);
3726 temp = I915_READ(reg);
3727 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3728 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003729 I915_WRITE(reg, temp);
3730
3731 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003732 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003733
Jesse Barnes139ccd32013-08-19 11:04:55 -07003734 for (i = 0; i < 4; i++) {
3735 reg = FDI_RX_IIR(pipe);
3736 temp = I915_READ(reg);
3737 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003738
Jesse Barnes139ccd32013-08-19 11:04:55 -07003739 if (temp & FDI_RX_SYMBOL_LOCK ||
3740 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3741 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3742 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3743 i);
3744 goto train_done;
3745 }
3746 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003747 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003748 if (i == 4)
3749 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003750 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003751
Jesse Barnes139ccd32013-08-19 11:04:55 -07003752train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003753 DRM_DEBUG_KMS("FDI train done.\n");
3754}
3755
Daniel Vetter88cefb62012-08-12 19:27:14 +02003756static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003757{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003758 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003759 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003760 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003761 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003762
Jesse Barnesc64e3112010-09-10 11:27:03 -07003763
Jesse Barnes0e23b992010-09-10 11:10:00 -07003764 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003765 reg = FDI_RX_CTL(pipe);
3766 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003767 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003768 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003769 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003770 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3771
3772 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003773 udelay(200);
3774
3775 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003776 temp = I915_READ(reg);
3777 I915_WRITE(reg, temp | FDI_PCDCLK);
3778
3779 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003780 udelay(200);
3781
Paulo Zanoni20749732012-11-23 15:30:38 -02003782 /* Enable CPU FDI TX PLL, always on for Ironlake */
3783 reg = FDI_TX_CTL(pipe);
3784 temp = I915_READ(reg);
3785 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3786 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003787
Paulo Zanoni20749732012-11-23 15:30:38 -02003788 POSTING_READ(reg);
3789 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003790 }
3791}
3792
Daniel Vetter88cefb62012-08-12 19:27:14 +02003793static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3794{
3795 struct drm_device *dev = intel_crtc->base.dev;
3796 struct drm_i915_private *dev_priv = dev->dev_private;
3797 int pipe = intel_crtc->pipe;
3798 u32 reg, temp;
3799
3800 /* Switch from PCDclk to Rawclk */
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3804
3805 /* Disable CPU FDI TX PLL */
3806 reg = FDI_TX_CTL(pipe);
3807 temp = I915_READ(reg);
3808 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3809
3810 POSTING_READ(reg);
3811 udelay(100);
3812
3813 reg = FDI_RX_CTL(pipe);
3814 temp = I915_READ(reg);
3815 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3816
3817 /* Wait for the clocks to turn off. */
3818 POSTING_READ(reg);
3819 udelay(100);
3820}
3821
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003822static void ironlake_fdi_disable(struct drm_crtc *crtc)
3823{
3824 struct drm_device *dev = crtc->dev;
3825 struct drm_i915_private *dev_priv = dev->dev_private;
3826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3827 int pipe = intel_crtc->pipe;
3828 u32 reg, temp;
3829
3830 /* disable CPU FDI tx and PCH FDI rx */
3831 reg = FDI_TX_CTL(pipe);
3832 temp = I915_READ(reg);
3833 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3834 POSTING_READ(reg);
3835
3836 reg = FDI_RX_CTL(pipe);
3837 temp = I915_READ(reg);
3838 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003839 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003840 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3841
3842 POSTING_READ(reg);
3843 udelay(100);
3844
3845 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003846 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003847 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003848
3849 /* still set train pattern 1 */
3850 reg = FDI_TX_CTL(pipe);
3851 temp = I915_READ(reg);
3852 temp &= ~FDI_LINK_TRAIN_NONE;
3853 temp |= FDI_LINK_TRAIN_PATTERN_1;
3854 I915_WRITE(reg, temp);
3855
3856 reg = FDI_RX_CTL(pipe);
3857 temp = I915_READ(reg);
3858 if (HAS_PCH_CPT(dev)) {
3859 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3860 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3861 } else {
3862 temp &= ~FDI_LINK_TRAIN_NONE;
3863 temp |= FDI_LINK_TRAIN_PATTERN_1;
3864 }
3865 /* BPC in FDI rx is consistent with that in PIPECONF */
3866 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003867 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003868 I915_WRITE(reg, temp);
3869
3870 POSTING_READ(reg);
3871 udelay(100);
3872}
3873
Chris Wilson5dce5b932014-01-20 10:17:36 +00003874bool intel_has_pending_fb_unpin(struct drm_device *dev)
3875{
3876 struct intel_crtc *crtc;
3877
3878 /* Note that we don't need to be called with mode_config.lock here
3879 * as our list of CRTC objects is static for the lifetime of the
3880 * device and so cannot disappear as we iterate. Similarly, we can
3881 * happily treat the predicates as racy, atomic checks as userspace
3882 * cannot claim and pin a new fb without at least acquring the
3883 * struct_mutex and so serialising with us.
3884 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003885 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003886 if (atomic_read(&crtc->unpin_work_count) == 0)
3887 continue;
3888
3889 if (crtc->unpin_work)
3890 intel_wait_for_vblank(dev, crtc->pipe);
3891
3892 return true;
3893 }
3894
3895 return false;
3896}
3897
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003898static void page_flip_completed(struct intel_crtc *intel_crtc)
3899{
3900 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3901 struct intel_unpin_work *work = intel_crtc->unpin_work;
3902
3903 /* ensure that the unpin work is consistent wrt ->pending. */
3904 smp_rmb();
3905 intel_crtc->unpin_work = NULL;
3906
3907 if (work->event)
3908 drm_send_vblank_event(intel_crtc->base.dev,
3909 intel_crtc->pipe,
3910 work->event);
3911
3912 drm_crtc_vblank_put(&intel_crtc->base);
3913
3914 wake_up_all(&dev_priv->pending_flip_queue);
3915 queue_work(dev_priv->wq, &work->work);
3916
3917 trace_i915_flip_complete(intel_crtc->plane,
3918 work->pending_flip_obj);
3919}
3920
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003921void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003922{
Chris Wilson0f911282012-04-17 10:05:38 +01003923 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003924 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003925
Daniel Vetter2c10d572012-12-20 21:24:07 +01003926 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003927 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3928 !intel_crtc_has_pending_flip(crtc),
3929 60*HZ) == 0)) {
3930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003931
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003932 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003933 if (intel_crtc->unpin_work) {
3934 WARN_ONCE(1, "Removing stuck page flip\n");
3935 page_flip_completed(intel_crtc);
3936 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003937 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003938 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003939
Chris Wilson975d5682014-08-20 13:13:34 +01003940 if (crtc->primary->fb) {
3941 mutex_lock(&dev->struct_mutex);
3942 intel_finish_fb(crtc->primary->fb);
3943 mutex_unlock(&dev->struct_mutex);
3944 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003945}
3946
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003947/* Program iCLKIP clock to the desired frequency */
3948static void lpt_program_iclkip(struct drm_crtc *crtc)
3949{
3950 struct drm_device *dev = crtc->dev;
3951 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003952 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003953 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3954 u32 temp;
3955
Daniel Vetter09153002012-12-12 14:06:44 +01003956 mutex_lock(&dev_priv->dpio_lock);
3957
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958 /* It is necessary to ungate the pixclk gate prior to programming
3959 * the divisors, and gate it back when it is done.
3960 */
3961 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3962
3963 /* Disable SSCCTL */
3964 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003965 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3966 SBI_SSCCTL_DISABLE,
3967 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968
3969 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003970 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003971 auxdiv = 1;
3972 divsel = 0x41;
3973 phaseinc = 0x20;
3974 } else {
3975 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003976 * but the adjusted_mode->crtc_clock in in KHz. To get the
3977 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003978 * convert the virtual clock precision to KHz here for higher
3979 * precision.
3980 */
3981 u32 iclk_virtual_root_freq = 172800 * 1000;
3982 u32 iclk_pi_range = 64;
3983 u32 desired_divisor, msb_divisor_value, pi_value;
3984
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003985 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003986 msb_divisor_value = desired_divisor / iclk_pi_range;
3987 pi_value = desired_divisor % iclk_pi_range;
3988
3989 auxdiv = 0;
3990 divsel = msb_divisor_value - 2;
3991 phaseinc = pi_value;
3992 }
3993
3994 /* This should not happen with any sane values */
3995 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3996 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3997 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3998 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3999
4000 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004001 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004002 auxdiv,
4003 divsel,
4004 phasedir,
4005 phaseinc);
4006
4007 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004008 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004009 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4010 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4011 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4012 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4013 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4014 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004015 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004016
4017 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004018 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004019 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4020 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004021 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004022
4023 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004024 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004025 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004026 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004027
4028 /* Wait for initialization time */
4029 udelay(24);
4030
4031 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004032
4033 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004034}
4035
Daniel Vetter275f01b22013-05-03 11:49:47 +02004036static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4037 enum pipe pch_transcoder)
4038{
4039 struct drm_device *dev = crtc->base.dev;
4040 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004041 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004042
4043 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4044 I915_READ(HTOTAL(cpu_transcoder)));
4045 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4046 I915_READ(HBLANK(cpu_transcoder)));
4047 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4048 I915_READ(HSYNC(cpu_transcoder)));
4049
4050 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4051 I915_READ(VTOTAL(cpu_transcoder)));
4052 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4053 I915_READ(VBLANK(cpu_transcoder)));
4054 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4055 I915_READ(VSYNC(cpu_transcoder)));
4056 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4057 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4058}
4059
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004060static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004061{
4062 struct drm_i915_private *dev_priv = dev->dev_private;
4063 uint32_t temp;
4064
4065 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004066 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004067 return;
4068
4069 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4070 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4071
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004072 temp &= ~FDI_BC_BIFURCATION_SELECT;
4073 if (enable)
4074 temp |= FDI_BC_BIFURCATION_SELECT;
4075
4076 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004077 I915_WRITE(SOUTH_CHICKEN1, temp);
4078 POSTING_READ(SOUTH_CHICKEN1);
4079}
4080
4081static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4082{
4083 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004084
4085 switch (intel_crtc->pipe) {
4086 case PIPE_A:
4087 break;
4088 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004089 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004090 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004091 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004092 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004093
4094 break;
4095 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004096 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004097
4098 break;
4099 default:
4100 BUG();
4101 }
4102}
4103
Jesse Barnesf67a5592011-01-05 10:31:48 -08004104/*
4105 * Enable PCH resources required for PCH ports:
4106 * - PCH PLLs
4107 * - FDI training & RX/TX
4108 * - update transcoder timings
4109 * - DP transcoding bits
4110 * - transcoder
4111 */
4112static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004113{
4114 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004115 struct drm_i915_private *dev_priv = dev->dev_private;
4116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4117 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004118 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004119
Daniel Vetterab9412b2013-05-03 11:49:46 +02004120 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004121
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004122 if (IS_IVYBRIDGE(dev))
4123 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4124
Daniel Vettercd986ab2012-10-26 10:58:12 +02004125 /* Write the TU size bits before fdi link training, so that error
4126 * detection works. */
4127 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4128 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4129
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004130 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004131 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004132
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004133 /* We need to program the right clock selection before writing the pixel
4134 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004135 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004136 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004137
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004139 temp |= TRANS_DPLL_ENABLE(pipe);
4140 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004141 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004142 temp |= sel;
4143 else
4144 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004145 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004147
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004148 /* XXX: pch pll's can be enabled any time before we enable the PCH
4149 * transcoder, and we actually should do this to not upset any PCH
4150 * transcoder that already use the clock when we share it.
4151 *
4152 * Note that enable_shared_dpll tries to do the right thing, but
4153 * get_shared_dpll unconditionally resets the pll - we need that to have
4154 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004155 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004156
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004157 /* set transcoder timing, panel must allow it */
4158 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004159 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004161 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004162
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004164 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004165 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004166 reg = TRANS_DP_CTL(pipe);
4167 temp = I915_READ(reg);
4168 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004169 TRANS_DP_SYNC_MASK |
4170 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004171 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004172 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173
4174 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004175 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004176 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004177 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004178
4179 switch (intel_trans_dp_port_sel(crtc)) {
4180 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004181 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004182 break;
4183 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004184 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004185 break;
4186 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004187 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004188 break;
4189 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004190 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004191 }
4192
Chris Wilson5eddb702010-09-11 13:48:45 +01004193 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004194 }
4195
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004196 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004197}
4198
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004199static void lpt_pch_enable(struct drm_crtc *crtc)
4200{
4201 struct drm_device *dev = crtc->dev;
4202 struct drm_i915_private *dev_priv = dev->dev_private;
4203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004204 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004205
Daniel Vetterab9412b2013-05-03 11:49:46 +02004206 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004207
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004208 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004209
Paulo Zanoni0540e482012-10-31 18:12:40 -02004210 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004211 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004212
Paulo Zanoni937bb612012-10-31 18:12:47 -02004213 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004214}
4215
Daniel Vetter716c2e52014-06-25 22:02:02 +03004216void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004217{
Daniel Vettere2b78262013-06-07 23:10:03 +02004218 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004219
4220 if (pll == NULL)
4221 return;
4222
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004223 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004224 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004225 return;
4226 }
4227
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004228 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4229 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02004230 WARN_ON(pll->on);
4231 WARN_ON(pll->active);
4232 }
4233
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004234 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004235}
4236
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004237struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4238 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004239{
Daniel Vettere2b78262013-06-07 23:10:03 +02004240 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004241 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004242 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004243
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004244 if (HAS_PCH_IBX(dev_priv->dev)) {
4245 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004246 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004247 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004248
Daniel Vetter46edb022013-06-05 13:34:12 +02004249 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4250 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004251
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004252 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004253
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004254 goto found;
4255 }
4256
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304257 if (IS_BROXTON(dev_priv->dev)) {
4258 /* PLL is attached to port in bxt */
4259 struct intel_encoder *encoder;
4260 struct intel_digital_port *intel_dig_port;
4261
4262 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4263 if (WARN_ON(!encoder))
4264 return NULL;
4265
4266 intel_dig_port = enc_to_dig_port(&encoder->base);
4267 /* 1:1 mapping between ports and PLLs */
4268 i = (enum intel_dpll_id)intel_dig_port->port;
4269 pll = &dev_priv->shared_dplls[i];
4270 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4271 crtc->base.base.id, pll->name);
4272 WARN_ON(pll->new_config->crtc_mask);
4273
4274 goto found;
4275 }
4276
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004277 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4278 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004279
4280 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004281 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004282 continue;
4283
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004284 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004285 &pll->new_config->hw_state,
4286 sizeof(pll->new_config->hw_state)) == 0) {
4287 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004288 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004289 pll->new_config->crtc_mask,
4290 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004291 goto found;
4292 }
4293 }
4294
4295 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004296 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4297 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004298 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004299 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4300 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004301 goto found;
4302 }
4303 }
4304
4305 return NULL;
4306
4307found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004308 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004309 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004310
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004311 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004312 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4313 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004314
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004315 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004316
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004317 return pll;
4318}
4319
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004320/**
4321 * intel_shared_dpll_start_config - start a new PLL staged config
4322 * @dev_priv: DRM device
4323 * @clear_pipes: mask of pipes that will have their PLLs freed
4324 *
4325 * Starts a new PLL staged config, copying the current config but
4326 * releasing the references of pipes specified in clear_pipes.
4327 */
4328static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4329 unsigned clear_pipes)
4330{
4331 struct intel_shared_dpll *pll;
4332 enum intel_dpll_id i;
4333
4334 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4335 pll = &dev_priv->shared_dplls[i];
4336
4337 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4338 GFP_KERNEL);
4339 if (!pll->new_config)
4340 goto cleanup;
4341
4342 pll->new_config->crtc_mask &= ~clear_pipes;
4343 }
4344
4345 return 0;
4346
4347cleanup:
4348 while (--i >= 0) {
4349 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004350 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004351 pll->new_config = NULL;
4352 }
4353
4354 return -ENOMEM;
4355}
4356
4357static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4358{
4359 struct intel_shared_dpll *pll;
4360 enum intel_dpll_id i;
4361
4362 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4363 pll = &dev_priv->shared_dplls[i];
4364
4365 WARN_ON(pll->new_config == &pll->config);
4366
4367 pll->config = *pll->new_config;
4368 kfree(pll->new_config);
4369 pll->new_config = NULL;
4370 }
4371}
4372
4373static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4374{
4375 struct intel_shared_dpll *pll;
4376 enum intel_dpll_id i;
4377
4378 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4379 pll = &dev_priv->shared_dplls[i];
4380
4381 WARN_ON(pll->new_config == &pll->config);
4382
4383 kfree(pll->new_config);
4384 pll->new_config = NULL;
4385 }
4386}
4387
Daniel Vettera1520312013-05-03 11:49:50 +02004388static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004389{
4390 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004391 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004392 u32 temp;
4393
4394 temp = I915_READ(dslreg);
4395 udelay(500);
4396 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004397 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004398 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004399 }
4400}
4401
Chandra Kondurua1b22782015-04-07 15:28:45 -07004402/**
4403 * skl_update_scaler_users - Stages update to crtc's scaler state
4404 * @intel_crtc: crtc
4405 * @crtc_state: crtc_state
4406 * @plane: plane (NULL indicates crtc is requesting update)
4407 * @plane_state: plane's state
4408 * @force_detach: request unconditional detachment of scaler
4409 *
4410 * This function updates scaler state for requested plane or crtc.
4411 * To request scaler usage update for a plane, caller shall pass plane pointer.
4412 * To request scaler usage update for crtc, caller shall pass plane pointer
4413 * as NULL.
4414 *
4415 * Return
4416 * 0 - scaler_usage updated successfully
4417 * error - requested scaling cannot be supported or other error condition
4418 */
4419int
4420skl_update_scaler_users(
4421 struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state,
4422 struct intel_plane *intel_plane, struct intel_plane_state *plane_state,
4423 int force_detach)
4424{
4425 int need_scaling;
4426 int idx;
4427 int src_w, src_h, dst_w, dst_h;
4428 int *scaler_id;
4429 struct drm_framebuffer *fb;
4430 struct intel_crtc_scaler_state *scaler_state;
Chandra Konduru6156a452015-04-27 13:48:39 -07004431 unsigned int rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004432
4433 if (!intel_crtc || !crtc_state)
4434 return 0;
4435
4436 scaler_state = &crtc_state->scaler_state;
4437
4438 idx = intel_plane ? drm_plane_index(&intel_plane->base) : SKL_CRTC_INDEX;
4439 fb = intel_plane ? plane_state->base.fb : NULL;
4440
4441 if (intel_plane) {
4442 src_w = drm_rect_width(&plane_state->src) >> 16;
4443 src_h = drm_rect_height(&plane_state->src) >> 16;
4444 dst_w = drm_rect_width(&plane_state->dst);
4445 dst_h = drm_rect_height(&plane_state->dst);
4446 scaler_id = &plane_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004447 rotation = plane_state->base.rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004448 } else {
4449 struct drm_display_mode *adjusted_mode =
4450 &crtc_state->base.adjusted_mode;
4451 src_w = crtc_state->pipe_src_w;
4452 src_h = crtc_state->pipe_src_h;
4453 dst_w = adjusted_mode->hdisplay;
4454 dst_h = adjusted_mode->vdisplay;
4455 scaler_id = &scaler_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004456 rotation = DRM_ROTATE_0;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004457 }
Chandra Konduru6156a452015-04-27 13:48:39 -07004458
4459 need_scaling = intel_rotation_90_or_270(rotation) ?
4460 (src_h != dst_w || src_w != dst_h):
4461 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004462
4463 /*
4464 * if plane is being disabled or scaler is no more required or force detach
4465 * - free scaler binded to this plane/crtc
4466 * - in order to do this, update crtc->scaler_usage
4467 *
4468 * Here scaler state in crtc_state is set free so that
4469 * scaler can be assigned to other user. Actual register
4470 * update to free the scaler is done in plane/panel-fit programming.
4471 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4472 */
4473 if (force_detach || !need_scaling || (intel_plane &&
4474 (!fb || !plane_state->visible))) {
4475 if (*scaler_id >= 0) {
4476 scaler_state->scaler_users &= ~(1 << idx);
4477 scaler_state->scalers[*scaler_id].in_use = 0;
4478
4479 DRM_DEBUG_KMS("Staged freeing scaler id %d.%d from %s:%d "
4480 "crtc_state = %p scaler_users = 0x%x\n",
4481 intel_crtc->pipe, *scaler_id, intel_plane ? "PLANE" : "CRTC",
4482 intel_plane ? intel_plane->base.base.id :
4483 intel_crtc->base.base.id, crtc_state,
4484 scaler_state->scaler_users);
4485 *scaler_id = -1;
4486 }
4487 return 0;
4488 }
4489
4490 /* range checks */
4491 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4492 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4493
4494 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4495 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4496 DRM_DEBUG_KMS("%s:%d scaler_user index %u.%u: src %ux%u dst %ux%u "
4497 "size is out of scaler range\n",
4498 intel_plane ? "PLANE" : "CRTC",
4499 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4500 intel_crtc->pipe, idx, src_w, src_h, dst_w, dst_h);
4501 return -EINVAL;
4502 }
4503
4504 /* check colorkey */
4505 if (intel_plane && intel_plane->ckey.flags != I915_SET_COLORKEY_NONE) {
4506 DRM_DEBUG_KMS("PLANE:%d scaling with color key not allowed",
4507 intel_plane->base.base.id);
4508 return -EINVAL;
4509 }
4510
4511 /* Check src format */
4512 if (intel_plane) {
4513 switch (fb->pixel_format) {
4514 case DRM_FORMAT_RGB565:
4515 case DRM_FORMAT_XBGR8888:
4516 case DRM_FORMAT_XRGB8888:
4517 case DRM_FORMAT_ABGR8888:
4518 case DRM_FORMAT_ARGB8888:
4519 case DRM_FORMAT_XRGB2101010:
Chandra Kondurua1b22782015-04-07 15:28:45 -07004520 case DRM_FORMAT_XBGR2101010:
Chandra Kondurua1b22782015-04-07 15:28:45 -07004521 case DRM_FORMAT_YUYV:
4522 case DRM_FORMAT_YVYU:
4523 case DRM_FORMAT_UYVY:
4524 case DRM_FORMAT_VYUY:
4525 break;
4526 default:
4527 DRM_DEBUG_KMS("PLANE:%d FB:%d unsupported scaling format 0x%x\n",
4528 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4529 return -EINVAL;
4530 }
4531 }
4532
4533 /* mark this plane as a scaler user in crtc_state */
4534 scaler_state->scaler_users |= (1 << idx);
4535 DRM_DEBUG_KMS("%s:%d staged scaling request for %ux%u->%ux%u "
4536 "crtc_state = %p scaler_users = 0x%x\n",
4537 intel_plane ? "PLANE" : "CRTC",
4538 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4539 src_w, src_h, dst_w, dst_h, crtc_state, scaler_state->scaler_users);
4540 return 0;
4541}
4542
4543static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004544{
4545 struct drm_device *dev = crtc->base.dev;
4546 struct drm_i915_private *dev_priv = dev->dev_private;
4547 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004548 struct intel_crtc_scaler_state *scaler_state =
4549 &crtc->config->scaler_state;
4550
4551 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4552
4553 /* To update pfit, first update scaler state */
4554 skl_update_scaler_users(crtc, crtc->config, NULL, NULL, !enable);
4555 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4556 skl_detach_scalers(crtc);
4557 if (!enable)
4558 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004559
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004560 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004561 int id;
4562
4563 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4564 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4565 return;
4566 }
4567
4568 id = scaler_state->scaler_id;
4569 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4570 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4571 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4572 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4573
4574 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004575 }
4576}
4577
Jesse Barnesb074cec2013-04-25 12:55:02 -07004578static void ironlake_pfit_enable(struct intel_crtc *crtc)
4579{
4580 struct drm_device *dev = crtc->base.dev;
4581 struct drm_i915_private *dev_priv = dev->dev_private;
4582 int pipe = crtc->pipe;
4583
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004584 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004585 /* Force use of hard-coded filter coefficients
4586 * as some pre-programmed values are broken,
4587 * e.g. x201.
4588 */
4589 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4590 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4591 PF_PIPE_SEL_IVB(pipe));
4592 else
4593 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004594 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4595 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004596 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004597}
4598
Matt Roper4a3b8762014-12-23 10:41:51 -08004599static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004600{
4601 struct drm_device *dev = crtc->dev;
4602 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004603 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004604 struct intel_plane *intel_plane;
4605
Matt Roperaf2b6532014-04-01 15:22:32 -07004606 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4607 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004608 if (intel_plane->pipe == pipe)
4609 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004610 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004611}
4612
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004613void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004614{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004615 struct drm_device *dev = crtc->base.dev;
4616 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004617
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004618 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004619 return;
4620
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004621 /* We can only enable IPS after we enable a plane and wait for a vblank */
4622 intel_wait_for_vblank(dev, crtc->pipe);
4623
Paulo Zanonid77e4532013-09-24 13:52:55 -03004624 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004625 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004626 mutex_lock(&dev_priv->rps.hw_lock);
4627 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4628 mutex_unlock(&dev_priv->rps.hw_lock);
4629 /* Quoting Art Runyan: "its not safe to expect any particular
4630 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004631 * mailbox." Moreover, the mailbox may return a bogus state,
4632 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004633 */
4634 } else {
4635 I915_WRITE(IPS_CTL, IPS_ENABLE);
4636 /* The bit only becomes 1 in the next vblank, so this wait here
4637 * is essentially intel_wait_for_vblank. If we don't have this
4638 * and don't wait for vblanks until the end of crtc_enable, then
4639 * the HW state readout code will complain that the expected
4640 * IPS_CTL value is not the one we read. */
4641 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4642 DRM_ERROR("Timed out waiting for IPS enable\n");
4643 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004644}
4645
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004646void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004647{
4648 struct drm_device *dev = crtc->base.dev;
4649 struct drm_i915_private *dev_priv = dev->dev_private;
4650
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004651 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004652 return;
4653
4654 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004655 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004656 mutex_lock(&dev_priv->rps.hw_lock);
4657 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4658 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004659 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4660 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4661 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004662 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004663 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004664 POSTING_READ(IPS_CTL);
4665 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004666
4667 /* We need to wait for a vblank before we can disable the plane. */
4668 intel_wait_for_vblank(dev, crtc->pipe);
4669}
4670
4671/** Loads the palette/gamma unit for the CRTC with the prepared values */
4672static void intel_crtc_load_lut(struct drm_crtc *crtc)
4673{
4674 struct drm_device *dev = crtc->dev;
4675 struct drm_i915_private *dev_priv = dev->dev_private;
4676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4677 enum pipe pipe = intel_crtc->pipe;
4678 int palreg = PALETTE(pipe);
4679 int i;
4680 bool reenable_ips = false;
4681
4682 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004683 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004684 return;
4685
Imre Deak50360402015-01-16 00:55:16 -08004686 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004687 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004688 assert_dsi_pll_enabled(dev_priv);
4689 else
4690 assert_pll_enabled(dev_priv, pipe);
4691 }
4692
4693 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304694 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004695 palreg = LGC_PALETTE(pipe);
4696
4697 /* Workaround : Do not read or write the pipe palette/gamma data while
4698 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4699 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004700 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004701 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4702 GAMMA_MODE_MODE_SPLIT)) {
4703 hsw_disable_ips(intel_crtc);
4704 reenable_ips = true;
4705 }
4706
4707 for (i = 0; i < 256; i++) {
4708 I915_WRITE(palreg + 4 * i,
4709 (intel_crtc->lut_r[i] << 16) |
4710 (intel_crtc->lut_g[i] << 8) |
4711 intel_crtc->lut_b[i]);
4712 }
4713
4714 if (reenable_ips)
4715 hsw_enable_ips(intel_crtc);
4716}
4717
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004718static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004719{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004720 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004721 struct drm_device *dev = intel_crtc->base.dev;
4722 struct drm_i915_private *dev_priv = dev->dev_private;
4723
4724 mutex_lock(&dev->struct_mutex);
4725 dev_priv->mm.interruptible = false;
4726 (void) intel_overlay_switch_off(intel_crtc->overlay);
4727 dev_priv->mm.interruptible = true;
4728 mutex_unlock(&dev->struct_mutex);
4729 }
4730
4731 /* Let userspace switch the overlay on again. In most cases userspace
4732 * has to recompute where to put it anyway.
4733 */
4734}
4735
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004736/**
4737 * intel_post_enable_primary - Perform operations after enabling primary plane
4738 * @crtc: the CRTC whose primary plane was just enabled
4739 *
4740 * Performs potentially sleeping operations that must be done after the primary
4741 * plane is enabled, such as updating FBC and IPS. Note that this may be
4742 * called due to an explicit primary plane update, or due to an implicit
4743 * re-enable that is caused when a sprite plane is updated to no longer
4744 * completely hide the primary plane.
4745 */
4746static void
4747intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004748{
4749 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004750 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004751 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4752 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004753
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004754 /*
4755 * BDW signals flip done immediately if the plane
4756 * is disabled, even if the plane enable is already
4757 * armed to occur at the next vblank :(
4758 */
4759 if (IS_BROADWELL(dev))
4760 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004761
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004762 /*
4763 * FIXME IPS should be fine as long as one plane is
4764 * enabled, but in practice it seems to have problems
4765 * when going from primary only to sprite only and vice
4766 * versa.
4767 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004768 hsw_enable_ips(intel_crtc);
4769
4770 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004771 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004772 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004773
4774 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004775 * Gen2 reports pipe underruns whenever all planes are disabled.
4776 * So don't enable underrun reporting before at least some planes
4777 * are enabled.
4778 * FIXME: Need to fix the logic to work when we turn off all planes
4779 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004780 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004781 if (IS_GEN2(dev))
4782 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4783
4784 /* Underruns don't raise interrupts, so check manually. */
4785 if (HAS_GMCH_DISPLAY(dev))
4786 i9xx_check_fifo_underruns(dev_priv);
4787}
4788
4789/**
4790 * intel_pre_disable_primary - Perform operations before disabling primary plane
4791 * @crtc: the CRTC whose primary plane is to be disabled
4792 *
4793 * Performs potentially sleeping operations that must be done before the
4794 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4795 * be called due to an explicit primary plane update, or due to an implicit
4796 * disable that is caused when a sprite plane completely hides the primary
4797 * plane.
4798 */
4799static void
4800intel_pre_disable_primary(struct drm_crtc *crtc)
4801{
4802 struct drm_device *dev = crtc->dev;
4803 struct drm_i915_private *dev_priv = dev->dev_private;
4804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4805 int pipe = intel_crtc->pipe;
4806
4807 /*
4808 * Gen2 reports pipe underruns whenever all planes are disabled.
4809 * So diasble underrun reporting before all the planes get disabled.
4810 * FIXME: Need to fix the logic to work when we turn off all planes
4811 * but leave the pipe running.
4812 */
4813 if (IS_GEN2(dev))
4814 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4815
4816 /*
4817 * Vblank time updates from the shadow to live plane control register
4818 * are blocked if the memory self-refresh mode is active at that
4819 * moment. So to make sure the plane gets truly disabled, disable
4820 * first the self-refresh mode. The self-refresh enable bit in turn
4821 * will be checked/applied by the HW only at the next frame start
4822 * event which is after the vblank start event, so we need to have a
4823 * wait-for-vblank between disabling the plane and the pipe.
4824 */
4825 if (HAS_GMCH_DISPLAY(dev))
4826 intel_set_memory_cxsr(dev_priv, false);
4827
4828 mutex_lock(&dev->struct_mutex);
4829 if (dev_priv->fbc.crtc == intel_crtc)
4830 intel_fbc_disable(dev);
4831 mutex_unlock(&dev->struct_mutex);
4832
4833 /*
4834 * FIXME IPS should be fine as long as one plane is
4835 * enabled, but in practice it seems to have problems
4836 * when going from primary only to sprite only and vice
4837 * versa.
4838 */
4839 hsw_disable_ips(intel_crtc);
4840}
4841
4842static void intel_crtc_enable_planes(struct drm_crtc *crtc)
4843{
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004844 intel_enable_primary_hw_plane(crtc->primary, crtc);
4845 intel_enable_sprite_planes(crtc);
4846 intel_crtc_update_cursor(crtc, true);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004847
4848 intel_post_enable_primary(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004849}
4850
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004851static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004852{
4853 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004855 struct intel_plane *intel_plane;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004856 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004857
4858 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004859
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004860 intel_pre_disable_primary(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004861
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004862 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004863 for_each_intel_plane(dev, intel_plane) {
4864 if (intel_plane->pipe == pipe) {
4865 struct drm_crtc *from = intel_plane->base.crtc;
4866
4867 intel_plane->disable_plane(&intel_plane->base,
4868 from ?: crtc, true);
4869 }
4870 }
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004871
Daniel Vetterf99d7062014-06-19 16:01:59 +02004872 /*
4873 * FIXME: Once we grow proper nuclear flip support out of this we need
4874 * to compute the mask of flip planes precisely. For the time being
4875 * consider this a flip to a NULL plane.
4876 */
4877 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004878}
4879
Jesse Barnesf67a5592011-01-05 10:31:48 -08004880static void ironlake_crtc_enable(struct drm_crtc *crtc)
4881{
4882 struct drm_device *dev = crtc->dev;
4883 struct drm_i915_private *dev_priv = dev->dev_private;
4884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004885 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004886 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004887
Matt Roper83d65732015-02-25 13:12:16 -08004888 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004889
Jesse Barnesf67a5592011-01-05 10:31:48 -08004890 if (intel_crtc->active)
4891 return;
4892
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004893 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004894 intel_prepare_shared_dpll(intel_crtc);
4895
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004896 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304897 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004898
4899 intel_set_pipe_timings(intel_crtc);
4900
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004901 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004902 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004903 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004904 }
4905
4906 ironlake_set_pipeconf(crtc);
4907
Jesse Barnesf67a5592011-01-05 10:31:48 -08004908 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004909
Daniel Vettera72e4c92014-09-30 10:56:47 +02004910 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4911 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004912
Daniel Vetterf6736a12013-06-05 13:34:30 +02004913 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004914 if (encoder->pre_enable)
4915 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004916
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004917 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004918 /* Note: FDI PLL enabling _must_ be done before we enable the
4919 * cpu pipes, hence this is separate from all the other fdi/pch
4920 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004921 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004922 } else {
4923 assert_fdi_tx_disabled(dev_priv, pipe);
4924 assert_fdi_rx_disabled(dev_priv, pipe);
4925 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004926
Jesse Barnesb074cec2013-04-25 12:55:02 -07004927 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004928
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004929 /*
4930 * On ILK+ LUT must be loaded before the pipe is running but with
4931 * clocks enabled
4932 */
4933 intel_crtc_load_lut(crtc);
4934
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004935 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004936 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004937
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004938 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004939 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004940
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004941 assert_vblank_disabled(crtc);
4942 drm_crtc_vblank_on(crtc);
4943
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004944 for_each_encoder_on_crtc(dev, crtc, encoder)
4945 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004946
4947 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004948 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004949}
4950
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004951/* IPS only exists on ULT machines and is tied to pipe A. */
4952static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4953{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004954 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004955}
4956
Paulo Zanonie4916942013-09-20 16:21:19 -03004957/*
4958 * This implements the workaround described in the "notes" section of the mode
4959 * set sequence documentation. When going from no pipes or single pipe to
4960 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4961 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4962 */
4963static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4964{
4965 struct drm_device *dev = crtc->base.dev;
4966 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4967
4968 /* We want to get the other_active_crtc only if there's only 1 other
4969 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004970 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004971 if (!crtc_it->active || crtc_it == crtc)
4972 continue;
4973
4974 if (other_active_crtc)
4975 return;
4976
4977 other_active_crtc = crtc_it;
4978 }
4979 if (!other_active_crtc)
4980 return;
4981
4982 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4983 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4984}
4985
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004986static void haswell_crtc_enable(struct drm_crtc *crtc)
4987{
4988 struct drm_device *dev = crtc->dev;
4989 struct drm_i915_private *dev_priv = dev->dev_private;
4990 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4991 struct intel_encoder *encoder;
4992 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004993
Matt Roper83d65732015-02-25 13:12:16 -08004994 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004995
4996 if (intel_crtc->active)
4997 return;
4998
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004999 if (intel_crtc_to_shared_dpll(intel_crtc))
5000 intel_enable_shared_dpll(intel_crtc);
5001
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005002 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305003 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005004
5005 intel_set_pipe_timings(intel_crtc);
5006
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005007 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5008 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5009 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005010 }
5011
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005012 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005013 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005014 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005015 }
5016
5017 haswell_set_pipeconf(crtc);
5018
5019 intel_set_pipe_csc(crtc);
5020
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005021 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005022
Daniel Vettera72e4c92014-09-30 10:56:47 +02005023 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005024 for_each_encoder_on_crtc(dev, crtc, encoder)
5025 if (encoder->pre_enable)
5026 encoder->pre_enable(encoder);
5027
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005028 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02005029 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5030 true);
Imre Deak4fe94672014-06-25 22:01:49 +03005031 dev_priv->display.fdi_link_train(crtc);
5032 }
5033
Paulo Zanoni1f544382012-10-24 11:32:00 -02005034 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005035
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005036 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005037 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005038 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005039 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005040 else
5041 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005042
5043 /*
5044 * On ILK+ LUT must be loaded before the pipe is running but with
5045 * clocks enabled
5046 */
5047 intel_crtc_load_lut(crtc);
5048
Paulo Zanoni1f544382012-10-24 11:32:00 -02005049 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00005050 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005051
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005052 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005053 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005054
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005055 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005056 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005057
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005058 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005059 intel_ddi_set_vc_payload_alloc(crtc, true);
5060
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005061 assert_vblank_disabled(crtc);
5062 drm_crtc_vblank_on(crtc);
5063
Jani Nikula8807e552013-08-30 19:40:32 +03005064 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005065 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005066 intel_opregion_notify_encoder(encoder, true);
5067 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005068
Paulo Zanonie4916942013-09-20 16:21:19 -03005069 /* If we change the relative order between pipe/planes enabling, we need
5070 * to change the workaround. */
5071 haswell_mode_set_planes_workaround(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005072}
5073
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005074static void ironlake_pfit_disable(struct intel_crtc *crtc)
5075{
5076 struct drm_device *dev = crtc->base.dev;
5077 struct drm_i915_private *dev_priv = dev->dev_private;
5078 int pipe = crtc->pipe;
5079
5080 /* To avoid upsetting the power well on haswell only disable the pfit if
5081 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005082 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005083 I915_WRITE(PF_CTL(pipe), 0);
5084 I915_WRITE(PF_WIN_POS(pipe), 0);
5085 I915_WRITE(PF_WIN_SZ(pipe), 0);
5086 }
5087}
5088
Jesse Barnes6be4a602010-09-10 10:26:01 -07005089static void ironlake_crtc_disable(struct drm_crtc *crtc)
5090{
5091 struct drm_device *dev = crtc->dev;
5092 struct drm_i915_private *dev_priv = dev->dev_private;
5093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005094 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005095 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005096 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005097
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005098 if (!intel_crtc->active)
5099 return;
5100
Daniel Vetterea9d7582012-07-10 10:42:52 +02005101 for_each_encoder_on_crtc(dev, crtc, encoder)
5102 encoder->disable(encoder);
5103
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005104 drm_crtc_vblank_off(crtc);
5105 assert_vblank_disabled(crtc);
5106
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005107 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005108 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005109
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005110 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005111
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005112 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005113
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005114 for_each_encoder_on_crtc(dev, crtc, encoder)
5115 if (encoder->post_disable)
5116 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005117
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005118 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005119 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005120
Daniel Vetterd925c592013-06-05 13:34:04 +02005121 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005122
Daniel Vetterd925c592013-06-05 13:34:04 +02005123 if (HAS_PCH_CPT(dev)) {
5124 /* disable TRANS_DP_CTL */
5125 reg = TRANS_DP_CTL(pipe);
5126 temp = I915_READ(reg);
5127 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5128 TRANS_DP_PORT_SEL_MASK);
5129 temp |= TRANS_DP_PORT_SEL_NONE;
5130 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005131
Daniel Vetterd925c592013-06-05 13:34:04 +02005132 /* disable DPLL_SEL */
5133 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005134 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005135 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005136 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005137
5138 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005139 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02005140
5141 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005142 }
5143
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005144 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005145 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005146
5147 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005148 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005149 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005150}
5151
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005152static void haswell_crtc_disable(struct drm_crtc *crtc)
5153{
5154 struct drm_device *dev = crtc->dev;
5155 struct drm_i915_private *dev_priv = dev->dev_private;
5156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5157 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005158 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005159
5160 if (!intel_crtc->active)
5161 return;
5162
Jani Nikula8807e552013-08-30 19:40:32 +03005163 for_each_encoder_on_crtc(dev, crtc, encoder) {
5164 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005165 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005166 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005167
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005168 drm_crtc_vblank_off(crtc);
5169 assert_vblank_disabled(crtc);
5170
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005171 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005172 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5173 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005174 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005175
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005176 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005177 intel_ddi_set_vc_payload_alloc(crtc, false);
5178
Paulo Zanoniad80a812012-10-24 16:06:19 -02005179 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005180
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005181 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005182 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005183 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005184 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005185 else
5186 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005187
Paulo Zanoni1f544382012-10-24 11:32:00 -02005188 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005189
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005190 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005191 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005192 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005193 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005194
Imre Deak97b040a2014-06-25 22:01:50 +03005195 for_each_encoder_on_crtc(dev, crtc, encoder)
5196 if (encoder->post_disable)
5197 encoder->post_disable(encoder);
5198
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005199 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005200 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005201
5202 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005203 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005204 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005205
5206 if (intel_crtc_to_shared_dpll(intel_crtc))
5207 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005208}
5209
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005210static void ironlake_crtc_off(struct drm_crtc *crtc)
5211{
5212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005213 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005214}
5215
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005216
Jesse Barnes2dd24552013-04-25 12:55:01 -07005217static void i9xx_pfit_enable(struct intel_crtc *crtc)
5218{
5219 struct drm_device *dev = crtc->base.dev;
5220 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005221 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005222
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005223 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005224 return;
5225
Daniel Vetterc0b03412013-05-28 12:05:54 +02005226 /*
5227 * The panel fitter should only be adjusted whilst the pipe is disabled,
5228 * according to register description and PRM.
5229 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005230 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5231 assert_pipe_disabled(dev_priv, crtc->pipe);
5232
Jesse Barnesb074cec2013-04-25 12:55:02 -07005233 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5234 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005235
5236 /* Border color in case we don't scale up to the full screen. Black by
5237 * default, change to something else for debugging. */
5238 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005239}
5240
Dave Airlied05410f2014-06-05 13:22:59 +10005241static enum intel_display_power_domain port_to_power_domain(enum port port)
5242{
5243 switch (port) {
5244 case PORT_A:
5245 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5246 case PORT_B:
5247 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5248 case PORT_C:
5249 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5250 case PORT_D:
5251 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5252 default:
5253 WARN_ON_ONCE(1);
5254 return POWER_DOMAIN_PORT_OTHER;
5255 }
5256}
5257
Imre Deak77d22dc2014-03-05 16:20:52 +02005258#define for_each_power_domain(domain, mask) \
5259 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5260 if ((1 << (domain)) & (mask))
5261
Imre Deak319be8a2014-03-04 19:22:57 +02005262enum intel_display_power_domain
5263intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005264{
Imre Deak319be8a2014-03-04 19:22:57 +02005265 struct drm_device *dev = intel_encoder->base.dev;
5266 struct intel_digital_port *intel_dig_port;
5267
5268 switch (intel_encoder->type) {
5269 case INTEL_OUTPUT_UNKNOWN:
5270 /* Only DDI platforms should ever use this output type */
5271 WARN_ON_ONCE(!HAS_DDI(dev));
5272 case INTEL_OUTPUT_DISPLAYPORT:
5273 case INTEL_OUTPUT_HDMI:
5274 case INTEL_OUTPUT_EDP:
5275 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005276 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005277 case INTEL_OUTPUT_DP_MST:
5278 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5279 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005280 case INTEL_OUTPUT_ANALOG:
5281 return POWER_DOMAIN_PORT_CRT;
5282 case INTEL_OUTPUT_DSI:
5283 return POWER_DOMAIN_PORT_DSI;
5284 default:
5285 return POWER_DOMAIN_PORT_OTHER;
5286 }
5287}
5288
5289static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5290{
5291 struct drm_device *dev = crtc->dev;
5292 struct intel_encoder *intel_encoder;
5293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5294 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005295 unsigned long mask;
5296 enum transcoder transcoder;
5297
5298 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5299
5300 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5301 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005302 if (intel_crtc->config->pch_pfit.enabled ||
5303 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005304 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5305
Imre Deak319be8a2014-03-04 19:22:57 +02005306 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5307 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5308
Imre Deak77d22dc2014-03-05 16:20:52 +02005309 return mask;
5310}
5311
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005312static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005313{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005314 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005315 struct drm_i915_private *dev_priv = dev->dev_private;
5316 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5317 struct intel_crtc *crtc;
5318
5319 /*
5320 * First get all needed power domains, then put all unneeded, to avoid
5321 * any unnecessary toggling of the power wells.
5322 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005323 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005324 enum intel_display_power_domain domain;
5325
Matt Roper83d65732015-02-25 13:12:16 -08005326 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005327 continue;
5328
Imre Deak319be8a2014-03-04 19:22:57 +02005329 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005330
5331 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5332 intel_display_power_get(dev_priv, domain);
5333 }
5334
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005335 if (dev_priv->display.modeset_global_resources)
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005336 dev_priv->display.modeset_global_resources(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005337
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005338 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005339 enum intel_display_power_domain domain;
5340
5341 for_each_power_domain(domain, crtc->enabled_power_domains)
5342 intel_display_power_put(dev_priv, domain);
5343
5344 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5345 }
5346
5347 intel_display_set_init_power(dev_priv, false);
5348}
5349
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305350void broxton_set_cdclk(struct drm_device *dev, int frequency)
5351{
5352 struct drm_i915_private *dev_priv = dev->dev_private;
5353 uint32_t divider;
5354 uint32_t ratio;
5355 uint32_t current_freq;
5356 int ret;
5357
5358 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5359 switch (frequency) {
5360 case 144000:
5361 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5362 ratio = BXT_DE_PLL_RATIO(60);
5363 break;
5364 case 288000:
5365 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5366 ratio = BXT_DE_PLL_RATIO(60);
5367 break;
5368 case 384000:
5369 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5370 ratio = BXT_DE_PLL_RATIO(60);
5371 break;
5372 case 576000:
5373 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5374 ratio = BXT_DE_PLL_RATIO(60);
5375 break;
5376 case 624000:
5377 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5378 ratio = BXT_DE_PLL_RATIO(65);
5379 break;
5380 case 19200:
5381 /*
5382 * Bypass frequency with DE PLL disabled. Init ratio, divider
5383 * to suppress GCC warning.
5384 */
5385 ratio = 0;
5386 divider = 0;
5387 break;
5388 default:
5389 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5390
5391 return;
5392 }
5393
5394 mutex_lock(&dev_priv->rps.hw_lock);
5395 /* Inform power controller of upcoming frequency change */
5396 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5397 0x80000000);
5398 mutex_unlock(&dev_priv->rps.hw_lock);
5399
5400 if (ret) {
5401 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5402 ret, frequency);
5403 return;
5404 }
5405
5406 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5407 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5408 current_freq = current_freq * 500 + 1000;
5409
5410 /*
5411 * DE PLL has to be disabled when
5412 * - setting to 19.2MHz (bypass, PLL isn't used)
5413 * - before setting to 624MHz (PLL needs toggling)
5414 * - before setting to any frequency from 624MHz (PLL needs toggling)
5415 */
5416 if (frequency == 19200 || frequency == 624000 ||
5417 current_freq == 624000) {
5418 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5419 /* Timeout 200us */
5420 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5421 1))
5422 DRM_ERROR("timout waiting for DE PLL unlock\n");
5423 }
5424
5425 if (frequency != 19200) {
5426 uint32_t val;
5427
5428 val = I915_READ(BXT_DE_PLL_CTL);
5429 val &= ~BXT_DE_PLL_RATIO_MASK;
5430 val |= ratio;
5431 I915_WRITE(BXT_DE_PLL_CTL, val);
5432
5433 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5434 /* Timeout 200us */
5435 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5436 DRM_ERROR("timeout waiting for DE PLL lock\n");
5437
5438 val = I915_READ(CDCLK_CTL);
5439 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5440 val |= divider;
5441 /*
5442 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5443 * enable otherwise.
5444 */
5445 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5446 if (frequency >= 500000)
5447 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5448
5449 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5450 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5451 val |= (frequency - 1000) / 500;
5452 I915_WRITE(CDCLK_CTL, val);
5453 }
5454
5455 mutex_lock(&dev_priv->rps.hw_lock);
5456 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5457 DIV_ROUND_UP(frequency, 25000));
5458 mutex_unlock(&dev_priv->rps.hw_lock);
5459
5460 if (ret) {
5461 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5462 ret, frequency);
5463 return;
5464 }
5465
5466 dev_priv->cdclk_freq = frequency;
5467}
5468
5469void broxton_init_cdclk(struct drm_device *dev)
5470{
5471 struct drm_i915_private *dev_priv = dev->dev_private;
5472 uint32_t val;
5473
5474 /*
5475 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5476 * or else the reset will hang because there is no PCH to respond.
5477 * Move the handshake programming to initialization sequence.
5478 * Previously was left up to BIOS.
5479 */
5480 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5481 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5482 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5483
5484 /* Enable PG1 for cdclk */
5485 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5486
5487 /* check if cd clock is enabled */
5488 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5489 DRM_DEBUG_KMS("Display already initialized\n");
5490 return;
5491 }
5492
5493 /*
5494 * FIXME:
5495 * - The initial CDCLK needs to be read from VBT.
5496 * Need to make this change after VBT has changes for BXT.
5497 * - check if setting the max (or any) cdclk freq is really necessary
5498 * here, it belongs to modeset time
5499 */
5500 broxton_set_cdclk(dev, 624000);
5501
5502 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005503 POSTING_READ(DBUF_CTL);
5504
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305505 udelay(10);
5506
5507 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5508 DRM_ERROR("DBuf power enable timeout!\n");
5509}
5510
5511void broxton_uninit_cdclk(struct drm_device *dev)
5512{
5513 struct drm_i915_private *dev_priv = dev->dev_private;
5514
5515 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005516 POSTING_READ(DBUF_CTL);
5517
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305518 udelay(10);
5519
5520 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5521 DRM_ERROR("DBuf power disable timeout!\n");
5522
5523 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5524 broxton_set_cdclk(dev, 19200);
5525
5526 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5527}
5528
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005529static const struct skl_cdclk_entry {
5530 unsigned int freq;
5531 unsigned int vco;
5532} skl_cdclk_frequencies[] = {
5533 { .freq = 308570, .vco = 8640 },
5534 { .freq = 337500, .vco = 8100 },
5535 { .freq = 432000, .vco = 8640 },
5536 { .freq = 450000, .vco = 8100 },
5537 { .freq = 540000, .vco = 8100 },
5538 { .freq = 617140, .vco = 8640 },
5539 { .freq = 675000, .vco = 8100 },
5540};
5541
5542static unsigned int skl_cdclk_decimal(unsigned int freq)
5543{
5544 return (freq - 1000) / 500;
5545}
5546
5547static unsigned int skl_cdclk_get_vco(unsigned int freq)
5548{
5549 unsigned int i;
5550
5551 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5552 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5553
5554 if (e->freq == freq)
5555 return e->vco;
5556 }
5557
5558 return 8100;
5559}
5560
5561static void
5562skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5563{
5564 unsigned int min_freq;
5565 u32 val;
5566
5567 /* select the minimum CDCLK before enabling DPLL 0 */
5568 val = I915_READ(CDCLK_CTL);
5569 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5570 val |= CDCLK_FREQ_337_308;
5571
5572 if (required_vco == 8640)
5573 min_freq = 308570;
5574 else
5575 min_freq = 337500;
5576
5577 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5578
5579 I915_WRITE(CDCLK_CTL, val);
5580 POSTING_READ(CDCLK_CTL);
5581
5582 /*
5583 * We always enable DPLL0 with the lowest link rate possible, but still
5584 * taking into account the VCO required to operate the eDP panel at the
5585 * desired frequency. The usual DP link rates operate with a VCO of
5586 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5587 * The modeset code is responsible for the selection of the exact link
5588 * rate later on, with the constraint of choosing a frequency that
5589 * works with required_vco.
5590 */
5591 val = I915_READ(DPLL_CTRL1);
5592
5593 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5594 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5595 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5596 if (required_vco == 8640)
5597 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5598 SKL_DPLL0);
5599 else
5600 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5601 SKL_DPLL0);
5602
5603 I915_WRITE(DPLL_CTRL1, val);
5604 POSTING_READ(DPLL_CTRL1);
5605
5606 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5607
5608 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5609 DRM_ERROR("DPLL0 not locked\n");
5610}
5611
5612static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5613{
5614 int ret;
5615 u32 val;
5616
5617 /* inform PCU we want to change CDCLK */
5618 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5619 mutex_lock(&dev_priv->rps.hw_lock);
5620 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5621 mutex_unlock(&dev_priv->rps.hw_lock);
5622
5623 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5624}
5625
5626static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5627{
5628 unsigned int i;
5629
5630 for (i = 0; i < 15; i++) {
5631 if (skl_cdclk_pcu_ready(dev_priv))
5632 return true;
5633 udelay(10);
5634 }
5635
5636 return false;
5637}
5638
5639static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5640{
5641 u32 freq_select, pcu_ack;
5642
5643 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5644
5645 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5646 DRM_ERROR("failed to inform PCU about cdclk change\n");
5647 return;
5648 }
5649
5650 /* set CDCLK_CTL */
5651 switch(freq) {
5652 case 450000:
5653 case 432000:
5654 freq_select = CDCLK_FREQ_450_432;
5655 pcu_ack = 1;
5656 break;
5657 case 540000:
5658 freq_select = CDCLK_FREQ_540;
5659 pcu_ack = 2;
5660 break;
5661 case 308570:
5662 case 337500:
5663 default:
5664 freq_select = CDCLK_FREQ_337_308;
5665 pcu_ack = 0;
5666 break;
5667 case 617140:
5668 case 675000:
5669 freq_select = CDCLK_FREQ_675_617;
5670 pcu_ack = 3;
5671 break;
5672 }
5673
5674 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5675 POSTING_READ(CDCLK_CTL);
5676
5677 /* inform PCU of the change */
5678 mutex_lock(&dev_priv->rps.hw_lock);
5679 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5680 mutex_unlock(&dev_priv->rps.hw_lock);
5681}
5682
5683void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5684{
5685 /* disable DBUF power */
5686 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5687 POSTING_READ(DBUF_CTL);
5688
5689 udelay(10);
5690
5691 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5692 DRM_ERROR("DBuf power disable timeout\n");
5693
5694 /* disable DPLL0 */
5695 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5696 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5697 DRM_ERROR("Couldn't disable DPLL0\n");
5698
5699 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5700}
5701
5702void skl_init_cdclk(struct drm_i915_private *dev_priv)
5703{
5704 u32 val;
5705 unsigned int required_vco;
5706
5707 /* enable PCH reset handshake */
5708 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5709 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5710
5711 /* enable PG1 and Misc I/O */
5712 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5713
5714 /* DPLL0 already enabed !? */
5715 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5716 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5717 return;
5718 }
5719
5720 /* enable DPLL0 */
5721 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5722 skl_dpll0_enable(dev_priv, required_vco);
5723
5724 /* set CDCLK to the frequency the BIOS chose */
5725 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5726
5727 /* enable DBUF power */
5728 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5729 POSTING_READ(DBUF_CTL);
5730
5731 udelay(10);
5732
5733 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5734 DRM_ERROR("DBuf power enable timeout\n");
5735}
5736
Ville Syrjälädfcab172014-06-13 13:37:47 +03005737/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005738static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005739{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005740 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005741
Jesse Barnes586f49d2013-11-04 16:06:59 -08005742 /* Obtain SKU information */
5743 mutex_lock(&dev_priv->dpio_lock);
5744 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5745 CCK_FUSE_HPLL_FREQ_MASK;
5746 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005747
Ville Syrjälädfcab172014-06-13 13:37:47 +03005748 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005749}
5750
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005751static void vlv_update_cdclk(struct drm_device *dev)
5752{
5753 struct drm_i915_private *dev_priv = dev->dev_private;
5754
Vandana Kannan164dfd22014-11-24 13:37:41 +05305755 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03005756 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Vandana Kannan164dfd22014-11-24 13:37:41 +05305757 dev_priv->cdclk_freq);
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005758
5759 /*
5760 * Program the gmbus_freq based on the cdclk frequency.
5761 * BSpec erroneously claims we should aim for 4MHz, but
5762 * in fact 1MHz is the correct frequency.
5763 */
Vandana Kannan164dfd22014-11-24 13:37:41 +05305764 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005765}
5766
Jesse Barnes30a970c2013-11-04 13:48:12 -08005767/* Adjust CDclk dividers to allow high res or save power if possible */
5768static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5769{
5770 struct drm_i915_private *dev_priv = dev->dev_private;
5771 u32 val, cmd;
5772
Vandana Kannan164dfd22014-11-24 13:37:41 +05305773 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5774 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005775
Ville Syrjälädfcab172014-06-13 13:37:47 +03005776 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005777 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005778 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005779 cmd = 1;
5780 else
5781 cmd = 0;
5782
5783 mutex_lock(&dev_priv->rps.hw_lock);
5784 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5785 val &= ~DSPFREQGUAR_MASK;
5786 val |= (cmd << DSPFREQGUAR_SHIFT);
5787 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5788 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5789 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5790 50)) {
5791 DRM_ERROR("timed out waiting for CDclk change\n");
5792 }
5793 mutex_unlock(&dev_priv->rps.hw_lock);
5794
Ville Syrjälädfcab172014-06-13 13:37:47 +03005795 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005796 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005797
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005798 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005799
5800 mutex_lock(&dev_priv->dpio_lock);
5801 /* adjust cdclk divider */
5802 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005803 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005804 val |= divider;
5805 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005806
5807 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5808 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5809 50))
5810 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005811 mutex_unlock(&dev_priv->dpio_lock);
5812 }
5813
5814 mutex_lock(&dev_priv->dpio_lock);
5815 /* adjust self-refresh exit latency value */
5816 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5817 val &= ~0x7f;
5818
5819 /*
5820 * For high bandwidth configs, we set a higher latency in the bunit
5821 * so that the core display fetch happens in time to avoid underruns.
5822 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005823 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005824 val |= 4500 / 250; /* 4.5 usec */
5825 else
5826 val |= 3000 / 250; /* 3.0 usec */
5827 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
5828 mutex_unlock(&dev_priv->dpio_lock);
5829
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005830 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005831}
5832
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005833static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5834{
5835 struct drm_i915_private *dev_priv = dev->dev_private;
5836 u32 val, cmd;
5837
Vandana Kannan164dfd22014-11-24 13:37:41 +05305838 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5839 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005840
5841 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005842 case 333333:
5843 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005844 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005845 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005846 break;
5847 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005848 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005849 return;
5850 }
5851
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005852 /*
5853 * Specs are full of misinformation, but testing on actual
5854 * hardware has shown that we just need to write the desired
5855 * CCK divider into the Punit register.
5856 */
5857 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5858
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005859 mutex_lock(&dev_priv->rps.hw_lock);
5860 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5861 val &= ~DSPFREQGUAR_MASK_CHV;
5862 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5863 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5864 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5865 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5866 50)) {
5867 DRM_ERROR("timed out waiting for CDclk change\n");
5868 }
5869 mutex_unlock(&dev_priv->rps.hw_lock);
5870
5871 vlv_update_cdclk(dev);
5872}
5873
Jesse Barnes30a970c2013-11-04 13:48:12 -08005874static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5875 int max_pixclk)
5876{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005877 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005878 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005879
Jesse Barnes30a970c2013-11-04 13:48:12 -08005880 /*
5881 * Really only a few cases to deal with, as only 4 CDclks are supported:
5882 * 200MHz
5883 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005884 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005885 * 400MHz (VLV only)
5886 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5887 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005888 *
5889 * We seem to get an unstable or solid color picture at 200MHz.
5890 * Not sure what's wrong. For now use 200MHz only when all pipes
5891 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005892 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005893 if (!IS_CHERRYVIEW(dev_priv) &&
5894 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005895 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005896 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005897 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005898 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005899 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005900 else
5901 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005902}
5903
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305904static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5905 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005906{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305907 /*
5908 * FIXME:
5909 * - remove the guardband, it's not needed on BXT
5910 * - set 19.2MHz bypass frequency if there are no active pipes
5911 */
5912 if (max_pixclk > 576000*9/10)
5913 return 624000;
5914 else if (max_pixclk > 384000*9/10)
5915 return 576000;
5916 else if (max_pixclk > 288000*9/10)
5917 return 384000;
5918 else if (max_pixclk > 144000*9/10)
5919 return 288000;
5920 else
5921 return 144000;
5922}
5923
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005924/* Compute the max pixel clock for new configuration. Uses atomic state if
5925 * that's non-NULL, look at current state otherwise. */
5926static int intel_mode_max_pixclk(struct drm_device *dev,
5927 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005928{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005929 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005930 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005931 int max_pixclk = 0;
5932
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005933 for_each_intel_crtc(dev, intel_crtc) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005934 if (state)
5935 crtc_state =
5936 intel_atomic_get_crtc_state(state, intel_crtc);
5937 else
5938 crtc_state = intel_crtc->config;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005939 if (IS_ERR(crtc_state))
5940 return PTR_ERR(crtc_state);
5941
5942 if (!crtc_state->base.enable)
5943 continue;
5944
5945 max_pixclk = max(max_pixclk,
5946 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005947 }
5948
5949 return max_pixclk;
5950}
5951
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005952static int valleyview_modeset_global_pipes(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005953{
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005954 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005955 struct drm_crtc *crtc;
5956 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005957 int max_pixclk = intel_mode_max_pixclk(state->dev, state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005958 int cdclk, i;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005959
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005960 if (max_pixclk < 0)
5961 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005962
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305963 if (IS_VALLEYVIEW(dev_priv))
5964 cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5965 else
5966 cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
5967
5968 if (cdclk == dev_priv->cdclk_freq)
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005969 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005970
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005971 /* add all active pipes to the state */
5972 for_each_crtc(state->dev, crtc) {
5973 if (!crtc->state->enable)
5974 continue;
5975
5976 crtc_state = drm_atomic_get_crtc_state(state, crtc);
5977 if (IS_ERR(crtc_state))
5978 return PTR_ERR(crtc_state);
5979 }
5980
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005981 /* disable/enable all currently active pipes while we change cdclk */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005982 for_each_crtc_in_state(state, crtc, crtc_state, i)
5983 if (crtc_state->enable)
5984 crtc_state->mode_changed = true;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005985
5986 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005987}
5988
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005989static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5990{
5991 unsigned int credits, default_credits;
5992
5993 if (IS_CHERRYVIEW(dev_priv))
5994 default_credits = PFI_CREDIT(12);
5995 else
5996 default_credits = PFI_CREDIT(8);
5997
Vandana Kannan164dfd22014-11-24 13:37:41 +05305998 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005999 /* CHV suggested value is 31 or 63 */
6000 if (IS_CHERRYVIEW(dev_priv))
6001 credits = PFI_CREDIT_31;
6002 else
6003 credits = PFI_CREDIT(15);
6004 } else {
6005 credits = default_credits;
6006 }
6007
6008 /*
6009 * WA - write default credits before re-programming
6010 * FIXME: should we also set the resend bit here?
6011 */
6012 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6013 default_credits);
6014
6015 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6016 credits | PFI_CREDIT_RESEND);
6017
6018 /*
6019 * FIXME is this guaranteed to clear
6020 * immediately or should we poll for it?
6021 */
6022 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6023}
6024
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006025static void valleyview_modeset_global_resources(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006026{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006027 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006028 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006029 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006030 int req_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006031
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006032 /* The path in intel_mode_max_pixclk() with a NULL atomic state should
6033 * never fail. */
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006034 if (WARN_ON(max_pixclk < 0))
6035 return;
6036
6037 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006038
Vandana Kannan164dfd22014-11-24 13:37:41 +05306039 if (req_cdclk != dev_priv->cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02006040 /*
6041 * FIXME: We can end up here with all power domains off, yet
6042 * with a CDCLK frequency other than the minimum. To account
6043 * for this take the PIPE-A power domain, which covers the HW
6044 * blocks needed for the following programming. This can be
6045 * removed once it's guaranteed that we get here either with
6046 * the minimum CDCLK set, or the required power domains
6047 * enabled.
6048 */
6049 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
6050
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006051 if (IS_CHERRYVIEW(dev))
6052 cherryview_set_cdclk(dev, req_cdclk);
6053 else
6054 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02006055
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006056 vlv_program_pfi_credits(dev_priv);
6057
Imre Deak738c05c2014-11-19 16:25:37 +02006058 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006059 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08006060}
6061
Jesse Barnes89b667f2013-04-18 14:51:36 -07006062static void valleyview_crtc_enable(struct drm_crtc *crtc)
6063{
6064 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006065 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6067 struct intel_encoder *encoder;
6068 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006069 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006070
Matt Roper83d65732015-02-25 13:12:16 -08006071 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006072
6073 if (intel_crtc->active)
6074 return;
6075
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006076 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306077
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006078 if (!is_dsi) {
6079 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006080 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006081 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006082 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006083 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006084
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006085 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306086 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006087
6088 intel_set_pipe_timings(intel_crtc);
6089
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006090 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6091 struct drm_i915_private *dev_priv = dev->dev_private;
6092
6093 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6094 I915_WRITE(CHV_CANVAS(pipe), 0);
6095 }
6096
Daniel Vetter5b18e572014-04-24 23:55:06 +02006097 i9xx_set_pipeconf(intel_crtc);
6098
Jesse Barnes89b667f2013-04-18 14:51:36 -07006099 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006100
Daniel Vettera72e4c92014-09-30 10:56:47 +02006101 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006102
Jesse Barnes89b667f2013-04-18 14:51:36 -07006103 for_each_encoder_on_crtc(dev, crtc, encoder)
6104 if (encoder->pre_pll_enable)
6105 encoder->pre_pll_enable(encoder);
6106
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006107 if (!is_dsi) {
6108 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006109 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006110 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006111 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006112 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006113
6114 for_each_encoder_on_crtc(dev, crtc, encoder)
6115 if (encoder->pre_enable)
6116 encoder->pre_enable(encoder);
6117
Jesse Barnes2dd24552013-04-25 12:55:01 -07006118 i9xx_pfit_enable(intel_crtc);
6119
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006120 intel_crtc_load_lut(crtc);
6121
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006122 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006123 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006124
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006125 assert_vblank_disabled(crtc);
6126 drm_crtc_vblank_on(crtc);
6127
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006128 for_each_encoder_on_crtc(dev, crtc, encoder)
6129 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006130}
6131
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006132static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6133{
6134 struct drm_device *dev = crtc->base.dev;
6135 struct drm_i915_private *dev_priv = dev->dev_private;
6136
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006137 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6138 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006139}
6140
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006141static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006142{
6143 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006144 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006146 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006147 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006148
Matt Roper83d65732015-02-25 13:12:16 -08006149 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02006150
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006151 if (intel_crtc->active)
6152 return;
6153
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006154 i9xx_set_pll_dividers(intel_crtc);
6155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006156 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306157 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006158
6159 intel_set_pipe_timings(intel_crtc);
6160
Daniel Vetter5b18e572014-04-24 23:55:06 +02006161 i9xx_set_pipeconf(intel_crtc);
6162
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006163 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006164
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006165 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006166 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006167
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006168 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006169 if (encoder->pre_enable)
6170 encoder->pre_enable(encoder);
6171
Daniel Vetterf6736a12013-06-05 13:34:30 +02006172 i9xx_enable_pll(intel_crtc);
6173
Jesse Barnes2dd24552013-04-25 12:55:01 -07006174 i9xx_pfit_enable(intel_crtc);
6175
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006176 intel_crtc_load_lut(crtc);
6177
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006178 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006179 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006180
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006181 assert_vblank_disabled(crtc);
6182 drm_crtc_vblank_on(crtc);
6183
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006184 for_each_encoder_on_crtc(dev, crtc, encoder)
6185 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006186}
6187
Daniel Vetter87476d62013-04-11 16:29:06 +02006188static void i9xx_pfit_disable(struct intel_crtc *crtc)
6189{
6190 struct drm_device *dev = crtc->base.dev;
6191 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006193 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006194 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006195
6196 assert_pipe_disabled(dev_priv, crtc->pipe);
6197
Daniel Vetter328d8e82013-05-08 10:36:31 +02006198 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6199 I915_READ(PFIT_CONTROL));
6200 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006201}
6202
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006203static void i9xx_crtc_disable(struct drm_crtc *crtc)
6204{
6205 struct drm_device *dev = crtc->dev;
6206 struct drm_i915_private *dev_priv = dev->dev_private;
6207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006208 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006209 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006210
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006211 if (!intel_crtc->active)
6212 return;
6213
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006214 /*
6215 * On gen2 planes are double buffered but the pipe isn't, so we must
6216 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006217 * We also need to wait on all gmch platforms because of the
6218 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006219 */
Imre Deak564ed192014-06-13 14:54:21 +03006220 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006221
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006222 for_each_encoder_on_crtc(dev, crtc, encoder)
6223 encoder->disable(encoder);
6224
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006225 drm_crtc_vblank_off(crtc);
6226 assert_vblank_disabled(crtc);
6227
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006228 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006229
Daniel Vetter87476d62013-04-11 16:29:06 +02006230 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006231
Jesse Barnes89b667f2013-04-18 14:51:36 -07006232 for_each_encoder_on_crtc(dev, crtc, encoder)
6233 if (encoder->post_disable)
6234 encoder->post_disable(encoder);
6235
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006236 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006237 if (IS_CHERRYVIEW(dev))
6238 chv_disable_pll(dev_priv, pipe);
6239 else if (IS_VALLEYVIEW(dev))
6240 vlv_disable_pll(dev_priv, pipe);
6241 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006242 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006243 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006244
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006245 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006246 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006247
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006248 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006249 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006250
Daniel Vetterefa96242014-04-24 23:55:02 +02006251 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02006252 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02006253 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006254}
6255
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006256static void i9xx_crtc_off(struct drm_crtc *crtc)
6257{
6258}
6259
Borun Fub04c5bd2014-07-12 10:02:27 +05306260/* Master function to enable/disable CRTC and corresponding power wells */
6261void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01006262{
Chris Wilsoncdd59982010-09-08 16:30:16 +01006263 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006264 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006265 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006266 enum intel_display_power_domain domain;
6267 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006268
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006269 if (enable) {
6270 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03006271 domains = get_crtc_power_domains(crtc);
6272 for_each_power_domain(domain, domains)
6273 intel_display_power_get(dev_priv, domain);
6274 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006275
6276 dev_priv->display.crtc_enable(crtc);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006277 intel_crtc_enable_planes(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006278 }
6279 } else {
6280 if (intel_crtc->active) {
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006281 intel_crtc_disable_planes(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006282 dev_priv->display.crtc_disable(crtc);
6283
Daniel Vettere1e9fb82014-06-25 22:02:04 +03006284 domains = intel_crtc->enabled_power_domains;
6285 for_each_power_domain(domain, domains)
6286 intel_display_power_put(dev_priv, domain);
6287 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006288 }
6289 }
Borun Fub04c5bd2014-07-12 10:02:27 +05306290}
6291
6292/**
6293 * Sets the power management mode of the pipe and plane.
6294 */
6295void intel_crtc_update_dpms(struct drm_crtc *crtc)
6296{
6297 struct drm_device *dev = crtc->dev;
6298 struct intel_encoder *intel_encoder;
6299 bool enable = false;
6300
6301 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6302 enable |= intel_encoder->connectors_active;
6303
6304 intel_crtc_control(crtc, enable);
Ander Conselvan de Oliveira0f63cca2015-04-21 17:13:17 +03006305
6306 crtc->state->active = enable;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006307}
6308
Daniel Vetter976f8a22012-07-08 22:34:21 +02006309static void intel_crtc_disable(struct drm_crtc *crtc)
6310{
6311 struct drm_device *dev = crtc->dev;
6312 struct drm_connector *connector;
6313 struct drm_i915_private *dev_priv = dev->dev_private;
6314
6315 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08006316 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006317
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006318 intel_crtc_disable_planes(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006319 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006320 dev_priv->display.off(crtc);
6321
Matt Roper70a101f2015-04-08 18:56:53 -07006322 drm_plane_helper_disable(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006323
6324 /* Update computed state. */
6325 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
6326 if (!connector->encoder || !connector->encoder->crtc)
6327 continue;
6328
6329 if (connector->encoder->crtc != crtc)
6330 continue;
6331
6332 connector->dpms = DRM_MODE_DPMS_OFF;
6333 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01006334 }
6335}
6336
Chris Wilsonea5b2132010-08-04 13:50:23 +01006337void intel_encoder_destroy(struct drm_encoder *encoder)
6338{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006339 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006340
Chris Wilsonea5b2132010-08-04 13:50:23 +01006341 drm_encoder_cleanup(encoder);
6342 kfree(intel_encoder);
6343}
6344
Damien Lespiau92373292013-08-08 22:28:57 +01006345/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006346 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6347 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006348static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006349{
6350 if (mode == DRM_MODE_DPMS_ON) {
6351 encoder->connectors_active = true;
6352
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006353 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006354 } else {
6355 encoder->connectors_active = false;
6356
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006357 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006358 }
6359}
6360
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006361/* Cross check the actual hw state with our own modeset state tracking (and it's
6362 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006363static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006364{
6365 if (connector->get_hw_state(connector)) {
6366 struct intel_encoder *encoder = connector->encoder;
6367 struct drm_crtc *crtc;
6368 bool encoder_enabled;
6369 enum pipe pipe;
6370
6371 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6372 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006373 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006374
Dave Airlie0e32b392014-05-02 14:02:48 +10006375 /* there is no real hw state for MST connectors */
6376 if (connector->mst_port)
6377 return;
6378
Rob Clarke2c719b2014-12-15 13:56:32 -05006379 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006380 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006381 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006382 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006383
Dave Airlie36cd7442014-05-02 13:44:18 +10006384 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006385 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006386 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006387
Dave Airlie36cd7442014-05-02 13:44:18 +10006388 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006389 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6390 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006391 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006392
Dave Airlie36cd7442014-05-02 13:44:18 +10006393 crtc = encoder->base.crtc;
6394
Matt Roper83d65732015-02-25 13:12:16 -08006395 I915_STATE_WARN(!crtc->state->enable,
6396 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006397 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6398 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006399 "encoder active on the wrong pipe\n");
6400 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006401 }
6402}
6403
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006404int intel_connector_init(struct intel_connector *connector)
6405{
6406 struct drm_connector_state *connector_state;
6407
6408 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6409 if (!connector_state)
6410 return -ENOMEM;
6411
6412 connector->base.state = connector_state;
6413 return 0;
6414}
6415
6416struct intel_connector *intel_connector_alloc(void)
6417{
6418 struct intel_connector *connector;
6419
6420 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6421 if (!connector)
6422 return NULL;
6423
6424 if (intel_connector_init(connector) < 0) {
6425 kfree(connector);
6426 return NULL;
6427 }
6428
6429 return connector;
6430}
6431
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006432/* Even simpler default implementation, if there's really no special case to
6433 * consider. */
6434void intel_connector_dpms(struct drm_connector *connector, int mode)
6435{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006436 /* All the simple cases only support two dpms states. */
6437 if (mode != DRM_MODE_DPMS_ON)
6438 mode = DRM_MODE_DPMS_OFF;
6439
6440 if (mode == connector->dpms)
6441 return;
6442
6443 connector->dpms = mode;
6444
6445 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01006446 if (connector->encoder)
6447 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006448
Daniel Vetterb9805142012-08-31 17:37:33 +02006449 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006450}
6451
Daniel Vetterf0947c32012-07-02 13:10:34 +02006452/* Simple connector->get_hw_state implementation for encoders that support only
6453 * one connector and no cloning and hence the encoder state determines the state
6454 * of the connector. */
6455bool intel_connector_get_hw_state(struct intel_connector *connector)
6456{
Daniel Vetter24929352012-07-02 20:28:59 +02006457 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006458 struct intel_encoder *encoder = connector->encoder;
6459
6460 return encoder->get_hw_state(encoder, &pipe);
6461}
6462
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006463static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006464{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006465 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6466 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006467
6468 return 0;
6469}
6470
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006471static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006472 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006473{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006474 struct drm_atomic_state *state = pipe_config->base.state;
6475 struct intel_crtc *other_crtc;
6476 struct intel_crtc_state *other_crtc_state;
6477
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006478 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6479 pipe_name(pipe), pipe_config->fdi_lanes);
6480 if (pipe_config->fdi_lanes > 4) {
6481 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6482 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006483 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006484 }
6485
Paulo Zanonibafb6552013-11-02 21:07:44 -07006486 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006487 if (pipe_config->fdi_lanes > 2) {
6488 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6489 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006490 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006491 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006492 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006493 }
6494 }
6495
6496 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006497 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006498
6499 /* Ivybridge 3 pipe is really complicated */
6500 switch (pipe) {
6501 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006502 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006503 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006504 if (pipe_config->fdi_lanes <= 2)
6505 return 0;
6506
6507 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6508 other_crtc_state =
6509 intel_atomic_get_crtc_state(state, other_crtc);
6510 if (IS_ERR(other_crtc_state))
6511 return PTR_ERR(other_crtc_state);
6512
6513 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006514 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6515 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006516 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006517 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006518 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006519 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006520 if (pipe_config->fdi_lanes > 2) {
6521 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6522 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006523 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006524 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006525
6526 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6527 other_crtc_state =
6528 intel_atomic_get_crtc_state(state, other_crtc);
6529 if (IS_ERR(other_crtc_state))
6530 return PTR_ERR(other_crtc_state);
6531
6532 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006533 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006534 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006535 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006536 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006537 default:
6538 BUG();
6539 }
6540}
6541
Daniel Vettere29c22c2013-02-21 00:00:16 +01006542#define RETRY 1
6543static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006544 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006545{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006546 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006547 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006548 int lane, link_bw, fdi_dotclock, ret;
6549 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006550
Daniel Vettere29c22c2013-02-21 00:00:16 +01006551retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006552 /* FDI is a binary signal running at ~2.7GHz, encoding
6553 * each output octet as 10 bits. The actual frequency
6554 * is stored as a divider into a 100MHz clock, and the
6555 * mode pixel clock is stored in units of 1KHz.
6556 * Hence the bw of each lane in terms of the mode signal
6557 * is:
6558 */
6559 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6560
Damien Lespiau241bfc32013-09-25 16:45:37 +01006561 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006562
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006563 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006564 pipe_config->pipe_bpp);
6565
6566 pipe_config->fdi_lanes = lane;
6567
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006568 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006569 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006570
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006571 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6572 intel_crtc->pipe, pipe_config);
6573 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006574 pipe_config->pipe_bpp -= 2*3;
6575 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6576 pipe_config->pipe_bpp);
6577 needs_recompute = true;
6578 pipe_config->bw_constrained = true;
6579
6580 goto retry;
6581 }
6582
6583 if (needs_recompute)
6584 return RETRY;
6585
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006586 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006587}
6588
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006589static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006590 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006591{
Jani Nikulad330a952014-01-21 11:24:25 +02006592 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03006593 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07006594 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006595}
6596
Daniel Vettera43f6e02013-06-07 23:10:32 +02006597static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006598 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006599{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006600 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006601 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006602 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006603 int ret;
Chris Wilson89749352010-09-12 18:25:19 +01006604
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006605 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006606 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006607 int clock_limit =
6608 dev_priv->display.get_display_clock_speed(dev);
6609
6610 /*
6611 * Enable pixel doubling when the dot clock
6612 * is > 90% of the (display) core speed.
6613 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006614 * GDG double wide on either pipe,
6615 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006616 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006617 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006618 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006619 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006620 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006621 }
6622
Damien Lespiau241bfc32013-09-25 16:45:37 +01006623 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006624 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006625 }
Chris Wilson89749352010-09-12 18:25:19 +01006626
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006627 /*
6628 * Pipe horizontal size must be even in:
6629 * - DVO ganged mode
6630 * - LVDS dual channel mode
6631 * - Double wide pipe
6632 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006633 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006634 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6635 pipe_config->pipe_src_w &= ~1;
6636
Damien Lespiau8693a822013-05-03 18:48:11 +01006637 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6638 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006639 */
6640 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6641 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006642 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006643
Damien Lespiauf5adf942013-06-24 18:29:34 +01006644 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006645 hsw_compute_ips_config(crtc, pipe_config);
6646
Daniel Vetter877d48d2013-04-19 11:24:43 +02006647 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006648 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006649
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006650 /* FIXME: remove below call once atomic mode set is place and all crtc
6651 * related checks called from atomic_crtc_check function */
6652 ret = 0;
6653 DRM_DEBUG_KMS("intel_crtc = %p drm_state (pipe_config->base.state) = %p\n",
6654 crtc, pipe_config->base.state);
6655 ret = intel_atomic_setup_scalers(dev, crtc, pipe_config);
6656
6657 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006658}
6659
Ville Syrjälä1652d192015-03-31 14:12:01 +03006660static int skylake_get_display_clock_speed(struct drm_device *dev)
6661{
6662 struct drm_i915_private *dev_priv = to_i915(dev);
6663 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6664 uint32_t cdctl = I915_READ(CDCLK_CTL);
6665 uint32_t linkrate;
6666
6667 if (!(lcpll1 & LCPLL_PLL_ENABLE)) {
6668 WARN(1, "LCPLL1 not enabled\n");
6669 return 24000; /* 24MHz is the cd freq with NSSC ref */
6670 }
6671
6672 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6673 return 540000;
6674
6675 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006676 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006677
Damien Lespiau71cd8422015-04-30 16:39:17 +01006678 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6679 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006680 /* vco 8640 */
6681 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6682 case CDCLK_FREQ_450_432:
6683 return 432000;
6684 case CDCLK_FREQ_337_308:
6685 return 308570;
6686 case CDCLK_FREQ_675_617:
6687 return 617140;
6688 default:
6689 WARN(1, "Unknown cd freq selection\n");
6690 }
6691 } else {
6692 /* vco 8100 */
6693 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6694 case CDCLK_FREQ_450_432:
6695 return 450000;
6696 case CDCLK_FREQ_337_308:
6697 return 337500;
6698 case CDCLK_FREQ_675_617:
6699 return 675000;
6700 default:
6701 WARN(1, "Unknown cd freq selection\n");
6702 }
6703 }
6704
6705 /* error case, do as if DPLL0 isn't enabled */
6706 return 24000;
6707}
6708
6709static int broadwell_get_display_clock_speed(struct drm_device *dev)
6710{
6711 struct drm_i915_private *dev_priv = dev->dev_private;
6712 uint32_t lcpll = I915_READ(LCPLL_CTL);
6713 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6714
6715 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6716 return 800000;
6717 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6718 return 450000;
6719 else if (freq == LCPLL_CLK_FREQ_450)
6720 return 450000;
6721 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6722 return 540000;
6723 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6724 return 337500;
6725 else
6726 return 675000;
6727}
6728
6729static int haswell_get_display_clock_speed(struct drm_device *dev)
6730{
6731 struct drm_i915_private *dev_priv = dev->dev_private;
6732 uint32_t lcpll = I915_READ(LCPLL_CTL);
6733 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6734
6735 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6736 return 800000;
6737 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6738 return 450000;
6739 else if (freq == LCPLL_CLK_FREQ_450)
6740 return 450000;
6741 else if (IS_HSW_ULT(dev))
6742 return 337500;
6743 else
6744 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006745}
6746
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006747static int valleyview_get_display_clock_speed(struct drm_device *dev)
6748{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006749 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006750 u32 val;
6751 int divider;
6752
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006753 if (dev_priv->hpll_freq == 0)
6754 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6755
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006756 mutex_lock(&dev_priv->dpio_lock);
6757 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
6758 mutex_unlock(&dev_priv->dpio_lock);
6759
6760 divider = val & DISPLAY_FREQUENCY_VALUES;
6761
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006762 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6763 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6764 "cdclk change in progress\n");
6765
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006766 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006767}
6768
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006769static int ilk_get_display_clock_speed(struct drm_device *dev)
6770{
6771 return 450000;
6772}
6773
Jesse Barnese70236a2009-09-21 10:42:27 -07006774static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006775{
Jesse Barnese70236a2009-09-21 10:42:27 -07006776 return 400000;
6777}
Jesse Barnes79e53942008-11-07 14:24:08 -08006778
Jesse Barnese70236a2009-09-21 10:42:27 -07006779static int i915_get_display_clock_speed(struct drm_device *dev)
6780{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006781 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006782}
Jesse Barnes79e53942008-11-07 14:24:08 -08006783
Jesse Barnese70236a2009-09-21 10:42:27 -07006784static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6785{
6786 return 200000;
6787}
Jesse Barnes79e53942008-11-07 14:24:08 -08006788
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006789static int pnv_get_display_clock_speed(struct drm_device *dev)
6790{
6791 u16 gcfgc = 0;
6792
6793 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6794
6795 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6796 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006797 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006798 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006799 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006800 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006801 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006802 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6803 return 200000;
6804 default:
6805 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6806 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006807 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006808 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006809 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006810 }
6811}
6812
Jesse Barnese70236a2009-09-21 10:42:27 -07006813static int i915gm_get_display_clock_speed(struct drm_device *dev)
6814{
6815 u16 gcfgc = 0;
6816
6817 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6818
6819 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006820 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006821 else {
6822 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6823 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006824 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006825 default:
6826 case GC_DISPLAY_CLOCK_190_200_MHZ:
6827 return 190000;
6828 }
6829 }
6830}
Jesse Barnes79e53942008-11-07 14:24:08 -08006831
Jesse Barnese70236a2009-09-21 10:42:27 -07006832static int i865_get_display_clock_speed(struct drm_device *dev)
6833{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006834 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006835}
6836
6837static int i855_get_display_clock_speed(struct drm_device *dev)
6838{
6839 u16 hpllcc = 0;
6840 /* Assume that the hardware is in the high speed state. This
6841 * should be the default.
6842 */
6843 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6844 case GC_CLOCK_133_200:
6845 case GC_CLOCK_100_200:
6846 return 200000;
6847 case GC_CLOCK_166_250:
6848 return 250000;
6849 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006850 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006851 }
6852
6853 /* Shouldn't happen */
6854 return 0;
6855}
6856
6857static int i830_get_display_clock_speed(struct drm_device *dev)
6858{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006859 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006860}
6861
Zhenyu Wang2c072452009-06-05 15:38:42 +08006862static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006863intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006864{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006865 while (*num > DATA_LINK_M_N_MASK ||
6866 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006867 *num >>= 1;
6868 *den >>= 1;
6869 }
6870}
6871
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006872static void compute_m_n(unsigned int m, unsigned int n,
6873 uint32_t *ret_m, uint32_t *ret_n)
6874{
6875 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6876 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6877 intel_reduce_m_n_ratio(ret_m, ret_n);
6878}
6879
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006880void
6881intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6882 int pixel_clock, int link_clock,
6883 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006884{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006885 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006886
6887 compute_m_n(bits_per_pixel * pixel_clock,
6888 link_clock * nlanes * 8,
6889 &m_n->gmch_m, &m_n->gmch_n);
6890
6891 compute_m_n(pixel_clock, link_clock,
6892 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006893}
6894
Chris Wilsona7615032011-01-12 17:04:08 +00006895static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6896{
Jani Nikulad330a952014-01-21 11:24:25 +02006897 if (i915.panel_use_ssc >= 0)
6898 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006899 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006900 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006901}
6902
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006903static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
6904 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006905{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006906 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006907 struct drm_i915_private *dev_priv = dev->dev_private;
6908 int refclk;
6909
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006910 WARN_ON(!crtc_state->base.state);
6911
Imre Deak5ab7b0b2015-03-06 03:29:25 +02006912 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02006913 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006914 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006915 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006916 refclk = dev_priv->vbt.lvds_ssc_freq;
6917 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006918 } else if (!IS_GEN2(dev)) {
6919 refclk = 96000;
6920 } else {
6921 refclk = 48000;
6922 }
6923
6924 return refclk;
6925}
6926
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006927static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006928{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006929 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006930}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006931
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006932static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6933{
6934 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006935}
6936
Daniel Vetterf47709a2013-03-28 10:42:02 +01006937static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006938 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08006939 intel_clock_t *reduced_clock)
6940{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006941 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006942 u32 fp, fp2 = 0;
6943
6944 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006945 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006946 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006947 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006948 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006949 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006950 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006951 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006952 }
6953
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006954 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006955
Daniel Vetterf47709a2013-03-28 10:42:02 +01006956 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006957 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006958 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006959 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006960 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006961 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006962 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006963 }
6964}
6965
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006966static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6967 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006968{
6969 u32 reg_val;
6970
6971 /*
6972 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6973 * and set it to a reasonable value instead.
6974 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006975 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006976 reg_val &= 0xffffff00;
6977 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006978 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006979
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006980 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006981 reg_val &= 0x8cffffff;
6982 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006983 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006984
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006985 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006986 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006987 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006988
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006989 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006990 reg_val &= 0x00ffffff;
6991 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006992 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006993}
6994
Daniel Vetterb5518422013-05-03 11:49:48 +02006995static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6996 struct intel_link_m_n *m_n)
6997{
6998 struct drm_device *dev = crtc->base.dev;
6999 struct drm_i915_private *dev_priv = dev->dev_private;
7000 int pipe = crtc->pipe;
7001
Daniel Vettere3b95f12013-05-03 11:49:49 +02007002 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7003 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7004 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7005 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007006}
7007
7008static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007009 struct intel_link_m_n *m_n,
7010 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007011{
7012 struct drm_device *dev = crtc->base.dev;
7013 struct drm_i915_private *dev_priv = dev->dev_private;
7014 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007015 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007016
7017 if (INTEL_INFO(dev)->gen >= 5) {
7018 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7019 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7020 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7021 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007022 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7023 * for gen < 8) and if DRRS is supported (to make sure the
7024 * registers are not unnecessarily accessed).
7025 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307026 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007027 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007028 I915_WRITE(PIPE_DATA_M2(transcoder),
7029 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7030 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7031 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7032 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7033 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007034 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007035 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7036 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7037 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7038 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007039 }
7040}
7041
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307042void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007043{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307044 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7045
7046 if (m_n == M1_N1) {
7047 dp_m_n = &crtc->config->dp_m_n;
7048 dp_m2_n2 = &crtc->config->dp_m2_n2;
7049 } else if (m_n == M2_N2) {
7050
7051 /*
7052 * M2_N2 registers are not supported. Hence m2_n2 divider value
7053 * needs to be programmed into M1_N1.
7054 */
7055 dp_m_n = &crtc->config->dp_m2_n2;
7056 } else {
7057 DRM_ERROR("Unsupported divider value\n");
7058 return;
7059 }
7060
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007061 if (crtc->config->has_pch_encoder)
7062 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007063 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307064 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007065}
7066
Ville Syrjäläd288f652014-10-28 13:20:22 +02007067static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007068 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007069{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007070 u32 dpll, dpll_md;
7071
7072 /*
7073 * Enable DPIO clock input. We should never disable the reference
7074 * clock for pipe B, since VGA hotplug / manual detection depends
7075 * on it.
7076 */
7077 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7078 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7079 /* We should never disable this, set it here for state tracking */
7080 if (crtc->pipe == PIPE_B)
7081 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7082 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007083 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007084
Ville Syrjäläd288f652014-10-28 13:20:22 +02007085 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007086 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007087 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007088}
7089
Ville Syrjäläd288f652014-10-28 13:20:22 +02007090static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007091 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007092{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007093 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007094 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007095 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007096 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007097 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007098 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007099
Daniel Vetter09153002012-12-12 14:06:44 +01007100 mutex_lock(&dev_priv->dpio_lock);
7101
Ville Syrjäläd288f652014-10-28 13:20:22 +02007102 bestn = pipe_config->dpll.n;
7103 bestm1 = pipe_config->dpll.m1;
7104 bestm2 = pipe_config->dpll.m2;
7105 bestp1 = pipe_config->dpll.p1;
7106 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007107
Jesse Barnes89b667f2013-04-18 14:51:36 -07007108 /* See eDP HDMI DPIO driver vbios notes doc */
7109
7110 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007111 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007112 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007113
7114 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007115 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007116
7117 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007118 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007119 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007120 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007121
7122 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007123 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007124
7125 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007126 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7127 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7128 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007129 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007130
7131 /*
7132 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7133 * but we don't support that).
7134 * Note: don't use the DAC post divider as it seems unstable.
7135 */
7136 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007137 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007138
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007139 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007140 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007141
Jesse Barnes89b667f2013-04-18 14:51:36 -07007142 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007143 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007144 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7145 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007146 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007147 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007148 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007149 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007150 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007151
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007152 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007153 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007154 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007155 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007156 0x0df40000);
7157 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007158 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007159 0x0df70000);
7160 } else { /* HDMI or VGA */
7161 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007162 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007163 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007164 0x0df70000);
7165 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007166 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007167 0x0df40000);
7168 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007169
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007170 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007171 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007172 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7173 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007174 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007175 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007176
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007177 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01007178 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007179}
7180
Ville Syrjäläd288f652014-10-28 13:20:22 +02007181static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007182 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007183{
Ville Syrjäläd288f652014-10-28 13:20:22 +02007184 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007185 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7186 DPLL_VCO_ENABLE;
7187 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007188 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007189
Ville Syrjäläd288f652014-10-28 13:20:22 +02007190 pipe_config->dpll_hw_state.dpll_md =
7191 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007192}
7193
Ville Syrjäläd288f652014-10-28 13:20:22 +02007194static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007195 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007196{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007197 struct drm_device *dev = crtc->base.dev;
7198 struct drm_i915_private *dev_priv = dev->dev_private;
7199 int pipe = crtc->pipe;
7200 int dpll_reg = DPLL(crtc->pipe);
7201 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307202 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007203 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307204 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307205 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007206
Ville Syrjäläd288f652014-10-28 13:20:22 +02007207 bestn = pipe_config->dpll.n;
7208 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7209 bestm1 = pipe_config->dpll.m1;
7210 bestm2 = pipe_config->dpll.m2 >> 22;
7211 bestp1 = pipe_config->dpll.p1;
7212 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307213 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307214 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307215 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007216
7217 /*
7218 * Enable Refclk and SSC
7219 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007220 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007221 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007222
7223 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007224
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007225 /* p1 and p2 divider */
7226 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7227 5 << DPIO_CHV_S1_DIV_SHIFT |
7228 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7229 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7230 1 << DPIO_CHV_K_DIV_SHIFT);
7231
7232 /* Feedback post-divider - m2 */
7233 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7234
7235 /* Feedback refclk divider - n and m1 */
7236 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7237 DPIO_CHV_M1_DIV_BY_2 |
7238 1 << DPIO_CHV_N_DIV_SHIFT);
7239
7240 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307241 if (bestm2_frac)
7242 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007243
7244 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307245 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7246 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7247 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7248 if (bestm2_frac)
7249 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7250 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007251
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307252 /* Program digital lock detect threshold */
7253 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7254 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7255 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7256 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7257 if (!bestm2_frac)
7258 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7259 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7260
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007261 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307262 if (vco == 5400000) {
7263 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7264 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7265 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7266 tribuf_calcntr = 0x9;
7267 } else if (vco <= 6200000) {
7268 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7269 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7270 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7271 tribuf_calcntr = 0x9;
7272 } else if (vco <= 6480000) {
7273 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7274 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7275 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7276 tribuf_calcntr = 0x8;
7277 } else {
7278 /* Not supported. Apply the same limits as in the max case */
7279 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7280 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7281 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7282 tribuf_calcntr = 0;
7283 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007284 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7285
Ville Syrjälä968040b2015-03-11 22:52:08 +02007286 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307287 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7288 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7289 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7290
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007291 /* AFC Recal */
7292 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7293 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7294 DPIO_AFC_RECAL);
7295
7296 mutex_unlock(&dev_priv->dpio_lock);
7297}
7298
Ville Syrjäläd288f652014-10-28 13:20:22 +02007299/**
7300 * vlv_force_pll_on - forcibly enable just the PLL
7301 * @dev_priv: i915 private structure
7302 * @pipe: pipe PLL to enable
7303 * @dpll: PLL configuration
7304 *
7305 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7306 * in cases where we need the PLL enabled even when @pipe is not going to
7307 * be enabled.
7308 */
7309void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7310 const struct dpll *dpll)
7311{
7312 struct intel_crtc *crtc =
7313 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007314 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007315 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007316 .pixel_multiplier = 1,
7317 .dpll = *dpll,
7318 };
7319
7320 if (IS_CHERRYVIEW(dev)) {
7321 chv_update_pll(crtc, &pipe_config);
7322 chv_prepare_pll(crtc, &pipe_config);
7323 chv_enable_pll(crtc, &pipe_config);
7324 } else {
7325 vlv_update_pll(crtc, &pipe_config);
7326 vlv_prepare_pll(crtc, &pipe_config);
7327 vlv_enable_pll(crtc, &pipe_config);
7328 }
7329}
7330
7331/**
7332 * vlv_force_pll_off - forcibly disable just the PLL
7333 * @dev_priv: i915 private structure
7334 * @pipe: pipe PLL to disable
7335 *
7336 * Disable the PLL for @pipe. To be used in cases where we need
7337 * the PLL enabled even when @pipe is not going to be enabled.
7338 */
7339void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7340{
7341 if (IS_CHERRYVIEW(dev))
7342 chv_disable_pll(to_i915(dev), pipe);
7343 else
7344 vlv_disable_pll(to_i915(dev), pipe);
7345}
7346
Daniel Vetterf47709a2013-03-28 10:42:02 +01007347static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007348 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007349 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007350 int num_connectors)
7351{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007352 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007353 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007354 u32 dpll;
7355 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007356 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007357
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007358 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307359
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007360 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7361 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007362
7363 dpll = DPLL_VGA_MODE_DIS;
7364
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007365 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007366 dpll |= DPLLB_MODE_LVDS;
7367 else
7368 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007369
Daniel Vetteref1b4602013-06-01 17:17:04 +02007370 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007371 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007372 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007373 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007374
7375 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007376 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007377
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007378 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007379 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007380
7381 /* compute bitmask from p1 value */
7382 if (IS_PINEVIEW(dev))
7383 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7384 else {
7385 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7386 if (IS_G4X(dev) && reduced_clock)
7387 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7388 }
7389 switch (clock->p2) {
7390 case 5:
7391 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7392 break;
7393 case 7:
7394 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7395 break;
7396 case 10:
7397 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7398 break;
7399 case 14:
7400 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7401 break;
7402 }
7403 if (INTEL_INFO(dev)->gen >= 4)
7404 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7405
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007406 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007407 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007408 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007409 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7410 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7411 else
7412 dpll |= PLL_REF_INPUT_DREFCLK;
7413
7414 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007415 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007416
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007417 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007418 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007419 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007420 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007421 }
7422}
7423
Daniel Vetterf47709a2013-03-28 10:42:02 +01007424static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007425 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007426 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007427 int num_connectors)
7428{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007429 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007430 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007431 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007432 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007433
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007434 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307435
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007436 dpll = DPLL_VGA_MODE_DIS;
7437
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007438 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007439 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7440 } else {
7441 if (clock->p1 == 2)
7442 dpll |= PLL_P1_DIVIDE_BY_TWO;
7443 else
7444 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7445 if (clock->p2 == 4)
7446 dpll |= PLL_P2_DIVIDE_BY_4;
7447 }
7448
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007449 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007450 dpll |= DPLL_DVO_2X_MODE;
7451
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007452 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007453 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7454 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7455 else
7456 dpll |= PLL_REF_INPUT_DREFCLK;
7457
7458 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007459 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007460}
7461
Daniel Vetter8a654f32013-06-01 17:16:22 +02007462static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007463{
7464 struct drm_device *dev = intel_crtc->base.dev;
7465 struct drm_i915_private *dev_priv = dev->dev_private;
7466 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007467 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007468 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007469 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007470 uint32_t crtc_vtotal, crtc_vblank_end;
7471 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007472
7473 /* We need to be careful not to changed the adjusted mode, for otherwise
7474 * the hw state checker will get angry at the mismatch. */
7475 crtc_vtotal = adjusted_mode->crtc_vtotal;
7476 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007477
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007478 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007479 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007480 crtc_vtotal -= 1;
7481 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007482
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007483 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007484 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7485 else
7486 vsyncshift = adjusted_mode->crtc_hsync_start -
7487 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007488 if (vsyncshift < 0)
7489 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007490 }
7491
7492 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007493 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007494
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007495 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007496 (adjusted_mode->crtc_hdisplay - 1) |
7497 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007498 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007499 (adjusted_mode->crtc_hblank_start - 1) |
7500 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007501 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007502 (adjusted_mode->crtc_hsync_start - 1) |
7503 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7504
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007505 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007506 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007507 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007508 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007509 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007510 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007511 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007512 (adjusted_mode->crtc_vsync_start - 1) |
7513 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7514
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007515 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7516 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7517 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7518 * bits. */
7519 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7520 (pipe == PIPE_B || pipe == PIPE_C))
7521 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7522
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007523 /* pipesrc controls the size that is scaled from, which should
7524 * always be the user's requested size.
7525 */
7526 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007527 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7528 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007529}
7530
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007531static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007532 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007533{
7534 struct drm_device *dev = crtc->base.dev;
7535 struct drm_i915_private *dev_priv = dev->dev_private;
7536 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7537 uint32_t tmp;
7538
7539 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007540 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7541 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007542 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007543 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7544 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007545 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007546 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7547 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007548
7549 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007550 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7551 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007552 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007553 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7554 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007555 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007556 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7557 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007558
7559 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007560 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7561 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7562 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007563 }
7564
7565 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007566 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7567 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7568
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007569 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7570 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007571}
7572
Daniel Vetterf6a83282014-02-11 15:28:57 -08007573void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007574 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007575{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007576 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7577 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7578 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7579 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007580
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007581 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7582 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7583 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7584 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007585
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007586 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007587
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007588 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7589 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007590}
7591
Daniel Vetter84b046f2013-02-19 18:48:54 +01007592static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7593{
7594 struct drm_device *dev = intel_crtc->base.dev;
7595 struct drm_i915_private *dev_priv = dev->dev_private;
7596 uint32_t pipeconf;
7597
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007598 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007599
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007600 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7601 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7602 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007603
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007604 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007605 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007606
Daniel Vetterff9ce462013-04-24 14:57:17 +02007607 /* only g4x and later have fancy bpc/dither controls */
7608 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007609 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007610 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007611 pipeconf |= PIPECONF_DITHER_EN |
7612 PIPECONF_DITHER_TYPE_SP;
7613
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007614 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007615 case 18:
7616 pipeconf |= PIPECONF_6BPC;
7617 break;
7618 case 24:
7619 pipeconf |= PIPECONF_8BPC;
7620 break;
7621 case 30:
7622 pipeconf |= PIPECONF_10BPC;
7623 break;
7624 default:
7625 /* Case prevented by intel_choose_pipe_bpp_dither. */
7626 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007627 }
7628 }
7629
7630 if (HAS_PIPE_CXSR(dev)) {
7631 if (intel_crtc->lowfreq_avail) {
7632 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7633 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7634 } else {
7635 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007636 }
7637 }
7638
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007639 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007640 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007641 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007642 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7643 else
7644 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7645 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007646 pipeconf |= PIPECONF_PROGRESSIVE;
7647
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007648 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007649 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007650
Daniel Vetter84b046f2013-02-19 18:48:54 +01007651 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7652 POSTING_READ(PIPECONF(intel_crtc->pipe));
7653}
7654
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007655static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7656 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007657{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007658 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007659 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007660 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07007661 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02007662 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007663 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007664 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007665 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007666 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007667 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007668 struct drm_connector_state *connector_state;
7669 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007670
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007671 memset(&crtc_state->dpll_hw_state, 0,
7672 sizeof(crtc_state->dpll_hw_state));
7673
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007674 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007675 if (connector_state->crtc != &crtc->base)
7676 continue;
7677
7678 encoder = to_intel_encoder(connector_state->best_encoder);
7679
Chris Wilson5eddb702010-09-11 13:48:45 +01007680 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007681 case INTEL_OUTPUT_LVDS:
7682 is_lvds = true;
7683 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007684 case INTEL_OUTPUT_DSI:
7685 is_dsi = true;
7686 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007687 default:
7688 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007689 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007690
Eric Anholtc751ce42010-03-25 11:48:48 -07007691 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007692 }
7693
Jani Nikulaf2335332013-09-13 11:03:09 +03007694 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007695 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007696
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007697 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007698 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007699
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007700 /*
7701 * Returns a set of divisors for the desired target clock with
7702 * the given refclk, or FALSE. The returned values represent
7703 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7704 * 2) / p1 / p2.
7705 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007706 limit = intel_limit(crtc_state, refclk);
7707 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007708 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007709 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007710 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007711 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7712 return -EINVAL;
7713 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007714
Jani Nikulaf2335332013-09-13 11:03:09 +03007715 if (is_lvds && dev_priv->lvds_downclock_avail) {
7716 /*
7717 * Ensure we match the reduced clock's P to the target
7718 * clock. If the clocks don't match, we can't switch
7719 * the display clock by using the FP0/FP1. In such case
7720 * we will disable the LVDS downclock feature.
7721 */
7722 has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007723 dev_priv->display.find_dpll(limit, crtc_state,
Jani Nikulaf2335332013-09-13 11:03:09 +03007724 dev_priv->lvds_downclock,
7725 refclk, &clock,
7726 &reduced_clock);
7727 }
7728 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007729 crtc_state->dpll.n = clock.n;
7730 crtc_state->dpll.m1 = clock.m1;
7731 crtc_state->dpll.m2 = clock.m2;
7732 crtc_state->dpll.p1 = clock.p1;
7733 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007734 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007735
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007736 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007737 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307738 has_reduced_clock ? &reduced_clock : NULL,
7739 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007740 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007741 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007742 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007743 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007744 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007745 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007746 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02007747 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007748 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007749
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007750 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007751}
7752
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007753static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007754 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007755{
7756 struct drm_device *dev = crtc->base.dev;
7757 struct drm_i915_private *dev_priv = dev->dev_private;
7758 uint32_t tmp;
7759
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007760 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7761 return;
7762
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007763 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007764 if (!(tmp & PFIT_ENABLE))
7765 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007766
Daniel Vetter06922822013-07-11 13:35:40 +02007767 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007768 if (INTEL_INFO(dev)->gen < 4) {
7769 if (crtc->pipe != PIPE_B)
7770 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007771 } else {
7772 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7773 return;
7774 }
7775
Daniel Vetter06922822013-07-11 13:35:40 +02007776 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007777 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7778 if (INTEL_INFO(dev)->gen < 5)
7779 pipe_config->gmch_pfit.lvds_border_bits =
7780 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7781}
7782
Jesse Barnesacbec812013-09-20 11:29:32 -07007783static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007784 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007785{
7786 struct drm_device *dev = crtc->base.dev;
7787 struct drm_i915_private *dev_priv = dev->dev_private;
7788 int pipe = pipe_config->cpu_transcoder;
7789 intel_clock_t clock;
7790 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007791 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007792
Shobhit Kumarf573de52014-07-30 20:32:37 +05307793 /* In case of MIPI DPLL will not even be used */
7794 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7795 return;
7796
Jesse Barnesacbec812013-09-20 11:29:32 -07007797 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007798 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07007799 mutex_unlock(&dev_priv->dpio_lock);
7800
7801 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7802 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7803 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7804 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7805 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7806
Ville Syrjäläf6466282013-10-14 14:50:31 +03007807 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007808
Ville Syrjäläf6466282013-10-14 14:50:31 +03007809 /* clock.dot is the fast clock */
7810 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07007811}
7812
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007813static void
7814i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7815 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007816{
7817 struct drm_device *dev = crtc->base.dev;
7818 struct drm_i915_private *dev_priv = dev->dev_private;
7819 u32 val, base, offset;
7820 int pipe = crtc->pipe, plane = crtc->plane;
7821 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007822 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007823 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007824 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007825
Damien Lespiau42a7b082015-02-05 19:35:13 +00007826 val = I915_READ(DSPCNTR(plane));
7827 if (!(val & DISPLAY_PLANE_ENABLE))
7828 return;
7829
Damien Lespiaud9806c92015-01-21 14:07:19 +00007830 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007831 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007832 DRM_DEBUG_KMS("failed to alloc fb\n");
7833 return;
7834 }
7835
Damien Lespiau1b842c82015-01-21 13:50:54 +00007836 fb = &intel_fb->base;
7837
Daniel Vetter18c52472015-02-10 17:16:09 +00007838 if (INTEL_INFO(dev)->gen >= 4) {
7839 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007840 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007841 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7842 }
7843 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007844
7845 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007846 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007847 fb->pixel_format = fourcc;
7848 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007849
7850 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007851 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007852 offset = I915_READ(DSPTILEOFF(plane));
7853 else
7854 offset = I915_READ(DSPLINOFF(plane));
7855 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7856 } else {
7857 base = I915_READ(DSPADDR(plane));
7858 }
7859 plane_config->base = base;
7860
7861 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007862 fb->width = ((val >> 16) & 0xfff) + 1;
7863 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007864
7865 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007866 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007867
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007868 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007869 fb->pixel_format,
7870 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007871
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007872 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007873
Damien Lespiau2844a922015-01-20 12:51:48 +00007874 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7875 pipe_name(pipe), plane, fb->width, fb->height,
7876 fb->bits_per_pixel, base, fb->pitches[0],
7877 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007878
Damien Lespiau2d140302015-02-05 17:22:18 +00007879 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007880}
7881
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007882static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007883 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007884{
7885 struct drm_device *dev = crtc->base.dev;
7886 struct drm_i915_private *dev_priv = dev->dev_private;
7887 int pipe = pipe_config->cpu_transcoder;
7888 enum dpio_channel port = vlv_pipe_to_channel(pipe);
7889 intel_clock_t clock;
7890 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
7891 int refclk = 100000;
7892
7893 mutex_lock(&dev_priv->dpio_lock);
7894 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7895 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7896 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7897 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
7898 mutex_unlock(&dev_priv->dpio_lock);
7899
7900 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
7901 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
7902 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7903 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7904 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7905
7906 chv_clock(refclk, &clock);
7907
7908 /* clock.dot is the fast clock */
7909 pipe_config->port_clock = clock.dot / 5;
7910}
7911
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007912static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007913 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007914{
7915 struct drm_device *dev = crtc->base.dev;
7916 struct drm_i915_private *dev_priv = dev->dev_private;
7917 uint32_t tmp;
7918
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007919 if (!intel_display_power_is_enabled(dev_priv,
7920 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02007921 return false;
7922
Daniel Vettere143a212013-07-04 12:01:15 +02007923 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007924 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007925
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007926 tmp = I915_READ(PIPECONF(crtc->pipe));
7927 if (!(tmp & PIPECONF_ENABLE))
7928 return false;
7929
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007930 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
7931 switch (tmp & PIPECONF_BPC_MASK) {
7932 case PIPECONF_6BPC:
7933 pipe_config->pipe_bpp = 18;
7934 break;
7935 case PIPECONF_8BPC:
7936 pipe_config->pipe_bpp = 24;
7937 break;
7938 case PIPECONF_10BPC:
7939 pipe_config->pipe_bpp = 30;
7940 break;
7941 default:
7942 break;
7943 }
7944 }
7945
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007946 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
7947 pipe_config->limited_color_range = true;
7948
Ville Syrjälä282740f2013-09-04 18:30:03 +03007949 if (INTEL_INFO(dev)->gen < 4)
7950 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7951
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007952 intel_get_pipe_timings(crtc, pipe_config);
7953
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007954 i9xx_get_pfit_config(crtc, pipe_config);
7955
Daniel Vetter6c49f242013-06-06 12:45:25 +02007956 if (INTEL_INFO(dev)->gen >= 4) {
7957 tmp = I915_READ(DPLL_MD(crtc->pipe));
7958 pipe_config->pixel_multiplier =
7959 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7960 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007961 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02007962 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
7963 tmp = I915_READ(DPLL(crtc->pipe));
7964 pipe_config->pixel_multiplier =
7965 ((tmp & SDVO_MULTIPLIER_MASK)
7966 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7967 } else {
7968 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7969 * port and will be fixed up in the encoder->get_config
7970 * function. */
7971 pipe_config->pixel_multiplier = 1;
7972 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007973 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
7974 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007975 /*
7976 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7977 * on 830. Filter it out here so that we don't
7978 * report errors due to that.
7979 */
7980 if (IS_I830(dev))
7981 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7982
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007983 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7984 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007985 } else {
7986 /* Mask out read-only status bits. */
7987 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7988 DPLL_PORTC_READY_MASK |
7989 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007990 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007991
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007992 if (IS_CHERRYVIEW(dev))
7993 chv_crtc_clock_get(crtc, pipe_config);
7994 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07007995 vlv_crtc_clock_get(crtc, pipe_config);
7996 else
7997 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007998
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007999 return true;
8000}
8001
Paulo Zanonidde86e22012-12-01 12:04:25 -02008002static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008003{
8004 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008005 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008006 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008007 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008008 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008009 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008010 bool has_ck505 = false;
8011 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008012
8013 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008014 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008015 switch (encoder->type) {
8016 case INTEL_OUTPUT_LVDS:
8017 has_panel = true;
8018 has_lvds = true;
8019 break;
8020 case INTEL_OUTPUT_EDP:
8021 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008022 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008023 has_cpu_edp = true;
8024 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008025 default:
8026 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008027 }
8028 }
8029
Keith Packard99eb6a02011-09-26 14:29:12 -07008030 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008031 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008032 can_ssc = has_ck505;
8033 } else {
8034 has_ck505 = false;
8035 can_ssc = true;
8036 }
8037
Imre Deak2de69052013-05-08 13:14:04 +03008038 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8039 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008040
8041 /* Ironlake: try to setup display ref clock before DPLL
8042 * enabling. This is only under driver's control after
8043 * PCH B stepping, previous chipset stepping should be
8044 * ignoring this setting.
8045 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008046 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008047
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008048 /* As we must carefully and slowly disable/enable each source in turn,
8049 * compute the final state we want first and check if we need to
8050 * make any changes at all.
8051 */
8052 final = val;
8053 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008054 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008055 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008056 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008057 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8058
8059 final &= ~DREF_SSC_SOURCE_MASK;
8060 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8061 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008062
Keith Packard199e5d72011-09-22 12:01:57 -07008063 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008064 final |= DREF_SSC_SOURCE_ENABLE;
8065
8066 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8067 final |= DREF_SSC1_ENABLE;
8068
8069 if (has_cpu_edp) {
8070 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8071 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8072 else
8073 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8074 } else
8075 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8076 } else {
8077 final |= DREF_SSC_SOURCE_DISABLE;
8078 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8079 }
8080
8081 if (final == val)
8082 return;
8083
8084 /* Always enable nonspread source */
8085 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8086
8087 if (has_ck505)
8088 val |= DREF_NONSPREAD_CK505_ENABLE;
8089 else
8090 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8091
8092 if (has_panel) {
8093 val &= ~DREF_SSC_SOURCE_MASK;
8094 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008095
Keith Packard199e5d72011-09-22 12:01:57 -07008096 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008097 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008098 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008099 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008100 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008101 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008102
8103 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008104 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008105 POSTING_READ(PCH_DREF_CONTROL);
8106 udelay(200);
8107
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008108 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008109
8110 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008111 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008112 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008113 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008114 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008115 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008116 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008117 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008118 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008119
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008120 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008121 POSTING_READ(PCH_DREF_CONTROL);
8122 udelay(200);
8123 } else {
8124 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8125
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008126 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008127
8128 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008129 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008130
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008131 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008132 POSTING_READ(PCH_DREF_CONTROL);
8133 udelay(200);
8134
8135 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008136 val &= ~DREF_SSC_SOURCE_MASK;
8137 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008138
8139 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008140 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008141
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008142 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008143 POSTING_READ(PCH_DREF_CONTROL);
8144 udelay(200);
8145 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008146
8147 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008148}
8149
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008150static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008151{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008152 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008153
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008154 tmp = I915_READ(SOUTH_CHICKEN2);
8155 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8156 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008157
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008158 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8159 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8160 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008161
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008162 tmp = I915_READ(SOUTH_CHICKEN2);
8163 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8164 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008165
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008166 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8167 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8168 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008169}
8170
8171/* WaMPhyProgramming:hsw */
8172static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8173{
8174 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008175
8176 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8177 tmp &= ~(0xFF << 24);
8178 tmp |= (0x12 << 24);
8179 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8180
Paulo Zanonidde86e22012-12-01 12:04:25 -02008181 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8182 tmp |= (1 << 11);
8183 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8184
8185 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8186 tmp |= (1 << 11);
8187 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8188
Paulo Zanonidde86e22012-12-01 12:04:25 -02008189 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8190 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8191 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8192
8193 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8194 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8195 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8196
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008197 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8198 tmp &= ~(7 << 13);
8199 tmp |= (5 << 13);
8200 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008201
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008202 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8203 tmp &= ~(7 << 13);
8204 tmp |= (5 << 13);
8205 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008206
8207 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8208 tmp &= ~0xFF;
8209 tmp |= 0x1C;
8210 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8211
8212 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8213 tmp &= ~0xFF;
8214 tmp |= 0x1C;
8215 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8216
8217 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8218 tmp &= ~(0xFF << 16);
8219 tmp |= (0x1C << 16);
8220 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8221
8222 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8223 tmp &= ~(0xFF << 16);
8224 tmp |= (0x1C << 16);
8225 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8226
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008227 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8228 tmp |= (1 << 27);
8229 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008230
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008231 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8232 tmp |= (1 << 27);
8233 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008234
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008235 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8236 tmp &= ~(0xF << 28);
8237 tmp |= (4 << 28);
8238 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008239
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008240 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8241 tmp &= ~(0xF << 28);
8242 tmp |= (4 << 28);
8243 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008244}
8245
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008246/* Implements 3 different sequences from BSpec chapter "Display iCLK
8247 * Programming" based on the parameters passed:
8248 * - Sequence to enable CLKOUT_DP
8249 * - Sequence to enable CLKOUT_DP without spread
8250 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8251 */
8252static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8253 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008254{
8255 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008256 uint32_t reg, tmp;
8257
8258 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8259 with_spread = true;
8260 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8261 with_fdi, "LP PCH doesn't have FDI\n"))
8262 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008263
8264 mutex_lock(&dev_priv->dpio_lock);
8265
8266 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8267 tmp &= ~SBI_SSCCTL_DISABLE;
8268 tmp |= SBI_SSCCTL_PATHALT;
8269 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8270
8271 udelay(24);
8272
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008273 if (with_spread) {
8274 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8275 tmp &= ~SBI_SSCCTL_PATHALT;
8276 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008277
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008278 if (with_fdi) {
8279 lpt_reset_fdi_mphy(dev_priv);
8280 lpt_program_fdi_mphy(dev_priv);
8281 }
8282 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008283
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008284 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8285 SBI_GEN0 : SBI_DBUFF0;
8286 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8287 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8288 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008289
8290 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008291}
8292
Paulo Zanoni47701c32013-07-23 11:19:25 -03008293/* Sequence to disable CLKOUT_DP */
8294static void lpt_disable_clkout_dp(struct drm_device *dev)
8295{
8296 struct drm_i915_private *dev_priv = dev->dev_private;
8297 uint32_t reg, tmp;
8298
8299 mutex_lock(&dev_priv->dpio_lock);
8300
8301 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8302 SBI_GEN0 : SBI_DBUFF0;
8303 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8304 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8305 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8306
8307 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8308 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8309 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8310 tmp |= SBI_SSCCTL_PATHALT;
8311 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8312 udelay(32);
8313 }
8314 tmp |= SBI_SSCCTL_DISABLE;
8315 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8316 }
8317
8318 mutex_unlock(&dev_priv->dpio_lock);
8319}
8320
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008321static void lpt_init_pch_refclk(struct drm_device *dev)
8322{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008323 struct intel_encoder *encoder;
8324 bool has_vga = false;
8325
Damien Lespiaub2784e12014-08-05 11:29:37 +01008326 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008327 switch (encoder->type) {
8328 case INTEL_OUTPUT_ANALOG:
8329 has_vga = true;
8330 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008331 default:
8332 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008333 }
8334 }
8335
Paulo Zanoni47701c32013-07-23 11:19:25 -03008336 if (has_vga)
8337 lpt_enable_clkout_dp(dev, true, true);
8338 else
8339 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008340}
8341
Paulo Zanonidde86e22012-12-01 12:04:25 -02008342/*
8343 * Initialize reference clocks when the driver loads
8344 */
8345void intel_init_pch_refclk(struct drm_device *dev)
8346{
8347 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8348 ironlake_init_pch_refclk(dev);
8349 else if (HAS_PCH_LPT(dev))
8350 lpt_init_pch_refclk(dev);
8351}
8352
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008353static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008354{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008355 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008356 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008357 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008358 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008359 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008360 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008361 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008362 bool is_lvds = false;
8363
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008364 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008365 if (connector_state->crtc != crtc_state->base.crtc)
8366 continue;
8367
8368 encoder = to_intel_encoder(connector_state->best_encoder);
8369
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008370 switch (encoder->type) {
8371 case INTEL_OUTPUT_LVDS:
8372 is_lvds = true;
8373 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008374 default:
8375 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008376 }
8377 num_connectors++;
8378 }
8379
8380 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008381 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008382 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008383 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008384 }
8385
8386 return 120000;
8387}
8388
Daniel Vetter6ff93602013-04-19 11:24:36 +02008389static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008390{
8391 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8393 int pipe = intel_crtc->pipe;
8394 uint32_t val;
8395
Daniel Vetter78114072013-06-13 00:54:57 +02008396 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008397
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008398 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008399 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008400 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008401 break;
8402 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008403 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008404 break;
8405 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008406 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008407 break;
8408 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008409 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008410 break;
8411 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008412 /* Case prevented by intel_choose_pipe_bpp_dither. */
8413 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008414 }
8415
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008416 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008417 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8418
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008419 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008420 val |= PIPECONF_INTERLACED_ILK;
8421 else
8422 val |= PIPECONF_PROGRESSIVE;
8423
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008424 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008425 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008426
Paulo Zanonic8203562012-09-12 10:06:29 -03008427 I915_WRITE(PIPECONF(pipe), val);
8428 POSTING_READ(PIPECONF(pipe));
8429}
8430
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008431/*
8432 * Set up the pipe CSC unit.
8433 *
8434 * Currently only full range RGB to limited range RGB conversion
8435 * is supported, but eventually this should handle various
8436 * RGB<->YCbCr scenarios as well.
8437 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008438static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008439{
8440 struct drm_device *dev = crtc->dev;
8441 struct drm_i915_private *dev_priv = dev->dev_private;
8442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8443 int pipe = intel_crtc->pipe;
8444 uint16_t coeff = 0x7800; /* 1.0 */
8445
8446 /*
8447 * TODO: Check what kind of values actually come out of the pipe
8448 * with these coeff/postoff values and adjust to get the best
8449 * accuracy. Perhaps we even need to take the bpc value into
8450 * consideration.
8451 */
8452
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008453 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008454 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8455
8456 /*
8457 * GY/GU and RY/RU should be the other way around according
8458 * to BSpec, but reality doesn't agree. Just set them up in
8459 * a way that results in the correct picture.
8460 */
8461 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8462 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8463
8464 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8465 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8466
8467 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8468 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8469
8470 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8471 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8472 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8473
8474 if (INTEL_INFO(dev)->gen > 6) {
8475 uint16_t postoff = 0;
8476
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008477 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008478 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008479
8480 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8481 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8482 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8483
8484 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8485 } else {
8486 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8487
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008488 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008489 mode |= CSC_BLACK_SCREEN_OFFSET;
8490
8491 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8492 }
8493}
8494
Daniel Vetter6ff93602013-04-19 11:24:36 +02008495static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008496{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008497 struct drm_device *dev = crtc->dev;
8498 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008500 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008501 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008502 uint32_t val;
8503
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008504 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008505
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008506 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008507 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8508
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008509 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008510 val |= PIPECONF_INTERLACED_ILK;
8511 else
8512 val |= PIPECONF_PROGRESSIVE;
8513
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008514 I915_WRITE(PIPECONF(cpu_transcoder), val);
8515 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008516
8517 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8518 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008519
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308520 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008521 val = 0;
8522
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008523 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008524 case 18:
8525 val |= PIPEMISC_DITHER_6_BPC;
8526 break;
8527 case 24:
8528 val |= PIPEMISC_DITHER_8_BPC;
8529 break;
8530 case 30:
8531 val |= PIPEMISC_DITHER_10_BPC;
8532 break;
8533 case 36:
8534 val |= PIPEMISC_DITHER_12_BPC;
8535 break;
8536 default:
8537 /* Case prevented by pipe_config_set_bpp. */
8538 BUG();
8539 }
8540
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008541 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008542 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8543
8544 I915_WRITE(PIPEMISC(pipe), val);
8545 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008546}
8547
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008548static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008549 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008550 intel_clock_t *clock,
8551 bool *has_reduced_clock,
8552 intel_clock_t *reduced_clock)
8553{
8554 struct drm_device *dev = crtc->dev;
8555 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008556 int refclk;
8557 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02008558 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008559
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008560 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008561
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008562 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008563
8564 /*
8565 * Returns a set of divisors for the desired target clock with the given
8566 * refclk, or FALSE. The returned values represent the clock equation:
8567 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8568 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008569 limit = intel_limit(crtc_state, refclk);
8570 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008571 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008572 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008573 if (!ret)
8574 return false;
8575
8576 if (is_lvds && dev_priv->lvds_downclock_avail) {
8577 /*
8578 * Ensure we match the reduced clock's P to the target clock.
8579 * If the clocks don't match, we can't switch the display clock
8580 * by using the FP0/FP1. In such case we will disable the LVDS
8581 * downclock feature.
8582 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02008583 *has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008584 dev_priv->display.find_dpll(limit, crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008585 dev_priv->lvds_downclock,
8586 refclk, clock,
8587 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008588 }
8589
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008590 return true;
8591}
8592
Paulo Zanonid4b19312012-11-29 11:29:32 -02008593int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8594{
8595 /*
8596 * Account for spread spectrum to avoid
8597 * oversubscribing the link. Max center spread
8598 * is 2.5%; use 5% for safety's sake.
8599 */
8600 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008601 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008602}
8603
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008604static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008605{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008606 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008607}
8608
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008609static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008610 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008611 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008612 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008613{
8614 struct drm_crtc *crtc = &intel_crtc->base;
8615 struct drm_device *dev = crtc->dev;
8616 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008617 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008618 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008619 struct drm_connector_state *connector_state;
8620 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008621 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008622 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008623 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008624
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008625 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008626 if (connector_state->crtc != crtc_state->base.crtc)
8627 continue;
8628
8629 encoder = to_intel_encoder(connector_state->best_encoder);
8630
8631 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008632 case INTEL_OUTPUT_LVDS:
8633 is_lvds = true;
8634 break;
8635 case INTEL_OUTPUT_SDVO:
8636 case INTEL_OUTPUT_HDMI:
8637 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008638 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008639 default:
8640 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008641 }
8642
8643 num_connectors++;
8644 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008645
Chris Wilsonc1858122010-12-03 21:35:48 +00008646 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008647 factor = 21;
8648 if (is_lvds) {
8649 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008650 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008651 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008652 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008653 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008654 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008655
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008656 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008657 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008658
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008659 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8660 *fp2 |= FP_CB_TUNE;
8661
Chris Wilson5eddb702010-09-11 13:48:45 +01008662 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008663
Eric Anholta07d6782011-03-30 13:01:08 -07008664 if (is_lvds)
8665 dpll |= DPLLB_MODE_LVDS;
8666 else
8667 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008668
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008669 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008670 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008671
8672 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008673 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008674 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008675 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008676
Eric Anholta07d6782011-03-30 13:01:08 -07008677 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008678 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008679 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008680 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008681
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008682 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008683 case 5:
8684 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8685 break;
8686 case 7:
8687 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8688 break;
8689 case 10:
8690 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8691 break;
8692 case 14:
8693 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8694 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008695 }
8696
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008697 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008698 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008699 else
8700 dpll |= PLL_REF_INPUT_DREFCLK;
8701
Daniel Vetter959e16d2013-06-05 13:34:21 +02008702 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008703}
8704
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008705static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8706 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008707{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008708 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008709 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008710 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008711 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008712 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008713 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008714
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008715 memset(&crtc_state->dpll_hw_state, 0,
8716 sizeof(crtc_state->dpll_hw_state));
8717
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008718 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008719
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008720 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8721 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8722
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008723 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008724 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008725 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008726 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8727 return -EINVAL;
8728 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008729 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008730 if (!crtc_state->clock_set) {
8731 crtc_state->dpll.n = clock.n;
8732 crtc_state->dpll.m1 = clock.m1;
8733 crtc_state->dpll.m2 = clock.m2;
8734 crtc_state->dpll.p1 = clock.p1;
8735 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008736 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008737
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008738 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008739 if (crtc_state->has_pch_encoder) {
8740 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008741 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008742 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008743
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008744 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008745 &fp, &reduced_clock,
8746 has_reduced_clock ? &fp2 : NULL);
8747
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008748 crtc_state->dpll_hw_state.dpll = dpll;
8749 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008750 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008751 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008752 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008753 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008754
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008755 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008756 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008757 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008758 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008759 return -EINVAL;
8760 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008761 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008762
Rodrigo Viviab585de2015-03-24 12:40:09 -07008763 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008764 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008765 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008766 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008767
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008768 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008769}
8770
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008771static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8772 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008773{
8774 struct drm_device *dev = crtc->base.dev;
8775 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008776 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008777
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008778 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8779 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8780 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8781 & ~TU_SIZE_MASK;
8782 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8783 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8784 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8785}
8786
8787static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8788 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008789 struct intel_link_m_n *m_n,
8790 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008791{
8792 struct drm_device *dev = crtc->base.dev;
8793 struct drm_i915_private *dev_priv = dev->dev_private;
8794 enum pipe pipe = crtc->pipe;
8795
8796 if (INTEL_INFO(dev)->gen >= 5) {
8797 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8798 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8799 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8800 & ~TU_SIZE_MASK;
8801 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8802 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8803 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008804 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8805 * gen < 8) and if DRRS is supported (to make sure the
8806 * registers are not unnecessarily read).
8807 */
8808 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008809 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008810 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8811 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8812 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8813 & ~TU_SIZE_MASK;
8814 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8815 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8816 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8817 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008818 } else {
8819 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8820 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8821 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8822 & ~TU_SIZE_MASK;
8823 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8824 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8825 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8826 }
8827}
8828
8829void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008830 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008831{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008832 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008833 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8834 else
8835 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008836 &pipe_config->dp_m_n,
8837 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008838}
8839
Daniel Vetter72419202013-04-04 13:28:53 +02008840static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008841 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008842{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008843 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008844 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008845}
8846
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008847static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008848 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008849{
8850 struct drm_device *dev = crtc->base.dev;
8851 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008852 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8853 uint32_t ps_ctrl = 0;
8854 int id = -1;
8855 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008856
Chandra Kondurua1b22782015-04-07 15:28:45 -07008857 /* find scaler attached to this pipe */
8858 for (i = 0; i < crtc->num_scalers; i++) {
8859 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8860 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8861 id = i;
8862 pipe_config->pch_pfit.enabled = true;
8863 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8864 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8865 break;
8866 }
8867 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008868
Chandra Kondurua1b22782015-04-07 15:28:45 -07008869 scaler_state->scaler_id = id;
8870 if (id >= 0) {
8871 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8872 } else {
8873 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008874 }
8875}
8876
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008877static void
8878skylake_get_initial_plane_config(struct intel_crtc *crtc,
8879 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008880{
8881 struct drm_device *dev = crtc->base.dev;
8882 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008883 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008884 int pipe = crtc->pipe;
8885 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008886 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008887 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008888 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008889
Damien Lespiaud9806c92015-01-21 14:07:19 +00008890 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008891 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008892 DRM_DEBUG_KMS("failed to alloc fb\n");
8893 return;
8894 }
8895
Damien Lespiau1b842c82015-01-21 13:50:54 +00008896 fb = &intel_fb->base;
8897
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008898 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008899 if (!(val & PLANE_CTL_ENABLE))
8900 goto error;
8901
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008902 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8903 fourcc = skl_format_to_fourcc(pixel_format,
8904 val & PLANE_CTL_ORDER_RGBX,
8905 val & PLANE_CTL_ALPHA_MASK);
8906 fb->pixel_format = fourcc;
8907 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
8908
Damien Lespiau40f46282015-02-27 11:15:21 +00008909 tiling = val & PLANE_CTL_TILED_MASK;
8910 switch (tiling) {
8911 case PLANE_CTL_TILED_LINEAR:
8912 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
8913 break;
8914 case PLANE_CTL_TILED_X:
8915 plane_config->tiling = I915_TILING_X;
8916 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8917 break;
8918 case PLANE_CTL_TILED_Y:
8919 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
8920 break;
8921 case PLANE_CTL_TILED_YF:
8922 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
8923 break;
8924 default:
8925 MISSING_CASE(tiling);
8926 goto error;
8927 }
8928
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008929 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8930 plane_config->base = base;
8931
8932 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8933
8934 val = I915_READ(PLANE_SIZE(pipe, 0));
8935 fb->height = ((val >> 16) & 0xfff) + 1;
8936 fb->width = ((val >> 0) & 0x1fff) + 1;
8937
8938 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00008939 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
8940 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008941 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8942
8943 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008944 fb->pixel_format,
8945 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008946
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008947 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008948
8949 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8950 pipe_name(pipe), fb->width, fb->height,
8951 fb->bits_per_pixel, base, fb->pitches[0],
8952 plane_config->size);
8953
Damien Lespiau2d140302015-02-05 17:22:18 +00008954 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008955 return;
8956
8957error:
8958 kfree(fb);
8959}
8960
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008961static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008962 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008963{
8964 struct drm_device *dev = crtc->base.dev;
8965 struct drm_i915_private *dev_priv = dev->dev_private;
8966 uint32_t tmp;
8967
8968 tmp = I915_READ(PF_CTL(crtc->pipe));
8969
8970 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008971 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008972 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8973 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008974
8975 /* We currently do not free assignements of panel fitters on
8976 * ivb/hsw (since we don't use the higher upscaling modes which
8977 * differentiates them) so just WARN about this case for now. */
8978 if (IS_GEN7(dev)) {
8979 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8980 PF_PIPE_SEL_IVB(crtc->pipe));
8981 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008982 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008983}
8984
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008985static void
8986ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8987 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008988{
8989 struct drm_device *dev = crtc->base.dev;
8990 struct drm_i915_private *dev_priv = dev->dev_private;
8991 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008992 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008993 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008994 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008995 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008996 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008997
Damien Lespiau42a7b082015-02-05 19:35:13 +00008998 val = I915_READ(DSPCNTR(pipe));
8999 if (!(val & DISPLAY_PLANE_ENABLE))
9000 return;
9001
Damien Lespiaud9806c92015-01-21 14:07:19 +00009002 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009003 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009004 DRM_DEBUG_KMS("failed to alloc fb\n");
9005 return;
9006 }
9007
Damien Lespiau1b842c82015-01-21 13:50:54 +00009008 fb = &intel_fb->base;
9009
Daniel Vetter18c52472015-02-10 17:16:09 +00009010 if (INTEL_INFO(dev)->gen >= 4) {
9011 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009012 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009013 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9014 }
9015 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009016
9017 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009018 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009019 fb->pixel_format = fourcc;
9020 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009021
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009022 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009023 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009024 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009025 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009026 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009027 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009028 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009029 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009030 }
9031 plane_config->base = base;
9032
9033 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009034 fb->width = ((val >> 16) & 0xfff) + 1;
9035 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009036
9037 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009038 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009039
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009040 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009041 fb->pixel_format,
9042 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009043
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009044 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009045
Damien Lespiau2844a922015-01-20 12:51:48 +00009046 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9047 pipe_name(pipe), fb->width, fb->height,
9048 fb->bits_per_pixel, base, fb->pitches[0],
9049 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009050
Damien Lespiau2d140302015-02-05 17:22:18 +00009051 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009052}
9053
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009054static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009055 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009056{
9057 struct drm_device *dev = crtc->base.dev;
9058 struct drm_i915_private *dev_priv = dev->dev_private;
9059 uint32_t tmp;
9060
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009061 if (!intel_display_power_is_enabled(dev_priv,
9062 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009063 return false;
9064
Daniel Vettere143a212013-07-04 12:01:15 +02009065 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009066 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009067
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009068 tmp = I915_READ(PIPECONF(crtc->pipe));
9069 if (!(tmp & PIPECONF_ENABLE))
9070 return false;
9071
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009072 switch (tmp & PIPECONF_BPC_MASK) {
9073 case PIPECONF_6BPC:
9074 pipe_config->pipe_bpp = 18;
9075 break;
9076 case PIPECONF_8BPC:
9077 pipe_config->pipe_bpp = 24;
9078 break;
9079 case PIPECONF_10BPC:
9080 pipe_config->pipe_bpp = 30;
9081 break;
9082 case PIPECONF_12BPC:
9083 pipe_config->pipe_bpp = 36;
9084 break;
9085 default:
9086 break;
9087 }
9088
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009089 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9090 pipe_config->limited_color_range = true;
9091
Daniel Vetterab9412b2013-05-03 11:49:46 +02009092 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009093 struct intel_shared_dpll *pll;
9094
Daniel Vetter88adfff2013-03-28 10:42:01 +01009095 pipe_config->has_pch_encoder = true;
9096
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009097 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9098 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9099 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009100
9101 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009102
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009103 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009104 pipe_config->shared_dpll =
9105 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009106 } else {
9107 tmp = I915_READ(PCH_DPLL_SEL);
9108 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9109 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9110 else
9111 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9112 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009113
9114 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9115
9116 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9117 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009118
9119 tmp = pipe_config->dpll_hw_state.dpll;
9120 pipe_config->pixel_multiplier =
9121 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9122 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009123
9124 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009125 } else {
9126 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009127 }
9128
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009129 intel_get_pipe_timings(crtc, pipe_config);
9130
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009131 ironlake_get_pfit_config(crtc, pipe_config);
9132
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009133 return true;
9134}
9135
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009136static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9137{
9138 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009139 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009140
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009141 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009142 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009143 pipe_name(crtc->pipe));
9144
Rob Clarke2c719b2014-12-15 13:56:32 -05009145 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9146 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9147 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9148 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9149 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9150 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009151 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009152 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009153 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009154 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009155 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009156 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009157 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009158 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009159 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009160
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009161 /*
9162 * In theory we can still leave IRQs enabled, as long as only the HPD
9163 * interrupts remain enabled. We used to check for that, but since it's
9164 * gen-specific and since we only disable LCPLL after we fully disable
9165 * the interrupts, the check below should be enough.
9166 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009167 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009168}
9169
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009170static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9171{
9172 struct drm_device *dev = dev_priv->dev;
9173
9174 if (IS_HASWELL(dev))
9175 return I915_READ(D_COMP_HSW);
9176 else
9177 return I915_READ(D_COMP_BDW);
9178}
9179
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009180static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9181{
9182 struct drm_device *dev = dev_priv->dev;
9183
9184 if (IS_HASWELL(dev)) {
9185 mutex_lock(&dev_priv->rps.hw_lock);
9186 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9187 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009188 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009189 mutex_unlock(&dev_priv->rps.hw_lock);
9190 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009191 I915_WRITE(D_COMP_BDW, val);
9192 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009193 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009194}
9195
9196/*
9197 * This function implements pieces of two sequences from BSpec:
9198 * - Sequence for display software to disable LCPLL
9199 * - Sequence for display software to allow package C8+
9200 * The steps implemented here are just the steps that actually touch the LCPLL
9201 * register. Callers should take care of disabling all the display engine
9202 * functions, doing the mode unset, fixing interrupts, etc.
9203 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009204static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9205 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009206{
9207 uint32_t val;
9208
9209 assert_can_disable_lcpll(dev_priv);
9210
9211 val = I915_READ(LCPLL_CTL);
9212
9213 if (switch_to_fclk) {
9214 val |= LCPLL_CD_SOURCE_FCLK;
9215 I915_WRITE(LCPLL_CTL, val);
9216
9217 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9218 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9219 DRM_ERROR("Switching to FCLK failed\n");
9220
9221 val = I915_READ(LCPLL_CTL);
9222 }
9223
9224 val |= LCPLL_PLL_DISABLE;
9225 I915_WRITE(LCPLL_CTL, val);
9226 POSTING_READ(LCPLL_CTL);
9227
9228 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9229 DRM_ERROR("LCPLL still locked\n");
9230
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009231 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009232 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009233 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009234 ndelay(100);
9235
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009236 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9237 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009238 DRM_ERROR("D_COMP RCOMP still in progress\n");
9239
9240 if (allow_power_down) {
9241 val = I915_READ(LCPLL_CTL);
9242 val |= LCPLL_POWER_DOWN_ALLOW;
9243 I915_WRITE(LCPLL_CTL, val);
9244 POSTING_READ(LCPLL_CTL);
9245 }
9246}
9247
9248/*
9249 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9250 * source.
9251 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009252static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009253{
9254 uint32_t val;
9255
9256 val = I915_READ(LCPLL_CTL);
9257
9258 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9259 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9260 return;
9261
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009262 /*
9263 * Make sure we're not on PC8 state before disabling PC8, otherwise
9264 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009265 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009266 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009267
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009268 if (val & LCPLL_POWER_DOWN_ALLOW) {
9269 val &= ~LCPLL_POWER_DOWN_ALLOW;
9270 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009271 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009272 }
9273
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009274 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009275 val |= D_COMP_COMP_FORCE;
9276 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009277 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009278
9279 val = I915_READ(LCPLL_CTL);
9280 val &= ~LCPLL_PLL_DISABLE;
9281 I915_WRITE(LCPLL_CTL, val);
9282
9283 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9284 DRM_ERROR("LCPLL not locked yet\n");
9285
9286 if (val & LCPLL_CD_SOURCE_FCLK) {
9287 val = I915_READ(LCPLL_CTL);
9288 val &= ~LCPLL_CD_SOURCE_FCLK;
9289 I915_WRITE(LCPLL_CTL, val);
9290
9291 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9292 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9293 DRM_ERROR("Switching back to LCPLL failed\n");
9294 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009295
Mika Kuoppala59bad942015-01-16 11:34:40 +02009296 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009297}
9298
Paulo Zanoni765dab672014-03-07 20:08:18 -03009299/*
9300 * Package states C8 and deeper are really deep PC states that can only be
9301 * reached when all the devices on the system allow it, so even if the graphics
9302 * device allows PC8+, it doesn't mean the system will actually get to these
9303 * states. Our driver only allows PC8+ when going into runtime PM.
9304 *
9305 * The requirements for PC8+ are that all the outputs are disabled, the power
9306 * well is disabled and most interrupts are disabled, and these are also
9307 * requirements for runtime PM. When these conditions are met, we manually do
9308 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9309 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9310 * hang the machine.
9311 *
9312 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9313 * the state of some registers, so when we come back from PC8+ we need to
9314 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9315 * need to take care of the registers kept by RC6. Notice that this happens even
9316 * if we don't put the device in PCI D3 state (which is what currently happens
9317 * because of the runtime PM support).
9318 *
9319 * For more, read "Display Sequences for Package C8" on the hardware
9320 * documentation.
9321 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009322void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009323{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009324 struct drm_device *dev = dev_priv->dev;
9325 uint32_t val;
9326
Paulo Zanonic67a4702013-08-19 13:18:09 -03009327 DRM_DEBUG_KMS("Enabling package C8+\n");
9328
Paulo Zanonic67a4702013-08-19 13:18:09 -03009329 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9330 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9331 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9332 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9333 }
9334
9335 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009336 hsw_disable_lcpll(dev_priv, true, true);
9337}
9338
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009339void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009340{
9341 struct drm_device *dev = dev_priv->dev;
9342 uint32_t val;
9343
Paulo Zanonic67a4702013-08-19 13:18:09 -03009344 DRM_DEBUG_KMS("Disabling package C8+\n");
9345
9346 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009347 lpt_init_pch_refclk(dev);
9348
9349 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9350 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9351 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9352 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9353 }
9354
9355 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009356}
9357
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009358static void broxton_modeset_global_resources(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309359{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009360 struct drm_device *dev = old_state->dev;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309361 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009362 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309363 int req_cdclk;
9364
9365 /* see the comment in valleyview_modeset_global_resources */
9366 if (WARN_ON(max_pixclk < 0))
9367 return;
9368
9369 req_cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
9370
9371 if (req_cdclk != dev_priv->cdclk_freq)
9372 broxton_set_cdclk(dev, req_cdclk);
9373}
9374
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009375static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9376 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009377{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009378 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009379 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009380
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009381 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009382
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009383 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009384}
9385
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309386static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9387 enum port port,
9388 struct intel_crtc_state *pipe_config)
9389{
9390 switch (port) {
9391 case PORT_A:
9392 pipe_config->ddi_pll_sel = SKL_DPLL0;
9393 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9394 break;
9395 case PORT_B:
9396 pipe_config->ddi_pll_sel = SKL_DPLL1;
9397 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9398 break;
9399 case PORT_C:
9400 pipe_config->ddi_pll_sel = SKL_DPLL2;
9401 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9402 break;
9403 default:
9404 DRM_ERROR("Incorrect port type\n");
9405 }
9406}
9407
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009408static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9409 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009410 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009411{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009412 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009413
9414 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9415 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9416
9417 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009418 case SKL_DPLL0:
9419 /*
9420 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9421 * of the shared DPLL framework and thus needs to be read out
9422 * separately
9423 */
9424 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9425 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9426 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009427 case SKL_DPLL1:
9428 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9429 break;
9430 case SKL_DPLL2:
9431 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9432 break;
9433 case SKL_DPLL3:
9434 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9435 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009436 }
9437}
9438
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009439static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9440 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009441 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009442{
9443 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9444
9445 switch (pipe_config->ddi_pll_sel) {
9446 case PORT_CLK_SEL_WRPLL1:
9447 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9448 break;
9449 case PORT_CLK_SEL_WRPLL2:
9450 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9451 break;
9452 }
9453}
9454
Daniel Vetter26804af2014-06-25 22:01:55 +03009455static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009456 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009457{
9458 struct drm_device *dev = crtc->base.dev;
9459 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009460 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009461 enum port port;
9462 uint32_t tmp;
9463
9464 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9465
9466 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9467
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009468 if (IS_SKYLAKE(dev))
9469 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309470 else if (IS_BROXTON(dev))
9471 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009472 else
9473 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009474
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009475 if (pipe_config->shared_dpll >= 0) {
9476 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9477
9478 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9479 &pipe_config->dpll_hw_state));
9480 }
9481
Daniel Vetter26804af2014-06-25 22:01:55 +03009482 /*
9483 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9484 * DDI E. So just check whether this pipe is wired to DDI E and whether
9485 * the PCH transcoder is on.
9486 */
Damien Lespiauca370452013-12-03 13:56:24 +00009487 if (INTEL_INFO(dev)->gen < 9 &&
9488 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009489 pipe_config->has_pch_encoder = true;
9490
9491 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9492 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9493 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9494
9495 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9496 }
9497}
9498
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009499static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009500 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009501{
9502 struct drm_device *dev = crtc->base.dev;
9503 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009504 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009505 uint32_t tmp;
9506
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009507 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009508 POWER_DOMAIN_PIPE(crtc->pipe)))
9509 return false;
9510
Daniel Vettere143a212013-07-04 12:01:15 +02009511 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009512 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9513
Daniel Vettereccb1402013-05-22 00:50:22 +02009514 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9515 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9516 enum pipe trans_edp_pipe;
9517 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9518 default:
9519 WARN(1, "unknown pipe linked to edp transcoder\n");
9520 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9521 case TRANS_DDI_EDP_INPUT_A_ON:
9522 trans_edp_pipe = PIPE_A;
9523 break;
9524 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9525 trans_edp_pipe = PIPE_B;
9526 break;
9527 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9528 trans_edp_pipe = PIPE_C;
9529 break;
9530 }
9531
9532 if (trans_edp_pipe == crtc->pipe)
9533 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9534 }
9535
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009536 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009537 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009538 return false;
9539
Daniel Vettereccb1402013-05-22 00:50:22 +02009540 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009541 if (!(tmp & PIPECONF_ENABLE))
9542 return false;
9543
Daniel Vetter26804af2014-06-25 22:01:55 +03009544 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009545
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009546 intel_get_pipe_timings(crtc, pipe_config);
9547
Chandra Kondurua1b22782015-04-07 15:28:45 -07009548 if (INTEL_INFO(dev)->gen >= 9) {
9549 skl_init_scalers(dev, crtc, pipe_config);
9550 }
9551
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009552 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009553
9554 if (INTEL_INFO(dev)->gen >= 9) {
9555 pipe_config->scaler_state.scaler_id = -1;
9556 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9557 }
9558
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009559 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009560 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009561 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009562 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009563 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009564 else
9565 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009566 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009567
Jesse Barnese59150d2014-01-07 13:30:45 -08009568 if (IS_HASWELL(dev))
9569 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9570 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009571
Clint Taylorebb69c92014-09-30 10:30:22 -07009572 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9573 pipe_config->pixel_multiplier =
9574 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9575 } else {
9576 pipe_config->pixel_multiplier = 1;
9577 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009578
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009579 return true;
9580}
9581
Chris Wilson560b85b2010-08-07 11:01:38 +01009582static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9583{
9584 struct drm_device *dev = crtc->dev;
9585 struct drm_i915_private *dev_priv = dev->dev_private;
9586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009587 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009588
Ville Syrjälädc41c152014-08-13 11:57:05 +03009589 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009590 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9591 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009592 unsigned int stride = roundup_pow_of_two(width) * 4;
9593
9594 switch (stride) {
9595 default:
9596 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9597 width, stride);
9598 stride = 256;
9599 /* fallthrough */
9600 case 256:
9601 case 512:
9602 case 1024:
9603 case 2048:
9604 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009605 }
9606
Ville Syrjälädc41c152014-08-13 11:57:05 +03009607 cntl |= CURSOR_ENABLE |
9608 CURSOR_GAMMA_ENABLE |
9609 CURSOR_FORMAT_ARGB |
9610 CURSOR_STRIDE(stride);
9611
9612 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009613 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009614
Ville Syrjälädc41c152014-08-13 11:57:05 +03009615 if (intel_crtc->cursor_cntl != 0 &&
9616 (intel_crtc->cursor_base != base ||
9617 intel_crtc->cursor_size != size ||
9618 intel_crtc->cursor_cntl != cntl)) {
9619 /* On these chipsets we can only modify the base/size/stride
9620 * whilst the cursor is disabled.
9621 */
9622 I915_WRITE(_CURACNTR, 0);
9623 POSTING_READ(_CURACNTR);
9624 intel_crtc->cursor_cntl = 0;
9625 }
9626
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009627 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009628 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009629 intel_crtc->cursor_base = base;
9630 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009631
9632 if (intel_crtc->cursor_size != size) {
9633 I915_WRITE(CURSIZE, size);
9634 intel_crtc->cursor_size = size;
9635 }
9636
Chris Wilson4b0e3332014-05-30 16:35:26 +03009637 if (intel_crtc->cursor_cntl != cntl) {
9638 I915_WRITE(_CURACNTR, cntl);
9639 POSTING_READ(_CURACNTR);
9640 intel_crtc->cursor_cntl = cntl;
9641 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009642}
9643
9644static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9645{
9646 struct drm_device *dev = crtc->dev;
9647 struct drm_i915_private *dev_priv = dev->dev_private;
9648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9649 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009650 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009651
Chris Wilson4b0e3332014-05-30 16:35:26 +03009652 cntl = 0;
9653 if (base) {
9654 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009655 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309656 case 64:
9657 cntl |= CURSOR_MODE_64_ARGB_AX;
9658 break;
9659 case 128:
9660 cntl |= CURSOR_MODE_128_ARGB_AX;
9661 break;
9662 case 256:
9663 cntl |= CURSOR_MODE_256_ARGB_AX;
9664 break;
9665 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009666 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309667 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009668 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009669 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009670
9671 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9672 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009673 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009674
Matt Roper8e7d6882015-01-21 16:35:41 -08009675 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009676 cntl |= CURSOR_ROTATE_180;
9677
Chris Wilson4b0e3332014-05-30 16:35:26 +03009678 if (intel_crtc->cursor_cntl != cntl) {
9679 I915_WRITE(CURCNTR(pipe), cntl);
9680 POSTING_READ(CURCNTR(pipe));
9681 intel_crtc->cursor_cntl = cntl;
9682 }
9683
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009684 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009685 I915_WRITE(CURBASE(pipe), base);
9686 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009687
9688 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009689}
9690
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009691/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009692static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9693 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009694{
9695 struct drm_device *dev = crtc->dev;
9696 struct drm_i915_private *dev_priv = dev->dev_private;
9697 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9698 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009699 int x = crtc->cursor_x;
9700 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009701 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009702
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009703 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009704 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009705
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009706 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009707 base = 0;
9708
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009709 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009710 base = 0;
9711
9712 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009713 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009714 base = 0;
9715
9716 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9717 x = -x;
9718 }
9719 pos |= x << CURSOR_X_SHIFT;
9720
9721 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009722 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009723 base = 0;
9724
9725 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9726 y = -y;
9727 }
9728 pos |= y << CURSOR_Y_SHIFT;
9729
Chris Wilson4b0e3332014-05-30 16:35:26 +03009730 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009731 return;
9732
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009733 I915_WRITE(CURPOS(pipe), pos);
9734
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009735 /* ILK+ do this automagically */
9736 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009737 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009738 base += (intel_crtc->base.cursor->state->crtc_h *
9739 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009740 }
9741
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009742 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009743 i845_update_cursor(crtc, base);
9744 else
9745 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009746}
9747
Ville Syrjälädc41c152014-08-13 11:57:05 +03009748static bool cursor_size_ok(struct drm_device *dev,
9749 uint32_t width, uint32_t height)
9750{
9751 if (width == 0 || height == 0)
9752 return false;
9753
9754 /*
9755 * 845g/865g are special in that they are only limited by
9756 * the width of their cursors, the height is arbitrary up to
9757 * the precision of the register. Everything else requires
9758 * square cursors, limited to a few power-of-two sizes.
9759 */
9760 if (IS_845G(dev) || IS_I865G(dev)) {
9761 if ((width & 63) != 0)
9762 return false;
9763
9764 if (width > (IS_845G(dev) ? 64 : 512))
9765 return false;
9766
9767 if (height > 1023)
9768 return false;
9769 } else {
9770 switch (width | height) {
9771 case 256:
9772 case 128:
9773 if (IS_GEN2(dev))
9774 return false;
9775 case 64:
9776 break;
9777 default:
9778 return false;
9779 }
9780 }
9781
9782 return true;
9783}
9784
Jesse Barnes79e53942008-11-07 14:24:08 -08009785static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01009786 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08009787{
James Simmons72034252010-08-03 01:33:19 +01009788 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08009789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08009790
James Simmons72034252010-08-03 01:33:19 +01009791 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009792 intel_crtc->lut_r[i] = red[i] >> 8;
9793 intel_crtc->lut_g[i] = green[i] >> 8;
9794 intel_crtc->lut_b[i] = blue[i] >> 8;
9795 }
9796
9797 intel_crtc_load_lut(crtc);
9798}
9799
Jesse Barnes79e53942008-11-07 14:24:08 -08009800/* VESA 640x480x72Hz mode to set on the pipe */
9801static struct drm_display_mode load_detect_mode = {
9802 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9803 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9804};
9805
Daniel Vettera8bb6812014-02-10 18:00:39 +01009806struct drm_framebuffer *
9807__intel_framebuffer_create(struct drm_device *dev,
9808 struct drm_mode_fb_cmd2 *mode_cmd,
9809 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01009810{
9811 struct intel_framebuffer *intel_fb;
9812 int ret;
9813
9814 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
9815 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03009816 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01009817 return ERR_PTR(-ENOMEM);
9818 }
9819
9820 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009821 if (ret)
9822 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009823
9824 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009825err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03009826 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009827 kfree(intel_fb);
9828
9829 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009830}
9831
Daniel Vetterb5ea6422014-03-02 21:18:00 +01009832static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01009833intel_framebuffer_create(struct drm_device *dev,
9834 struct drm_mode_fb_cmd2 *mode_cmd,
9835 struct drm_i915_gem_object *obj)
9836{
9837 struct drm_framebuffer *fb;
9838 int ret;
9839
9840 ret = i915_mutex_lock_interruptible(dev);
9841 if (ret)
9842 return ERR_PTR(ret);
9843 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
9844 mutex_unlock(&dev->struct_mutex);
9845
9846 return fb;
9847}
9848
Chris Wilsond2dff872011-04-19 08:36:26 +01009849static u32
9850intel_framebuffer_pitch_for_width(int width, int bpp)
9851{
9852 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9853 return ALIGN(pitch, 64);
9854}
9855
9856static u32
9857intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9858{
9859 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009860 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009861}
9862
9863static struct drm_framebuffer *
9864intel_framebuffer_create_for_mode(struct drm_device *dev,
9865 struct drm_display_mode *mode,
9866 int depth, int bpp)
9867{
9868 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009869 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009870
9871 obj = i915_gem_alloc_object(dev,
9872 intel_framebuffer_size_for_mode(mode, bpp));
9873 if (obj == NULL)
9874 return ERR_PTR(-ENOMEM);
9875
9876 mode_cmd.width = mode->hdisplay;
9877 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009878 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9879 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009880 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009881
9882 return intel_framebuffer_create(dev, &mode_cmd, obj);
9883}
9884
9885static struct drm_framebuffer *
9886mode_fits_in_fbdev(struct drm_device *dev,
9887 struct drm_display_mode *mode)
9888{
Daniel Vetter4520f532013-10-09 09:18:51 +02009889#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01009890 struct drm_i915_private *dev_priv = dev->dev_private;
9891 struct drm_i915_gem_object *obj;
9892 struct drm_framebuffer *fb;
9893
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009894 if (!dev_priv->fbdev)
9895 return NULL;
9896
9897 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009898 return NULL;
9899
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009900 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009901 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009902
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009903 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009904 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
9905 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01009906 return NULL;
9907
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009908 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009909 return NULL;
9910
9911 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009912#else
9913 return NULL;
9914#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009915}
9916
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009917static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9918 struct drm_crtc *crtc,
9919 struct drm_display_mode *mode,
9920 struct drm_framebuffer *fb,
9921 int x, int y)
9922{
9923 struct drm_plane_state *plane_state;
9924 int hdisplay, vdisplay;
9925 int ret;
9926
9927 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9928 if (IS_ERR(plane_state))
9929 return PTR_ERR(plane_state);
9930
9931 if (mode)
9932 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
9933 else
9934 hdisplay = vdisplay = 0;
9935
9936 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9937 if (ret)
9938 return ret;
9939 drm_atomic_set_fb_for_plane(plane_state, fb);
9940 plane_state->crtc_x = 0;
9941 plane_state->crtc_y = 0;
9942 plane_state->crtc_w = hdisplay;
9943 plane_state->crtc_h = vdisplay;
9944 plane_state->src_x = x << 16;
9945 plane_state->src_y = y << 16;
9946 plane_state->src_w = hdisplay << 16;
9947 plane_state->src_h = vdisplay << 16;
9948
9949 return 0;
9950}
9951
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009952bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01009953 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05009954 struct intel_load_detect_pipe *old,
9955 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009956{
9957 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009958 struct intel_encoder *intel_encoder =
9959 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009960 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009961 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009962 struct drm_crtc *crtc = NULL;
9963 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02009964 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009965 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009966 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009967 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009968 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009969 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009970
Chris Wilsond2dff872011-04-19 08:36:26 +01009971 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009972 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009973 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009974
Rob Clark51fd3712013-11-19 12:10:12 -05009975retry:
9976 ret = drm_modeset_lock(&config->connection_mutex, ctx);
9977 if (ret)
9978 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009979
Jesse Barnes79e53942008-11-07 14:24:08 -08009980 /*
9981 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009982 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009983 * - if the connector already has an assigned crtc, use it (but make
9984 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009985 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009986 * - try to find the first unused crtc that can drive this connector,
9987 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009988 */
9989
9990 /* See if we already have a CRTC for this connector */
9991 if (encoder->crtc) {
9992 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009993
Rob Clark51fd3712013-11-19 12:10:12 -05009994 ret = drm_modeset_lock(&crtc->mutex, ctx);
9995 if (ret)
9996 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009997 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9998 if (ret)
9999 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +010010000
Daniel Vetter24218aa2012-08-12 19:27:11 +020010001 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010002 old->load_detect_temp = false;
10003
10004 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010005 if (connector->dpms != DRM_MODE_DPMS_ON)
10006 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010007
Chris Wilson71731882011-04-19 23:10:58 +010010008 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010009 }
10010
10011 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010012 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010013 i++;
10014 if (!(encoder->possible_crtcs & (1 << i)))
10015 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010016 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010017 continue;
10018 /* This can occur when applying the pipe A quirk on resume. */
10019 if (to_intel_crtc(possible_crtc)->new_enabled)
10020 continue;
10021
10022 crtc = possible_crtc;
10023 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010024 }
10025
10026 /*
10027 * If we didn't find an unused CRTC, don't use any.
10028 */
10029 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010030 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -050010031 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -080010032 }
10033
Rob Clark51fd3712013-11-19 12:10:12 -050010034 ret = drm_modeset_lock(&crtc->mutex, ctx);
10035 if (ret)
10036 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010037 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10038 if (ret)
10039 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +020010040 intel_encoder->new_crtc = to_intel_crtc(crtc);
10041 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010042
10043 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010044 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +020010045 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010046 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010047 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010048
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010049 state = drm_atomic_state_alloc(dev);
10050 if (!state)
10051 return false;
10052
10053 state->acquire_ctx = ctx;
10054
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010055 connector_state = drm_atomic_get_connector_state(state, connector);
10056 if (IS_ERR(connector_state)) {
10057 ret = PTR_ERR(connector_state);
10058 goto fail;
10059 }
10060
10061 connector_state->crtc = crtc;
10062 connector_state->best_encoder = &intel_encoder->base;
10063
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010064 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10065 if (IS_ERR(crtc_state)) {
10066 ret = PTR_ERR(crtc_state);
10067 goto fail;
10068 }
10069
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010070 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010071
Chris Wilson64927112011-04-20 07:25:26 +010010072 if (!mode)
10073 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010074
Chris Wilsond2dff872011-04-19 08:36:26 +010010075 /* We need a framebuffer large enough to accommodate all accesses
10076 * that the plane may generate whilst we perform load detection.
10077 * We can not rely on the fbcon either being present (we get called
10078 * during its initialisation to detect all boot displays, or it may
10079 * not even exist) or that it is large enough to satisfy the
10080 * requested mode.
10081 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010082 fb = mode_fits_in_fbdev(dev, mode);
10083 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010084 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010085 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10086 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010087 } else
10088 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010089 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010090 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010091 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010092 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010093
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010094 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10095 if (ret)
10096 goto fail;
10097
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010098 drm_mode_copy(&crtc_state->base.mode, mode);
10099
10100 if (intel_set_mode(crtc, state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010101 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010102 if (old->release_fb)
10103 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010104 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010105 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010106 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010107
Jesse Barnes79e53942008-11-07 14:24:08 -080010108 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010109 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010110 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010111
10112 fail:
Matt Roper83d65732015-02-25 13:12:16 -080010113 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -050010114fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010115 drm_atomic_state_free(state);
10116 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010117
Rob Clark51fd3712013-11-19 12:10:12 -050010118 if (ret == -EDEADLK) {
10119 drm_modeset_backoff(ctx);
10120 goto retry;
10121 }
10122
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010123 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010124}
10125
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010126void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010127 struct intel_load_detect_pipe *old,
10128 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010129{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010130 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010131 struct intel_encoder *intel_encoder =
10132 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010133 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010134 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010136 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010137 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010138 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010139 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010140
Chris Wilsond2dff872011-04-19 08:36:26 +010010141 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010142 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010143 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010144
Chris Wilson8261b192011-04-19 23:18:09 +010010145 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010146 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010147 if (!state)
10148 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010149
10150 state->acquire_ctx = ctx;
10151
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010152 connector_state = drm_atomic_get_connector_state(state, connector);
10153 if (IS_ERR(connector_state))
10154 goto fail;
10155
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010156 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10157 if (IS_ERR(crtc_state))
10158 goto fail;
10159
Daniel Vetterfc303102012-07-09 10:40:58 +020010160 to_intel_connector(connector)->new_encoder = NULL;
10161 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010162 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010163
10164 connector_state->best_encoder = NULL;
10165 connector_state->crtc = NULL;
10166
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010167 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010168
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010169 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10170 0, 0);
10171 if (ret)
10172 goto fail;
10173
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010174 ret = intel_set_mode(crtc, state);
10175 if (ret)
10176 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010177
Daniel Vetter36206362012-12-10 20:42:17 +010010178 if (old->release_fb) {
10179 drm_framebuffer_unregister_private(old->release_fb);
10180 drm_framebuffer_unreference(old->release_fb);
10181 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010182
Chris Wilson0622a532011-04-21 09:32:11 +010010183 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010184 }
10185
Eric Anholtc751ce42010-03-25 11:48:48 -070010186 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010187 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10188 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010189
10190 return;
10191fail:
10192 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10193 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010194}
10195
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010196static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010197 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010198{
10199 struct drm_i915_private *dev_priv = dev->dev_private;
10200 u32 dpll = pipe_config->dpll_hw_state.dpll;
10201
10202 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010203 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010204 else if (HAS_PCH_SPLIT(dev))
10205 return 120000;
10206 else if (!IS_GEN2(dev))
10207 return 96000;
10208 else
10209 return 48000;
10210}
10211
Jesse Barnes79e53942008-11-07 14:24:08 -080010212/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010213static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010214 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010215{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010216 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010217 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010218 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010219 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010220 u32 fp;
10221 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010222 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010223
10224 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010225 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010226 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010227 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010228
10229 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010230 if (IS_PINEVIEW(dev)) {
10231 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10232 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010233 } else {
10234 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10235 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10236 }
10237
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010238 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010239 if (IS_PINEVIEW(dev))
10240 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10241 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010242 else
10243 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010244 DPLL_FPA01_P1_POST_DIV_SHIFT);
10245
10246 switch (dpll & DPLL_MODE_MASK) {
10247 case DPLLB_MODE_DAC_SERIAL:
10248 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10249 5 : 10;
10250 break;
10251 case DPLLB_MODE_LVDS:
10252 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10253 7 : 14;
10254 break;
10255 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010256 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010257 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010258 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010259 }
10260
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010261 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010262 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010263 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010264 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010265 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010266 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010267 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010268
10269 if (is_lvds) {
10270 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10271 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010272
10273 if (lvds & LVDS_CLKB_POWER_UP)
10274 clock.p2 = 7;
10275 else
10276 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010277 } else {
10278 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10279 clock.p1 = 2;
10280 else {
10281 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10282 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10283 }
10284 if (dpll & PLL_P2_DIVIDE_BY_4)
10285 clock.p2 = 4;
10286 else
10287 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010288 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010289
10290 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010291 }
10292
Ville Syrjälä18442d02013-09-13 16:00:08 +030010293 /*
10294 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010295 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010296 * encoder's get_config() function.
10297 */
10298 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010299}
10300
Ville Syrjälä6878da02013-09-13 15:59:11 +030010301int intel_dotclock_calculate(int link_freq,
10302 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010303{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010304 /*
10305 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010306 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010307 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010308 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010309 *
10310 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010311 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010312 */
10313
Ville Syrjälä6878da02013-09-13 15:59:11 +030010314 if (!m_n->link_n)
10315 return 0;
10316
10317 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10318}
10319
Ville Syrjälä18442d02013-09-13 16:00:08 +030010320static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010321 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010322{
10323 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010324
10325 /* read out port_clock from the DPLL */
10326 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010327
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010328 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010329 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010330 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010331 * agree once we know their relationship in the encoder's
10332 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010333 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010334 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010335 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10336 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010337}
10338
10339/** Returns the currently programmed mode of the given pipe. */
10340struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10341 struct drm_crtc *crtc)
10342{
Jesse Barnes548f2452011-02-17 10:40:53 -080010343 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010345 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010346 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010347 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010348 int htot = I915_READ(HTOTAL(cpu_transcoder));
10349 int hsync = I915_READ(HSYNC(cpu_transcoder));
10350 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10351 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010352 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010353
10354 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10355 if (!mode)
10356 return NULL;
10357
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010358 /*
10359 * Construct a pipe_config sufficient for getting the clock info
10360 * back out of crtc_clock_get.
10361 *
10362 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10363 * to use a real value here instead.
10364 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010365 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010366 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010367 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10368 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10369 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010370 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10371
Ville Syrjälä773ae032013-09-23 17:48:20 +030010372 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010373 mode->hdisplay = (htot & 0xffff) + 1;
10374 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10375 mode->hsync_start = (hsync & 0xffff) + 1;
10376 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10377 mode->vdisplay = (vtot & 0xffff) + 1;
10378 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10379 mode->vsync_start = (vsync & 0xffff) + 1;
10380 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10381
10382 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010383
10384 return mode;
10385}
10386
Jesse Barnes652c3932009-08-17 13:31:43 -070010387static void intel_decrease_pllclock(struct drm_crtc *crtc)
10388{
10389 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010390 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -070010391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010392
Sonika Jindalbaff2962014-07-22 11:16:35 +053010393 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -070010394 return;
10395
10396 if (!dev_priv->lvds_downclock_avail)
10397 return;
10398
10399 /*
10400 * Since this is called by a timer, we should never get here in
10401 * the manual case.
10402 */
10403 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +010010404 int pipe = intel_crtc->pipe;
10405 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +020010406 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +010010407
Zhao Yakui44d98a62009-10-09 11:39:40 +080010408 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010409
Sean Paul8ac5a6d2012-02-13 13:14:51 -050010410 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010411
Chris Wilson074b5e12012-05-02 12:07:06 +010010412 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -070010413 dpll |= DISPLAY_RATE_SELECT_FPA1;
10414 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010415 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010416 dpll = I915_READ(dpll_reg);
10417 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +080010418 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010419 }
10420
10421}
10422
Chris Wilsonf047e392012-07-21 12:31:41 +010010423void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010424{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010425 struct drm_i915_private *dev_priv = dev->dev_private;
10426
Chris Wilsonf62a0072014-02-21 17:55:39 +000010427 if (dev_priv->mm.busy)
10428 return;
10429
Paulo Zanoni43694d62014-03-07 20:08:08 -030010430 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010431 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010432 if (INTEL_INFO(dev)->gen >= 6)
10433 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010434 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010435}
10436
10437void intel_mark_idle(struct drm_device *dev)
10438{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010439 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010440 struct drm_crtc *crtc;
10441
Chris Wilsonf62a0072014-02-21 17:55:39 +000010442 if (!dev_priv->mm.busy)
10443 return;
10444
10445 dev_priv->mm.busy = false;
10446
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010447 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -070010448 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +000010449 continue;
10450
10451 intel_decrease_pllclock(crtc);
10452 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010453
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010454 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010455 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010456
Paulo Zanoni43694d62014-03-07 20:08:08 -030010457 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010458}
10459
Jesse Barnes79e53942008-11-07 14:24:08 -080010460static void intel_crtc_destroy(struct drm_crtc *crtc)
10461{
10462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010463 struct drm_device *dev = crtc->dev;
10464 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010465
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010466 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010467 work = intel_crtc->unpin_work;
10468 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010469 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010470
10471 if (work) {
10472 cancel_work_sync(&work->work);
10473 kfree(work);
10474 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010475
10476 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010477
Jesse Barnes79e53942008-11-07 14:24:08 -080010478 kfree(intel_crtc);
10479}
10480
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010481static void intel_unpin_work_fn(struct work_struct *__work)
10482{
10483 struct intel_unpin_work *work =
10484 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010485 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +020010486 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010487
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010488 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010489 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010490 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010491
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010492 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010493
10494 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010495 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010496 mutex_unlock(&dev->struct_mutex);
10497
Daniel Vetterf99d7062014-06-19 16:01:59 +020010498 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +000010499 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010500
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010501 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
10502 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
10503
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010504 kfree(work);
10505}
10506
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010507static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010508 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010509{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10511 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010512 unsigned long flags;
10513
10514 /* Ignore early vblank irqs */
10515 if (intel_crtc == NULL)
10516 return;
10517
Daniel Vetterf3260382014-09-15 14:55:23 +020010518 /*
10519 * This is called both by irq handlers and the reset code (to complete
10520 * lost pageflips) so needs the full irqsave spinlocks.
10521 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010522 spin_lock_irqsave(&dev->event_lock, flags);
10523 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010524
10525 /* Ensure we don't miss a work->pending update ... */
10526 smp_rmb();
10527
10528 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010529 spin_unlock_irqrestore(&dev->event_lock, flags);
10530 return;
10531 }
10532
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010533 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010534
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010535 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010536}
10537
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010538void intel_finish_page_flip(struct drm_device *dev, int pipe)
10539{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010540 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010541 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10542
Mario Kleiner49b14a52010-12-09 07:00:07 +010010543 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010544}
10545
10546void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10547{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010548 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010549 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10550
Mario Kleiner49b14a52010-12-09 07:00:07 +010010551 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010552}
10553
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010554/* Is 'a' after or equal to 'b'? */
10555static bool g4x_flip_count_after_eq(u32 a, u32 b)
10556{
10557 return !((a - b) & 0x80000000);
10558}
10559
10560static bool page_flip_finished(struct intel_crtc *crtc)
10561{
10562 struct drm_device *dev = crtc->base.dev;
10563 struct drm_i915_private *dev_priv = dev->dev_private;
10564
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010565 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10566 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10567 return true;
10568
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010569 /*
10570 * The relevant registers doen't exist on pre-ctg.
10571 * As the flip done interrupt doesn't trigger for mmio
10572 * flips on gmch platforms, a flip count check isn't
10573 * really needed there. But since ctg has the registers,
10574 * include it in the check anyway.
10575 */
10576 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10577 return true;
10578
10579 /*
10580 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10581 * used the same base address. In that case the mmio flip might
10582 * have completed, but the CS hasn't even executed the flip yet.
10583 *
10584 * A flip count check isn't enough as the CS might have updated
10585 * the base address just after start of vblank, but before we
10586 * managed to process the interrupt. This means we'd complete the
10587 * CS flip too soon.
10588 *
10589 * Combining both checks should get us a good enough result. It may
10590 * still happen that the CS flip has been executed, but has not
10591 * yet actually completed. But in case the base address is the same
10592 * anyway, we don't really care.
10593 */
10594 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10595 crtc->unpin_work->gtt_offset &&
10596 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10597 crtc->unpin_work->flip_count);
10598}
10599
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010600void intel_prepare_page_flip(struct drm_device *dev, int plane)
10601{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010602 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010603 struct intel_crtc *intel_crtc =
10604 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10605 unsigned long flags;
10606
Daniel Vetterf3260382014-09-15 14:55:23 +020010607
10608 /*
10609 * This is called both by irq handlers and the reset code (to complete
10610 * lost pageflips) so needs the full irqsave spinlocks.
10611 *
10612 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010613 * generate a page-flip completion irq, i.e. every modeset
10614 * is also accompanied by a spurious intel_prepare_page_flip().
10615 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010616 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010617 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010618 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010619 spin_unlock_irqrestore(&dev->event_lock, flags);
10620}
10621
Robin Schroereba905b2014-05-18 02:24:50 +020010622static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010623{
10624 /* Ensure that the work item is consistent when activating it ... */
10625 smp_wmb();
10626 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10627 /* and that it is marked active as soon as the irq could fire. */
10628 smp_wmb();
10629}
10630
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010631static int intel_gen2_queue_flip(struct drm_device *dev,
10632 struct drm_crtc *crtc,
10633 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010634 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010635 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010636 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010637{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010638 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010639 u32 flip_mask;
10640 int ret;
10641
Daniel Vetter6d90c952012-04-26 23:28:05 +020010642 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010643 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010644 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010645
10646 /* Can't queue multiple flips, so wait for the previous
10647 * one to finish before executing the next.
10648 */
10649 if (intel_crtc->plane)
10650 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10651 else
10652 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010653 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10654 intel_ring_emit(ring, MI_NOOP);
10655 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10656 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10657 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010658 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010659 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010660
10661 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010662 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010663 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010664}
10665
10666static int intel_gen3_queue_flip(struct drm_device *dev,
10667 struct drm_crtc *crtc,
10668 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010669 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010670 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010671 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010672{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010674 u32 flip_mask;
10675 int ret;
10676
Daniel Vetter6d90c952012-04-26 23:28:05 +020010677 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010678 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010679 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010680
10681 if (intel_crtc->plane)
10682 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10683 else
10684 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010685 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10686 intel_ring_emit(ring, MI_NOOP);
10687 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10688 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10689 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010690 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010691 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010692
Chris Wilsone7d841c2012-12-03 11:36:30 +000010693 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010694 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010695 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010696}
10697
10698static int intel_gen4_queue_flip(struct drm_device *dev,
10699 struct drm_crtc *crtc,
10700 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010701 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010702 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010703 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010704{
10705 struct drm_i915_private *dev_priv = dev->dev_private;
10706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10707 uint32_t pf, pipesrc;
10708 int ret;
10709
Daniel Vetter6d90c952012-04-26 23:28:05 +020010710 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010711 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010712 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010713
10714 /* i965+ uses the linear or tiled offsets from the
10715 * Display Registers (which do not change across a page-flip)
10716 * so we need only reprogram the base address.
10717 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010718 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10719 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10720 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010721 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010722 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010723
10724 /* XXX Enabling the panel-fitter across page-flip is so far
10725 * untested on non-native modes, so ignore it for now.
10726 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10727 */
10728 pf = 0;
10729 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010730 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010731
10732 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010733 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010734 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010735}
10736
10737static int intel_gen6_queue_flip(struct drm_device *dev,
10738 struct drm_crtc *crtc,
10739 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010740 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010741 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010742 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010743{
10744 struct drm_i915_private *dev_priv = dev->dev_private;
10745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10746 uint32_t pf, pipesrc;
10747 int ret;
10748
Daniel Vetter6d90c952012-04-26 23:28:05 +020010749 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010750 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010751 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010752
Daniel Vetter6d90c952012-04-26 23:28:05 +020010753 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10754 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10755 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010756 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010757
Chris Wilson99d9acd2012-04-17 20:37:00 +010010758 /* Contrary to the suggestions in the documentation,
10759 * "Enable Panel Fitter" does not seem to be required when page
10760 * flipping with a non-native mode, and worse causes a normal
10761 * modeset to fail.
10762 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10763 */
10764 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010765 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010766 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010767
10768 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010769 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010770 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010771}
10772
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010773static int intel_gen7_queue_flip(struct drm_device *dev,
10774 struct drm_crtc *crtc,
10775 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010776 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010777 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010778 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010779{
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010780 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010781 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010782 int len, ret;
10783
Robin Schroereba905b2014-05-18 02:24:50 +020010784 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010785 case PLANE_A:
10786 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10787 break;
10788 case PLANE_B:
10789 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10790 break;
10791 case PLANE_C:
10792 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10793 break;
10794 default:
10795 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010796 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010797 }
10798
Chris Wilsonffe74d72013-08-26 20:58:12 +010010799 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010010800 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010010801 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010010802 /*
10803 * On Gen 8, SRM is now taking an extra dword to accommodate
10804 * 48bits addresses, and we need a NOOP for the batch size to
10805 * stay even.
10806 */
10807 if (IS_GEN8(dev))
10808 len += 2;
10809 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010010810
Ville Syrjäläf66fab82014-02-11 19:52:06 +020010811 /*
10812 * BSpec MI_DISPLAY_FLIP for IVB:
10813 * "The full packet must be contained within the same cache line."
10814 *
10815 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10816 * cacheline, if we ever start emitting more commands before
10817 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10818 * then do the cacheline alignment, and finally emit the
10819 * MI_DISPLAY_FLIP.
10820 */
10821 ret = intel_ring_cacheline_align(ring);
10822 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010823 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020010824
Chris Wilsonffe74d72013-08-26 20:58:12 +010010825 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010826 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010827 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010828
Chris Wilsonffe74d72013-08-26 20:58:12 +010010829 /* Unmask the flip-done completion message. Note that the bspec says that
10830 * we should do this for both the BCS and RCS, and that we must not unmask
10831 * more than one flip event at any time (or ensure that one flip message
10832 * can be sent by waiting for flip-done prior to queueing new flips).
10833 * Experimentation says that BCS works despite DERRMR masking all
10834 * flip-done completion events and that unmasking all planes at once
10835 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10836 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10837 */
10838 if (ring->id == RCS) {
10839 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
10840 intel_ring_emit(ring, DERRMR);
10841 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10842 DERRMR_PIPEB_PRI_FLIP_DONE |
10843 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010010844 if (IS_GEN8(dev))
10845 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
10846 MI_SRM_LRM_GLOBAL_GTT);
10847 else
10848 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
10849 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010010850 intel_ring_emit(ring, DERRMR);
10851 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010010852 if (IS_GEN8(dev)) {
10853 intel_ring_emit(ring, 0);
10854 intel_ring_emit(ring, MI_NOOP);
10855 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010010856 }
10857
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010858 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010859 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010860 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010861 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000010862
10863 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010864 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010865 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010866}
10867
Sourab Gupta84c33a62014-06-02 16:47:17 +053010868static bool use_mmio_flip(struct intel_engine_cs *ring,
10869 struct drm_i915_gem_object *obj)
10870{
10871 /*
10872 * This is not being used for older platforms, because
10873 * non-availability of flip done interrupt forces us to use
10874 * CS flips. Older platforms derive flip done using some clever
10875 * tricks involving the flip_pending status bits and vblank irqs.
10876 * So using MMIO flips there would disrupt this mechanism.
10877 */
10878
Chris Wilson8e09bf82014-07-08 10:40:30 +010010879 if (ring == NULL)
10880 return true;
10881
Sourab Gupta84c33a62014-06-02 16:47:17 +053010882 if (INTEL_INFO(ring->dev)->gen < 5)
10883 return false;
10884
10885 if (i915.use_mmio_flip < 0)
10886 return false;
10887 else if (i915.use_mmio_flip > 0)
10888 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010010889 else if (i915.enable_execlists)
10890 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010891 else
Chris Wilsonb4716182015-04-27 13:41:17 +010010892 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010893}
10894
Damien Lespiauff944562014-11-20 14:58:16 +000010895static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
10896{
10897 struct drm_device *dev = intel_crtc->base.dev;
10898 struct drm_i915_private *dev_priv = dev->dev_private;
10899 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000010900 const enum pipe pipe = intel_crtc->pipe;
10901 u32 ctl, stride;
10902
10903 ctl = I915_READ(PLANE_CTL(pipe, 0));
10904 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010010905 switch (fb->modifier[0]) {
10906 case DRM_FORMAT_MOD_NONE:
10907 break;
10908 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000010909 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010010910 break;
10911 case I915_FORMAT_MOD_Y_TILED:
10912 ctl |= PLANE_CTL_TILED_Y;
10913 break;
10914 case I915_FORMAT_MOD_Yf_TILED:
10915 ctl |= PLANE_CTL_TILED_YF;
10916 break;
10917 default:
10918 MISSING_CASE(fb->modifier[0]);
10919 }
Damien Lespiauff944562014-11-20 14:58:16 +000010920
10921 /*
10922 * The stride is either expressed as a multiple of 64 bytes chunks for
10923 * linear buffers or in number of tiles for tiled buffers.
10924 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010010925 stride = fb->pitches[0] /
10926 intel_fb_stride_alignment(dev, fb->modifier[0],
10927 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000010928
10929 /*
10930 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10931 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10932 */
10933 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10934 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10935
10936 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
10937 POSTING_READ(PLANE_SURF(pipe, 0));
10938}
10939
10940static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053010941{
10942 struct drm_device *dev = intel_crtc->base.dev;
10943 struct drm_i915_private *dev_priv = dev->dev_private;
10944 struct intel_framebuffer *intel_fb =
10945 to_intel_framebuffer(intel_crtc->base.primary->fb);
10946 struct drm_i915_gem_object *obj = intel_fb->obj;
10947 u32 dspcntr;
10948 u32 reg;
10949
Sourab Gupta84c33a62014-06-02 16:47:17 +053010950 reg = DSPCNTR(intel_crtc->plane);
10951 dspcntr = I915_READ(reg);
10952
Damien Lespiauc5d97472014-10-25 00:11:11 +010010953 if (obj->tiling_mode != I915_TILING_NONE)
10954 dspcntr |= DISPPLANE_TILED;
10955 else
10956 dspcntr &= ~DISPPLANE_TILED;
10957
Sourab Gupta84c33a62014-06-02 16:47:17 +053010958 I915_WRITE(reg, dspcntr);
10959
10960 I915_WRITE(DSPSURF(intel_crtc->plane),
10961 intel_crtc->unpin_work->gtt_offset);
10962 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010963
Damien Lespiauff944562014-11-20 14:58:16 +000010964}
10965
10966/*
10967 * XXX: This is the temporary way to update the plane registers until we get
10968 * around to using the usual plane update functions for MMIO flips
10969 */
10970static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
10971{
10972 struct drm_device *dev = intel_crtc->base.dev;
10973 bool atomic_update;
10974 u32 start_vbl_count;
10975
10976 intel_mark_page_flip_active(intel_crtc);
10977
10978 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
10979
10980 if (INTEL_INFO(dev)->gen >= 9)
10981 skl_do_mmio_flip(intel_crtc);
10982 else
10983 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10984 ilk_do_mmio_flip(intel_crtc);
10985
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010986 if (atomic_update)
10987 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010988}
10989
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010990static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053010991{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010992 struct intel_mmio_flip *mmio_flip =
10993 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010994
Daniel Vettereed29a52015-05-21 14:21:25 +020010995 if (mmio_flip->req)
10996 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010997 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010010998 false, NULL,
10999 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011000
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011001 intel_do_mmio_flip(mmio_flip->crtc);
11002
Daniel Vettereed29a52015-05-21 14:21:25 +020011003 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011004 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011005}
11006
11007static int intel_queue_mmio_flip(struct drm_device *dev,
11008 struct drm_crtc *crtc,
11009 struct drm_framebuffer *fb,
11010 struct drm_i915_gem_object *obj,
11011 struct intel_engine_cs *ring,
11012 uint32_t flags)
11013{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011014 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011015
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011016 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11017 if (mmio_flip == NULL)
11018 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011019
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011020 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011021 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011022 mmio_flip->crtc = to_intel_crtc(crtc);
11023
11024 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11025 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011026
Sourab Gupta84c33a62014-06-02 16:47:17 +053011027 return 0;
11028}
11029
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011030static int intel_default_queue_flip(struct drm_device *dev,
11031 struct drm_crtc *crtc,
11032 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011033 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011034 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011035 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011036{
11037 return -ENODEV;
11038}
11039
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011040static bool __intel_pageflip_stall_check(struct drm_device *dev,
11041 struct drm_crtc *crtc)
11042{
11043 struct drm_i915_private *dev_priv = dev->dev_private;
11044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11045 struct intel_unpin_work *work = intel_crtc->unpin_work;
11046 u32 addr;
11047
11048 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11049 return true;
11050
11051 if (!work->enable_stall_check)
11052 return false;
11053
11054 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011055 if (work->flip_queued_req &&
11056 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011057 return false;
11058
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011059 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011060 }
11061
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011062 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011063 return false;
11064
11065 /* Potential stall - if we see that the flip has happened,
11066 * assume a missed interrupt. */
11067 if (INTEL_INFO(dev)->gen >= 4)
11068 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11069 else
11070 addr = I915_READ(DSPADDR(intel_crtc->plane));
11071
11072 /* There is a potential issue here with a false positive after a flip
11073 * to the same address. We could address this by checking for a
11074 * non-incrementing frame counter.
11075 */
11076 return addr == work->gtt_offset;
11077}
11078
11079void intel_check_page_flip(struct drm_device *dev, int pipe)
11080{
11081 struct drm_i915_private *dev_priv = dev->dev_private;
11082 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011084 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011085
Dave Gordon6c51d462015-03-06 15:34:26 +000011086 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011087
11088 if (crtc == NULL)
11089 return;
11090
Daniel Vetterf3260382014-09-15 14:55:23 +020011091 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011092 work = intel_crtc->unpin_work;
11093 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011094 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011095 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011096 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011097 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011098 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011099 if (work != NULL &&
11100 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11101 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011102 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011103}
11104
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011105static int intel_crtc_page_flip(struct drm_crtc *crtc,
11106 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011107 struct drm_pending_vblank_event *event,
11108 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011109{
11110 struct drm_device *dev = crtc->dev;
11111 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011112 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011113 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011115 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011116 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011117 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011118 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011119 bool mmio_flip;
Chris Wilson52e68632010-08-08 10:15:59 +010011120 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011121
Matt Roper2ff8fde2014-07-08 07:50:07 -070011122 /*
11123 * drm_mode_page_flip_ioctl() should already catch this, but double
11124 * check to be safe. In the future we may enable pageflipping from
11125 * a disabled primary plane.
11126 */
11127 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11128 return -EBUSY;
11129
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011130 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011131 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011132 return -EINVAL;
11133
11134 /*
11135 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11136 * Note that pitch changes could also affect these register.
11137 */
11138 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011139 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11140 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011141 return -EINVAL;
11142
Chris Wilsonf900db42014-02-20 09:26:13 +000011143 if (i915_terminally_wedged(&dev_priv->gpu_error))
11144 goto out_hang;
11145
Daniel Vetterb14c5672013-09-19 12:18:32 +020011146 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011147 if (work == NULL)
11148 return -ENOMEM;
11149
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011150 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011151 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011152 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011153 INIT_WORK(&work->work, intel_unpin_work_fn);
11154
Daniel Vetter87b6b102014-05-15 15:33:46 +020011155 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011156 if (ret)
11157 goto free_work;
11158
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011159 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011160 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011161 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011162 /* Before declaring the flip queue wedged, check if
11163 * the hardware completed the operation behind our backs.
11164 */
11165 if (__intel_pageflip_stall_check(dev, crtc)) {
11166 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11167 page_flip_completed(intel_crtc);
11168 } else {
11169 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011170 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011171
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011172 drm_crtc_vblank_put(crtc);
11173 kfree(work);
11174 return -EBUSY;
11175 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011176 }
11177 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011178 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011179
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011180 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11181 flush_workqueue(dev_priv->wq);
11182
Jesse Barnes75dfca82010-02-10 15:09:44 -080011183 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011184 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011185 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011186
Matt Roperf4510a22014-04-01 15:22:40 -070011187 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011188 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011189
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011190 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011191
Chris Wilson89ed88b2015-02-16 14:31:49 +000011192 ret = i915_mutex_lock_interruptible(dev);
11193 if (ret)
11194 goto cleanup;
11195
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011196 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011197 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011198
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011199 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011200 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011201
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011202 if (IS_VALLEYVIEW(dev)) {
11203 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011204 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011205 /* vlv: DISPLAY_FLIP fails to change tiling */
11206 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011207 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011208 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011209 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011210 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011211 if (ring == NULL || ring->id != RCS)
11212 ring = &dev_priv->ring[BCS];
11213 } else {
11214 ring = &dev_priv->ring[RCS];
11215 }
11216
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011217 mmio_flip = use_mmio_flip(ring, obj);
11218
11219 /* When using CS flips, we want to emit semaphores between rings.
11220 * However, when using mmio flips we will create a task to do the
11221 * synchronisation, so all we want here is to pin the framebuffer
11222 * into the display plane and skip any waits.
11223 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011224 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011225 crtc->primary->state,
Chris Wilsonb4716182015-04-27 13:41:17 +010011226 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011227 if (ret)
11228 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011229
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011230 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11231 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011232
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011233 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011234 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11235 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011236 if (ret)
11237 goto cleanup_unpin;
11238
John Harrisonf06cc1b2014-11-24 18:49:37 +000011239 i915_gem_request_assign(&work->flip_queued_req,
11240 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011241 } else {
Chris Wilsond94b5032015-04-27 13:41:15 +010011242 if (obj->last_write_req) {
11243 ret = i915_gem_check_olr(obj->last_write_req);
11244 if (ret)
11245 goto cleanup_unpin;
11246 }
11247
Sourab Gupta84c33a62014-06-02 16:47:17 +053011248 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011249 page_flip_flags);
11250 if (ret)
11251 goto cleanup_unpin;
11252
John Harrisonf06cc1b2014-11-24 18:49:37 +000011253 i915_gem_request_assign(&work->flip_queued_req,
11254 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011255 }
11256
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011257 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011258 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011259
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011260 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020011261 INTEL_FRONTBUFFER_PRIMARY(pipe));
11262
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011263 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020011264 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011265 mutex_unlock(&dev->struct_mutex);
11266
Jesse Barnese5510fa2010-07-01 16:48:37 -070011267 trace_i915_flip_request(intel_crtc->plane, obj);
11268
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011269 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011270
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011271cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011272 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011273cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011274 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011275 mutex_unlock(&dev->struct_mutex);
11276cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011277 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011278 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011279
Chris Wilson89ed88b2015-02-16 14:31:49 +000011280 drm_gem_object_unreference_unlocked(&obj->base);
11281 drm_framebuffer_unreference(work->old_fb);
11282
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011283 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011284 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011285 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011286
Daniel Vetter87b6b102014-05-15 15:33:46 +020011287 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011288free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011289 kfree(work);
11290
Chris Wilsonf900db42014-02-20 09:26:13 +000011291 if (ret == -EIO) {
11292out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080011293 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011294 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011295 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011296 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011297 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011298 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011299 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011300 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011301}
11302
Jani Nikula65b38e02015-04-13 11:26:56 +030011303static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011304 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11305 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011306 .atomic_begin = intel_begin_crtc_commit,
11307 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011308};
11309
Daniel Vetter9a935852012-07-05 22:34:27 +020011310/**
11311 * intel_modeset_update_staged_output_state
11312 *
11313 * Updates the staged output configuration state, e.g. after we've read out the
11314 * current hw state.
11315 */
11316static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11317{
Ville Syrjälä76688512014-01-10 11:28:06 +020011318 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011319 struct intel_encoder *encoder;
11320 struct intel_connector *connector;
11321
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011322 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011323 connector->new_encoder =
11324 to_intel_encoder(connector->base.encoder);
11325 }
11326
Damien Lespiaub2784e12014-08-05 11:29:37 +010011327 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011328 encoder->new_crtc =
11329 to_intel_crtc(encoder->base.crtc);
11330 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011331
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011332 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011333 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011334 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011335}
11336
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011337/* Transitional helper to copy current connector/encoder state to
11338 * connector->state. This is needed so that code that is partially
11339 * converted to atomic does the right thing.
11340 */
11341static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11342{
11343 struct intel_connector *connector;
11344
11345 for_each_intel_connector(dev, connector) {
11346 if (connector->base.encoder) {
11347 connector->base.state->best_encoder =
11348 connector->base.encoder;
11349 connector->base.state->crtc =
11350 connector->base.encoder->crtc;
11351 } else {
11352 connector->base.state->best_encoder = NULL;
11353 connector->base.state->crtc = NULL;
11354 }
11355 }
11356}
11357
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011358/* Fixup legacy state after an atomic state swap.
Daniel Vetter9a935852012-07-05 22:34:27 +020011359 */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011360static void intel_modeset_fixup_state(struct drm_atomic_state *state)
Daniel Vetter9a935852012-07-05 22:34:27 +020011361{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011362 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011363 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011364 struct intel_connector *connector;
Daniel Vetter9a935852012-07-05 22:34:27 +020011365
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011366 for_each_intel_connector(state->dev, connector) {
11367 connector->base.encoder = connector->base.state->best_encoder;
11368 if (connector->base.encoder)
11369 connector->base.encoder->crtc =
11370 connector->base.state->crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011371 }
11372
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011373 /* Update crtc of disabled encoders */
11374 for_each_intel_encoder(state->dev, encoder) {
11375 int num_connectors = 0;
11376
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011377 for_each_intel_connector(state->dev, connector)
11378 if (connector->base.encoder == &encoder->base)
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011379 num_connectors++;
11380
11381 if (num_connectors == 0)
11382 encoder->base.crtc = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020011383 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011384
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011385 for_each_intel_crtc(state->dev, crtc) {
11386 crtc->base.enabled = crtc->base.state->enable;
11387 crtc->config = to_intel_crtc_state(crtc->base.state);
Ville Syrjälä76688512014-01-10 11:28:06 +020011388 }
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011389
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011390 /* Copy the new configuration to the staged state, to keep the few
11391 * pieces of code that haven't been converted yet happy */
11392 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetter9a935852012-07-05 22:34:27 +020011393}
11394
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011395static void
Robin Schroereba905b2014-05-18 02:24:50 +020011396connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011397 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011398{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011399 int bpp = pipe_config->pipe_bpp;
11400
11401 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11402 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011403 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011404
11405 /* Don't use an invalid EDID bpc value */
11406 if (connector->base.display_info.bpc &&
11407 connector->base.display_info.bpc * 3 < bpp) {
11408 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11409 bpp, connector->base.display_info.bpc*3);
11410 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11411 }
11412
11413 /* Clamp bpp to 8 on screens without EDID 1.4 */
11414 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11415 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11416 bpp);
11417 pipe_config->pipe_bpp = 24;
11418 }
11419}
11420
11421static int
11422compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011423 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011424{
11425 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011426 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011427 struct drm_connector *connector;
11428 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011429 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011430
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011431 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011432 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011433 else if (INTEL_INFO(dev)->gen >= 5)
11434 bpp = 12*3;
11435 else
11436 bpp = 8*3;
11437
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011438
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011439 pipe_config->pipe_bpp = bpp;
11440
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011441 state = pipe_config->base.state;
11442
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011443 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011444 for_each_connector_in_state(state, connector, connector_state, i) {
11445 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011446 continue;
11447
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011448 connected_sink_compute_bpp(to_intel_connector(connector),
11449 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011450 }
11451
11452 return bpp;
11453}
11454
Daniel Vetter644db712013-09-19 14:53:58 +020011455static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11456{
11457 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11458 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011459 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011460 mode->crtc_hdisplay, mode->crtc_hsync_start,
11461 mode->crtc_hsync_end, mode->crtc_htotal,
11462 mode->crtc_vdisplay, mode->crtc_vsync_start,
11463 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11464}
11465
Daniel Vetterc0b03412013-05-28 12:05:54 +020011466static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011467 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011468 const char *context)
11469{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011470 struct drm_device *dev = crtc->base.dev;
11471 struct drm_plane *plane;
11472 struct intel_plane *intel_plane;
11473 struct intel_plane_state *state;
11474 struct drm_framebuffer *fb;
11475
11476 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11477 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011478
11479 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11480 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11481 pipe_config->pipe_bpp, pipe_config->dither);
11482 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11483 pipe_config->has_pch_encoder,
11484 pipe_config->fdi_lanes,
11485 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11486 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11487 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011488 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11489 pipe_config->has_dp_encoder,
11490 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11491 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11492 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011493
11494 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11495 pipe_config->has_dp_encoder,
11496 pipe_config->dp_m2_n2.gmch_m,
11497 pipe_config->dp_m2_n2.gmch_n,
11498 pipe_config->dp_m2_n2.link_m,
11499 pipe_config->dp_m2_n2.link_n,
11500 pipe_config->dp_m2_n2.tu);
11501
Daniel Vetter55072d12014-11-20 16:10:28 +010011502 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11503 pipe_config->has_audio,
11504 pipe_config->has_infoframe);
11505
Daniel Vetterc0b03412013-05-28 12:05:54 +020011506 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011507 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011508 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011509 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11510 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011511 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011512 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11513 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011514 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11515 crtc->num_scalers,
11516 pipe_config->scaler_state.scaler_users,
11517 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011518 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11519 pipe_config->gmch_pfit.control,
11520 pipe_config->gmch_pfit.pgm_ratios,
11521 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011522 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011523 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011524 pipe_config->pch_pfit.size,
11525 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011526 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011527 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011528
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011529 if (IS_BROXTON(dev)) {
11530 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, "
11531 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
11532 "pll6: 0x%x, pll8: 0x%x, pcsdw12: 0x%x\n",
11533 pipe_config->ddi_pll_sel,
11534 pipe_config->dpll_hw_state.ebb0,
11535 pipe_config->dpll_hw_state.pll0,
11536 pipe_config->dpll_hw_state.pll1,
11537 pipe_config->dpll_hw_state.pll2,
11538 pipe_config->dpll_hw_state.pll3,
11539 pipe_config->dpll_hw_state.pll6,
11540 pipe_config->dpll_hw_state.pll8,
11541 pipe_config->dpll_hw_state.pcsdw12);
11542 } else if (IS_SKYLAKE(dev)) {
11543 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11544 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11545 pipe_config->ddi_pll_sel,
11546 pipe_config->dpll_hw_state.ctrl1,
11547 pipe_config->dpll_hw_state.cfgcr1,
11548 pipe_config->dpll_hw_state.cfgcr2);
11549 } else if (HAS_DDI(dev)) {
11550 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11551 pipe_config->ddi_pll_sel,
11552 pipe_config->dpll_hw_state.wrpll);
11553 } else {
11554 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11555 "fp0: 0x%x, fp1: 0x%x\n",
11556 pipe_config->dpll_hw_state.dpll,
11557 pipe_config->dpll_hw_state.dpll_md,
11558 pipe_config->dpll_hw_state.fp0,
11559 pipe_config->dpll_hw_state.fp1);
11560 }
11561
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011562 DRM_DEBUG_KMS("planes on this crtc\n");
11563 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11564 intel_plane = to_intel_plane(plane);
11565 if (intel_plane->pipe != crtc->pipe)
11566 continue;
11567
11568 state = to_intel_plane_state(plane->state);
11569 fb = state->base.fb;
11570 if (!fb) {
11571 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11572 "disabled, scaler_id = %d\n",
11573 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11574 plane->base.id, intel_plane->pipe,
11575 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11576 drm_plane_index(plane), state->scaler_id);
11577 continue;
11578 }
11579
11580 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11581 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11582 plane->base.id, intel_plane->pipe,
11583 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11584 drm_plane_index(plane));
11585 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11586 fb->base.id, fb->width, fb->height, fb->pixel_format);
11587 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11588 state->scaler_id,
11589 state->src.x1 >> 16, state->src.y1 >> 16,
11590 drm_rect_width(&state->src) >> 16,
11591 drm_rect_height(&state->src) >> 16,
11592 state->dst.x1, state->dst.y1,
11593 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11594 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011595}
11596
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011597static bool encoders_cloneable(const struct intel_encoder *a,
11598 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011599{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011600 /* masks could be asymmetric, so check both ways */
11601 return a == b || (a->cloneable & (1 << b->type) &&
11602 b->cloneable & (1 << a->type));
11603}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011604
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011605static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11606 struct intel_crtc *crtc,
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011607 struct intel_encoder *encoder)
11608{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011609 struct intel_encoder *source_encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011610 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011611 struct drm_connector_state *connector_state;
11612 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011613
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011614 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011615 if (connector_state->crtc != &crtc->base)
11616 continue;
11617
11618 source_encoder =
11619 to_intel_encoder(connector_state->best_encoder);
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011620 if (!encoders_cloneable(encoder, source_encoder))
11621 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011622 }
11623
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011624 return true;
11625}
11626
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011627static bool check_encoder_cloning(struct drm_atomic_state *state,
11628 struct intel_crtc *crtc)
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011629{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011630 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011631 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011632 struct drm_connector_state *connector_state;
11633 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011634
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011635 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011636 if (connector_state->crtc != &crtc->base)
11637 continue;
11638
11639 encoder = to_intel_encoder(connector_state->best_encoder);
11640 if (!check_single_encoder_cloning(state, crtc, encoder))
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011641 return false;
11642 }
11643
11644 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011645}
11646
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011647static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011648{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011649 struct drm_device *dev = state->dev;
11650 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011651 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011652 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011653 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011654 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011655
11656 /*
11657 * Walk the connector list instead of the encoder
11658 * list to detect the problem on ddi platforms
11659 * where there's just one encoder per digital port.
11660 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011661 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011662 if (!connector_state->best_encoder)
11663 continue;
11664
11665 encoder = to_intel_encoder(connector_state->best_encoder);
11666
11667 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011668
11669 switch (encoder->type) {
11670 unsigned int port_mask;
11671 case INTEL_OUTPUT_UNKNOWN:
11672 if (WARN_ON(!HAS_DDI(dev)))
11673 break;
11674 case INTEL_OUTPUT_DISPLAYPORT:
11675 case INTEL_OUTPUT_HDMI:
11676 case INTEL_OUTPUT_EDP:
11677 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11678
11679 /* the same port mustn't appear more than once */
11680 if (used_ports & port_mask)
11681 return false;
11682
11683 used_ports |= port_mask;
11684 default:
11685 break;
11686 }
11687 }
11688
11689 return true;
11690}
11691
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011692static void
11693clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11694{
11695 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011696 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011697 struct intel_dpll_hw_state dpll_hw_state;
11698 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011699 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011700
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011701 /* FIXME: before the switch to atomic started, a new pipe_config was
11702 * kzalloc'd. Code that depends on any field being zero should be
11703 * fixed, so that the crtc_state can be safely duplicated. For now,
11704 * only fields that are know to not cause problems are preserved. */
11705
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011706 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070011707 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011708 shared_dpll = crtc_state->shared_dpll;
11709 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011710 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011711
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011712 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011713
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011714 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011715 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011716 crtc_state->shared_dpll = shared_dpll;
11717 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011718 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011719}
11720
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011721static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011722intel_modeset_pipe_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011723 struct drm_atomic_state *state,
11724 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011725{
Daniel Vetter7758a112012-07-08 19:40:39 +020011726 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011727 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011728 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011729 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011730 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011731 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011732
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011733 if (!check_encoder_cloning(state, to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011734 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011735 return -EINVAL;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011736 }
11737
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011738 if (!check_digital_port_conflicts(state)) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011739 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011740 return -EINVAL;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011741 }
11742
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011743 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011744
Daniel Vettere143a212013-07-04 12:01:15 +020011745 pipe_config->cpu_transcoder =
11746 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011747
Imre Deak2960bc92013-07-30 13:36:32 +030011748 /*
11749 * Sanitize sync polarity flags based on requested ones. If neither
11750 * positive or negative polarity is requested, treat this as meaning
11751 * negative polarity.
11752 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011753 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011754 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011755 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011756
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011757 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011758 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011759 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011760
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011761 /* Compute a starting value for pipe_config->pipe_bpp taking the source
11762 * plane pixel format and any sink constraints into account. Returns the
11763 * source plane bpp so that dithering can be selected on mismatches
11764 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011765 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11766 pipe_config);
11767 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011768 goto fail;
11769
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011770 /*
11771 * Determine the real pipe dimensions. Note that stereo modes can
11772 * increase the actual pipe size due to the frame doubling and
11773 * insertion of additional space for blanks between the frame. This
11774 * is stored in the crtc timings. We use the requested mode to do this
11775 * computation to clearly distinguish it from the adjusted mode, which
11776 * can be changed by the connectors in the below retry loop.
11777 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011778 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011779 &pipe_config->pipe_src_w,
11780 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011781
Daniel Vettere29c22c2013-02-21 00:00:16 +010011782encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011783 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011784 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011785 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011786
Daniel Vetter135c81b2013-07-21 21:37:09 +020011787 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011788 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11789 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011790
Daniel Vetter7758a112012-07-08 19:40:39 +020011791 /* Pass our mode to the connectors and the CRTC to give them a chance to
11792 * adjust it according to limitations or connector properties, and also
11793 * a chance to reject the mode entirely.
11794 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011795 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011796 if (connector_state->crtc != crtc)
11797 continue;
11798
11799 encoder = to_intel_encoder(connector_state->best_encoder);
11800
Daniel Vetterefea6e82013-07-21 21:36:59 +020011801 if (!(encoder->compute_config(encoder, pipe_config))) {
11802 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011803 goto fail;
11804 }
11805 }
11806
Daniel Vetterff9a6752013-06-01 17:16:21 +020011807 /* Set default port clock if not overwritten by the encoder. Needs to be
11808 * done afterwards in case the encoder adjusts the mode. */
11809 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011810 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011811 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011812
Daniel Vettera43f6e02013-06-07 23:10:32 +020011813 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011814 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011815 DRM_DEBUG_KMS("CRTC fixup failed\n");
11816 goto fail;
11817 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011818
11819 if (ret == RETRY) {
11820 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11821 ret = -EINVAL;
11822 goto fail;
11823 }
11824
11825 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11826 retry = false;
11827 goto encoder_retry;
11828 }
11829
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011830 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011831 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011832 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011833
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011834 return 0;
Daniel Vetter7758a112012-07-08 19:40:39 +020011835fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011836 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011837}
11838
Daniel Vetterea9d7582012-07-10 10:42:52 +020011839static bool intel_crtc_in_use(struct drm_crtc *crtc)
11840{
11841 struct drm_encoder *encoder;
11842 struct drm_device *dev = crtc->dev;
11843
11844 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
11845 if (encoder->crtc == crtc)
11846 return true;
11847
11848 return false;
11849}
11850
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011851static bool
11852needs_modeset(struct drm_crtc_state *state)
Daniel Vetterea9d7582012-07-10 10:42:52 +020011853{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011854 return state->mode_changed || state->active_changed;
11855}
11856
11857static void
11858intel_modeset_update_state(struct drm_atomic_state *state)
11859{
11860 struct drm_device *dev = state->dev;
Daniel Vetterba41c0de2014-11-03 15:04:55 +010011861 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011862 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011863 struct drm_crtc *crtc;
11864 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011865 struct drm_connector *connector;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011866 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011867
Daniel Vetterba41c0de2014-11-03 15:04:55 +010011868 intel_shared_dpll_commit(dev_priv);
11869
Damien Lespiaub2784e12014-08-05 11:29:37 +010011870 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020011871 if (!intel_encoder->base.crtc)
11872 continue;
11873
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011874 for_each_crtc_in_state(state, crtc, crtc_state, i)
11875 if (crtc == intel_encoder->base.crtc)
11876 break;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011877
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011878 if (crtc != intel_encoder->base.crtc)
11879 continue;
11880
11881 if (crtc_state->enable && needs_modeset(crtc_state))
Daniel Vetterea9d7582012-07-10 10:42:52 +020011882 intel_encoder->connectors_active = false;
11883 }
11884
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011885 drm_atomic_helper_swap_state(state->dev, state);
11886 intel_modeset_fixup_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020011887
Ville Syrjälä76688512014-01-10 11:28:06 +020011888 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011889 for_each_crtc(dev, crtc) {
11890 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Daniel Vetterea9d7582012-07-10 10:42:52 +020011891 }
11892
11893 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11894 if (!connector->encoder || !connector->encoder->crtc)
11895 continue;
11896
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011897 for_each_crtc_in_state(state, crtc, crtc_state, i)
11898 if (crtc == connector->encoder->crtc)
11899 break;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011900
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011901 if (crtc != connector->encoder->crtc)
11902 continue;
11903
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011904 if (crtc->state->enable && needs_modeset(crtc->state)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020011905 struct drm_property *dpms_property =
11906 dev->mode_config.dpms_property;
11907
Daniel Vetterea9d7582012-07-10 10:42:52 +020011908 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050011909 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020011910 dpms_property,
11911 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020011912
11913 intel_encoder = to_intel_encoder(connector->encoder);
11914 intel_encoder->connectors_active = true;
11915 }
11916 }
11917
11918}
11919
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011920static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011921{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011922 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011923
11924 if (clock1 == clock2)
11925 return true;
11926
11927 if (!clock1 || !clock2)
11928 return false;
11929
11930 diff = abs(clock1 - clock2);
11931
11932 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11933 return true;
11934
11935 return false;
11936}
11937
Daniel Vetter25c5b262012-07-08 22:08:04 +020011938#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
11939 list_for_each_entry((intel_crtc), \
11940 &(dev)->mode_config.crtc_list, \
11941 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020011942 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020011943
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011944static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011945intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011946 struct intel_crtc_state *current_config,
11947 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011948{
Daniel Vetter66e985c2013-06-05 13:34:20 +020011949#define PIPE_CONF_CHECK_X(name) \
11950 if (current_config->name != pipe_config->name) { \
11951 DRM_ERROR("mismatch in " #name " " \
11952 "(expected 0x%08x, found 0x%08x)\n", \
11953 current_config->name, \
11954 pipe_config->name); \
11955 return false; \
11956 }
11957
Daniel Vetter08a24032013-04-19 11:25:34 +020011958#define PIPE_CONF_CHECK_I(name) \
11959 if (current_config->name != pipe_config->name) { \
11960 DRM_ERROR("mismatch in " #name " " \
11961 "(expected %i, found %i)\n", \
11962 current_config->name, \
11963 pipe_config->name); \
11964 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011965 }
11966
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011967/* This is required for BDW+ where there is only one set of registers for
11968 * switching between high and low RR.
11969 * This macro can be used whenever a comparison has to be made between one
11970 * hw state and multiple sw state variables.
11971 */
11972#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
11973 if ((current_config->name != pipe_config->name) && \
11974 (current_config->alt_name != pipe_config->name)) { \
11975 DRM_ERROR("mismatch in " #name " " \
11976 "(expected %i or %i, found %i)\n", \
11977 current_config->name, \
11978 current_config->alt_name, \
11979 pipe_config->name); \
11980 return false; \
11981 }
11982
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011983#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11984 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070011985 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011986 "(expected %i, found %i)\n", \
11987 current_config->name & (mask), \
11988 pipe_config->name & (mask)); \
11989 return false; \
11990 }
11991
Ville Syrjälä5e550652013-09-06 23:29:07 +030011992#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11993 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
11994 DRM_ERROR("mismatch in " #name " " \
11995 "(expected %i, found %i)\n", \
11996 current_config->name, \
11997 pipe_config->name); \
11998 return false; \
11999 }
12000
Daniel Vetterbb760062013-06-06 14:55:52 +020012001#define PIPE_CONF_QUIRK(quirk) \
12002 ((current_config->quirks | pipe_config->quirks) & (quirk))
12003
Daniel Vettereccb1402013-05-22 00:50:22 +020012004 PIPE_CONF_CHECK_I(cpu_transcoder);
12005
Daniel Vetter08a24032013-04-19 11:25:34 +020012006 PIPE_CONF_CHECK_I(has_pch_encoder);
12007 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020012008 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12009 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12010 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12011 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12012 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020012013
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012014 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012015
12016 if (INTEL_INFO(dev)->gen < 8) {
12017 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12018 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12019 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12020 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12021 PIPE_CONF_CHECK_I(dp_m_n.tu);
12022
12023 if (current_config->has_drrs) {
12024 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12025 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12026 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12027 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12028 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12029 }
12030 } else {
12031 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12032 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12033 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12034 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12035 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12036 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012037
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012038 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12039 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12040 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12041 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12042 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12043 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012044
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012045 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12046 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12047 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12048 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12049 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12050 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012051
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012052 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012053 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012054 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12055 IS_VALLEYVIEW(dev))
12056 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012057 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012058
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012059 PIPE_CONF_CHECK_I(has_audio);
12060
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012061 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012062 DRM_MODE_FLAG_INTERLACE);
12063
Daniel Vetterbb760062013-06-06 14:55:52 +020012064 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012065 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012066 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012067 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012068 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012069 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012070 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012071 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012072 DRM_MODE_FLAG_NVSYNC);
12073 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012074
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012075 PIPE_CONF_CHECK_I(pipe_src_w);
12076 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012077
Daniel Vetter99535992014-04-13 12:00:33 +020012078 /*
12079 * FIXME: BIOS likes to set up a cloned config with lvds+external
12080 * screen. Since we don't yet re-compute the pipe config when moving
12081 * just the lvds port away to another pipe the sw tracking won't match.
12082 *
12083 * Proper atomic modesets with recomputed global state will fix this.
12084 * Until then just don't check gmch state for inherited modes.
12085 */
12086 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12087 PIPE_CONF_CHECK_I(gmch_pfit.control);
12088 /* pfit ratios are autocomputed by the hw on gen4+ */
12089 if (INTEL_INFO(dev)->gen < 4)
12090 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12091 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12092 }
12093
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012094 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12095 if (current_config->pch_pfit.enabled) {
12096 PIPE_CONF_CHECK_I(pch_pfit.pos);
12097 PIPE_CONF_CHECK_I(pch_pfit.size);
12098 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012099
Chandra Kondurua1b22782015-04-07 15:28:45 -070012100 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12101
Jesse Barnese59150d2014-01-07 13:30:45 -080012102 /* BDW+ don't expose a synchronous way to read the state */
12103 if (IS_HASWELL(dev))
12104 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012105
Ville Syrjälä282740f2013-09-04 18:30:03 +030012106 PIPE_CONF_CHECK_I(double_wide);
12107
Daniel Vetter26804af2014-06-25 22:01:55 +030012108 PIPE_CONF_CHECK_X(ddi_pll_sel);
12109
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012110 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012111 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012112 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012113 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12114 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012115 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012116 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12117 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12118 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012119
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012120 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12121 PIPE_CONF_CHECK_I(pipe_bpp);
12122
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012123 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012124 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012125
Daniel Vetter66e985c2013-06-05 13:34:20 +020012126#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012127#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012128#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012129#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012130#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012131#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012132
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012133 return true;
12134}
12135
Damien Lespiau08db6652014-11-04 17:06:52 +000012136static void check_wm_state(struct drm_device *dev)
12137{
12138 struct drm_i915_private *dev_priv = dev->dev_private;
12139 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12140 struct intel_crtc *intel_crtc;
12141 int plane;
12142
12143 if (INTEL_INFO(dev)->gen < 9)
12144 return;
12145
12146 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12147 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12148
12149 for_each_intel_crtc(dev, intel_crtc) {
12150 struct skl_ddb_entry *hw_entry, *sw_entry;
12151 const enum pipe pipe = intel_crtc->pipe;
12152
12153 if (!intel_crtc->active)
12154 continue;
12155
12156 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012157 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012158 hw_entry = &hw_ddb.plane[pipe][plane];
12159 sw_entry = &sw_ddb->plane[pipe][plane];
12160
12161 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12162 continue;
12163
12164 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12165 "(expected (%u,%u), found (%u,%u))\n",
12166 pipe_name(pipe), plane + 1,
12167 sw_entry->start, sw_entry->end,
12168 hw_entry->start, hw_entry->end);
12169 }
12170
12171 /* cursor */
12172 hw_entry = &hw_ddb.cursor[pipe];
12173 sw_entry = &sw_ddb->cursor[pipe];
12174
12175 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12176 continue;
12177
12178 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12179 "(expected (%u,%u), found (%u,%u))\n",
12180 pipe_name(pipe),
12181 sw_entry->start, sw_entry->end,
12182 hw_entry->start, hw_entry->end);
12183 }
12184}
12185
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012186static void
12187check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012188{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012189 struct intel_connector *connector;
12190
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012191 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012192 /* This also checks the encoder/connector hw state with the
12193 * ->get_hw_state callbacks. */
12194 intel_connector_check_state(connector);
12195
Rob Clarke2c719b2014-12-15 13:56:32 -050012196 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012197 "connector's staged encoder doesn't match current encoder\n");
12198 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012199}
12200
12201static void
12202check_encoder_state(struct drm_device *dev)
12203{
12204 struct intel_encoder *encoder;
12205 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012206
Damien Lespiaub2784e12014-08-05 11:29:37 +010012207 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012208 bool enabled = false;
12209 bool active = false;
12210 enum pipe pipe, tracked_pipe;
12211
12212 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12213 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012214 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012215
Rob Clarke2c719b2014-12-15 13:56:32 -050012216 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012217 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012218 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012219 "encoder's active_connectors set, but no crtc\n");
12220
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012221 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012222 if (connector->base.encoder != &encoder->base)
12223 continue;
12224 enabled = true;
12225 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12226 active = true;
12227 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012228 /*
12229 * for MST connectors if we unplug the connector is gone
12230 * away but the encoder is still connected to a crtc
12231 * until a modeset happens in response to the hotplug.
12232 */
12233 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12234 continue;
12235
Rob Clarke2c719b2014-12-15 13:56:32 -050012236 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012237 "encoder's enabled state mismatch "
12238 "(expected %i, found %i)\n",
12239 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012240 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012241 "active encoder with no crtc\n");
12242
Rob Clarke2c719b2014-12-15 13:56:32 -050012243 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012244 "encoder's computed active state doesn't match tracked active state "
12245 "(expected %i, found %i)\n", active, encoder->connectors_active);
12246
12247 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012248 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012249 "encoder's hw state doesn't match sw tracking "
12250 "(expected %i, found %i)\n",
12251 encoder->connectors_active, active);
12252
12253 if (!encoder->base.crtc)
12254 continue;
12255
12256 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012257 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012258 "active encoder's pipe doesn't match"
12259 "(expected %i, found %i)\n",
12260 tracked_pipe, pipe);
12261
12262 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012263}
12264
12265static void
12266check_crtc_state(struct drm_device *dev)
12267{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012268 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012269 struct intel_crtc *crtc;
12270 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012271 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012272
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012273 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012274 bool enabled = false;
12275 bool active = false;
12276
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012277 memset(&pipe_config, 0, sizeof(pipe_config));
12278
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012279 DRM_DEBUG_KMS("[CRTC:%d]\n",
12280 crtc->base.base.id);
12281
Matt Roper83d65732015-02-25 13:12:16 -080012282 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012283 "active crtc, but not enabled in sw tracking\n");
12284
Damien Lespiaub2784e12014-08-05 11:29:37 +010012285 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012286 if (encoder->base.crtc != &crtc->base)
12287 continue;
12288 enabled = true;
12289 if (encoder->connectors_active)
12290 active = true;
12291 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012292
Rob Clarke2c719b2014-12-15 13:56:32 -050012293 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012294 "crtc's computed active state doesn't match tracked active state "
12295 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012296 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012297 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012298 "(expected %i, found %i)\n", enabled,
12299 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012300
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012301 active = dev_priv->display.get_pipe_config(crtc,
12302 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012303
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012304 /* hw state is inconsistent with the pipe quirk */
12305 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12306 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012307 active = crtc->active;
12308
Damien Lespiaub2784e12014-08-05 11:29:37 +010012309 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012310 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012311 if (encoder->base.crtc != &crtc->base)
12312 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012313 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012314 encoder->get_config(encoder, &pipe_config);
12315 }
12316
Rob Clarke2c719b2014-12-15 13:56:32 -050012317 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012318 "crtc active state doesn't match with hw state "
12319 "(expected %i, found %i)\n", crtc->active, active);
12320
Daniel Vetterc0b03412013-05-28 12:05:54 +020012321 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012322 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012323 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012324 intel_dump_pipe_config(crtc, &pipe_config,
12325 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012326 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012327 "[sw state]");
12328 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012329 }
12330}
12331
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012332static void
12333check_shared_dpll_state(struct drm_device *dev)
12334{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012335 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012336 struct intel_crtc *crtc;
12337 struct intel_dpll_hw_state dpll_hw_state;
12338 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012339
12340 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12341 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12342 int enabled_crtcs = 0, active_crtcs = 0;
12343 bool active;
12344
12345 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12346
12347 DRM_DEBUG_KMS("%s\n", pll->name);
12348
12349 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12350
Rob Clarke2c719b2014-12-15 13:56:32 -050012351 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012352 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012353 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012354 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012355 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012356 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012357 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012358 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012359 "pll on state mismatch (expected %i, found %i)\n",
12360 pll->on, active);
12361
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012362 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012363 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012364 enabled_crtcs++;
12365 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12366 active_crtcs++;
12367 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012368 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012369 "pll active crtcs mismatch (expected %i, found %i)\n",
12370 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012371 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012372 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012373 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012374
Rob Clarke2c719b2014-12-15 13:56:32 -050012375 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012376 sizeof(dpll_hw_state)),
12377 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012378 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012379}
12380
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012381void
12382intel_modeset_check_state(struct drm_device *dev)
12383{
Damien Lespiau08db6652014-11-04 17:06:52 +000012384 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012385 check_connector_state(dev);
12386 check_encoder_state(dev);
12387 check_crtc_state(dev);
12388 check_shared_dpll_state(dev);
12389}
12390
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012391void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012392 int dotclock)
12393{
12394 /*
12395 * FDI already provided one idea for the dotclock.
12396 * Yell if the encoder disagrees.
12397 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012398 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012399 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012400 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012401}
12402
Ville Syrjälä80715b22014-05-15 20:23:23 +030012403static void update_scanline_offset(struct intel_crtc *crtc)
12404{
12405 struct drm_device *dev = crtc->base.dev;
12406
12407 /*
12408 * The scanline counter increments at the leading edge of hsync.
12409 *
12410 * On most platforms it starts counting from vtotal-1 on the
12411 * first active line. That means the scanline counter value is
12412 * always one less than what we would expect. Ie. just after
12413 * start of vblank, which also occurs at start of hsync (on the
12414 * last active line), the scanline counter will read vblank_start-1.
12415 *
12416 * On gen2 the scanline counter starts counting from 1 instead
12417 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12418 * to keep the value positive), instead of adding one.
12419 *
12420 * On HSW+ the behaviour of the scanline counter depends on the output
12421 * type. For DP ports it behaves like most other platforms, but on HDMI
12422 * there's an extra 1 line difference. So we need to add two instead of
12423 * one to the value.
12424 */
12425 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012426 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012427 int vtotal;
12428
12429 vtotal = mode->crtc_vtotal;
12430 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12431 vtotal /= 2;
12432
12433 crtc->scanline_offset = vtotal - 1;
12434 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012435 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012436 crtc->scanline_offset = 2;
12437 } else
12438 crtc->scanline_offset = 1;
12439}
12440
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012441static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012442intel_modeset_compute_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012443 struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012444{
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012445 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012446 int ret = 0;
12447
12448 ret = drm_atomic_add_affected_connectors(state, crtc);
12449 if (ret)
12450 return ERR_PTR(ret);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012451
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012452 ret = drm_atomic_helper_check_modeset(state->dev, state);
12453 if (ret)
12454 return ERR_PTR(ret);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012455
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012456 /*
12457 * Note this needs changes when we start tracking multiple modes
12458 * and crtcs. At that point we'll need to compute the whole config
12459 * (i.e. one pipe_config for each crtc) rather than just the one
12460 * for this crtc.
12461 */
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012462 pipe_config = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
12463 if (IS_ERR(pipe_config))
12464 return pipe_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012465
Ander Conselvan de Oliveira4fed33f2015-04-21 17:13:03 +030012466 if (!pipe_config->base.enable)
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012467 return pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012468
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012469 ret = intel_modeset_pipe_config(crtc, state, pipe_config);
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012470 if (ret)
12471 return ERR_PTR(ret);
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020012472
Ander Conselvan de Oliveira8d8c9b52015-04-21 17:13:11 +030012473 /* Check things that can only be changed through modeset */
12474 if (pipe_config->has_audio !=
12475 to_intel_crtc(crtc)->config->has_audio)
12476 pipe_config->base.mode_changed = true;
12477
12478 /*
12479 * Note we have an issue here with infoframes: current code
12480 * only updates them on the full mode set path per hw
12481 * requirements. So here we should be checking for any
12482 * required changes and forcing a mode set.
12483 */
12484
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012485 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,"[modeset]");
12486
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012487 ret = drm_atomic_helper_check_planes(state->dev, state);
12488 if (ret)
12489 return ERR_PTR(ret);
12490
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012491 return pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012492}
12493
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012494static int __intel_set_mode_setup_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012495{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012496 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012497 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012498 unsigned clear_pipes = 0;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012499 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012500 struct intel_crtc_state *intel_crtc_state;
12501 struct drm_crtc *crtc;
12502 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012503 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012504 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012505
12506 if (!dev_priv->display.crtc_compute_clock)
12507 return 0;
12508
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012509 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12510 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012511 intel_crtc_state = to_intel_crtc_state(crtc_state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012512
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012513 if (needs_modeset(crtc_state)) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012514 clear_pipes |= 1 << intel_crtc->pipe;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012515 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012516 }
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012517 }
12518
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012519 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
12520 if (ret)
12521 goto done;
12522
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012523 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12524 if (!needs_modeset(crtc_state) || !crtc_state->enable)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012525 continue;
12526
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012527 intel_crtc = to_intel_crtc(crtc);
12528 intel_crtc_state = to_intel_crtc_state(crtc_state);
12529
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012530 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012531 intel_crtc_state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012532 if (ret) {
12533 intel_shared_dpll_abort_config(dev_priv);
12534 goto done;
12535 }
12536 }
12537
12538done:
12539 return ret;
12540}
12541
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012542/* Code that should eventually be part of atomic_check() */
12543static int __intel_set_mode_checks(struct drm_atomic_state *state)
12544{
12545 struct drm_device *dev = state->dev;
12546 int ret;
12547
12548 /*
12549 * See if the config requires any additional preparation, e.g.
12550 * to adjust global state with pipes off. We need to do this
12551 * here so we can get the modeset_pipe updated config for the new
12552 * mode set on this crtc. For other crtcs we need to use the
12553 * adjusted_mode bits in the crtc directly.
12554 */
12555 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
12556 ret = valleyview_modeset_global_pipes(state);
12557 if (ret)
12558 return ret;
12559 }
12560
12561 ret = __intel_set_mode_setup_plls(state);
12562 if (ret)
12563 return ret;
12564
12565 return 0;
12566}
12567
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012568static int __intel_set_mode(struct drm_crtc *modeset_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012569 struct intel_crtc_state *pipe_config)
Daniel Vettera6778b32012-07-02 09:56:42 +020012570{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012571 struct drm_device *dev = modeset_crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030012572 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030012573 struct drm_atomic_state *state = pipe_config->base.state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012574 struct drm_crtc *crtc;
12575 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012576 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012577 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012578
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012579 ret = __intel_set_mode_checks(state);
12580 if (ret < 0)
12581 return ret;
12582
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012583 ret = drm_atomic_helper_prepare_planes(dev, state);
12584 if (ret)
12585 return ret;
12586
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012587 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12588 if (!needs_modeset(crtc_state))
12589 continue;
Daniel Vetter460da9162013-03-27 00:44:51 +010012590
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012591 if (!crtc_state->enable) {
12592 intel_crtc_disable(crtc);
12593 } else if (crtc->state->enable) {
12594 intel_crtc_disable_planes(crtc);
12595 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +030012596 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012597 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012598
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020012599 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
12600 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012601 *
12602 * Note we'll need to fix this up when we start tracking multiple
12603 * pipes; here we assume a single modeset_pipe and only track the
12604 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020012605 */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012606 if (pipe_config->base.enable && needs_modeset(&pipe_config->base)) {
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012607 modeset_crtc->mode = pipe_config->base.mode;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020012608
12609 /*
12610 * Calculate and store various constants which
12611 * are later needed by vblank and swap-completion
12612 * timestamping. They are derived from true hwmode.
12613 */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012614 drm_calc_timestamping_constants(modeset_crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012615 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012616 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012617
Daniel Vetterea9d7582012-07-10 10:42:52 +020012618 /* Only after disabling all output pipelines that will be changed can we
12619 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012620 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012621
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030012622 /* The state has been swaped above, so state actually contains the
12623 * old state now. */
12624
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030012625 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020012626
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012627 drm_atomic_helper_commit_planes(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012628
12629 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012630 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030012631 if (!needs_modeset(crtc->state) || !crtc->state->enable)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012632 continue;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012633
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012634 update_scanline_offset(to_intel_crtc(crtc));
12635
12636 dev_priv->display.crtc_enable(crtc);
12637 intel_crtc_enable_planes(crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012638 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012639
Daniel Vettera6778b32012-07-02 09:56:42 +020012640 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012641
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012642 drm_atomic_helper_cleanup_planes(dev, state);
12643
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012644 drm_atomic_state_free(state);
12645
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030012646 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020012647}
12648
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012649static int intel_set_mode_with_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012650 struct intel_crtc_state *pipe_config)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012651{
12652 int ret;
12653
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012654 ret = __intel_set_mode(crtc, pipe_config);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012655
12656 if (ret == 0)
12657 intel_modeset_check_state(crtc->dev);
12658
12659 return ret;
12660}
12661
Damien Lespiaue7457a92013-08-08 22:28:59 +010012662static int intel_set_mode(struct drm_crtc *crtc,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012663 struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020012664{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012665 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012666 int ret = 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012667
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012668 pipe_config = intel_modeset_compute_config(crtc, state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012669 if (IS_ERR(pipe_config)) {
12670 ret = PTR_ERR(pipe_config);
12671 goto out;
12672 }
Daniel Vetterf30da182013-04-11 20:22:50 +020012673
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012674 ret = intel_set_mode_with_config(crtc, pipe_config);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012675 if (ret)
12676 goto out;
12677
12678out:
12679 return ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020012680}
12681
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012682void intel_crtc_restore_mode(struct drm_crtc *crtc)
12683{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012684 struct drm_device *dev = crtc->dev;
12685 struct drm_atomic_state *state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012686 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012687 struct intel_encoder *encoder;
12688 struct intel_connector *connector;
12689 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012690 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012691 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012692
12693 state = drm_atomic_state_alloc(dev);
12694 if (!state) {
12695 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
12696 crtc->base.id);
12697 return;
12698 }
12699
12700 state->acquire_ctx = dev->mode_config.acquire_ctx;
12701
12702 /* The force restore path in the HW readout code relies on the staged
12703 * config still keeping the user requested config while the actual
12704 * state has been overwritten by the configuration read from HW. We
12705 * need to copy the staged config to the atomic state, otherwise the
12706 * mode set will just reapply the state the HW is already in. */
12707 for_each_intel_encoder(dev, encoder) {
12708 if (&encoder->new_crtc->base != crtc)
12709 continue;
12710
12711 for_each_intel_connector(dev, connector) {
12712 if (connector->new_encoder != encoder)
12713 continue;
12714
12715 connector_state = drm_atomic_get_connector_state(state, &connector->base);
12716 if (IS_ERR(connector_state)) {
12717 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
12718 connector->base.base.id,
12719 connector->base.name,
12720 PTR_ERR(connector_state));
12721 continue;
12722 }
12723
12724 connector_state->crtc = crtc;
12725 connector_state->best_encoder = &encoder->base;
12726 }
12727 }
12728
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012729 for_each_intel_crtc(dev, intel_crtc) {
12730 if (intel_crtc->new_enabled == intel_crtc->base.enabled)
12731 continue;
12732
12733 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
12734 if (IS_ERR(crtc_state)) {
12735 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
12736 intel_crtc->base.base.id,
12737 PTR_ERR(crtc_state));
12738 continue;
12739 }
12740
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020012741 crtc_state->base.active = crtc_state->base.enable =
12742 intel_crtc->new_enabled;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012743
12744 if (&intel_crtc->base == crtc)
12745 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012746 }
12747
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030012748 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
12749 crtc->primary->fb, crtc->x, crtc->y);
12750
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012751 ret = intel_set_mode(crtc, state);
12752 if (ret)
12753 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012754}
12755
Daniel Vetter25c5b262012-07-08 22:08:04 +020012756#undef for_each_intel_crtc_masked
12757
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012758static bool intel_connector_in_mode_set(struct intel_connector *connector,
12759 struct drm_mode_set *set)
12760{
12761 int ro;
12762
12763 for (ro = 0; ro < set->num_connectors; ro++)
12764 if (set->connectors[ro] == &connector->base)
12765 return true;
12766
12767 return false;
12768}
12769
Daniel Vetter2e431052012-07-04 22:42:15 +020012770static int
Daniel Vetter9a935852012-07-05 22:34:27 +020012771intel_modeset_stage_output_state(struct drm_device *dev,
12772 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012773 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020012774{
Daniel Vetter9a935852012-07-05 22:34:27 +020012775 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012776 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012777 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012778 struct drm_crtc *crtc;
12779 struct drm_crtc_state *crtc_state;
12780 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020012781
Damien Lespiau9abdda72013-02-13 13:29:23 +000012782 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020012783 * of connectors. For paranoia, double-check this. */
12784 WARN_ON(!set->fb && (set->num_connectors != 0));
12785 WARN_ON(set->fb && (set->num_connectors == 0));
12786
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012787 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012788 bool in_mode_set = intel_connector_in_mode_set(connector, set);
12789
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012790 if (!in_mode_set && connector->base.state->crtc != set->crtc)
12791 continue;
12792
12793 connector_state =
12794 drm_atomic_get_connector_state(state, &connector->base);
12795 if (IS_ERR(connector_state))
12796 return PTR_ERR(connector_state);
12797
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012798 if (in_mode_set) {
12799 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012800 connector_state->best_encoder =
12801 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020012802 }
12803
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012804 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012805 continue;
12806
Daniel Vetter9a935852012-07-05 22:34:27 +020012807 /* If we disable the crtc, disable all its connectors. Also, if
12808 * the connector is on the changing crtc but not on the new
12809 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012810 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012811 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020012812
12813 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
12814 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012815 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020012816 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012817 }
12818 /* connector->new_encoder is now updated for all connectors. */
12819
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012820 for_each_connector_in_state(state, drm_connector, connector_state, i) {
12821 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020012822
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012823 if (!connector_state->best_encoder) {
12824 ret = drm_atomic_set_crtc_for_connector(connector_state,
12825 NULL);
12826 if (ret)
12827 return ret;
12828
Daniel Vetter50f56112012-07-02 09:35:43 +020012829 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012830 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012831
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012832 if (intel_connector_in_mode_set(connector, set)) {
12833 struct drm_crtc *crtc = connector->base.state->crtc;
12834
12835 /* If this connector was in a previous crtc, add it
12836 * to the state. We might need to disable it. */
12837 if (crtc) {
12838 crtc_state =
12839 drm_atomic_get_crtc_state(state, crtc);
12840 if (IS_ERR(crtc_state))
12841 return PTR_ERR(crtc_state);
12842 }
12843
12844 ret = drm_atomic_set_crtc_for_connector(connector_state,
12845 set->crtc);
12846 if (ret)
12847 return ret;
12848 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012849
12850 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012851 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
12852 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012853 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020012854 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012855
Daniel Vetter9a935852012-07-05 22:34:27 +020012856 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
12857 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012858 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012859 connector_state->crtc->base.id);
12860
12861 if (connector_state->best_encoder != &connector->encoder->base)
12862 connector->encoder =
12863 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020012864 }
12865
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012866 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020012867 bool has_connectors;
12868
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012869 ret = drm_atomic_add_affected_connectors(state, crtc);
12870 if (ret)
12871 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020012872
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020012873 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
12874 if (has_connectors != crtc_state->enable)
12875 crtc_state->enable =
12876 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020012877 }
12878
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012879 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
12880 set->fb, set->x, set->y);
12881 if (ret)
12882 return ret;
12883
12884 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
12885 if (IS_ERR(crtc_state))
12886 return PTR_ERR(crtc_state);
12887
12888 if (set->mode)
12889 drm_mode_copy(&crtc_state->mode, set->mode);
12890
12891 if (set->num_connectors)
12892 crtc_state->active = true;
12893
Daniel Vetter2e431052012-07-04 22:42:15 +020012894 return 0;
12895}
12896
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012897static bool primary_plane_visible(struct drm_crtc *crtc)
12898{
12899 struct intel_plane_state *plane_state =
12900 to_intel_plane_state(crtc->primary->state);
12901
12902 return plane_state->visible;
12903}
12904
Daniel Vetter2e431052012-07-04 22:42:15 +020012905static int intel_crtc_set_config(struct drm_mode_set *set)
12906{
12907 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012908 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012909 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012910 bool primary_plane_was_visible;
Daniel Vetter2e431052012-07-04 22:42:15 +020012911 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020012912
Daniel Vetter8d3e3752012-07-05 16:09:09 +020012913 BUG_ON(!set);
12914 BUG_ON(!set->crtc);
12915 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020012916
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010012917 /* Enforce sane interface api - has been abused by the fb helper. */
12918 BUG_ON(!set->mode && set->fb);
12919 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020012920
Daniel Vetter2e431052012-07-04 22:42:15 +020012921 if (set->fb) {
12922 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
12923 set->crtc->base.id, set->fb->base.id,
12924 (int)set->num_connectors, set->x, set->y);
12925 } else {
12926 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020012927 }
12928
12929 dev = set->crtc->dev;
12930
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012931 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012932 if (!state)
12933 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012934
12935 state->acquire_ctx = dev->mode_config.acquire_ctx;
12936
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030012937 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020012938 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012939 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020012940
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012941 pipe_config = intel_modeset_compute_config(set->crtc, state);
Jesse Barnes20664592014-11-05 14:26:09 -080012942 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080012943 ret = PTR_ERR(pipe_config);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012944 goto out;
Jesse Barnes20664592014-11-05 14:26:09 -080012945 }
Jesse Barnes50f52752014-11-07 13:11:00 -080012946
Jesse Barnes1f9954d2014-11-05 14:26:10 -080012947 intel_update_pipe_size(to_intel_crtc(set->crtc));
12948
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012949 primary_plane_was_visible = primary_plane_visible(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012950
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012951 ret = intel_set_mode_with_config(set->crtc, pipe_config);
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012952
12953 if (ret == 0 &&
12954 pipe_config->base.enable &&
12955 pipe_config->base.planes_changed &&
12956 !needs_modeset(&pipe_config->base)) {
12957 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012958
12959 /*
12960 * We need to make sure the primary plane is re-enabled if it
12961 * has previously been turned off.
12962 */
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012963 if (ret == 0 && !primary_plane_was_visible &&
12964 primary_plane_visible(set->crtc)) {
Matt Roper3b150f02014-05-29 08:06:53 -070012965 WARN_ON(!intel_crtc->active);
Maarten Lankhorst87d43002015-04-21 17:12:54 +030012966 intel_post_enable_primary(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012967 }
12968
Jesse Barnes7ca51a32014-01-07 13:50:49 -080012969 /*
12970 * In the fastboot case this may be our only check of the
12971 * state after boot. It would be better to only do it on
12972 * the first update, but we don't have a nice way of doing that
12973 * (and really, set_config isn't used much for high freq page
12974 * flipping, so increasing its cost here shouldn't be a big
12975 * deal).
12976 */
Jani Nikulad330a952014-01-21 11:24:25 +020012977 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080012978 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020012979 }
12980
Chris Wilson2d05eae2013-05-03 17:36:25 +010012981 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020012982 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
12983 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010012984 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012985
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012986out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012987 if (ret)
12988 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020012989 return ret;
12990}
12991
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012992static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012993 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020012994 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012995 .destroy = intel_crtc_destroy,
12996 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012997 .atomic_duplicate_state = intel_crtc_duplicate_state,
12998 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012999};
13000
Daniel Vetter53589012013-06-05 13:34:16 +020013001static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13002 struct intel_shared_dpll *pll,
13003 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013004{
Daniel Vetter53589012013-06-05 13:34:16 +020013005 uint32_t val;
13006
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013007 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013008 return false;
13009
Daniel Vetter53589012013-06-05 13:34:16 +020013010 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013011 hw_state->dpll = val;
13012 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13013 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013014
13015 return val & DPLL_VCO_ENABLE;
13016}
13017
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013018static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13019 struct intel_shared_dpll *pll)
13020{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013021 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13022 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013023}
13024
Daniel Vettere7b903d2013-06-05 13:34:14 +020013025static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13026 struct intel_shared_dpll *pll)
13027{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013028 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013029 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013030
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013031 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013032
13033 /* Wait for the clocks to stabilize. */
13034 POSTING_READ(PCH_DPLL(pll->id));
13035 udelay(150);
13036
13037 /* The pixel multiplier can only be updated once the
13038 * DPLL is enabled and the clocks are stable.
13039 *
13040 * So write it again.
13041 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013042 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013043 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013044 udelay(200);
13045}
13046
13047static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13048 struct intel_shared_dpll *pll)
13049{
13050 struct drm_device *dev = dev_priv->dev;
13051 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013052
13053 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013054 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013055 if (intel_crtc_to_shared_dpll(crtc) == pll)
13056 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13057 }
13058
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013059 I915_WRITE(PCH_DPLL(pll->id), 0);
13060 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013061 udelay(200);
13062}
13063
Daniel Vetter46edb022013-06-05 13:34:12 +020013064static char *ibx_pch_dpll_names[] = {
13065 "PCH DPLL A",
13066 "PCH DPLL B",
13067};
13068
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013069static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013070{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013071 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013072 int i;
13073
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013074 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013075
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013076 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013077 dev_priv->shared_dplls[i].id = i;
13078 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013079 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013080 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13081 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013082 dev_priv->shared_dplls[i].get_hw_state =
13083 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013084 }
13085}
13086
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013087static void intel_shared_dpll_init(struct drm_device *dev)
13088{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013089 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013090
Daniel Vetter9cd86932014-06-25 22:01:57 +030013091 if (HAS_DDI(dev))
13092 intel_ddi_pll_init(dev);
13093 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013094 ibx_pch_dpll_init(dev);
13095 else
13096 dev_priv->num_shared_dpll = 0;
13097
13098 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013099}
13100
Matt Roper6beb8c232014-12-01 15:40:14 -080013101/**
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013102 * intel_wm_need_update - Check whether watermarks need updating
13103 * @plane: drm plane
13104 * @state: new plane state
13105 *
13106 * Check current plane state versus the new one to determine whether
13107 * watermarks need to be recalculated.
13108 *
13109 * Returns true or false.
13110 */
13111bool intel_wm_need_update(struct drm_plane *plane,
13112 struct drm_plane_state *state)
13113{
13114 /* Update watermarks on tiling changes. */
13115 if (!plane->state->fb || !state->fb ||
13116 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
13117 plane->state->rotation != state->rotation)
13118 return true;
13119
13120 return false;
13121}
13122
13123/**
Matt Roper6beb8c232014-12-01 15:40:14 -080013124 * intel_prepare_plane_fb - Prepare fb for usage on plane
13125 * @plane: drm plane to prepare for
13126 * @fb: framebuffer to prepare for presentation
13127 *
13128 * Prepares a framebuffer for usage on a display plane. Generally this
13129 * involves pinning the underlying object and updating the frontbuffer tracking
13130 * bits. Some older platforms need special physical address handling for
13131 * cursor planes.
13132 *
13133 * Returns 0 on success, negative error code on failure.
13134 */
13135int
13136intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013137 struct drm_framebuffer *fb,
13138 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013139{
13140 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013141 struct intel_plane *intel_plane = to_intel_plane(plane);
13142 enum pipe pipe = intel_plane->pipe;
13143 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13144 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
13145 unsigned frontbuffer_bits = 0;
13146 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013147
Matt Roperea2c67b2014-12-23 10:41:52 -080013148 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013149 return 0;
13150
Matt Roper6beb8c232014-12-01 15:40:14 -080013151 switch (plane->type) {
13152 case DRM_PLANE_TYPE_PRIMARY:
13153 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
13154 break;
13155 case DRM_PLANE_TYPE_CURSOR:
13156 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
13157 break;
13158 case DRM_PLANE_TYPE_OVERLAY:
13159 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
13160 break;
13161 }
Matt Roper465c1202014-05-29 08:06:54 -070013162
Matt Roper4c345742014-07-09 16:22:10 -070013163 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013164
Matt Roper6beb8c232014-12-01 15:40:14 -080013165 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13166 INTEL_INFO(dev)->cursor_needs_physical) {
13167 int align = IS_I830(dev) ? 16 * 1024 : 256;
13168 ret = i915_gem_object_attach_phys(obj, align);
13169 if (ret)
13170 DRM_DEBUG_KMS("failed to attach phys object\n");
13171 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013172 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013173 }
13174
13175 if (ret == 0)
13176 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
13177
13178 mutex_unlock(&dev->struct_mutex);
13179
13180 return ret;
13181}
13182
Matt Roper38f3ce32014-12-02 07:45:25 -080013183/**
13184 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13185 * @plane: drm plane to clean up for
13186 * @fb: old framebuffer that was on plane
13187 *
13188 * Cleans up a framebuffer that has just been removed from a plane.
13189 */
13190void
13191intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013192 struct drm_framebuffer *fb,
13193 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013194{
13195 struct drm_device *dev = plane->dev;
13196 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13197
13198 if (WARN_ON(!obj))
13199 return;
13200
13201 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13202 !INTEL_INFO(dev)->cursor_needs_physical) {
13203 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013204 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013205 mutex_unlock(&dev->struct_mutex);
13206 }
Matt Roper465c1202014-05-29 08:06:54 -070013207}
13208
Chandra Konduru6156a452015-04-27 13:48:39 -070013209int
13210skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13211{
13212 int max_scale;
13213 struct drm_device *dev;
13214 struct drm_i915_private *dev_priv;
13215 int crtc_clock, cdclk;
13216
13217 if (!intel_crtc || !crtc_state)
13218 return DRM_PLANE_HELPER_NO_SCALING;
13219
13220 dev = intel_crtc->base.dev;
13221 dev_priv = dev->dev_private;
13222 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13223 cdclk = dev_priv->display.get_display_clock_speed(dev);
13224
13225 if (!crtc_clock || !cdclk)
13226 return DRM_PLANE_HELPER_NO_SCALING;
13227
13228 /*
13229 * skl max scale is lower of:
13230 * close to 3 but not 3, -1 is for that purpose
13231 * or
13232 * cdclk/crtc_clock
13233 */
13234 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13235
13236 return max_scale;
13237}
13238
Matt Roper465c1202014-05-29 08:06:54 -070013239static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013240intel_check_primary_plane(struct drm_plane *plane,
13241 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013242{
Matt Roper32b7eee2014-12-24 07:59:06 -080013243 struct drm_device *dev = plane->dev;
13244 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080013245 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013246 struct intel_crtc *intel_crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013247 struct intel_crtc_state *crtc_state;
Matt Roper2b875c22014-12-01 15:40:13 -080013248 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013249 struct drm_rect *dest = &state->dst;
13250 struct drm_rect *src = &state->src;
13251 const struct drm_rect *clip = &state->clip;
Sonika Jindald8106362015-04-10 14:37:28 +053013252 bool can_position = false;
Chandra Konduru6156a452015-04-27 13:48:39 -070013253 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13254 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013255 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013256
Matt Roperea2c67b2014-12-23 10:41:52 -080013257 crtc = crtc ? crtc : plane->crtc;
13258 intel_crtc = to_intel_crtc(crtc);
Chandra Konduru6156a452015-04-27 13:48:39 -070013259 crtc_state = state->base.state ?
13260 intel_atomic_get_crtc_state(state->base.state, intel_crtc) : NULL;
Matt Roperea2c67b2014-12-23 10:41:52 -080013261
Chandra Konduru6156a452015-04-27 13:48:39 -070013262 if (INTEL_INFO(dev)->gen >= 9) {
13263 min_scale = 1;
13264 max_scale = skl_max_scale(intel_crtc, crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013265 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013266 }
Sonika Jindald8106362015-04-10 14:37:28 +053013267
Matt Roperc59cb172014-12-01 15:40:16 -080013268 ret = drm_plane_helper_check_update(plane, crtc, fb,
13269 src, dest, clip,
Chandra Konduru6156a452015-04-27 13:48:39 -070013270 min_scale,
13271 max_scale,
Sonika Jindald8106362015-04-10 14:37:28 +053013272 can_position, true,
13273 &state->visible);
Matt Roperc59cb172014-12-01 15:40:16 -080013274 if (ret)
13275 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013276
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013277 if (intel_crtc->active) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013278 struct intel_plane_state *old_state =
13279 to_intel_plane_state(plane->state);
13280
Matt Roper32b7eee2014-12-24 07:59:06 -080013281 intel_crtc->atomic.wait_for_flips = true;
13282
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013283 /*
13284 * FBC does not work on some platforms for rotated
13285 * planes, so disable it when rotation is not 0 and
13286 * update it when rotation is set back to 0.
13287 *
13288 * FIXME: This is redundant with the fbc update done in
13289 * the primary plane enable function except that that
13290 * one is done too late. We eventually need to unify
13291 * this.
13292 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013293 if (state->visible &&
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013294 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020013295 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080013296 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013297 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013298 }
13299
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013300 if (state->visible && !old_state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013301 /*
13302 * BDW signals flip done immediately if the plane
13303 * is disabled, even if the plane enable is already
13304 * armed to occur at the next vblank :(
13305 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013306 if (IS_BROADWELL(dev))
Matt Roper32b7eee2014-12-24 07:59:06 -080013307 intel_crtc->atomic.wait_vblank = true;
13308 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013309
Matt Roper32b7eee2014-12-24 07:59:06 -080013310 intel_crtc->atomic.fb_bits |=
13311 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
13312
13313 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013314
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013315 if (intel_wm_need_update(plane, &state->base))
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013316 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080013317 }
13318
Chandra Konduru6156a452015-04-27 13:48:39 -070013319 if (INTEL_INFO(dev)->gen >= 9) {
13320 ret = skl_update_scaler_users(intel_crtc, crtc_state,
13321 to_intel_plane(plane), state, 0);
13322 if (ret)
13323 return ret;
13324 }
13325
Matt Roperc59cb172014-12-01 15:40:16 -080013326 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013327}
13328
Sonika Jindal48404c12014-08-22 14:06:04 +053013329static void
13330intel_commit_primary_plane(struct drm_plane *plane,
13331 struct intel_plane_state *state)
13332{
Matt Roper2b875c22014-12-01 15:40:13 -080013333 struct drm_crtc *crtc = state->base.crtc;
13334 struct drm_framebuffer *fb = state->base.fb;
13335 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013336 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013337 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053013338 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013339
Matt Roperea2c67b2014-12-23 10:41:52 -080013340 crtc = crtc ? crtc : plane->crtc;
13341 intel_crtc = to_intel_crtc(crtc);
13342
Matt Ropercf4c7c12014-12-04 10:27:42 -080013343 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053013344 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070013345 crtc->y = src->y1 >> 16;
13346
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013347 if (intel_crtc->active) {
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013348 if (state->visible)
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013349 /* FIXME: kill this fastboot hack */
13350 intel_update_pipe_size(intel_crtc);
13351
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013352 dev_priv->display.update_primary_plane(crtc, plane->fb,
13353 crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013354 }
13355}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013356
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013357static void
13358intel_disable_primary_plane(struct drm_plane *plane,
13359 struct drm_crtc *crtc,
13360 bool force)
13361{
13362 struct drm_device *dev = plane->dev;
13363 struct drm_i915_private *dev_priv = dev->dev_private;
13364
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013365 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13366}
13367
Matt Roper32b7eee2014-12-24 07:59:06 -080013368static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13369{
13370 struct drm_device *dev = crtc->dev;
13371 struct drm_i915_private *dev_priv = dev->dev_private;
13372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080013373 struct intel_plane *intel_plane;
13374 struct drm_plane *p;
13375 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013376
Matt Roperea2c67b2014-12-23 10:41:52 -080013377 /* Track fb's for any planes being disabled */
13378 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
13379 intel_plane = to_intel_plane(p);
13380
13381 if (intel_crtc->atomic.disabled_planes &
13382 (1 << drm_plane_index(p))) {
13383 switch (p->type) {
13384 case DRM_PLANE_TYPE_PRIMARY:
13385 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
13386 break;
13387 case DRM_PLANE_TYPE_CURSOR:
13388 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
13389 break;
13390 case DRM_PLANE_TYPE_OVERLAY:
13391 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
13392 break;
13393 }
13394
13395 mutex_lock(&dev->struct_mutex);
13396 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
13397 mutex_unlock(&dev->struct_mutex);
13398 }
13399 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013400
Matt Roper32b7eee2014-12-24 07:59:06 -080013401 if (intel_crtc->atomic.wait_for_flips)
13402 intel_crtc_wait_for_pending_flips(crtc);
13403
13404 if (intel_crtc->atomic.disable_fbc)
13405 intel_fbc_disable(dev);
13406
13407 if (intel_crtc->atomic.pre_disable_primary)
13408 intel_pre_disable_primary(crtc);
13409
13410 if (intel_crtc->atomic.update_wm)
13411 intel_update_watermarks(crtc);
13412
13413 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013414
13415 /* Perform vblank evasion around commit operation */
13416 if (intel_crtc->active)
13417 intel_crtc->atomic.evade =
13418 intel_pipe_update_start(intel_crtc,
13419 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080013420}
13421
13422static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13423{
13424 struct drm_device *dev = crtc->dev;
13425 struct drm_i915_private *dev_priv = dev->dev_private;
13426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13427 struct drm_plane *p;
13428
Matt Roperc34c9ee2014-12-23 10:41:50 -080013429 if (intel_crtc->atomic.evade)
13430 intel_pipe_update_end(intel_crtc,
13431 intel_crtc->atomic.start_vbl_count);
13432
Matt Roper32b7eee2014-12-24 07:59:06 -080013433 intel_runtime_pm_put(dev_priv);
13434
13435 if (intel_crtc->atomic.wait_vblank)
13436 intel_wait_for_vblank(dev, intel_crtc->pipe);
13437
13438 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
13439
13440 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013441 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013442 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013443 mutex_unlock(&dev->struct_mutex);
13444 }
Matt Roper465c1202014-05-29 08:06:54 -070013445
Matt Roper32b7eee2014-12-24 07:59:06 -080013446 if (intel_crtc->atomic.post_enable_primary)
13447 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013448
Matt Roper32b7eee2014-12-24 07:59:06 -080013449 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
13450 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
13451 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
13452 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013453
Matt Roper32b7eee2014-12-24 07:59:06 -080013454 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013455}
13456
Matt Ropercf4c7c12014-12-04 10:27:42 -080013457/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013458 * intel_plane_destroy - destroy a plane
13459 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013460 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013461 * Common destruction function for all types of planes (primary, cursor,
13462 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013463 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013464void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013465{
13466 struct intel_plane *intel_plane = to_intel_plane(plane);
13467 drm_plane_cleanup(plane);
13468 kfree(intel_plane);
13469}
13470
Matt Roper65a3fea2015-01-21 16:35:42 -080013471const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013472 .update_plane = drm_atomic_helper_update_plane,
13473 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013474 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013475 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013476 .atomic_get_property = intel_plane_atomic_get_property,
13477 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013478 .atomic_duplicate_state = intel_plane_duplicate_state,
13479 .atomic_destroy_state = intel_plane_destroy_state,
13480
Matt Roper465c1202014-05-29 08:06:54 -070013481};
13482
13483static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13484 int pipe)
13485{
13486 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013487 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013488 const uint32_t *intel_primary_formats;
13489 int num_formats;
13490
13491 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13492 if (primary == NULL)
13493 return NULL;
13494
Matt Roper8e7d6882015-01-21 16:35:41 -080013495 state = intel_create_plane_state(&primary->base);
13496 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013497 kfree(primary);
13498 return NULL;
13499 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013500 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013501
Matt Roper465c1202014-05-29 08:06:54 -070013502 primary->can_scale = false;
13503 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013504 if (INTEL_INFO(dev)->gen >= 9) {
13505 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013506 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013507 }
Matt Roper465c1202014-05-29 08:06:54 -070013508 primary->pipe = pipe;
13509 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013510 primary->check_plane = intel_check_primary_plane;
13511 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013512 primary->disable_plane = intel_disable_primary_plane;
Chandra Konduru08e221f2015-04-07 15:28:37 -070013513 primary->ckey.flags = I915_SET_COLORKEY_NONE;
Matt Roper465c1202014-05-29 08:06:54 -070013514 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13515 primary->plane = !pipe;
13516
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013517 if (INTEL_INFO(dev)->gen >= 9) {
13518 intel_primary_formats = skl_primary_formats;
13519 num_formats = ARRAY_SIZE(skl_primary_formats);
13520 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013521 intel_primary_formats = i965_primary_formats;
13522 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013523 } else {
13524 intel_primary_formats = i8xx_primary_formats;
13525 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013526 }
13527
13528 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013529 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013530 intel_primary_formats, num_formats,
13531 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013532
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013533 if (INTEL_INFO(dev)->gen >= 4)
13534 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013535
Matt Roperea2c67b2014-12-23 10:41:52 -080013536 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13537
Matt Roper465c1202014-05-29 08:06:54 -070013538 return &primary->base;
13539}
13540
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013541void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13542{
13543 if (!dev->mode_config.rotation_property) {
13544 unsigned long flags = BIT(DRM_ROTATE_0) |
13545 BIT(DRM_ROTATE_180);
13546
13547 if (INTEL_INFO(dev)->gen >= 9)
13548 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13549
13550 dev->mode_config.rotation_property =
13551 drm_mode_create_rotation_property(dev, flags);
13552 }
13553 if (dev->mode_config.rotation_property)
13554 drm_object_attach_property(&plane->base.base,
13555 dev->mode_config.rotation_property,
13556 plane->base.state->rotation);
13557}
13558
Matt Roper3d7d6512014-06-10 08:28:13 -070013559static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013560intel_check_cursor_plane(struct drm_plane *plane,
13561 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013562{
Matt Roper2b875c22014-12-01 15:40:13 -080013563 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013564 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080013565 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013566 struct drm_rect *dest = &state->dst;
13567 struct drm_rect *src = &state->src;
13568 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013569 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080013570 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013571 unsigned stride;
13572 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013573
Matt Roperea2c67b2014-12-23 10:41:52 -080013574 crtc = crtc ? crtc : plane->crtc;
13575 intel_crtc = to_intel_crtc(crtc);
13576
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013577 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013578 src, dest, clip,
13579 DRM_PLANE_HELPER_NO_SCALING,
13580 DRM_PLANE_HELPER_NO_SCALING,
13581 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013582 if (ret)
13583 return ret;
13584
13585
13586 /* if we want to turn off the cursor ignore width and height */
13587 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080013588 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013589
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013590 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080013591 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
13592 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13593 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013594 return -EINVAL;
13595 }
13596
Matt Roperea2c67b2014-12-23 10:41:52 -080013597 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13598 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013599 DRM_DEBUG_KMS("buffer is too small\n");
13600 return -ENOMEM;
13601 }
13602
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013603 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013604 DRM_DEBUG_KMS("cursor cannot be tiled\n");
13605 ret = -EINVAL;
13606 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013607
Matt Roper32b7eee2014-12-24 07:59:06 -080013608finish:
13609 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020013610 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080013611 intel_crtc->atomic.update_wm = true;
13612
13613 intel_crtc->atomic.fb_bits |=
13614 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
13615 }
13616
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013617 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013618}
13619
Matt Roperf4a2cf22014-12-01 15:40:12 -080013620static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013621intel_disable_cursor_plane(struct drm_plane *plane,
13622 struct drm_crtc *crtc,
13623 bool force)
13624{
13625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13626
13627 if (!force) {
13628 plane->fb = NULL;
13629 intel_crtc->cursor_bo = NULL;
13630 intel_crtc->cursor_addr = 0;
13631 }
13632
13633 intel_crtc_update_cursor(crtc, false);
13634}
13635
13636static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013637intel_commit_cursor_plane(struct drm_plane *plane,
13638 struct intel_plane_state *state)
13639{
Matt Roper2b875c22014-12-01 15:40:13 -080013640 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013641 struct drm_device *dev = plane->dev;
13642 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013643 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013644 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013645
Matt Roperea2c67b2014-12-23 10:41:52 -080013646 crtc = crtc ? crtc : plane->crtc;
13647 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013648
Matt Roperea2c67b2014-12-23 10:41:52 -080013649 plane->fb = state->base.fb;
13650 crtc->cursor_x = state->base.crtc_x;
13651 crtc->cursor_y = state->base.crtc_y;
13652
Gustavo Padovana912f122014-12-01 15:40:10 -080013653 if (intel_crtc->cursor_bo == obj)
13654 goto update;
13655
Matt Roperf4a2cf22014-12-01 15:40:12 -080013656 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013657 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013658 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013659 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013660 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013661 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013662
Gustavo Padovana912f122014-12-01 15:40:10 -080013663 intel_crtc->cursor_addr = addr;
13664 intel_crtc->cursor_bo = obj;
13665update:
Gustavo Padovana912f122014-12-01 15:40:10 -080013666
Matt Roper32b7eee2014-12-24 07:59:06 -080013667 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013668 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013669}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013670
Matt Roper3d7d6512014-06-10 08:28:13 -070013671static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13672 int pipe)
13673{
13674 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013675 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013676
13677 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13678 if (cursor == NULL)
13679 return NULL;
13680
Matt Roper8e7d6882015-01-21 16:35:41 -080013681 state = intel_create_plane_state(&cursor->base);
13682 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013683 kfree(cursor);
13684 return NULL;
13685 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013686 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013687
Matt Roper3d7d6512014-06-10 08:28:13 -070013688 cursor->can_scale = false;
13689 cursor->max_downscale = 1;
13690 cursor->pipe = pipe;
13691 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013692 cursor->check_plane = intel_check_cursor_plane;
13693 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013694 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013695
13696 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013697 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013698 intel_cursor_formats,
13699 ARRAY_SIZE(intel_cursor_formats),
13700 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013701
13702 if (INTEL_INFO(dev)->gen >= 4) {
13703 if (!dev->mode_config.rotation_property)
13704 dev->mode_config.rotation_property =
13705 drm_mode_create_rotation_property(dev,
13706 BIT(DRM_ROTATE_0) |
13707 BIT(DRM_ROTATE_180));
13708 if (dev->mode_config.rotation_property)
13709 drm_object_attach_property(&cursor->base.base,
13710 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013711 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013712 }
13713
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013714 if (INTEL_INFO(dev)->gen >=9)
13715 state->scaler_id = -1;
13716
Matt Roperea2c67b2014-12-23 10:41:52 -080013717 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13718
Matt Roper3d7d6512014-06-10 08:28:13 -070013719 return &cursor->base;
13720}
13721
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013722static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13723 struct intel_crtc_state *crtc_state)
13724{
13725 int i;
13726 struct intel_scaler *intel_scaler;
13727 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13728
13729 for (i = 0; i < intel_crtc->num_scalers; i++) {
13730 intel_scaler = &scaler_state->scalers[i];
13731 intel_scaler->in_use = 0;
13732 intel_scaler->id = i;
13733
13734 intel_scaler->mode = PS_SCALER_MODE_DYN;
13735 }
13736
13737 scaler_state->scaler_id = -1;
13738}
13739
Hannes Ederb358d0a2008-12-18 21:18:47 +010013740static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013741{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013742 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013743 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013744 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013745 struct drm_plane *primary = NULL;
13746 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013747 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013748
Daniel Vetter955382f2013-09-19 14:05:45 +020013749 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013750 if (intel_crtc == NULL)
13751 return;
13752
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013753 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13754 if (!crtc_state)
13755 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013756 intel_crtc->config = crtc_state;
13757 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013758 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013759
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013760 /* initialize shared scalers */
13761 if (INTEL_INFO(dev)->gen >= 9) {
13762 if (pipe == PIPE_C)
13763 intel_crtc->num_scalers = 1;
13764 else
13765 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13766
13767 skl_init_scalers(dev, intel_crtc, crtc_state);
13768 }
13769
Matt Roper465c1202014-05-29 08:06:54 -070013770 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013771 if (!primary)
13772 goto fail;
13773
13774 cursor = intel_cursor_plane_create(dev, pipe);
13775 if (!cursor)
13776 goto fail;
13777
Matt Roper465c1202014-05-29 08:06:54 -070013778 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013779 cursor, &intel_crtc_funcs);
13780 if (ret)
13781 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013782
13783 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013784 for (i = 0; i < 256; i++) {
13785 intel_crtc->lut_r[i] = i;
13786 intel_crtc->lut_g[i] = i;
13787 intel_crtc->lut_b[i] = i;
13788 }
13789
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013790 /*
13791 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013792 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013793 */
Jesse Barnes80824002009-09-10 15:28:06 -070013794 intel_crtc->pipe = pipe;
13795 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013796 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013797 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013798 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013799 }
13800
Chris Wilson4b0e3332014-05-30 16:35:26 +030013801 intel_crtc->cursor_base = ~0;
13802 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013803 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013804
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013805 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13806 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13807 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13808 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13809
Jesse Barnes79e53942008-11-07 14:24:08 -080013810 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013811
13812 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013813 return;
13814
13815fail:
13816 if (primary)
13817 drm_plane_cleanup(primary);
13818 if (cursor)
13819 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013820 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013821 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013822}
13823
Jesse Barnes752aa882013-10-31 18:55:49 +020013824enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13825{
13826 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013827 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013828
Rob Clark51fd3712013-11-19 12:10:12 -050013829 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013830
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013831 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013832 return INVALID_PIPE;
13833
13834 return to_intel_crtc(encoder->crtc)->pipe;
13835}
13836
Carl Worth08d7b3d2009-04-29 14:43:54 -070013837int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013838 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013839{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013840 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013841 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013842 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013843
Rob Clark7707e652014-07-17 23:30:04 -040013844 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013845
Rob Clark7707e652014-07-17 23:30:04 -040013846 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013847 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013848 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013849 }
13850
Rob Clark7707e652014-07-17 23:30:04 -040013851 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013852 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013853
Daniel Vetterc05422d2009-08-11 16:05:30 +020013854 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013855}
13856
Daniel Vetter66a92782012-07-12 20:08:18 +020013857static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013858{
Daniel Vetter66a92782012-07-12 20:08:18 +020013859 struct drm_device *dev = encoder->base.dev;
13860 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013861 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013862 int entry = 0;
13863
Damien Lespiaub2784e12014-08-05 11:29:37 +010013864 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013865 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013866 index_mask |= (1 << entry);
13867
Jesse Barnes79e53942008-11-07 14:24:08 -080013868 entry++;
13869 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013870
Jesse Barnes79e53942008-11-07 14:24:08 -080013871 return index_mask;
13872}
13873
Chris Wilson4d302442010-12-14 19:21:29 +000013874static bool has_edp_a(struct drm_device *dev)
13875{
13876 struct drm_i915_private *dev_priv = dev->dev_private;
13877
13878 if (!IS_MOBILE(dev))
13879 return false;
13880
13881 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13882 return false;
13883
Damien Lespiaue3589902014-02-07 19:12:50 +000013884 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013885 return false;
13886
13887 return true;
13888}
13889
Jesse Barnes84b4e042014-06-25 08:24:29 -070013890static bool intel_crt_present(struct drm_device *dev)
13891{
13892 struct drm_i915_private *dev_priv = dev->dev_private;
13893
Damien Lespiau884497e2013-12-03 13:56:23 +000013894 if (INTEL_INFO(dev)->gen >= 9)
13895 return false;
13896
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013897 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013898 return false;
13899
13900 if (IS_CHERRYVIEW(dev))
13901 return false;
13902
13903 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13904 return false;
13905
13906 return true;
13907}
13908
Jesse Barnes79e53942008-11-07 14:24:08 -080013909static void intel_setup_outputs(struct drm_device *dev)
13910{
Eric Anholt725e30a2009-01-22 13:01:02 -080013911 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013912 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013913 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013914
Daniel Vetterc9093352013-06-06 22:22:47 +020013915 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013916
Jesse Barnes84b4e042014-06-25 08:24:29 -070013917 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013918 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013919
Vandana Kannanc776eb22014-08-19 12:05:01 +053013920 if (IS_BROXTON(dev)) {
13921 /*
13922 * FIXME: Broxton doesn't support port detection via the
13923 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13924 * detect the ports.
13925 */
13926 intel_ddi_init(dev, PORT_A);
13927 intel_ddi_init(dev, PORT_B);
13928 intel_ddi_init(dev, PORT_C);
13929 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013930 int found;
13931
Jesse Barnesde31fac2015-03-06 15:53:32 -080013932 /*
13933 * Haswell uses DDI functions to detect digital outputs.
13934 * On SKL pre-D0 the strap isn't connected, so we assume
13935 * it's there.
13936 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013937 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013938 /* WaIgnoreDDIAStrap: skl */
13939 if (found ||
13940 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013941 intel_ddi_init(dev, PORT_A);
13942
13943 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13944 * register */
13945 found = I915_READ(SFUSE_STRAP);
13946
13947 if (found & SFUSE_STRAP_DDIB_DETECTED)
13948 intel_ddi_init(dev, PORT_B);
13949 if (found & SFUSE_STRAP_DDIC_DETECTED)
13950 intel_ddi_init(dev, PORT_C);
13951 if (found & SFUSE_STRAP_DDID_DETECTED)
13952 intel_ddi_init(dev, PORT_D);
13953 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013954 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020013955 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013956
13957 if (has_edp_a(dev))
13958 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013959
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013960 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013961 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010013962 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013963 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013964 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013965 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013966 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013967 }
13968
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013969 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013970 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013971
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013972 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013973 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013974
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013975 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013976 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013977
Daniel Vetter270b3042012-10-27 15:52:05 +020013978 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013979 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070013980 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013981 /*
13982 * The DP_DETECTED bit is the latched state of the DDC
13983 * SDA pin at boot. However since eDP doesn't require DDC
13984 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13985 * eDP ports may have been muxed to an alternate function.
13986 * Thus we can't rely on the DP_DETECTED bit alone to detect
13987 * eDP ports. Consult the VBT as well as DP_DETECTED to
13988 * detect eDP ports.
13989 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020013990 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
13991 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013992 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
13993 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013994 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
13995 intel_dp_is_edp(dev, PORT_B))
13996 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013997
Ville Syrjäläd2182a62015-01-09 14:21:14 +020013998 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
13999 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014000 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14001 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014002 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14003 intel_dp_is_edp(dev, PORT_C))
14004 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014005
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014006 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014007 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014008 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14009 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014010 /* eDP not supported on port D, so don't check VBT */
14011 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14012 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014013 }
14014
Jani Nikula3cfca972013-08-27 15:12:26 +030014015 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080014016 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014017 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014018
Paulo Zanonie2debe92013-02-18 19:00:27 -030014019 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014020 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014021 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014022 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
14023 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014024 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014025 }
Ma Ling27185ae2009-08-24 13:50:23 +080014026
Imre Deake7281ea2013-05-08 13:14:08 +030014027 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014028 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014029 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014030
14031 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014032
Paulo Zanonie2debe92013-02-18 19:00:27 -030014033 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014034 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014035 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014036 }
Ma Ling27185ae2009-08-24 13:50:23 +080014037
Paulo Zanonie2debe92013-02-18 19:00:27 -030014038 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014039
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014040 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
14041 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014042 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014043 }
Imre Deake7281ea2013-05-08 13:14:08 +030014044 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014045 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014046 }
Ma Ling27185ae2009-08-24 13:50:23 +080014047
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014048 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014049 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014050 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014051 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014052 intel_dvo_init(dev);
14053
Zhenyu Wang103a1962009-11-27 11:44:36 +080014054 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014055 intel_tv_init(dev);
14056
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014057 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014058
Damien Lespiaub2784e12014-08-05 11:29:37 +010014059 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014060 encoder->base.possible_crtcs = encoder->crtc_mask;
14061 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014062 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014063 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014064
Paulo Zanonidde86e22012-12-01 12:04:25 -020014065 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014066
14067 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014068}
14069
14070static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14071{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014072 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014073 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014074
Daniel Vetteref2d6332014-02-10 18:00:38 +010014075 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014076 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014077 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014078 drm_gem_object_unreference(&intel_fb->obj->base);
14079 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014080 kfree(intel_fb);
14081}
14082
14083static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014084 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014085 unsigned int *handle)
14086{
14087 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014088 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014089
Chris Wilson05394f32010-11-08 19:18:58 +000014090 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014091}
14092
14093static const struct drm_framebuffer_funcs intel_fb_funcs = {
14094 .destroy = intel_user_framebuffer_destroy,
14095 .create_handle = intel_user_framebuffer_create_handle,
14096};
14097
Damien Lespiaub3218032015-02-27 11:15:18 +000014098static
14099u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14100 uint32_t pixel_format)
14101{
14102 u32 gen = INTEL_INFO(dev)->gen;
14103
14104 if (gen >= 9) {
14105 /* "The stride in bytes must not exceed the of the size of 8K
14106 * pixels and 32K bytes."
14107 */
14108 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14109 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14110 return 32*1024;
14111 } else if (gen >= 4) {
14112 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14113 return 16*1024;
14114 else
14115 return 32*1024;
14116 } else if (gen >= 3) {
14117 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14118 return 8*1024;
14119 else
14120 return 16*1024;
14121 } else {
14122 /* XXX DSPC is limited to 4k tiled */
14123 return 8*1024;
14124 }
14125}
14126
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014127static int intel_framebuffer_init(struct drm_device *dev,
14128 struct intel_framebuffer *intel_fb,
14129 struct drm_mode_fb_cmd2 *mode_cmd,
14130 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014131{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014132 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014133 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014134 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014135
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014136 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14137
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014138 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14139 /* Enforce that fb modifier and tiling mode match, but only for
14140 * X-tiled. This is needed for FBC. */
14141 if (!!(obj->tiling_mode == I915_TILING_X) !=
14142 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14143 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14144 return -EINVAL;
14145 }
14146 } else {
14147 if (obj->tiling_mode == I915_TILING_X)
14148 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14149 else if (obj->tiling_mode == I915_TILING_Y) {
14150 DRM_DEBUG("No Y tiling for legacy addfb\n");
14151 return -EINVAL;
14152 }
14153 }
14154
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014155 /* Passed in modifier sanity checking. */
14156 switch (mode_cmd->modifier[0]) {
14157 case I915_FORMAT_MOD_Y_TILED:
14158 case I915_FORMAT_MOD_Yf_TILED:
14159 if (INTEL_INFO(dev)->gen < 9) {
14160 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14161 mode_cmd->modifier[0]);
14162 return -EINVAL;
14163 }
14164 case DRM_FORMAT_MOD_NONE:
14165 case I915_FORMAT_MOD_X_TILED:
14166 break;
14167 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014168 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14169 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014170 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014171 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014172
Damien Lespiaub3218032015-02-27 11:15:18 +000014173 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14174 mode_cmd->pixel_format);
14175 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14176 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14177 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014178 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014179 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014180
Damien Lespiaub3218032015-02-27 11:15:18 +000014181 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14182 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014183 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014184 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14185 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014186 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014187 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014188 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014189 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014190
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014191 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014192 mode_cmd->pitches[0] != obj->stride) {
14193 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14194 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014195 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014196 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014197
Ville Syrjälä57779d02012-10-31 17:50:14 +020014198 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014199 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014200 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014201 case DRM_FORMAT_RGB565:
14202 case DRM_FORMAT_XRGB8888:
14203 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014204 break;
14205 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014206 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014207 DRM_DEBUG("unsupported pixel format: %s\n",
14208 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014209 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014210 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014211 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014212 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014213 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14214 DRM_DEBUG("unsupported pixel format: %s\n",
14215 drm_get_format_name(mode_cmd->pixel_format));
14216 return -EINVAL;
14217 }
14218 break;
14219 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014220 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014221 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014222 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014223 DRM_DEBUG("unsupported pixel format: %s\n",
14224 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014225 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014226 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014227 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014228 case DRM_FORMAT_ABGR2101010:
14229 if (!IS_VALLEYVIEW(dev)) {
14230 DRM_DEBUG("unsupported pixel format: %s\n",
14231 drm_get_format_name(mode_cmd->pixel_format));
14232 return -EINVAL;
14233 }
14234 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014235 case DRM_FORMAT_YUYV:
14236 case DRM_FORMAT_UYVY:
14237 case DRM_FORMAT_YVYU:
14238 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014239 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014240 DRM_DEBUG("unsupported pixel format: %s\n",
14241 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014242 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014243 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014244 break;
14245 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014246 DRM_DEBUG("unsupported pixel format: %s\n",
14247 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014248 return -EINVAL;
14249 }
14250
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014251 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14252 if (mode_cmd->offsets[0] != 0)
14253 return -EINVAL;
14254
Damien Lespiauec2c9812015-01-20 12:51:45 +000014255 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014256 mode_cmd->pixel_format,
14257 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014258 /* FIXME drm helper for size checks (especially planar formats)? */
14259 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14260 return -EINVAL;
14261
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014262 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14263 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014264 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014265
Jesse Barnes79e53942008-11-07 14:24:08 -080014266 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14267 if (ret) {
14268 DRM_ERROR("framebuffer init failed %d\n", ret);
14269 return ret;
14270 }
14271
Jesse Barnes79e53942008-11-07 14:24:08 -080014272 return 0;
14273}
14274
Jesse Barnes79e53942008-11-07 14:24:08 -080014275static struct drm_framebuffer *
14276intel_user_framebuffer_create(struct drm_device *dev,
14277 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014278 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014279{
Chris Wilson05394f32010-11-08 19:18:58 +000014280 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014281
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014282 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14283 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014284 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014285 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014286
Chris Wilsond2dff872011-04-19 08:36:26 +010014287 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014288}
14289
Daniel Vetter4520f532013-10-09 09:18:51 +020014290#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014291static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014292{
14293}
14294#endif
14295
Jesse Barnes79e53942008-11-07 14:24:08 -080014296static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014297 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014298 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014299 .atomic_check = intel_atomic_check,
14300 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080014301};
14302
Jesse Barnese70236a2009-09-21 10:42:27 -070014303/* Set up chip specific display functions */
14304static void intel_init_display(struct drm_device *dev)
14305{
14306 struct drm_i915_private *dev_priv = dev->dev_private;
14307
Daniel Vetteree9300b2013-06-03 22:40:22 +020014308 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14309 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014310 else if (IS_CHERRYVIEW(dev))
14311 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014312 else if (IS_VALLEYVIEW(dev))
14313 dev_priv->display.find_dpll = vlv_find_best_dpll;
14314 else if (IS_PINEVIEW(dev))
14315 dev_priv->display.find_dpll = pnv_find_best_dpll;
14316 else
14317 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14318
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014319 if (INTEL_INFO(dev)->gen >= 9) {
14320 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014321 dev_priv->display.get_initial_plane_config =
14322 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014323 dev_priv->display.crtc_compute_clock =
14324 haswell_crtc_compute_clock;
14325 dev_priv->display.crtc_enable = haswell_crtc_enable;
14326 dev_priv->display.crtc_disable = haswell_crtc_disable;
14327 dev_priv->display.off = ironlake_crtc_off;
14328 dev_priv->display.update_primary_plane =
14329 skylake_update_primary_plane;
14330 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014331 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014332 dev_priv->display.get_initial_plane_config =
14333 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014334 dev_priv->display.crtc_compute_clock =
14335 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014336 dev_priv->display.crtc_enable = haswell_crtc_enable;
14337 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030014338 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014339 dev_priv->display.update_primary_plane =
14340 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014341 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014342 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014343 dev_priv->display.get_initial_plane_config =
14344 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014345 dev_priv->display.crtc_compute_clock =
14346 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014347 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14348 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014349 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014350 dev_priv->display.update_primary_plane =
14351 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014352 } else if (IS_VALLEYVIEW(dev)) {
14353 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014354 dev_priv->display.get_initial_plane_config =
14355 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014356 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014357 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14358 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14359 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014360 dev_priv->display.update_primary_plane =
14361 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014362 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014363 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014364 dev_priv->display.get_initial_plane_config =
14365 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014366 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014367 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14368 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014369 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014370 dev_priv->display.update_primary_plane =
14371 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014372 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014373
Jesse Barnese70236a2009-09-21 10:42:27 -070014374 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014375 if (IS_SKYLAKE(dev))
14376 dev_priv->display.get_display_clock_speed =
14377 skylake_get_display_clock_speed;
14378 else if (IS_BROADWELL(dev))
14379 dev_priv->display.get_display_clock_speed =
14380 broadwell_get_display_clock_speed;
14381 else if (IS_HASWELL(dev))
14382 dev_priv->display.get_display_clock_speed =
14383 haswell_get_display_clock_speed;
14384 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014385 dev_priv->display.get_display_clock_speed =
14386 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014387 else if (IS_GEN5(dev))
14388 dev_priv->display.get_display_clock_speed =
14389 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014390 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
14391 IS_GEN6(dev) || IS_IVYBRIDGE(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070014392 dev_priv->display.get_display_clock_speed =
14393 i945_get_display_clock_speed;
14394 else if (IS_I915G(dev))
14395 dev_priv->display.get_display_clock_speed =
14396 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014397 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014398 dev_priv->display.get_display_clock_speed =
14399 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014400 else if (IS_PINEVIEW(dev))
14401 dev_priv->display.get_display_clock_speed =
14402 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014403 else if (IS_I915GM(dev))
14404 dev_priv->display.get_display_clock_speed =
14405 i915gm_get_display_clock_speed;
14406 else if (IS_I865G(dev))
14407 dev_priv->display.get_display_clock_speed =
14408 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014409 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014410 dev_priv->display.get_display_clock_speed =
14411 i855_get_display_clock_speed;
14412 else /* 852, 830 */
14413 dev_priv->display.get_display_clock_speed =
14414 i830_get_display_clock_speed;
14415
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014416 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014417 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014418 } else if (IS_GEN6(dev)) {
14419 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014420 } else if (IS_IVYBRIDGE(dev)) {
14421 /* FIXME: detect B0+ stepping and use auto training */
14422 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014423 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014424 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080014425 } else if (IS_VALLEYVIEW(dev)) {
14426 dev_priv->display.modeset_global_resources =
14427 valleyview_modeset_global_resources;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014428 } else if (IS_BROXTON(dev)) {
14429 dev_priv->display.modeset_global_resources =
14430 broxton_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070014431 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014432
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014433 switch (INTEL_INFO(dev)->gen) {
14434 case 2:
14435 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14436 break;
14437
14438 case 3:
14439 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14440 break;
14441
14442 case 4:
14443 case 5:
14444 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14445 break;
14446
14447 case 6:
14448 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14449 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014450 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014451 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014452 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14453 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014454 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014455 /* Drop through - unsupported since execlist only. */
14456 default:
14457 /* Default just returns -ENODEV to indicate unsupported */
14458 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014459 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014460
14461 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014462
14463 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014464}
14465
Jesse Barnesb690e962010-07-19 13:53:12 -070014466/*
14467 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14468 * resume, or other times. This quirk makes sure that's the case for
14469 * affected systems.
14470 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014471static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014472{
14473 struct drm_i915_private *dev_priv = dev->dev_private;
14474
14475 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014476 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014477}
14478
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014479static void quirk_pipeb_force(struct drm_device *dev)
14480{
14481 struct drm_i915_private *dev_priv = dev->dev_private;
14482
14483 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14484 DRM_INFO("applying pipe b force quirk\n");
14485}
14486
Keith Packard435793d2011-07-12 14:56:22 -070014487/*
14488 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14489 */
14490static void quirk_ssc_force_disable(struct drm_device *dev)
14491{
14492 struct drm_i915_private *dev_priv = dev->dev_private;
14493 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014494 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014495}
14496
Carsten Emde4dca20e2012-03-15 15:56:26 +010014497/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014498 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14499 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014500 */
14501static void quirk_invert_brightness(struct drm_device *dev)
14502{
14503 struct drm_i915_private *dev_priv = dev->dev_private;
14504 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014505 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014506}
14507
Scot Doyle9c72cc62014-07-03 23:27:50 +000014508/* Some VBT's incorrectly indicate no backlight is present */
14509static void quirk_backlight_present(struct drm_device *dev)
14510{
14511 struct drm_i915_private *dev_priv = dev->dev_private;
14512 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14513 DRM_INFO("applying backlight present quirk\n");
14514}
14515
Jesse Barnesb690e962010-07-19 13:53:12 -070014516struct intel_quirk {
14517 int device;
14518 int subsystem_vendor;
14519 int subsystem_device;
14520 void (*hook)(struct drm_device *dev);
14521};
14522
Egbert Eich5f85f172012-10-14 15:46:38 +020014523/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14524struct intel_dmi_quirk {
14525 void (*hook)(struct drm_device *dev);
14526 const struct dmi_system_id (*dmi_id_list)[];
14527};
14528
14529static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14530{
14531 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14532 return 1;
14533}
14534
14535static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14536 {
14537 .dmi_id_list = &(const struct dmi_system_id[]) {
14538 {
14539 .callback = intel_dmi_reverse_brightness,
14540 .ident = "NCR Corporation",
14541 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14542 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14543 },
14544 },
14545 { } /* terminating entry */
14546 },
14547 .hook = quirk_invert_brightness,
14548 },
14549};
14550
Ben Widawskyc43b5632012-04-16 14:07:40 -070014551static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014552 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14553 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14554
Jesse Barnesb690e962010-07-19 13:53:12 -070014555 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14556 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14557
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014558 /* 830 needs to leave pipe A & dpll A up */
14559 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14560
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014561 /* 830 needs to leave pipe B & dpll B up */
14562 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14563
Keith Packard435793d2011-07-12 14:56:22 -070014564 /* Lenovo U160 cannot use SSC on LVDS */
14565 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014566
14567 /* Sony Vaio Y cannot use SSC on LVDS */
14568 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014569
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014570 /* Acer Aspire 5734Z must invert backlight brightness */
14571 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14572
14573 /* Acer/eMachines G725 */
14574 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14575
14576 /* Acer/eMachines e725 */
14577 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14578
14579 /* Acer/Packard Bell NCL20 */
14580 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14581
14582 /* Acer Aspire 4736Z */
14583 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014584
14585 /* Acer Aspire 5336 */
14586 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014587
14588 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14589 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014590
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014591 /* Acer C720 Chromebook (Core i3 4005U) */
14592 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14593
jens steinb2a96012014-10-28 20:25:53 +010014594 /* Apple Macbook 2,1 (Core 2 T7400) */
14595 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14596
Scot Doyled4967d82014-07-03 23:27:52 +000014597 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14598 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014599
14600 /* HP Chromebook 14 (Celeron 2955U) */
14601 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014602
14603 /* Dell Chromebook 11 */
14604 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014605};
14606
14607static void intel_init_quirks(struct drm_device *dev)
14608{
14609 struct pci_dev *d = dev->pdev;
14610 int i;
14611
14612 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14613 struct intel_quirk *q = &intel_quirks[i];
14614
14615 if (d->device == q->device &&
14616 (d->subsystem_vendor == q->subsystem_vendor ||
14617 q->subsystem_vendor == PCI_ANY_ID) &&
14618 (d->subsystem_device == q->subsystem_device ||
14619 q->subsystem_device == PCI_ANY_ID))
14620 q->hook(dev);
14621 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014622 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14623 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14624 intel_dmi_quirks[i].hook(dev);
14625 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014626}
14627
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014628/* Disable the VGA plane that we never use */
14629static void i915_disable_vga(struct drm_device *dev)
14630{
14631 struct drm_i915_private *dev_priv = dev->dev_private;
14632 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014633 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014634
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014635 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014636 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014637 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014638 sr1 = inb(VGA_SR_DATA);
14639 outb(sr1 | 1<<5, VGA_SR_DATA);
14640 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14641 udelay(300);
14642
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014643 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014644 POSTING_READ(vga_reg);
14645}
14646
Daniel Vetterf8175862012-04-10 15:50:11 +020014647void intel_modeset_init_hw(struct drm_device *dev)
14648{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014649 intel_prepare_ddi(dev);
14650
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030014651 if (IS_VALLEYVIEW(dev))
14652 vlv_update_cdclk(dev);
14653
Daniel Vetterf8175862012-04-10 15:50:11 +020014654 intel_init_clock_gating(dev);
14655
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014656 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014657}
14658
Jesse Barnes79e53942008-11-07 14:24:08 -080014659void intel_modeset_init(struct drm_device *dev)
14660{
Jesse Barnes652c3932009-08-17 13:31:43 -070014661 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014662 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014663 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014664 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014665
14666 drm_mode_config_init(dev);
14667
14668 dev->mode_config.min_width = 0;
14669 dev->mode_config.min_height = 0;
14670
Dave Airlie019d96c2011-09-29 16:20:42 +010014671 dev->mode_config.preferred_depth = 24;
14672 dev->mode_config.prefer_shadow = 1;
14673
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014674 dev->mode_config.allow_fb_modifiers = true;
14675
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014676 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014677
Jesse Barnesb690e962010-07-19 13:53:12 -070014678 intel_init_quirks(dev);
14679
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014680 intel_init_pm(dev);
14681
Ben Widawskye3c74752013-04-05 13:12:39 -070014682 if (INTEL_INFO(dev)->num_pipes == 0)
14683 return;
14684
Jesse Barnese70236a2009-09-21 10:42:27 -070014685 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014686 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014687
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014688 if (IS_GEN2(dev)) {
14689 dev->mode_config.max_width = 2048;
14690 dev->mode_config.max_height = 2048;
14691 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014692 dev->mode_config.max_width = 4096;
14693 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014694 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014695 dev->mode_config.max_width = 8192;
14696 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014697 }
Damien Lespiau068be562014-03-28 14:17:49 +000014698
Ville Syrjälädc41c152014-08-13 11:57:05 +030014699 if (IS_845G(dev) || IS_I865G(dev)) {
14700 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14701 dev->mode_config.cursor_height = 1023;
14702 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014703 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14704 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14705 } else {
14706 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14707 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14708 }
14709
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014710 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014711
Zhao Yakui28c97732009-10-09 11:39:41 +080014712 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014713 INTEL_INFO(dev)->num_pipes,
14714 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014715
Damien Lespiau055e3932014-08-18 13:49:10 +010014716 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014717 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014718 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014719 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014720 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014721 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014722 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014723 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014724 }
14725
Jesse Barnesf42bb702013-12-16 16:34:23 -080014726 intel_init_dpio(dev);
14727
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014728 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014729
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014730 /* Just disable it once at startup */
14731 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014732 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014733
14734 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020014735 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014736
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014737 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014738 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014739 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014740
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014741 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080014742 if (!crtc->active)
14743 continue;
14744
Jesse Barnes46f297f2014-03-07 08:57:48 -080014745 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014746 * Note that reserving the BIOS fb up front prevents us
14747 * from stuffing other stolen allocations like the ring
14748 * on top. This prevents some ugliness at boot time, and
14749 * can even allow for smooth boot transitions if the BIOS
14750 * fb is large enough for the active pipe configuration.
14751 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014752 if (dev_priv->display.get_initial_plane_config) {
14753 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080014754 &crtc->plane_config);
14755 /*
14756 * If the fb is shared between multiple heads, we'll
14757 * just get the first one.
14758 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010014759 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014760 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080014761 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014762}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014763
Daniel Vetter7fad7982012-07-04 17:51:47 +020014764static void intel_enable_pipe_a(struct drm_device *dev)
14765{
14766 struct intel_connector *connector;
14767 struct drm_connector *crt = NULL;
14768 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014769 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014770
14771 /* We can't just switch on the pipe A, we need to set things up with a
14772 * proper mode and output configuration. As a gross hack, enable pipe A
14773 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014774 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014775 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14776 crt = &connector->base;
14777 break;
14778 }
14779 }
14780
14781 if (!crt)
14782 return;
14783
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014784 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014785 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014786}
14787
Daniel Vetterfa555832012-10-10 23:14:00 +020014788static bool
14789intel_check_plane_mapping(struct intel_crtc *crtc)
14790{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014791 struct drm_device *dev = crtc->base.dev;
14792 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014793 u32 reg, val;
14794
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014795 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014796 return true;
14797
14798 reg = DSPCNTR(!crtc->plane);
14799 val = I915_READ(reg);
14800
14801 if ((val & DISPLAY_PLANE_ENABLE) &&
14802 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14803 return false;
14804
14805 return true;
14806}
14807
Daniel Vetter24929352012-07-02 20:28:59 +020014808static void intel_sanitize_crtc(struct intel_crtc *crtc)
14809{
14810 struct drm_device *dev = crtc->base.dev;
14811 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014812 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020014813
Daniel Vetter24929352012-07-02 20:28:59 +020014814 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014815 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014816 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14817
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014818 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014819 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014820 if (crtc->active) {
14821 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010014822 drm_crtc_vblank_on(&crtc->base);
14823 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014824
Daniel Vetter24929352012-07-02 20:28:59 +020014825 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014826 * disable the crtc (and hence change the state) if it is wrong. Note
14827 * that gen4+ has a fixed plane -> pipe mapping. */
14828 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014829 struct intel_connector *connector;
14830 bool plane;
14831
Daniel Vetter24929352012-07-02 20:28:59 +020014832 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14833 crtc->base.base.id);
14834
14835 /* Pipe has the wrong plane attached and the plane is active.
14836 * Temporarily change the plane mapping and disable everything
14837 * ... */
14838 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014839 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014840 crtc->plane = !plane;
Maarten Lankhorstce22dba2015-04-21 17:12:56 +030014841 intel_crtc_disable_planes(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014842 dev_priv->display.crtc_disable(&crtc->base);
14843 crtc->plane = plane;
14844
14845 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014846 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014847 if (connector->encoder->base.crtc != &crtc->base)
14848 continue;
14849
Egbert Eich7f1950f2014-04-25 10:56:22 +020014850 connector->base.dpms = DRM_MODE_DPMS_OFF;
14851 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014852 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014853 /* multiple connectors may have the same encoder:
14854 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014855 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020014856 if (connector->encoder->base.crtc == &crtc->base) {
14857 connector->encoder->base.crtc = NULL;
14858 connector->encoder->connectors_active = false;
14859 }
Daniel Vetter24929352012-07-02 20:28:59 +020014860
14861 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080014862 crtc->base.state->enable = false;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014863 crtc->base.state->active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014864 crtc->base.enabled = false;
14865 }
Daniel Vetter24929352012-07-02 20:28:59 +020014866
Daniel Vetter7fad7982012-07-04 17:51:47 +020014867 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14868 crtc->pipe == PIPE_A && !crtc->active) {
14869 /* BIOS forgot to enable pipe A, this mostly happens after
14870 * resume. Force-enable the pipe to fix this, the update_dpms
14871 * call below we restore the pipe to the right state, but leave
14872 * the required bits on. */
14873 intel_enable_pipe_a(dev);
14874 }
14875
Daniel Vetter24929352012-07-02 20:28:59 +020014876 /* Adjust the state of the output pipe according to whether we
14877 * have active connectors/encoders. */
14878 intel_crtc_update_dpms(&crtc->base);
14879
Matt Roper83d65732015-02-25 13:12:16 -080014880 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020014881 struct intel_encoder *encoder;
14882
14883 /* This can happen either due to bugs in the get_hw_state
14884 * functions or because the pipe is force-enabled due to the
14885 * pipe A quirk. */
14886 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14887 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080014888 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020014889 crtc->active ? "enabled" : "disabled");
14890
Matt Roper83d65732015-02-25 13:12:16 -080014891 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014892 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014893 crtc->base.enabled = crtc->active;
14894
14895 /* Because we only establish the connector -> encoder ->
14896 * crtc links if something is active, this means the
14897 * crtc is now deactivated. Break the links. connector
14898 * -> encoder links are only establish when things are
14899 * actually up, hence no need to break them. */
14900 WARN_ON(crtc->active);
14901
14902 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
14903 WARN_ON(encoder->connectors_active);
14904 encoder->base.crtc = NULL;
14905 }
14906 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014907
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030014908 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014909 /*
14910 * We start out with underrun reporting disabled to avoid races.
14911 * For correct bookkeeping mark this on active crtcs.
14912 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014913 * Also on gmch platforms we dont have any hardware bits to
14914 * disable the underrun reporting. Which means we need to start
14915 * out with underrun reporting disabled also on inactive pipes,
14916 * since otherwise we'll complain about the garbage we read when
14917 * e.g. coming up after runtime pm.
14918 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014919 * No protection against concurrent access is required - at
14920 * worst a fifo underrun happens which also sets this to false.
14921 */
14922 crtc->cpu_fifo_underrun_disabled = true;
14923 crtc->pch_fifo_underrun_disabled = true;
14924 }
Daniel Vetter24929352012-07-02 20:28:59 +020014925}
14926
14927static void intel_sanitize_encoder(struct intel_encoder *encoder)
14928{
14929 struct intel_connector *connector;
14930 struct drm_device *dev = encoder->base.dev;
14931
14932 /* We need to check both for a crtc link (meaning that the
14933 * encoder is active and trying to read from a pipe) and the
14934 * pipe itself being active. */
14935 bool has_active_crtc = encoder->base.crtc &&
14936 to_intel_crtc(encoder->base.crtc)->active;
14937
14938 if (encoder->connectors_active && !has_active_crtc) {
14939 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14940 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014941 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014942
14943 /* Connector is active, but has no active pipe. This is
14944 * fallout from our resume register restoring. Disable
14945 * the encoder manually again. */
14946 if (encoder->base.crtc) {
14947 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14948 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014949 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014950 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014951 if (encoder->post_disable)
14952 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014953 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014954 encoder->base.crtc = NULL;
14955 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014956
14957 /* Inconsistent output/port/pipe state happens presumably due to
14958 * a bug in one of the get_hw_state functions. Or someplace else
14959 * in our code, like the register restore mess on resume. Clamp
14960 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014961 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014962 if (connector->encoder != encoder)
14963 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020014964 connector->base.dpms = DRM_MODE_DPMS_OFF;
14965 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014966 }
14967 }
14968 /* Enabled encoders without active connectors will be fixed in
14969 * the crtc fixup. */
14970}
14971
Imre Deak04098752014-02-18 00:02:16 +020014972void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014973{
14974 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014975 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014976
Imre Deak04098752014-02-18 00:02:16 +020014977 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14978 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
14979 i915_disable_vga(dev);
14980 }
14981}
14982
14983void i915_redisable_vga(struct drm_device *dev)
14984{
14985 struct drm_i915_private *dev_priv = dev->dev_private;
14986
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014987 /* This function can be called both from intel_modeset_setup_hw_state or
14988 * at a very early point in our resume sequence, where the power well
14989 * structures are not yet restored. Since this function is at a very
14990 * paranoid "someone might have enabled VGA while we were not looking"
14991 * level, just check if the power well is enabled instead of trying to
14992 * follow the "don't touch the power well if we don't need it" policy
14993 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014994 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014995 return;
14996
Imre Deak04098752014-02-18 00:02:16 +020014997 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014998}
14999
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015000static bool primary_get_hw_state(struct intel_crtc *crtc)
15001{
15002 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15003
15004 if (!crtc->active)
15005 return false;
15006
15007 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
15008}
15009
Daniel Vetter30e984d2013-06-05 13:34:17 +020015010static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015011{
15012 struct drm_i915_private *dev_priv = dev->dev_private;
15013 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015014 struct intel_crtc *crtc;
15015 struct intel_encoder *encoder;
15016 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015017 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015018
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015019 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015020 struct drm_plane *primary = crtc->base.primary;
15021 struct intel_plane_state *plane_state;
15022
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015023 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020015024
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015025 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020015026
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015027 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015028 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015029
Matt Roper83d65732015-02-25 13:12:16 -080015030 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015031 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015032 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015033
15034 plane_state = to_intel_plane_state(primary->state);
15035 plane_state->visible = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015036
15037 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15038 crtc->base.base.id,
15039 crtc->active ? "enabled" : "disabled");
15040 }
15041
Daniel Vetter53589012013-06-05 13:34:16 +020015042 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15043 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15044
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015045 pll->on = pll->get_hw_state(dev_priv, pll,
15046 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015047 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015048 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015049 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015050 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015051 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015052 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015053 }
Daniel Vetter53589012013-06-05 13:34:16 +020015054 }
Daniel Vetter53589012013-06-05 13:34:16 +020015055
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015056 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015057 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015058
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015059 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015060 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015061 }
15062
Damien Lespiaub2784e12014-08-05 11:29:37 +010015063 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015064 pipe = 0;
15065
15066 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015067 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15068 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015069 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015070 } else {
15071 encoder->base.crtc = NULL;
15072 }
15073
15074 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015075 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015076 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015077 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015078 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015079 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015080 }
15081
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015082 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015083 if (connector->get_hw_state(connector)) {
15084 connector->base.dpms = DRM_MODE_DPMS_ON;
15085 connector->encoder->connectors_active = true;
15086 connector->base.encoder = &connector->encoder->base;
15087 } else {
15088 connector->base.dpms = DRM_MODE_DPMS_OFF;
15089 connector->base.encoder = NULL;
15090 }
15091 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15092 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015093 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015094 connector->base.encoder ? "enabled" : "disabled");
15095 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015096}
15097
15098/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15099 * and i915 state tracking structures. */
15100void intel_modeset_setup_hw_state(struct drm_device *dev,
15101 bool force_restore)
15102{
15103 struct drm_i915_private *dev_priv = dev->dev_private;
15104 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015105 struct intel_crtc *crtc;
15106 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015107 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015108
15109 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015110
Jesse Barnesbabea612013-06-26 18:57:38 +030015111 /*
15112 * Now that we have the config, copy it to each CRTC struct
15113 * Note that this could go away if we move to using crtc_config
15114 * checking everywhere.
15115 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015116 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020015117 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015118 intel_mode_from_pipe_config(&crtc->base.mode,
15119 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030015120 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15121 crtc->base.base.id);
15122 drm_mode_debug_printmodeline(&crtc->base.mode);
15123 }
15124 }
15125
Daniel Vetter24929352012-07-02 20:28:59 +020015126 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015127 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015128 intel_sanitize_encoder(encoder);
15129 }
15130
Damien Lespiau055e3932014-08-18 13:49:10 +010015131 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015132 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15133 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015134 intel_dump_pipe_config(crtc, crtc->config,
15135 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015136 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015137
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015138 intel_modeset_update_connector_atomic_state(dev);
15139
Daniel Vetter35c95372013-07-17 06:55:04 +020015140 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15141 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15142
15143 if (!pll->on || pll->active)
15144 continue;
15145
15146 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15147
15148 pll->disable(dev_priv, pll);
15149 pll->on = false;
15150 }
15151
Pradeep Bhat30789992014-11-04 17:06:45 +000015152 if (IS_GEN9(dev))
15153 skl_wm_get_hw_state(dev);
15154 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015155 ilk_wm_get_hw_state(dev);
15156
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015157 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015158 i915_redisable_vga(dev);
15159
Daniel Vetterf30da182013-04-11 20:22:50 +020015160 /*
15161 * We need to use raw interfaces for restoring state to avoid
15162 * checking (bogus) intermediate states.
15163 */
Damien Lespiau055e3932014-08-18 13:49:10 +010015164 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070015165 struct drm_crtc *crtc =
15166 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020015167
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020015168 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015169 }
15170 } else {
15171 intel_modeset_update_staged_output_state(dev);
15172 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015173
15174 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015175}
15176
15177void intel_modeset_gem_init(struct drm_device *dev)
15178{
Jesse Barnes92122782014-10-09 12:57:42 -070015179 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015180 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015181 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015182 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015183
Imre Deakae484342014-03-31 15:10:44 +030015184 mutex_lock(&dev->struct_mutex);
15185 intel_init_gt_powersave(dev);
15186 mutex_unlock(&dev->struct_mutex);
15187
Jesse Barnes92122782014-10-09 12:57:42 -070015188 /*
15189 * There may be no VBT; and if the BIOS enabled SSC we can
15190 * just keep using it to avoid unnecessary flicker. Whereas if the
15191 * BIOS isn't using it, don't assume it will work even if the VBT
15192 * indicates as much.
15193 */
15194 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15195 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15196 DREF_SSC1_ENABLE);
15197
Chris Wilson1833b132012-05-09 11:56:28 +010015198 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015199
15200 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015201
15202 /*
15203 * Make sure any fbs we allocated at startup are properly
15204 * pinned & fenced. When we do the allocation it's too early
15205 * for this.
15206 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015207 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015208 obj = intel_fb_obj(c->primary->fb);
15209 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015210 continue;
15211
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015212 mutex_lock(&dev->struct_mutex);
15213 ret = intel_pin_and_fence_fb_obj(c->primary,
15214 c->primary->fb,
15215 c->primary->state,
15216 NULL);
15217 mutex_unlock(&dev->struct_mutex);
15218 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015219 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15220 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015221 drm_framebuffer_unreference(c->primary->fb);
15222 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015223 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015224 }
15225 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015226
15227 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015228}
15229
Imre Deak4932e2c2014-02-11 17:12:48 +020015230void intel_connector_unregister(struct intel_connector *intel_connector)
15231{
15232 struct drm_connector *connector = &intel_connector->base;
15233
15234 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015235 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015236}
15237
Jesse Barnes79e53942008-11-07 14:24:08 -080015238void intel_modeset_cleanup(struct drm_device *dev)
15239{
Jesse Barnes652c3932009-08-17 13:31:43 -070015240 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015241 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015242
Imre Deak2eb52522014-11-19 15:30:05 +020015243 intel_disable_gt_powersave(dev);
15244
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015245 intel_backlight_unregister(dev);
15246
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015247 /*
15248 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015249 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015250 * experience fancy races otherwise.
15251 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015252 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015253
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015254 /*
15255 * Due to the hpd irq storm handling the hotplug work can re-arm the
15256 * poll handlers. Hence disable polling after hpd handling is shut down.
15257 */
Keith Packardf87ea762010-10-03 19:36:26 -070015258 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015259
Jesse Barnes652c3932009-08-17 13:31:43 -070015260 mutex_lock(&dev->struct_mutex);
15261
Jesse Barnes723bfd72010-10-07 16:01:13 -070015262 intel_unregister_dsm_handler();
15263
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015264 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015265
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015266 mutex_unlock(&dev->struct_mutex);
15267
Chris Wilson1630fe72011-07-08 12:22:42 +010015268 /* flush any delayed tasks or pending work */
15269 flush_scheduled_work();
15270
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015271 /* destroy the backlight and sysfs files before encoders/connectors */
15272 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015273 struct intel_connector *intel_connector;
15274
15275 intel_connector = to_intel_connector(connector);
15276 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015277 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015278
Jesse Barnes79e53942008-11-07 14:24:08 -080015279 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015280
15281 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015282
15283 mutex_lock(&dev->struct_mutex);
15284 intel_cleanup_gt_powersave(dev);
15285 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015286}
15287
Dave Airlie28d52042009-09-21 14:33:58 +100015288/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015289 * Return which encoder is currently attached for connector.
15290 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015291struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015292{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015293 return &intel_attached_encoder(connector)->base;
15294}
Jesse Barnes79e53942008-11-07 14:24:08 -080015295
Chris Wilsondf0e9242010-09-09 16:20:55 +010015296void intel_connector_attach_encoder(struct intel_connector *connector,
15297 struct intel_encoder *encoder)
15298{
15299 connector->encoder = encoder;
15300 drm_mode_connector_attach_encoder(&connector->base,
15301 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015302}
Dave Airlie28d52042009-09-21 14:33:58 +100015303
15304/*
15305 * set vga decode state - true == enable VGA decode
15306 */
15307int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15308{
15309 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015310 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015311 u16 gmch_ctrl;
15312
Chris Wilson75fa0412014-02-07 18:37:02 -020015313 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15314 DRM_ERROR("failed to read control word\n");
15315 return -EIO;
15316 }
15317
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015318 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15319 return 0;
15320
Dave Airlie28d52042009-09-21 14:33:58 +100015321 if (state)
15322 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15323 else
15324 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015325
15326 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15327 DRM_ERROR("failed to write control word\n");
15328 return -EIO;
15329 }
15330
Dave Airlie28d52042009-09-21 14:33:58 +100015331 return 0;
15332}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015333
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015334struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015335
15336 u32 power_well_driver;
15337
Chris Wilson63b66e52013-08-08 15:12:06 +020015338 int num_transcoders;
15339
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015340 struct intel_cursor_error_state {
15341 u32 control;
15342 u32 position;
15343 u32 base;
15344 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015345 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015346
15347 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015348 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015349 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015350 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015351 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015352
15353 struct intel_plane_error_state {
15354 u32 control;
15355 u32 stride;
15356 u32 size;
15357 u32 pos;
15358 u32 addr;
15359 u32 surface;
15360 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015361 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015362
15363 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015364 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015365 enum transcoder cpu_transcoder;
15366
15367 u32 conf;
15368
15369 u32 htotal;
15370 u32 hblank;
15371 u32 hsync;
15372 u32 vtotal;
15373 u32 vblank;
15374 u32 vsync;
15375 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015376};
15377
15378struct intel_display_error_state *
15379intel_display_capture_error_state(struct drm_device *dev)
15380{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015381 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015382 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015383 int transcoders[] = {
15384 TRANSCODER_A,
15385 TRANSCODER_B,
15386 TRANSCODER_C,
15387 TRANSCODER_EDP,
15388 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015389 int i;
15390
Chris Wilson63b66e52013-08-08 15:12:06 +020015391 if (INTEL_INFO(dev)->num_pipes == 0)
15392 return NULL;
15393
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015394 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015395 if (error == NULL)
15396 return NULL;
15397
Imre Deak190be112013-11-25 17:15:31 +020015398 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015399 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15400
Damien Lespiau055e3932014-08-18 13:49:10 +010015401 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015402 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015403 __intel_display_power_is_enabled(dev_priv,
15404 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015405 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015406 continue;
15407
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015408 error->cursor[i].control = I915_READ(CURCNTR(i));
15409 error->cursor[i].position = I915_READ(CURPOS(i));
15410 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015411
15412 error->plane[i].control = I915_READ(DSPCNTR(i));
15413 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015414 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015415 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015416 error->plane[i].pos = I915_READ(DSPPOS(i));
15417 }
Paulo Zanonica291362013-03-06 20:03:14 -030015418 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15419 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015420 if (INTEL_INFO(dev)->gen >= 4) {
15421 error->plane[i].surface = I915_READ(DSPSURF(i));
15422 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15423 }
15424
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015425 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015426
Sonika Jindal3abfce72014-07-21 15:23:43 +053015427 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015428 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015429 }
15430
15431 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15432 if (HAS_DDI(dev_priv->dev))
15433 error->num_transcoders++; /* Account for eDP. */
15434
15435 for (i = 0; i < error->num_transcoders; i++) {
15436 enum transcoder cpu_transcoder = transcoders[i];
15437
Imre Deakddf9c532013-11-27 22:02:02 +020015438 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015439 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015440 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015441 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015442 continue;
15443
Chris Wilson63b66e52013-08-08 15:12:06 +020015444 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15445
15446 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15447 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15448 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15449 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15450 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15451 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15452 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015453 }
15454
15455 return error;
15456}
15457
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015458#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15459
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015460void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015461intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015462 struct drm_device *dev,
15463 struct intel_display_error_state *error)
15464{
Damien Lespiau055e3932014-08-18 13:49:10 +010015465 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015466 int i;
15467
Chris Wilson63b66e52013-08-08 15:12:06 +020015468 if (!error)
15469 return;
15470
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015471 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015472 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015473 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015474 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015475 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015476 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015477 err_printf(m, " Power: %s\n",
15478 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015479 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015480 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015481
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015482 err_printf(m, "Plane [%d]:\n", i);
15483 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15484 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015485 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015486 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15487 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015488 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015489 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015490 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015491 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015492 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15493 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015494 }
15495
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015496 err_printf(m, "Cursor [%d]:\n", i);
15497 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15498 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15499 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015500 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015501
15502 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015503 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015504 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015505 err_printf(m, " Power: %s\n",
15506 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015507 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15508 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15509 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15510 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15511 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15512 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15513 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15514 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015515}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015516
15517void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15518{
15519 struct intel_crtc *crtc;
15520
15521 for_each_intel_crtc(dev, crtc) {
15522 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015523
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015524 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015525
15526 work = crtc->unpin_work;
15527
15528 if (work && work->event &&
15529 work->event->base.file_priv == file) {
15530 kfree(work->event);
15531 work->event = NULL;
15532 }
15533
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015534 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015535 }
15536}