blob: 80ec5006146c041e3edecc0d60dee231dedf3366 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000082 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000083 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000098 ValueType IntVT = !cast<ValueType>(
99 !if (!eq (!srl(EltSize,5),0),
100 VTName,
101 !if (!eq(TypeVariantName, "f"),
102 "v" # NumElts # "i" # EltSize,
103 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000104 // The string to specify embedded broadcast in assembly.
105 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000106
Adam Nemet449b3f02014-10-15 23:42:09 +0000107 // 8-bit compressed displacement tuple/subvector format. This is only
108 // defined for NumElts <= 8.
109 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
110 !cast<CD8VForm>("CD8VT" # NumElts), ?);
111
Adam Nemet55536c62014-09-25 23:48:45 +0000112 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
113 !if (!eq (Size, 256), sub_ymm, ?));
114
115 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
116 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
117 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000118
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000119 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
120
Adam Nemet09377232014-10-08 23:25:31 +0000121 // A vector type of the same width with element type i32. This is used to
122 // create the canonical constant zero node ImmAllZerosV.
123 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
124 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000125
126 string ZSuffix = !if (!eq (Size, 128), "Z128",
127 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000128}
129
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000130def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
131def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
133def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000134def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
135def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000137// "x" in v32i8x_info means RC = VR256X
138def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
139def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
140def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
141def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000142def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
143def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000144
145def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
146def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
147def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
148def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000149def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
150def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000152// We map scalar types to the smallest (128-bit) vector type
153// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000154def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
155def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000156def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
157def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
158
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
160 X86VectorVTInfo i128> {
161 X86VectorVTInfo info512 = i512;
162 X86VectorVTInfo info256 = i256;
163 X86VectorVTInfo info128 = i128;
164}
165
166def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
167 v16i8x_info>;
168def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
169 v8i16x_info>;
170def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
171 v4i32x_info>;
172def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
173 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000174def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
175 v4f32x_info>;
176def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
177 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000178
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000179// This multiclass generates the masking variants from the non-masking
180// variant. It only provides the assembly pieces for the masking variants.
181// It assumes custom ISel patterns for masking which can be provided as
182// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000183multiclass AVX512_maskable_custom<bits<8> O, Format F,
184 dag Outs,
185 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
186 string OpcodeStr,
187 string AttSrcAsm, string IntelSrcAsm,
188 list<dag> Pattern,
189 list<dag> MaskingPattern,
190 list<dag> ZeroMaskingPattern,
191 string MaskingConstraint = "",
192 InstrItinClass itin = NoItinerary,
193 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000194 let isCommutable = IsCommutable in
195 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000196 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000197 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 Pattern, itin>;
199
200 // Prefer over VMOV*rrk Pat<>
201 let AddedComplexity = 20 in
202 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000203 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
204 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000205 MaskingPattern, itin>,
206 EVEX_K {
207 // In case of the 3src subclass this is overridden with a let.
208 string Constraints = MaskingConstraint;
209 }
210 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
211 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
213 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 ZeroMaskingPattern,
215 itin>,
216 EVEX_KZ;
217}
218
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000219
Adam Nemet34801422014-10-08 23:25:39 +0000220// Common base class of AVX512_maskable and AVX512_maskable_3src.
221multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
222 dag Outs,
223 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
224 string OpcodeStr,
225 string AttSrcAsm, string IntelSrcAsm,
226 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000228 string MaskingConstraint = "",
229 InstrItinClass itin = NoItinerary,
230 bit IsCommutable = 0> :
231 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
232 AttSrcAsm, IntelSrcAsm,
233 [(set _.RC:$dst, RHS)],
234 [(set _.RC:$dst, MaskingRHS)],
235 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000236 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000237 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000238
Adam Nemet2e91ee52014-08-14 17:13:19 +0000239// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000241// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000242multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
243 dag Outs, dag Ins, string OpcodeStr,
244 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000245 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000246 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000247 bit IsCommutable = 0> :
248 AVX512_maskable_common<O, F, _, Outs, Ins,
249 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
250 !con((ins _.KRCWM:$mask), Ins),
251 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000252 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000253 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254
255// This multiclass generates the unconditional/non-masking, the masking and
256// the zero-masking variant of the scalar instruction.
257multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
258 dag Outs, dag Ins, string OpcodeStr,
259 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000260 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000261 InstrItinClass itin = NoItinerary,
262 bit IsCommutable = 0> :
263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
267 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000268 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000269
Adam Nemet34801422014-10-08 23:25:39 +0000270// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000271// ($src1) is already tied to $dst so we just use that for the preserved
272// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
273// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000274multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
275 dag Outs, dag NonTiedIns, string OpcodeStr,
276 string AttSrcAsm, string IntelSrcAsm,
277 dag RHS> :
278 AVX512_maskable_common<O, F, _, Outs,
279 !con((ins _.RC:$src1), NonTiedIns),
280 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
281 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
282 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
283 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Craig Topperaad5f112015-11-30 00:13:24 +0000285// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
286// operand differs from the output VT. This requires a bitconvert on
287// the preserved vector going into the vselect.
288multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
289 X86VectorVTInfo InVT,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
292 dag RHS> :
293 AVX512_maskable_common<O, F, OutVT, Outs,
294 !con((ins InVT.RC:$src1), NonTiedIns),
295 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
296 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
297 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
298 (vselect InVT.KRCWM:$mask, RHS,
299 (bitconvert InVT.RC:$src1))>;
300
Igor Breger15820b02015-07-01 13:24:28 +0000301multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
302 dag Outs, dag NonTiedIns, string OpcodeStr,
303 string AttSrcAsm, string IntelSrcAsm,
304 dag RHS> :
305 AVX512_maskable_common<O, F, _, Outs,
306 !con((ins _.RC:$src1), NonTiedIns),
307 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
308 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
309 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000310 (X86select _.KRCWM:$mask, RHS, _.RC:$src1), X86select>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000311
Adam Nemet34801422014-10-08 23:25:39 +0000312multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
313 dag Outs, dag Ins,
314 string OpcodeStr,
315 string AttSrcAsm, string IntelSrcAsm,
316 list<dag> Pattern> :
317 AVX512_maskable_custom<O, F, Outs, Ins,
318 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
319 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000320 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000321 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000322
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000323
324// Instruction with mask that puts result in mask register,
325// like "compare" and "vptest"
326multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
327 dag Outs,
328 dag Ins, dag MaskingIns,
329 string OpcodeStr,
330 string AttSrcAsm, string IntelSrcAsm,
331 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000332 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000333 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000334 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
335 "$dst, "#IntelSrcAsm#"}",
336 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000337
338 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000339 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
340 "$dst {${mask}}, "#IntelSrcAsm#"}",
341 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342}
343
344multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
345 dag Outs,
346 dag Ins, dag MaskingIns,
347 string OpcodeStr,
348 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000349 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000350 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
351 AttSrcAsm, IntelSrcAsm,
352 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000353 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000354
355multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
356 dag Outs, dag Ins, string OpcodeStr,
357 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000358 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
360 !con((ins _.KRCWM:$mask), Ins),
361 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000362 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000363
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000364multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
365 dag Outs, dag Ins, string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm> :
367 AVX512_maskable_custom_cmp<O, F, Outs,
368 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000369 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000370
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000371// Bitcasts between 512-bit vector types. Return the original type since
372// no instruction is needed for the conversion
373let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000374 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000375 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000376 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
377 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
378 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000380 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
381 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
382 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000383 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000384 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000385 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
386 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000387 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000388 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
389 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000390 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000391 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
392 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000393 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000394 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
395 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
396 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
397 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
398 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
399 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
401 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
402 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
403 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
404 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000405
406 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
407 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
408 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
409 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
410 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
411 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
412 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
413 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
414 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
415 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
416 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
417 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
418 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
419 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
420 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
421 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
422 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
423 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
424 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
425 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
426 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
427 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
428 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
429 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
430 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
431 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
432 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
433 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
434 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
435 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
436
437// Bitcasts between 256-bit vector types. Return the original type since
438// no instruction is needed for the conversion
439 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
440 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
441 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
442 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
443 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
444 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
445 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
446 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
447 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
448 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
449 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
450 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
451 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
452 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
453 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
454 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
455 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
456 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
457 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
458 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
459 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
460 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
461 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
462 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
463 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
464 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
465 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
466 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
467 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
468 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
469}
470
471//
472// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
473//
474
475let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
476 isPseudo = 1, Predicates = [HasAVX512] in {
477def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
478 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
479}
480
Craig Topperfb1746b2014-01-30 06:03:19 +0000481let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000482def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
483def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
484def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000485}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486
487//===----------------------------------------------------------------------===//
488// AVX-512 - VECTOR INSERT
489//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000490multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
491 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000492 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000493 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
494 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
495 "vinsert" # From.EltTypeName # "x" # From.NumElts,
496 "$src3, $src2, $src1", "$src1, $src2, $src3",
497 (vinsert_insert:$src3 (To.VT To.RC:$src1),
498 (From.VT From.RC:$src2),
499 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000500
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501 let mayLoad = 1 in
502 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
503 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
504 "vinsert" # From.EltTypeName # "x" # From.NumElts,
505 "$src3, $src2, $src1", "$src1, $src2, $src3",
506 (vinsert_insert:$src3 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
508 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
509 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000510 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000511}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000512
Igor Breger0ede3cb2015-09-20 06:52:42 +0000513multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
514 X86VectorVTInfo To, PatFrag vinsert_insert,
515 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
516 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000517 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000518 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
519 (To.VT (!cast<Instruction>(InstrStr#"rr")
520 To.RC:$src1, From.RC:$src2,
521 (INSERT_get_vinsert_imm To.RC:$ins)))>;
522
523 def : Pat<(vinsert_insert:$ins
524 (To.VT To.RC:$src1),
525 (From.VT (bitconvert (From.LdFrag addr:$src2))),
526 (iPTR imm)),
527 (To.VT (!cast<Instruction>(InstrStr#"rm")
528 To.RC:$src1, addr:$src2,
529 (INSERT_get_vinsert_imm To.RC:$ins)))>;
530 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000531}
532
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000533multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
534 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000535
536 let Predicates = [HasVLX] in
537 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
538 X86VectorVTInfo< 4, EltVT32, VR128X>,
539 X86VectorVTInfo< 8, EltVT32, VR256X>,
540 vinsert128_insert>, EVEX_V256;
541
542 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000543 X86VectorVTInfo< 4, EltVT32, VR128X>,
544 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000545 vinsert128_insert>, EVEX_V512;
546
547 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000548 X86VectorVTInfo< 4, EltVT64, VR256X>,
549 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000550 vinsert256_insert>, VEX_W, EVEX_V512;
551
552 let Predicates = [HasVLX, HasDQI] in
553 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
554 X86VectorVTInfo< 2, EltVT64, VR128X>,
555 X86VectorVTInfo< 4, EltVT64, VR256X>,
556 vinsert128_insert>, VEX_W, EVEX_V256;
557
558 let Predicates = [HasDQI] in {
559 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
560 X86VectorVTInfo< 2, EltVT64, VR128X>,
561 X86VectorVTInfo< 8, EltVT64, VR512>,
562 vinsert128_insert>, VEX_W, EVEX_V512;
563
564 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
565 X86VectorVTInfo< 8, EltVT32, VR256X>,
566 X86VectorVTInfo<16, EltVT32, VR512>,
567 vinsert256_insert>, EVEX_V512;
568 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000569}
570
Adam Nemet4e2ef472014-10-02 23:18:28 +0000571defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
572defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574// Codegen pattern with the alternative types,
575// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
576defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
577 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
578defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
579 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
580
581defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
582 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
583defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
584 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
585
586defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
587 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
588defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
589 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
590
591// Codegen pattern with the alternative types insert VEC128 into VEC256
592defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
594defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
596// Codegen pattern with the alternative types insert VEC128 into VEC512
597defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
598 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
599defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
600 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
601// Codegen pattern with the alternative types insert VEC256 into VEC512
602defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
603 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
604defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
605 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
606
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000607// vinsertps - insert f32 to XMM
608def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000609 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000610 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000611 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000612 EVEX_4V;
613def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000614 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000615 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000616 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000617 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
618 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
619
620//===----------------------------------------------------------------------===//
621// AVX-512 VECTOR EXTRACT
622//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000623
Igor Breger7f69a992015-09-10 12:54:54 +0000624multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
625 X86VectorVTInfo To> {
626 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000627 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000628 def NAME # To.NumElts:
629 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
630 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
631}
Renato Golindb7ea862015-09-09 19:44:40 +0000632
Igor Breger7f69a992015-09-10 12:54:54 +0000633multiclass vextract_for_size<int Opcode,
634 X86VectorVTInfo From, X86VectorVTInfo To,
635 PatFrag vextract_extract> :
636 vextract_for_size_first_position_lowering<From, To> {
637
638 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
639 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
640 // vextract_extract), we interesting only in patterns without mask,
641 // intrinsics pattern match generated bellow.
642 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
643 (ins From.RC:$src1, i32u8imm:$idx),
644 "vextract" # To.EltTypeName # "x" # To.NumElts,
645 "$idx, $src1", "$src1, $idx",
646 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
647 (iPTR imm)))]>,
648 AVX512AIi8Base, EVEX;
649 let mayStore = 1 in {
650 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
651 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
652 "vextract" # To.EltTypeName # "x" # To.NumElts #
653 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
654 []>, EVEX;
655
656 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
657 (ins To.MemOp:$dst, To.KRCWM:$mask,
658 From.RC:$src1, i32u8imm:$src2),
659 "vextract" # To.EltTypeName # "x" # To.NumElts #
660 "\t{$src2, $src1, $dst {${mask}}|"
661 "$dst {${mask}}, $src1, $src2}",
662 []>, EVEX_K, EVEX;
663 }//mayStore = 1
664 }
Renato Golindb7ea862015-09-09 19:44:40 +0000665
666 // Intrinsic call with masking.
667 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000668 "x" # To.NumElts # "_" # From.Size)
669 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
670 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
671 From.ZSuffix # "rrk")
672 To.RC:$src0,
673 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
674 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000675
676 // Intrinsic call with zero-masking.
677 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000678 "x" # To.NumElts # "_" # From.Size)
679 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
680 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
681 From.ZSuffix # "rrkz")
682 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
683 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000684
685 // Intrinsic call without masking.
686 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000687 "x" # To.NumElts # "_" # From.Size)
688 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
689 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
690 From.ZSuffix # "rr")
691 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000692}
693
Igor Bregerdefab3c2015-10-08 12:55:01 +0000694// Codegen pattern for the alternative types
695multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
696 X86VectorVTInfo To, PatFrag vextract_extract,
697 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
698 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000699
Igor Bregerdefab3c2015-10-08 12:55:01 +0000700 let Predicates = p in
701 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
702 (To.VT (!cast<Instruction>(InstrStr#"rr")
703 From.RC:$src1,
704 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Igor Breger7f69a992015-09-10 12:54:54 +0000705}
706
707multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708 ValueType EltVT64, int Opcode256> {
709 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000710 X86VectorVTInfo<16, EltVT32, VR512>,
711 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000712 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000713 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000714 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000715 X86VectorVTInfo< 8, EltVT64, VR512>,
716 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000717 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000718 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
719 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000720 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000721 X86VectorVTInfo< 8, EltVT32, VR256X>,
722 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000723 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000724 EVEX_V256, EVEX_CD8<32, CD8VT4>;
725 let Predicates = [HasVLX, HasDQI] in
726 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
727 X86VectorVTInfo< 4, EltVT64, VR256X>,
728 X86VectorVTInfo< 2, EltVT64, VR128X>,
729 vextract128_extract>,
730 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
731 let Predicates = [HasDQI] in {
732 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
733 X86VectorVTInfo< 8, EltVT64, VR512>,
734 X86VectorVTInfo< 2, EltVT64, VR128X>,
735 vextract128_extract>,
736 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
737 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
738 X86VectorVTInfo<16, EltVT32, VR512>,
739 X86VectorVTInfo< 8, EltVT32, VR256X>,
740 vextract256_extract>,
741 EVEX_V512, EVEX_CD8<32, CD8VT8>;
742 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000743}
744
Adam Nemet55536c62014-09-25 23:48:45 +0000745defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
746defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000747
Igor Bregerdefab3c2015-10-08 12:55:01 +0000748// extract_subvector codegen patterns with the alternative types.
749// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
750defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
751 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
752defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
753 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
754
755defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000756 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000757defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
758 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
759
760defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
761 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
762defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
763 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
764
765// Codegen pattern with the alternative types extract VEC128 from VEC512
766defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
767 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
768defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
769 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
770// Codegen pattern with the alternative types extract VEC256 from VEC512
771defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
772 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
773defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
774 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
775
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776// A 128-bit subvector insert to the first 512-bit vector position
777// is a subregister copy that needs no instruction.
778def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
779 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
780 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
781 sub_ymm)>;
782def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
783 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
784 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
785 sub_ymm)>;
786def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
787 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
788 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
789 sub_ymm)>;
790def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
791 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
792 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
793 sub_ymm)>;
794
795def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
796 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
797def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
798 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
799def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
800 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
801def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
802 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregercbb95502015-10-18 09:56:39 +0000803def : Pat<(insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0)),
804 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
805def : Pat<(insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0)),
806 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807
808// vextractps - extract 32 bits from XMM
809def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000810 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000811 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
813 EVEX;
814
815def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000816 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000817 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000819 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820
821//===---------------------------------------------------------------------===//
822// AVX-512 BROADCAST
823//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000824
Igor Breger21296d22015-10-20 11:56:42 +0000825multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
826 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
827
828 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
829 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
830 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
831 T8PD, EVEX;
832 let mayLoad = 1 in
833 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
834 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
835 (DestInfo.VT (X86VBroadcast
836 (SrcInfo.ScalarLdFrag addr:$src)))>,
837 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000839
Igor Breger21296d22015-10-20 11:56:42 +0000840multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
841 AVX512VLVectorVTInfo _> {
842 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000843 EVEX_V512;
844
845 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000846 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
847 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000848 }
849}
850
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000852 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
853 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000854 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000855 defm VBROADCASTSSZ128 : avx512_broadcast_rm<0x18, "vbroadcastss",
856 v4f32x_info, v4f32x_info>, EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000857 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000858}
859
860let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000861 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
862 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000863}
864
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000865// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
Michael Liao66233b72015-08-06 09:06:20 +0000866// Later, we can canonize broadcast instructions before ISel phase and
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000867// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000868// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
869// representations of source
870multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
871 X86VectorVTInfo _, RegisterClass SrcRC_v,
872 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000873 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000874 (!cast<Instruction>(InstName##"r")
875 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
876
877 let AddedComplexity = 30 in {
878 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000879 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000880 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
881 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
882
883 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000884 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000885 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
886 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
887 }
888}
889
890defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
891 VR128X, FR32X>;
892defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
893 VR128X, FR64X>;
894
895let Predicates = [HasVLX] in {
896 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
897 v8f32x_info, VR128X, FR32X>;
898 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
899 v4f32x_info, VR128X, FR32X>;
900 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
901 v4f64x_info, VR128X, FR64X>;
902}
903
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000904def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000905 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000906def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000907 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000909def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000910 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000911def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000913
Robert Khasanovcbc57032014-12-09 16:38:41 +0000914multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
915 RegisterClass SrcRC> {
916 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
917 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
918 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000919}
920
Robert Khasanovcbc57032014-12-09 16:38:41 +0000921multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
922 RegisterClass SrcRC, Predicate prd> {
923 let Predicates = [prd] in
924 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
925 let Predicates = [prd, HasVLX] in {
926 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
927 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
928 }
929}
930
931defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
932 HasBWI>;
933defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
934 HasBWI>;
935defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
936 HasAVX512>;
937defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
938 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000939
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000940def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000941 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942
943def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000944 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000945
946def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000947 (VPBROADCASTDrZr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000949 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950
Cameron McInally394d5572013-10-31 13:56:31 +0000951def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000952 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000953def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000954 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000955
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000956def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
957 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000958 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000959def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
960 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000961 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000962
Igor Breger21296d22015-10-20 11:56:42 +0000963// Provide aliases for broadcast from the same register class that
964// automatically does the extract.
965multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
966 X86VectorVTInfo SrcInfo> {
967 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
968 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
969 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
970}
971
972multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
973 AVX512VLVectorVTInfo _, Predicate prd> {
974 let Predicates = [prd] in {
975 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
976 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
977 EVEX_V512;
978 // Defined separately to avoid redefinition.
979 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
980 }
981 let Predicates = [prd, HasVLX] in {
982 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
983 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
984 EVEX_V256;
985 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
986 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000987 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000988}
989
Igor Breger21296d22015-10-20 11:56:42 +0000990defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
991 avx512vl_i8_info, HasBWI>;
992defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
993 avx512vl_i16_info, HasBWI>;
994defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
995 avx512vl_i32_info, HasAVX512>;
996defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
997 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000998
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000999multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1000 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +00001001 let mayLoad = 1 in
1002 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1003 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1004 (_Dst.VT (X86SubVBroadcast
1005 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1006 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001007}
1008
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001009defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1010 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001011 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001012defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1013 v16f32_info, v4f32x_info>,
1014 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1015defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1016 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001017 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001018defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1019 v8f64_info, v4f64x_info>, VEX_W,
1020 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1021
1022let Predicates = [HasVLX] in {
1023defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1024 v8i32x_info, v4i32x_info>,
1025 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1026defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1027 v8f32x_info, v4f32x_info>,
1028 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1029}
1030let Predicates = [HasVLX, HasDQI] in {
1031defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1032 v4i64x_info, v2i64x_info>, VEX_W,
1033 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1034defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1035 v4f64x_info, v2f64x_info>, VEX_W,
1036 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1037}
1038let Predicates = [HasDQI] in {
1039defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1040 v8i64_info, v2i64x_info>, VEX_W,
1041 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1042defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1043 v16i32_info, v8i32x_info>,
1044 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1045defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1046 v8f64_info, v2f64x_info>, VEX_W,
1047 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1048defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1049 v16f32_info, v8f32x_info>,
1050 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1051}
Adam Nemet73f72e12014-06-27 00:43:38 +00001052
Igor Bregerfa798a92015-11-02 07:39:36 +00001053multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1054 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1055 SDNode OpNode = X86SubVBroadcast> {
1056
1057 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1058 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1059 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1060 T8PD, EVEX;
1061 let mayLoad = 1 in
1062 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1063 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1064 (_Dst.VT (OpNode
1065 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1066 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1067}
1068
1069multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1070 AVX512VLVectorVTInfo _> {
1071 let Predicates = [HasDQI] in
1072 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1073 EVEX_V512;
1074 let Predicates = [HasDQI, HasVLX] in
1075 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1076 EVEX_V256;
1077}
1078
1079multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1080 AVX512VLVectorVTInfo _> :
1081 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1082
1083 let Predicates = [HasDQI, HasVLX] in
1084 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1085 X86SubV32x2Broadcast>, EVEX_V128;
1086}
1087
1088defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1089 avx512vl_i32_info>;
1090defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1091 avx512vl_f32_info>;
1092
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001093def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001094 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001095def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1096 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1097
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001098def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001099 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001100def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1101 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001102
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001103// Provide fallback in case the load node that is used in the patterns above
1104// is used by additional users, which prevents the pattern selection.
1105def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001106 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001107def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001108 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001109
1110
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001111//===----------------------------------------------------------------------===//
1112// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1113//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001114multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1115 X86VectorVTInfo _, RegisterClass KRC> {
1116 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001117 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001118 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001119}
1120
Asaf Badouh0d957b82015-11-18 09:42:45 +00001121multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1122 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1123 let Predicates = [HasCDI] in
1124 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1125 let Predicates = [HasCDI, HasVLX] in {
1126 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1127 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1128 }
1129}
1130
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001131defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001132 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001133defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001134 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001135
1136//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001137// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001138multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001139 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001140let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001141 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001142 (ins _.RC:$src2, _.RC:$src3),
1143 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001144 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001145 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001146
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001147 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001148 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001149 (ins _.RC:$src2, _.MemOp:$src3),
1150 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001151 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001152 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1153 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001154 }
1155}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001156multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001157 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001158 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001159 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001160 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1161 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1162 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001163 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001164 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001165 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001166}
1167
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001168multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001169 AVX512VLVectorVTInfo VTInfo,
1170 AVX512VLVectorVTInfo ShuffleMask> {
1171 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1172 ShuffleMask.info512>,
1173 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1174 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001175 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001176 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1177 ShuffleMask.info128>,
1178 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1179 ShuffleMask.info128>, EVEX_V128;
1180 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1181 ShuffleMask.info256>,
1182 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1183 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001184 }
1185}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001186
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001187multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001188 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001189 AVX512VLVectorVTInfo Idx,
1190 Predicate Prd> {
1191 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001192 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1193 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001194 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001195 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1196 Idx.info128>, EVEX_V128;
1197 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1198 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001199 }
1200}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001201
Craig Topperaad5f112015-11-30 00:13:24 +00001202defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1203 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1204defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1205 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001206defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1207 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1208 VEX_W, EVEX_CD8<16, CD8VF>;
1209defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1210 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1211 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001212defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1213 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1214defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1215 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001216
Craig Topperaad5f112015-11-30 00:13:24 +00001217// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001218multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001219 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001220let Constraints = "$src1 = $dst" in {
1221 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1222 (ins IdxVT.RC:$src2, _.RC:$src3),
1223 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001224 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001225 AVX5128IBase;
1226
1227 let mayLoad = 1 in
1228 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1229 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1230 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001231 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001232 (bitconvert (_.LdFrag addr:$src3))))>,
1233 EVEX_4V, AVX5128IBase;
1234 }
1235}
1236multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001237 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001238 let mayLoad = 1, Constraints = "$src1 = $dst" in
1239 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1240 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1241 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1242 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001243 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001244 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1245 AVX5128IBase, EVEX_4V, EVEX_B;
1246}
1247
1248multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001249 AVX512VLVectorVTInfo VTInfo,
1250 AVX512VLVectorVTInfo ShuffleMask> {
1251 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001252 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001253 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001254 ShuffleMask.info512>, EVEX_V512;
1255 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001256 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001257 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001258 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001259 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001260 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001261 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001262 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1263 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001264 }
1265}
1266
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001267multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001268 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001269 AVX512VLVectorVTInfo Idx,
1270 Predicate Prd> {
1271 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001272 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1273 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001274 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001275 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1276 Idx.info128>, EVEX_V128;
1277 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1278 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001279 }
1280}
1281
Craig Toppera47576f2015-11-26 20:21:29 +00001282defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001283 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001284defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001285 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001286defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1287 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1288 VEX_W, EVEX_CD8<16, CD8VF>;
1289defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1290 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1291 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001292defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001293 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001294defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001295 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001296
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001297//===----------------------------------------------------------------------===//
1298// AVX-512 - BLEND using mask
1299//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001300multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1301 let ExeDomain = _.ExeDomain in {
1302 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1303 (ins _.RC:$src1, _.RC:$src2),
1304 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001305 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001306 []>, EVEX_4V;
1307 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1308 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001309 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001310 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001311 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1312 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1313 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1314 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1315 !strconcat(OpcodeStr,
1316 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1317 []>, EVEX_4V, EVEX_KZ;
1318 let mayLoad = 1 in {
1319 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1320 (ins _.RC:$src1, _.MemOp:$src2),
1321 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001322 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001323 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1324 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1325 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001326 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001327 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001328 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1329 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1330 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1331 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1332 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1333 !strconcat(OpcodeStr,
1334 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1335 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1336 }
1337 }
1338}
1339multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1340
1341 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1342 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1343 !strconcat(OpcodeStr,
1344 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1345 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1346 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1347 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001348 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001349
1350 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1351 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1352 !strconcat(OpcodeStr,
1353 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1354 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001355 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001356
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001357}
1358
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001359multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1360 AVX512VLVectorVTInfo VTInfo> {
1361 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1362 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001363
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001364 let Predicates = [HasVLX] in {
1365 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1366 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1367 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1368 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1369 }
1370}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001371
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001372multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1373 AVX512VLVectorVTInfo VTInfo> {
1374 let Predicates = [HasBWI] in
1375 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001376
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001377 let Predicates = [HasBWI, HasVLX] in {
1378 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1379 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1380 }
1381}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001383
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001384defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1385defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1386defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1387defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1388defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1389defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001390
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001391
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001392let Predicates = [HasAVX512] in {
1393def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1394 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001395 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001396 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001397 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1398 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1399
1400def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1401 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001402 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001403 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001404 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1405 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1406}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001407//===----------------------------------------------------------------------===//
1408// Compare Instructions
1409//===----------------------------------------------------------------------===//
1410
1411// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001412
1413multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1414
1415 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1416 (outs _.KRC:$dst),
1417 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1418 "vcmp${cc}"#_.Suffix,
1419 "$src2, $src1", "$src1, $src2",
1420 (OpNode (_.VT _.RC:$src1),
1421 (_.VT _.RC:$src2),
1422 imm:$cc)>, EVEX_4V;
1423 let mayLoad = 1 in
1424 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1425 (outs _.KRC:$dst),
1426 (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1427 "vcmp${cc}"#_.Suffix,
1428 "$src2, $src1", "$src1, $src2",
1429 (OpNode (_.VT _.RC:$src1),
1430 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1431 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1432
1433 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1434 (outs _.KRC:$dst),
1435 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1436 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001437 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001438 (OpNodeRnd (_.VT _.RC:$src1),
1439 (_.VT _.RC:$src2),
1440 imm:$cc,
1441 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1442 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001443 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001444 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1445 (outs VK1:$dst),
1446 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1447 "vcmp"#_.Suffix,
1448 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1449 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1450 (outs _.KRC:$dst),
1451 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1452 "vcmp"#_.Suffix,
1453 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1454 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1455
1456 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1457 (outs _.KRC:$dst),
1458 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1459 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001460 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001461 EVEX_4V, EVEX_B;
1462 }// let isAsmParserOnly = 1, hasSideEffects = 0
1463
1464 let isCodeGenOnly = 1 in {
1465 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1466 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1467 !strconcat("vcmp${cc}", _.Suffix,
1468 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1469 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1470 _.FRC:$src2,
1471 imm:$cc))],
1472 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001473 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001474 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1475 (outs _.KRC:$dst),
1476 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1477 !strconcat("vcmp${cc}", _.Suffix,
1478 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1479 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1480 (_.ScalarLdFrag addr:$src2),
1481 imm:$cc))],
1482 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001483 }
1484}
1485
1486let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001487 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1488 AVX512XSIi8Base;
1489 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1490 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001491}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001492
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001493multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1494 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001495 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001496 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1497 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1498 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001499 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001500 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001501 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001502 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1503 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1504 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1505 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001506 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001507 def rrk : AVX512BI<opc, MRMSrcReg,
1508 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1509 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1510 "$dst {${mask}}, $src1, $src2}"),
1511 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1512 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1513 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1514 let mayLoad = 1 in
1515 def rmk : AVX512BI<opc, MRMSrcMem,
1516 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1517 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1518 "$dst {${mask}}, $src1, $src2}"),
1519 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1520 (OpNode (_.VT _.RC:$src1),
1521 (_.VT (bitconvert
1522 (_.LdFrag addr:$src2))))))],
1523 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001524}
1525
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001526multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001527 X86VectorVTInfo _> :
1528 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001529 let mayLoad = 1 in {
1530 def rmb : AVX512BI<opc, MRMSrcMem,
1531 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1532 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1533 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1534 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1535 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1536 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1537 def rmbk : AVX512BI<opc, MRMSrcMem,
1538 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1539 _.ScalarMemOp:$src2),
1540 !strconcat(OpcodeStr,
1541 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1542 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1543 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1544 (OpNode (_.VT _.RC:$src1),
1545 (X86VBroadcast
1546 (_.ScalarLdFrag addr:$src2)))))],
1547 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1548 }
1549}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001550
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001551multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1552 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1553 let Predicates = [prd] in
1554 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1555 EVEX_V512;
1556
1557 let Predicates = [prd, HasVLX] in {
1558 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1559 EVEX_V256;
1560 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1561 EVEX_V128;
1562 }
1563}
1564
1565multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1566 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1567 Predicate prd> {
1568 let Predicates = [prd] in
1569 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1570 EVEX_V512;
1571
1572 let Predicates = [prd, HasVLX] in {
1573 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1574 EVEX_V256;
1575 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1576 EVEX_V128;
1577 }
1578}
1579
1580defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1581 avx512vl_i8_info, HasBWI>,
1582 EVEX_CD8<8, CD8VF>;
1583
1584defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1585 avx512vl_i16_info, HasBWI>,
1586 EVEX_CD8<16, CD8VF>;
1587
Robert Khasanovf70f7982014-09-18 14:06:55 +00001588defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001589 avx512vl_i32_info, HasAVX512>,
1590 EVEX_CD8<32, CD8VF>;
1591
Robert Khasanovf70f7982014-09-18 14:06:55 +00001592defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001593 avx512vl_i64_info, HasAVX512>,
1594 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1595
1596defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1597 avx512vl_i8_info, HasBWI>,
1598 EVEX_CD8<8, CD8VF>;
1599
1600defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1601 avx512vl_i16_info, HasBWI>,
1602 EVEX_CD8<16, CD8VF>;
1603
Robert Khasanovf70f7982014-09-18 14:06:55 +00001604defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001605 avx512vl_i32_info, HasAVX512>,
1606 EVEX_CD8<32, CD8VF>;
1607
Robert Khasanovf70f7982014-09-18 14:06:55 +00001608defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001609 avx512vl_i64_info, HasAVX512>,
1610 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001611
1612def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001613 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001614 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1615 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1616
1617def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001618 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1620 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1621
Robert Khasanov29e3b962014-08-27 09:34:37 +00001622multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1623 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001624 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001625 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001626 !strconcat("vpcmp${cc}", Suffix,
1627 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001628 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1629 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001630 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001631 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001632 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001633 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001634 !strconcat("vpcmp${cc}", Suffix,
1635 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001636 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1637 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001638 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001639 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1640 def rrik : AVX512AIi8<opc, MRMSrcReg,
1641 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001642 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001643 !strconcat("vpcmp${cc}", Suffix,
1644 "\t{$src2, $src1, $dst {${mask}}|",
1645 "$dst {${mask}}, $src1, $src2}"),
1646 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1647 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001648 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001649 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1650 let mayLoad = 1 in
1651 def rmik : AVX512AIi8<opc, MRMSrcMem,
1652 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001653 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001654 !strconcat("vpcmp${cc}", Suffix,
1655 "\t{$src2, $src1, $dst {${mask}}|",
1656 "$dst {${mask}}, $src1, $src2}"),
1657 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1658 (OpNode (_.VT _.RC:$src1),
1659 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001660 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001661 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1662
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001663 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001664 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001665 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001666 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1668 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001669 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001670 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001671 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001672 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001673 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1674 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001675 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001676 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1677 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001678 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001679 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001680 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1681 "$dst {${mask}}, $src1, $src2, $cc}"),
1682 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001683 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001684 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1685 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001686 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001687 !strconcat("vpcmp", Suffix,
1688 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1689 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001690 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001691 }
1692}
1693
Robert Khasanov29e3b962014-08-27 09:34:37 +00001694multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001695 X86VectorVTInfo _> :
1696 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001697 def rmib : AVX512AIi8<opc, MRMSrcMem,
1698 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001699 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001700 !strconcat("vpcmp${cc}", Suffix,
1701 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1702 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1703 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1704 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001705 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001706 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1707 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1708 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001709 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001710 !strconcat("vpcmp${cc}", Suffix,
1711 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1712 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1713 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1714 (OpNode (_.VT _.RC:$src1),
1715 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001716 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001717 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001718
Robert Khasanov29e3b962014-08-27 09:34:37 +00001719 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001720 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001721 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1722 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001723 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001724 !strconcat("vpcmp", Suffix,
1725 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1726 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1727 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1728 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1729 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001730 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001731 !strconcat("vpcmp", Suffix,
1732 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1733 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1734 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1735 }
1736}
1737
1738multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1739 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1740 let Predicates = [prd] in
1741 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1742
1743 let Predicates = [prd, HasVLX] in {
1744 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1745 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1746 }
1747}
1748
1749multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1750 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1751 let Predicates = [prd] in
1752 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1753 EVEX_V512;
1754
1755 let Predicates = [prd, HasVLX] in {
1756 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1757 EVEX_V256;
1758 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1759 EVEX_V128;
1760 }
1761}
1762
1763defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1764 HasBWI>, EVEX_CD8<8, CD8VF>;
1765defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1766 HasBWI>, EVEX_CD8<8, CD8VF>;
1767
1768defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1769 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1770defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1771 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1772
Robert Khasanovf70f7982014-09-18 14:06:55 +00001773defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001774 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001775defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001776 HasAVX512>, EVEX_CD8<32, CD8VF>;
1777
Robert Khasanovf70f7982014-09-18 14:06:55 +00001778defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001779 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001780defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001781 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001782
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001783multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001784
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001785 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1786 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1787 "vcmp${cc}"#_.Suffix,
1788 "$src2, $src1", "$src1, $src2",
1789 (X86cmpm (_.VT _.RC:$src1),
1790 (_.VT _.RC:$src2),
1791 imm:$cc)>;
1792
1793 let mayLoad = 1 in {
1794 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1795 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1796 "vcmp${cc}"#_.Suffix,
1797 "$src2, $src1", "$src1, $src2",
1798 (X86cmpm (_.VT _.RC:$src1),
1799 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1800 imm:$cc)>;
1801
1802 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1803 (outs _.KRC:$dst),
1804 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1805 "vcmp${cc}"#_.Suffix,
1806 "${src2}"##_.BroadcastStr##", $src1",
1807 "$src1, ${src2}"##_.BroadcastStr,
1808 (X86cmpm (_.VT _.RC:$src1),
1809 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1810 imm:$cc)>,EVEX_B;
1811 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001813 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001814 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1815 (outs _.KRC:$dst),
1816 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1817 "vcmp"#_.Suffix,
1818 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1819
1820 let mayLoad = 1 in {
1821 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1822 (outs _.KRC:$dst),
1823 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1824 "vcmp"#_.Suffix,
1825 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1826
1827 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1828 (outs _.KRC:$dst),
1829 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1830 "vcmp"#_.Suffix,
1831 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1832 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1833 }
1834 }
1835}
1836
1837multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1838 // comparison code form (VCMP[EQ/LT/LE/...]
1839 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1840 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1841 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001842 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001843 (X86cmpmRnd (_.VT _.RC:$src1),
1844 (_.VT _.RC:$src2),
1845 imm:$cc,
1846 (i32 FROUND_NO_EXC))>, EVEX_B;
1847
1848 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1849 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1850 (outs _.KRC:$dst),
1851 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1852 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001853 "$cc, {sae}, $src2, $src1",
1854 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001855 }
1856}
1857
1858multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1859 let Predicates = [HasAVX512] in {
1860 defm Z : avx512_vcmp_common<_.info512>,
1861 avx512_vcmp_sae<_.info512>, EVEX_V512;
1862
1863 }
1864 let Predicates = [HasAVX512,HasVLX] in {
1865 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1866 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001867 }
1868}
1869
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001870defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1871 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1872defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1873 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001874
1875def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1876 (COPY_TO_REGCLASS (VCMPPSZrri
1877 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1878 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1879 imm:$cc), VK8)>;
1880def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1881 (COPY_TO_REGCLASS (VPCMPDZrri
1882 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1883 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1884 imm:$cc), VK8)>;
1885def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1886 (COPY_TO_REGCLASS (VPCMPUDZrri
1887 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1888 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1889 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001890
Asaf Badouh572bbce2015-09-20 08:46:07 +00001891// ----------------------------------------------------------------
1892// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001893//handle fpclass instruction mask = op(reg_scalar,imm)
1894// op(mem_scalar,imm)
1895multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1896 X86VectorVTInfo _, Predicate prd> {
1897 let Predicates = [prd] in {
1898 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1899 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001900 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001901 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1902 (i32 imm:$src2)))], NoItinerary>;
1903 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1904 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1905 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001906 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001907 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1908 (OpNode (_.VT _.RC:$src1),
1909 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1910 let mayLoad = 1, AddedComplexity = 20 in {
1911 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1912 (ins _.MemOp:$src1, i32u8imm:$src2),
1913 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001914 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001915 [(set _.KRC:$dst,
1916 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1917 (i32 imm:$src2)))], NoItinerary>;
1918 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1919 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1920 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001921 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001922 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1923 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1924 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1925 }
1926 }
1927}
1928
Asaf Badouh572bbce2015-09-20 08:46:07 +00001929//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1930// fpclass(reg_vec, mem_vec, imm)
1931// fpclass(reg_vec, broadcast(eltVt), imm)
1932multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1933 X86VectorVTInfo _, string mem, string broadcast>{
1934 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1935 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001936 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001937 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1938 (i32 imm:$src2)))], NoItinerary>;
1939 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1940 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1941 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001942 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001943 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1944 (OpNode (_.VT _.RC:$src1),
1945 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1946 let mayLoad = 1 in {
1947 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1948 (ins _.MemOp:$src1, i32u8imm:$src2),
1949 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001950 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001951 [(set _.KRC:$dst,(OpNode
1952 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1953 (i32 imm:$src2)))], NoItinerary>;
1954 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1955 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1956 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001957 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001958 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1959 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1960 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1961 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1962 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1963 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001964 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001965 ##_.BroadcastStr##", $src2}",
1966 [(set _.KRC:$dst,(OpNode
1967 (_.VT (X86VBroadcast
1968 (_.ScalarLdFrag addr:$src1))),
1969 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1970 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1971 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1972 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001973 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001974 _.BroadcastStr##", $src2}",
1975 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1976 (_.VT (X86VBroadcast
1977 (_.ScalarLdFrag addr:$src1))),
1978 (i32 imm:$src2))))], NoItinerary>,
1979 EVEX_B, EVEX_K;
1980 }
1981}
1982
Asaf Badouh572bbce2015-09-20 08:46:07 +00001983multiclass avx512_vector_fpclass_all<string OpcodeStr,
1984 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1985 string broadcast>{
1986 let Predicates = [prd] in {
1987 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1988 broadcast>, EVEX_V512;
1989 }
1990 let Predicates = [prd, HasVLX] in {
1991 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1992 broadcast>, EVEX_V128;
1993 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1994 broadcast>, EVEX_V256;
1995 }
1996}
1997
1998multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001999 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002000 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002001 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002002 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002003 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2004 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2005 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2006 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2007 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002008}
2009
Asaf Badouh696e8e02015-10-18 11:04:38 +00002010defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2011 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002012
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002013//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014// Mask register copy, including
2015// - copy between mask registers
2016// - load/store mask registers
2017// - copy from GPR to mask register and vice versa
2018//
2019multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2020 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002021 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002022 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002023 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002024 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002025 let mayLoad = 1 in
2026 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002027 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002028 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002029 let mayStore = 1 in
2030 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002031 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2032 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033 }
2034}
2035
2036multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2037 string OpcodeStr,
2038 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002039 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002040 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002041 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002042 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002043 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002044 }
2045}
2046
Robert Khasanov74acbb72014-07-23 14:49:42 +00002047let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002048 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002049 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2050 VEX, PD;
2051
2052let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002053 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002054 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002055 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002056
2057let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002058 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2059 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002060 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2061 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002062}
2063
Robert Khasanov74acbb72014-07-23 14:49:42 +00002064let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002065 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2066 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002067 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2068 VEX, XD, VEX_W;
2069}
2070
2071// GR from/to mask register
2072let Predicates = [HasDQI] in {
2073 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2074 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2075 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2076 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2077}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002078let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2080 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2081 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2082 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002083}
2084let Predicates = [HasBWI] in {
2085 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2086 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2087}
2088let Predicates = [HasBWI] in {
2089 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2090 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2091}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002092
Robert Khasanov74acbb72014-07-23 14:49:42 +00002093// Load/store kreg
2094let Predicates = [HasDQI] in {
2095 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2096 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002097 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2098 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002099
2100 def : Pat<(store VK4:$src, addr:$dst),
2101 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2102 def : Pat<(store VK2:$src, addr:$dst),
2103 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002104}
2105let Predicates = [HasAVX512, NoDQI] in {
2106 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2107 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
2108 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2109 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002110}
2111let Predicates = [HasAVX512] in {
2112 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002113 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002114 def : Pat<(i1 (load addr:$src)),
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002115 (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0),
2116 (MOV8rm addr:$src), sub_8bit)),
2117 (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002118 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2119 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002120}
2121let Predicates = [HasBWI] in {
2122 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2123 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002124 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2125 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002126}
2127let Predicates = [HasBWI] in {
2128 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2129 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002130 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2131 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002132}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002133
Robert Khasanov74acbb72014-07-23 14:49:42 +00002134let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002135 def : Pat<(i1 (trunc (i64 GR64:$src))),
2136 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2137 (i32 1))), VK1)>;
2138
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002139 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002140 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002141
2142 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002143 (COPY_TO_REGCLASS
2144 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2145 VK1)>;
2146 def : Pat<(i1 (trunc (i16 GR16:$src))),
2147 (COPY_TO_REGCLASS
2148 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2149 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002150
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002151 def : Pat<(i32 (zext VK1:$src)),
2152 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002153 def : Pat<(i32 (anyext VK1:$src)),
2154 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002155
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002156 def : Pat<(i8 (zext VK1:$src)),
2157 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002158 (AND32ri (KMOVWrk
2159 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002160 def : Pat<(i8 (anyext VK1:$src)),
2161 (EXTRACT_SUBREG
2162 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2163
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002164 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002165 (AND64ri8 (SUBREG_TO_REG (i64 0),
2166 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002167 def : Pat<(i16 (zext VK1:$src)),
2168 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002169 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2170 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002171}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002172def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2173 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2174def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2175 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2176def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2177 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2178def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2179 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2180def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2181 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2182def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2183 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002184
2185
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002186// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002187let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002188 // GR from/to 8-bit mask without native support
2189 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2190 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002191 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002192 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2193 (EXTRACT_SUBREG
2194 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2195 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002196}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002197
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002198let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002199 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002200 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002201 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002202 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002203}
2204let Predicates = [HasBWI] in {
2205 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2206 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2207 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2208 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002209}
2210
2211// Mask unary operation
2212// - KNOT
2213multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002214 RegisterClass KRC, SDPatternOperator OpNode,
2215 Predicate prd> {
2216 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002217 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002218 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002219 [(set KRC:$dst, (OpNode KRC:$src))]>;
2220}
2221
Robert Khasanov74acbb72014-07-23 14:49:42 +00002222multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2223 SDPatternOperator OpNode> {
2224 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2225 HasDQI>, VEX, PD;
2226 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2227 HasAVX512>, VEX, PS;
2228 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2229 HasBWI>, VEX, PD, VEX_W;
2230 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2231 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002232}
2233
Robert Khasanov74acbb72014-07-23 14:49:42 +00002234defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002235
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002236multiclass avx512_mask_unop_int<string IntName, string InstName> {
2237 let Predicates = [HasAVX512] in
2238 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2239 (i16 GR16:$src)),
2240 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2241 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2242}
2243defm : avx512_mask_unop_int<"knot", "KNOT">;
2244
Robert Khasanov74acbb72014-07-23 14:49:42 +00002245let Predicates = [HasDQI] in
2246def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2247let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002248def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002249let Predicates = [HasBWI] in
2250def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2251let Predicates = [HasBWI] in
2252def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2253
2254// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002255let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002256def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2257 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002258def : Pat<(not VK8:$src),
2259 (COPY_TO_REGCLASS
2260 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002261}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002262def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2263 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2264def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2265 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002266
2267// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002268// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002269multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002270 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002271 Predicate prd, bit IsCommutable> {
2272 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002273 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2274 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002275 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002276 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2277}
2278
Robert Khasanov595683d2014-07-28 13:46:45 +00002279multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002280 SDPatternOperator OpNode, bit IsCommutable,
2281 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002282 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002283 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002284 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002285 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002286 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002287 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002288 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002289 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002290}
2291
2292def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2293def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2294
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002295defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2296defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2297defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2298defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2299defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002300defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002301
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002302multiclass avx512_mask_binop_int<string IntName, string InstName> {
2303 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002304 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2305 (i16 GR16:$src1), (i16 GR16:$src2)),
2306 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2307 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2308 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002309}
2310
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002311defm : avx512_mask_binop_int<"kand", "KAND">;
2312defm : avx512_mask_binop_int<"kandn", "KANDN">;
2313defm : avx512_mask_binop_int<"kor", "KOR">;
2314defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2315defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002316
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002318 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2319 // for the DQI set, this type is legal and KxxxB instruction is used
2320 let Predicates = [NoDQI] in
2321 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2322 (COPY_TO_REGCLASS
2323 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2324 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2325
2326 // All types smaller than 8 bits require conversion anyway
2327 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2328 (COPY_TO_REGCLASS (Inst
2329 (COPY_TO_REGCLASS VK1:$src1, VK16),
2330 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2331 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2332 (COPY_TO_REGCLASS (Inst
2333 (COPY_TO_REGCLASS VK2:$src1, VK16),
2334 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2335 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2336 (COPY_TO_REGCLASS (Inst
2337 (COPY_TO_REGCLASS VK4:$src1, VK16),
2338 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002339}
2340
2341defm : avx512_binop_pat<and, KANDWrr>;
2342defm : avx512_binop_pat<andn, KANDNWrr>;
2343defm : avx512_binop_pat<or, KORWrr>;
2344defm : avx512_binop_pat<xnor, KXNORWrr>;
2345defm : avx512_binop_pat<xor, KXORWrr>;
2346
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002347def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2348 (KXNORWrr VK16:$src1, VK16:$src2)>;
2349def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002350 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002351def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002352 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002353def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002354 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002355
2356let Predicates = [NoDQI] in
2357def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2358 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2359 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2360
2361def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2362 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2363 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2364
2365def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2366 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2367 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2368
2369def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2370 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2371 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2372
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002373// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002374multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2375 RegisterClass KRCSrc, Predicate prd> {
2376 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002377 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002378 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2379 (ins KRC:$src1, KRC:$src2),
2380 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2381 VEX_4V, VEX_L;
2382
2383 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2384 (!cast<Instruction>(NAME##rr)
2385 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2386 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2387 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002388}
2389
Igor Bregera54a1a82015-09-08 13:10:00 +00002390defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2391defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2392defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002393
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002394// Mask bit testing
2395multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002396 SDNode OpNode, Predicate prd> {
2397 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002398 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002399 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002400 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2401}
2402
Igor Breger5ea0a6812015-08-31 13:30:19 +00002403multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2404 Predicate prdW = HasAVX512> {
2405 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2406 VEX, PD;
2407 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2408 VEX, PS;
2409 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2410 VEX, PS, VEX_W;
2411 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2412 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002413}
2414
2415defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002416defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002417
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002418// Mask shift
2419multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2420 SDNode OpNode> {
2421 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002422 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002424 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002425 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2426}
2427
2428multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2429 SDNode OpNode> {
2430 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002431 VEX, TAPD, VEX_W;
2432 let Predicates = [HasDQI] in
2433 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2434 VEX, TAPD;
2435 let Predicates = [HasBWI] in {
2436 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2437 VEX, TAPD, VEX_W;
2438 let Predicates = [HasDQI] in
2439 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2440 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002441 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002442}
2443
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002444defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2445defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002446
2447// Mask setting all 0s or 1s
2448multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2449 let Predicates = [HasAVX512] in
2450 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2451 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2452 [(set KRC:$dst, (VT Val))]>;
2453}
2454
2455multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002456 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002457 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002458 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2459 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002460}
2461
2462defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2463defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2464
2465// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2466let Predicates = [HasAVX512] in {
2467 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2468 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002469 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2470 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002471 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002472 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2473 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002474}
2475def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2476 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2477
2478def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2479 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2480
2481def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2482 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2483
Igor Breger3ab6f172015-12-07 13:25:18 +00002484def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 0))),
2485 (v16i1 (COPY_TO_REGCLASS VK32:$src, VK16))>;
2486
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002487def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2488 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
2489
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002490def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2491 (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>;
2492
2493def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2494 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2495
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002496def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2497 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002498
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002499def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2500 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2501
2502def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2503 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
2504
2505def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2506 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2507def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2508 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
2509
2510def : Pat<(v32i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2511 (v32i1 (COPY_TO_REGCLASS VK2:$src, VK32))>;
2512def : Pat<(v32i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2513 (v32i1 (COPY_TO_REGCLASS VK4:$src, VK32))>;
2514def : Pat<(v32i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2515 (v32i1 (COPY_TO_REGCLASS VK8:$src, VK32))>;
2516def : Pat<(v32i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2517 (v32i1 (COPY_TO_REGCLASS VK16:$src, VK32))>;
2518
2519def : Pat<(v64i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2520 (v64i1 (COPY_TO_REGCLASS VK2:$src, VK64))>;
2521def : Pat<(v64i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2522 (v64i1 (COPY_TO_REGCLASS VK4:$src, VK64))>;
2523def : Pat<(v64i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2524 (v64i1 (COPY_TO_REGCLASS VK8:$src, VK64))>;
2525def : Pat<(v64i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2526 (v64i1 (COPY_TO_REGCLASS VK16:$src, VK64))>;
2527def : Pat<(v64i1 (insert_subvector undef, VK32:$src, (iPTR 0))),
2528 (v64i1 (COPY_TO_REGCLASS VK32:$src, VK64))>;
2529
Robert Khasanov5aa44452014-09-30 11:41:54 +00002530
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002531def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002532 (v8i1 (COPY_TO_REGCLASS
2533 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2534 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002535
2536def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002537 (v8i1 (COPY_TO_REGCLASS
2538 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2539 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002540
2541def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2542 (v4i1 (COPY_TO_REGCLASS
2543 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2544 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2545
2546def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2547 (v4i1 (COPY_TO_REGCLASS
2548 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2549 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2550
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002551//===----------------------------------------------------------------------===//
2552// AVX-512 - Aligned and unaligned load and store
2553//
2554
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002555
2556multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002557 PatFrag ld_frag, PatFrag mload,
2558 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002559 let hasSideEffects = 0 in {
2560 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002561 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002562 _.ExeDomain>, EVEX;
2563 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2564 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002565 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002566 "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>,
2567 EVEX, EVEX_KZ;
2568
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002569 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2570 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002571 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002572 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002573 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2574 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002575
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002576 let Constraints = "$src0 = $dst" in {
2577 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2578 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2579 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2580 "${dst} {${mask}}, $src1}"),
2581 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2582 (_.VT _.RC:$src1),
2583 (_.VT _.RC:$src0))))], _.ExeDomain>,
2584 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002585 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002586 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2587 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002588 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2589 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002590 [(set _.RC:$dst, (_.VT
2591 (vselect _.KRCWM:$mask,
2592 (_.VT (bitconvert (ld_frag addr:$src1))),
2593 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002594 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002595 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002596 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2597 (ins _.KRCWM:$mask, _.MemOp:$src),
2598 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2599 "${dst} {${mask}} {z}, $src}",
2600 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2601 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2602 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002603 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002604 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2605 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2606
2607 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2608 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2609
2610 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2611 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2612 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002613}
2614
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002615multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2616 AVX512VLVectorVTInfo _,
2617 Predicate prd,
2618 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002619 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002620 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002621 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002622
2623 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002624 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002625 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002626 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002627 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002628 }
2629}
2630
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002631multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2632 AVX512VLVectorVTInfo _,
2633 Predicate prd,
2634 bit IsReMaterializable = 1> {
2635 let Predicates = [prd] in
2636 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002637 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002638
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002639 let Predicates = [prd, HasVLX] in {
2640 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002641 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002642 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002643 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002644 }
2645}
2646
2647multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002648 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002649
2650 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2651 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2652 [], _.ExeDomain>, EVEX;
2653 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2654 (ins _.KRCWM:$mask, _.RC:$src),
2655 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2656 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002657 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002658 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002659 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002660 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002661 "${dst} {${mask}} {z}, $src}",
2662 [], _.ExeDomain>, EVEX, EVEX_KZ;
Igor Breger81b79de2015-11-19 07:43:43 +00002663
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002664 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002665 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002666 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002667 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002668 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002669 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2670 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2671 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002672 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002673
2674 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2675 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2676 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002677}
2678
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002679
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002680multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2681 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002682 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002683 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2684 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002685
2686 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002687 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2688 masked_store_unaligned>, EVEX_V256;
2689 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2690 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002691 }
2692}
2693
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002694multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2695 AVX512VLVectorVTInfo _, Predicate prd> {
2696 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002697 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2698 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002699
2700 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002701 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2702 masked_store_aligned256>, EVEX_V256;
2703 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2704 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002705 }
2706}
2707
2708defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2709 HasAVX512>,
2710 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2711 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2712
2713defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2714 HasAVX512>,
2715 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2716 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2717
2718defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2719 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002720 PS, EVEX_CD8<32, CD8VF>;
2721
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002722defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2723 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2724 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002725
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002726defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2727 HasAVX512>,
2728 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2729 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002730
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002731defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2732 HasAVX512>,
2733 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2734 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002735
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002736defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2737 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002738 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2739
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002740defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2741 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002742 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2743
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002744defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2745 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002746 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2747
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002748defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2749 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002750 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002751
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002752def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2753 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002754 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002755
2756def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002757 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2758 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002759
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002760let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002761def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002762 (bc_v8i64 (v16i32 immAllZerosV)))),
2763 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002764
2765def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002766 (v8i64 VR512:$src))),
2767 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002768 VK8), VR512:$src)>;
2769
2770def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2771 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002772 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002773
2774def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002775 (v16i32 VR512:$src))),
2776 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002777}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002778
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002779// Move Int Doubleword to Packed Double Int
2780//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002781def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002782 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002783 [(set VR128X:$dst,
2784 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002785 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002786def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002787 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002788 [(set VR128X:$dst,
2789 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002790 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002791def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002792 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002793 [(set VR128X:$dst,
2794 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002795 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002796let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2797def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2798 (ins i64mem:$src),
2799 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002800 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002801let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002802def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002803 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002804 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002805 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002806def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002807 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002808 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002809 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002810def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002811 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002812 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002813 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2814 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002815}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002816
2817// Move Int Doubleword to Single Scalar
2818//
Craig Topper88adf2a2013-10-12 05:41:08 +00002819let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002820def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002821 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002822 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002823 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002824
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002825def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002826 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002827 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002828 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002829}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002830
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002831// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002832//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002833def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002834 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002835 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002836 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002837 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002838def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002839 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002840 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002841 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002842 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002843 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002844
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002845// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002846//
2847def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002848 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002849 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2850 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002851 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002852 Requires<[HasAVX512, In64BitMode]>;
2853
Craig Topperc648c9b2015-12-28 06:11:42 +00002854let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2855def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2856 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002857 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002858 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002859
Craig Topperc648c9b2015-12-28 06:11:42 +00002860def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2861 (ins i64mem:$dst, VR128X:$src),
2862 "vmovq\t{$src, $dst|$dst, $src}",
2863 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2864 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002865 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002866 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2867
2868let hasSideEffects = 0 in
2869def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2870 (ins VR128X:$src),
2871 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002872 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002873
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002874// Move Scalar Single to Double Int
2875//
Craig Topper88adf2a2013-10-12 05:41:08 +00002876let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002877def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002878 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002879 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002880 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002881 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002882def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002883 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002884 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002885 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002886 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002887}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002888
2889// Move Quadword Int to Packed Quadword Int
2890//
Craig Topperc648c9b2015-12-28 06:11:42 +00002891def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002892 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002893 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002894 [(set VR128X:$dst,
2895 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002896 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002897
2898//===----------------------------------------------------------------------===//
2899// AVX-512 MOVSS, MOVSD
2900//===----------------------------------------------------------------------===//
2901
Asaf Badouh41ecf462015-12-06 13:26:56 +00002902multiclass avx512_move_scalar <string asm, SDNode OpNode,
2903 X86VectorVTInfo _> {
2904 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
2905 (ins _.RC:$src1, _.RC:$src2),
2906 asm, "$src2, $src1","$src1, $src2",
2907 (_.VT (OpNode (_.VT _.RC:$src1),
2908 (_.VT _.RC:$src2))),
2909 IIC_SSE_MOV_S_RR>, EVEX_4V;
2910 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2911 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
2912 (outs _.RC:$dst),
2913 (ins _.ScalarMemOp:$src),
2914 asm,"$src","$src",
2915 (_.VT (OpNode (_.VT _.RC:$src1),
2916 (_.VT (scalar_to_vector
2917 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2918 let isCodeGenOnly = 1 in {
2919 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
2920 (ins _.RC:$src1, _.FRC:$src2),
2921 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2922 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2923 (scalar_to_vector _.FRC:$src2))))],
2924 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2925 let mayLoad = 1 in
2926 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2927 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2928 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2929 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2930 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002931 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00002932 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2933 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2934 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2935 EVEX;
2936 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
2937 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2938 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2939 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002940 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002941}
2942
Asaf Badouh41ecf462015-12-06 13:26:56 +00002943defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2944 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002945
Asaf Badouh41ecf462015-12-06 13:26:56 +00002946defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2947 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002948
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002949def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002950 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2951 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002952
2953def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002954 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2955 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002956
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002957def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2958 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2959 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2960
Igor Breger4424aaa2015-11-19 07:58:33 +00002961defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
2962 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2963 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
2964 XS, EVEX_4V, VEX_LIG;
2965
2966defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
2967 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2968 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
2969 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002970
2971let Predicates = [HasAVX512] in {
2972 let AddedComplexity = 15 in {
2973 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2974 // MOVS{S,D} to the lower bits.
2975 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2976 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2977 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2978 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2979 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2980 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2981 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2982 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2983
2984 // Move low f32 and clear high bits.
2985 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2986 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002987 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002988 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2989 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2990 (SUBREG_TO_REG (i32 0),
2991 (VMOVSSZrr (v4i32 (V_SET0)),
2992 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2993 }
2994
2995 let AddedComplexity = 20 in {
2996 // MOVSSrm zeros the high parts of the register; represent this
2997 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2998 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2999 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3000 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3001 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3002 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3003 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3004
3005 // MOVSDrm zeros the high parts of the register; represent this
3006 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3007 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3008 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3009 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3010 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3011 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3012 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3013 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3014 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3015 def : Pat<(v2f64 (X86vzload addr:$src)),
3016 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3017
3018 // Represent the same patterns above but in the form they appear for
3019 // 256-bit types
3020 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3021 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003022 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003023 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3024 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3025 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3026 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3027 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3028 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
3029 }
3030 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3031 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3032 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3033 FR32X:$src)), sub_xmm)>;
3034 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3035 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3036 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3037 FR64X:$src)), sub_xmm)>;
3038 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3039 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003040 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003041
3042 // Move low f64 and clear high bits.
3043 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3044 (SUBREG_TO_REG (i32 0),
3045 (VMOVSDZrr (v2f64 (V_SET0)),
3046 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3047
3048 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3049 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3050 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3051
3052 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003053 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003054 addr:$dst),
3055 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003056 def : Pat<(store (f64 (extractelt (v2f64 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003057 addr:$dst),
3058 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
3059
3060 // Shuffle with VMOVSS
3061 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3062 (VMOVSSZrr (v4i32 VR128X:$src1),
3063 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3064 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3065 (VMOVSSZrr (v4f32 VR128X:$src1),
3066 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3067
3068 // 256-bit variants
3069 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3070 (SUBREG_TO_REG (i32 0),
3071 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3072 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3073 sub_xmm)>;
3074 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3075 (SUBREG_TO_REG (i32 0),
3076 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3077 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3078 sub_xmm)>;
3079
3080 // Shuffle with VMOVSD
3081 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3082 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3083 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3084 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3085 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3086 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3087 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3088 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3089
3090 // 256-bit variants
3091 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3092 (SUBREG_TO_REG (i32 0),
3093 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3094 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3095 sub_xmm)>;
3096 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3097 (SUBREG_TO_REG (i32 0),
3098 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3099 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3100 sub_xmm)>;
3101
3102 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3103 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3104 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3105 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3106 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3107 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3108 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3109 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3110}
3111
3112let AddedComplexity = 15 in
3113def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3114 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003115 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003116 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003117 (v2i64 VR128X:$src))))],
3118 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3119
Igor Breger4ec5abf2015-11-03 07:30:17 +00003120let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003121def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3122 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003123 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003124 [(set VR128X:$dst, (v2i64 (X86vzmovl
3125 (loadv2i64 addr:$src))))],
3126 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3127 EVEX_CD8<8, CD8VT8>;
3128
3129let Predicates = [HasAVX512] in {
3130 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3131 let AddedComplexity = 20 in {
3132 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3133 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003134 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3135 (VMOV64toPQIZrr GR64:$src)>;
3136 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3137 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003138
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003139 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3140 (VMOVDI2PDIZrm addr:$src)>;
3141 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3142 (VMOVDI2PDIZrm addr:$src)>;
3143 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3144 (VMOVZPQILo2PQIZrm addr:$src)>;
3145 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3146 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003147 def : Pat<(v2i64 (X86vzload addr:$src)),
3148 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003149 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003150
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003151 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3152 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3153 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3154 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3155 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3156 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3157 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
3158}
3159
3160def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3161 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3162
3163def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3164 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3165
3166def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3167 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3168
3169def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3170 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3171
3172//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003173// AVX-512 - Non-temporals
3174//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003175let SchedRW = [WriteLoad] in {
3176 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3177 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3178 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3179 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3180 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003181
Robert Khasanoved882972014-08-13 10:46:00 +00003182 let Predicates = [HasAVX512, HasVLX] in {
3183 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3184 (ins i256mem:$src),
3185 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3186 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3187 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003188
Robert Khasanoved882972014-08-13 10:46:00 +00003189 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3190 (ins i128mem:$src),
3191 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3192 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3193 EVEX_CD8<64, CD8VF>;
3194 }
Adam Nemetefd07852014-06-18 16:51:10 +00003195}
3196
Robert Khasanoved882972014-08-13 10:46:00 +00003197multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
3198 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
3199 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
3200 let SchedRW = [WriteStore], mayStore = 1,
3201 AddedComplexity = 400 in
3202 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
3203 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3204 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
3205}
3206
3207multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
3208 string elty, string elsz, string vsz512,
3209 string vsz256, string vsz128, Domain d,
3210 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
3211 let Predicates = [prd] in
3212 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
3213 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
3214 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
3215 EVEX_V512;
3216
3217 let Predicates = [prd, HasVLX] in {
3218 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
3219 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
3220 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
3221 EVEX_V256;
3222
3223 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
3224 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
3225 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
3226 EVEX_V128;
3227 }
3228}
3229
3230defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
3231 "i", "64", "8", "4", "2", SSEPackedInt,
3232 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
3233
3234defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
3235 "f", "64", "8", "4", "2", SSEPackedDouble,
3236 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
3237
3238defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
3239 "f", "32", "16", "8", "4", SSEPackedSingle,
3240 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
3241
Adam Nemet7f62b232014-06-10 16:39:53 +00003242//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003243// AVX-512 - Integer arithmetic
3244//
3245multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003246 X86VectorVTInfo _, OpndItins itins,
3247 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003248 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003249 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003250 "$src2, $src1", "$src1, $src2",
3251 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003252 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003253 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003254
Robert Khasanov545d1b72014-10-14 14:36:19 +00003255 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003256 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003257 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003258 "$src2, $src1", "$src1, $src2",
3259 (_.VT (OpNode _.RC:$src1,
3260 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003261 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003262 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003263}
3264
3265multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3266 X86VectorVTInfo _, OpndItins itins,
3267 bit IsCommutable = 0> :
3268 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3269 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003270 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003271 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003272 "${src2}"##_.BroadcastStr##", $src1",
3273 "$src1, ${src2}"##_.BroadcastStr,
3274 (_.VT (OpNode _.RC:$src1,
3275 (X86VBroadcast
3276 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003277 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003278 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003279}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003280
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003281multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3282 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3283 Predicate prd, bit IsCommutable = 0> {
3284 let Predicates = [prd] in
3285 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3286 IsCommutable>, EVEX_V512;
3287
3288 let Predicates = [prd, HasVLX] in {
3289 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3290 IsCommutable>, EVEX_V256;
3291 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3292 IsCommutable>, EVEX_V128;
3293 }
3294}
3295
Robert Khasanov545d1b72014-10-14 14:36:19 +00003296multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3297 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3298 Predicate prd, bit IsCommutable = 0> {
3299 let Predicates = [prd] in
3300 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3301 IsCommutable>, EVEX_V512;
3302
3303 let Predicates = [prd, HasVLX] in {
3304 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3305 IsCommutable>, EVEX_V256;
3306 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3307 IsCommutable>, EVEX_V128;
3308 }
3309}
3310
3311multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3312 OpndItins itins, Predicate prd,
3313 bit IsCommutable = 0> {
3314 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3315 itins, prd, IsCommutable>,
3316 VEX_W, EVEX_CD8<64, CD8VF>;
3317}
3318
3319multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3320 OpndItins itins, Predicate prd,
3321 bit IsCommutable = 0> {
3322 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3323 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3324}
3325
3326multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3327 OpndItins itins, Predicate prd,
3328 bit IsCommutable = 0> {
3329 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3330 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3331}
3332
3333multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3334 OpndItins itins, Predicate prd,
3335 bit IsCommutable = 0> {
3336 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3337 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3338}
3339
3340multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3341 SDNode OpNode, OpndItins itins, Predicate prd,
3342 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003343 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003344 IsCommutable>;
3345
Igor Bregerf2460112015-07-26 14:41:44 +00003346 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003347 IsCommutable>;
3348}
3349
3350multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3351 SDNode OpNode, OpndItins itins, Predicate prd,
3352 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003353 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003354 IsCommutable>;
3355
Igor Bregerf2460112015-07-26 14:41:44 +00003356 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003357 IsCommutable>;
3358}
3359
3360multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3361 bits<8> opc_d, bits<8> opc_q,
3362 string OpcodeStr, SDNode OpNode,
3363 OpndItins itins, bit IsCommutable = 0> {
3364 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3365 itins, HasAVX512, IsCommutable>,
3366 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3367 itins, HasBWI, IsCommutable>;
3368}
3369
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003370multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003371 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003372 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003373 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003374 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003375 "$src2, $src1","$src1, $src2",
3376 (_Dst.VT (OpNode
3377 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003378 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003379 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003380 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003381 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003382 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3383 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3384 "$src2, $src1", "$src1, $src2",
3385 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3386 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003387 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003388 AVX512BIBase, EVEX_4V;
3389
3390 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003391 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003392 OpcodeStr,
3393 "${src2}"##_Dst.BroadcastStr##", $src1",
3394 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003395 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3396 (_Dst.VT (X86VBroadcast
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003397 (_Dst.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003398 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003399 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003400 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003401}
3402
Robert Khasanov545d1b72014-10-14 14:36:19 +00003403defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3404 SSE_INTALU_ITINS_P, 1>;
3405defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3406 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003407defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3408 SSE_INTALU_ITINS_P, HasBWI, 1>;
3409defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3410 SSE_INTALU_ITINS_P, HasBWI, 0>;
3411defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003412 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003413defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003414 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003415defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003416 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003417defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003418 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003419defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003420 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003421defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003422 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003423defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003424 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003425defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003426 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003427defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003428 SSE_INTALU_ITINS_P, HasBWI, 1>;
3429
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003430multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3431 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003432
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003433 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3434 v16i32_info, v8i64_info, IsCommutable>,
3435 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3436 let Predicates = [HasVLX] in {
3437 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3438 v8i32x_info, v4i64x_info, IsCommutable>,
3439 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3440 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3441 v4i32x_info, v2i64x_info, IsCommutable>,
3442 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3443 }
Michael Liao66233b72015-08-06 09:06:20 +00003444}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003445
3446defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3447 X86pmuldq, 1>,T8PD;
3448defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3449 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003450
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003451multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3452 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3453 let mayLoad = 1 in {
3454 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003455 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003456 OpcodeStr,
3457 "${src2}"##_Src.BroadcastStr##", $src1",
3458 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003459 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3460 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003461 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003462 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3463 }
3464}
3465
Michael Liao66233b72015-08-06 09:06:20 +00003466multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3467 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003468 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003469 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003470 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003471 "$src2, $src1","$src1, $src2",
3472 (_Dst.VT (OpNode
3473 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003474 (_Src.VT _Src.RC:$src2)))>,
3475 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003476 let mayLoad = 1 in {
3477 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3478 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3479 "$src2, $src1", "$src1, $src2",
3480 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003481 (bitconvert (_Src.LdFrag addr:$src2))))>,
3482 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003483 }
3484}
3485
3486multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3487 SDNode OpNode> {
3488 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3489 v32i16_info>,
3490 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3491 v32i16_info>, EVEX_V512;
3492 let Predicates = [HasVLX] in {
3493 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3494 v16i16x_info>,
3495 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3496 v16i16x_info>, EVEX_V256;
3497 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3498 v8i16x_info>,
3499 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3500 v8i16x_info>, EVEX_V128;
3501 }
3502}
3503multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3504 SDNode OpNode> {
3505 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3506 v64i8_info>, EVEX_V512;
3507 let Predicates = [HasVLX] in {
3508 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3509 v32i8x_info>, EVEX_V256;
3510 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3511 v16i8x_info>, EVEX_V128;
3512 }
3513}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003514
3515multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3516 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3517 AVX512VLVectorVTInfo _Dst> {
3518 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3519 _Dst.info512>, EVEX_V512;
3520 let Predicates = [HasVLX] in {
3521 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3522 _Dst.info256>, EVEX_V256;
3523 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3524 _Dst.info128>, EVEX_V128;
3525 }
3526}
3527
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003528let Predicates = [HasBWI] in {
3529 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3530 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3531 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3532 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003533
3534 defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3535 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3536 defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3537 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003538}
3539
Igor Bregerf2460112015-07-26 14:41:44 +00003540defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003541 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003542defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003543 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003544defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003545 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003546
Igor Bregerf2460112015-07-26 14:41:44 +00003547defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003548 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003549defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003550 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003551defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003552 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003553
Igor Bregerf2460112015-07-26 14:41:44 +00003554defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003555 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003556defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003557 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003558defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003559 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003560
Igor Bregerf2460112015-07-26 14:41:44 +00003561defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003562 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003563defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003564 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003565defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003566 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003567//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003568// AVX-512 Logical Instructions
3569//===----------------------------------------------------------------------===//
3570
Robert Khasanov545d1b72014-10-14 14:36:19 +00003571defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3572 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3573defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3574 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3575defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3576 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3577defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003578 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003579
3580//===----------------------------------------------------------------------===//
3581// AVX-512 FP arithmetic
3582//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003583multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3584 SDNode OpNode, SDNode VecNode, OpndItins itins,
3585 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003586
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003587 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3588 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3589 "$src2, $src1", "$src1, $src2",
3590 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3591 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003592 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003593
3594 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3595 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3596 "$src2, $src1", "$src1, $src2",
3597 (VecNode (_.VT _.RC:$src1),
3598 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3599 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003600 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003601 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3602 Predicates = [HasAVX512] in {
3603 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003604 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003605 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3606 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3607 itins.rr>;
3608 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003609 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003610 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3611 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3612 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3613 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003614}
3615
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003616multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003617 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003618
3619 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3620 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3621 "$rc, $src2, $src1", "$src1, $src2, $rc",
3622 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003623 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003624 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003625}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003626multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3627 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3628
3629 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3630 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003631 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003632 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003633 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003634}
3635
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003636multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3637 SDNode VecNode,
3638 SizeItins itins, bit IsCommutable> {
3639 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3640 itins.s, IsCommutable>,
3641 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3642 itins.s, IsCommutable>,
3643 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3644 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3645 itins.d, IsCommutable>,
3646 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3647 itins.d, IsCommutable>,
3648 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3649}
3650
3651multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3652 SDNode VecNode,
3653 SizeItins itins, bit IsCommutable> {
3654 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3655 itins.s, IsCommutable>,
3656 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3657 itins.s, IsCommutable>,
3658 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3659 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3660 itins.d, IsCommutable>,
3661 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3662 itins.d, IsCommutable>,
3663 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3664}
3665defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3666defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3667defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3668defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3669defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3670defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3671
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003672multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003673 X86VectorVTInfo _, bit IsCommutable> {
3674 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3675 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3676 "$src2, $src1", "$src1, $src2",
3677 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003678 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003679 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3680 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3681 "$src2, $src1", "$src1, $src2",
3682 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3683 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3684 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3685 "${src2}"##_.BroadcastStr##", $src1",
3686 "$src1, ${src2}"##_.BroadcastStr,
3687 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3688 (_.ScalarLdFrag addr:$src2))))>,
3689 EVEX_4V, EVEX_B;
3690 }//let mayLoad = 1
3691}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003692
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003693multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003694 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003695 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3696 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3697 "$rc, $src2, $src1", "$src1, $src2, $rc",
3698 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3699 EVEX_4V, EVEX_B, EVEX_RC;
3700}
3701
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003702
3703multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003704 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003705 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3706 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3707 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3708 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3709 EVEX_4V, EVEX_B;
3710}
3711
Michael Liao66233b72015-08-06 09:06:20 +00003712multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003713 bit IsCommutable = 0> {
3714 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3715 IsCommutable>, EVEX_V512, PS,
3716 EVEX_CD8<32, CD8VF>;
3717 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3718 IsCommutable>, EVEX_V512, PD, VEX_W,
3719 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003720
Robert Khasanov595e5982014-10-29 15:43:02 +00003721 // Define only if AVX512VL feature is present.
3722 let Predicates = [HasVLX] in {
3723 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3724 IsCommutable>, EVEX_V128, PS,
3725 EVEX_CD8<32, CD8VF>;
3726 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3727 IsCommutable>, EVEX_V256, PS,
3728 EVEX_CD8<32, CD8VF>;
3729 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3730 IsCommutable>, EVEX_V128, PD, VEX_W,
3731 EVEX_CD8<64, CD8VF>;
3732 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3733 IsCommutable>, EVEX_V256, PD, VEX_W,
3734 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003735 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003736}
3737
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003738multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003739 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003740 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003741 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003742 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3743}
3744
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003745multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003746 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003747 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003748 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003749 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3750}
3751
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003752defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3753 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3754defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3755 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Michael Liao66233b72015-08-06 09:06:20 +00003756defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003757 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3758defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3759 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003760defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3761 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3762defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3763 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003764let Predicates = [HasDQI] in {
3765 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3766 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3767 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3768 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3769}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003770
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003771multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3772 X86VectorVTInfo _> {
3773 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3774 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3775 "$src2, $src1", "$src1, $src2",
3776 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3777 let mayLoad = 1 in {
3778 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3779 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3780 "$src2, $src1", "$src1, $src2",
3781 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3782 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3783 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3784 "${src2}"##_.BroadcastStr##", $src1",
3785 "$src1, ${src2}"##_.BroadcastStr,
3786 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3787 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3788 EVEX_4V, EVEX_B;
3789 }//let mayLoad = 1
3790}
3791
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003792multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3793 X86VectorVTInfo _> {
3794 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3795 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3796 "$src2, $src1", "$src1, $src2",
3797 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3798 let mayLoad = 1 in {
3799 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3800 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3801 "$src2, $src1", "$src1, $src2",
3802 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>;
3803 }//let mayLoad = 1
3804}
3805
3806multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003807 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003808 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3809 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003810 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003811 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3812 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003813 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3814 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3815 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3816 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3817 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3818 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3819
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003820 // Define only if AVX512VL feature is present.
3821 let Predicates = [HasVLX] in {
3822 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3823 EVEX_V128, EVEX_CD8<32, CD8VF>;
3824 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3825 EVEX_V256, EVEX_CD8<32, CD8VF>;
3826 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3827 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3828 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3829 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3830 }
3831}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003832defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003833
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003834//===----------------------------------------------------------------------===//
3835// AVX-512 VPTESTM instructions
3836//===----------------------------------------------------------------------===//
3837
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003838multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3839 X86VectorVTInfo _> {
3840 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3841 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3842 "$src2, $src1", "$src1, $src2",
3843 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3844 EVEX_4V;
3845 let mayLoad = 1 in
3846 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3847 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3848 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003849 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003850 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3851 EVEX_4V,
3852 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003853}
3854
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003855multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3856 X86VectorVTInfo _> {
3857 let mayLoad = 1 in
3858 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3859 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3860 "${src2}"##_.BroadcastStr##", $src1",
3861 "$src1, ${src2}"##_.BroadcastStr,
3862 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3863 (_.ScalarLdFrag addr:$src2))))>,
3864 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003865}
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003866multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3867 AVX512VLVectorVTInfo _> {
3868 let Predicates = [HasAVX512] in
3869 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3870 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3871
3872 let Predicates = [HasAVX512, HasVLX] in {
3873 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3874 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3875 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3876 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3877 }
3878}
3879
3880multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3881 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
3882 avx512vl_i32_info>;
3883 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
3884 avx512vl_i64_info>, VEX_W;
3885}
3886
3887multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3888 SDNode OpNode> {
3889 let Predicates = [HasBWI] in {
3890 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3891 EVEX_V512, VEX_W;
3892 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3893 EVEX_V512;
3894 }
3895 let Predicates = [HasVLX, HasBWI] in {
3896
3897 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3898 EVEX_V256, VEX_W;
3899 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3900 EVEX_V128, VEX_W;
3901 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3902 EVEX_V256;
3903 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3904 EVEX_V128;
3905 }
3906}
3907
3908multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3909 SDNode OpNode> :
3910 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3911 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3912
3913defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3914defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003915
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003916def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3917 (v16i32 VR512:$src2), (i16 -1))),
3918 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3919
3920def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3921 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003922 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003923
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003924//===----------------------------------------------------------------------===//
3925// AVX-512 Shift instructions
3926//===----------------------------------------------------------------------===//
3927multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003928 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003929 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003930 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003931 "$src2, $src1", "$src1, $src2",
3932 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003933 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003934 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003935 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003936 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003937 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003938 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3939 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003940 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003941}
3942
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003943multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3944 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3945 let mayLoad = 1 in
3946 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3947 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3948 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3949 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003950 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003951}
3952
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003953multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003954 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003955 // src2 is always 128-bit
3956 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3957 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3958 "$src2, $src1", "$src1, $src2",
3959 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003960 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003961 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3962 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3963 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003964 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003965 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003966 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003967}
3968
Cameron McInally5fb084e2014-12-11 17:13:05 +00003969multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003970 ValueType SrcVT, PatFrag bc_frag,
3971 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3972 let Predicates = [prd] in
3973 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3974 VTInfo.info512>, EVEX_V512,
3975 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3976 let Predicates = [prd, HasVLX] in {
3977 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3978 VTInfo.info256>, EVEX_V256,
3979 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3980 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3981 VTInfo.info128>, EVEX_V128,
3982 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3983 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003984}
3985
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003986multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3987 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003988 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003989 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003990 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003991 avx512vl_i64_info, HasAVX512>, VEX_W;
3992 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
3993 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003994}
3995
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003996multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3997 string OpcodeStr, SDNode OpNode,
3998 AVX512VLVectorVTInfo VTInfo> {
3999 let Predicates = [HasAVX512] in
4000 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4001 VTInfo.info512>,
4002 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4003 VTInfo.info512>, EVEX_V512;
4004 let Predicates = [HasAVX512, HasVLX] in {
4005 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4006 VTInfo.info256>,
4007 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4008 VTInfo.info256>, EVEX_V256;
4009 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4010 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004011 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004012 VTInfo.info128>, EVEX_V128;
4013 }
4014}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004015
Michael Liao66233b72015-08-06 09:06:20 +00004016multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004017 Format ImmFormR, Format ImmFormM,
4018 string OpcodeStr, SDNode OpNode> {
4019 let Predicates = [HasBWI] in
4020 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4021 v32i16_info>, EVEX_V512;
4022 let Predicates = [HasVLX, HasBWI] in {
4023 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4024 v16i16x_info>, EVEX_V256;
4025 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4026 v8i16x_info>, EVEX_V128;
4027 }
4028}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004029
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004030multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4031 Format ImmFormR, Format ImmFormM,
4032 string OpcodeStr, SDNode OpNode> {
4033 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4034 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4035 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4036 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4037}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004038
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004039defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004040 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004041
4042defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004043 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004044
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004045defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004046 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004047
Michael Zuckerman298a6802016-01-13 12:39:33 +00004048defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004049defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004050
4051defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4052defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4053defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004054
4055//===-------------------------------------------------------------------===//
4056// Variable Bit Shifts
4057//===-------------------------------------------------------------------===//
4058multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004059 X86VectorVTInfo _> {
4060 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4061 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4062 "$src2, $src1", "$src1, $src2",
4063 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004064 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004065 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004066 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4067 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4068 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004069 (_.VT (OpNode _.RC:$src1,
4070 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004071 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004072 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004073}
4074
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004075multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4076 X86VectorVTInfo _> {
4077 let mayLoad = 1 in
4078 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4079 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4080 "${src2}"##_.BroadcastStr##", $src1",
4081 "$src1, ${src2}"##_.BroadcastStr,
4082 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4083 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004084 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004085 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4086}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004087multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4088 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004089 let Predicates = [HasAVX512] in
4090 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4091 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4092
4093 let Predicates = [HasAVX512, HasVLX] in {
4094 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4095 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4096 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4097 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4098 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004099}
4100
4101multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4102 SDNode OpNode> {
4103 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004104 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004105 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004106 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004107}
4108
Igor Breger7b46b4e2015-12-23 08:06:50 +00004109// Use 512bit version to implement 128/256 bit in case NoVLX.
4110multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4111 let Predicates = [HasBWI, NoVLX] in {
4112 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
4113 (_.info256.VT _.info256.RC:$src2))),
4114 (EXTRACT_SUBREG
4115 (!cast<Instruction>(NAME#"WZrr")
4116 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4117 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4118 sub_ymm)>;
4119
4120 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
4121 (_.info128.VT _.info128.RC:$src2))),
4122 (EXTRACT_SUBREG
4123 (!cast<Instruction>(NAME#"WZrr")
4124 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4125 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4126 sub_xmm)>;
4127 }
4128}
4129
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004130multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4131 SDNode OpNode> {
4132 let Predicates = [HasBWI] in
4133 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4134 EVEX_V512, VEX_W;
4135 let Predicates = [HasVLX, HasBWI] in {
4136
4137 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4138 EVEX_V256, VEX_W;
4139 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4140 EVEX_V128, VEX_W;
4141 }
4142}
4143
4144defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004145 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4146 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004147defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004148 avx512_var_shift_w<0x11, "vpsravw", sra>,
4149 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004150defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004151 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4152 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004153defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4154defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004155
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004156//===-------------------------------------------------------------------===//
4157// 1-src variable permutation VPERMW/D/Q
4158//===-------------------------------------------------------------------===//
4159multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4160 AVX512VLVectorVTInfo _> {
4161 let Predicates = [HasAVX512] in
4162 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4163 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4164
4165 let Predicates = [HasAVX512, HasVLX] in
4166 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4167 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4168}
4169
4170multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4171 string OpcodeStr, SDNode OpNode,
4172 AVX512VLVectorVTInfo VTInfo> {
4173 let Predicates = [HasAVX512] in
4174 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4175 VTInfo.info512>,
4176 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4177 VTInfo.info512>, EVEX_V512;
4178 let Predicates = [HasAVX512, HasVLX] in
4179 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4180 VTInfo.info256>,
4181 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4182 VTInfo.info256>, EVEX_V256;
4183}
4184
Michael Zuckermand9cac592016-01-19 17:07:43 +00004185multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4186 Predicate prd, SDNode OpNode,
4187 AVX512VLVectorVTInfo _> {
4188 let Predicates = [prd] in
4189 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4190 EVEX_V512 ;
4191 let Predicates = [HasVLX, prd] in {
4192 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4193 EVEX_V256 ;
4194 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4195 EVEX_V128 ;
4196 }
4197}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004198
Michael Zuckermand9cac592016-01-19 17:07:43 +00004199defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4200 avx512vl_i16_info>, VEX_W;
4201defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4202 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004203
4204defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4205 avx512vl_i32_info>;
4206defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4207 avx512vl_i64_info>, VEX_W;
4208defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4209 avx512vl_f32_info>;
4210defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4211 avx512vl_f64_info>, VEX_W;
4212
4213defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4214 X86VPermi, avx512vl_i64_info>,
4215 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4216defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4217 X86VPermi, avx512vl_f64_info>,
4218 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004219//===----------------------------------------------------------------------===//
4220// AVX-512 - VPERMIL
4221//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004222
Igor Breger78741a12015-10-04 07:20:41 +00004223multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4224 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4225 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4226 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4227 "$src2, $src1", "$src1, $src2",
4228 (_.VT (OpNode _.RC:$src1,
4229 (Ctrl.VT Ctrl.RC:$src2)))>,
4230 T8PD, EVEX_4V;
4231 let mayLoad = 1 in {
4232 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4233 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4234 "$src2, $src1", "$src1, $src2",
4235 (_.VT (OpNode
4236 _.RC:$src1,
4237 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4238 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4239 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4240 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4241 "${src2}"##_.BroadcastStr##", $src1",
4242 "$src1, ${src2}"##_.BroadcastStr,
4243 (_.VT (OpNode
4244 _.RC:$src1,
4245 (Ctrl.VT (X86VBroadcast
4246 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4247 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4248 }//let mayLoad = 1
4249}
4250
4251multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4252 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4253 let Predicates = [HasAVX512] in {
4254 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4255 Ctrl.info512>, EVEX_V512;
4256 }
4257 let Predicates = [HasAVX512, HasVLX] in {
4258 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4259 Ctrl.info128>, EVEX_V128;
4260 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4261 Ctrl.info256>, EVEX_V256;
4262 }
4263}
4264
4265multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4266 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4267
4268 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4269 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4270 X86VPermilpi, _>,
4271 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004272}
4273
4274defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4275 avx512vl_i32_info>;
4276defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4277 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004278//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004279// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4280//===----------------------------------------------------------------------===//
4281
4282defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004283 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004284 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4285defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004286 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004287defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004288 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004289
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004290multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4291 let Predicates = [HasBWI] in
4292 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4293
4294 let Predicates = [HasVLX, HasBWI] in {
4295 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4296 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4297 }
4298}
4299
4300defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4301
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004302//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004303// Move Low to High and High to Low packed FP Instructions
4304//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004305def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4306 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004307 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004308 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4309 IIC_SSE_MOV_LH>, EVEX_4V;
4310def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4311 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004312 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004313 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4314 IIC_SSE_MOV_LH>, EVEX_4V;
4315
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004316let Predicates = [HasAVX512] in {
4317 // MOVLHPS patterns
4318 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4319 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4320 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4321 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004322
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004323 // MOVHLPS patterns
4324 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4325 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4326}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004327
4328//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004329// VMOVHPS/PD VMOVLPS Instructions
4330// All patterns was taken from SSS implementation.
4331//===----------------------------------------------------------------------===//
4332multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4333 X86VectorVTInfo _> {
4334 let mayLoad = 1 in
4335 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4336 (ins _.RC:$src1, f64mem:$src2),
4337 !strconcat(OpcodeStr,
4338 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4339 [(set _.RC:$dst,
4340 (OpNode _.RC:$src1,
4341 (_.VT (bitconvert
4342 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4343 IIC_SSE_MOV_LH>, EVEX_4V;
4344}
4345
4346defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4347 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4348defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4349 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4350defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4351 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4352defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4353 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4354
4355let Predicates = [HasAVX512] in {
4356 // VMOVHPS patterns
4357 def : Pat<(X86Movlhps VR128X:$src1,
4358 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4359 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4360 def : Pat<(X86Movlhps VR128X:$src1,
4361 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4362 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4363 // VMOVHPD patterns
4364 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4365 (scalar_to_vector (loadf64 addr:$src2)))),
4366 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4367 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4368 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4369 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4370 // VMOVLPS patterns
4371 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4372 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4373 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4374 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4375 // VMOVLPD patterns
4376 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4377 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4378 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4379 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4380 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4381 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4382 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4383}
4384
4385let mayStore = 1 in {
4386def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4387 (ins f64mem:$dst, VR128X:$src),
4388 "vmovhps\t{$src, $dst|$dst, $src}",
4389 [(store (f64 (vector_extract
4390 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4391 (bc_v2f64 (v4f32 VR128X:$src))),
4392 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4393 EVEX, EVEX_CD8<32, CD8VT2>;
4394def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4395 (ins f64mem:$dst, VR128X:$src),
4396 "vmovhpd\t{$src, $dst|$dst, $src}",
4397 [(store (f64 (vector_extract
4398 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4399 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4400 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4401def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4402 (ins f64mem:$dst, VR128X:$src),
4403 "vmovlps\t{$src, $dst|$dst, $src}",
4404 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128X:$src)),
4405 (iPTR 0))), addr:$dst)],
4406 IIC_SSE_MOV_LH>,
4407 EVEX, EVEX_CD8<32, CD8VT2>;
4408def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4409 (ins f64mem:$dst, VR128X:$src),
4410 "vmovlpd\t{$src, $dst|$dst, $src}",
4411 [(store (f64 (vector_extract (v2f64 VR128X:$src),
4412 (iPTR 0))), addr:$dst)],
4413 IIC_SSE_MOV_LH>,
4414 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4415}
4416let Predicates = [HasAVX512] in {
4417 // VMOVHPD patterns
4418 def : Pat<(store (f64 (vector_extract
4419 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4420 (iPTR 0))), addr:$dst),
4421 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4422 // VMOVLPS patterns
4423 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4424 addr:$src1),
4425 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4426 def : Pat<(store (v4i32 (X86Movlps
4427 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4428 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4429 // VMOVLPD patterns
4430 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4431 addr:$src1),
4432 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4433 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4434 addr:$src1),
4435 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4436}
4437//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004438// FMA - Fused Multiply Operations
4439//
Adam Nemet26371ce2014-10-24 00:02:55 +00004440
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004441let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004442multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4443 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004444 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004445 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004446 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004447 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004448 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004449
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004450 let mayLoad = 1 in {
4451 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004452 (ins _.RC:$src2, _.MemOp:$src3),
4453 OpcodeStr, "$src3, $src2", "$src2, $src3",
4454 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004455 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004456
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004457 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004458 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004459 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4460 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4461 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004462 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004463 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004464 }
4465}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004466
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004467multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4468 X86VectorVTInfo _> {
4469 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004470 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4471 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4472 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4473 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004474}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004475} // Constraints = "$src1 = $dst"
4476
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004477multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4478 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4479 let Predicates = [HasAVX512] in {
4480 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4481 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4482 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004483 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004484 let Predicates = [HasVLX, HasAVX512] in {
4485 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4486 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4487 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4488 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004489 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004490}
4491
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004492multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4493 SDNode OpNodeRnd > {
4494 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4495 avx512vl_f32_info>;
4496 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4497 avx512vl_f64_info>, VEX_W;
4498}
4499
4500defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4501defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4502defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4503defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4504defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4505defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4506
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004507
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004508let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004509multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4510 X86VectorVTInfo _> {
4511 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4512 (ins _.RC:$src2, _.RC:$src3),
4513 OpcodeStr, "$src3, $src2", "$src2, $src3",
4514 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4515 AVX512FMA3Base;
4516
4517 let mayLoad = 1 in {
4518 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4519 (ins _.RC:$src2, _.MemOp:$src3),
4520 OpcodeStr, "$src3, $src2", "$src2, $src3",
4521 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4522 AVX512FMA3Base;
4523
4524 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4525 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4526 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4527 "$src2, ${src3}"##_.BroadcastStr,
4528 (_.VT (OpNode _.RC:$src2,
4529 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4530 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4531 }
4532}
4533
4534multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4535 X86VectorVTInfo _> {
4536 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4537 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4538 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4539 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4540 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004541}
4542} // Constraints = "$src1 = $dst"
4543
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004544multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4545 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4546 let Predicates = [HasAVX512] in {
4547 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4548 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4549 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004550 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004551 let Predicates = [HasVLX, HasAVX512] in {
4552 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4553 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4554 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4555 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004556 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004557}
4558
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004559multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4560 SDNode OpNodeRnd > {
4561 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4562 avx512vl_f32_info>;
4563 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4564 avx512vl_f64_info>, VEX_W;
4565}
4566
4567defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4568defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4569defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4570defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4571defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4572defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4573
4574let Constraints = "$src1 = $dst" in {
4575multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4576 X86VectorVTInfo _> {
4577 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4578 (ins _.RC:$src3, _.RC:$src2),
4579 OpcodeStr, "$src2, $src3", "$src3, $src2",
4580 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4581 AVX512FMA3Base;
4582
4583 let mayLoad = 1 in {
4584 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4585 (ins _.RC:$src3, _.MemOp:$src2),
4586 OpcodeStr, "$src2, $src3", "$src3, $src2",
4587 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4588 AVX512FMA3Base;
4589
4590 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4591 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4592 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4593 "$src3, ${src2}"##_.BroadcastStr,
4594 (_.VT (OpNode _.RC:$src1,
4595 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4596 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4597 }
4598}
4599
4600multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4601 X86VectorVTInfo _> {
4602 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4603 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4604 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4605 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4606 AVX512FMA3Base, EVEX_B, EVEX_RC;
4607}
4608} // Constraints = "$src1 = $dst"
4609
4610multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4611 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4612 let Predicates = [HasAVX512] in {
4613 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4614 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4615 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4616 }
4617 let Predicates = [HasVLX, HasAVX512] in {
4618 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4619 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4620 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4621 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4622 }
4623}
4624
4625multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4626 SDNode OpNodeRnd > {
4627 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4628 avx512vl_f32_info>;
4629 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4630 avx512vl_f64_info>, VEX_W;
4631}
4632
4633defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4634defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4635defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4636defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4637defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4638defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004639
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004640// Scalar FMA
4641let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004642multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4643 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4644 dag RHS_r, dag RHS_m > {
4645 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4646 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4647 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004648
Igor Breger15820b02015-07-01 13:24:28 +00004649 let mayLoad = 1 in
4650 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4651 (ins _.RC:$src2, _.MemOp:$src3), OpcodeStr,
4652 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4653
4654 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4655 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4656 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4657 AVX512FMA3Base, EVEX_B, EVEX_RC;
4658
4659 let isCodeGenOnly = 1 in {
4660 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4661 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4662 !strconcat(OpcodeStr,
4663 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4664 [RHS_r]>;
4665 let mayLoad = 1 in
4666 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4667 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4668 !strconcat(OpcodeStr,
4669 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4670 [RHS_m]>;
4671 }// isCodeGenOnly = 1
4672}
4673}// Constraints = "$src1 = $dst"
4674
4675multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4676 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4677 string SUFF> {
4678
4679 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
4680 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)),
4681 (_.VT (OpNode _.RC:$src2, _.RC:$src1,
4682 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))))),
4683 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4684 (i32 imm:$rc))),
4685 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4686 _.FRC:$src3))),
4687 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4688 (_.ScalarLdFrag addr:$src3))))>;
4689
4690 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
4691 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)),
4692 (_.VT (OpNode _.RC:$src2,
4693 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4694 _.RC:$src1)),
4695 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4696 (i32 imm:$rc))),
4697 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4698 _.FRC:$src1))),
4699 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4700 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4701
4702 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
4703 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)),
4704 (_.VT (OpNode _.RC:$src1,
4705 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4706 _.RC:$src2)),
4707 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4708 (i32 imm:$rc))),
4709 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4710 _.FRC:$src2))),
4711 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4712 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4713}
4714
4715multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4716 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4717 let Predicates = [HasAVX512] in {
4718 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4719 OpNodeRnd, f32x_info, "SS">,
4720 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4721 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4722 OpNodeRnd, f64x_info, "SD">,
4723 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4724 }
4725}
4726
4727defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4728defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4729defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4730defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004731
4732//===----------------------------------------------------------------------===//
4733// AVX-512 Scalar convert from sign integer to float/double
4734//===----------------------------------------------------------------------===//
4735
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004736multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4737 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4738 PatFrag ld_frag, string asm> {
4739 let hasSideEffects = 0 in {
4740 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4741 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004742 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004743 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004744 let mayLoad = 1 in
4745 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4746 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004747 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004748 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004749 } // hasSideEffects = 0
4750 let isCodeGenOnly = 1 in {
4751 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4752 (ins DstVT.RC:$src1, SrcRC:$src2),
4753 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4754 [(set DstVT.RC:$dst,
4755 (OpNode (DstVT.VT DstVT.RC:$src1),
4756 SrcRC:$src2,
4757 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4758
4759 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4760 (ins DstVT.RC:$src1, x86memop:$src2),
4761 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4762 [(set DstVT.RC:$dst,
4763 (OpNode (DstVT.VT DstVT.RC:$src1),
4764 (ld_frag addr:$src2),
4765 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4766 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004767}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004768
Igor Bregerabe4a792015-06-14 12:44:55 +00004769multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004770 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004771 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4772 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004773 !strconcat(asm,
4774 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004775 [(set DstVT.RC:$dst,
4776 (OpNode (DstVT.VT DstVT.RC:$src1),
4777 SrcRC:$src2,
4778 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4779}
4780
4781multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004782 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4783 PatFrag ld_frag, string asm> {
4784 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4785 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4786 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004787}
4788
Andrew Trick15a47742013-10-09 05:11:10 +00004789let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004790defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004791 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4792 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004793defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004794 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4795 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004796defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004797 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4798 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004799defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004800 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4801 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004802
4803def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4804 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4805def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004806 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004807def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4808 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4809def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004810 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004811
4812def : Pat<(f32 (sint_to_fp GR32:$src)),
4813 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4814def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004815 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004816def : Pat<(f64 (sint_to_fp GR32:$src)),
4817 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4818def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004819 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4820
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004821defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004822 v4f32x_info, i32mem, loadi32,
4823 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004824defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004825 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4826 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004827defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004828 i32mem, loadi32, "cvtusi2sd{l}">,
4829 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004830defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004831 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4832 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004833
4834def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4835 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4836def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4837 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4838def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4839 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4840def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4841 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4842
4843def : Pat<(f32 (uint_to_fp GR32:$src)),
4844 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4845def : Pat<(f32 (uint_to_fp GR64:$src)),
4846 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4847def : Pat<(f64 (uint_to_fp GR32:$src)),
4848 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4849def : Pat<(f64 (uint_to_fp GR64:$src)),
4850 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004851}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004852
4853//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004854// AVX-512 Scalar convert from float/double to integer
4855//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00004856multiclass avx512_cvt_s_int_round<bits<8> opc, RegisterClass SrcRC,
4857 RegisterClass DstRC, Intrinsic Int,
4858 Operand memop, ComplexPattern mem_cpat, string asm> {
4859 let hasSideEffects = 0, Predicates = [HasAVX512] in {
4860 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
4861 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4862 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG;
4863 def rb : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
4864 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), []>,
4865 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4866 let mayLoad = 1 in
4867 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
4868 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG;
4869 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004870}
Asaf Badouh2744d212015-09-20 14:31:19 +00004871
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004872// Convert float/double to signed/unsigned int 32/64
Asaf Badouh2744d212015-09-20 14:31:19 +00004873defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004874 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004875 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004876defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64,
4877 int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004878 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004879 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004880defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32,
4881 int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004882 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004883 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004884defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004885 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004886 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004887 EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004888defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004889 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004890 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004891defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64,
4892 int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004893 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004894 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004895defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32,
4896 int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004897 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004898 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004899defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004900 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004901 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004902 EVEX_CD8<64, CD8VT1>;
4903
Asaf Badouh2744d212015-09-20 14:31:19 +00004904let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00004905 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4906 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4907 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4908 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4909 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4910 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4911 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4912 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4913 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4914 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4915 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4916 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004917
Craig Topper9dd48c82014-01-02 17:28:14 +00004918 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4919 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4920 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00004921} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004922
4923// Convert float/double to signed/unsigned int 32/64 with truncation
Asaf Badouh2744d212015-09-20 14:31:19 +00004924multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
4925 X86VectorVTInfo _DstRC, SDNode OpNode,
4926 SDNode OpNodeRnd>{
4927let Predicates = [HasAVX512] in {
4928 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
4929 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4930 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
4931 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
4932 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
4933 []>, EVEX, EVEX_B;
4934 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.MemOp:$src),
4935 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4936 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
4937 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004938
Asaf Badouh2744d212015-09-20 14:31:19 +00004939 let isCodeGenOnly = 1,hasSideEffects = 0 in {
4940 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
4941 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4942 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
4943 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
4944 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
4945 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
4946 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
4947 (i32 FROUND_NO_EXC)))]>,
4948 EVEX,VEX_LIG , EVEX_B;
4949 let mayLoad = 1 in
4950 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
4951 (ins _SrcRC.MemOp:$src),
4952 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4953 []>, EVEX, VEX_LIG;
4954
4955 } // isCodeGenOnly = 1, hasSideEffects = 0
4956} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004957}
4958
Asaf Badouh2744d212015-09-20 14:31:19 +00004959
4960defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
4961 fp_to_sint,X86cvttss2IntRnd>,
4962 XS, EVEX_CD8<32, CD8VT1>;
4963defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
4964 fp_to_sint,X86cvttss2IntRnd>,
4965 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
4966defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
4967 fp_to_sint,X86cvttsd2IntRnd>,
4968 XD, EVEX_CD8<64, CD8VT1>;
4969defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
4970 fp_to_sint,X86cvttsd2IntRnd>,
4971 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
4972
4973defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
4974 fp_to_uint,X86cvttss2UIntRnd>,
4975 XS, EVEX_CD8<32, CD8VT1>;
4976defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
4977 fp_to_uint,X86cvttss2UIntRnd>,
4978 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
4979defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
4980 fp_to_uint,X86cvttsd2UIntRnd>,
4981 XD, EVEX_CD8<64, CD8VT1>;
4982defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
4983 fp_to_uint,X86cvttsd2UIntRnd>,
4984 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
4985let Predicates = [HasAVX512] in {
4986 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
4987 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4988 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
4989 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4990 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
4991 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
4992 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
4993 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
4994
Elena Demikhovskycf088092013-12-11 14:31:04 +00004995} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004996//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004997// AVX-512 Convert form float to double and back
4998//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00004999multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5000 X86VectorVTInfo _Src, SDNode OpNode> {
5001 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5002 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5003 "$src2, $src1", "$src1, $src2",
5004 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5005 (_Src.VT _Src.RC:$src2)))>,
5006 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5007 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5008 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
5009 "$src2, $src1", "$src1, $src2",
5010 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5011 (_Src.VT (scalar_to_vector
5012 (_Src.ScalarLdFrag addr:$src2)))))>,
5013 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005014}
5015
Asaf Badouh2744d212015-09-20 14:31:19 +00005016// Scalar Coversion with SAE - suppress all exceptions
5017multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5018 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5019 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5020 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5021 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
5022 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
5023 (_Src.VT _Src.RC:$src2),
5024 (i32 FROUND_NO_EXC)))>,
5025 EVEX_4V, VEX_LIG, EVEX_B;
5026}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005027
Asaf Badouh2744d212015-09-20 14:31:19 +00005028// Scalar Conversion with rounding control (RC)
5029multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5030 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5031 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5032 (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
5033 "$rc, $src2, $src1", "$src1, $src2, $rc",
5034 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
5035 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5036 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5037 EVEX_B, EVEX_RC;
5038}
5039multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5040 SDNode OpNodeRnd, X86VectorVTInfo _src,
5041 X86VectorVTInfo _dst> {
5042 let Predicates = [HasAVX512] in {
5043 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5044 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5045 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5046 EVEX_V512, XD;
5047 }
5048}
5049
5050multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5051 SDNode OpNodeRnd, X86VectorVTInfo _src,
5052 X86VectorVTInfo _dst> {
5053 let Predicates = [HasAVX512] in {
5054 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5055 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
5056 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5057 }
5058}
5059defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5060 X86froundRnd, f64x_info, f32x_info>;
5061defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
5062 X86fpextRnd,f32x_info, f64x_info >;
5063
5064def : Pat<(f64 (fextend FR32X:$src)),
5065 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
5066 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5067 Requires<[HasAVX512]>;
5068def : Pat<(f64 (fextend (loadf32 addr:$src))),
5069 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5070 Requires<[HasAVX512]>;
5071
5072def : Pat<(f64 (extloadf32 addr:$src)),
5073 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005074 Requires<[HasAVX512, OptForSize]>;
5075
Asaf Badouh2744d212015-09-20 14:31:19 +00005076def : Pat<(f64 (extloadf32 addr:$src)),
5077 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
5078 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5079 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005080
Asaf Badouh2744d212015-09-20 14:31:19 +00005081def : Pat<(f32 (fround FR64X:$src)),
5082 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
5083 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005084 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005085//===----------------------------------------------------------------------===//
5086// AVX-512 Vector convert from signed/unsigned integer to float/double
5087// and from float/double to signed/unsigned integer
5088//===----------------------------------------------------------------------===//
5089
5090multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5091 X86VectorVTInfo _Src, SDNode OpNode,
5092 string Broadcast = _.BroadcastStr,
5093 string Alias = ""> {
5094
5095 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5096 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5097 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5098
5099 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5100 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5101 (_.VT (OpNode (_Src.VT
5102 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5103
5104 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5105 (ins _Src.MemOp:$src), OpcodeStr,
5106 "${src}"##Broadcast, "${src}"##Broadcast,
5107 (_.VT (OpNode (_Src.VT
5108 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5109 ))>, EVEX, EVEX_B;
5110}
5111// Coversion with SAE - suppress all exceptions
5112multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5113 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5114 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5115 (ins _Src.RC:$src), OpcodeStr,
5116 "{sae}, $src", "$src, {sae}",
5117 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5118 (i32 FROUND_NO_EXC)))>,
5119 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005120}
5121
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005122// Conversion with rounding control (RC)
5123multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5124 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5125 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5126 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5127 "$rc, $src", "$src, $rc",
5128 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5129 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005130}
5131
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005132// Extend Float to Double
5133multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5134 let Predicates = [HasAVX512] in {
5135 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5136 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5137 X86vfpextRnd>, EVEX_V512;
5138 }
5139 let Predicates = [HasVLX] in {
5140 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5141 X86vfpext, "{1to2}">, EVEX_V128;
5142 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5143 EVEX_V256;
5144 }
5145}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005146
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005147// Truncate Double to Float
5148multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5149 let Predicates = [HasAVX512] in {
5150 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5151 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5152 X86vfproundRnd>, EVEX_V512;
5153 }
5154 let Predicates = [HasVLX] in {
5155 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5156 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5157 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5158 "{1to4}", "{y}">, EVEX_V256;
5159 }
5160}
5161
5162defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5163 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5164defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5165 PS, EVEX_CD8<32, CD8VH>;
5166
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005167def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5168 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005169
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005170let Predicates = [HasVLX] in {
5171 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5172 (VCVTPS2PDZ256rm addr:$src)>;
5173}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005174
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005175// Convert Signed/Unsigned Doubleword to Double
5176multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5177 SDNode OpNode128> {
5178 // No rounding in this op
5179 let Predicates = [HasAVX512] in
5180 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5181 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005182
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005183 let Predicates = [HasVLX] in {
5184 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5185 OpNode128, "{1to2}">, EVEX_V128;
5186 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5187 EVEX_V256;
5188 }
5189}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005190
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005191// Convert Signed/Unsigned Doubleword to Float
5192multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5193 SDNode OpNodeRnd> {
5194 let Predicates = [HasAVX512] in
5195 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5196 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5197 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005198
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005199 let Predicates = [HasVLX] in {
5200 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5201 EVEX_V128;
5202 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5203 EVEX_V256;
5204 }
5205}
5206
5207// Convert Float to Signed/Unsigned Doubleword with truncation
5208multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5209 SDNode OpNode, SDNode OpNodeRnd> {
5210 let Predicates = [HasAVX512] in {
5211 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5212 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5213 OpNodeRnd>, EVEX_V512;
5214 }
5215 let Predicates = [HasVLX] in {
5216 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5217 EVEX_V128;
5218 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5219 EVEX_V256;
5220 }
5221}
5222
5223// Convert Float to Signed/Unsigned Doubleword
5224multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5225 SDNode OpNode, SDNode OpNodeRnd> {
5226 let Predicates = [HasAVX512] in {
5227 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5228 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5229 OpNodeRnd>, EVEX_V512;
5230 }
5231 let Predicates = [HasVLX] in {
5232 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5233 EVEX_V128;
5234 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5235 EVEX_V256;
5236 }
5237}
5238
5239// Convert Double to Signed/Unsigned Doubleword with truncation
5240multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5241 SDNode OpNode, SDNode OpNodeRnd> {
5242 let Predicates = [HasAVX512] in {
5243 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5244 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5245 OpNodeRnd>, EVEX_V512;
5246 }
5247 let Predicates = [HasVLX] in {
5248 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5249 // memory forms of these instructions in Asm Parcer. They have the same
5250 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5251 // due to the same reason.
5252 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5253 "{1to2}", "{x}">, EVEX_V128;
5254 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5255 "{1to4}", "{y}">, EVEX_V256;
5256 }
5257}
5258
5259// Convert Double to Signed/Unsigned Doubleword
5260multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5261 SDNode OpNode, SDNode OpNodeRnd> {
5262 let Predicates = [HasAVX512] in {
5263 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5264 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5265 OpNodeRnd>, EVEX_V512;
5266 }
5267 let Predicates = [HasVLX] in {
5268 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5269 // memory forms of these instructions in Asm Parcer. They have the same
5270 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5271 // due to the same reason.
5272 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5273 "{1to2}", "{x}">, EVEX_V128;
5274 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5275 "{1to4}", "{y}">, EVEX_V256;
5276 }
5277}
5278
5279// Convert Double to Signed/Unsigned Quardword
5280multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5281 SDNode OpNode, SDNode OpNodeRnd> {
5282 let Predicates = [HasDQI] in {
5283 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5284 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5285 OpNodeRnd>, EVEX_V512;
5286 }
5287 let Predicates = [HasDQI, HasVLX] in {
5288 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5289 EVEX_V128;
5290 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5291 EVEX_V256;
5292 }
5293}
5294
5295// Convert Double to Signed/Unsigned Quardword with truncation
5296multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5297 SDNode OpNode, SDNode OpNodeRnd> {
5298 let Predicates = [HasDQI] in {
5299 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5300 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5301 OpNodeRnd>, EVEX_V512;
5302 }
5303 let Predicates = [HasDQI, HasVLX] in {
5304 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5305 EVEX_V128;
5306 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5307 EVEX_V256;
5308 }
5309}
5310
5311// Convert Signed/Unsigned Quardword to Double
5312multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5313 SDNode OpNode, SDNode OpNodeRnd> {
5314 let Predicates = [HasDQI] in {
5315 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5316 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5317 OpNodeRnd>, EVEX_V512;
5318 }
5319 let Predicates = [HasDQI, HasVLX] in {
5320 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5321 EVEX_V128;
5322 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5323 EVEX_V256;
5324 }
5325}
5326
5327// Convert Float to Signed/Unsigned Quardword
5328multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5329 SDNode OpNode, SDNode OpNodeRnd> {
5330 let Predicates = [HasDQI] in {
5331 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5332 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5333 OpNodeRnd>, EVEX_V512;
5334 }
5335 let Predicates = [HasDQI, HasVLX] in {
5336 // Explicitly specified broadcast string, since we take only 2 elements
5337 // from v4f32x_info source
5338 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5339 "{1to2}">, EVEX_V128;
5340 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5341 EVEX_V256;
5342 }
5343}
5344
5345// Convert Float to Signed/Unsigned Quardword with truncation
5346multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5347 SDNode OpNode, SDNode OpNodeRnd> {
5348 let Predicates = [HasDQI] in {
5349 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5350 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5351 OpNodeRnd>, EVEX_V512;
5352 }
5353 let Predicates = [HasDQI, HasVLX] in {
5354 // Explicitly specified broadcast string, since we take only 2 elements
5355 // from v4f32x_info source
5356 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5357 "{1to2}">, EVEX_V128;
5358 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5359 EVEX_V256;
5360 }
5361}
5362
5363// Convert Signed/Unsigned Quardword to Float
5364multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5365 SDNode OpNode, SDNode OpNodeRnd> {
5366 let Predicates = [HasDQI] in {
5367 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5368 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5369 OpNodeRnd>, EVEX_V512;
5370 }
5371 let Predicates = [HasDQI, HasVLX] in {
5372 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5373 // memory forms of these instructions in Asm Parcer. They have the same
5374 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5375 // due to the same reason.
5376 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5377 "{1to2}", "{x}">, EVEX_V128;
5378 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5379 "{1to4}", "{y}">, EVEX_V256;
5380 }
5381}
5382
5383defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005384 EVEX_CD8<32, CD8VH>;
5385
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005386defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5387 X86VSintToFpRnd>,
5388 PS, EVEX_CD8<32, CD8VF>;
5389
5390defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5391 X86VFpToSintRnd>,
5392 XS, EVEX_CD8<32, CD8VF>;
5393
5394defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5395 X86VFpToSintRnd>,
5396 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5397
5398defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5399 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005400 EVEX_CD8<32, CD8VF>;
5401
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005402defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5403 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005404 EVEX_CD8<64, CD8VF>;
5405
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005406defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5407 XS, EVEX_CD8<32, CD8VH>;
5408
5409defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5410 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005411 EVEX_CD8<32, CD8VF>;
5412
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005413defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
5414 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005415
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005416defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
5417 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005418 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005419
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005420defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
5421 X86cvtps2UIntRnd>,
5422 PS, EVEX_CD8<32, CD8VF>;
5423defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
5424 X86cvtpd2UIntRnd>, VEX_W,
5425 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005426
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005427defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
5428 X86cvtpd2IntRnd>, VEX_W,
5429 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005430
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005431defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5432 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005433
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005434defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5435 X86cvtpd2UIntRnd>, VEX_W,
5436 PD, EVEX_CD8<64, CD8VF>;
5437
5438defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5439 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5440
5441defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5442 X86VFpToSlongRnd>, VEX_W,
5443 PD, EVEX_CD8<64, CD8VF>;
5444
5445defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5446 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5447
5448defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5449 X86VFpToUlongRnd>, VEX_W,
5450 PD, EVEX_CD8<64, CD8VF>;
5451
5452defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5453 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5454
5455defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5456 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5457
5458defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5459 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5460
5461defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5462 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5463
5464defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5465 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5466
Craig Toppere38c57a2015-11-27 05:44:02 +00005467let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005468def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005469 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005470 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005471
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005472def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5473 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5474 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5475
5476def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5477 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5478 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005479
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005480def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5481 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5482 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005483
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005484def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5485 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5486 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005487}
5488
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005489let Predicates = [HasAVX512] in {
5490 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5491 (VCVTPD2PSZrm addr:$src)>;
5492 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5493 (VCVTPS2PDZrm addr:$src)>;
5494}
5495
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005496//===----------------------------------------------------------------------===//
5497// Half precision conversion instructions
5498//===----------------------------------------------------------------------===//
Asaf Badouh7c522452015-10-22 14:01:16 +00005499multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
5500 X86MemOperand x86memop, PatFrag ld_frag> {
5501 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5502 "vcvtph2ps", "$src", "$src",
5503 (X86cvtph2ps (_src.VT _src.RC:$src),
5504 (i32 FROUND_CURRENT))>, T8PD;
5505 let hasSideEffects = 0, mayLoad = 1 in {
5506 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
5507 "vcvtph2ps", "$src", "$src",
5508 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5509 (i32 FROUND_CURRENT))>, T8PD;
5510 }
5511}
5512
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005513multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005514 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5515 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5516 (X86cvtph2ps (_src.VT _src.RC:$src),
5517 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5518
5519}
5520
5521let Predicates = [HasAVX512] in {
5522 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005523 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005524 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5525 let Predicates = [HasVLX] in {
5526 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
5527 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5528 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5529 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5530 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005531}
5532
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005533multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
5534 X86MemOperand x86memop> {
5535 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5536 (ins _src.RC:$src1, i32u8imm:$src2),
5537 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
5538 (X86cvtps2ph (_src.VT _src.RC:$src1),
5539 (i32 imm:$src2),
5540 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5541 let hasSideEffects = 0, mayStore = 1 in {
5542 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5543 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
5544 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5545 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5546 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5547 addr:$dst)]>;
5548 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5549 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
5550 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
5551 []>, EVEX_K;
5552 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005553}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005554multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5555 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5556 (ins _src.RC:$src1, i32u8imm:$src2),
5557 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, $src2, {sae}",
5558 (X86cvtps2ph (_src.VT _src.RC:$src1),
5559 (i32 imm:$src2),
5560 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5561}
5562let Predicates = [HasAVX512] in {
5563 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5564 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5565 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5566 let Predicates = [HasVLX] in {
5567 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5568 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5569 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5570 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5571 }
5572}
Asaf Badouh2489f352015-12-02 08:17:51 +00005573
5574// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5575multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5576 string OpcodeStr> {
5577 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5578 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
5579 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
5580 (i32 FROUND_NO_EXC)))],
5581 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5582 Sched<[WriteFAdd]>;
5583}
5584
5585let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5586 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5587 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5588 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5589 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5590 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5591 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5592 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5593 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5594}
5595
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005596let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5597 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005598 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005599 EVEX_CD8<32, CD8VT1>;
5600 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005601 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005602 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5603 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005604 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005605 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005606 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005607 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005608 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005609 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5610 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005611 let isCodeGenOnly = 1 in {
5612 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005613 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005614 EVEX_CD8<32, CD8VT1>;
5615 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005616 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005617 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005618
Craig Topper9dd48c82014-01-02 17:28:14 +00005619 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005620 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005621 EVEX_CD8<32, CD8VT1>;
5622 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005623 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005624 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5625 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005626}
Michael Liao5bf95782014-12-04 05:20:33 +00005627
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005628/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005629multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5630 X86VectorVTInfo _> {
5631 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5632 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5633 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5634 "$src2, $src1", "$src1, $src2",
5635 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005636 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005637 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5638 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5639 "$src2, $src1", "$src1, $src2",
5640 (OpNode (_.VT _.RC:$src1),
5641 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005642 }
5643}
5644}
5645
Asaf Badouheaf2da12015-09-21 10:23:53 +00005646defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5647 EVEX_CD8<32, CD8VT1>, T8PD;
5648defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5649 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5650defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5651 EVEX_CD8<32, CD8VT1>, T8PD;
5652defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5653 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005654
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005655/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5656multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005657 X86VectorVTInfo _> {
5658 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5659 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5660 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5661 let mayLoad = 1 in {
5662 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5663 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5664 (OpNode (_.FloatVT
5665 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5666 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5667 (ins _.ScalarMemOp:$src), OpcodeStr,
5668 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5669 (OpNode (_.FloatVT
5670 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5671 EVEX, T8PD, EVEX_B;
5672 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005673}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005674
5675multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5676 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5677 EVEX_V512, EVEX_CD8<32, CD8VF>;
5678 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5679 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5680
5681 // Define only if AVX512VL feature is present.
5682 let Predicates = [HasVLX] in {
5683 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5684 OpNode, v4f32x_info>,
5685 EVEX_V128, EVEX_CD8<32, CD8VF>;
5686 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5687 OpNode, v8f32x_info>,
5688 EVEX_V256, EVEX_CD8<32, CD8VF>;
5689 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5690 OpNode, v2f64x_info>,
5691 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5692 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5693 OpNode, v4f64x_info>,
5694 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5695 }
5696}
5697
5698defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5699defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005700
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005701/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005702multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5703 SDNode OpNode> {
5704
5705 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5706 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5707 "$src2, $src1", "$src1, $src2",
5708 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5709 (i32 FROUND_CURRENT))>;
5710
5711 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5712 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005713 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005714 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005715 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005716
5717 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5718 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5719 "$src2, $src1", "$src1, $src2",
5720 (OpNode (_.VT _.RC:$src1),
5721 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5722 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005723}
5724
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005725multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5726 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5727 EVEX_CD8<32, CD8VT1>;
5728 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5729 EVEX_CD8<64, CD8VT1>, VEX_W;
5730}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005731
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005732let hasSideEffects = 0, Predicates = [HasERI] in {
5733 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5734 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5735}
Igor Breger8352a0d2015-07-28 06:53:28 +00005736
5737defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005738/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005739
5740multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5741 SDNode OpNode> {
5742
5743 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5744 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5745 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5746
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005747 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5748 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5749 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005750 (bitconvert (_.LdFrag addr:$src))),
5751 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005752
5753 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouh402ebb32015-06-03 13:41:48 +00005754 (ins _.MemOp:$src), OpcodeStr,
5755 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005756 (OpNode (_.FloatVT
5757 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5758 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005759}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005760multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5761 SDNode OpNode> {
5762 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5763 (ins _.RC:$src), OpcodeStr,
5764 "{sae}, $src", "$src, {sae}",
5765 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5766}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005767
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005768multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5769 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005770 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5771 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005772 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005773 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5774 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005775}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005776
Asaf Badouh402ebb32015-06-03 13:41:48 +00005777multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5778 SDNode OpNode> {
5779 // Define only if AVX512VL feature is present.
5780 let Predicates = [HasVLX] in {
5781 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5782 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5783 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5784 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5785 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5786 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5787 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5788 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5789 }
5790}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005791let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005792
Asaf Badouh402ebb32015-06-03 13:41:48 +00005793 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5794 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5795 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5796}
5797defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5798 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5799
5800multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5801 SDNode OpNodeRnd, X86VectorVTInfo _>{
5802 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5803 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5804 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5805 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005806}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005807
Robert Khasanoveb126392014-10-28 18:15:20 +00005808multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5809 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005810 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005811 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5812 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5813 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005814 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005815 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5816 (OpNode (_.FloatVT
5817 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005818
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005819 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005820 (ins _.ScalarMemOp:$src), OpcodeStr,
5821 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5822 (OpNode (_.FloatVT
5823 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5824 EVEX, EVEX_B;
5825 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005826}
5827
Robert Khasanoveb126392014-10-28 18:15:20 +00005828multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5829 SDNode OpNode> {
5830 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5831 v16f32_info>,
5832 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5833 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5834 v8f64_info>,
5835 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5836 // Define only if AVX512VL feature is present.
5837 let Predicates = [HasVLX] in {
5838 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5839 OpNode, v4f32x_info>,
5840 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5841 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5842 OpNode, v8f32x_info>,
5843 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5844 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5845 OpNode, v2f64x_info>,
5846 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5847 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5848 OpNode, v4f64x_info>,
5849 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5850 }
5851}
5852
Asaf Badouh402ebb32015-06-03 13:41:48 +00005853multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5854 SDNode OpNodeRnd> {
5855 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5856 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5857 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5858 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5859}
5860
Igor Breger4c4cd782015-09-20 09:13:41 +00005861multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5862 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5863
5864 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5865 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5866 "$src2, $src1", "$src1, $src2",
5867 (OpNodeRnd (_.VT _.RC:$src1),
5868 (_.VT _.RC:$src2),
5869 (i32 FROUND_CURRENT))>;
5870 let mayLoad = 1 in
5871 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5872 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5873 "$src2, $src1", "$src1, $src2",
5874 (OpNodeRnd (_.VT _.RC:$src1),
5875 (_.VT (scalar_to_vector
5876 (_.ScalarLdFrag addr:$src2))),
5877 (i32 FROUND_CURRENT))>;
5878
5879 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5880 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5881 "$rc, $src2, $src1", "$src1, $src2, $rc",
5882 (OpNodeRnd (_.VT _.RC:$src1),
5883 (_.VT _.RC:$src2),
5884 (i32 imm:$rc))>,
5885 EVEX_B, EVEX_RC;
5886
5887 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005888 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005889 (ins _.FRC:$src1, _.FRC:$src2),
5890 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5891
5892 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005893 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005894 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5895 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5896 }
5897
5898 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
5899 (!cast<Instruction>(NAME#SUFF#Zr)
5900 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
5901
5902 def : Pat<(_.EltVT (OpNode (load addr:$src))),
5903 (!cast<Instruction>(NAME#SUFF#Zm)
5904 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[OptForSize]>;
5905}
5906
5907multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
5908 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
5909 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
5910 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
5911 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
5912}
5913
Asaf Badouh402ebb32015-06-03 13:41:48 +00005914defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
5915 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005916
Igor Breger4c4cd782015-09-20 09:13:41 +00005917defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005918
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005919let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005920 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005921 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005922 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005923 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005924 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005925 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005926 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005927 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005928 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005929 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005930}
5931
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005932multiclass
5933avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005934
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005935 let ExeDomain = _.ExeDomain in {
5936 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5937 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5938 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005939 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005940 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5941
5942 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5943 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005944 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
5945 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005946 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005947
5948 let mayLoad = 1 in
5949 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5950 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
5951 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005952 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005953 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5954 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5955 }
5956 let Predicates = [HasAVX512] in {
5957 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
5958 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5959 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
5960 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
5961 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5962 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
5963 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
5964 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5965 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
5966 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
5967 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5968 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
5969 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
5970 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5971 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
5972
5973 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5974 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5975 addr:$src, (i32 0x1))), _.FRC)>;
5976 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5977 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5978 addr:$src, (i32 0x2))), _.FRC)>;
5979 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5980 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5981 addr:$src, (i32 0x3))), _.FRC)>;
5982 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5983 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5984 addr:$src, (i32 0x4))), _.FRC)>;
5985 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5986 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5987 addr:$src, (i32 0xc))), _.FRC)>;
5988 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005989}
5990
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005991defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
5992 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005993
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005994defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
5995 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00005996
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005997//-------------------------------------------------
5998// Integer truncate and extend operations
5999//-------------------------------------------------
6000
Igor Breger074a64e2015-07-24 17:24:15 +00006001multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6002 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6003 X86MemOperand x86memop> {
6004
6005 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6006 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6007 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6008 EVEX, T8XS;
6009
6010 // for intrinsic patter match
6011 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6012 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6013 undef)),
6014 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6015 SrcInfo.RC:$src1)>;
6016
6017 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6018 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6019 DestInfo.ImmAllZerosV)),
6020 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6021 SrcInfo.RC:$src1)>;
6022
6023 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6024 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6025 DestInfo.RC:$src0)),
6026 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6027 DestInfo.KRCWM:$mask ,
6028 SrcInfo.RC:$src1)>;
6029
6030 let mayStore = 1 in {
6031 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6032 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006033 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006034 []>, EVEX;
6035
Igor Breger074a64e2015-07-24 17:24:15 +00006036 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6037 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006038 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006039 []>, EVEX, EVEX_K;
Igor Breger074a64e2015-07-24 17:24:15 +00006040 }//mayStore = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006041}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006042
Igor Breger074a64e2015-07-24 17:24:15 +00006043multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6044 X86VectorVTInfo DestInfo,
6045 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006046
Igor Breger074a64e2015-07-24 17:24:15 +00006047 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6048 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6049 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006050
Igor Breger074a64e2015-07-24 17:24:15 +00006051 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6052 (SrcInfo.VT SrcInfo.RC:$src)),
6053 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6054 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6055}
6056
6057multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6058 X86VectorVTInfo DestInfo, string sat > {
6059
6060 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6061 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6062 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6063 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6064 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6065 (SrcInfo.VT SrcInfo.RC:$src))>;
6066
6067 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6068 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6069 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6070 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6071 (SrcInfo.VT SrcInfo.RC:$src))>;
6072}
6073
6074multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6075 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6076 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6077 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6078 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6079 Predicate prd = HasAVX512>{
6080
6081 let Predicates = [HasVLX, prd] in {
6082 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6083 DestInfoZ128, x86memopZ128>,
6084 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6085 truncFrag, mtruncFrag>, EVEX_V128;
6086
6087 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6088 DestInfoZ256, x86memopZ256>,
6089 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6090 truncFrag, mtruncFrag>, EVEX_V256;
6091 }
6092 let Predicates = [prd] in
6093 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6094 DestInfoZ, x86memopZ>,
6095 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6096 truncFrag, mtruncFrag>, EVEX_V512;
6097}
6098
6099multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6100 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6101 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6102 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6103 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6104
6105 let Predicates = [HasVLX, prd] in {
6106 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6107 DestInfoZ128, x86memopZ128>,
6108 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6109 sat>, EVEX_V128;
6110
6111 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6112 DestInfoZ256, x86memopZ256>,
6113 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6114 sat>, EVEX_V256;
6115 }
6116 let Predicates = [prd] in
6117 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6118 DestInfoZ, x86memopZ>,
6119 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6120 sat>, EVEX_V512;
6121}
6122
6123multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6124 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6125 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6126 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6127}
6128multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6129 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6130 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6131 sat>, EVEX_CD8<8, CD8VO>;
6132}
6133
6134multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6135 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6136 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6137 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6138}
6139multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6140 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6141 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6142 sat>, EVEX_CD8<16, CD8VQ>;
6143}
6144
6145multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6146 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6147 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6148 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6149}
6150multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6151 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6152 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6153 sat>, EVEX_CD8<32, CD8VH>;
6154}
6155
6156multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6157 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6158 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6159 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6160}
6161multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6162 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6163 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6164 sat>, EVEX_CD8<8, CD8VQ>;
6165}
6166
6167multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6168 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6169 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6170 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6171}
6172multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6173 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6174 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6175 sat>, EVEX_CD8<16, CD8VH>;
6176}
6177
6178multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6179 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6180 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6181 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6182}
6183multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6184 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6185 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6186 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6187}
6188
6189defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6190defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6191defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6192
6193defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6194defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6195defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6196
6197defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6198defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6199defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6200
6201defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6202defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6203defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6204
6205defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6206defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6207defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6208
6209defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6210defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6211defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006212
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006213let Predicates = [HasAVX512, NoVLX] in {
6214def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6215 (v8i16 (EXTRACT_SUBREG
6216 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6217 VR256X:$src, sub_ymm)))), sub_xmm))>;
6218def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6219 (v4i32 (EXTRACT_SUBREG
6220 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6221 VR256X:$src, sub_ymm)))), sub_xmm))>;
6222}
6223
6224let Predicates = [HasBWI, NoVLX] in {
6225def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6226 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6227 VR256X:$src, sub_ymm))), sub_xmm))>;
6228}
6229
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006230multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6231 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6232 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006233
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006234 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6235 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6236 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6237 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006238
6239 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006240 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6241 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6242 (DestInfo.VT (LdFrag addr:$src))>,
6243 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006244 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006245}
6246
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006247multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6248 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6249 let Predicates = [HasVLX, HasBWI] in {
6250 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6251 v16i8x_info, i64mem, LdFrag, OpNode>,
6252 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006253
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006254 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6255 v16i8x_info, i128mem, LdFrag, OpNode>,
6256 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6257 }
6258 let Predicates = [HasBWI] in {
6259 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6260 v32i8x_info, i256mem, LdFrag, OpNode>,
6261 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6262 }
6263}
6264
6265multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6266 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6267 let Predicates = [HasVLX, HasAVX512] in {
6268 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6269 v16i8x_info, i32mem, LdFrag, OpNode>,
6270 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6271
6272 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6273 v16i8x_info, i64mem, LdFrag, OpNode>,
6274 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6275 }
6276 let Predicates = [HasAVX512] in {
6277 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6278 v16i8x_info, i128mem, LdFrag, OpNode>,
6279 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6280 }
6281}
6282
6283multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6284 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6285 let Predicates = [HasVLX, HasAVX512] in {
6286 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6287 v16i8x_info, i16mem, LdFrag, OpNode>,
6288 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6289
6290 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6291 v16i8x_info, i32mem, LdFrag, OpNode>,
6292 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6293 }
6294 let Predicates = [HasAVX512] in {
6295 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6296 v16i8x_info, i64mem, LdFrag, OpNode>,
6297 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6298 }
6299}
6300
6301multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6302 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6303 let Predicates = [HasVLX, HasAVX512] in {
6304 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6305 v8i16x_info, i64mem, LdFrag, OpNode>,
6306 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6307
6308 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6309 v8i16x_info, i128mem, LdFrag, OpNode>,
6310 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6311 }
6312 let Predicates = [HasAVX512] in {
6313 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6314 v16i16x_info, i256mem, LdFrag, OpNode>,
6315 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6316 }
6317}
6318
6319multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6320 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6321 let Predicates = [HasVLX, HasAVX512] in {
6322 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6323 v8i16x_info, i32mem, LdFrag, OpNode>,
6324 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6325
6326 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6327 v8i16x_info, i64mem, LdFrag, OpNode>,
6328 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6329 }
6330 let Predicates = [HasAVX512] in {
6331 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6332 v8i16x_info, i128mem, LdFrag, OpNode>,
6333 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6334 }
6335}
6336
6337multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6338 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6339
6340 let Predicates = [HasVLX, HasAVX512] in {
6341 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6342 v4i32x_info, i64mem, LdFrag, OpNode>,
6343 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6344
6345 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6346 v4i32x_info, i128mem, LdFrag, OpNode>,
6347 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6348 }
6349 let Predicates = [HasAVX512] in {
6350 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6351 v8i32x_info, i256mem, LdFrag, OpNode>,
6352 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6353 }
6354}
6355
6356defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6357defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6358defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6359defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6360defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6361defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6362
6363
6364defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6365defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6366defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6367defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6368defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6369defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006370
6371//===----------------------------------------------------------------------===//
6372// GATHER - SCATTER Operations
6373
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006374multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6375 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006376 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6377 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006378 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6379 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006380 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006381 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006382 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6383 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6384 vectoraddr:$src2))]>, EVEX, EVEX_K,
6385 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006386}
Cameron McInally45325962014-03-26 13:50:50 +00006387
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006388multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6389 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6390 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
6391 vy32xmem, mgatherv8i32>, EVEX_V512, VEX_W;
6392 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
6393 vz64mem, mgatherv8i64>, EVEX_V512, VEX_W;
6394let Predicates = [HasVLX] in {
6395 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6396 vx32xmem, mgatherv4i32>, EVEX_V256, VEX_W;
6397 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
6398 vy64xmem, mgatherv4i64>, EVEX_V256, VEX_W;
6399 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6400 vx32xmem, mgatherv4i32>, EVEX_V128, VEX_W;
6401 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6402 vx64xmem, mgatherv2i64>, EVEX_V128, VEX_W;
6403}
Cameron McInally45325962014-03-26 13:50:50 +00006404}
6405
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006406multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6407 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6408 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz32mem,
6409 mgatherv16i32>, EVEX_V512;
6410 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz64mem,
6411 mgatherv8i64>, EVEX_V512;
6412let Predicates = [HasVLX] in {
6413 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6414 vy32xmem, mgatherv8i32>, EVEX_V256;
6415 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6416 vy64xmem, mgatherv4i64>, EVEX_V256;
6417 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6418 vx32xmem, mgatherv4i32>, EVEX_V128;
6419 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6420 vx64xmem, mgatherv2i64>, EVEX_V128;
6421}
Cameron McInally45325962014-03-26 13:50:50 +00006422}
Michael Liao5bf95782014-12-04 05:20:33 +00006423
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006424
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006425defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6426 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6427
6428defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6429 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006430
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006431multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6432 X86MemOperand memop, PatFrag ScatterNode> {
6433
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006434let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006435
6436 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6437 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006438 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006439 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6440 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6441 _.KRCWM:$mask, vectoraddr:$dst))]>,
6442 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006443}
6444
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006445multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6446 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6447 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
6448 vy32xmem, mscatterv8i32>, EVEX_V512, VEX_W;
6449 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
6450 vz64mem, mscatterv8i64>, EVEX_V512, VEX_W;
6451let Predicates = [HasVLX] in {
6452 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6453 vx32xmem, mscatterv4i32>, EVEX_V256, VEX_W;
6454 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
6455 vy64xmem, mscatterv4i64>, EVEX_V256, VEX_W;
6456 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6457 vx32xmem, mscatterv4i32>, EVEX_V128, VEX_W;
6458 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6459 vx64xmem, mscatterv2i64>, EVEX_V128, VEX_W;
6460}
Cameron McInally45325962014-03-26 13:50:50 +00006461}
6462
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006463multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6464 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6465 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz32mem,
6466 mscatterv16i32>, EVEX_V512;
6467 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz64mem,
6468 mscatterv8i64>, EVEX_V512;
6469let Predicates = [HasVLX] in {
6470 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6471 vy32xmem, mscatterv8i32>, EVEX_V256;
6472 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6473 vy64xmem, mscatterv4i64>, EVEX_V256;
6474 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6475 vx32xmem, mscatterv4i32>, EVEX_V128;
6476 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6477 vx64xmem, mscatterv2i64>, EVEX_V128;
6478}
Cameron McInally45325962014-03-26 13:50:50 +00006479}
6480
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006481defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6482 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006483
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006484defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6485 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006486
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006487// prefetch
6488multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6489 RegisterClass KRC, X86MemOperand memop> {
6490 let Predicates = [HasPFI], hasSideEffects = 1 in
6491 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006492 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006493 []>, EVEX, EVEX_K;
6494}
6495
6496defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
6497 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6498
6499defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
6500 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6501
6502defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
6503 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6504
6505defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
6506 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006507
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006508defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
6509 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6510
6511defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
6512 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6513
6514defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
6515 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6516
6517defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
6518 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6519
6520defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
6521 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6522
6523defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
6524 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6525
6526defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
6527 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6528
6529defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
6530 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6531
6532defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
6533 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6534
6535defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
6536 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6537
6538defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
6539 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6540
6541defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
6542 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006543
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006544// Helper fragments to match sext vXi1 to vXiY.
6545def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6546def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6547
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00006548def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
6549def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
6550def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00006551
6552def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00006553 (MOV8mr addr:$dst,
6554 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
6555 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
6556
6557def : Pat<(store VK8:$src, addr:$dst),
6558 (MOV8mr addr:$dst,
6559 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
6560 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00006561
6562def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
6563 (truncstore node:$val, node:$ptr), [{
6564 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
6565}]>;
6566
6567def : Pat<(truncstorei1 GR8:$src, addr:$dst),
6568 (MOV8mr addr:$dst, GR8:$src)>;
6569
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006570multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006571def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006572 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006573 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6574}
Michael Liao5bf95782014-12-04 05:20:33 +00006575
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006576multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6577 string OpcodeStr, Predicate prd> {
6578let Predicates = [prd] in
6579 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6580
6581 let Predicates = [prd, HasVLX] in {
6582 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6583 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6584 }
6585}
6586
6587multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6588 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6589 HasBWI>;
6590 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6591 HasBWI>, VEX_W;
6592 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6593 HasDQI>;
6594 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6595 HasDQI>, VEX_W;
6596}
Michael Liao5bf95782014-12-04 05:20:33 +00006597
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006598defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006599
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006600multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
6601def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6602 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Breger756c2892015-12-27 13:56:16 +00006603 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006604}
6605
6606multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
6607 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6608let Predicates = [prd] in
6609 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6610 EVEX_V512;
6611
6612 let Predicates = [prd, HasVLX] in {
6613 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
6614 EVEX_V256;
6615 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
6616 EVEX_V128;
6617 }
6618}
6619
6620defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6621 avx512vl_i8_info, HasBWI>;
6622defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6623 avx512vl_i16_info, HasBWI>, VEX_W;
6624defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6625 avx512vl_i32_info, HasDQI>;
6626defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6627 avx512vl_i64_info, HasDQI>, VEX_W;
6628
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006629//===----------------------------------------------------------------------===//
6630// AVX-512 - COMPRESS and EXPAND
6631//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006632
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006633multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6634 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006635 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006636 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006637 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006638
6639 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006640 def mr : AVX5128I<opc, MRMDestMem, (outs),
6641 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006642 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006643 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6644
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006645 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6646 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006647 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006648 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006649 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006650 addr:$dst)]>,
6651 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6652 }
6653}
6654
6655multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6656 AVX512VLVectorVTInfo VTInfo> {
6657 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6658
6659 let Predicates = [HasVLX] in {
6660 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6661 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6662 }
6663}
6664
6665defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6666 EVEX;
6667defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6668 EVEX, VEX_W;
6669defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6670 EVEX;
6671defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6672 EVEX, VEX_W;
6673
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006674// expand
6675multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6676 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006677 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006678 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006679 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006680
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006681 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006682 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6683 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6684 (_.VT (X86expand (_.VT (bitconvert
6685 (_.LdFrag addr:$src1)))))>,
6686 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006687}
6688
6689multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6690 AVX512VLVectorVTInfo VTInfo> {
6691 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6692
6693 let Predicates = [HasVLX] in {
6694 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6695 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6696 }
6697}
6698
6699defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6700 EVEX;
6701defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6702 EVEX, VEX_W;
6703defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6704 EVEX;
6705defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6706 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006707
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006708//handle instruction reg_vec1 = op(reg_vec,imm)
6709// op(mem_vec,imm)
6710// op(broadcast(eltVt),imm)
6711//all instruction created with FROUND_CURRENT
6712multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6713 X86VectorVTInfo _>{
6714 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6715 (ins _.RC:$src1, i32u8imm:$src2),
6716 OpcodeStr##_.Suffix, "$src2, $src1", "$src2, $src2",
6717 (OpNode (_.VT _.RC:$src1),
6718 (i32 imm:$src2),
6719 (i32 FROUND_CURRENT))>;
6720 let mayLoad = 1 in {
6721 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6722 (ins _.MemOp:$src1, i32u8imm:$src2),
6723 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6724 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6725 (i32 imm:$src2),
6726 (i32 FROUND_CURRENT))>;
6727 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6728 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6729 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6730 "${src1}"##_.BroadcastStr##", $src2",
6731 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6732 (i32 imm:$src2),
6733 (i32 FROUND_CURRENT))>, EVEX_B;
6734 }
6735}
6736
6737//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6738multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6739 SDNode OpNode, X86VectorVTInfo _>{
6740 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6741 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006742 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006743 "$src1, {sae}, $src2",
6744 (OpNode (_.VT _.RC:$src1),
6745 (i32 imm:$src2),
6746 (i32 FROUND_NO_EXC))>, EVEX_B;
6747}
6748
6749multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6750 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6751 let Predicates = [prd] in {
6752 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6753 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6754 EVEX_V512;
6755 }
6756 let Predicates = [prd, HasVLX] in {
6757 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6758 EVEX_V128;
6759 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6760 EVEX_V256;
6761 }
6762}
6763
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006764//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6765// op(reg_vec2,mem_vec,imm)
6766// op(reg_vec2,broadcast(eltVt),imm)
6767//all instruction created with FROUND_CURRENT
6768multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6769 X86VectorVTInfo _>{
6770 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006771 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006772 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6773 (OpNode (_.VT _.RC:$src1),
6774 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006775 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006776 (i32 FROUND_CURRENT))>;
6777 let mayLoad = 1 in {
6778 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006779 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006780 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6781 (OpNode (_.VT _.RC:$src1),
6782 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006783 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006784 (i32 FROUND_CURRENT))>;
6785 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006786 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006787 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6788 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6789 (OpNode (_.VT _.RC:$src1),
6790 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006791 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006792 (i32 FROUND_CURRENT))>, EVEX_B;
6793 }
6794}
6795
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006796//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6797// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006798multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6799 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6800
6801 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6802 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6803 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6804 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6805 (SrcInfo.VT SrcInfo.RC:$src2),
6806 (i8 imm:$src3)))>;
6807 let mayLoad = 1 in
6808 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6809 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6810 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6811 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6812 (SrcInfo.VT (bitconvert
6813 (SrcInfo.LdFrag addr:$src2))),
6814 (i8 imm:$src3)))>;
6815}
6816
6817//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6818// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006819// op(reg_vec2,broadcast(eltVt),imm)
6820multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006821 X86VectorVTInfo _>:
6822 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6823
6824 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006825 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6826 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6827 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6828 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6829 (OpNode (_.VT _.RC:$src1),
6830 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6831 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006832}
6833
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006834//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6835// op(reg_vec2,mem_scalar,imm)
6836//all instruction created with FROUND_CURRENT
6837multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6838 X86VectorVTInfo _> {
6839
6840 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006841 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006842 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6843 (OpNode (_.VT _.RC:$src1),
6844 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006845 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006846 (i32 FROUND_CURRENT))>;
6847 let mayLoad = 1 in {
6848 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006849 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006850 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6851 (OpNode (_.VT _.RC:$src1),
6852 (_.VT (scalar_to_vector
6853 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006854 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006855 (i32 FROUND_CURRENT))>;
6856
6857 let isAsmParserOnly = 1 in {
6858 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6859 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6860 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6861 []>;
6862 }
6863 }
6864}
6865
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006866//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6867multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6868 SDNode OpNode, X86VectorVTInfo _>{
6869 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006870 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006871 OpcodeStr, "$src3, {sae}, $src2, $src1",
6872 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006873 (OpNode (_.VT _.RC:$src1),
6874 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006875 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006876 (i32 FROUND_NO_EXC))>, EVEX_B;
6877}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006878//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6879multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6880 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006881 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6882 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006883 OpcodeStr, "$src3, {sae}, $src2, $src1",
6884 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006885 (OpNode (_.VT _.RC:$src1),
6886 (_.VT _.RC:$src2),
6887 (i32 imm:$src3),
6888 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006889}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006890
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006891multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6892 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006893 let Predicates = [prd] in {
6894 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006895 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006896 EVEX_V512;
6897
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006898 }
6899 let Predicates = [prd, HasVLX] in {
6900 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006901 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006902 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006903 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006904 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006905}
6906
Igor Breger2ae0fe32015-08-31 11:14:02 +00006907multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
6908 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
6909 let Predicates = [HasBWI] in {
6910 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
6911 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
6912 }
6913 let Predicates = [HasBWI, HasVLX] in {
6914 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
6915 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
6916 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
6917 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
6918 }
6919}
6920
Igor Breger00d9f842015-06-08 14:03:17 +00006921multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
6922 bits<8> opc, SDNode OpNode>{
6923 let Predicates = [HasAVX512] in {
6924 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6925 }
6926 let Predicates = [HasAVX512, HasVLX] in {
6927 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
6928 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6929 }
6930}
6931
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006932multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
6933 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6934 let Predicates = [prd] in {
6935 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
6936 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006937 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006938}
6939
Igor Breger1e58e8a2015-09-02 11:18:55 +00006940multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
6941 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
6942 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
6943 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
6944 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
6945 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006946}
6947
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006948
Igor Breger1e58e8a2015-09-02 11:18:55 +00006949defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
6950 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
6951defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
6952 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
6953defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
6954 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
6955
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006956
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006957defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
6958 0x50, X86VRange, HasDQI>,
6959 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
6960defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
6961 0x50, X86VRange, HasDQI>,
6962 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6963
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00006964defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
6965 0x51, X86VRange, HasDQI>,
6966 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6967defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
6968 0x51, X86VRange, HasDQI>,
6969 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
6970
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006971defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
6972 0x57, X86Reduces, HasDQI>,
6973 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6974defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
6975 0x57, X86Reduces, HasDQI>,
6976 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006977
Igor Breger1e58e8a2015-09-02 11:18:55 +00006978defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
6979 0x27, X86GetMants, HasAVX512>,
6980 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6981defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
6982 0x27, X86GetMants, HasAVX512>,
6983 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
6984
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006985multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
6986 bits<8> opc, SDNode OpNode = X86Shuf128>{
6987 let Predicates = [HasAVX512] in {
6988 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6989
6990 }
6991 let Predicates = [HasAVX512, HasVLX] in {
6992 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6993 }
6994}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006995let Predicates = [HasAVX512] in {
6996def : Pat<(v16f32 (ffloor VR512:$src)),
6997 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
6998def : Pat<(v16f32 (fnearbyint VR512:$src)),
6999 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7000def : Pat<(v16f32 (fceil VR512:$src)),
7001 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7002def : Pat<(v16f32 (frint VR512:$src)),
7003 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7004def : Pat<(v16f32 (ftrunc VR512:$src)),
7005 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7006
7007def : Pat<(v8f64 (ffloor VR512:$src)),
7008 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7009def : Pat<(v8f64 (fnearbyint VR512:$src)),
7010 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7011def : Pat<(v8f64 (fceil VR512:$src)),
7012 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7013def : Pat<(v8f64 (frint VR512:$src)),
7014 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7015def : Pat<(v8f64 (ftrunc VR512:$src)),
7016 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7017}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007018
7019defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7020 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7021defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7022 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7023defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7024 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7025defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7026 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007027
Craig Topperc48fa892015-12-27 19:45:21 +00007028multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007029 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7030 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007031}
7032
Craig Topperc48fa892015-12-27 19:45:21 +00007033defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007034 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007035defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007036 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007037
Igor Breger2ae0fe32015-08-31 11:14:02 +00007038multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7039 let Predicates = p in
7040 def NAME#_.VTName#rri:
7041 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7042 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7043 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7044}
7045
7046multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7047 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7048 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7049 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7050
7051defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7052 avx512vl_i8_info, avx512vl_i8_info>,
7053 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7054 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7055 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7056 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7057 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7058 EVEX_CD8<8, CD8VF>;
7059
Igor Bregerf3ded812015-08-31 13:09:30 +00007060defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7061 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7062
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007063multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7064 X86VectorVTInfo _> {
7065 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007066 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007067 "$src1", "$src1",
7068 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7069
7070 let mayLoad = 1 in
7071 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007072 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007073 "$src1", "$src1",
7074 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7075 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7076}
7077
7078multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7079 X86VectorVTInfo _> :
7080 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7081 let mayLoad = 1 in
7082 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007083 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007084 "${src1}"##_.BroadcastStr,
7085 "${src1}"##_.BroadcastStr,
7086 (_.VT (OpNode (X86VBroadcast
7087 (_.ScalarLdFrag addr:$src1))))>,
7088 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7089}
7090
7091multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7092 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7093 let Predicates = [prd] in
7094 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7095
7096 let Predicates = [prd, HasVLX] in {
7097 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7098 EVEX_V256;
7099 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7100 EVEX_V128;
7101 }
7102}
7103
7104multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7105 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7106 let Predicates = [prd] in
7107 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7108 EVEX_V512;
7109
7110 let Predicates = [prd, HasVLX] in {
7111 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7112 EVEX_V256;
7113 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7114 EVEX_V128;
7115 }
7116}
7117
7118multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7119 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007120 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007121 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007122 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7123 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007124}
7125
7126multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7127 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007128 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7129 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007130}
7131
7132multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7133 bits<8> opc_d, bits<8> opc_q,
7134 string OpcodeStr, SDNode OpNode> {
7135 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7136 HasAVX512>,
7137 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7138 HasBWI>;
7139}
7140
7141defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7142
7143def : Pat<(xor
7144 (bc_v16i32 (v16i1sextv16i32)),
7145 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7146 (VPABSDZrr VR512:$src)>;
7147def : Pat<(xor
7148 (bc_v8i64 (v8i1sextv8i64)),
7149 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7150 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007151
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007152multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7153
7154 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007155}
7156
7157defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7158defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7159
Igor Breger24cab0f2015-11-16 07:22:00 +00007160//===---------------------------------------------------------------------===//
7161// Replicate Single FP - MOVSHDUP and MOVSLDUP
7162//===---------------------------------------------------------------------===//
7163multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7164 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7165 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007166}
7167
7168defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7169defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007170
7171//===----------------------------------------------------------------------===//
7172// AVX-512 - MOVDDUP
7173//===----------------------------------------------------------------------===//
7174
7175multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7176 X86VectorVTInfo _> {
7177 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7178 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7179 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7180 let mayLoad = 1 in
7181 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7182 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7183 (_.VT (OpNode (_.VT (scalar_to_vector
7184 (_.ScalarLdFrag addr:$src)))))>,
7185 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7186}
7187
7188multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7189 AVX512VLVectorVTInfo VTInfo> {
7190
7191 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7192
7193 let Predicates = [HasAVX512, HasVLX] in {
7194 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7195 EVEX_V256;
7196 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7197 EVEX_V128;
7198 }
7199}
7200
7201multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7202 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7203 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007204}
7205
7206defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7207
7208def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7209 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7210def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7211 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7212
Igor Bregerf2460112015-07-26 14:41:44 +00007213//===----------------------------------------------------------------------===//
7214// AVX-512 - Unpack Instructions
7215//===----------------------------------------------------------------------===//
7216defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>;
7217defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>;
7218
7219defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7220 SSE_INTALU_ITINS_P, HasBWI>;
7221defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7222 SSE_INTALU_ITINS_P, HasBWI>;
7223defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7224 SSE_INTALU_ITINS_P, HasBWI>;
7225defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7226 SSE_INTALU_ITINS_P, HasBWI>;
7227
7228defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7229 SSE_INTALU_ITINS_P, HasAVX512>;
7230defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7231 SSE_INTALU_ITINS_P, HasAVX512>;
7232defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7233 SSE_INTALU_ITINS_P, HasAVX512>;
7234defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7235 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007236
7237//===----------------------------------------------------------------------===//
7238// AVX-512 - Extract & Insert Integer Instructions
7239//===----------------------------------------------------------------------===//
7240
7241multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7242 X86VectorVTInfo _> {
7243 let mayStore = 1 in
7244 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7245 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7246 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7247 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7248 imm:$src2)))),
7249 addr:$dst)]>,
7250 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7251}
7252
7253multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7254 let Predicates = [HasBWI] in {
7255 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7256 (ins _.RC:$src1, u8imm:$src2),
7257 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7258 [(set GR32orGR64:$dst,
7259 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7260 EVEX, TAPD;
7261
7262 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7263 }
7264}
7265
7266multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7267 let Predicates = [HasBWI] in {
7268 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7269 (ins _.RC:$src1, u8imm:$src2),
7270 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7271 [(set GR32orGR64:$dst,
7272 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7273 EVEX, PD;
7274
Igor Breger55747302015-11-18 08:46:16 +00007275 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7276 (ins _.RC:$src1, u8imm:$src2),
7277 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7278 EVEX, TAPD;
7279
Igor Bregerdefab3c2015-10-08 12:55:01 +00007280 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7281 }
7282}
7283
7284multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7285 RegisterClass GRC> {
7286 let Predicates = [HasDQI] in {
7287 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7288 (ins _.RC:$src1, u8imm:$src2),
7289 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7290 [(set GRC:$dst,
7291 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7292 EVEX, TAPD;
7293
7294 let mayStore = 1 in
7295 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7296 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7297 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7298 [(store (extractelt (_.VT _.RC:$src1),
7299 imm:$src2),addr:$dst)]>,
7300 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7301 }
7302}
7303
7304defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7305defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7306defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7307defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7308
7309multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7310 X86VectorVTInfo _, PatFrag LdFrag> {
7311 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7312 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7313 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7314 [(set _.RC:$dst,
7315 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7316 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7317}
7318
7319multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7320 X86VectorVTInfo _, PatFrag LdFrag> {
7321 let Predicates = [HasBWI] in {
7322 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7323 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7324 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7325 [(set _.RC:$dst,
7326 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7327
7328 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7329 }
7330}
7331
7332multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7333 X86VectorVTInfo _, RegisterClass GRC> {
7334 let Predicates = [HasDQI] in {
7335 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7336 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7337 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7338 [(set _.RC:$dst,
7339 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7340 EVEX_4V, TAPD;
7341
7342 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7343 _.ScalarLdFrag>, TAPD;
7344 }
7345}
7346
7347defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7348 extloadi8>, TAPD;
7349defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7350 extloadi16>, PD;
7351defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7352defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007353//===----------------------------------------------------------------------===//
7354// VSHUFPS - VSHUFPD Operations
7355//===----------------------------------------------------------------------===//
7356multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7357 AVX512VLVectorVTInfo VTInfo_FP>{
7358 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7359 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7360 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007361}
7362
7363defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7364defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007365//===----------------------------------------------------------------------===//
7366// AVX-512 - Byte shift Left/Right
7367//===----------------------------------------------------------------------===//
7368
7369multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7370 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7371 def rr : AVX512<opc, MRMr,
7372 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7373 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7374 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7375 let mayLoad = 1 in
7376 def rm : AVX512<opc, MRMm,
7377 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7378 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7379 [(set _.RC:$dst,(_.VT (OpNode
7380 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7381}
7382
7383multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
7384 Format MRMm, string OpcodeStr, Predicate prd>{
7385 let Predicates = [prd] in
7386 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7387 OpcodeStr, v8i64_info>, EVEX_V512;
7388 let Predicates = [prd, HasVLX] in {
7389 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7390 OpcodeStr, v4i64x_info>, EVEX_V256;
7391 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7392 OpcodeStr, v2i64x_info>, EVEX_V128;
7393 }
7394}
7395defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
7396 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7397defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
7398 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7399
7400
7401multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007402 string OpcodeStr, X86VectorVTInfo _dst,
7403 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007404 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007405 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007406 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007407 [(set _dst.RC:$dst,(_dst.VT
7408 (OpNode (_src.VT _src.RC:$src1),
7409 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007410 let mayLoad = 1 in
7411 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007412 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007413 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007414 [(set _dst.RC:$dst,(_dst.VT
7415 (OpNode (_src.VT _src.RC:$src1),
7416 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007417 (_src.LdFrag addr:$src2))))))]>;
7418}
7419
7420multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
7421 string OpcodeStr, Predicate prd> {
7422 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007423 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7424 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007425 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007426 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7427 v32i8x_info>, EVEX_V256;
7428 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7429 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007430 }
7431}
7432
7433defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
7434 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007435
7436multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7437 X86VectorVTInfo _>{
7438 let Constraints = "$src1 = $dst" in {
7439 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7440 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
7441 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3",
7442 (OpNode (_.VT _.RC:$src1),
7443 (_.VT _.RC:$src2),
7444 (_.VT _.RC:$src3),
7445 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7446 let mayLoad = 1 in {
7447 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7448 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
7449 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3",
7450 (OpNode (_.VT _.RC:$src1),
7451 (_.VT _.RC:$src2),
7452 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7453 (i8 imm:$src4))>,
7454 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7455 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7456 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7457 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7458 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7459 (OpNode (_.VT _.RC:$src1),
7460 (_.VT _.RC:$src2),
7461 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7462 (i8 imm:$src4))>, EVEX_B,
7463 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7464 }
7465 }// Constraints = "$src1 = $dst"
7466}
7467
7468multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7469 let Predicates = [HasAVX512] in
7470 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7471 let Predicates = [HasAVX512, HasVLX] in {
7472 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7473 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7474 }
7475}
7476
7477defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7478defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7479
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007480//===----------------------------------------------------------------------===//
7481// AVX-512 - FixupImm
7482//===----------------------------------------------------------------------===//
7483
7484multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7485 X86VectorVTInfo _>{
7486 let Constraints = "$src1 = $dst" in {
7487 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7488 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7489 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7490 (OpNode (_.VT _.RC:$src1),
7491 (_.VT _.RC:$src2),
7492 (_.IntVT _.RC:$src3),
7493 (i32 imm:$src4),
7494 (i32 FROUND_CURRENT))>;
7495 let mayLoad = 1 in {
7496 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7497 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
7498 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src3",
7499 (OpNode (_.VT _.RC:$src1),
7500 (_.VT _.RC:$src2),
7501 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7502 (i32 imm:$src4),
7503 (i32 FROUND_CURRENT))>;
7504 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7505 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7506 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7507 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7508 (OpNode (_.VT _.RC:$src1),
7509 (_.VT _.RC:$src2),
7510 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7511 (i32 imm:$src4),
7512 (i32 FROUND_CURRENT))>, EVEX_B;
7513 }
7514 } // Constraints = "$src1 = $dst"
7515}
7516
7517multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7518 SDNode OpNode, X86VectorVTInfo _>{
7519let Constraints = "$src1 = $dst" in {
7520 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7521 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7522 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7523 "$src2, $src3, {sae}, $src4",
7524 (OpNode (_.VT _.RC:$src1),
7525 (_.VT _.RC:$src2),
7526 (_.IntVT _.RC:$src3),
7527 (i32 imm:$src4),
7528 (i32 FROUND_NO_EXC))>, EVEX_B;
7529 }
7530}
7531
7532multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7533 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7534 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7535 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7536 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7537 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7538 (OpNode (_.VT _.RC:$src1),
7539 (_.VT _.RC:$src2),
7540 (_src3VT.VT _src3VT.RC:$src3),
7541 (i32 imm:$src4),
7542 (i32 FROUND_CURRENT))>;
7543
7544 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7545 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7546 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7547 "$src2, $src3, {sae}, $src4",
7548 (OpNode (_.VT _.RC:$src1),
7549 (_.VT _.RC:$src2),
7550 (_src3VT.VT _src3VT.RC:$src3),
7551 (i32 imm:$src4),
7552 (i32 FROUND_NO_EXC))>, EVEX_B;
7553 let mayLoad = 1 in
7554 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7555 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7556 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7557 (OpNode (_.VT _.RC:$src1),
7558 (_.VT _.RC:$src2),
7559 (_src3VT.VT (scalar_to_vector
7560 (_src3VT.ScalarLdFrag addr:$src3))),
7561 (i32 imm:$src4),
7562 (i32 FROUND_CURRENT))>;
7563 }
7564}
7565
7566multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7567 let Predicates = [HasAVX512] in
7568 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7569 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7570 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7571 let Predicates = [HasAVX512, HasVLX] in {
7572 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7573 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7574 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7575 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7576 }
7577}
7578
7579defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7580 f32x_info, v4i32x_info>,
7581 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7582defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7583 f64x_info, v2i64x_info>,
7584 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7585defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
7586 EVEX_CD8<32, CD8VF>;
7587defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
7588 EVEX_CD8<64, CD8VF>, VEX_W;